blob: b43678080c0b24d42004a30e654dea230b937310 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000234 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272//===----------------------------------------------------------------------===//
273// Operand Definitions.
274//
275
276// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000277def brtarget : Operand<OtherVT> {
278 string EncoderMethod = "getBranchTargetOpValue";
279}
Evan Chenga8e29892007-01-19 07:51:42 +0000280
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000281// Call target.
282def bltarget : Operand<i32> {
283 // Encoded the same as branch targets.
284 string EncoderMethod = "getBranchTargetOpValue";
285}
286
Evan Chenga8e29892007-01-19 07:51:42 +0000287// A list of registers separated by comma. Used by load/store multiple.
288def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000289 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000290 let PrintMethod = "printRegisterList";
291}
292
Bill Wendling59914872010-11-08 00:39:58 +0000293def RegListAsmOperand : AsmOperandClass {
294 let Name = "RegList";
295 let SuperClasses = [];
296}
297
Evan Chenga8e29892007-01-19 07:51:42 +0000298// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
299def cpinst_operand : Operand<i32> {
300 let PrintMethod = "printCPInstOperand";
301}
302
303def jtblock_operand : Operand<i32> {
304 let PrintMethod = "printJTBlockOperand";
305}
Evan Cheng66ac5312009-07-25 00:33:29 +0000306def jt2block_operand : Operand<i32> {
307 let PrintMethod = "printJT2BlockOperand";
308}
Evan Chenga8e29892007-01-19 07:51:42 +0000309
310// Local PC labels.
311def pclabel : Operand<i32> {
312 let PrintMethod = "printPCLabel";
313}
314
Owen Anderson498ec202010-10-27 22:49:00 +0000315def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000316 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000317}
318
Jim Grosbachb35ad412010-10-13 19:56:10 +0000319// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
320def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
321 int32_t v = (int32_t)N->getZExtValue();
322 return v == 8 || v == 16 || v == 24; }]> {
323 string EncoderMethod = "getRotImmOpValue";
324}
325
Bob Wilson22f5dc72010-08-16 18:27:34 +0000326// shift_imm: An integer that encodes a shift amount and the type of shift
327// (currently either asr or lsl) using the same encoding used for the
328// immediates in so_reg operands.
329def shift_imm : Operand<i32> {
330 let PrintMethod = "printShiftImmOperand";
331}
332
Evan Chenga8e29892007-01-19 07:51:42 +0000333// shifter_operand operands: so_reg and so_imm.
334def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000335 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000336 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000337 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000338 let PrintMethod = "printSORegOperand";
339 let MIOperandInfo = (ops GPR, GPR, i32imm);
340}
Evan Chengf40deed2010-10-27 23:41:30 +0000341def shift_so_reg : Operand<i32>, // reg reg imm
342 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
343 [shl,srl,sra,rotr]> {
344 string EncoderMethod = "getSORegOpValue";
345 let PrintMethod = "printSORegOperand";
346 let MIOperandInfo = (ops GPR, GPR, i32imm);
347}
Evan Chenga8e29892007-01-19 07:51:42 +0000348
349// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
350// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
351// represented in the imm field in the same 12-bit form that they are encoded
352// into so_imm instructions: the 8-bit immediate is the least significant bits
353// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000354def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000355 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000356 let PrintMethod = "printSOImmOperand";
357}
358
Evan Chengc70d1842007-03-20 08:11:30 +0000359// Break so_imm's up into two pieces. This handles immediates with up to 16
360// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
361// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000362def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000363 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000364}]>;
365
366/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
367///
368def arm_i32imm : PatLeaf<(imm), [{
369 if (Subtarget->hasV6T2Ops())
370 return true;
371 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
372}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000373
374def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000375 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000377}]>;
378
379def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000380 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000382}]>;
383
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000384def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
385 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
386 }]> {
387 let PrintMethod = "printSOImm2PartOperand";
388}
389
390def so_neg_imm2part_1 : SDNodeXForm<imm, [{
391 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
392 return CurDAG->getTargetConstant(V, MVT::i32);
393}]>;
394
395def so_neg_imm2part_2 : SDNodeXForm<imm, [{
396 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
397 return CurDAG->getTargetConstant(V, MVT::i32);
398}]>;
399
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000400/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
401def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
402 return (int32_t)N->getZExtValue() < 32;
403}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000404
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000405/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
406def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
407 return (int32_t)N->getZExtValue() < 32;
408}]> {
409 string EncoderMethod = "getImmMinusOneOpValue";
410}
411
Evan Chenga8e29892007-01-19 07:51:42 +0000412// Define ARM specific addressing modes.
413
Jim Grosbach3e556122010-10-26 22:37:02 +0000414
415// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000416//
Jim Grosbach3e556122010-10-26 22:37:02 +0000417def addrmode_imm12 : Operand<i32>,
418 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000419 // 12-bit immediate operand. Note that instructions using this encode
420 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
421 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000422
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000423 string EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000424 let PrintMethod = "printAddrModeImm12Operand";
425 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000426}
Jim Grosbach3e556122010-10-26 22:37:02 +0000427// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000428//
Jim Grosbach3e556122010-10-26 22:37:02 +0000429def ldst_so_reg : Operand<i32>,
430 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Jim Grosbach54fea632010-11-09 17:20:53 +0000431 string EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000432 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000433 let PrintMethod = "printAddrMode2Operand";
434 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
435}
436
Jim Grosbach3e556122010-10-26 22:37:02 +0000437// addrmode2 := reg +/- imm12
438// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000439//
440def addrmode2 : Operand<i32>,
441 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
442 let PrintMethod = "printAddrMode2Operand";
443 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
444}
445
446def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000447 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
448 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000449 let PrintMethod = "printAddrMode2OffsetOperand";
450 let MIOperandInfo = (ops GPR, i32imm);
451}
452
453// addrmode3 := reg +/- reg
454// addrmode3 := reg +/- imm8
455//
456def addrmode3 : Operand<i32>,
457 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000458 string EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000459 let PrintMethod = "printAddrMode3Operand";
460 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
461}
462
463def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000464 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
465 [], [SDNPWantRoot]> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000466 string EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000467 let PrintMethod = "printAddrMode3OffsetOperand";
468 let MIOperandInfo = (ops GPR, i32imm);
469}
470
Jim Grosbache6913602010-11-03 01:01:43 +0000471// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000472//
Jim Grosbache6913602010-11-03 01:01:43 +0000473def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000474 string EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000475 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000476}
477
Bill Wendling59914872010-11-08 00:39:58 +0000478def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000479 let Name = "MemMode5";
480 let SuperClasses = [];
481}
482
Evan Chenga8e29892007-01-19 07:51:42 +0000483// addrmode5 := reg +/- imm8*4
484//
485def addrmode5 : Operand<i32>,
486 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
487 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000488 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000489 let ParserMatchClass = MemMode5AsmOperand;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000490 string EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000491}
492
Bob Wilson8b024a52009-07-01 23:16:05 +0000493// addrmode6 := reg with optional writeback
494//
495def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000496 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000497 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000498 let MIOperandInfo = (ops GPR:$addr, i32imm);
Owen Andersona2b50b32010-11-02 22:28:01 +0000499 string EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000500}
501
502def am6offset : Operand<i32> {
503 let PrintMethod = "printAddrMode6OffsetOperand";
504 let MIOperandInfo = (ops GPR);
Owen Andersona2b50b32010-11-02 22:28:01 +0000505 string EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000506}
507
Evan Chenga8e29892007-01-19 07:51:42 +0000508// addrmodepc := pc + reg
509//
510def addrmodepc : Operand<i32>,
511 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
512 let PrintMethod = "printAddrModePCOperand";
513 let MIOperandInfo = (ops GPR, i32imm);
514}
515
Bob Wilson4f38b382009-08-21 21:58:55 +0000516def nohash_imm : Operand<i32> {
517 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000518}
519
Evan Chenga8e29892007-01-19 07:51:42 +0000520//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000521
Evan Cheng37f25d92008-08-28 23:39:26 +0000522include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000523
524//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000525// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000526//
527
Evan Cheng3924f782008-08-29 07:36:24 +0000528/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000529/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000530multiclass AsI1_bin_irs<bits<4> opcod, string opc,
531 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
532 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000533 // The register-immediate version is re-materializable. This is useful
534 // in particular for taking the address of a local.
535 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000536 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
537 iii, opc, "\t$Rd, $Rn, $imm",
538 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
539 bits<4> Rd;
540 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000541 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000542 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000543 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000544 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000545 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000546 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000547 }
Jim Grosbach62547262010-10-11 18:51:51 +0000548 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
549 iir, opc, "\t$Rd, $Rn, $Rm",
550 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000551 bits<4> Rd;
552 bits<4> Rn;
553 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000554 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000555 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000556 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000557 let Inst{15-12} = Rd;
558 let Inst{11-4} = 0b00000000;
559 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000560 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000561 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
562 iis, opc, "\t$Rd, $Rn, $shift",
563 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000564 bits<4> Rd;
565 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000566 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000567 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000568 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000569 let Inst{15-12} = Rd;
570 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000571 }
Evan Chenga8e29892007-01-19 07:51:42 +0000572}
573
Evan Cheng1e249e32009-06-25 20:59:23 +0000574/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000575/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000576let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000577multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
578 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
579 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000580 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
581 iii, opc, "\t$Rd, $Rn, $imm",
582 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
583 bits<4> Rd;
584 bits<4> Rn;
585 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000586 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000587 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000588 let Inst{19-16} = Rn;
589 let Inst{15-12} = Rd;
590 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000591 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000592 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
593 iir, opc, "\t$Rd, $Rn, $Rm",
594 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
595 bits<4> Rd;
596 bits<4> Rn;
597 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000598 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000599 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000600 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000601 let Inst{19-16} = Rn;
602 let Inst{15-12} = Rd;
603 let Inst{11-4} = 0b00000000;
604 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000605 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000606 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
607 iis, opc, "\t$Rd, $Rn, $shift",
608 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
609 bits<4> Rd;
610 bits<4> Rn;
611 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000612 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000613 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000614 let Inst{19-16} = Rn;
615 let Inst{15-12} = Rd;
616 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000617 }
Evan Cheng071a2792007-09-11 19:55:27 +0000618}
Evan Chengc85e8322007-07-05 07:13:32 +0000619}
620
621/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000622/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000623/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000624let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000625multiclass AI1_cmp_irs<bits<4> opcod, string opc,
626 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
627 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000628 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
629 opc, "\t$Rn, $imm",
630 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000631 bits<4> Rn;
632 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000633 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000634 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000635 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000636 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000637 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000638 }
639 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
640 opc, "\t$Rn, $Rm",
641 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000642 bits<4> Rn;
643 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000644 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000645 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000646 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000647 let Inst{19-16} = Rn;
648 let Inst{15-12} = 0b0000;
649 let Inst{11-4} = 0b00000000;
650 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000651 }
652 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
653 opc, "\t$Rn, $shift",
654 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000655 bits<4> Rn;
656 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000657 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000658 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000659 let Inst{19-16} = Rn;
660 let Inst{15-12} = 0b0000;
661 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000662 }
Evan Cheng071a2792007-09-11 19:55:27 +0000663}
Evan Chenga8e29892007-01-19 07:51:42 +0000664}
665
Evan Cheng576a3962010-09-25 00:49:35 +0000666/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000667/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000668/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000669multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000670 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
671 IIC_iEXTr, opc, "\t$Rd, $Rm",
672 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000673 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000674 bits<4> Rd;
675 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000676 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000677 let Inst{15-12} = Rd;
678 let Inst{11-10} = 0b00;
679 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000680 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000681 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
682 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
683 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000684 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000685 bits<4> Rd;
686 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000687 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000688 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000689 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000690 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000691 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000692 }
Evan Chenga8e29892007-01-19 07:51:42 +0000693}
694
Evan Cheng576a3962010-09-25 00:49:35 +0000695multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000696 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
697 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000698 [/* For disassembly only; pattern left blank */]>,
699 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000700 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000701 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000702 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000703 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
704 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000705 [/* For disassembly only; pattern left blank */]>,
706 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000707 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000708 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000709 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000710 }
711}
712
Evan Cheng576a3962010-09-25 00:49:35 +0000713/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000714/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000715multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000716 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
717 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
718 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000719 Requires<[IsARM, HasV6]> {
720 let Inst{11-10} = 0b00;
721 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000722 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
723 rot_imm:$rot),
724 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
725 [(set GPR:$Rd, (opnode GPR:$Rn,
726 (rotr GPR:$Rm, rot_imm:$rot)))]>,
727 Requires<[IsARM, HasV6]> {
728 bits<4> Rn;
729 bits<2> rot;
730 let Inst{19-16} = Rn;
731 let Inst{11-10} = rot;
732 }
Evan Chenga8e29892007-01-19 07:51:42 +0000733}
734
Johnny Chen2ec5e492010-02-22 21:50:40 +0000735// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000736multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000737 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
738 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000739 [/* For disassembly only; pattern left blank */]>,
740 Requires<[IsARM, HasV6]> {
741 let Inst{11-10} = 0b00;
742 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000743 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
744 rot_imm:$rot),
745 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000746 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000747 Requires<[IsARM, HasV6]> {
748 bits<4> Rn;
749 bits<2> rot;
750 let Inst{19-16} = Rn;
751 let Inst{11-10} = rot;
752 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000753}
754
Evan Cheng62674222009-06-25 23:34:10 +0000755/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
756let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000757multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
758 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000759 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
760 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
761 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000762 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000763 bits<4> Rd;
764 bits<4> Rn;
765 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000766 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000767 let Inst{15-12} = Rd;
768 let Inst{19-16} = Rn;
769 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000770 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000771 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
772 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
773 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000774 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000775 bits<4> Rd;
776 bits<4> Rn;
777 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000778 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000779 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000780 let isCommutable = Commutable;
781 let Inst{3-0} = Rm;
782 let Inst{15-12} = Rd;
783 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000784 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000785 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
786 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
787 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000788 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000789 bits<4> Rd;
790 bits<4> Rn;
791 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000792 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000793 let Inst{11-0} = shift;
794 let Inst{15-12} = Rd;
795 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000796 }
Jim Grosbache5165492009-11-09 00:11:35 +0000797}
798// Carry setting variants
799let Defs = [CPSR] in {
800multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
801 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000802 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
803 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
804 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000805 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000806 bits<4> Rd;
807 bits<4> Rn;
808 bits<12> imm;
809 let Inst{15-12} = Rd;
810 let Inst{19-16} = Rn;
811 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000812 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000813 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000814 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000815 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
816 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
817 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000818 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000819 bits<4> Rd;
820 bits<4> Rn;
821 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000822 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000823 let isCommutable = Commutable;
824 let Inst{3-0} = Rm;
825 let Inst{15-12} = Rd;
826 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000827 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000828 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000829 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000830 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
831 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
832 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000833 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000834 bits<4> Rd;
835 bits<4> Rn;
836 bits<12> shift;
837 let Inst{11-0} = shift;
838 let Inst{15-12} = Rd;
839 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000840 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000841 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000842 }
Evan Cheng071a2792007-09-11 19:55:27 +0000843}
Evan Chengc85e8322007-07-05 07:13:32 +0000844}
Jim Grosbache5165492009-11-09 00:11:35 +0000845}
Evan Chengc85e8322007-07-05 07:13:32 +0000846
Jim Grosbach3e556122010-10-26 22:37:02 +0000847let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000848multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000849 InstrItinClass iir, PatFrag opnode> {
850 // Note: We use the complex addrmode_imm12 rather than just an input
851 // GPR and a constrained immediate so that we can use this to match
852 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000853 def i12: AIldst1<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000854 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
855 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000856 bits<4> Rt;
857 bits<17> addr;
858 let Inst{23} = addr{12}; // U (add = ('U' == 1))
859 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000860 let Inst{15-12} = Rt;
861 let Inst{11-0} = addr{11-0}; // imm12
862 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000863 def rs : AIldst1<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000864 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
865 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000866 bits<4> Rt;
867 bits<17> shift;
868 let Inst{23} = shift{12}; // U (add = ('U' == 1))
869 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000870 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000871 let Inst{11-0} = shift{11-0};
872 }
873}
874}
875
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000876multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000877 InstrItinClass iir, PatFrag opnode> {
878 // Note: We use the complex addrmode_imm12 rather than just an input
879 // GPR and a constrained immediate so that we can use this to match
880 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000881 def i12 : AIldst1<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000882 (ins GPR:$Rt, addrmode_imm12:$addr),
883 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
884 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
885 bits<4> Rt;
886 bits<17> addr;
887 let Inst{23} = addr{12}; // U (add = ('U' == 1))
888 let Inst{19-16} = addr{16-13}; // Rn
889 let Inst{15-12} = Rt;
890 let Inst{11-0} = addr{11-0}; // imm12
891 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000892 def rs : AIldst1<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000893 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
894 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
895 bits<4> Rt;
896 bits<17> shift;
897 let Inst{23} = shift{12}; // U (add = ('U' == 1))
898 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000899 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000900 let Inst{11-0} = shift{11-0};
901 }
902}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000903//===----------------------------------------------------------------------===//
904// Instructions
905//===----------------------------------------------------------------------===//
906
Evan Chenga8e29892007-01-19 07:51:42 +0000907//===----------------------------------------------------------------------===//
908// Miscellaneous Instructions.
909//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000910
Evan Chenga8e29892007-01-19 07:51:42 +0000911/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
912/// the function. The first operand is the ID# for this instruction, the second
913/// is the index into the MachineConstantPool that this is, the third is the
914/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000915let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000916def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000917PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000918 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000919
Jim Grosbach4642ad32010-02-22 23:10:38 +0000920// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
921// from removing one half of the matched pairs. That breaks PEI, which assumes
922// these will always be in pairs, and asserts if it finds otherwise. Better way?
923let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000924def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000925PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000926 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000927
Jim Grosbach64171712010-02-16 21:07:46 +0000928def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000929PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000930 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000931}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000932
Johnny Chenf4d81052010-02-12 22:53:19 +0000933def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000934 [/* For disassembly only; pattern left blank */]>,
935 Requires<[IsARM, HasV6T2]> {
936 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000937 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000938 let Inst{7-0} = 0b00000000;
939}
940
Johnny Chenf4d81052010-02-12 22:53:19 +0000941def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
942 [/* For disassembly only; pattern left blank */]>,
943 Requires<[IsARM, HasV6T2]> {
944 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000945 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000946 let Inst{7-0} = 0b00000001;
947}
948
949def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
950 [/* For disassembly only; pattern left blank */]>,
951 Requires<[IsARM, HasV6T2]> {
952 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000953 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000954 let Inst{7-0} = 0b00000010;
955}
956
957def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
958 [/* For disassembly only; pattern left blank */]>,
959 Requires<[IsARM, HasV6T2]> {
960 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000961 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000962 let Inst{7-0} = 0b00000011;
963}
964
Johnny Chen2ec5e492010-02-22 21:50:40 +0000965def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
966 "\t$dst, $a, $b",
967 [/* For disassembly only; pattern left blank */]>,
968 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000969 bits<4> Rd;
970 bits<4> Rn;
971 bits<4> Rm;
972 let Inst{3-0} = Rm;
973 let Inst{15-12} = Rd;
974 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000975 let Inst{27-20} = 0b01101000;
976 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000977 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000978}
979
Johnny Chenf4d81052010-02-12 22:53:19 +0000980def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
981 [/* For disassembly only; pattern left blank */]>,
982 Requires<[IsARM, HasV6T2]> {
983 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000984 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000985 let Inst{7-0} = 0b00000100;
986}
987
Johnny Chenc6f7b272010-02-11 18:12:29 +0000988// The i32imm operand $val can be used by a debugger to store more information
989// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000990def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000991 [/* For disassembly only; pattern left blank */]>,
992 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000993 bits<16> val;
994 let Inst{3-0} = val{3-0};
995 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000996 let Inst{27-20} = 0b00010010;
997 let Inst{7-4} = 0b0111;
998}
999
Johnny Chenb98e1602010-02-12 18:55:33 +00001000// Change Processor State is a system instruction -- for disassembly only.
1001// The singleton $opt operand contains the following information:
1002// opt{4-0} = mode from Inst{4-0}
1003// opt{5} = changemode from Inst{17}
1004// opt{8-6} = AIF from Inst{8-6}
1005// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001006// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001007def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001008 [/* For disassembly only; pattern left blank */]>,
1009 Requires<[IsARM]> {
1010 let Inst{31-28} = 0b1111;
1011 let Inst{27-20} = 0b00010000;
1012 let Inst{16} = 0;
1013 let Inst{5} = 0;
1014}
1015
Johnny Chenb92a23f2010-02-21 04:42:01 +00001016// Preload signals the memory system of possible future data/instruction access.
1017// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001018multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001019
Evan Chengdfed19f2010-11-03 06:34:55 +00001020 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001021 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001022 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001023 bits<4> Rt;
1024 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001025 let Inst{31-26} = 0b111101;
1026 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001027 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001028 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001029 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001030 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001031 let Inst{19-16} = addr{16-13}; // Rn
1032 let Inst{15-12} = Rt;
1033 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001034 }
1035
Evan Chengdfed19f2010-11-03 06:34:55 +00001036 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001037 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001038 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001039 bits<4> Rt;
1040 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001041 let Inst{31-26} = 0b111101;
1042 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001043 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001044 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001045 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001046 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001047 let Inst{19-16} = shift{16-13}; // Rn
1048 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001049 }
1050}
1051
Evan Cheng416941d2010-11-04 05:19:35 +00001052defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1053defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1054defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001055
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001056def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1057 "setend\t$end",
1058 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001059 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001060 bits<1> end;
1061 let Inst{31-10} = 0b1111000100000001000000;
1062 let Inst{9} = end;
1063 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001064}
1065
Johnny Chenf4d81052010-02-12 22:53:19 +00001066def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001067 [/* For disassembly only; pattern left blank */]>,
1068 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001069 bits<4> opt;
1070 let Inst{27-4} = 0b001100100000111100001111;
1071 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001072}
1073
Johnny Chenba6e0332010-02-11 17:14:31 +00001074// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001075let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001076def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001077 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001078 Requires<[IsARM]> {
1079 let Inst{27-25} = 0b011;
1080 let Inst{24-20} = 0b11111;
1081 let Inst{7-5} = 0b111;
1082 let Inst{4} = 0b1;
1083}
1084
Evan Cheng12c3a532008-11-06 17:48:05 +00001085// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001086// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1087// classes (AXI1, et.al.) and so have encoding information and such,
1088// which is suboptimal. Once the rest of the code emitter (including
1089// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001090// pseudos. As is, the encoding information ends up being ignored,
1091// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001092let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001093def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001094 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001095 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001096
Evan Cheng325474e2008-01-07 23:56:57 +00001097let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001098def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001099 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001100 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001101
Evan Chengd87293c2008-11-06 08:47:38 +00001102def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001103 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001104 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1105
Evan Chengd87293c2008-11-06 08:47:38 +00001106def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001107 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001108 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1109
Evan Chengd87293c2008-11-06 08:47:38 +00001110def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001111 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001112 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1113
Evan Chengd87293c2008-11-06 08:47:38 +00001114def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001115 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001116 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1117}
Chris Lattner13c63102008-01-06 05:55:01 +00001118let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001119def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001120 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001121 [(store GPR:$src, addrmodepc:$addr)]>;
1122
Evan Chengd87293c2008-11-06 08:47:38 +00001123def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001124 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001125 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1126
Evan Chengd87293c2008-11-06 08:47:38 +00001127def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001128 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001129 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1130}
Evan Cheng12c3a532008-11-06 17:48:05 +00001131} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001132
Evan Chenge07715c2009-06-23 05:25:29 +00001133
1134// LEApcrel - Load a pc-relative address into a register without offending the
1135// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001136// FIXME: These are marked as pseudos, but they're really not(?). They're just
1137// the ADR instruction. Is this the right way to handle that? They need
1138// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001139let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001140let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001141def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001142 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001143 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001144
Jim Grosbacha967d112010-06-21 21:27:27 +00001145} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001146def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001147 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001148 Pseudo, IIC_iALUi,
1149 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001150 let Inst{25} = 1;
1151}
Evan Chenge07715c2009-06-23 05:25:29 +00001152
Evan Chenga8e29892007-01-19 07:51:42 +00001153//===----------------------------------------------------------------------===//
1154// Control Flow Instructions.
1155//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001156
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001157let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1158 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001159 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001160 "bx", "\tlr", [(ARMretflag)]>,
1161 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001162 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001163 }
1164
1165 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001166 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001167 "mov", "\tpc, lr", [(ARMretflag)]>,
1168 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001169 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001170 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001171}
Rafael Espindola27185192006-09-29 21:20:16 +00001172
Bob Wilson04ea6e52009-10-28 00:37:03 +00001173// Indirect branches
1174let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001175 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001176 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001177 [(brind GPR:$dst)]>,
1178 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001179 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001180 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001181 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001182 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001183
1184 // ARMV4 only
1185 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1186 [(brind GPR:$dst)]>,
1187 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001188 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001189 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001190 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001191 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001192}
1193
Evan Chenga8e29892007-01-19 07:51:42 +00001194// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001195// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001196let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001197 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbache6913602010-11-03 01:01:43 +00001198 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$mode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001199 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001200 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Jim Grosbache6913602010-11-03 01:01:43 +00001201 "ldm${mode}${p}\t$Rn!, $dsts",
Jim Grosbach866aa392010-11-10 23:12:48 +00001202 "$Rn = $wb", []> {
Jim Grosbach866aa392010-11-10 23:12:48 +00001203 let Inst{21} = 1;
1204}
Rafael Espindolaa2845842006-10-05 16:48:49 +00001205
Bob Wilson54fc1242009-06-22 21:01:46 +00001206// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001207let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001208 Defs = [R0, R1, R2, R3, R12, LR,
1209 D0, D1, D2, D3, D4, D5, D6, D7,
1210 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001211 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001212 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001213 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001214 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001215 Requires<[IsARM, IsNotDarwin]> {
1216 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001217 bits<24> func;
1218 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001219 }
Evan Cheng277f0742007-06-19 21:05:09 +00001220
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001221 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001222 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001223 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001224 Requires<[IsARM, IsNotDarwin]> {
1225 bits<24> func;
1226 let Inst{23-0} = func;
1227 }
Evan Cheng277f0742007-06-19 21:05:09 +00001228
Evan Chenga8e29892007-01-19 07:51:42 +00001229 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001230 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001231 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001232 [(ARMcall GPR:$func)]>,
1233 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001234 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001235 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001236 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001237 }
1238
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001239 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001240 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1241 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001242 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001243 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001244 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001245 bits<4> func;
1246 let Inst{27-4} = 0b000100101111111111110001;
1247 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001248 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001249
1250 // ARMv4
1251 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1252 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1253 [(ARMcall_nolink tGPR:$func)]>,
1254 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001255 bits<4> func;
1256 let Inst{27-4} = 0b000110100000111100000000;
1257 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001258 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001259}
1260
1261// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001262let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001263 Defs = [R0, R1, R2, R3, R9, R12, LR,
1264 D0, D1, D2, D3, D4, D5, D6, D7,
1265 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001266 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001267 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001268 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001269 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1270 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001271 bits<24> func;
1272 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001273 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001274
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001275 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001276 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001277 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001278 Requires<[IsARM, IsDarwin]> {
1279 bits<24> func;
1280 let Inst{23-0} = func;
1281 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001282
1283 // ARMv5T and above
1284 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001285 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001286 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001287 bits<4> func;
1288 let Inst{27-4} = 0b000100101111111111110011;
1289 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001290 }
1291
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001292 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001293 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1294 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001295 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001296 [(ARMcall_nolink tGPR:$func)]>,
1297 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001298 bits<4> func;
1299 let Inst{27-4} = 0b000100101111111111110001;
1300 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001301 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001302
1303 // ARMv4
1304 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1305 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1306 [(ARMcall_nolink tGPR:$func)]>,
1307 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001308 bits<4> func;
1309 let Inst{27-4} = 0b000110100000111100000000;
1310 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001311 }
Rafael Espindola35574632006-07-18 17:00:30 +00001312}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001313
Dale Johannesen51e28e62010-06-03 21:09:53 +00001314// Tail calls.
1315
Jim Grosbach832859d2010-10-13 22:09:34 +00001316// FIXME: These should probably be xformed into the non-TC versions of the
1317// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001318let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1319 // Darwin versions.
1320 let Defs = [R0, R1, R2, R3, R9, R12,
1321 D0, D1, D2, D3, D4, D5, D6, D7,
1322 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1323 D27, D28, D29, D30, D31, PC],
1324 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001325 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1326 Pseudo, IIC_Br,
1327 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001328
Evan Cheng6523d2f2010-06-19 00:11:54 +00001329 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1330 Pseudo, IIC_Br,
1331 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001332
Evan Cheng6523d2f2010-06-19 00:11:54 +00001333 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001334 IIC_Br, "b\t$dst @ TAILCALL",
1335 []>, Requires<[IsDarwin]>;
1336
1337 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001338 IIC_Br, "b.w\t$dst @ TAILCALL",
1339 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001340
Evan Cheng6523d2f2010-06-19 00:11:54 +00001341 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1342 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1343 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001344 bits<4> dst;
1345 let Inst{31-4} = 0b1110000100101111111111110001;
1346 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001347 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001348 }
1349
1350 // Non-Darwin versions (the difference is R9).
1351 let Defs = [R0, R1, R2, R3, R12,
1352 D0, D1, D2, D3, D4, D5, D6, D7,
1353 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1354 D27, D28, D29, D30, D31, PC],
1355 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001356 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1357 Pseudo, IIC_Br,
1358 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001359
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001360 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001361 Pseudo, IIC_Br,
1362 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001363
Evan Cheng6523d2f2010-06-19 00:11:54 +00001364 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1365 IIC_Br, "b\t$dst @ TAILCALL",
1366 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001367
Evan Cheng6523d2f2010-06-19 00:11:54 +00001368 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1369 IIC_Br, "b.w\t$dst @ TAILCALL",
1370 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001371
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001372 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001373 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1374 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001375 bits<4> dst;
1376 let Inst{31-4} = 0b1110000100101111111111110001;
1377 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001378 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001379 }
1380}
1381
David Goodwin1a8f36e2009-08-12 18:31:53 +00001382let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001383 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001384 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001385 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001386 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001387 "b\t$target", [(br bb:$target)]> {
1388 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001389 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001390 let Inst{23-0} = target;
1391 }
Evan Cheng44bec522007-05-15 01:29:07 +00001392
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001393 let isNotDuplicable = 1, isIndirectBranch = 1,
1394 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1395 isCodeGenOnly = 1 in {
1396 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1397 IIC_Br, "mov\tpc, $target$jt",
1398 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1399 let Inst{11-4} = 0b00000000;
1400 let Inst{15-12} = 0b1111;
1401 let Inst{20} = 0; // S Bit
1402 let Inst{24-21} = 0b1101;
1403 let Inst{27-25} = 0b000;
1404 }
1405 def BR_JTm : JTI<(outs),
1406 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1407 IIC_Br, "ldr\tpc, $target$jt",
1408 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1409 imm:$id)]> {
1410 let Inst{15-12} = 0b1111;
1411 let Inst{20} = 1; // L bit
1412 let Inst{21} = 0; // W bit
1413 let Inst{22} = 0; // B bit
1414 let Inst{24} = 1; // P bit
1415 let Inst{27-25} = 0b011;
1416 }
1417 def BR_JTadd : JTI<(outs),
1418 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1419 IIC_Br, "add\tpc, $target, $idx$jt",
1420 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1421 imm:$id)]> {
1422 let Inst{15-12} = 0b1111;
1423 let Inst{20} = 0; // S bit
1424 let Inst{24-21} = 0b0100;
1425 let Inst{27-25} = 0b000;
1426 }
1427 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001428 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001429
Evan Chengc85e8322007-07-05 07:13:32 +00001430 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001431 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001432 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001433 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001434 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1435 bits<24> target;
1436 let Inst{23-0} = target;
1437 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001438}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001439
Johnny Chena1e76212010-02-13 02:51:09 +00001440// Branch and Exchange Jazelle -- for disassembly only
1441def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1442 [/* For disassembly only; pattern left blank */]> {
1443 let Inst{23-20} = 0b0010;
1444 //let Inst{19-8} = 0xfff;
1445 let Inst{7-4} = 0b0010;
1446}
1447
Johnny Chen0296f3e2010-02-16 21:59:54 +00001448// Secure Monitor Call is a system instruction -- for disassembly only
1449def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1450 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001451 bits<4> opt;
1452 let Inst{23-4} = 0b01100000000000000111;
1453 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001454}
1455
Johnny Chen64dfb782010-02-16 20:04:27 +00001456// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001457let isCall = 1 in {
1458def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001459 [/* For disassembly only; pattern left blank */]> {
1460 bits<24> svc;
1461 let Inst{23-0} = svc;
1462}
Johnny Chen85d5a892010-02-10 18:02:25 +00001463}
1464
Johnny Chenfb566792010-02-17 21:39:10 +00001465// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001466let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001467def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1468 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001469 [/* For disassembly only; pattern left blank */]> {
1470 let Inst{31-28} = 0b1111;
1471 let Inst{22-20} = 0b110; // W = 1
1472}
1473
Jim Grosbache6913602010-11-03 01:01:43 +00001474def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1475 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001476 [/* For disassembly only; pattern left blank */]> {
1477 let Inst{31-28} = 0b1111;
1478 let Inst{22-20} = 0b100; // W = 0
1479}
1480
Johnny Chenfb566792010-02-17 21:39:10 +00001481// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001482def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1483 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001484 [/* For disassembly only; pattern left blank */]> {
1485 let Inst{31-28} = 0b1111;
1486 let Inst{22-20} = 0b011; // W = 1
1487}
1488
Jim Grosbache6913602010-11-03 01:01:43 +00001489def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1490 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001491 [/* For disassembly only; pattern left blank */]> {
1492 let Inst{31-28} = 0b1111;
1493 let Inst{22-20} = 0b001; // W = 0
1494}
Chris Lattner39ee0362010-10-31 19:10:56 +00001495} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001496
Evan Chenga8e29892007-01-19 07:51:42 +00001497//===----------------------------------------------------------------------===//
1498// Load / store Instructions.
1499//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001500
Evan Chenga8e29892007-01-19 07:51:42 +00001501// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001502
1503
Evan Cheng7e2fe912010-10-28 06:47:08 +00001504defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001505 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001506defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001507 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001508defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001509 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001510defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001511 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001512
Evan Chengfa775d02007-03-19 07:20:03 +00001513// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001514let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1515 isReMaterializable = 1 in
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001516def LDRcp : AIldst1<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
1517 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1518 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001519 bits<4> Rt;
1520 bits<17> addr;
1521 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1522 let Inst{19-16} = 0b1111;
1523 let Inst{15-12} = Rt;
1524 let Inst{11-0} = addr{11-0}; // imm12
1525}
Evan Chengfa775d02007-03-19 07:20:03 +00001526
Evan Chenga8e29892007-01-19 07:51:42 +00001527// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001528def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001529 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001530 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001531
Evan Chenga8e29892007-01-19 07:51:42 +00001532// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001533def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001534 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001535 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001536
David Goodwin5d598aa2009-08-19 18:00:44 +00001537def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001538 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001539 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001540
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001541let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1542 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001543// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001544def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001545 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001546 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001547
Evan Chenga8e29892007-01-19 07:51:42 +00001548// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001549multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001550 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1551 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
1552 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1553 let Inst{21} = 1; // W bit (overwrite)
1554 }
1555 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1556 (ins GPR:$Rn, am2offset:$offset),
1557 IndexModePost, LdFrm, itin,
1558 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001559}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001560
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001561defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1562defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001563
Jim Grosbach928f3322010-11-11 01:55:59 +00001564def LDRH_PRE : AI3ldhpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001565 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001566 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001567
Jim Grosbach928f3322010-11-11 01:55:59 +00001568def LDRH_POST : AI3ldhpo<(outs GPR:$Rt, GPR:$Rn_wb),
1569 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1570 "ldrh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001571
Jim Grosbach928f3322010-11-11 01:55:59 +00001572def LDRSH_PRE : AI3ldshpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001573 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001574 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001575
Jim Grosbach928f3322010-11-11 01:55:59 +00001576def LDRSH_POST: AI3ldshpo<(outs GPR:$Rt, GPR:$Rn_wb),
1577 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1578 "ldrsh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001579
Jim Grosbach928f3322010-11-11 01:55:59 +00001580def LDRSB_PRE : AI3ldsbpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001581 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001582 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001583
Jim Grosbach928f3322010-11-11 01:55:59 +00001584def LDRSB_POST: AI3ldsbpo<(outs GPR:$Rt, GPR:$Rn_wb),
1585 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
1586 "ldrsb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001587
1588// For disassembly only
1589def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001590 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001591 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1592 Requires<[IsARM, HasV5TE]>;
1593
1594// For disassembly only
1595def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001596 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001597 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1598 Requires<[IsARM, HasV5TE]>;
1599
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001600} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001601
Johnny Chenadb561d2010-02-18 03:27:42 +00001602// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001603
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001604def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1605 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1606 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001607 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1608 let Inst{21} = 1; // overwrite
1609}
1610
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001611def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1612 (ins GPR:$base,am2offset:$offset), IndexModeNone,
1613 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001614 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1615 let Inst{21} = 1; // overwrite
1616}
1617
1618def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001619 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001620 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1621 let Inst{21} = 1; // overwrite
1622}
1623
1624def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001625 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001626 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1627 let Inst{21} = 1; // overwrite
1628}
1629
1630def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001631 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001632 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001633 let Inst{21} = 1; // overwrite
1634}
1635
Evan Chenga8e29892007-01-19 07:51:42 +00001636// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001637
1638// Stores with truncate
Jim Grosbach570a9222010-11-11 01:09:40 +00001639def STRH : AI3sth<(outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
1640 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1641 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001642
Evan Chenga8e29892007-01-19 07:51:42 +00001643// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001644let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1645 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001646def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001647 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001648 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001649
1650// Indexed stores
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001651def STR_PRE : AI2ldstidx<0, 0, 1, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001652 (ins GPR:$src, GPR:$base, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001653 IndexModePre, StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001654 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001655 [(set GPR:$base_wb,
1656 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1657
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001658def STR_POST : AI2ldstidx<0, 0, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001659 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001660 IndexModePost, StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001661 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001662 [(set GPR:$base_wb,
1663 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1664
Evan Chengd87293c2008-11-06 08:47:38 +00001665def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001666 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001667 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001668 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001669 [(set GPR:$base_wb,
1670 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1671
Evan Chengd87293c2008-11-06 08:47:38 +00001672def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001673 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001674 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001675 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001676 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1677 GPR:$base, am3offset:$offset))]>;
1678
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001679def STRB_PRE : AI2ldstidx<0, 1, 1, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001680 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001681 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001682 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001683 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1684 GPR:$base, am2offset:$offset))]>;
1685
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001686def STRB_POST: AI2ldstidx<0, 1, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001687 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001688 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001689 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001690 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1691 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001692
Johnny Chen39a4bb32010-02-18 22:31:18 +00001693// For disassembly only
1694def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1695 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001696 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001697 "strd", "\t$src1, $src2, [$base, $offset]!",
1698 "$base = $base_wb", []>;
1699
1700// For disassembly only
1701def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1702 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001703 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001704 "strd", "\t$src1, $src2, [$base], $offset",
1705 "$base = $base_wb", []>;
1706
Johnny Chenad4df4c2010-03-01 19:22:00 +00001707// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001708
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001709def STRT : AI2ldstidx<0, 0, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001710 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001711 IndexModeNone, StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001712 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1713 [/* For disassembly only; pattern left blank */]> {
1714 let Inst{21} = 1; // overwrite
1715}
1716
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001717def STRBT : AI2ldstidx<0, 1, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001718 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001719 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001720 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1721 [/* For disassembly only; pattern left blank */]> {
1722 let Inst{21} = 1; // overwrite
1723}
1724
Johnny Chenad4df4c2010-03-01 19:22:00 +00001725def STRHT: AI3sthpo<(outs GPR:$base_wb),
1726 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001727 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001728 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1729 [/* For disassembly only; pattern left blank */]> {
1730 let Inst{21} = 1; // overwrite
1731}
1732
Evan Chenga8e29892007-01-19 07:51:42 +00001733//===----------------------------------------------------------------------===//
1734// Load / store multiple Instructions.
1735//
1736
Bill Wendling6c470b82010-11-13 09:09:38 +00001737multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1738 InstrItinClass itin, InstrItinClass itin_upd> {
1739 def IA :
1740 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1741 IndexModeNone, f, itin,
1742 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
1743 let Inst{24-23} = 0b01; // Increment After
1744 let Inst{21} = 0; // No writeback
1745 let Inst{20} = L_bit;
1746 }
1747 def IA_UPD :
1748 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1749 IndexModeUpd, f, itin_upd,
1750 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1751 let Inst{24-23} = 0b01; // Increment After
1752 let Inst{21} = 1; // No writeback
1753 let Inst{20} = L_bit;
1754 }
1755 def DA :
1756 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1757 IndexModeNone, f, itin,
1758 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1759 let Inst{24-23} = 0b00; // Decrement After
1760 let Inst{21} = 0; // No writeback
1761 let Inst{20} = L_bit;
1762 }
1763 def DA_UPD :
1764 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1765 IndexModeUpd, f, itin_upd,
1766 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1767 let Inst{24-23} = 0b00; // Decrement After
1768 let Inst{21} = 1; // No writeback
1769 let Inst{20} = L_bit;
1770 }
1771 def DB :
1772 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1773 IndexModeNone, f, itin,
1774 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1775 let Inst{24-23} = 0b10; // Decrement Before
1776 let Inst{21} = 0; // No writeback
1777 let Inst{20} = L_bit;
1778 }
1779 def DB_UPD :
1780 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1781 IndexModeUpd, f, itin_upd,
1782 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1783 let Inst{24-23} = 0b10; // Decrement Before
1784 let Inst{21} = 1; // No writeback
1785 let Inst{20} = L_bit;
1786 }
1787 def IB :
1788 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1789 IndexModeNone, f, itin,
1790 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1791 let Inst{24-23} = 0b11; // Increment Before
1792 let Inst{21} = 0; // No writeback
1793 let Inst{20} = L_bit;
1794 }
1795 def IB_UPD :
1796 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1797 IndexModeUpd, f, itin_upd,
1798 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1799 let Inst{24-23} = 0b11; // Increment Before
1800 let Inst{21} = 1; // No writeback
1801 let Inst{20} = L_bit;
1802 }
1803}
1804
Chris Lattner39ee0362010-10-31 19:10:56 +00001805let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1806 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001807def LDM : AXI4ld<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001808 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001809 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Jim Grosbachc1235e22010-11-10 23:18:49 +00001810 "ldm${amode}${p}\t$Rn, $dsts", "", []> {
Jim Grosbachc1235e22010-11-10 23:18:49 +00001811 let Inst{21} = 0;
1812}
Evan Chenga8e29892007-01-19 07:51:42 +00001813
Jim Grosbache6913602010-11-03 01:01:43 +00001814def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001815 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001816 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001817 "ldm${amode}${p}\t$Rn!, $dsts",
Jim Grosbachc1235e22010-11-10 23:18:49 +00001818 "$Rn = $wb", []> {
Jim Grosbachc1235e22010-11-10 23:18:49 +00001819 let Inst{21} = 1;
1820}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001821} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001822
Chris Lattner39ee0362010-10-31 19:10:56 +00001823let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1824 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001825def STM : AXI4st<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001826 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001827 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Jim Grosbach954ffff2010-11-10 23:44:32 +00001828 "stm${amode}${p}\t$Rn, $srcs", "", []> {
1829 let Inst{21} = 0;
1830}
Bob Wilson815baeb2010-03-13 01:08:20 +00001831
Jim Grosbache6913602010-11-03 01:01:43 +00001832def STM_UPD : AXI4st<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001833 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001834 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001835 "stm${amode}${p}\t$Rn!, $srcs",
Jim Grosbach954ffff2010-11-10 23:44:32 +00001836 "$Rn = $wb", []> {
1837 bits<4> p;
1838 let Inst{31-28} = p;
1839 let Inst{21} = 1;
1840}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001841} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001842
1843//===----------------------------------------------------------------------===//
1844// Move Instructions.
1845//
1846
Evan Chengcd799b92009-06-12 20:46:18 +00001847let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001848def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1849 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1850 bits<4> Rd;
1851 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001852
Johnny Chen04301522009-11-07 00:54:36 +00001853 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001854 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001855 let Inst{3-0} = Rm;
1856 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001857}
1858
Dale Johannesen38d5f042010-06-15 22:24:08 +00001859// A version for the smaller set of tail call registers.
1860let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001861def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001862 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1863 bits<4> Rd;
1864 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001865
Dale Johannesen38d5f042010-06-15 22:24:08 +00001866 let Inst{11-4} = 0b00000000;
1867 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001868 let Inst{3-0} = Rm;
1869 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001870}
1871
Evan Chengf40deed2010-10-27 23:41:30 +00001872def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001873 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001874 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1875 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001876 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001877 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001878 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001879 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001880 let Inst{25} = 0;
1881}
Evan Chenga2515702007-03-19 07:09:02 +00001882
Evan Chengb3379fb2009-02-05 08:42:55 +00001883let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001884def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1885 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001886 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001887 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001888 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001889 let Inst{15-12} = Rd;
1890 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001891 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001892}
1893
1894let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001895def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001896 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001897 "movw", "\t$Rd, $imm",
1898 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001899 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001900 bits<4> Rd;
1901 bits<16> imm;
1902 let Inst{15-12} = Rd;
1903 let Inst{11-0} = imm{11-0};
1904 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001905 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001906 let Inst{25} = 1;
1907}
1908
Jim Grosbach1de588d2010-10-14 18:54:27 +00001909let Constraints = "$src = $Rd" in
1910def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001911 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001912 "movt", "\t$Rd, $imm",
1913 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001914 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001915 lo16AllZero:$imm))]>, UnaryDP,
1916 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001917 bits<4> Rd;
1918 bits<16> imm;
1919 let Inst{15-12} = Rd;
1920 let Inst{11-0} = imm{11-0};
1921 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001922 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001923 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001924}
Evan Cheng13ab0202007-07-10 18:08:01 +00001925
Evan Cheng20956592009-10-21 08:15:52 +00001926def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1927 Requires<[IsARM, HasV6T2]>;
1928
David Goodwinca01a8d2009-09-01 18:32:09 +00001929let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001930def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1931 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1932 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001933
1934// These aren't really mov instructions, but we have to define them this way
1935// due to flag operands.
1936
Evan Cheng071a2792007-09-11 19:55:27 +00001937let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001938def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1939 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1940 Requires<[IsARM]>;
1941def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1942 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1943 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001944}
Evan Chenga8e29892007-01-19 07:51:42 +00001945
Evan Chenga8e29892007-01-19 07:51:42 +00001946//===----------------------------------------------------------------------===//
1947// Extend Instructions.
1948//
1949
1950// Sign extenders
1951
Evan Cheng576a3962010-09-25 00:49:35 +00001952defm SXTB : AI_ext_rrot<0b01101010,
1953 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1954defm SXTH : AI_ext_rrot<0b01101011,
1955 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001956
Evan Cheng576a3962010-09-25 00:49:35 +00001957defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001958 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001959defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001960 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001961
Johnny Chen2ec5e492010-02-22 21:50:40 +00001962// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001963defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001964
1965// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001966defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001967
1968// Zero extenders
1969
1970let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001971defm UXTB : AI_ext_rrot<0b01101110,
1972 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1973defm UXTH : AI_ext_rrot<0b01101111,
1974 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1975defm UXTB16 : AI_ext_rrot<0b01101100,
1976 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001977
Jim Grosbach542f6422010-07-28 23:25:44 +00001978// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1979// The transformation should probably be done as a combiner action
1980// instead so we can include a check for masking back in the upper
1981// eight bits of the source into the lower eight bits of the result.
1982//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1983// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001984def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001985 (UXTB16r_rot GPR:$Src, 8)>;
1986
Evan Cheng576a3962010-09-25 00:49:35 +00001987defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001988 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001989defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001990 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001991}
1992
Evan Chenga8e29892007-01-19 07:51:42 +00001993// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001994// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001995defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001996
Evan Chenga8e29892007-01-19 07:51:42 +00001997
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001998def SBFX : I<(outs GPR:$Rd),
1999 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002000 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002001 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002002 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002003 bits<4> Rd;
2004 bits<4> Rn;
2005 bits<5> lsb;
2006 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002007 let Inst{27-21} = 0b0111101;
2008 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002009 let Inst{20-16} = width;
2010 let Inst{15-12} = Rd;
2011 let Inst{11-7} = lsb;
2012 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002013}
2014
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002015def UBFX : I<(outs GPR:$Rd),
2016 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002017 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002018 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002019 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002020 bits<4> Rd;
2021 bits<4> Rn;
2022 bits<5> lsb;
2023 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002024 let Inst{27-21} = 0b0111111;
2025 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002026 let Inst{20-16} = width;
2027 let Inst{15-12} = Rd;
2028 let Inst{11-7} = lsb;
2029 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002030}
2031
Evan Chenga8e29892007-01-19 07:51:42 +00002032//===----------------------------------------------------------------------===//
2033// Arithmetic Instructions.
2034//
2035
Jim Grosbach26421962008-10-14 20:36:24 +00002036defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002037 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002038 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002039defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002040 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002041 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002042
Evan Chengc85e8322007-07-05 07:13:32 +00002043// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002044defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002045 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002046 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2047defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002048 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002049 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002050
Evan Cheng62674222009-06-25 23:34:10 +00002051defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002052 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002053defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002054 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002055defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002056 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002057defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002058 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002059
Jim Grosbach84760882010-10-15 18:42:41 +00002060def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2061 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2062 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2063 bits<4> Rd;
2064 bits<4> Rn;
2065 bits<12> imm;
2066 let Inst{25} = 1;
2067 let Inst{15-12} = Rd;
2068 let Inst{19-16} = Rn;
2069 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002070}
Evan Cheng13ab0202007-07-10 18:08:01 +00002071
Bob Wilsoncff71782010-08-05 18:23:43 +00002072// The reg/reg form is only defined for the disassembler; for codegen it is
2073// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002074def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2075 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002076 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002077 bits<4> Rd;
2078 bits<4> Rn;
2079 bits<4> Rm;
2080 let Inst{11-4} = 0b00000000;
2081 let Inst{25} = 0;
2082 let Inst{3-0} = Rm;
2083 let Inst{15-12} = Rd;
2084 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002085}
2086
Jim Grosbach84760882010-10-15 18:42:41 +00002087def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2088 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2089 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2090 bits<4> Rd;
2091 bits<4> Rn;
2092 bits<12> shift;
2093 let Inst{25} = 0;
2094 let Inst{11-0} = shift;
2095 let Inst{15-12} = Rd;
2096 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002097}
Evan Chengc85e8322007-07-05 07:13:32 +00002098
2099// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002100let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002101def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2102 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2103 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2104 bits<4> Rd;
2105 bits<4> Rn;
2106 bits<12> imm;
2107 let Inst{25} = 1;
2108 let Inst{20} = 1;
2109 let Inst{15-12} = Rd;
2110 let Inst{19-16} = Rn;
2111 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002112}
Jim Grosbach84760882010-10-15 18:42:41 +00002113def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2114 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2115 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2116 bits<4> Rd;
2117 bits<4> Rn;
2118 bits<12> shift;
2119 let Inst{25} = 0;
2120 let Inst{20} = 1;
2121 let Inst{11-0} = shift;
2122 let Inst{15-12} = Rd;
2123 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002124}
Evan Cheng071a2792007-09-11 19:55:27 +00002125}
Evan Chengc85e8322007-07-05 07:13:32 +00002126
Evan Cheng62674222009-06-25 23:34:10 +00002127let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002128def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2129 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2130 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002131 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002132 bits<4> Rd;
2133 bits<4> Rn;
2134 bits<12> imm;
2135 let Inst{25} = 1;
2136 let Inst{15-12} = Rd;
2137 let Inst{19-16} = Rn;
2138 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002139}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002140// The reg/reg form is only defined for the disassembler; for codegen it is
2141// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002142def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2143 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002144 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002145 bits<4> Rd;
2146 bits<4> Rn;
2147 bits<4> Rm;
2148 let Inst{11-4} = 0b00000000;
2149 let Inst{25} = 0;
2150 let Inst{3-0} = Rm;
2151 let Inst{15-12} = Rd;
2152 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002153}
Jim Grosbach84760882010-10-15 18:42:41 +00002154def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2155 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2156 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002157 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002158 bits<4> Rd;
2159 bits<4> Rn;
2160 bits<12> shift;
2161 let Inst{25} = 0;
2162 let Inst{11-0} = shift;
2163 let Inst{15-12} = Rd;
2164 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002165}
Evan Cheng62674222009-06-25 23:34:10 +00002166}
2167
2168// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002169let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002170def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2171 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2172 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002173 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002174 bits<4> Rd;
2175 bits<4> Rn;
2176 bits<12> imm;
2177 let Inst{25} = 1;
2178 let Inst{20} = 1;
2179 let Inst{15-12} = Rd;
2180 let Inst{19-16} = Rn;
2181 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002182}
Jim Grosbach84760882010-10-15 18:42:41 +00002183def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2184 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2185 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002186 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002187 bits<4> Rd;
2188 bits<4> Rn;
2189 bits<12> shift;
2190 let Inst{25} = 0;
2191 let Inst{20} = 1;
2192 let Inst{11-0} = shift;
2193 let Inst{15-12} = Rd;
2194 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002195}
Evan Cheng071a2792007-09-11 19:55:27 +00002196}
Evan Cheng2c614c52007-06-06 10:17:05 +00002197
Evan Chenga8e29892007-01-19 07:51:42 +00002198// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002199// The assume-no-carry-in form uses the negation of the input since add/sub
2200// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2201// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2202// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002203def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2204 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002205def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2206 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2207// The with-carry-in form matches bitwise not instead of the negation.
2208// Effectively, the inverse interpretation of the carry flag already accounts
2209// for part of the negation.
2210def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2211 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002212
2213// Note: These are implemented in C++ code, because they have to generate
2214// ADD/SUBrs instructions, which use a complex pattern that a xform function
2215// cannot produce.
2216// (mul X, 2^n+1) -> (add (X << n), X)
2217// (mul X, 2^n-1) -> (rsb X, (X << n))
2218
Johnny Chen667d1272010-02-22 18:50:54 +00002219// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002220// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002221class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002222 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002223 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2224 opc, "\t$Rd, $Rn, $Rm", pattern> {
2225 bits<4> Rd;
2226 bits<4> Rn;
2227 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002228 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002229 let Inst{11-4} = op11_4;
2230 let Inst{19-16} = Rn;
2231 let Inst{15-12} = Rd;
2232 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002233}
2234
Johnny Chen667d1272010-02-22 18:50:54 +00002235// Saturating add/subtract -- for disassembly only
2236
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002237def QADD : AAI<0b00010000, 0b00000101, "qadd",
2238 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2239def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2240 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2241def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2242def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2243
2244def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2245def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2246def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2247def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2248def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2249def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2250def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2251def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2252def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2253def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2254def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2255def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002256
2257// Signed/Unsigned add/subtract -- for disassembly only
2258
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002259def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2260def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2261def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2262def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2263def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2264def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2265def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2266def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2267def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2268def USAX : AAI<0b01100101, 0b11110101, "usax">;
2269def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2270def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002271
2272// Signed/Unsigned halving add/subtract -- for disassembly only
2273
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002274def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2275def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2276def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2277def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2278def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2279def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2280def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2281def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2282def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2283def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2284def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2285def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002286
Johnny Chenadc77332010-02-26 22:04:29 +00002287// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002288
Jim Grosbach70987fb2010-10-18 23:35:38 +00002289def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002290 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002291 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002292 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002293 bits<4> Rd;
2294 bits<4> Rn;
2295 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002296 let Inst{27-20} = 0b01111000;
2297 let Inst{15-12} = 0b1111;
2298 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002299 let Inst{19-16} = Rd;
2300 let Inst{11-8} = Rm;
2301 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002302}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002303def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002304 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002305 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002306 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002307 bits<4> Rd;
2308 bits<4> Rn;
2309 bits<4> Rm;
2310 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002311 let Inst{27-20} = 0b01111000;
2312 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002313 let Inst{19-16} = Rd;
2314 let Inst{15-12} = Ra;
2315 let Inst{11-8} = Rm;
2316 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002317}
2318
2319// Signed/Unsigned saturate -- for disassembly only
2320
Jim Grosbach70987fb2010-10-18 23:35:38 +00002321def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2322 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002323 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002324 bits<4> Rd;
2325 bits<5> sat_imm;
2326 bits<4> Rn;
2327 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002328 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002329 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002330 let Inst{20-16} = sat_imm;
2331 let Inst{15-12} = Rd;
2332 let Inst{11-7} = sh{7-3};
2333 let Inst{6} = sh{0};
2334 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002335}
2336
Jim Grosbach70987fb2010-10-18 23:35:38 +00002337def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2338 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002339 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002340 bits<4> Rd;
2341 bits<4> sat_imm;
2342 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002343 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002344 let Inst{11-4} = 0b11110011;
2345 let Inst{15-12} = Rd;
2346 let Inst{19-16} = sat_imm;
2347 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002348}
2349
Jim Grosbach70987fb2010-10-18 23:35:38 +00002350def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2351 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002352 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002353 bits<4> Rd;
2354 bits<5> sat_imm;
2355 bits<4> Rn;
2356 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002357 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002358 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002359 let Inst{15-12} = Rd;
2360 let Inst{11-7} = sh{7-3};
2361 let Inst{6} = sh{0};
2362 let Inst{20-16} = sat_imm;
2363 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002364}
2365
Jim Grosbach70987fb2010-10-18 23:35:38 +00002366def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2367 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002368 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002369 bits<4> Rd;
2370 bits<4> sat_imm;
2371 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002372 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002373 let Inst{11-4} = 0b11110011;
2374 let Inst{15-12} = Rd;
2375 let Inst{19-16} = sat_imm;
2376 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002377}
Evan Chenga8e29892007-01-19 07:51:42 +00002378
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002379def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2380def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002381
Evan Chenga8e29892007-01-19 07:51:42 +00002382//===----------------------------------------------------------------------===//
2383// Bitwise Instructions.
2384//
2385
Jim Grosbach26421962008-10-14 20:36:24 +00002386defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002387 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002388 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002389defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002390 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002391 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002392defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002393 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002394 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002395defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002396 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002397 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002398
Jim Grosbach3fea191052010-10-21 22:03:21 +00002399def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002400 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002401 "bfc", "\t$Rd, $imm", "$src = $Rd",
2402 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002403 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002404 bits<4> Rd;
2405 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002406 let Inst{27-21} = 0b0111110;
2407 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002408 let Inst{15-12} = Rd;
2409 let Inst{11-7} = imm{4-0}; // lsb
2410 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002411}
2412
Johnny Chenb2503c02010-02-17 06:31:48 +00002413// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002414def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002415 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002416 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2417 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002418 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002419 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002420 bits<4> Rd;
2421 bits<4> Rn;
2422 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002423 let Inst{27-21} = 0b0111110;
2424 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002425 let Inst{15-12} = Rd;
2426 let Inst{11-7} = imm{4-0}; // lsb
2427 let Inst{20-16} = imm{9-5}; // width
2428 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002429}
2430
Jim Grosbach36860462010-10-21 22:19:32 +00002431def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2432 "mvn", "\t$Rd, $Rm",
2433 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2434 bits<4> Rd;
2435 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002436 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002437 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002438 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002439 let Inst{15-12} = Rd;
2440 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002441}
Jim Grosbach36860462010-10-21 22:19:32 +00002442def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2443 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2444 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2445 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002446 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002447 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002448 let Inst{19-16} = 0b0000;
2449 let Inst{15-12} = Rd;
2450 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002451}
Evan Chengb3379fb2009-02-05 08:42:55 +00002452let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002453def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2454 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2455 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2456 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002457 bits<12> imm;
2458 let Inst{25} = 1;
2459 let Inst{19-16} = 0b0000;
2460 let Inst{15-12} = Rd;
2461 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002462}
Evan Chenga8e29892007-01-19 07:51:42 +00002463
2464def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2465 (BICri GPR:$src, so_imm_not:$imm)>;
2466
2467//===----------------------------------------------------------------------===//
2468// Multiply Instructions.
2469//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002470class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2471 string opc, string asm, list<dag> pattern>
2472 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2473 bits<4> Rd;
2474 bits<4> Rm;
2475 bits<4> Rn;
2476 let Inst{19-16} = Rd;
2477 let Inst{11-8} = Rm;
2478 let Inst{3-0} = Rn;
2479}
2480class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2481 string opc, string asm, list<dag> pattern>
2482 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2483 bits<4> RdLo;
2484 bits<4> RdHi;
2485 bits<4> Rm;
2486 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002487 let Inst{19-16} = RdHi;
2488 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002489 let Inst{11-8} = Rm;
2490 let Inst{3-0} = Rn;
2491}
Evan Chenga8e29892007-01-19 07:51:42 +00002492
Evan Cheng8de898a2009-06-26 00:19:44 +00002493let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002494def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2495 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2496 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002497
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002498def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2499 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2500 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2501 bits<4> Ra;
2502 let Inst{15-12} = Ra;
2503}
Evan Chenga8e29892007-01-19 07:51:42 +00002504
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002505def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002506 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002507 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002508 Requires<[IsARM, HasV6T2]> {
2509 bits<4> Rd;
2510 bits<4> Rm;
2511 bits<4> Rn;
2512 let Inst{19-16} = Rd;
2513 let Inst{11-8} = Rm;
2514 let Inst{3-0} = Rn;
2515}
Evan Chengedcbada2009-07-06 22:05:45 +00002516
Evan Chenga8e29892007-01-19 07:51:42 +00002517// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002518
Evan Chengcd799b92009-06-12 20:46:18 +00002519let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002520let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002521def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2522 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2523 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002524
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002525def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2526 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2527 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002528}
Evan Chenga8e29892007-01-19 07:51:42 +00002529
2530// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002531def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2532 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2533 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002534
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002535def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2536 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2537 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002538
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002539def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2540 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2541 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2542 Requires<[IsARM, HasV6]> {
2543 bits<4> RdLo;
2544 bits<4> RdHi;
2545 bits<4> Rm;
2546 bits<4> Rn;
2547 let Inst{19-16} = RdLo;
2548 let Inst{15-12} = RdHi;
2549 let Inst{11-8} = Rm;
2550 let Inst{3-0} = Rn;
2551}
Evan Chengcd799b92009-06-12 20:46:18 +00002552} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002553
2554// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002555def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2556 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2557 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002558 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002559 let Inst{15-12} = 0b1111;
2560}
Evan Cheng13ab0202007-07-10 18:08:01 +00002561
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002562def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2563 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002564 [/* For disassembly only; pattern left blank */]>,
2565 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002566 let Inst{15-12} = 0b1111;
2567}
2568
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002569def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2570 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2571 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2572 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2573 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002574
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002575def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2576 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2577 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002578 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002579 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002580
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002581def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2582 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2583 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2584 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2585 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002586
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002587def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2588 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2589 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002590 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002591 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002592
Raul Herbster37fb5b12007-08-30 23:25:47 +00002593multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002594 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2595 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2596 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2597 (sext_inreg GPR:$Rm, i16)))]>,
2598 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002599
Jim Grosbach3870b752010-10-22 18:35:16 +00002600 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2601 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2602 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2603 (sra GPR:$Rm, (i32 16))))]>,
2604 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002605
Jim Grosbach3870b752010-10-22 18:35:16 +00002606 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2607 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2608 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2609 (sext_inreg GPR:$Rm, i16)))]>,
2610 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002611
Jim Grosbach3870b752010-10-22 18:35:16 +00002612 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2613 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2614 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2615 (sra GPR:$Rm, (i32 16))))]>,
2616 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002617
Jim Grosbach3870b752010-10-22 18:35:16 +00002618 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2619 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2620 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2621 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2622 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002623
Jim Grosbach3870b752010-10-22 18:35:16 +00002624 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2625 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2626 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2627 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2628 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002629}
2630
Raul Herbster37fb5b12007-08-30 23:25:47 +00002631
2632multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002633 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002634 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2635 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2636 [(set GPR:$Rd, (add GPR:$Ra,
2637 (opnode (sext_inreg GPR:$Rn, i16),
2638 (sext_inreg GPR:$Rm, i16))))]>,
2639 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002640
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002641 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002642 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2643 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2644 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2645 (sra GPR:$Rm, (i32 16)))))]>,
2646 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002647
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002648 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002649 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2650 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2651 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2652 (sext_inreg GPR:$Rm, i16))))]>,
2653 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002654
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002655 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002656 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2657 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2658 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2659 (sra GPR:$Rm, (i32 16)))))]>,
2660 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002661
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002662 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002663 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2664 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2665 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2666 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2667 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002668
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002669 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002670 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2671 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2672 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2673 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2674 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002675}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002676
Raul Herbster37fb5b12007-08-30 23:25:47 +00002677defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2678defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002679
Johnny Chen83498e52010-02-12 21:59:23 +00002680// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002681def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2682 (ins GPR:$Rn, GPR:$Rm),
2683 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002684 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002685 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002686
Jim Grosbach3870b752010-10-22 18:35:16 +00002687def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2688 (ins GPR:$Rn, GPR:$Rm),
2689 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002690 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002691 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002692
Jim Grosbach3870b752010-10-22 18:35:16 +00002693def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2694 (ins GPR:$Rn, GPR:$Rm),
2695 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002696 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002697 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002698
Jim Grosbach3870b752010-10-22 18:35:16 +00002699def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2700 (ins GPR:$Rn, GPR:$Rm),
2701 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002702 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002703 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002704
Johnny Chen667d1272010-02-22 18:50:54 +00002705// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002706class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2707 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002708 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002709 bits<4> Rn;
2710 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002711 let Inst{4} = 1;
2712 let Inst{5} = swap;
2713 let Inst{6} = sub;
2714 let Inst{7} = 0;
2715 let Inst{21-20} = 0b00;
2716 let Inst{22} = long;
2717 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002718 let Inst{11-8} = Rm;
2719 let Inst{3-0} = Rn;
2720}
2721class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2722 InstrItinClass itin, string opc, string asm>
2723 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2724 bits<4> Rd;
2725 let Inst{15-12} = 0b1111;
2726 let Inst{19-16} = Rd;
2727}
2728class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2729 InstrItinClass itin, string opc, string asm>
2730 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2731 bits<4> Ra;
2732 let Inst{15-12} = Ra;
2733}
2734class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2735 InstrItinClass itin, string opc, string asm>
2736 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2737 bits<4> RdLo;
2738 bits<4> RdHi;
2739 let Inst{19-16} = RdHi;
2740 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002741}
2742
2743multiclass AI_smld<bit sub, string opc> {
2744
Jim Grosbach385e1362010-10-22 19:15:30 +00002745 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2746 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002747
Jim Grosbach385e1362010-10-22 19:15:30 +00002748 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2749 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002750
Jim Grosbach385e1362010-10-22 19:15:30 +00002751 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2752 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2753 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002754
Jim Grosbach385e1362010-10-22 19:15:30 +00002755 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2756 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2757 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002758
2759}
2760
2761defm SMLA : AI_smld<0, "smla">;
2762defm SMLS : AI_smld<1, "smls">;
2763
Johnny Chen2ec5e492010-02-22 21:50:40 +00002764multiclass AI_sdml<bit sub, string opc> {
2765
Jim Grosbach385e1362010-10-22 19:15:30 +00002766 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2767 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2768 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2769 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002770}
2771
2772defm SMUA : AI_sdml<0, "smua">;
2773defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002774
Evan Chenga8e29892007-01-19 07:51:42 +00002775//===----------------------------------------------------------------------===//
2776// Misc. Arithmetic Instructions.
2777//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002778
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002779def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2780 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2781 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002782
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002783def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2784 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2785 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2786 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002787
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002788def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2789 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2790 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002791
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002792def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2793 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2794 [(set GPR:$Rd,
2795 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2796 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2797 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2798 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2799 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002800
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002801def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2802 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2803 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002804 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002805 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2806 (shl GPR:$Rm, (i32 8))), i16))]>,
2807 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002808
Bob Wilsonf955f292010-08-17 17:23:19 +00002809def lsl_shift_imm : SDNodeXForm<imm, [{
2810 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2811 return CurDAG->getTargetConstant(Sh, MVT::i32);
2812}]>;
2813
2814def lsl_amt : PatLeaf<(i32 imm), [{
2815 return (N->getZExtValue() < 32);
2816}], lsl_shift_imm>;
2817
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002818def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2819 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2820 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2821 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2822 (and (shl GPR:$Rm, lsl_amt:$sh),
2823 0xFFFF0000)))]>,
2824 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002825
Evan Chenga8e29892007-01-19 07:51:42 +00002826// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002827def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2828 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2829def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2830 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002831
Bob Wilsonf955f292010-08-17 17:23:19 +00002832def asr_shift_imm : SDNodeXForm<imm, [{
2833 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2834 return CurDAG->getTargetConstant(Sh, MVT::i32);
2835}]>;
2836
2837def asr_amt : PatLeaf<(i32 imm), [{
2838 return (N->getZExtValue() <= 32);
2839}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002840
Bob Wilsondc66eda2010-08-16 22:26:55 +00002841// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2842// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002843def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2844 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2845 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2846 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2847 (and (sra GPR:$Rm, asr_amt:$sh),
2848 0xFFFF)))]>,
2849 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002850
Evan Chenga8e29892007-01-19 07:51:42 +00002851// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2852// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002853def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002854 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002855def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002856 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2857 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002858
Evan Chenga8e29892007-01-19 07:51:42 +00002859//===----------------------------------------------------------------------===//
2860// Comparison Instructions...
2861//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002862
Jim Grosbach26421962008-10-14 20:36:24 +00002863defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002864 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002865 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002866
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002867// FIXME: We have to be careful when using the CMN instruction and comparison
2868// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002869// results:
2870//
2871// rsbs r1, r1, 0
2872// cmp r0, r1
2873// mov r0, #0
2874// it ls
2875// mov r0, #1
2876//
2877// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002878//
Bill Wendling6165e872010-08-26 18:33:51 +00002879// cmn r0, r1
2880// mov r0, #0
2881// it ls
2882// mov r0, #1
2883//
2884// However, the CMN gives the *opposite* result when r1 is 0. This is because
2885// the carry flag is set in the CMP case but not in the CMN case. In short, the
2886// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2887// value of r0 and the carry bit (because the "carry bit" parameter to
2888// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2889// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2890// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2891// parameter to AddWithCarry is defined as 0).
2892//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002893// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002894//
2895// x = 0
2896// ~x = 0xFFFF FFFF
2897// ~x + 1 = 0x1 0000 0000
2898// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2899//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002900// Therefore, we should disable CMN when comparing against zero, until we can
2901// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2902// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002903//
2904// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2905//
2906// This is related to <rdar://problem/7569620>.
2907//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002908//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2909// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002910
Evan Chenga8e29892007-01-19 07:51:42 +00002911// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002912defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002913 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002914 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002915defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002916 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002917 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002918
David Goodwinc0309b42009-06-29 15:33:01 +00002919defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002920 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002921 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2922defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002923 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002924 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002925
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002926//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2927// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002928
David Goodwinc0309b42009-06-29 15:33:01 +00002929def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002930 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002931
Evan Cheng218977b2010-07-13 19:27:42 +00002932// Pseudo i64 compares for some floating point compares.
2933let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2934 Defs = [CPSR] in {
2935def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002936 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002937 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002938 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2939
2940def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002941 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002942 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2943} // usesCustomInserter
2944
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002945
Evan Chenga8e29892007-01-19 07:51:42 +00002946// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002947// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002948// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002949// FIXME: These should all be pseudo-instructions that get expanded to
2950// the normal MOV instructions. That would fix the dependency on
2951// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002952let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002953def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2954 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2955 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2956 RegConstraint<"$false = $Rd">, UnaryDP {
2957 bits<4> Rd;
2958 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002959 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002960 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002961 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002962 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002963 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002964}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002965
Jim Grosbach27e90082010-10-29 19:28:17 +00002966def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2967 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2968 "mov", "\t$Rd, $shift",
2969 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2970 RegConstraint<"$false = $Rd">, UnaryDP {
2971 bits<4> Rd;
2972 bits<4> Rn;
2973 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002974 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002975 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002976 let Inst{19-16} = Rn;
2977 let Inst{15-12} = Rd;
2978 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002979}
2980
Jim Grosbach27e90082010-10-29 19:28:17 +00002981def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2982 DPFrm, IIC_iMOVi,
2983 "movw", "\t$Rd, $imm",
2984 []>,
2985 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2986 UnaryDP {
2987 bits<4> Rd;
2988 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002989 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002990 let Inst{20} = 0;
2991 let Inst{19-16} = imm{15-12};
2992 let Inst{15-12} = Rd;
2993 let Inst{11-0} = imm{11-0};
2994}
2995
2996def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2997 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2998 "mov", "\t$Rd, $imm",
2999 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3000 RegConstraint<"$false = $Rd">, UnaryDP {
3001 bits<4> Rd;
3002 bits<12> imm;
3003 let Inst{25} = 1;
3004 let Inst{20} = 0;
3005 let Inst{19-16} = 0b0000;
3006 let Inst{15-12} = Rd;
3007 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003008}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003009
Evan Cheng63f35442010-11-13 02:25:14 +00003010// Two instruction predicate mov immediate.
3011def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3012 (ins GPR:$false, i32imm:$src, pred:$p),
Evan Chengc47f7d62010-11-13 05:14:20 +00003013 IIC_iCMOVix2, "", []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003014
Evan Cheng875a6ac2010-11-12 22:42:47 +00003015def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3016 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3017 "mvn", "\t$Rd, $imm",
3018 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3019 RegConstraint<"$false = $Rd">, UnaryDP {
3020 bits<4> Rd;
3021 bits<12> imm;
3022 let Inst{25} = 1;
3023 let Inst{20} = 0;
3024 let Inst{19-16} = 0b0000;
3025 let Inst{15-12} = Rd;
3026 let Inst{11-0} = imm;
3027}
Owen Andersonf523e472010-09-23 23:45:25 +00003028} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003029
Jim Grosbach3728e962009-12-10 00:11:09 +00003030//===----------------------------------------------------------------------===//
3031// Atomic operations intrinsics
3032//
3033
Bob Wilsonf74a4292010-10-30 00:54:37 +00003034def memb_opt : Operand<i32> {
3035 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003036}
Jim Grosbach3728e962009-12-10 00:11:09 +00003037
Bob Wilsonf74a4292010-10-30 00:54:37 +00003038// memory barriers protect the atomic sequences
3039let hasSideEffects = 1 in {
3040def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3041 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3042 Requires<[IsARM, HasDB]> {
3043 bits<4> opt;
3044 let Inst{31-4} = 0xf57ff05;
3045 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003046}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003047
Johnny Chen7def14f2010-08-11 23:35:12 +00003048def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003049 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003050 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003051 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003052 // FIXME: add encoding
3053}
Jim Grosbach3728e962009-12-10 00:11:09 +00003054}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003055
Bob Wilsonf74a4292010-10-30 00:54:37 +00003056def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3057 "dsb", "\t$opt",
3058 [/* For disassembly only; pattern left blank */]>,
3059 Requires<[IsARM, HasDB]> {
3060 bits<4> opt;
3061 let Inst{31-4} = 0xf57ff04;
3062 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003063}
3064
Johnny Chenfd6037d2010-02-18 00:19:08 +00003065// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003066def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3067 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003068 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003069 let Inst{3-0} = 0b1111;
3070}
3071
Jim Grosbach66869102009-12-11 18:52:41 +00003072let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003073 let Uses = [CPSR] in {
3074 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003075 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003076 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3077 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003078 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003079 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3080 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003081 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003082 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3083 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003084 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003085 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3086 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003087 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003088 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3089 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003090 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003091 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3092 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003093 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003094 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3095 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003096 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003097 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3098 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003099 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003100 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3101 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003102 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003103 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3104 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003105 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003106 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3107 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003108 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003109 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3110 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003111 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003112 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3113 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003114 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003115 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3116 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003117 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003118 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3119 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003120 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003121 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3122 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003123 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003124 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3125 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003126 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003127 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3128
3129 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003130 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003131 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3132 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003134 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3135 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003136 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003137 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3138
Jim Grosbache801dc42009-12-12 01:40:06 +00003139 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003141 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3142 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003144 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3145 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003147 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3148}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003149}
3150
3151let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003152def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3153 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003154 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003155def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3156 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003157 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003158def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3159 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003160 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003161def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003162 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003163 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003164 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003165}
3166
Jim Grosbach86875a22010-10-29 19:58:57 +00003167let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3168def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003169 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003170 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003171 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003172def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003173 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003174 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003175 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003176def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003177 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003178 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003179 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003180def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3181 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003182 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003183 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003184 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003185}
3186
Johnny Chenb9436272010-02-17 22:37:58 +00003187// Clear-Exclusive is for disassembly only.
3188def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3189 [/* For disassembly only; pattern left blank */]>,
3190 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003191 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003192}
3193
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003194// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3195let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003196def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3197 [/* For disassembly only; pattern left blank */]>;
3198def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3199 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003200}
3201
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003202//===----------------------------------------------------------------------===//
3203// TLS Instructions
3204//
3205
3206// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003207// FIXME: This needs to be a pseudo of some sort so that we can get the
3208// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003209let isCall = 1,
3210 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003211 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003212 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003213 [(set R0, ARMthread_pointer)]>;
3214}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003215
Evan Chenga8e29892007-01-19 07:51:42 +00003216//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003217// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003218// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003219// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003220// Since by its nature we may be coming from some other function to get
3221// here, and we're using the stack frame for the containing function to
3222// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003223// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003224// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003225// except for our own input by listing the relevant registers in Defs. By
3226// doing so, we also cause the prologue/epilogue code to actively preserve
3227// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003228// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003229//
3230// These are pseudo-instructions and are lowered to individual MC-insts, so
3231// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003232let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003233 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3234 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003235 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003236 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003237 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003238 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003239 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003240 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3241 Requires<[IsARM, HasVFP2]>;
3242}
3243
3244let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003245 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3246 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003247 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3248 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003249 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003250 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3251 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003252}
3253
Jim Grosbach5eb19512010-05-22 01:06:18 +00003254// FIXME: Non-Darwin version(s)
3255let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3256 Defs = [ R7, LR, SP ] in {
3257def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3258 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003259 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003260 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3261 Requires<[IsARM, IsDarwin]>;
3262}
3263
Jim Grosbache4ad3872010-10-19 23:27:08 +00003264// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003265// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003266// handled when the pseudo is expanded (which happens before any passes
3267// that need the instruction size).
3268let isBarrier = 1, hasSideEffects = 1 in
3269def Int_eh_sjlj_dispatchsetup :
3270 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3271 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3272 Requires<[IsDarwin]>;
3273
Jim Grosbach0e0da732009-05-12 23:59:14 +00003274//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003275// Non-Instruction Patterns
3276//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003277
Evan Chenga8e29892007-01-19 07:51:42 +00003278// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003279
Evan Cheng893d7fe2010-11-12 23:03:38 +00003280// FIXME: Folding immediates into these logical operations aren't necessary
3281// good ideas. If it's in a loop machine licm could have hoisted the immediate
3282// computation out of the loop.
Evan Chenga8e29892007-01-19 07:51:42 +00003283def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003284 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3285 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003286def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003287 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3288 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003289def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3290 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3291 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003292def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3293 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3294 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003295
Evan Cheng893d7fe2010-11-12 23:03:38 +00003296// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003297// This is a single pseudo instruction, the benefit is that it can be remat'd
3298// as a single unit instead of having to handle reg inputs.
3299// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003300let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003301def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
Evan Cheng11c11f82010-11-12 23:46:13 +00003302 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003303 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003304
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003305// ConstantPool, GlobalAddress, and JumpTable
3306def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3307 Requires<[IsARM, DontUseMovt]>;
3308def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3309def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3310 Requires<[IsARM, UseMovt]>;
3311def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3312 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3313
Evan Chenga8e29892007-01-19 07:51:42 +00003314// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003315
Dale Johannesen51e28e62010-06-03 21:09:53 +00003316// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003317def : ARMPat<(ARMtcret tcGPR:$dst),
3318 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003319
3320def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3321 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3322
3323def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3324 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3325
Dale Johannesen38d5f042010-06-15 22:24:08 +00003326def : ARMPat<(ARMtcret tcGPR:$dst),
3327 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003328
3329def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3330 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3331
3332def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3333 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003334
Evan Chenga8e29892007-01-19 07:51:42 +00003335// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003336def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003337 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003338def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003339 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003340
Evan Chenga8e29892007-01-19 07:51:42 +00003341// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003342def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3343def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003344
Evan Chenga8e29892007-01-19 07:51:42 +00003345// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003346def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3347def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3348def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3349def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3350
Evan Chenga8e29892007-01-19 07:51:42 +00003351def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003352
Evan Cheng83b5cf02008-11-05 23:22:34 +00003353def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3354def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3355
Evan Cheng34b12d22007-01-19 20:27:35 +00003356// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003357def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3358 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003359 (SMULBB GPR:$a, GPR:$b)>;
3360def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3361 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003362def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3363 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003364 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003365def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003366 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003367def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3368 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003369 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003370def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003371 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003372def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3373 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003374 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003375def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003376 (SMULWB GPR:$a, GPR:$b)>;
3377
3378def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003379 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3380 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003381 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3382def : ARMV5TEPat<(add GPR:$acc,
3383 (mul sext_16_node:$a, sext_16_node:$b)),
3384 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3385def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003386 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3387 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003388 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3389def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003390 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003391 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3392def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003393 (mul (sra GPR:$a, (i32 16)),
3394 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003395 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3396def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003397 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003398 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3399def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003400 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3401 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003402 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3403def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003404 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003405 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3406
Evan Chenga8e29892007-01-19 07:51:42 +00003407//===----------------------------------------------------------------------===//
3408// Thumb Support
3409//
3410
3411include "ARMInstrThumb.td"
3412
3413//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003414// Thumb2 Support
3415//
3416
3417include "ARMInstrThumb2.td"
3418
3419//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003420// Floating Point Support
3421//
3422
3423include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003424
3425//===----------------------------------------------------------------------===//
3426// Advanced SIMD (NEON) Support
3427//
3428
3429include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003430
3431//===----------------------------------------------------------------------===//
3432// Coprocessor Instructions. For disassembly only.
3433//
3434
3435def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3436 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3437 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3438 [/* For disassembly only; pattern left blank */]> {
3439 let Inst{4} = 0;
3440}
3441
3442def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3443 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3444 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3445 [/* For disassembly only; pattern left blank */]> {
3446 let Inst{31-28} = 0b1111;
3447 let Inst{4} = 0;
3448}
3449
Johnny Chen64dfb782010-02-16 20:04:27 +00003450class ACI<dag oops, dag iops, string opc, string asm>
3451 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3452 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3453 let Inst{27-25} = 0b110;
3454}
3455
3456multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3457
3458 def _OFFSET : ACI<(outs),
3459 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3460 opc, "\tp$cop, cr$CRd, $addr"> {
3461 let Inst{31-28} = op31_28;
3462 let Inst{24} = 1; // P = 1
3463 let Inst{21} = 0; // W = 0
3464 let Inst{22} = 0; // D = 0
3465 let Inst{20} = load;
3466 }
3467
3468 def _PRE : ACI<(outs),
3469 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3470 opc, "\tp$cop, cr$CRd, $addr!"> {
3471 let Inst{31-28} = op31_28;
3472 let Inst{24} = 1; // P = 1
3473 let Inst{21} = 1; // W = 1
3474 let Inst{22} = 0; // D = 0
3475 let Inst{20} = load;
3476 }
3477
3478 def _POST : ACI<(outs),
3479 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3480 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3481 let Inst{31-28} = op31_28;
3482 let Inst{24} = 0; // P = 0
3483 let Inst{21} = 1; // W = 1
3484 let Inst{22} = 0; // D = 0
3485 let Inst{20} = load;
3486 }
3487
3488 def _OPTION : ACI<(outs),
3489 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3490 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3491 let Inst{31-28} = op31_28;
3492 let Inst{24} = 0; // P = 0
3493 let Inst{23} = 1; // U = 1
3494 let Inst{21} = 0; // W = 0
3495 let Inst{22} = 0; // D = 0
3496 let Inst{20} = load;
3497 }
3498
3499 def L_OFFSET : ACI<(outs),
3500 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003501 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003502 let Inst{31-28} = op31_28;
3503 let Inst{24} = 1; // P = 1
3504 let Inst{21} = 0; // W = 0
3505 let Inst{22} = 1; // D = 1
3506 let Inst{20} = load;
3507 }
3508
3509 def L_PRE : ACI<(outs),
3510 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003511 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003512 let Inst{31-28} = op31_28;
3513 let Inst{24} = 1; // P = 1
3514 let Inst{21} = 1; // W = 1
3515 let Inst{22} = 1; // D = 1
3516 let Inst{20} = load;
3517 }
3518
3519 def L_POST : ACI<(outs),
3520 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003521 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003522 let Inst{31-28} = op31_28;
3523 let Inst{24} = 0; // P = 0
3524 let Inst{21} = 1; // W = 1
3525 let Inst{22} = 1; // D = 1
3526 let Inst{20} = load;
3527 }
3528
3529 def L_OPTION : ACI<(outs),
3530 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003531 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003532 let Inst{31-28} = op31_28;
3533 let Inst{24} = 0; // P = 0
3534 let Inst{23} = 1; // U = 1
3535 let Inst{21} = 0; // W = 0
3536 let Inst{22} = 1; // D = 1
3537 let Inst{20} = load;
3538 }
3539}
3540
3541defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3542defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3543defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3544defm STC2 : LdStCop<0b1111, 0, "stc2">;
3545
Johnny Chen906d57f2010-02-12 01:44:23 +00003546def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3547 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3548 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3549 [/* For disassembly only; pattern left blank */]> {
3550 let Inst{20} = 0;
3551 let Inst{4} = 1;
3552}
3553
3554def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3555 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3556 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3557 [/* For disassembly only; pattern left blank */]> {
3558 let Inst{31-28} = 0b1111;
3559 let Inst{20} = 0;
3560 let Inst{4} = 1;
3561}
3562
3563def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3564 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3565 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3566 [/* For disassembly only; pattern left blank */]> {
3567 let Inst{20} = 1;
3568 let Inst{4} = 1;
3569}
3570
3571def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3572 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3573 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3574 [/* For disassembly only; pattern left blank */]> {
3575 let Inst{31-28} = 0b1111;
3576 let Inst{20} = 1;
3577 let Inst{4} = 1;
3578}
3579
3580def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3581 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3582 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3583 [/* For disassembly only; pattern left blank */]> {
3584 let Inst{23-20} = 0b0100;
3585}
3586
3587def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3588 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3589 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3590 [/* For disassembly only; pattern left blank */]> {
3591 let Inst{31-28} = 0b1111;
3592 let Inst{23-20} = 0b0100;
3593}
3594
3595def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3596 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3597 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3598 [/* For disassembly only; pattern left blank */]> {
3599 let Inst{23-20} = 0b0101;
3600}
3601
3602def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3603 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3604 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3605 [/* For disassembly only; pattern left blank */]> {
3606 let Inst{31-28} = 0b1111;
3607 let Inst{23-20} = 0b0101;
3608}
3609
Johnny Chenb98e1602010-02-12 18:55:33 +00003610//===----------------------------------------------------------------------===//
3611// Move between special register and ARM core register -- for disassembly only
3612//
3613
3614def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3615 [/* For disassembly only; pattern left blank */]> {
3616 let Inst{23-20} = 0b0000;
3617 let Inst{7-4} = 0b0000;
3618}
3619
3620def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3621 [/* For disassembly only; pattern left blank */]> {
3622 let Inst{23-20} = 0b0100;
3623 let Inst{7-4} = 0b0000;
3624}
3625
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003626def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3627 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003628 [/* For disassembly only; pattern left blank */]> {
3629 let Inst{23-20} = 0b0010;
3630 let Inst{7-4} = 0b0000;
3631}
3632
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003633def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3634 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003635 [/* For disassembly only; pattern left blank */]> {
3636 let Inst{23-20} = 0b0010;
3637 let Inst{7-4} = 0b0000;
3638}
3639
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003640def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3641 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003642 [/* For disassembly only; pattern left blank */]> {
3643 let Inst{23-20} = 0b0110;
3644 let Inst{7-4} = 0b0000;
3645}
3646
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003647def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3648 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003649 [/* For disassembly only; pattern left blank */]> {
3650 let Inst{23-20} = 0b0110;
3651 let Inst{7-4} = 0b0000;
3652}