blob: abc1fbb89ae9efa838d7bdd79d210db91a211e21 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
215 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000234 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272//===----------------------------------------------------------------------===//
273// Operand Definitions.
274//
275
276// Branch target.
277def brtarget : Operand<OtherVT>;
278
Evan Chenga8e29892007-01-19 07:51:42 +0000279// A list of registers separated by comma. Used by load/store multiple.
280def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000281 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000282 let PrintMethod = "printRegisterList";
283}
284
Bill Wendling59914872010-11-08 00:39:58 +0000285def RegListAsmOperand : AsmOperandClass {
286 let Name = "RegList";
287 let SuperClasses = [];
288}
289
Evan Chenga8e29892007-01-19 07:51:42 +0000290// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
291def cpinst_operand : Operand<i32> {
292 let PrintMethod = "printCPInstOperand";
293}
294
295def jtblock_operand : Operand<i32> {
296 let PrintMethod = "printJTBlockOperand";
297}
Evan Cheng66ac5312009-07-25 00:33:29 +0000298def jt2block_operand : Operand<i32> {
299 let PrintMethod = "printJT2BlockOperand";
300}
Evan Chenga8e29892007-01-19 07:51:42 +0000301
302// Local PC labels.
303def pclabel : Operand<i32> {
304 let PrintMethod = "printPCLabel";
305}
306
Owen Anderson498ec202010-10-27 22:49:00 +0000307def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000308 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000309}
310
Jim Grosbachb35ad412010-10-13 19:56:10 +0000311// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
312def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
313 int32_t v = (int32_t)N->getZExtValue();
314 return v == 8 || v == 16 || v == 24; }]> {
315 string EncoderMethod = "getRotImmOpValue";
316}
317
Bob Wilson22f5dc72010-08-16 18:27:34 +0000318// shift_imm: An integer that encodes a shift amount and the type of shift
319// (currently either asr or lsl) using the same encoding used for the
320// immediates in so_reg operands.
321def shift_imm : Operand<i32> {
322 let PrintMethod = "printShiftImmOperand";
323}
324
Evan Chenga8e29892007-01-19 07:51:42 +0000325// shifter_operand operands: so_reg and so_imm.
326def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000327 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000328 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000329 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000330 let PrintMethod = "printSORegOperand";
331 let MIOperandInfo = (ops GPR, GPR, i32imm);
332}
Evan Chengf40deed2010-10-27 23:41:30 +0000333def shift_so_reg : Operand<i32>, // reg reg imm
334 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
335 [shl,srl,sra,rotr]> {
336 string EncoderMethod = "getSORegOpValue";
337 let PrintMethod = "printSORegOperand";
338 let MIOperandInfo = (ops GPR, GPR, i32imm);
339}
Evan Chenga8e29892007-01-19 07:51:42 +0000340
341// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
342// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
343// represented in the imm field in the same 12-bit form that they are encoded
344// into so_imm instructions: the 8-bit immediate is the least significant bits
345// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000346def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000347 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000348 let PrintMethod = "printSOImmOperand";
349}
350
Evan Chengc70d1842007-03-20 08:11:30 +0000351// Break so_imm's up into two pieces. This handles immediates with up to 16
352// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
353// get the first/second pieces.
354def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000355 PatLeaf<(imm), [{
356 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
357 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000358 let PrintMethod = "printSOImm2PartOperand";
359}
360
361def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000362 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000364}]>;
365
366def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000367 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000369}]>;
370
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000371def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
372 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
373 }]> {
374 let PrintMethod = "printSOImm2PartOperand";
375}
376
377def so_neg_imm2part_1 : SDNodeXForm<imm, [{
378 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
379 return CurDAG->getTargetConstant(V, MVT::i32);
380}]>;
381
382def so_neg_imm2part_2 : SDNodeXForm<imm, [{
383 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
384 return CurDAG->getTargetConstant(V, MVT::i32);
385}]>;
386
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000387/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
388def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
389 return (int32_t)N->getZExtValue() < 32;
390}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000391
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000392/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
393def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
394 return (int32_t)N->getZExtValue() < 32;
395}]> {
396 string EncoderMethod = "getImmMinusOneOpValue";
397}
398
Evan Chenga8e29892007-01-19 07:51:42 +0000399// Define ARM specific addressing modes.
400
Jim Grosbach3e556122010-10-26 22:37:02 +0000401
402// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000403//
Jim Grosbach3e556122010-10-26 22:37:02 +0000404def addrmode_imm12 : Operand<i32>,
405 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000406 // 12-bit immediate operand. Note that instructions using this encode
407 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
408 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000409
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000410 string EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000411 let PrintMethod = "printAddrModeImm12Operand";
412 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000413}
Jim Grosbach3e556122010-10-26 22:37:02 +0000414// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000415//
Jim Grosbach3e556122010-10-26 22:37:02 +0000416def ldst_so_reg : Operand<i32>,
417 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Jim Grosbach54fea632010-11-09 17:20:53 +0000418 string EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000419 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000420 let PrintMethod = "printAddrMode2Operand";
421 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
422}
423
Jim Grosbach3e556122010-10-26 22:37:02 +0000424// addrmode2 := reg +/- imm12
425// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000426//
427def addrmode2 : Operand<i32>,
428 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
429 let PrintMethod = "printAddrMode2Operand";
430 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
431}
432
433def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000434 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
435 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000436 let PrintMethod = "printAddrMode2OffsetOperand";
437 let MIOperandInfo = (ops GPR, i32imm);
438}
439
440// addrmode3 := reg +/- reg
441// addrmode3 := reg +/- imm8
442//
443def addrmode3 : Operand<i32>,
444 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000445 string EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000446 let PrintMethod = "printAddrMode3Operand";
447 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
448}
449
450def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000451 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
452 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000453 let PrintMethod = "printAddrMode3OffsetOperand";
454 let MIOperandInfo = (ops GPR, i32imm);
455}
456
Jim Grosbache6913602010-11-03 01:01:43 +0000457// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000458//
Jim Grosbache6913602010-11-03 01:01:43 +0000459def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000460 string EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000461 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000462}
463
Bill Wendling59914872010-11-08 00:39:58 +0000464def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000465 let Name = "MemMode5";
466 let SuperClasses = [];
467}
468
Evan Chenga8e29892007-01-19 07:51:42 +0000469// addrmode5 := reg +/- imm8*4
470//
471def addrmode5 : Operand<i32>,
472 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
473 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000474 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000475 let ParserMatchClass = MemMode5AsmOperand;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000476 string EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000477}
478
Bob Wilson8b024a52009-07-01 23:16:05 +0000479// addrmode6 := reg with optional writeback
480//
481def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000482 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000483 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000484 let MIOperandInfo = (ops GPR:$addr, i32imm);
Owen Andersona2b50b32010-11-02 22:28:01 +0000485 string EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000486}
487
488def am6offset : Operand<i32> {
489 let PrintMethod = "printAddrMode6OffsetOperand";
490 let MIOperandInfo = (ops GPR);
Owen Andersona2b50b32010-11-02 22:28:01 +0000491 string EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000492}
493
Evan Chenga8e29892007-01-19 07:51:42 +0000494// addrmodepc := pc + reg
495//
496def addrmodepc : Operand<i32>,
497 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
498 let PrintMethod = "printAddrModePCOperand";
499 let MIOperandInfo = (ops GPR, i32imm);
500}
501
Bob Wilson4f38b382009-08-21 21:58:55 +0000502def nohash_imm : Operand<i32> {
503 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000504}
505
Evan Chenga8e29892007-01-19 07:51:42 +0000506//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000507
Evan Cheng37f25d92008-08-28 23:39:26 +0000508include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000509
510//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000511// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000512//
513
Evan Cheng3924f782008-08-29 07:36:24 +0000514/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000515/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000516multiclass AsI1_bin_irs<bits<4> opcod, string opc,
517 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
518 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000519 // The register-immediate version is re-materializable. This is useful
520 // in particular for taking the address of a local.
521 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000522 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
523 iii, opc, "\t$Rd, $Rn, $imm",
524 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
525 bits<4> Rd;
526 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000527 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000528 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000529 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000530 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000531 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000532 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000533 }
Jim Grosbach62547262010-10-11 18:51:51 +0000534 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
535 iir, opc, "\t$Rd, $Rn, $Rm",
536 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000537 bits<4> Rd;
538 bits<4> Rn;
539 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000540 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000541 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000542 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000543 let Inst{15-12} = Rd;
544 let Inst{11-4} = 0b00000000;
545 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000546 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000547 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
548 iis, opc, "\t$Rd, $Rn, $shift",
549 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000550 bits<4> Rd;
551 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000552 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000553 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000554 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000555 let Inst{15-12} = Rd;
556 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000557 }
Evan Chenga8e29892007-01-19 07:51:42 +0000558}
559
Evan Cheng1e249e32009-06-25 20:59:23 +0000560/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000561/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000562let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000563multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
564 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
565 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000566 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
567 iii, opc, "\t$Rd, $Rn, $imm",
568 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
569 bits<4> Rd;
570 bits<4> Rn;
571 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000572 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000573 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000574 let Inst{19-16} = Rn;
575 let Inst{15-12} = Rd;
576 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000577 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000578 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
579 iir, opc, "\t$Rd, $Rn, $Rm",
580 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
581 bits<4> Rd;
582 bits<4> Rn;
583 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000584 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000585 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000586 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000587 let Inst{19-16} = Rn;
588 let Inst{15-12} = Rd;
589 let Inst{11-4} = 0b00000000;
590 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000591 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000592 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
593 iis, opc, "\t$Rd, $Rn, $shift",
594 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
595 bits<4> Rd;
596 bits<4> Rn;
597 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000598 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000599 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000600 let Inst{19-16} = Rn;
601 let Inst{15-12} = Rd;
602 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000603 }
Evan Cheng071a2792007-09-11 19:55:27 +0000604}
Evan Chengc85e8322007-07-05 07:13:32 +0000605}
606
607/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000608/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000609/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000610let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000611multiclass AI1_cmp_irs<bits<4> opcod, string opc,
612 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
613 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000614 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
615 opc, "\t$Rn, $imm",
616 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000617 bits<4> Rn;
618 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000619 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000620 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000621 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000622 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000623 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000624 }
625 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
626 opc, "\t$Rn, $Rm",
627 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000628 bits<4> Rn;
629 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000630 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000631 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000632 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000633 let Inst{19-16} = Rn;
634 let Inst{15-12} = 0b0000;
635 let Inst{11-4} = 0b00000000;
636 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000637 }
638 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
639 opc, "\t$Rn, $shift",
640 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000641 bits<4> Rn;
642 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000643 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000644 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000645 let Inst{19-16} = Rn;
646 let Inst{15-12} = 0b0000;
647 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000648 }
Evan Cheng071a2792007-09-11 19:55:27 +0000649}
Evan Chenga8e29892007-01-19 07:51:42 +0000650}
651
Evan Cheng576a3962010-09-25 00:49:35 +0000652/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000653/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000654/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000655multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000656 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
657 IIC_iEXTr, opc, "\t$Rd, $Rm",
658 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000659 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000660 bits<4> Rd;
661 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000662 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000663 let Inst{15-12} = Rd;
664 let Inst{11-10} = 0b00;
665 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000666 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000667 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
668 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
669 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000670 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000671 bits<4> Rd;
672 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000673 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000674 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000675 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000676 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000677 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000678 }
Evan Chenga8e29892007-01-19 07:51:42 +0000679}
680
Evan Cheng576a3962010-09-25 00:49:35 +0000681multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000682 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
683 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000684 [/* For disassembly only; pattern left blank */]>,
685 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000686 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000687 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000688 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000689 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
690 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000691 [/* For disassembly only; pattern left blank */]>,
692 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000693 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000694 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000695 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000696 }
697}
698
Evan Cheng576a3962010-09-25 00:49:35 +0000699/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000700/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000701multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000702 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
703 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
704 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000705 Requires<[IsARM, HasV6]> {
706 let Inst{11-10} = 0b00;
707 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000708 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
709 rot_imm:$rot),
710 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
711 [(set GPR:$Rd, (opnode GPR:$Rn,
712 (rotr GPR:$Rm, rot_imm:$rot)))]>,
713 Requires<[IsARM, HasV6]> {
714 bits<4> Rn;
715 bits<2> rot;
716 let Inst{19-16} = Rn;
717 let Inst{11-10} = rot;
718 }
Evan Chenga8e29892007-01-19 07:51:42 +0000719}
720
Johnny Chen2ec5e492010-02-22 21:50:40 +0000721// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000722multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000723 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
724 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000725 [/* For disassembly only; pattern left blank */]>,
726 Requires<[IsARM, HasV6]> {
727 let Inst{11-10} = 0b00;
728 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000729 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
730 rot_imm:$rot),
731 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000732 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000733 Requires<[IsARM, HasV6]> {
734 bits<4> Rn;
735 bits<2> rot;
736 let Inst{19-16} = Rn;
737 let Inst{11-10} = rot;
738 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000739}
740
Evan Cheng62674222009-06-25 23:34:10 +0000741/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
742let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000743multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
744 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000745 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
746 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
747 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000748 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000749 bits<4> Rd;
750 bits<4> Rn;
751 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000752 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000753 let Inst{15-12} = Rd;
754 let Inst{19-16} = Rn;
755 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000756 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000757 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
758 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
759 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000760 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000761 bits<4> Rd;
762 bits<4> Rn;
763 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000764 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000765 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000766 let isCommutable = Commutable;
767 let Inst{3-0} = Rm;
768 let Inst{15-12} = Rd;
769 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000770 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000771 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
772 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
773 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000774 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000775 bits<4> Rd;
776 bits<4> Rn;
777 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000778 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000779 let Inst{11-0} = shift;
780 let Inst{15-12} = Rd;
781 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000782 }
Jim Grosbache5165492009-11-09 00:11:35 +0000783}
784// Carry setting variants
785let Defs = [CPSR] in {
786multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
787 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000788 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
789 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
790 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000791 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000792 bits<4> Rd;
793 bits<4> Rn;
794 bits<12> imm;
795 let Inst{15-12} = Rd;
796 let Inst{19-16} = Rn;
797 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000798 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000799 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000800 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000801 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
802 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
803 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000804 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000805 bits<4> Rd;
806 bits<4> Rn;
807 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000808 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000809 let isCommutable = Commutable;
810 let Inst{3-0} = Rm;
811 let Inst{15-12} = Rd;
812 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000813 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000814 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000815 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000816 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
817 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
818 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000819 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000820 bits<4> Rd;
821 bits<4> Rn;
822 bits<12> shift;
823 let Inst{11-0} = shift;
824 let Inst{15-12} = Rd;
825 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000826 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000827 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000828 }
Evan Cheng071a2792007-09-11 19:55:27 +0000829}
Evan Chengc85e8322007-07-05 07:13:32 +0000830}
Jim Grosbache5165492009-11-09 00:11:35 +0000831}
Evan Chengc85e8322007-07-05 07:13:32 +0000832
Jim Grosbach3e556122010-10-26 22:37:02 +0000833let canFoldAsLoad = 1, isReMaterializable = 1 in {
834multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
835 InstrItinClass iir, PatFrag opnode> {
836 // Note: We use the complex addrmode_imm12 rather than just an input
837 // GPR and a constrained immediate so that we can use this to match
838 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000839 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000840 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
841 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000842 bits<4> Rt;
843 bits<17> addr;
844 let Inst{23} = addr{12}; // U (add = ('U' == 1))
845 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000846 let Inst{15-12} = Rt;
847 let Inst{11-0} = addr{11-0}; // imm12
848 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000849 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000850 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
851 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000852 bits<4> Rt;
853 bits<17> shift;
854 let Inst{23} = shift{12}; // U (add = ('U' == 1))
855 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000856 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000857 let Inst{11-0} = shift{11-0};
858 }
859}
860}
861
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000862multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
863 InstrItinClass iir, PatFrag opnode> {
864 // Note: We use the complex addrmode_imm12 rather than just an input
865 // GPR and a constrained immediate so that we can use this to match
866 // frame index references and avoid matching constant pool references.
867 def i12 : AIldst1<0b010, opc22, 0, (outs),
868 (ins GPR:$Rt, addrmode_imm12:$addr),
869 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
870 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
871 bits<4> Rt;
872 bits<17> addr;
873 let Inst{23} = addr{12}; // U (add = ('U' == 1))
874 let Inst{19-16} = addr{16-13}; // Rn
875 let Inst{15-12} = Rt;
876 let Inst{11-0} = addr{11-0}; // imm12
877 }
878 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
879 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
880 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
881 bits<4> Rt;
882 bits<17> shift;
883 let Inst{23} = shift{12}; // U (add = ('U' == 1))
884 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000885 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000886 let Inst{11-0} = shift{11-0};
887 }
888}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000889//===----------------------------------------------------------------------===//
890// Instructions
891//===----------------------------------------------------------------------===//
892
Evan Chenga8e29892007-01-19 07:51:42 +0000893//===----------------------------------------------------------------------===//
894// Miscellaneous Instructions.
895//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000896
Evan Chenga8e29892007-01-19 07:51:42 +0000897/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
898/// the function. The first operand is the ID# for this instruction, the second
899/// is the index into the MachineConstantPool that this is, the third is the
900/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000901let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000902def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000903PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000904 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000905
Jim Grosbach4642ad32010-02-22 23:10:38 +0000906// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
907// from removing one half of the matched pairs. That breaks PEI, which assumes
908// these will always be in pairs, and asserts if it finds otherwise. Better way?
909let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000910def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000911PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000912 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000913
Jim Grosbach64171712010-02-16 21:07:46 +0000914def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000915PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000916 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000917}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000918
Johnny Chenf4d81052010-02-12 22:53:19 +0000919def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000920 [/* For disassembly only; pattern left blank */]>,
921 Requires<[IsARM, HasV6T2]> {
922 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000923 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000924 let Inst{7-0} = 0b00000000;
925}
926
Johnny Chenf4d81052010-02-12 22:53:19 +0000927def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
928 [/* For disassembly only; pattern left blank */]>,
929 Requires<[IsARM, HasV6T2]> {
930 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000931 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000932 let Inst{7-0} = 0b00000001;
933}
934
935def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
936 [/* For disassembly only; pattern left blank */]>,
937 Requires<[IsARM, HasV6T2]> {
938 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000939 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000940 let Inst{7-0} = 0b00000010;
941}
942
943def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
944 [/* For disassembly only; pattern left blank */]>,
945 Requires<[IsARM, HasV6T2]> {
946 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000947 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000948 let Inst{7-0} = 0b00000011;
949}
950
Johnny Chen2ec5e492010-02-22 21:50:40 +0000951def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
952 "\t$dst, $a, $b",
953 [/* For disassembly only; pattern left blank */]>,
954 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000955 bits<4> Rd;
956 bits<4> Rn;
957 bits<4> Rm;
958 let Inst{3-0} = Rm;
959 let Inst{15-12} = Rd;
960 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000961 let Inst{27-20} = 0b01101000;
962 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000963 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000964}
965
Johnny Chenf4d81052010-02-12 22:53:19 +0000966def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
967 [/* For disassembly only; pattern left blank */]>,
968 Requires<[IsARM, HasV6T2]> {
969 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000970 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000971 let Inst{7-0} = 0b00000100;
972}
973
Johnny Chenc6f7b272010-02-11 18:12:29 +0000974// The i32imm operand $val can be used by a debugger to store more information
975// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000976def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000977 [/* For disassembly only; pattern left blank */]>,
978 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000979 bits<16> val;
980 let Inst{3-0} = val{3-0};
981 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000982 let Inst{27-20} = 0b00010010;
983 let Inst{7-4} = 0b0111;
984}
985
Johnny Chenb98e1602010-02-12 18:55:33 +0000986// Change Processor State is a system instruction -- for disassembly only.
987// The singleton $opt operand contains the following information:
988// opt{4-0} = mode from Inst{4-0}
989// opt{5} = changemode from Inst{17}
990// opt{8-6} = AIF from Inst{8-6}
991// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000992// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000993def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000994 [/* For disassembly only; pattern left blank */]>,
995 Requires<[IsARM]> {
996 let Inst{31-28} = 0b1111;
997 let Inst{27-20} = 0b00010000;
998 let Inst{16} = 0;
999 let Inst{5} = 0;
1000}
1001
Johnny Chenb92a23f2010-02-21 04:42:01 +00001002// Preload signals the memory system of possible future data/instruction access.
1003// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001004multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001005
Evan Chengdfed19f2010-11-03 06:34:55 +00001006 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001007 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001008 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001009 bits<4> Rt;
1010 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001011 let Inst{31-26} = 0b111101;
1012 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001013 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001014 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001015 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001016 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001017 let Inst{19-16} = addr{16-13}; // Rn
1018 let Inst{15-12} = Rt;
1019 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001020 }
1021
Evan Chengdfed19f2010-11-03 06:34:55 +00001022 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001023 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001024 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001025 bits<4> Rt;
1026 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001027 let Inst{31-26} = 0b111101;
1028 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001029 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001030 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001031 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001032 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001033 let Inst{19-16} = shift{16-13}; // Rn
1034 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001035 }
1036}
1037
Evan Cheng416941d2010-11-04 05:19:35 +00001038defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1039defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1040defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001041
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001042def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1043 "setend\t$end",
1044 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001045 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001046 bits<1> end;
1047 let Inst{31-10} = 0b1111000100000001000000;
1048 let Inst{9} = end;
1049 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001050}
1051
Johnny Chenf4d81052010-02-12 22:53:19 +00001052def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001053 [/* For disassembly only; pattern left blank */]>,
1054 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001055 bits<4> opt;
1056 let Inst{27-4} = 0b001100100000111100001111;
1057 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001058}
1059
Johnny Chenba6e0332010-02-11 17:14:31 +00001060// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001061let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001062def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001063 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001064 Requires<[IsARM]> {
1065 let Inst{27-25} = 0b011;
1066 let Inst{24-20} = 0b11111;
1067 let Inst{7-5} = 0b111;
1068 let Inst{4} = 0b1;
1069}
1070
Evan Cheng12c3a532008-11-06 17:48:05 +00001071// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001072// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1073// classes (AXI1, et.al.) and so have encoding information and such,
1074// which is suboptimal. Once the rest of the code emitter (including
1075// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001076// pseudos. As is, the encoding information ends up being ignored,
1077// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001078let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001079def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001080 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001081 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001082
Evan Cheng325474e2008-01-07 23:56:57 +00001083let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001084def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001085 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001086 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001087
Evan Chengd87293c2008-11-06 08:47:38 +00001088def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001089 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001090 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1091
Evan Chengd87293c2008-11-06 08:47:38 +00001092def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001093 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001094 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1095
Evan Chengd87293c2008-11-06 08:47:38 +00001096def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001097 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001098 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1099
Evan Chengd87293c2008-11-06 08:47:38 +00001100def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001101 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001102 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1103}
Chris Lattner13c63102008-01-06 05:55:01 +00001104let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001105def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001106 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001107 [(store GPR:$src, addrmodepc:$addr)]>;
1108
Evan Chengd87293c2008-11-06 08:47:38 +00001109def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001110 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001111 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1112
Evan Chengd87293c2008-11-06 08:47:38 +00001113def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001114 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001115 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1116}
Evan Cheng12c3a532008-11-06 17:48:05 +00001117} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001118
Evan Chenge07715c2009-06-23 05:25:29 +00001119
1120// LEApcrel - Load a pc-relative address into a register without offending the
1121// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001122// FIXME: These are marked as pseudos, but they're really not(?). They're just
1123// the ADR instruction. Is this the right way to handle that? They need
1124// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001125let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001126let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001127def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001128 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001129 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001130
Jim Grosbacha967d112010-06-21 21:27:27 +00001131} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001132def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001133 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001134 Pseudo, IIC_iALUi,
1135 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001136 let Inst{25} = 1;
1137}
Evan Chenge07715c2009-06-23 05:25:29 +00001138
Evan Chenga8e29892007-01-19 07:51:42 +00001139//===----------------------------------------------------------------------===//
1140// Control Flow Instructions.
1141//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001142
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001143let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1144 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001145 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001146 "bx", "\tlr", [(ARMretflag)]>,
1147 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001148 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001149 }
1150
1151 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001152 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001153 "mov", "\tpc, lr", [(ARMretflag)]>,
1154 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001155 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001156 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001157}
Rafael Espindola27185192006-09-29 21:20:16 +00001158
Bob Wilson04ea6e52009-10-28 00:37:03 +00001159// Indirect branches
1160let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001161 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001162 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001163 [(brind GPR:$dst)]>,
1164 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001165 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001166 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001167 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001168 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001169
1170 // ARMV4 only
1171 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1172 [(brind GPR:$dst)]>,
1173 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001174 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001175 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001176 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001177 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001178}
1179
Evan Chenga8e29892007-01-19 07:51:42 +00001180// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001181// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001182let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001183 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbache6913602010-11-03 01:01:43 +00001184 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$mode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001185 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001186 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Jim Grosbache6913602010-11-03 01:01:43 +00001187 "ldm${mode}${p}\t$Rn!, $dsts",
Jim Grosbach866aa392010-11-10 23:12:48 +00001188 "$Rn = $wb", []> {
Jim Grosbach866aa392010-11-10 23:12:48 +00001189 let Inst{21} = 1;
1190}
Rafael Espindolaa2845842006-10-05 16:48:49 +00001191
Bob Wilson54fc1242009-06-22 21:01:46 +00001192// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001193let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001194 Defs = [R0, R1, R2, R3, R12, LR,
1195 D0, D1, D2, D3, D4, D5, D6, D7,
1196 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001197 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001198 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001199 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001200 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001201 Requires<[IsARM, IsNotDarwin]> {
1202 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001203 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001204 }
Evan Cheng277f0742007-06-19 21:05:09 +00001205
Evan Cheng12c3a532008-11-06 17:48:05 +00001206 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001207 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001208 [(ARMcall_pred tglobaladdr:$func)]>,
1209 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001210
Evan Chenga8e29892007-01-19 07:51:42 +00001211 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001212 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001213 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001214 [(ARMcall GPR:$func)]>,
1215 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001216 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001217 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001218 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001219 }
1220
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001221 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001222 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1223 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001224 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001225 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001226 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001227 bits<4> func;
1228 let Inst{27-4} = 0b000100101111111111110001;
1229 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001230 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001231
1232 // ARMv4
1233 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1234 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1235 [(ARMcall_nolink tGPR:$func)]>,
1236 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001237 bits<4> func;
1238 let Inst{27-4} = 0b000110100000111100000000;
1239 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001240 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001241}
1242
1243// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001244let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001245 Defs = [R0, R1, R2, R3, R9, R12, LR,
1246 D0, D1, D2, D3, D4, D5, D6, D7,
1247 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001248 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001249 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001250 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001251 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1252 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001253 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001254 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001255
1256 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001257 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001258 [(ARMcall_pred tglobaladdr:$func)]>,
1259 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001260
1261 // ARMv5T and above
1262 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001263 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001264 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001265 bits<4> func;
1266 let Inst{27-4} = 0b000100101111111111110011;
1267 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001268 }
1269
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001270 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001271 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1272 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001273 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001274 [(ARMcall_nolink tGPR:$func)]>,
1275 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001276 bits<4> func;
1277 let Inst{27-4} = 0b000100101111111111110001;
1278 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001279 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001280
1281 // ARMv4
1282 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1283 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1284 [(ARMcall_nolink tGPR:$func)]>,
1285 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001286 bits<4> func;
1287 let Inst{27-4} = 0b000110100000111100000000;
1288 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001289 }
Rafael Espindola35574632006-07-18 17:00:30 +00001290}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001291
Dale Johannesen51e28e62010-06-03 21:09:53 +00001292// Tail calls.
1293
Jim Grosbach832859d2010-10-13 22:09:34 +00001294// FIXME: These should probably be xformed into the non-TC versions of the
1295// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001296let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1297 // Darwin versions.
1298 let Defs = [R0, R1, R2, R3, R9, R12,
1299 D0, D1, D2, D3, D4, D5, D6, D7,
1300 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1301 D27, D28, D29, D30, D31, PC],
1302 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001303 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1304 Pseudo, IIC_Br,
1305 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001306
Evan Cheng6523d2f2010-06-19 00:11:54 +00001307 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1308 Pseudo, IIC_Br,
1309 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001310
Evan Cheng6523d2f2010-06-19 00:11:54 +00001311 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001312 IIC_Br, "b\t$dst @ TAILCALL",
1313 []>, Requires<[IsDarwin]>;
1314
1315 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001316 IIC_Br, "b.w\t$dst @ TAILCALL",
1317 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001318
Evan Cheng6523d2f2010-06-19 00:11:54 +00001319 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1320 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1321 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001322 bits<4> dst;
1323 let Inst{31-4} = 0b1110000100101111111111110001;
1324 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001325 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001326 }
1327
1328 // Non-Darwin versions (the difference is R9).
1329 let Defs = [R0, R1, R2, R3, R12,
1330 D0, D1, D2, D3, D4, D5, D6, D7,
1331 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1332 D27, D28, D29, D30, D31, PC],
1333 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001334 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1335 Pseudo, IIC_Br,
1336 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001337
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001338 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001339 Pseudo, IIC_Br,
1340 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001341
Evan Cheng6523d2f2010-06-19 00:11:54 +00001342 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1343 IIC_Br, "b\t$dst @ TAILCALL",
1344 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001345
Evan Cheng6523d2f2010-06-19 00:11:54 +00001346 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1347 IIC_Br, "b.w\t$dst @ TAILCALL",
1348 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001349
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001350 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001351 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1352 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001353 bits<4> dst;
1354 let Inst{31-4} = 0b1110000100101111111111110001;
1355 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001356 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001357 }
1358}
1359
David Goodwin1a8f36e2009-08-12 18:31:53 +00001360let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001361 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001362 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001363 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001364 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001365 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001366
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001367 let isNotDuplicable = 1, isIndirectBranch = 1,
1368 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1369 isCodeGenOnly = 1 in {
1370 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1371 IIC_Br, "mov\tpc, $target$jt",
1372 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1373 let Inst{11-4} = 0b00000000;
1374 let Inst{15-12} = 0b1111;
1375 let Inst{20} = 0; // S Bit
1376 let Inst{24-21} = 0b1101;
1377 let Inst{27-25} = 0b000;
1378 }
1379 def BR_JTm : JTI<(outs),
1380 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1381 IIC_Br, "ldr\tpc, $target$jt",
1382 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1383 imm:$id)]> {
1384 let Inst{15-12} = 0b1111;
1385 let Inst{20} = 1; // L bit
1386 let Inst{21} = 0; // W bit
1387 let Inst{22} = 0; // B bit
1388 let Inst{24} = 1; // P bit
1389 let Inst{27-25} = 0b011;
1390 }
1391 def BR_JTadd : JTI<(outs),
1392 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1393 IIC_Br, "add\tpc, $target, $idx$jt",
1394 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1395 imm:$id)]> {
1396 let Inst{15-12} = 0b1111;
1397 let Inst{20} = 0; // S bit
1398 let Inst{24-21} = 0b0100;
1399 let Inst{27-25} = 0b000;
1400 }
1401 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001402 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001403
Evan Chengc85e8322007-07-05 07:13:32 +00001404 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001405 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001406 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001407 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001408 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001409}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001410
Johnny Chena1e76212010-02-13 02:51:09 +00001411// Branch and Exchange Jazelle -- for disassembly only
1412def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1413 [/* For disassembly only; pattern left blank */]> {
1414 let Inst{23-20} = 0b0010;
1415 //let Inst{19-8} = 0xfff;
1416 let Inst{7-4} = 0b0010;
1417}
1418
Johnny Chen0296f3e2010-02-16 21:59:54 +00001419// Secure Monitor Call is a system instruction -- for disassembly only
1420def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1421 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001422 bits<4> opt;
1423 let Inst{23-4} = 0b01100000000000000111;
1424 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001425}
1426
Johnny Chen64dfb782010-02-16 20:04:27 +00001427// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001428let isCall = 1 in {
1429def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001430 [/* For disassembly only; pattern left blank */]> {
1431 bits<24> svc;
1432 let Inst{23-0} = svc;
1433}
Johnny Chen85d5a892010-02-10 18:02:25 +00001434}
1435
Johnny Chenfb566792010-02-17 21:39:10 +00001436// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001437let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001438def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1439 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001440 [/* For disassembly only; pattern left blank */]> {
1441 let Inst{31-28} = 0b1111;
1442 let Inst{22-20} = 0b110; // W = 1
1443}
1444
Jim Grosbache6913602010-11-03 01:01:43 +00001445def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1446 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001447 [/* For disassembly only; pattern left blank */]> {
1448 let Inst{31-28} = 0b1111;
1449 let Inst{22-20} = 0b100; // W = 0
1450}
1451
Johnny Chenfb566792010-02-17 21:39:10 +00001452// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001453def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1454 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001455 [/* For disassembly only; pattern left blank */]> {
1456 let Inst{31-28} = 0b1111;
1457 let Inst{22-20} = 0b011; // W = 1
1458}
1459
Jim Grosbache6913602010-11-03 01:01:43 +00001460def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1461 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001462 [/* For disassembly only; pattern left blank */]> {
1463 let Inst{31-28} = 0b1111;
1464 let Inst{22-20} = 0b001; // W = 0
1465}
Chris Lattner39ee0362010-10-31 19:10:56 +00001466} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001467
Evan Chenga8e29892007-01-19 07:51:42 +00001468//===----------------------------------------------------------------------===//
1469// Load / store Instructions.
1470//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001471
Evan Chenga8e29892007-01-19 07:51:42 +00001472// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001473
1474
Evan Cheng7e2fe912010-10-28 06:47:08 +00001475defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001476 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001477defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001478 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001479defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001480 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001481defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001482 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001483
Evan Chengfa775d02007-03-19 07:20:03 +00001484// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001485let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1486 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001487def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001488 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1489 bits<4> Rt;
1490 bits<17> addr;
1491 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1492 let Inst{19-16} = 0b1111;
1493 let Inst{15-12} = Rt;
1494 let Inst{11-0} = addr{11-0}; // imm12
1495}
Evan Chengfa775d02007-03-19 07:20:03 +00001496
Evan Chenga8e29892007-01-19 07:51:42 +00001497// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001498def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001499 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001500 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001501
Evan Chenga8e29892007-01-19 07:51:42 +00001502// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001503def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001504 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001505 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001506
David Goodwin5d598aa2009-08-19 18:00:44 +00001507def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001508 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001509 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001510
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001511let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1512 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001513// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001514def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001515 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001516 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001517
Evan Chenga8e29892007-01-19 07:51:42 +00001518// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001519def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001520 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001521 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001522
Evan Chengd87293c2008-11-06 08:47:38 +00001523def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001524 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001525 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001526
Evan Chengd87293c2008-11-06 08:47:38 +00001527def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001528 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001529 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001530
Evan Chengd87293c2008-11-06 08:47:38 +00001531def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001532 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001533 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001534
Evan Chengd87293c2008-11-06 08:47:38 +00001535def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001536 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001537 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001538
Evan Chengd87293c2008-11-06 08:47:38 +00001539def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001540 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001541 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001542
Evan Chengd87293c2008-11-06 08:47:38 +00001543def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001544 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001545 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001546
Evan Chengd87293c2008-11-06 08:47:38 +00001547def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001548 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001549 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001550
Evan Chengd87293c2008-11-06 08:47:38 +00001551def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001552 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001553 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001554
Evan Chengd87293c2008-11-06 08:47:38 +00001555def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001556 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001557 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001558
1559// For disassembly only
1560def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001561 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001562 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1563 Requires<[IsARM, HasV5TE]>;
1564
1565// For disassembly only
1566def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001567 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001568 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1569 Requires<[IsARM, HasV5TE]>;
1570
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001571} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001572
Johnny Chenadb561d2010-02-18 03:27:42 +00001573// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001574
1575def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001576 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001577 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1578 let Inst{21} = 1; // overwrite
1579}
1580
1581def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001582 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001583 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1584 let Inst{21} = 1; // overwrite
1585}
1586
1587def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001588 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001589 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1590 let Inst{21} = 1; // overwrite
1591}
1592
1593def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001594 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001595 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1596 let Inst{21} = 1; // overwrite
1597}
1598
1599def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001600 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001601 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001602 let Inst{21} = 1; // overwrite
1603}
1604
Evan Chenga8e29892007-01-19 07:51:42 +00001605// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001606
1607// Stores with truncate
Jim Grosbach570a9222010-11-11 01:09:40 +00001608def STRH : AI3sth<(outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
1609 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1610 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001611
Evan Chenga8e29892007-01-19 07:51:42 +00001612// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001613let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1614 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001615def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001616 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001617 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001618
1619// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001620def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001621 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001622 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001623 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001624 [(set GPR:$base_wb,
1625 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1626
Evan Chengd87293c2008-11-06 08:47:38 +00001627def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001628 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001629 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001630 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001631 [(set GPR:$base_wb,
1632 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1633
Evan Chengd87293c2008-11-06 08:47:38 +00001634def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001635 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001636 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001637 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001638 [(set GPR:$base_wb,
1639 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1640
Evan Chengd87293c2008-11-06 08:47:38 +00001641def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001642 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001643 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001644 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001645 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1646 GPR:$base, am3offset:$offset))]>;
1647
Evan Chengd87293c2008-11-06 08:47:38 +00001648def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001649 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001650 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001651 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001652 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1653 GPR:$base, am2offset:$offset))]>;
1654
Evan Chengd87293c2008-11-06 08:47:38 +00001655def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001656 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001657 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001658 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001659 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1660 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001661
Johnny Chen39a4bb32010-02-18 22:31:18 +00001662// For disassembly only
1663def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1664 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001665 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001666 "strd", "\t$src1, $src2, [$base, $offset]!",
1667 "$base = $base_wb", []>;
1668
1669// For disassembly only
1670def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1671 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001672 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001673 "strd", "\t$src1, $src2, [$base], $offset",
1674 "$base = $base_wb", []>;
1675
Johnny Chenad4df4c2010-03-01 19:22:00 +00001676// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001677
1678def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001679 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001680 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001681 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1682 [/* For disassembly only; pattern left blank */]> {
1683 let Inst{21} = 1; // overwrite
1684}
1685
1686def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001687 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001688 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001689 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1690 [/* For disassembly only; pattern left blank */]> {
1691 let Inst{21} = 1; // overwrite
1692}
1693
Johnny Chenad4df4c2010-03-01 19:22:00 +00001694def STRHT: AI3sthpo<(outs GPR:$base_wb),
1695 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001696 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001697 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1698 [/* For disassembly only; pattern left blank */]> {
1699 let Inst{21} = 1; // overwrite
1700}
1701
Evan Chenga8e29892007-01-19 07:51:42 +00001702//===----------------------------------------------------------------------===//
1703// Load / store multiple Instructions.
1704//
1705
Chris Lattner39ee0362010-10-31 19:10:56 +00001706let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1707 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001708def LDM : AXI4ld<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001709 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001710 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Jim Grosbachc1235e22010-11-10 23:18:49 +00001711 "ldm${amode}${p}\t$Rn, $dsts", "", []> {
Jim Grosbachc1235e22010-11-10 23:18:49 +00001712 let Inst{21} = 0;
1713}
Evan Chenga8e29892007-01-19 07:51:42 +00001714
Jim Grosbache6913602010-11-03 01:01:43 +00001715def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001716 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001717 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001718 "ldm${amode}${p}\t$Rn!, $dsts",
Jim Grosbachc1235e22010-11-10 23:18:49 +00001719 "$Rn = $wb", []> {
Jim Grosbachc1235e22010-11-10 23:18:49 +00001720 let Inst{21} = 1;
1721}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001722} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001723
Chris Lattner39ee0362010-10-31 19:10:56 +00001724let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1725 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001726def STM : AXI4st<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001727 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001728 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Jim Grosbach954ffff2010-11-10 23:44:32 +00001729 "stm${amode}${p}\t$Rn, $srcs", "", []> {
1730 let Inst{21} = 0;
1731}
Bob Wilson815baeb2010-03-13 01:08:20 +00001732
Jim Grosbache6913602010-11-03 01:01:43 +00001733def STM_UPD : AXI4st<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001734 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001735 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001736 "stm${amode}${p}\t$Rn!, $srcs",
Jim Grosbach954ffff2010-11-10 23:44:32 +00001737 "$Rn = $wb", []> {
1738 bits<4> p;
1739 let Inst{31-28} = p;
1740 let Inst{21} = 1;
1741}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001742} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001743
1744//===----------------------------------------------------------------------===//
1745// Move Instructions.
1746//
1747
Evan Chengcd799b92009-06-12 20:46:18 +00001748let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001749def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1750 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1751 bits<4> Rd;
1752 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001753
Johnny Chen04301522009-11-07 00:54:36 +00001754 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001755 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001756 let Inst{3-0} = Rm;
1757 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001758}
1759
Dale Johannesen38d5f042010-06-15 22:24:08 +00001760// A version for the smaller set of tail call registers.
1761let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001762def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001763 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1764 bits<4> Rd;
1765 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001766
Dale Johannesen38d5f042010-06-15 22:24:08 +00001767 let Inst{11-4} = 0b00000000;
1768 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001769 let Inst{3-0} = Rm;
1770 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001771}
1772
Evan Chengf40deed2010-10-27 23:41:30 +00001773def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001774 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001775 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1776 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001777 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001778 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001779 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001780 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001781 let Inst{25} = 0;
1782}
Evan Chenga2515702007-03-19 07:09:02 +00001783
Evan Chengb3379fb2009-02-05 08:42:55 +00001784let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001785def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1786 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001787 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001788 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001789 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001790 let Inst{15-12} = Rd;
1791 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001792 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001793}
1794
1795let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001796def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001797 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001798 "movw", "\t$Rd, $imm",
1799 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001800 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001801 bits<4> Rd;
1802 bits<16> imm;
1803 let Inst{15-12} = Rd;
1804 let Inst{11-0} = imm{11-0};
1805 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001806 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001807 let Inst{25} = 1;
1808}
1809
Jim Grosbach1de588d2010-10-14 18:54:27 +00001810let Constraints = "$src = $Rd" in
1811def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001812 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001813 "movt", "\t$Rd, $imm",
1814 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001815 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001816 lo16AllZero:$imm))]>, UnaryDP,
1817 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001818 bits<4> Rd;
1819 bits<16> imm;
1820 let Inst{15-12} = Rd;
1821 let Inst{11-0} = imm{11-0};
1822 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001823 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001824 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001825}
Evan Cheng13ab0202007-07-10 18:08:01 +00001826
Evan Cheng20956592009-10-21 08:15:52 +00001827def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1828 Requires<[IsARM, HasV6T2]>;
1829
David Goodwinca01a8d2009-09-01 18:32:09 +00001830let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001831def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1832 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1833 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001834
1835// These aren't really mov instructions, but we have to define them this way
1836// due to flag operands.
1837
Evan Cheng071a2792007-09-11 19:55:27 +00001838let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001839def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1840 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1841 Requires<[IsARM]>;
1842def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1843 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1844 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001845}
Evan Chenga8e29892007-01-19 07:51:42 +00001846
Evan Chenga8e29892007-01-19 07:51:42 +00001847//===----------------------------------------------------------------------===//
1848// Extend Instructions.
1849//
1850
1851// Sign extenders
1852
Evan Cheng576a3962010-09-25 00:49:35 +00001853defm SXTB : AI_ext_rrot<0b01101010,
1854 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1855defm SXTH : AI_ext_rrot<0b01101011,
1856 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001857
Evan Cheng576a3962010-09-25 00:49:35 +00001858defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001859 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001860defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001861 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001862
Johnny Chen2ec5e492010-02-22 21:50:40 +00001863// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001864defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001865
1866// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001867defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001868
1869// Zero extenders
1870
1871let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001872defm UXTB : AI_ext_rrot<0b01101110,
1873 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1874defm UXTH : AI_ext_rrot<0b01101111,
1875 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1876defm UXTB16 : AI_ext_rrot<0b01101100,
1877 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001878
Jim Grosbach542f6422010-07-28 23:25:44 +00001879// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1880// The transformation should probably be done as a combiner action
1881// instead so we can include a check for masking back in the upper
1882// eight bits of the source into the lower eight bits of the result.
1883//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1884// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001885def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001886 (UXTB16r_rot GPR:$Src, 8)>;
1887
Evan Cheng576a3962010-09-25 00:49:35 +00001888defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001889 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001890defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001891 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001892}
1893
Evan Chenga8e29892007-01-19 07:51:42 +00001894// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001895// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001896defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001897
Evan Chenga8e29892007-01-19 07:51:42 +00001898
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001899def SBFX : I<(outs GPR:$Rd),
1900 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001901 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001902 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001903 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001904 bits<4> Rd;
1905 bits<4> Rn;
1906 bits<5> lsb;
1907 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001908 let Inst{27-21} = 0b0111101;
1909 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001910 let Inst{20-16} = width;
1911 let Inst{15-12} = Rd;
1912 let Inst{11-7} = lsb;
1913 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001914}
1915
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001916def UBFX : I<(outs GPR:$Rd),
1917 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001918 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001919 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001920 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001921 bits<4> Rd;
1922 bits<4> Rn;
1923 bits<5> lsb;
1924 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001925 let Inst{27-21} = 0b0111111;
1926 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001927 let Inst{20-16} = width;
1928 let Inst{15-12} = Rd;
1929 let Inst{11-7} = lsb;
1930 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001931}
1932
Evan Chenga8e29892007-01-19 07:51:42 +00001933//===----------------------------------------------------------------------===//
1934// Arithmetic Instructions.
1935//
1936
Jim Grosbach26421962008-10-14 20:36:24 +00001937defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001938 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001939 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001940defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001941 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001942 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001943
Evan Chengc85e8322007-07-05 07:13:32 +00001944// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001945defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001946 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001947 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1948defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001949 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001950 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001951
Evan Cheng62674222009-06-25 23:34:10 +00001952defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001953 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001954defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001955 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001956defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001957 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001958defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001959 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001960
Jim Grosbach84760882010-10-15 18:42:41 +00001961def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1962 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1963 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1964 bits<4> Rd;
1965 bits<4> Rn;
1966 bits<12> imm;
1967 let Inst{25} = 1;
1968 let Inst{15-12} = Rd;
1969 let Inst{19-16} = Rn;
1970 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001971}
Evan Cheng13ab0202007-07-10 18:08:01 +00001972
Bob Wilsoncff71782010-08-05 18:23:43 +00001973// The reg/reg form is only defined for the disassembler; for codegen it is
1974// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001975def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1976 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001977 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001978 bits<4> Rd;
1979 bits<4> Rn;
1980 bits<4> Rm;
1981 let Inst{11-4} = 0b00000000;
1982 let Inst{25} = 0;
1983 let Inst{3-0} = Rm;
1984 let Inst{15-12} = Rd;
1985 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001986}
1987
Jim Grosbach84760882010-10-15 18:42:41 +00001988def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1989 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1990 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1991 bits<4> Rd;
1992 bits<4> Rn;
1993 bits<12> shift;
1994 let Inst{25} = 0;
1995 let Inst{11-0} = shift;
1996 let Inst{15-12} = Rd;
1997 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001998}
Evan Chengc85e8322007-07-05 07:13:32 +00001999
2000// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002001let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002002def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2003 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2004 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2005 bits<4> Rd;
2006 bits<4> Rn;
2007 bits<12> imm;
2008 let Inst{25} = 1;
2009 let Inst{20} = 1;
2010 let Inst{15-12} = Rd;
2011 let Inst{19-16} = Rn;
2012 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002013}
Jim Grosbach84760882010-10-15 18:42:41 +00002014def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2015 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2016 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2017 bits<4> Rd;
2018 bits<4> Rn;
2019 bits<12> shift;
2020 let Inst{25} = 0;
2021 let Inst{20} = 1;
2022 let Inst{11-0} = shift;
2023 let Inst{15-12} = Rd;
2024 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002025}
Evan Cheng071a2792007-09-11 19:55:27 +00002026}
Evan Chengc85e8322007-07-05 07:13:32 +00002027
Evan Cheng62674222009-06-25 23:34:10 +00002028let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002029def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2030 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2031 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002032 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002033 bits<4> Rd;
2034 bits<4> Rn;
2035 bits<12> imm;
2036 let Inst{25} = 1;
2037 let Inst{15-12} = Rd;
2038 let Inst{19-16} = Rn;
2039 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002040}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002041// The reg/reg form is only defined for the disassembler; for codegen it is
2042// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002043def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2044 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002045 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002046 bits<4> Rd;
2047 bits<4> Rn;
2048 bits<4> Rm;
2049 let Inst{11-4} = 0b00000000;
2050 let Inst{25} = 0;
2051 let Inst{3-0} = Rm;
2052 let Inst{15-12} = Rd;
2053 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002054}
Jim Grosbach84760882010-10-15 18:42:41 +00002055def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2056 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2057 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002058 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002059 bits<4> Rd;
2060 bits<4> Rn;
2061 bits<12> shift;
2062 let Inst{25} = 0;
2063 let Inst{11-0} = shift;
2064 let Inst{15-12} = Rd;
2065 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002066}
Evan Cheng62674222009-06-25 23:34:10 +00002067}
2068
2069// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002070let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002071def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2072 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2073 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002074 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002075 bits<4> Rd;
2076 bits<4> Rn;
2077 bits<12> imm;
2078 let Inst{25} = 1;
2079 let Inst{20} = 1;
2080 let Inst{15-12} = Rd;
2081 let Inst{19-16} = Rn;
2082 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002083}
Jim Grosbach84760882010-10-15 18:42:41 +00002084def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2085 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2086 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002087 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002088 bits<4> Rd;
2089 bits<4> Rn;
2090 bits<12> shift;
2091 let Inst{25} = 0;
2092 let Inst{20} = 1;
2093 let Inst{11-0} = shift;
2094 let Inst{15-12} = Rd;
2095 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002096}
Evan Cheng071a2792007-09-11 19:55:27 +00002097}
Evan Cheng2c614c52007-06-06 10:17:05 +00002098
Evan Chenga8e29892007-01-19 07:51:42 +00002099// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002100// The assume-no-carry-in form uses the negation of the input since add/sub
2101// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2102// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2103// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002104def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2105 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002106def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2107 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2108// The with-carry-in form matches bitwise not instead of the negation.
2109// Effectively, the inverse interpretation of the carry flag already accounts
2110// for part of the negation.
2111def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2112 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002113
2114// Note: These are implemented in C++ code, because they have to generate
2115// ADD/SUBrs instructions, which use a complex pattern that a xform function
2116// cannot produce.
2117// (mul X, 2^n+1) -> (add (X << n), X)
2118// (mul X, 2^n-1) -> (rsb X, (X << n))
2119
Johnny Chen667d1272010-02-22 18:50:54 +00002120// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002121// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002122class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002123 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002124 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2125 opc, "\t$Rd, $Rn, $Rm", pattern> {
2126 bits<4> Rd;
2127 bits<4> Rn;
2128 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002129 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002130 let Inst{11-4} = op11_4;
2131 let Inst{19-16} = Rn;
2132 let Inst{15-12} = Rd;
2133 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002134}
2135
Johnny Chen667d1272010-02-22 18:50:54 +00002136// Saturating add/subtract -- for disassembly only
2137
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002138def QADD : AAI<0b00010000, 0b00000101, "qadd",
2139 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2140def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2141 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2142def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2143def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2144
2145def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2146def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2147def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2148def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2149def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2150def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2151def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2152def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2153def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2154def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2155def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2156def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002157
2158// Signed/Unsigned add/subtract -- for disassembly only
2159
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002160def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2161def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2162def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2163def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2164def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2165def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2166def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2167def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2168def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2169def USAX : AAI<0b01100101, 0b11110101, "usax">;
2170def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2171def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002172
2173// Signed/Unsigned halving add/subtract -- for disassembly only
2174
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002175def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2176def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2177def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2178def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2179def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2180def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2181def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2182def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2183def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2184def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2185def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2186def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002187
Johnny Chenadc77332010-02-26 22:04:29 +00002188// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002189
Jim Grosbach70987fb2010-10-18 23:35:38 +00002190def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002191 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002192 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002193 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002194 bits<4> Rd;
2195 bits<4> Rn;
2196 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002197 let Inst{27-20} = 0b01111000;
2198 let Inst{15-12} = 0b1111;
2199 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002200 let Inst{19-16} = Rd;
2201 let Inst{11-8} = Rm;
2202 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002203}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002204def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002205 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002206 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002207 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002208 bits<4> Rd;
2209 bits<4> Rn;
2210 bits<4> Rm;
2211 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002212 let Inst{27-20} = 0b01111000;
2213 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002214 let Inst{19-16} = Rd;
2215 let Inst{15-12} = Ra;
2216 let Inst{11-8} = Rm;
2217 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002218}
2219
2220// Signed/Unsigned saturate -- for disassembly only
2221
Jim Grosbach70987fb2010-10-18 23:35:38 +00002222def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2223 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002224 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002225 bits<4> Rd;
2226 bits<5> sat_imm;
2227 bits<4> Rn;
2228 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002229 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002230 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002231 let Inst{20-16} = sat_imm;
2232 let Inst{15-12} = Rd;
2233 let Inst{11-7} = sh{7-3};
2234 let Inst{6} = sh{0};
2235 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002236}
2237
Jim Grosbach70987fb2010-10-18 23:35:38 +00002238def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2239 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002240 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002241 bits<4> Rd;
2242 bits<4> sat_imm;
2243 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002244 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002245 let Inst{11-4} = 0b11110011;
2246 let Inst{15-12} = Rd;
2247 let Inst{19-16} = sat_imm;
2248 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002249}
2250
Jim Grosbach70987fb2010-10-18 23:35:38 +00002251def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2252 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002253 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002254 bits<4> Rd;
2255 bits<5> sat_imm;
2256 bits<4> Rn;
2257 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002258 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002259 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002260 let Inst{15-12} = Rd;
2261 let Inst{11-7} = sh{7-3};
2262 let Inst{6} = sh{0};
2263 let Inst{20-16} = sat_imm;
2264 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002265}
2266
Jim Grosbach70987fb2010-10-18 23:35:38 +00002267def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2268 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002269 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002270 bits<4> Rd;
2271 bits<4> sat_imm;
2272 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002273 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002274 let Inst{11-4} = 0b11110011;
2275 let Inst{15-12} = Rd;
2276 let Inst{19-16} = sat_imm;
2277 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002278}
Evan Chenga8e29892007-01-19 07:51:42 +00002279
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002280def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2281def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002282
Evan Chenga8e29892007-01-19 07:51:42 +00002283//===----------------------------------------------------------------------===//
2284// Bitwise Instructions.
2285//
2286
Jim Grosbach26421962008-10-14 20:36:24 +00002287defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002288 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002289 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002290defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002291 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002292 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002293defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002294 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002295 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002296defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002297 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002298 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002299
Jim Grosbach3fea191052010-10-21 22:03:21 +00002300def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002301 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002302 "bfc", "\t$Rd, $imm", "$src = $Rd",
2303 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002304 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002305 bits<4> Rd;
2306 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002307 let Inst{27-21} = 0b0111110;
2308 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002309 let Inst{15-12} = Rd;
2310 let Inst{11-7} = imm{4-0}; // lsb
2311 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002312}
2313
Johnny Chenb2503c02010-02-17 06:31:48 +00002314// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002315def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002316 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002317 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2318 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002319 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002320 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002321 bits<4> Rd;
2322 bits<4> Rn;
2323 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002324 let Inst{27-21} = 0b0111110;
2325 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002326 let Inst{15-12} = Rd;
2327 let Inst{11-7} = imm{4-0}; // lsb
2328 let Inst{20-16} = imm{9-5}; // width
2329 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002330}
2331
Jim Grosbach36860462010-10-21 22:19:32 +00002332def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2333 "mvn", "\t$Rd, $Rm",
2334 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2335 bits<4> Rd;
2336 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002337 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002338 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002339 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002340 let Inst{15-12} = Rd;
2341 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002342}
Jim Grosbach36860462010-10-21 22:19:32 +00002343def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2344 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2345 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2346 bits<4> Rd;
2347 bits<4> Rm;
2348 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002349 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002350 let Inst{19-16} = 0b0000;
2351 let Inst{15-12} = Rd;
2352 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002353}
Evan Chengb3379fb2009-02-05 08:42:55 +00002354let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002355def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2356 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2357 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2358 bits<4> Rd;
2359 bits<4> Rm;
2360 bits<12> imm;
2361 let Inst{25} = 1;
2362 let Inst{19-16} = 0b0000;
2363 let Inst{15-12} = Rd;
2364 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002365}
Evan Chenga8e29892007-01-19 07:51:42 +00002366
2367def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2368 (BICri GPR:$src, so_imm_not:$imm)>;
2369
2370//===----------------------------------------------------------------------===//
2371// Multiply Instructions.
2372//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002373class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2374 string opc, string asm, list<dag> pattern>
2375 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2376 bits<4> Rd;
2377 bits<4> Rm;
2378 bits<4> Rn;
2379 let Inst{19-16} = Rd;
2380 let Inst{11-8} = Rm;
2381 let Inst{3-0} = Rn;
2382}
2383class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2384 string opc, string asm, list<dag> pattern>
2385 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2386 bits<4> RdLo;
2387 bits<4> RdHi;
2388 bits<4> Rm;
2389 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002390 let Inst{19-16} = RdHi;
2391 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002392 let Inst{11-8} = Rm;
2393 let Inst{3-0} = Rn;
2394}
Evan Chenga8e29892007-01-19 07:51:42 +00002395
Evan Cheng8de898a2009-06-26 00:19:44 +00002396let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002397def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2398 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2399 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002400
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002401def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2402 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2403 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2404 bits<4> Ra;
2405 let Inst{15-12} = Ra;
2406}
Evan Chenga8e29892007-01-19 07:51:42 +00002407
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002408def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002409 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002410 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002411 Requires<[IsARM, HasV6T2]> {
2412 bits<4> Rd;
2413 bits<4> Rm;
2414 bits<4> Rn;
2415 let Inst{19-16} = Rd;
2416 let Inst{11-8} = Rm;
2417 let Inst{3-0} = Rn;
2418}
Evan Chengedcbada2009-07-06 22:05:45 +00002419
Evan Chenga8e29892007-01-19 07:51:42 +00002420// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002421
Evan Chengcd799b92009-06-12 20:46:18 +00002422let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002423let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002424def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2425 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2426 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002427
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002428def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2429 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2430 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002431}
Evan Chenga8e29892007-01-19 07:51:42 +00002432
2433// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002434def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2435 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2436 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002437
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002438def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2439 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2440 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002441
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002442def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2443 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2444 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2445 Requires<[IsARM, HasV6]> {
2446 bits<4> RdLo;
2447 bits<4> RdHi;
2448 bits<4> Rm;
2449 bits<4> Rn;
2450 let Inst{19-16} = RdLo;
2451 let Inst{15-12} = RdHi;
2452 let Inst{11-8} = Rm;
2453 let Inst{3-0} = Rn;
2454}
Evan Chengcd799b92009-06-12 20:46:18 +00002455} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002456
2457// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002458def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2459 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2460 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002461 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002462 let Inst{15-12} = 0b1111;
2463}
Evan Cheng13ab0202007-07-10 18:08:01 +00002464
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002465def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2466 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002467 [/* For disassembly only; pattern left blank */]>,
2468 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002469 let Inst{15-12} = 0b1111;
2470}
2471
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002472def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2473 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2474 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2475 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2476 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002477
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002478def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2479 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2480 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002481 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002482 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002483
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002484def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2485 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2486 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2487 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2488 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002489
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002490def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2491 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2492 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002493 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002494 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002495
Raul Herbster37fb5b12007-08-30 23:25:47 +00002496multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002497 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2498 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2499 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2500 (sext_inreg GPR:$Rm, i16)))]>,
2501 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002502
Jim Grosbach3870b752010-10-22 18:35:16 +00002503 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2504 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2505 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2506 (sra GPR:$Rm, (i32 16))))]>,
2507 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002508
Jim Grosbach3870b752010-10-22 18:35:16 +00002509 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2510 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2511 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2512 (sext_inreg GPR:$Rm, i16)))]>,
2513 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002514
Jim Grosbach3870b752010-10-22 18:35:16 +00002515 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2516 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2517 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2518 (sra GPR:$Rm, (i32 16))))]>,
2519 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002520
Jim Grosbach3870b752010-10-22 18:35:16 +00002521 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2522 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2523 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2524 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2525 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002526
Jim Grosbach3870b752010-10-22 18:35:16 +00002527 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2528 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2529 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2530 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2531 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002532}
2533
Raul Herbster37fb5b12007-08-30 23:25:47 +00002534
2535multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002536 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002537 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2538 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2539 [(set GPR:$Rd, (add GPR:$Ra,
2540 (opnode (sext_inreg GPR:$Rn, i16),
2541 (sext_inreg GPR:$Rm, i16))))]>,
2542 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002543
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002544 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002545 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2546 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2547 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2548 (sra GPR:$Rm, (i32 16)))))]>,
2549 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002550
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002551 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002552 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2553 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2554 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2555 (sext_inreg GPR:$Rm, i16))))]>,
2556 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002557
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002558 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002559 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2560 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2561 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2562 (sra GPR:$Rm, (i32 16)))))]>,
2563 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002564
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002565 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002566 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2567 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2568 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2569 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2570 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002571
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002572 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002573 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2574 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2575 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2576 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2577 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002578}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002579
Raul Herbster37fb5b12007-08-30 23:25:47 +00002580defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2581defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002582
Johnny Chen83498e52010-02-12 21:59:23 +00002583// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002584def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2585 (ins GPR:$Rn, GPR:$Rm),
2586 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002587 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002588 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002589
Jim Grosbach3870b752010-10-22 18:35:16 +00002590def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2591 (ins GPR:$Rn, GPR:$Rm),
2592 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002593 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002594 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002595
Jim Grosbach3870b752010-10-22 18:35:16 +00002596def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2597 (ins GPR:$Rn, GPR:$Rm),
2598 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002599 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002600 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002601
Jim Grosbach3870b752010-10-22 18:35:16 +00002602def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2603 (ins GPR:$Rn, GPR:$Rm),
2604 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002605 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002606 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002607
Johnny Chen667d1272010-02-22 18:50:54 +00002608// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002609class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2610 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002611 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002612 bits<4> Rn;
2613 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002614 let Inst{4} = 1;
2615 let Inst{5} = swap;
2616 let Inst{6} = sub;
2617 let Inst{7} = 0;
2618 let Inst{21-20} = 0b00;
2619 let Inst{22} = long;
2620 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002621 let Inst{11-8} = Rm;
2622 let Inst{3-0} = Rn;
2623}
2624class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2625 InstrItinClass itin, string opc, string asm>
2626 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2627 bits<4> Rd;
2628 let Inst{15-12} = 0b1111;
2629 let Inst{19-16} = Rd;
2630}
2631class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2632 InstrItinClass itin, string opc, string asm>
2633 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2634 bits<4> Ra;
2635 let Inst{15-12} = Ra;
2636}
2637class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2638 InstrItinClass itin, string opc, string asm>
2639 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2640 bits<4> RdLo;
2641 bits<4> RdHi;
2642 let Inst{19-16} = RdHi;
2643 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002644}
2645
2646multiclass AI_smld<bit sub, string opc> {
2647
Jim Grosbach385e1362010-10-22 19:15:30 +00002648 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2649 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002650
Jim Grosbach385e1362010-10-22 19:15:30 +00002651 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2652 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002653
Jim Grosbach385e1362010-10-22 19:15:30 +00002654 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2655 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2656 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002657
Jim Grosbach385e1362010-10-22 19:15:30 +00002658 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2659 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2660 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002661
2662}
2663
2664defm SMLA : AI_smld<0, "smla">;
2665defm SMLS : AI_smld<1, "smls">;
2666
Johnny Chen2ec5e492010-02-22 21:50:40 +00002667multiclass AI_sdml<bit sub, string opc> {
2668
Jim Grosbach385e1362010-10-22 19:15:30 +00002669 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2670 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2671 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2672 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002673}
2674
2675defm SMUA : AI_sdml<0, "smua">;
2676defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002677
Evan Chenga8e29892007-01-19 07:51:42 +00002678//===----------------------------------------------------------------------===//
2679// Misc. Arithmetic Instructions.
2680//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002681
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002682def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2683 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2684 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002685
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002686def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2687 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2688 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2689 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002690
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002691def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2692 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2693 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002694
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002695def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2696 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2697 [(set GPR:$Rd,
2698 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2699 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2700 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2701 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2702 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002703
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002704def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2705 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2706 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002707 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002708 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2709 (shl GPR:$Rm, (i32 8))), i16))]>,
2710 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002711
Bob Wilsonf955f292010-08-17 17:23:19 +00002712def lsl_shift_imm : SDNodeXForm<imm, [{
2713 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2714 return CurDAG->getTargetConstant(Sh, MVT::i32);
2715}]>;
2716
2717def lsl_amt : PatLeaf<(i32 imm), [{
2718 return (N->getZExtValue() < 32);
2719}], lsl_shift_imm>;
2720
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002721def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2722 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2723 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2724 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2725 (and (shl GPR:$Rm, lsl_amt:$sh),
2726 0xFFFF0000)))]>,
2727 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002728
Evan Chenga8e29892007-01-19 07:51:42 +00002729// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002730def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2731 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2732def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2733 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002734
Bob Wilsonf955f292010-08-17 17:23:19 +00002735def asr_shift_imm : SDNodeXForm<imm, [{
2736 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2737 return CurDAG->getTargetConstant(Sh, MVT::i32);
2738}]>;
2739
2740def asr_amt : PatLeaf<(i32 imm), [{
2741 return (N->getZExtValue() <= 32);
2742}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002743
Bob Wilsondc66eda2010-08-16 22:26:55 +00002744// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2745// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002746def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2747 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2748 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2749 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2750 (and (sra GPR:$Rm, asr_amt:$sh),
2751 0xFFFF)))]>,
2752 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002753
Evan Chenga8e29892007-01-19 07:51:42 +00002754// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2755// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002756def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002757 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002758def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002759 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2760 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002761
Evan Chenga8e29892007-01-19 07:51:42 +00002762//===----------------------------------------------------------------------===//
2763// Comparison Instructions...
2764//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002765
Jim Grosbach26421962008-10-14 20:36:24 +00002766defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002767 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002768 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002769
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002770// FIXME: We have to be careful when using the CMN instruction and comparison
2771// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002772// results:
2773//
2774// rsbs r1, r1, 0
2775// cmp r0, r1
2776// mov r0, #0
2777// it ls
2778// mov r0, #1
2779//
2780// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002781//
Bill Wendling6165e872010-08-26 18:33:51 +00002782// cmn r0, r1
2783// mov r0, #0
2784// it ls
2785// mov r0, #1
2786//
2787// However, the CMN gives the *opposite* result when r1 is 0. This is because
2788// the carry flag is set in the CMP case but not in the CMN case. In short, the
2789// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2790// value of r0 and the carry bit (because the "carry bit" parameter to
2791// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2792// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2793// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2794// parameter to AddWithCarry is defined as 0).
2795//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002796// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002797//
2798// x = 0
2799// ~x = 0xFFFF FFFF
2800// ~x + 1 = 0x1 0000 0000
2801// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2802//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002803// Therefore, we should disable CMN when comparing against zero, until we can
2804// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2805// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002806//
2807// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2808//
2809// This is related to <rdar://problem/7569620>.
2810//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002811//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2812// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002813
Evan Chenga8e29892007-01-19 07:51:42 +00002814// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002815defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002816 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002817 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002818defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002819 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002820 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002821
David Goodwinc0309b42009-06-29 15:33:01 +00002822defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002823 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002824 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2825defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002826 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002827 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002828
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002829//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2830// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002831
David Goodwinc0309b42009-06-29 15:33:01 +00002832def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002833 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002834
Evan Cheng218977b2010-07-13 19:27:42 +00002835// Pseudo i64 compares for some floating point compares.
2836let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2837 Defs = [CPSR] in {
2838def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002839 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002840 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002841 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2842
2843def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002844 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002845 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2846} // usesCustomInserter
2847
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002848
Evan Chenga8e29892007-01-19 07:51:42 +00002849// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002850// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002851// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002852// FIXME: These should all be pseudo-instructions that get expanded to
2853// the normal MOV instructions. That would fix the dependency on
2854// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002855let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002856def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2857 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2858 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2859 RegConstraint<"$false = $Rd">, UnaryDP {
2860 bits<4> Rd;
2861 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002862 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002863 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002864 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002865 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002866 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002867}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002868
Jim Grosbach27e90082010-10-29 19:28:17 +00002869def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2870 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2871 "mov", "\t$Rd, $shift",
2872 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2873 RegConstraint<"$false = $Rd">, UnaryDP {
2874 bits<4> Rd;
2875 bits<4> Rn;
2876 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002877 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002878 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002879 let Inst{19-16} = Rn;
2880 let Inst{15-12} = Rd;
2881 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002882}
2883
Jim Grosbach27e90082010-10-29 19:28:17 +00002884def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2885 DPFrm, IIC_iMOVi,
2886 "movw", "\t$Rd, $imm",
2887 []>,
2888 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2889 UnaryDP {
2890 bits<4> Rd;
2891 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002892 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002893 let Inst{20} = 0;
2894 let Inst{19-16} = imm{15-12};
2895 let Inst{15-12} = Rd;
2896 let Inst{11-0} = imm{11-0};
2897}
2898
2899def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2900 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2901 "mov", "\t$Rd, $imm",
2902 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2903 RegConstraint<"$false = $Rd">, UnaryDP {
2904 bits<4> Rd;
2905 bits<12> imm;
2906 let Inst{25} = 1;
2907 let Inst{20} = 0;
2908 let Inst{19-16} = 0b0000;
2909 let Inst{15-12} = Rd;
2910 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002911}
Owen Andersonf523e472010-09-23 23:45:25 +00002912} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002913
Jim Grosbach3728e962009-12-10 00:11:09 +00002914//===----------------------------------------------------------------------===//
2915// Atomic operations intrinsics
2916//
2917
Bob Wilsonf74a4292010-10-30 00:54:37 +00002918def memb_opt : Operand<i32> {
2919 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002920}
Jim Grosbach3728e962009-12-10 00:11:09 +00002921
Bob Wilsonf74a4292010-10-30 00:54:37 +00002922// memory barriers protect the atomic sequences
2923let hasSideEffects = 1 in {
2924def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2925 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2926 Requires<[IsARM, HasDB]> {
2927 bits<4> opt;
2928 let Inst{31-4} = 0xf57ff05;
2929 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002930}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002931
Johnny Chen7def14f2010-08-11 23:35:12 +00002932def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002933 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002934 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002935 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002936 // FIXME: add encoding
2937}
Jim Grosbach3728e962009-12-10 00:11:09 +00002938}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002939
Bob Wilsonf74a4292010-10-30 00:54:37 +00002940def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2941 "dsb", "\t$opt",
2942 [/* For disassembly only; pattern left blank */]>,
2943 Requires<[IsARM, HasDB]> {
2944 bits<4> opt;
2945 let Inst{31-4} = 0xf57ff04;
2946 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002947}
2948
Johnny Chenfd6037d2010-02-18 00:19:08 +00002949// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002950def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2951 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00002952 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002953 let Inst{3-0} = 0b1111;
2954}
2955
Jim Grosbach66869102009-12-11 18:52:41 +00002956let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002957 let Uses = [CPSR] in {
2958 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002959 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002960 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2961 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002962 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002963 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2964 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002965 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002966 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2967 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002968 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002969 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2970 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002971 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002972 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2973 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002974 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002975 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2976 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002977 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002978 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2979 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002980 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002981 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2982 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002983 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002984 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2985 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002986 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002987 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2988 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002989 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002990 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2991 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002992 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002993 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2994 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002995 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002996 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2997 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002998 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002999 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3000 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003001 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003002 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3003 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003004 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003005 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3006 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003007 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003008 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3009 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003010 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003011 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3012
3013 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003014 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003015 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3016 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003017 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003018 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3019 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003020 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003021 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3022
Jim Grosbache801dc42009-12-12 01:40:06 +00003023 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003024 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003025 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3026 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003027 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003028 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3029 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003030 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003031 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3032}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003033}
3034
3035let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003036def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3037 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003038 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003039def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3040 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003041 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003042def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3043 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003044 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003045def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003046 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003047 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003048 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003049}
3050
Jim Grosbach86875a22010-10-29 19:58:57 +00003051let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3052def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003053 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003054 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003055 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003056def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003057 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003058 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003059 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003060def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003061 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003062 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003063 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003064def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3065 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003066 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003067 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003068 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003069}
3070
Johnny Chenb9436272010-02-17 22:37:58 +00003071// Clear-Exclusive is for disassembly only.
3072def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3073 [/* For disassembly only; pattern left blank */]>,
3074 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003075 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003076}
3077
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003078// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3079let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003080def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3081 [/* For disassembly only; pattern left blank */]>;
3082def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3083 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003084}
3085
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003086//===----------------------------------------------------------------------===//
3087// TLS Instructions
3088//
3089
3090// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003091// FIXME: This needs to be a pseudo of some sort so that we can get the
3092// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003093let isCall = 1,
3094 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003095 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003096 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003097 [(set R0, ARMthread_pointer)]>;
3098}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003099
Evan Chenga8e29892007-01-19 07:51:42 +00003100//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003101// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003102// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003103// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003104// Since by its nature we may be coming from some other function to get
3105// here, and we're using the stack frame for the containing function to
3106// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003107// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003108// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003109// except for our own input by listing the relevant registers in Defs. By
3110// doing so, we also cause the prologue/epilogue code to actively preserve
3111// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003112// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003113//
3114// These are pseudo-instructions and are lowered to individual MC-insts, so
3115// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003116let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003117 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3118 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003119 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003120 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003121 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003122 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003123 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003124 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3125 Requires<[IsARM, HasVFP2]>;
3126}
3127
3128let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003129 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3130 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003131 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3132 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003133 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003134 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3135 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003136}
3137
Jim Grosbach5eb19512010-05-22 01:06:18 +00003138// FIXME: Non-Darwin version(s)
3139let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3140 Defs = [ R7, LR, SP ] in {
3141def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3142 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003143 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003144 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3145 Requires<[IsARM, IsDarwin]>;
3146}
3147
Jim Grosbache4ad3872010-10-19 23:27:08 +00003148// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003149// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003150// handled when the pseudo is expanded (which happens before any passes
3151// that need the instruction size).
3152let isBarrier = 1, hasSideEffects = 1 in
3153def Int_eh_sjlj_dispatchsetup :
3154 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3155 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3156 Requires<[IsDarwin]>;
3157
Jim Grosbach0e0da732009-05-12 23:59:14 +00003158//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003159// Non-Instruction Patterns
3160//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003161
Evan Chenga8e29892007-01-19 07:51:42 +00003162// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003163
Evan Chenga8e29892007-01-19 07:51:42 +00003164// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003165// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003166let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003167def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3168 IIC_iMOVix2, "",
3169 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003170 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003171
Evan Chenga8e29892007-01-19 07:51:42 +00003172def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003173 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3174 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003175def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003176 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3177 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003178def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3179 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3180 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003181def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3182 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3183 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003184
Evan Cheng5adb66a2009-09-28 09:14:39 +00003185// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003186// This is a single pseudo instruction, the benefit is that it can be remat'd
3187// as a single unit instead of having to handle reg inputs.
3188// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003189let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003190def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3191 [(set GPR:$dst, (i32 imm:$src))]>,
3192 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003193
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003194// ConstantPool, GlobalAddress, and JumpTable
3195def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3196 Requires<[IsARM, DontUseMovt]>;
3197def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3198def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3199 Requires<[IsARM, UseMovt]>;
3200def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3201 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3202
Evan Chenga8e29892007-01-19 07:51:42 +00003203// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003204
Dale Johannesen51e28e62010-06-03 21:09:53 +00003205// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003206def : ARMPat<(ARMtcret tcGPR:$dst),
3207 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003208
3209def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3210 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3211
3212def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3213 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3214
Dale Johannesen38d5f042010-06-15 22:24:08 +00003215def : ARMPat<(ARMtcret tcGPR:$dst),
3216 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003217
3218def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3219 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3220
3221def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3222 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003223
Evan Chenga8e29892007-01-19 07:51:42 +00003224// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003225def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003226 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003227def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003228 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003229
Evan Chenga8e29892007-01-19 07:51:42 +00003230// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003231def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3232def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003233
Evan Chenga8e29892007-01-19 07:51:42 +00003234// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003235def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3236def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3237def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3238def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3239
Evan Chenga8e29892007-01-19 07:51:42 +00003240def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003241
Evan Cheng83b5cf02008-11-05 23:22:34 +00003242def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3243def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3244
Evan Cheng34b12d22007-01-19 20:27:35 +00003245// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003246def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3247 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003248 (SMULBB GPR:$a, GPR:$b)>;
3249def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3250 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003251def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3252 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003253 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003254def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003255 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003256def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3257 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003258 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003259def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003260 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003261def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3262 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003263 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003264def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003265 (SMULWB GPR:$a, GPR:$b)>;
3266
3267def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003268 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3269 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003270 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3271def : ARMV5TEPat<(add GPR:$acc,
3272 (mul sext_16_node:$a, sext_16_node:$b)),
3273 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3274def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003275 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3276 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003277 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3278def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003279 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003280 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3281def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003282 (mul (sra GPR:$a, (i32 16)),
3283 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003284 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3285def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003286 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003287 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3288def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003289 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3290 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003291 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3292def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003293 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003294 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3295
Evan Chenga8e29892007-01-19 07:51:42 +00003296//===----------------------------------------------------------------------===//
3297// Thumb Support
3298//
3299
3300include "ARMInstrThumb.td"
3301
3302//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003303// Thumb2 Support
3304//
3305
3306include "ARMInstrThumb2.td"
3307
3308//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003309// Floating Point Support
3310//
3311
3312include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003313
3314//===----------------------------------------------------------------------===//
3315// Advanced SIMD (NEON) Support
3316//
3317
3318include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003319
3320//===----------------------------------------------------------------------===//
3321// Coprocessor Instructions. For disassembly only.
3322//
3323
3324def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3325 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3326 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3327 [/* For disassembly only; pattern left blank */]> {
3328 let Inst{4} = 0;
3329}
3330
3331def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3332 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3333 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3334 [/* For disassembly only; pattern left blank */]> {
3335 let Inst{31-28} = 0b1111;
3336 let Inst{4} = 0;
3337}
3338
Johnny Chen64dfb782010-02-16 20:04:27 +00003339class ACI<dag oops, dag iops, string opc, string asm>
3340 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3341 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3342 let Inst{27-25} = 0b110;
3343}
3344
3345multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3346
3347 def _OFFSET : ACI<(outs),
3348 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3349 opc, "\tp$cop, cr$CRd, $addr"> {
3350 let Inst{31-28} = op31_28;
3351 let Inst{24} = 1; // P = 1
3352 let Inst{21} = 0; // W = 0
3353 let Inst{22} = 0; // D = 0
3354 let Inst{20} = load;
3355 }
3356
3357 def _PRE : ACI<(outs),
3358 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3359 opc, "\tp$cop, cr$CRd, $addr!"> {
3360 let Inst{31-28} = op31_28;
3361 let Inst{24} = 1; // P = 1
3362 let Inst{21} = 1; // W = 1
3363 let Inst{22} = 0; // D = 0
3364 let Inst{20} = load;
3365 }
3366
3367 def _POST : ACI<(outs),
3368 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3369 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3370 let Inst{31-28} = op31_28;
3371 let Inst{24} = 0; // P = 0
3372 let Inst{21} = 1; // W = 1
3373 let Inst{22} = 0; // D = 0
3374 let Inst{20} = load;
3375 }
3376
3377 def _OPTION : ACI<(outs),
3378 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3379 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3380 let Inst{31-28} = op31_28;
3381 let Inst{24} = 0; // P = 0
3382 let Inst{23} = 1; // U = 1
3383 let Inst{21} = 0; // W = 0
3384 let Inst{22} = 0; // D = 0
3385 let Inst{20} = load;
3386 }
3387
3388 def L_OFFSET : ACI<(outs),
3389 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003390 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003391 let Inst{31-28} = op31_28;
3392 let Inst{24} = 1; // P = 1
3393 let Inst{21} = 0; // W = 0
3394 let Inst{22} = 1; // D = 1
3395 let Inst{20} = load;
3396 }
3397
3398 def L_PRE : ACI<(outs),
3399 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003400 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003401 let Inst{31-28} = op31_28;
3402 let Inst{24} = 1; // P = 1
3403 let Inst{21} = 1; // W = 1
3404 let Inst{22} = 1; // D = 1
3405 let Inst{20} = load;
3406 }
3407
3408 def L_POST : ACI<(outs),
3409 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003410 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003411 let Inst{31-28} = op31_28;
3412 let Inst{24} = 0; // P = 0
3413 let Inst{21} = 1; // W = 1
3414 let Inst{22} = 1; // D = 1
3415 let Inst{20} = load;
3416 }
3417
3418 def L_OPTION : ACI<(outs),
3419 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003420 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003421 let Inst{31-28} = op31_28;
3422 let Inst{24} = 0; // P = 0
3423 let Inst{23} = 1; // U = 1
3424 let Inst{21} = 0; // W = 0
3425 let Inst{22} = 1; // D = 1
3426 let Inst{20} = load;
3427 }
3428}
3429
3430defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3431defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3432defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3433defm STC2 : LdStCop<0b1111, 0, "stc2">;
3434
Johnny Chen906d57f2010-02-12 01:44:23 +00003435def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3436 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3437 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3438 [/* For disassembly only; pattern left blank */]> {
3439 let Inst{20} = 0;
3440 let Inst{4} = 1;
3441}
3442
3443def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3444 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3445 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3446 [/* For disassembly only; pattern left blank */]> {
3447 let Inst{31-28} = 0b1111;
3448 let Inst{20} = 0;
3449 let Inst{4} = 1;
3450}
3451
3452def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3453 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3454 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3455 [/* For disassembly only; pattern left blank */]> {
3456 let Inst{20} = 1;
3457 let Inst{4} = 1;
3458}
3459
3460def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3461 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3462 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3463 [/* For disassembly only; pattern left blank */]> {
3464 let Inst{31-28} = 0b1111;
3465 let Inst{20} = 1;
3466 let Inst{4} = 1;
3467}
3468
3469def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3470 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3471 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3472 [/* For disassembly only; pattern left blank */]> {
3473 let Inst{23-20} = 0b0100;
3474}
3475
3476def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3477 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3478 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3479 [/* For disassembly only; pattern left blank */]> {
3480 let Inst{31-28} = 0b1111;
3481 let Inst{23-20} = 0b0100;
3482}
3483
3484def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3485 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3486 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3487 [/* For disassembly only; pattern left blank */]> {
3488 let Inst{23-20} = 0b0101;
3489}
3490
3491def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3492 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3493 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3494 [/* For disassembly only; pattern left blank */]> {
3495 let Inst{31-28} = 0b1111;
3496 let Inst{23-20} = 0b0101;
3497}
3498
Johnny Chenb98e1602010-02-12 18:55:33 +00003499//===----------------------------------------------------------------------===//
3500// Move between special register and ARM core register -- for disassembly only
3501//
3502
3503def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3504 [/* For disassembly only; pattern left blank */]> {
3505 let Inst{23-20} = 0b0000;
3506 let Inst{7-4} = 0b0000;
3507}
3508
3509def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3510 [/* For disassembly only; pattern left blank */]> {
3511 let Inst{23-20} = 0b0100;
3512 let Inst{7-4} = 0b0000;
3513}
3514
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003515def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3516 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003517 [/* For disassembly only; pattern left blank */]> {
3518 let Inst{23-20} = 0b0010;
3519 let Inst{7-4} = 0b0000;
3520}
3521
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003522def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3523 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003524 [/* For disassembly only; pattern left blank */]> {
3525 let Inst{23-20} = 0b0010;
3526 let Inst{7-4} = 0b0000;
3527}
3528
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003529def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3530 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003531 [/* For disassembly only; pattern left blank */]> {
3532 let Inst{23-20} = 0b0110;
3533 let Inst{7-4} = 0b0000;
3534}
3535
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003536def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3537 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003538 [/* For disassembly only; pattern left blank */]> {
3539 let Inst{23-20} = 0b0110;
3540 let Inst{7-4} = 0b0000;
3541}