blob: 16a3d090e9e223f62bd4205bd898ac7595775b7f [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000056using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000057
Evan Chengb1712452010-01-27 06:25:16 +000058STATISTIC(NumTailCalls, "Number of tail calls");
59
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
David Greenea5f26012011-02-07 19:36:54 +000064static SDValue Insert128BitVector(SDValue Result,
65 SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000069
David Greenea5f26012011-02-07 19:36:54 +000070static SDValue Extract128BitVector(SDValue Vec,
71 SDValue Idx,
72 SelectionDAG &DAG,
73 DebugLoc dl);
74
75/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
76/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000077/// simple subregister reference. Idx is an index in the 128 bits we
78/// want. It need not be aligned to a 128-bit bounday. That makes
79/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000080static SDValue Extract128BitVector(SDValue Vec,
81 SDValue Idx,
82 SelectionDAG &DAG,
83 DebugLoc dl) {
84 EVT VT = Vec.getValueType();
85 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000086 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000087 int Factor = VT.getSizeInBits()/128;
88 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
89 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000090
91 // Extract from UNDEF is UNDEF.
92 if (Vec.getOpcode() == ISD::UNDEF)
93 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
94
95 if (isa<ConstantSDNode>(Idx)) {
96 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
97
98 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
99 // we can match to VEXTRACTF128.
100 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
101
102 // This is the index of the first element of the 128-bit chunk
103 // we want.
104 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
105 * ElemsPerChunk);
106
107 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000108 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
109 VecIdx);
110
111 return Result;
112 }
113
114 return SDValue();
115}
116
117/// Generate a DAG to put 128-bits into a vector > 128 bits. This
118/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000119/// simple superregister reference. Idx is an index in the 128 bits
120/// we want. It need not be aligned to a 128-bit bounday. That makes
121/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000122static SDValue Insert128BitVector(SDValue Result,
123 SDValue Vec,
124 SDValue Idx,
125 SelectionDAG &DAG,
126 DebugLoc dl) {
127 if (isa<ConstantSDNode>(Idx)) {
128 EVT VT = Vec.getValueType();
129 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
130
131 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000132 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000133 EVT ResultVT = Result.getValueType();
134
135 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000136 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000137
138 // This is the index of the first element of the 128-bit chunk
139 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000140 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000141 * ElemsPerChunk);
142
143 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000144 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
145 VecIdx);
146 return Result;
147 }
148
149 return SDValue();
150}
151
Chris Lattnerf0144122009-07-28 03:13:23 +0000152static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000153 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
154 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000155
Evan Cheng2bffee22011-02-01 01:14:13 +0000156 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000157 if (is64Bit)
158 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000159 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000160 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000161
Evan Cheng203576a2011-07-20 19:50:42 +0000162 if (Subtarget->isTargetELF())
163 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000164 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000165 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000166 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000167}
168
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000169X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000170 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000171 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000172 X86ScalarSSEf64 = Subtarget->hasXMMInt();
173 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000174 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000175
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000176 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000177 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000178
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000180 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181
182 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000183 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000184 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
185 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000186
Eric Christopherde5e1012011-03-11 01:05:58 +0000187 // For 64-bit since we have so many registers use the ILP scheduler, for
188 // 32-bit code use the register pressure specific scheduling.
189 if (Subtarget->is64Bit())
190 setSchedulingPreference(Sched::ILP);
191 else
192 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000193 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000194
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000195 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000196 // Setup Windows compiler runtime calls.
197 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000198 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000199 setLibcallName(RTLIB::SREM_I64, "_allrem");
200 setLibcallName(RTLIB::UREM_I64, "_aullrem");
201 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000203 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000204 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000205 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000206 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
208 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000209 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
210 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000211 }
212
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000213 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000214 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 setUseUnderscoreSetJmp(false);
216 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000217 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000218 // MS runtime is weird: it exports _setjmp, but longjmp!
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(false);
221 } else {
222 setUseUnderscoreSetJmp(true);
223 setUseUnderscoreLongJmp(true);
224 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000225
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000230 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000232
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000234
Scott Michelfdc40a02009-02-17 22:15:04 +0000235 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000237 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000239 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
241 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000242
243 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000250
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000251 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
252 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
255 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000256
Evan Cheng25ab6902006-09-08 06:48:29 +0000257 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000260 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000261 // We have an algorithm for SSE2->double, and we turn this into a
262 // 64-bit FILD followed by conditional FADD for other targets.
263 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000264 // We have an algorithm for SSE2, and we turn this into a 64-bit
265 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000266 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000268
269 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
270 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
272 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000274 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // SSE has no i16 to fp conversion, only i32
276 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000278 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000283 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000284 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
286 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000288
Dale Johannesen73328d12007-09-19 23:55:34 +0000289 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
290 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
292 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000293
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
295 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000298
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000299 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000301 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000303 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
305 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306 }
307
308 // Handle FP_TO_UINT by promoting the destination to a larger signed
309 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000313
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000317 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000318 // Since AVX is a superset of SSE3, only check for SSE here.
319 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 // Expand FP_TO_UINT into a select.
321 // FIXME: We would like to use a Custom expander here eventually to do
322 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000325 // With SSE3 we can use fisttpll to convert to a signed i64; without
326 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000329
Chris Lattner399610a2006-12-05 18:22:22 +0000330 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000331 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
333 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000334 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000336 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000337 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000338 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000339 }
Chris Lattner21f66852005-12-23 05:15:23 +0000340
Dan Gohmanb00ee212008-02-18 19:34:53 +0000341 // Scalar integer divide and remainder are lowered to use operations that
342 // produce two results, to match the available instructions. This exposes
343 // the two-result form to trivial CSE, which is able to combine x/y and x%y
344 // into a single instruction.
345 //
346 // Scalar integer multiply-high is also lowered to use two-result
347 // operations, to match the available instructions. However, plain multiply
348 // (low) operations are left as Legal, as there are single-result
349 // instructions for this in x86. Using the two-result multiply instructions
350 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000351 for (unsigned i = 0, e = 4; i != e; ++i) {
352 MVT VT = IntVTs[i];
353 setOperationAction(ISD::MULHS, VT, Expand);
354 setOperationAction(ISD::MULHU, VT, Expand);
355 setOperationAction(ISD::SDIV, VT, Expand);
356 setOperationAction(ISD::UDIV, VT, Expand);
357 setOperationAction(ISD::SREM, VT, Expand);
358 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000359
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000360 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000361 setOperationAction(ISD::ADDC, VT, Custom);
362 setOperationAction(ISD::ADDE, VT, Custom);
363 setOperationAction(ISD::SUBC, VT, Custom);
364 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000365 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000366
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
368 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
369 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
370 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000371 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
376 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f32 , Expand);
378 setOperationAction(ISD::FREM , MVT::f64 , Expand);
379 setOperationAction(ISD::FREM , MVT::f80 , Expand);
380 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000381
Chandler Carruth77821022011-12-24 12:12:34 +0000382 // Promote the i8 variants and force them on up to i32 which has a shorter
383 // encoding.
384 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
385 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
386 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
387 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000388 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
390 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
391 if (Subtarget->is64Bit())
392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000393 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000394 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
395 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
396 if (Subtarget->is64Bit())
397 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
398 }
Craig Topper37f21672011-10-11 06:44:02 +0000399
400 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000401 // When promoting the i8 variants, force them to i32 for a shorter
402 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000403 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000404 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
406 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
409 if (Subtarget->is64Bit())
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000411 } else {
412 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
418 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000419 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000420 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
421 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 }
423
Benjamin Kramer1292c222010-12-04 20:32:23 +0000424 if (Subtarget->hasPOPCNT()) {
425 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
426 } else {
427 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
428 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
429 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
430 if (Subtarget->is64Bit())
431 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
432 }
433
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
435 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000436
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000438 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000440 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000441 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
445 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
446 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000447 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
451 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000454 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000455 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000457
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000458 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
460 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
461 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
462 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000463 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
465 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000466 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000467 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
469 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
470 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
471 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000472 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000473 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000474 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
476 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
477 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000478 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
480 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
481 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000482 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000483
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000484 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000486
Eric Christopher9a9d2752010-07-22 02:48:34 +0000487 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000488 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000489
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000490 // On X86 and X86-64, atomic operations are lowered to locked instructions.
491 // Locked instructions, in turn, have implicit fence semantics (all memory
492 // operations are flushed before issuing the locked instruction, and they
493 // are not buffered), so we can fold away the common pattern of
494 // fence-atomic-fence.
495 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000496
Mon P Wang63307c32008-05-05 19:05:59 +0000497 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000498 for (unsigned i = 0, e = 4; i != e; ++i) {
499 MVT VT = IntVTs[i];
500 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000502 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000503 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000504
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000505 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000506 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
513 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000514 }
515
Eli Friedman43f51ae2011-08-26 21:21:21 +0000516 if (Subtarget->hasCmpxchg16b()) {
517 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
518 }
519
Evan Cheng3c992d22006-03-07 02:02:57 +0000520 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000521 if (!Subtarget->isTargetDarwin() &&
522 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000523 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000525 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000526
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
528 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
529 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
530 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000531 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000532 setExceptionPointerRegister(X86::RAX);
533 setExceptionSelectorRegister(X86::RDX);
534 } else {
535 setExceptionPointerRegister(X86::EAX);
536 setExceptionSelectorRegister(X86::EDX);
537 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
539 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000540
Duncan Sands4a544a72011-09-06 13:37:06 +0000541 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
542 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000543
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000545
Nate Begemanacc398c2006-01-25 18:21:52 +0000546 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VASTART , MVT::Other, Custom);
548 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Custom);
551 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::VAARG , MVT::Other, Expand);
554 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000555 }
Evan Chengae642192007-03-02 23:16:35 +0000556
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
558 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000559
560 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Custom);
566 else
567 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
568 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000569
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000570 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000571 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
574 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000575
Evan Cheng223547a2006-01-31 22:28:30 +0000576 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 setOperationAction(ISD::FABS , MVT::f64, Custom);
578 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000579
580 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000581 setOperationAction(ISD::FNEG , MVT::f64, Custom);
582 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000583
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
586 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000587
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000588 // Lower this to FGETSIGNx86 plus an AND.
589 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
590 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
591
Evan Chengd25e9e82006-02-02 00:28:23 +0000592 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000593 setOperationAction(ISD::FSIN , MVT::f64, Expand);
594 setOperationAction(ISD::FCOS , MVT::f64, Expand);
595 setOperationAction(ISD::FSIN , MVT::f32, Expand);
596 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000597
Chris Lattnera54aa942006-01-29 06:26:08 +0000598 // Expand FP immediates into loads from the stack, except for the special
599 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 addLegalFPImmediate(APFloat(+0.0)); // xorpd
601 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000602 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603 // Use SSE for f32, x87 for f64.
604 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
606 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
611 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000615
616 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
618 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000619
620 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::FSIN , MVT::f32, Expand);
622 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000623
Nate Begemane1795842008-02-14 08:57:00 +0000624 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000625 addLegalFPImmediate(APFloat(+0.0f)); // xorps
626 addLegalFPImmediate(APFloat(+0.0)); // FLD0
627 addLegalFPImmediate(APFloat(+1.0)); // FLD1
628 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
629 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
630
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000631 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
633 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000635 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000636 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000637 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
639 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000640
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
642 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
643 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
644 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000645
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000646 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
648 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000649 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000650 addLegalFPImmediate(APFloat(+0.0)); // FLD0
651 addLegalFPImmediate(APFloat(+1.0)); // FLD1
652 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
653 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000654 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
655 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
656 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
657 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000658 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000659
Cameron Zwarich33390842011-07-08 21:39:21 +0000660 // We don't support FMA.
661 setOperationAction(ISD::FMA, MVT::f64, Expand);
662 setOperationAction(ISD::FMA, MVT::f32, Expand);
663
Dale Johannesen59a58732007-08-05 18:49:15 +0000664 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000665 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
667 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
668 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000670 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000671 addLegalFPImmediate(TmpFlt); // FLD0
672 TmpFlt.changeSign();
673 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000674
675 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000676 APFloat TmpFlt2(+1.0);
677 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
678 &ignored);
679 addLegalFPImmediate(TmpFlt2); // FLD1
680 TmpFlt2.changeSign();
681 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
682 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000683
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000684 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
686 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000687 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000688
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000689 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
690 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
691 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
692 setOperationAction(ISD::FRINT, MVT::f80, Expand);
693 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000694 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000695 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000696
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000697 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
699 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
700 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FLOG, MVT::f80, Expand);
703 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
704 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
705 setOperationAction(ISD::FEXP, MVT::f80, Expand);
706 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000707
Mon P Wangf007a8b2008-11-06 05:31:54 +0000708 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000709 // (for widening) or expand (for scalarization). Then we will selectively
710 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
712 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
713 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000729 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
730 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000745 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000747 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000754 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000764 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
768 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000769 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000770 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
771 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
772 setTruncStoreAction((MVT::SimpleValueType)VT,
773 (MVT::SimpleValueType)InnerVT, Expand);
774 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
775 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
776 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000777 }
778
Evan Chengc7ce29b2009-02-13 22:36:38 +0000779 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
780 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000781 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000782 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000784 }
785
Dale Johannesen0488fb62010-09-30 23:57:10 +0000786 // MMX-sized vectors (other than x86mmx) are expected to be expanded
787 // into smaller operations.
788 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
789 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
790 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
791 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
792 setOperationAction(ISD::AND, MVT::v8i8, Expand);
793 setOperationAction(ISD::AND, MVT::v4i16, Expand);
794 setOperationAction(ISD::AND, MVT::v2i32, Expand);
795 setOperationAction(ISD::AND, MVT::v1i64, Expand);
796 setOperationAction(ISD::OR, MVT::v8i8, Expand);
797 setOperationAction(ISD::OR, MVT::v4i16, Expand);
798 setOperationAction(ISD::OR, MVT::v2i32, Expand);
799 setOperationAction(ISD::OR, MVT::v1i64, Expand);
800 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
801 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
802 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
803 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
806 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
807 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
808 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
809 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
810 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
811 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
812 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000813 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
815 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
816 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000817
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000818 if (!TM.Options.UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
823 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
824 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
825 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
826 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
827 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
828 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
829 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
830 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
831 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000832 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000833 }
834
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000835 if (!TM.Options.UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000837
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000838 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
839 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
841 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
842 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
843 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000844
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
846 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
847 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
848 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
849 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
850 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
851 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
852 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
853 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
854 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
855 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
857 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
858 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
859 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
860 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000861
Nadav Rotem354efd82011-09-18 14:57:03 +0000862 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000863 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
864 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
865 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
868 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
871 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
877 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
878
Evan Cheng2c3ae372006-04-12 21:21:57 +0000879 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
881 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000882 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000883 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000884 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000885 // Do not attempt to custom lower non-128-bit vectors
886 if (!VT.is128BitVector())
887 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 setOperationAction(ISD::BUILD_VECTOR,
889 VT.getSimpleVT().SimpleTy, Custom);
890 setOperationAction(ISD::VECTOR_SHUFFLE,
891 VT.getSimpleVT().SimpleTy, Custom);
892 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
893 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000894 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
897 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
898 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
899 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
900 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
901 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000902
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
905 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000906 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000907
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000908 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
910 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000911 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000912
913 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000914 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000915 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000916
Owen Andersond6662ad2009-08-10 20:46:15 +0000917 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000919 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000921 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000923 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000925 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000927 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000930
Evan Cheng2c3ae372006-04-12 21:21:57 +0000931 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
933 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
934 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
935 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000936
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
938 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000939 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000940
Craig Topperc0d82852011-11-22 00:44:41 +0000941 if (Subtarget->hasSSE41orAVX()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000942 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
943 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
944 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
945 setOperationAction(ISD::FRINT, MVT::f32, Legal);
946 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
947 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
948 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
949 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
950 setOperationAction(ISD::FRINT, MVT::f64, Legal);
951 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
952
Nate Begeman14d12ca2008-02-11 04:19:36 +0000953 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000956 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
959 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
960 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000961
Nate Begeman14d12ca2008-02-11 04:19:36 +0000962 // i8 and i16 vectors are custom , because the source register and source
963 // source memory operand types are not the same width. f32 vectors are
964 // custom since the immediate controlling the insert encodes additional
965 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
968 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
969 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000970
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
974 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975
Pete Coopera77214a2011-11-14 19:38:42 +0000976 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000977 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000979 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
980 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000981 }
982 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000983
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000984 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000985 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000989 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000990
Nadav Rotem43012222011-05-11 08:12:09 +0000991 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000992 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000993
994 if (Subtarget->hasAVX2()) {
995 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
999 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1000
1001 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1002 } else {
1003 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1007 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1008
1009 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1010 }
Nadav Rotem43012222011-05-11 08:12:09 +00001011 }
1012
Craig Topperc0d82852011-11-22 00:44:41 +00001013 if (Subtarget->hasSSE42orAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +00001014 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001015
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001016 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001017 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1020 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1021 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1022 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001023
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1026 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1039 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1040 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001041
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1043 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001044 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001045
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1050 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1051 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1058
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001060 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001061
Duncan Sands28b77e92011-09-06 19:07:46 +00001062 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1064 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1065 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001066
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001067 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1068 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1069 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1070
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1073 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1074 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001075
Craig Topperaaa643c2011-11-09 07:28:55 +00001076 if (Subtarget->hasAVX2()) {
1077 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1078 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1079 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1080 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001081
Craig Topperaaa643c2011-11-09 07:28:55 +00001082 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1083 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1084 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1085 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001086
Craig Topperaaa643c2011-11-09 07:28:55 +00001087 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1088 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1089 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001090 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001091
1092 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001093
1094 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1098 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1099
1100 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001101 } else {
1102 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1103 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1104 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1105 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1106
1107 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1108 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1109 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1110 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1111
1112 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1113 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1114 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1115 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001116
1117 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1121 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1122
1123 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001124 }
Craig Topper13894fa2011-08-24 06:14:18 +00001125
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001126 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001127 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001128 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1129 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1130 EVT VT = SVT;
1131
1132 // Extract subvector is special because the value type
1133 // (result) is 128-bit but the source is 256-bit wide.
1134 if (VT.is128BitVector())
1135 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1136
1137 // Do not attempt to custom lower other non-256-bit vectors
1138 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001139 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001140
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001141 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1142 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1143 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1144 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001145 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001146 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001147 }
1148
David Greene54d8eba2011-01-27 22:38:56 +00001149 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1151 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1152 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001153
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154 // Do not attempt to promote non-256-bit vectors
1155 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001156 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001157
1158 setOperationAction(ISD::AND, SVT, Promote);
1159 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1160 setOperationAction(ISD::OR, SVT, Promote);
1161 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1162 setOperationAction(ISD::XOR, SVT, Promote);
1163 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1164 setOperationAction(ISD::LOAD, SVT, Promote);
1165 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1166 setOperationAction(ISD::SELECT, SVT, Promote);
1167 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001168 }
David Greene9b9838d2009-06-29 16:47:10 +00001169 }
1170
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001171 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1172 // of this type with custom code.
1173 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1174 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001175 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1176 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001177 }
1178
Evan Cheng6be2c582006-04-05 23:38:46 +00001179 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001180 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001181
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001182
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1184 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001185 //
Eli Friedman962f5492010-06-02 19:35:46 +00001186 // FIXME: We really should do custom legalization for addition and
1187 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1188 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001189 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1190 // Add/Sub/Mul with overflow operations are custom lowered.
1191 MVT VT = IntVTs[i];
1192 setOperationAction(ISD::SADDO, VT, Custom);
1193 setOperationAction(ISD::UADDO, VT, Custom);
1194 setOperationAction(ISD::SSUBO, VT, Custom);
1195 setOperationAction(ISD::USUBO, VT, Custom);
1196 setOperationAction(ISD::SMULO, VT, Custom);
1197 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001198 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001199
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001200 // There are no 8-bit 3-address imul/mul instructions
1201 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1202 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001203
Evan Chengd54f2d52009-03-31 19:38:51 +00001204 if (!Subtarget->is64Bit()) {
1205 // These libcalls are not available in 32-bit.
1206 setLibcallName(RTLIB::SHL_I128, 0);
1207 setLibcallName(RTLIB::SRL_I128, 0);
1208 setLibcallName(RTLIB::SRA_I128, 0);
1209 }
1210
Evan Cheng206ee9d2006-07-07 08:33:52 +00001211 // We have target-specific dag combine patterns for the following nodes:
1212 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001213 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001214 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001215 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001216 setTargetDAGCombine(ISD::SHL);
1217 setTargetDAGCombine(ISD::SRA);
1218 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001219 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001220 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001222 setTargetDAGCombine(ISD::FADD);
1223 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001224 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001225 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001226 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001227 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001228 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001229 if (Subtarget->is64Bit())
1230 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001231 if (Subtarget->hasBMI())
1232 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001233
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001234 computeRegisterProperties();
1235
Evan Cheng05219282011-01-06 06:52:41 +00001236 // On Darwin, -Os means optimize for size without hurting performance,
1237 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001238 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001239 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001240 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001241 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1242 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1243 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001244 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001245 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001246
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001247 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001248}
1249
Scott Michel5b8f82e2008-03-10 15:42:14 +00001250
Duncan Sands28b77e92011-09-06 19:07:46 +00001251EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1252 if (!VT.isVector()) return MVT::i8;
1253 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001254}
1255
1256
Evan Cheng29286502008-01-23 23:17:41 +00001257/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1258/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001259static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001260 if (MaxAlign == 16)
1261 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001262 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001263 if (VTy->getBitWidth() == 128)
1264 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001265 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned EltAlign = 0;
1267 getMaxByValAlign(ATy->getElementType(), EltAlign);
1268 if (EltAlign > MaxAlign)
1269 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001270 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001271 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1272 unsigned EltAlign = 0;
1273 getMaxByValAlign(STy->getElementType(i), EltAlign);
1274 if (EltAlign > MaxAlign)
1275 MaxAlign = EltAlign;
1276 if (MaxAlign == 16)
1277 break;
1278 }
1279 }
1280 return;
1281}
1282
1283/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1284/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001285/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1286/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001287unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001288 if (Subtarget->is64Bit()) {
1289 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001290 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001291 if (TyAlign > 8)
1292 return TyAlign;
1293 return 8;
1294 }
1295
Evan Cheng29286502008-01-23 23:17:41 +00001296 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001297 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001298 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001299 return Align;
1300}
Chris Lattner2b02a442007-02-25 08:29:00 +00001301
Evan Chengf0df0312008-05-15 08:39:06 +00001302/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001303/// and store operations as a result of memset, memcpy, and memmove
1304/// lowering. If DstAlign is zero that means it's safe to destination
1305/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1306/// means there isn't a need to check it against alignment requirement,
1307/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001308/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001309/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1310/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1311/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001312/// It returns EVT::Other if the type should be determined using generic
1313/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001314EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001315X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1316 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001317 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001318 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001319 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001320 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1321 // linux. This is because the stack realignment code can't handle certain
1322 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001323 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001324 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001325 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001326 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001327 (Subtarget->isUnalignedMemAccessFast() ||
1328 ((DstAlign == 0 || DstAlign >= 16) &&
1329 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001330 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001331 if (Subtarget->hasAVX() &&
1332 Subtarget->getStackAlignment() >= 32)
1333 return MVT::v8f32;
1334 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001335 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001336 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001338 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001339 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001340 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001341 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001342 // Do not use f64 to lower memcpy if source is string constant. It's
1343 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001345 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001346 }
Evan Chengf0df0312008-05-15 08:39:06 +00001347 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 return MVT::i64;
1349 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001350}
1351
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001352/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1353/// current function. The returned value is a member of the
1354/// MachineJumpTableInfo::JTEntryKind enum.
1355unsigned X86TargetLowering::getJumpTableEncoding() const {
1356 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1357 // symbol.
1358 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1359 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001360 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001361
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001362 // Otherwise, use the normal jump table encoding heuristics.
1363 return TargetLowering::getJumpTableEncoding();
1364}
1365
Chris Lattnerc64daab2010-01-26 05:02:42 +00001366const MCExpr *
1367X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1368 const MachineBasicBlock *MBB,
1369 unsigned uid,MCContext &Ctx) const{
1370 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1371 Subtarget->isPICStyleGOT());
1372 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1373 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001374 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1375 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001376}
1377
Evan Chengcc415862007-11-09 01:32:10 +00001378/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1379/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001380SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001381 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001382 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001383 // This doesn't have DebugLoc associated with it, but is not really the
1384 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001385 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001386 return Table;
1387}
1388
Chris Lattner589c6f62010-01-26 06:28:43 +00001389/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1390/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1391/// MCExpr.
1392const MCExpr *X86TargetLowering::
1393getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1394 MCContext &Ctx) const {
1395 // X86-64 uses RIP relative addressing based on the jump table label.
1396 if (Subtarget->isPICStyleRIPRel())
1397 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1398
1399 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001400 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001401}
1402
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001403// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001404std::pair<const TargetRegisterClass*, uint8_t>
1405X86TargetLowering::findRepresentativeClass(EVT VT) const{
1406 const TargetRegisterClass *RRC = 0;
1407 uint8_t Cost = 1;
1408 switch (VT.getSimpleVT().SimpleTy) {
1409 default:
1410 return TargetLowering::findRepresentativeClass(VT);
1411 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1412 RRC = (Subtarget->is64Bit()
1413 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1414 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001415 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001416 RRC = X86::VR64RegisterClass;
1417 break;
1418 case MVT::f32: case MVT::f64:
1419 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1420 case MVT::v4f32: case MVT::v2f64:
1421 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1422 case MVT::v4f64:
1423 RRC = X86::VR128RegisterClass;
1424 break;
1425 }
1426 return std::make_pair(RRC, Cost);
1427}
1428
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001429bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1430 unsigned &Offset) const {
1431 if (!Subtarget->isTargetLinux())
1432 return false;
1433
1434 if (Subtarget->is64Bit()) {
1435 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1436 Offset = 0x28;
1437 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1438 AddressSpace = 256;
1439 else
1440 AddressSpace = 257;
1441 } else {
1442 // %gs:0x14 on i386
1443 Offset = 0x14;
1444 AddressSpace = 256;
1445 }
1446 return true;
1447}
1448
1449
Chris Lattner2b02a442007-02-25 08:29:00 +00001450//===----------------------------------------------------------------------===//
1451// Return Value Calling Convention Implementation
1452//===----------------------------------------------------------------------===//
1453
Chris Lattner59ed56b2007-02-28 04:55:35 +00001454#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001455
Michael J. Spencerec38de22010-10-10 22:04:20 +00001456bool
Eric Christopher471e4222011-06-08 23:55:35 +00001457X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1458 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001459 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001460 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001461 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001462 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001463 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001464 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001465}
1466
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467SDValue
1468X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001469 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001471 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001472 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001473 MachineFunction &MF = DAG.getMachineFunction();
1474 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001475
Chris Lattner9774c912007-02-27 05:28:59 +00001476 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001477 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 RVLocs, *DAG.getContext());
1479 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Evan Chengdcea1632010-02-04 02:40:39 +00001481 // Add the regs to the liveout set for the function.
1482 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1483 for (unsigned i = 0; i != RVLocs.size(); ++i)
1484 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1485 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Dan Gohman475871a2008-07-27 21:46:04 +00001487 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001490 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1491 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001492 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1493 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001495 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001496 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1497 CCValAssign &VA = RVLocs[i];
1498 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001499 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001500 EVT ValVT = ValToCopy.getValueType();
1501
Dale Johannesenc4510512010-09-24 19:05:48 +00001502 // If this is x86-64, and we disabled SSE, we can't return FP values,
1503 // or SSE or MMX vectors.
1504 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1505 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001506 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001507 report_fatal_error("SSE register return with SSE disabled");
1508 }
1509 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1510 // llvm-gcc has never done it right and no one has noticed, so this
1511 // should be OK for now.
1512 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001513 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001514 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001515
Chris Lattner447ff682008-03-11 03:23:40 +00001516 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1517 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001518 if (VA.getLocReg() == X86::ST0 ||
1519 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001520 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1521 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001522 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001524 RetOps.push_back(ValToCopy);
1525 // Don't emit a copytoreg.
1526 continue;
1527 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001528
Evan Cheng242b38b2009-02-23 09:03:22 +00001529 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1530 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001531 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001532 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001533 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001534 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001535 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1536 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001537 // If we don't have SSE2 available, convert to v4f32 so the generated
1538 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001539 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001541 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001542 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001543 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001544
Dale Johannesendd64c412009-02-04 00:33:20 +00001545 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001546 Flag = Chain.getValue(1);
1547 }
Dan Gohman61a92132008-04-21 23:59:07 +00001548
1549 // The x86-64 ABI for returning structs by value requires that we copy
1550 // the sret argument into %rax for the return. We saved the argument into
1551 // a virtual register in the entry block, so now we copy the value out
1552 // and into %rax.
1553 if (Subtarget->is64Bit() &&
1554 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1555 MachineFunction &MF = DAG.getMachineFunction();
1556 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1557 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001558 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001559 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001560 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001561
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001563 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001564
1565 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001566 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001567 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001568
Chris Lattner447ff682008-03-11 03:23:40 +00001569 RetOps[0] = Chain; // Update chain.
1570
1571 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001572 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001573 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
1575 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001577}
1578
Evan Cheng3d2125c2010-11-30 23:55:39 +00001579bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1580 if (N->getNumValues() != 1)
1581 return false;
1582 if (!N->hasNUsesOfValue(1, 0))
1583 return false;
1584
1585 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001586 if (Copy->getOpcode() != ISD::CopyToReg &&
1587 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001588 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001589
1590 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001591 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001592 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001593 if (UI->getOpcode() != X86ISD::RET_FLAG)
1594 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001595 HasRet = true;
1596 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599}
1600
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001601EVT
1602X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001603 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001604 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001605 // TODO: Is this also valid on 32-bit?
1606 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001607 ReturnMVT = MVT::i8;
1608 else
1609 ReturnMVT = MVT::i32;
1610
1611 EVT MinVT = getRegisterType(Context, ReturnMVT);
1612 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001613}
1614
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615/// LowerCallResult - Lower the result values of a call into the
1616/// appropriate copies out of appropriate physical registers.
1617///
1618SDValue
1619X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001620 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 const SmallVectorImpl<ISD::InputArg> &Ins,
1622 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001623 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001624
Chris Lattnere32bbf62007-02-28 07:09:55 +00001625 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001626 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001627 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001628 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1629 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001631
Chris Lattner3085e152007-02-25 08:59:22 +00001632 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001633 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001634 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001635 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001636
Torok Edwin3f142c32009-02-01 18:15:56 +00001637 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001639 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001640 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001641 }
1642
Evan Cheng79fb3b42009-02-20 20:43:02 +00001643 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001644
1645 // If this is a call to a function that returns an fp value on the floating
1646 // point stack, we must guarantee the the value is popped from the stack, so
1647 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001648 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001649 // instead.
1650 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1651 // If we prefer to use the value in xmm registers, copy it out as f80 and
1652 // use a truncate to move it from fp stack reg to xmm reg.
1653 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001654 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001655 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1656 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001657 Val = Chain.getValue(0);
1658
1659 // Round the f80 to the right size, which also moves it to the appropriate
1660 // xmm register.
1661 if (CopyVT != VA.getValVT())
1662 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1663 // This truncation won't change the value.
1664 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001665 } else {
1666 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1667 CopyVT, InFlag).getValue(1);
1668 Val = Chain.getValue(0);
1669 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001670 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001671 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001672 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001675}
1676
1677
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001678//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001679// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001680//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001681// StdCall calling convention seems to be standard for many Windows' API
1682// routines and around. It differs from C calling convention just a little:
1683// callee should clean up the stack, not caller. Symbols should be also
1684// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001685// For info on fast calling convention see Fast Calling Convention (tail call)
1686// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001687
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001689/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1691 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001692 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001695}
1696
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001697/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001698/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699static bool
1700ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1701 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001705}
1706
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001707/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1708/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001709/// the specific parameter attribute. The copy will be passed as a byval
1710/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001711static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001712CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001713 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1714 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001715 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001716
Dale Johannesendd64c412009-02-04 00:33:20 +00001717 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001718 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001719 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001720}
1721
Chris Lattner29689432010-03-11 00:22:57 +00001722/// IsTailCallConvention - Return true if the calling convention is one that
1723/// supports tail call optimization.
1724static bool IsTailCallConvention(CallingConv::ID CC) {
1725 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1726}
1727
Evan Cheng485fafc2011-03-21 01:19:09 +00001728bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1729 if (!CI->isTailCall())
1730 return false;
1731
1732 CallSite CS(CI);
1733 CallingConv::ID CalleeCC = CS.getCallingConv();
1734 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1735 return false;
1736
1737 return true;
1738}
1739
Evan Cheng0c439eb2010-01-27 00:07:07 +00001740/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1741/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001742static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1743 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001744 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001745}
1746
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747SDValue
1748X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001749 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001750 const SmallVectorImpl<ISD::InputArg> &Ins,
1751 DebugLoc dl, SelectionDAG &DAG,
1752 const CCValAssign &VA,
1753 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001754 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001755 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001757 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1758 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001759 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001760 EVT ValVT;
1761
1762 // If value is passed by pointer we have address passed instead of the value
1763 // itself.
1764 if (VA.getLocInfo() == CCValAssign::Indirect)
1765 ValVT = VA.getLocVT();
1766 else
1767 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001768
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001769 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001770 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001771 // In case of tail call optimization mark all arguments mutable. Since they
1772 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001773 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001774 unsigned Bytes = Flags.getByValSize();
1775 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1776 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001777 return DAG.getFrameIndex(FI, getPointerTy());
1778 } else {
1779 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001780 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001781 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1782 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001783 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001784 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001785 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001786}
1787
Dan Gohman475871a2008-07-27 21:46:04 +00001788SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001789X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001790 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 bool isVarArg,
1792 const SmallVectorImpl<ISD::InputArg> &Ins,
1793 DebugLoc dl,
1794 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001795 SmallVectorImpl<SDValue> &InVals)
1796 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001797 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001798 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001799
Gordon Henriksen86737662008-01-05 16:56:59 +00001800 const Function* Fn = MF.getFunction();
1801 if (Fn->hasExternalLinkage() &&
1802 Subtarget->isTargetCygMing() &&
1803 Fn->getName() == "main")
1804 FuncInfo->setForceFramePointer(true);
1805
Evan Cheng1bc78042006-04-26 01:20:17 +00001806 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001807 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001808 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001809
Chris Lattner29689432010-03-11 00:22:57 +00001810 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1811 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001812
Chris Lattner638402b2007-02-28 07:00:42 +00001813 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001814 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001815 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001816 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001817
1818 // Allocate shadow area for Win64
1819 if (IsWin64) {
1820 CCInfo.AllocateStack(32, 8);
1821 }
1822
Duncan Sands45907662010-10-31 13:21:44 +00001823 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001824
Chris Lattnerf39f7712007-02-28 05:46:49 +00001825 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001826 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1828 CCValAssign &VA = ArgLocs[i];
1829 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1830 // places.
1831 assert(VA.getValNo() != LastVal &&
1832 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001833 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001834 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001835
Chris Lattnerf39f7712007-02-28 05:46:49 +00001836 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001837 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001838 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001840 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001842 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001847 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1848 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001849 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001850 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001851 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001852 RC = X86::VR64RegisterClass;
1853 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001854 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001855
Devang Patel68e6bee2011-02-21 23:21:26 +00001856 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001858
Chris Lattnerf39f7712007-02-28 05:46:49 +00001859 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1860 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1861 // right size.
1862 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001863 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001864 DAG.getValueType(VA.getValVT()));
1865 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001866 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001867 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001868 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001869 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001870
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001871 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001872 // Handle MMX values passed in XMM regs.
1873 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001874 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1875 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001876 } else
1877 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001878 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001879 } else {
1880 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001881 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001882 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001883
1884 // If value is passed via pointer - do a load.
1885 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001886 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001887 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001888
Dan Gohman98ca4f22009-08-05 01:29:28 +00001889 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001890 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001891
Dan Gohman61a92132008-04-21 23:59:07 +00001892 // The x86-64 ABI for returning structs by value requires that we copy
1893 // the sret argument into %rax for the return. Save the argument into
1894 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001895 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001896 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1897 unsigned Reg = FuncInfo->getSRetReturnReg();
1898 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001899 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001900 FuncInfo->setSRetReturnReg(Reg);
1901 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001904 }
1905
Chris Lattnerf39f7712007-02-28 05:46:49 +00001906 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001907 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001908 if (FuncIsMadeTailCallSafe(CallConv,
1909 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001910 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001911
Evan Cheng1bc78042006-04-26 01:20:17 +00001912 // If the function takes variable number of arguments, make a frame index for
1913 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001914 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001915 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1916 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001917 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001918 }
1919 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001920 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1921
1922 // FIXME: We should really autogenerate these arrays
1923 static const unsigned GPR64ArgRegsWin64[] = {
1924 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001926 static const unsigned GPR64ArgRegs64Bit[] = {
1927 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1928 };
1929 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001930 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1931 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1932 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001933 const unsigned *GPR64ArgRegs;
1934 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001935
1936 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001937 // The XMM registers which might contain var arg parameters are shadowed
1938 // in their paired GPR. So we only need to save the GPR to their home
1939 // slots.
1940 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001941 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942 } else {
1943 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1944 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001945
Chad Rosier30450e82011-12-22 22:35:21 +00001946 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1947 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948 }
1949 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1950 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001951
Devang Patel578efa92009-06-05 21:57:13 +00001952 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001953 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001954 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001955 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1956 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001957 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001958 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
1959 !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001960 // Kernel mode asks for SSE to be disabled, so don't push them
1961 // on the stack.
1962 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001963
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001964 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001965 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001966 // Get to the caller-allocated home save location. Add 8 to account
1967 // for the return address.
1968 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001969 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001970 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001971 // Fixup to set vararg frame on shadow area (4 x i64).
1972 if (NumIntRegs < 4)
1973 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001974 } else {
1975 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001976 // registers, then we must store them to their spots on the stack so
1977 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001978 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1979 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1980 FuncInfo->setRegSaveFrameIndex(
1981 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001982 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001983 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001984
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001986 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001987 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1988 getPointerTy());
1989 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001990 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001991 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1992 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001993 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001994 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001997 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001998 MachinePointerInfo::getFixedStack(
1999 FuncInfo->getRegSaveFrameIndex(), Offset),
2000 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002001 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002002 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002004
Dan Gohmanface41a2009-08-16 21:24:25 +00002005 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2006 // Now store the XMM (fp + vector) parameter registers.
2007 SmallVector<SDValue, 11> SaveXMMOps;
2008 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002009
Devang Patel68e6bee2011-02-21 23:21:26 +00002010 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002011 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2012 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002013
Dan Gohman1e93df62010-04-17 14:41:14 +00002014 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2015 FuncInfo->getRegSaveFrameIndex()));
2016 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2017 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002018
Dan Gohmanface41a2009-08-16 21:24:25 +00002019 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002020 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002021 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002022 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2023 SaveXMMOps.push_back(Val);
2024 }
2025 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2026 MVT::Other,
2027 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002029
2030 if (!MemOps.empty())
2031 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2032 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002034 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002035
Gordon Henriksen86737662008-01-05 16:56:59 +00002036 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002037 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2038 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002039 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002040 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002041 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002042 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002043 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002044 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002045 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002046
Gordon Henriksen86737662008-01-05 16:56:59 +00002047 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002048 // RegSaveFrameIndex is X86-64 only.
2049 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002050 if (CallConv == CallingConv::X86_FastCall ||
2051 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 // fastcc functions can't have varargs.
2053 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002054 }
Evan Cheng25caf632006-05-23 21:06:34 +00002055
Rafael Espindola76927d752011-08-30 19:39:58 +00002056 FuncInfo->setArgumentStackSize(StackSize);
2057
Dan Gohman98ca4f22009-08-05 01:29:28 +00002058 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002059}
2060
Dan Gohman475871a2008-07-27 21:46:04 +00002061SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002062X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2063 SDValue StackPtr, SDValue Arg,
2064 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002065 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002066 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002067 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002068 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002069 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002070 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002071 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002072
2073 return DAG.getStore(Chain, dl, Arg, PtrOff,
2074 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002075 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002076}
2077
Bill Wendling64e87322009-01-16 19:25:27 +00002078/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002079/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002080SDValue
2081X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002082 SDValue &OutRetAddr, SDValue Chain,
2083 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002084 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002085 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002086 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002088
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002089 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002090 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002091 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002092 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093}
2094
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002095/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002097static SDValue
2098EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002100 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101 // Store the return address to the appropriate stack slot.
2102 if (!FPDiff) return Chain;
2103 // Calculate the new stack slot for the return address.
2104 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002105 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002106 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002108 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002109 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002110 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002111 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002112 return Chain;
2113}
2114
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002116X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002117 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002118 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002119 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002120 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121 const SmallVectorImpl<ISD::InputArg> &Ins,
2122 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002123 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 MachineFunction &MF = DAG.getMachineFunction();
2125 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002126 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002128 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129
Evan Cheng5f941932010-02-05 02:21:12 +00002130 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002131 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002132 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2133 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002134 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002135
2136 // Sibcalls are automatically detected tailcalls which do not require
2137 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002138 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002139 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002140
2141 if (isTailCall)
2142 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002143 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002144
Chris Lattner29689432010-03-11 00:22:57 +00002145 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2146 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002147
Chris Lattner638402b2007-02-28 07:00:42 +00002148 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002149 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002150 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002152
2153 // Allocate shadow area for Win64
2154 if (IsWin64) {
2155 CCInfo.AllocateStack(32, 8);
2156 }
2157
Duncan Sands45907662010-10-31 13:21:44 +00002158 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002159
Chris Lattner423c5f42007-02-28 05:31:48 +00002160 // Get a count of how many bytes are to be pushed on the stack.
2161 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002162 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002163 // This is a sibcall. The memory operands are available in caller's
2164 // own caller's stack.
2165 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002166 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2167 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002168 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002169
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002171 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002173 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002174 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2175 FPDiff = NumBytesCallerPushed - NumBytes;
2176
2177 // Set the delta of movement of the returnaddr stackslot.
2178 // But only set if delta is greater than previous delta.
2179 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2180 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2181 }
2182
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (!IsSibcall)
2184 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002185
Dan Gohman475871a2008-07-27 21:46:04 +00002186 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002187 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002188 if (isTailCall && FPDiff)
2189 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2190 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002191
Dan Gohman475871a2008-07-27 21:46:04 +00002192 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2193 SmallVector<SDValue, 8> MemOpChains;
2194 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002195
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002196 // Walk the register/memloc assignments, inserting copies/loads. In the case
2197 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002198 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2199 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002200 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002201 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002202 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002203 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002204
Chris Lattner423c5f42007-02-28 05:31:48 +00002205 // Promote the value if needed.
2206 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002207 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002208 case CCValAssign::Full: break;
2209 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002210 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002211 break;
2212 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002213 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002214 break;
2215 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002216 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2217 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002218 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002219 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2220 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002221 } else
2222 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2223 break;
2224 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002225 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002227 case CCValAssign::Indirect: {
2228 // Store the argument.
2229 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002230 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002231 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002232 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002233 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002234 Arg = SpillSlot;
2235 break;
2236 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002238
Chris Lattner423c5f42007-02-28 05:31:48 +00002239 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002240 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2241 if (isVarArg && IsWin64) {
2242 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2243 // shadow reg if callee is a varargs function.
2244 unsigned ShadowReg = 0;
2245 switch (VA.getLocReg()) {
2246 case X86::XMM0: ShadowReg = X86::RCX; break;
2247 case X86::XMM1: ShadowReg = X86::RDX; break;
2248 case X86::XMM2: ShadowReg = X86::R8; break;
2249 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002250 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002251 if (ShadowReg)
2252 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002253 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002254 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002255 assert(VA.isMemLoc());
2256 if (StackPtr.getNode() == 0)
2257 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2258 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2259 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002260 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002261 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002262
Evan Cheng32fe1032006-05-25 00:59:30 +00002263 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002264 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002265 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002266
Evan Cheng347d5f72006-04-28 21:29:37 +00002267 // Build a sequence of copy-to-reg nodes chained together with token chain
2268 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002269 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002270 // Tail call byval lowering might overwrite argument registers so in case of
2271 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002272 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002273 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002274 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002275 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002276 InFlag = Chain.getValue(1);
2277 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002278
Chris Lattner88e1fd52009-07-09 04:24:46 +00002279 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002280 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2281 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002282 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002283 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2284 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002285 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002286 InFlag);
2287 InFlag = Chain.getValue(1);
2288 } else {
2289 // If we are tail calling and generating PIC/GOT style code load the
2290 // address of the callee into ECX. The value in ecx is used as target of
2291 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2292 // for tail calls on PIC/GOT architectures. Normally we would just put the
2293 // address of GOT into ebx and then call target@PLT. But for tail calls
2294 // ebx would be restored (since ebx is callee saved) before jumping to the
2295 // target@PLT.
2296
2297 // Note: The actual moving to ECX is done further down.
2298 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2299 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2300 !G->getGlobal()->hasProtectedVisibility())
2301 Callee = LowerGlobalAddress(Callee, DAG);
2302 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002303 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002304 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002305 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002306
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002307 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002308 // From AMD64 ABI document:
2309 // For calls that may call functions that use varargs or stdargs
2310 // (prototype-less calls or calls to functions containing ellipsis (...) in
2311 // the declaration) %al is used as hidden argument to specify the number
2312 // of SSE registers used. The contents of %al do not need to match exactly
2313 // the number of registers, but must be an ubound on the number of SSE
2314 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002315
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // Count the number of XMM registers allocated.
2317 static const unsigned XMMArgRegs[] = {
2318 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2319 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2320 };
2321 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002322 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002323 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002324
Dale Johannesendd64c412009-02-04 00:33:20 +00002325 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002327 InFlag = Chain.getValue(1);
2328 }
2329
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002330
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002331 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002332 if (isTailCall) {
2333 // Force all the incoming stack arguments to be loaded from the stack
2334 // before any new outgoing arguments are stored to the stack, because the
2335 // outgoing stack slots may alias the incoming argument stack slots, and
2336 // the alias isn't otherwise explicit. This is slightly more conservative
2337 // than necessary, because it means that each store effectively depends
2338 // on every argument instead of just those arguments it would clobber.
2339 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2340
Dan Gohman475871a2008-07-27 21:46:04 +00002341 SmallVector<SDValue, 8> MemOpChains2;
2342 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002343 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002344 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002345 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002346 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002347 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2348 CCValAssign &VA = ArgLocs[i];
2349 if (VA.isRegLoc())
2350 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002351 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002352 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002353 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002354 // Create frame index.
2355 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002356 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002357 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002358 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002359
Duncan Sands276dcbd2008-03-21 09:14:45 +00002360 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002361 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002362 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002363 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002364 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002365 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002366 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002367
Dan Gohman98ca4f22009-08-05 01:29:28 +00002368 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2369 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002370 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002371 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002372 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002373 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002374 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002375 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002376 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002377 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002378 }
2379 }
2380
2381 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002383 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002384
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002385 // Copy arguments to their registers.
2386 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002387 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002388 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002389 InFlag = Chain.getValue(1);
2390 }
Dan Gohman475871a2008-07-27 21:46:04 +00002391 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002392
Gordon Henriksen86737662008-01-05 16:56:59 +00002393 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002394 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002395 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002396 }
2397
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002398 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2399 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2400 // In the 64-bit large code model, we have to make all calls
2401 // through a register, since the call instruction's 32-bit
2402 // pc-relative offset may not be large enough to hold the whole
2403 // address.
2404 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002405 // If the callee is a GlobalAddress node (quite common, every direct call
2406 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2407 // it.
2408
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002409 // We should use extra load for direct calls to dllimported functions in
2410 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002411 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002412 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002413 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002414 bool ExtraLoad = false;
2415 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002416
Chris Lattner48a7d022009-07-09 05:02:21 +00002417 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2418 // external symbols most go through the PLT in PIC mode. If the symbol
2419 // has hidden or protected visibility, or if it is static or local, then
2420 // we don't need to use the PLT - we can directly call it.
2421 if (Subtarget->isTargetELF() &&
2422 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002423 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002424 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002425 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002426 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002427 (!Subtarget->getTargetTriple().isMacOSX() ||
2428 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002429 // PC-relative references to external symbols should go through $stub,
2430 // unless we're building with the leopard linker or later, which
2431 // automatically synthesizes these stubs.
2432 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002433 } else if (Subtarget->isPICStyleRIPRel() &&
2434 isa<Function>(GV) &&
2435 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2436 // If the function is marked as non-lazy, generate an indirect call
2437 // which loads from the GOT directly. This avoids runtime overhead
2438 // at the cost of eager binding (and one extra byte of encoding).
2439 OpFlags = X86II::MO_GOTPCREL;
2440 WrapperKind = X86ISD::WrapperRIP;
2441 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002442 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002443
Devang Patel0d881da2010-07-06 22:08:15 +00002444 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002445 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002446
2447 // Add a wrapper if needed.
2448 if (WrapperKind != ISD::DELETED_NODE)
2449 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2450 // Add extra indirection if needed.
2451 if (ExtraLoad)
2452 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2453 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002454 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002455 }
Bill Wendling056292f2008-09-16 21:48:12 +00002456 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 unsigned char OpFlags = 0;
2458
Evan Cheng1bf891a2010-12-01 22:59:46 +00002459 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2460 // external symbols should go through the PLT.
2461 if (Subtarget->isTargetELF() &&
2462 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2463 OpFlags = X86II::MO_PLT;
2464 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002465 (!Subtarget->getTargetTriple().isMacOSX() ||
2466 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002467 // PC-relative references to external symbols should go through $stub,
2468 // unless we're building with the leopard linker or later, which
2469 // automatically synthesizes these stubs.
2470 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002471 }
Eric Christopherfd179292009-08-27 18:07:15 +00002472
Chris Lattner48a7d022009-07-09 05:02:21 +00002473 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2474 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002475 }
2476
Chris Lattnerd96d0722007-02-25 06:40:16 +00002477 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002478 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002479 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002480
Evan Chengf22f9b32010-02-06 03:28:46 +00002481 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002482 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2483 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002484 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002485 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002486
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002487 Ops.push_back(Chain);
2488 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002489
Dan Gohman98ca4f22009-08-05 01:29:28 +00002490 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002491 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002492
Gordon Henriksen86737662008-01-05 16:56:59 +00002493 // Add argument registers to the end of the list so that they are known live
2494 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002495 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2496 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2497 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002498
Evan Cheng586ccac2008-03-18 23:36:35 +00002499 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002500 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002501 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2502
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002503 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002504 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002505 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002506
Gabor Greifba36cb52008-08-28 21:40:38 +00002507 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002508 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002509
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002511 // We used to do:
2512 //// If this is the first return lowered for this function, add the regs
2513 //// to the liveout set for the function.
2514 // This isn't right, although it's probably harmless on x86; liveouts
2515 // should be computed from returns not tail calls. Consider a void
2516 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002517 return DAG.getNode(X86ISD::TC_RETURN, dl,
2518 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002519 }
2520
Dale Johannesenace16102009-02-03 19:33:06 +00002521 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002522 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002523
Chris Lattner2d297092006-05-23 18:50:38 +00002524 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002525 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002526 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2527 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002528 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002529 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002530 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002531 // pops the hidden struct pointer, so we have to push it back.
2532 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002533 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002534 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002535 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002536
Gordon Henriksenae636f82008-01-03 16:47:34 +00002537 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002538 if (!IsSibcall) {
2539 Chain = DAG.getCALLSEQ_END(Chain,
2540 DAG.getIntPtrConstant(NumBytes, true),
2541 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2542 true),
2543 InFlag);
2544 InFlag = Chain.getValue(1);
2545 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002546
Chris Lattner3085e152007-02-25 08:59:22 +00002547 // Handle result values, copying them out of physregs into vregs that we
2548 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002549 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2550 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002551}
2552
Evan Cheng25ab6902006-09-08 06:48:29 +00002553
2554//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002555// Fast Calling Convention (tail call) implementation
2556//===----------------------------------------------------------------------===//
2557
2558// Like std call, callee cleans arguments, convention except that ECX is
2559// reserved for storing the tail called function address. Only 2 registers are
2560// free for argument passing (inreg). Tail call optimization is performed
2561// provided:
2562// * tailcallopt is enabled
2563// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002564// On X86_64 architecture with GOT-style position independent code only local
2565// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002566// To keep the stack aligned according to platform abi the function
2567// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2568// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002569// If a tail called function callee has more arguments than the caller the
2570// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002571// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002572// original REtADDR, but before the saved framepointer or the spilled registers
2573// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2574// stack layout:
2575// arg1
2576// arg2
2577// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002578// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002579// move area ]
2580// (possible EBP)
2581// ESI
2582// EDI
2583// local1 ..
2584
2585/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2586/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002587unsigned
2588X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2589 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002590 MachineFunction &MF = DAG.getMachineFunction();
2591 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002592 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002593 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002594 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002595 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002596 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002597 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2598 // Number smaller than 12 so just add the difference.
2599 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2600 } else {
2601 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002602 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002603 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002604 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002605 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002606}
2607
Evan Cheng5f941932010-02-05 02:21:12 +00002608/// MatchingStackOffset - Return true if the given stack call argument is
2609/// already available in the same position (relatively) of the caller's
2610/// incoming argument stack.
2611static
2612bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2613 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2614 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002615 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2616 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002617 if (Arg.getOpcode() == ISD::CopyFromReg) {
2618 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002619 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002620 return false;
2621 MachineInstr *Def = MRI->getVRegDef(VR);
2622 if (!Def)
2623 return false;
2624 if (!Flags.isByVal()) {
2625 if (!TII->isLoadFromStackSlot(Def, FI))
2626 return false;
2627 } else {
2628 unsigned Opcode = Def->getOpcode();
2629 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2630 Def->getOperand(1).isFI()) {
2631 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002632 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002633 } else
2634 return false;
2635 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002636 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2637 if (Flags.isByVal())
2638 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002639 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002640 // define @foo(%struct.X* %A) {
2641 // tail call @bar(%struct.X* byval %A)
2642 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002643 return false;
2644 SDValue Ptr = Ld->getBasePtr();
2645 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2646 if (!FINode)
2647 return false;
2648 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002649 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002650 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002651 FI = FINode->getIndex();
2652 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002653 } else
2654 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002655
Evan Cheng4cae1332010-03-05 08:38:04 +00002656 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002657 if (!MFI->isFixedObjectIndex(FI))
2658 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002659 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002660}
2661
Dan Gohman98ca4f22009-08-05 01:29:28 +00002662/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2663/// for tail call optimization. Targets which want to do tail call
2664/// optimization should implement this function.
2665bool
2666X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002667 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002668 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002669 bool isCalleeStructRet,
2670 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002671 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002672 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002673 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002674 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002675 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002676 CalleeCC != CallingConv::C)
2677 return false;
2678
Evan Cheng7096ae42010-01-29 06:45:59 +00002679 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002680 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002681 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002682 CallingConv::ID CallerCC = CallerF->getCallingConv();
2683 bool CCMatch = CallerCC == CalleeCC;
2684
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002685 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002686 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002687 return true;
2688 return false;
2689 }
2690
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002691 // Look for obvious safe cases to perform tail call optimization that do not
2692 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002693
Evan Cheng2c12cb42010-03-26 16:26:03 +00002694 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2695 // emit a special epilogue.
2696 if (RegInfo->needsStackRealignment(MF))
2697 return false;
2698
Evan Chenga375d472010-03-15 18:54:48 +00002699 // Also avoid sibcall optimization if either caller or callee uses struct
2700 // return semantics.
2701 if (isCalleeStructRet || isCallerStructRet)
2702 return false;
2703
Chad Rosier2416da32011-06-24 21:15:36 +00002704 // An stdcall caller is expected to clean up its arguments; the callee
2705 // isn't going to do that.
2706 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2707 return false;
2708
Chad Rosier871f6642011-05-18 19:59:50 +00002709 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002710 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002711 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002712
2713 // Optimizing for varargs on Win64 is unlikely to be safe without
2714 // additional testing.
2715 if (Subtarget->isTargetWin64())
2716 return false;
2717
Chad Rosier871f6642011-05-18 19:59:50 +00002718 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002719 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2720 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002721
Chad Rosier871f6642011-05-18 19:59:50 +00002722 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2723 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2724 if (!ArgLocs[i].isRegLoc())
2725 return false;
2726 }
2727
Chad Rosier30450e82011-12-22 22:35:21 +00002728 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2729 // stack. Therefore, if it's not used by the call it is not safe to optimize
2730 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002731 bool Unused = false;
2732 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2733 if (!Ins[i].Used) {
2734 Unused = true;
2735 break;
2736 }
2737 }
2738 if (Unused) {
2739 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002740 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2741 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002742 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002743 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002744 CCValAssign &VA = RVLocs[i];
2745 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2746 return false;
2747 }
2748 }
2749
Evan Cheng13617962010-04-30 01:12:32 +00002750 // If the calling conventions do not match, then we'd better make sure the
2751 // results are returned in the same way as what the caller expects.
2752 if (!CCMatch) {
2753 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002754 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2755 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002756 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2757
2758 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002759 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2760 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002761 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2762
2763 if (RVLocs1.size() != RVLocs2.size())
2764 return false;
2765 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2766 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2767 return false;
2768 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2769 return false;
2770 if (RVLocs1[i].isRegLoc()) {
2771 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2772 return false;
2773 } else {
2774 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2775 return false;
2776 }
2777 }
2778 }
2779
Evan Chenga6bff982010-01-30 01:22:00 +00002780 // If the callee takes no arguments then go on to check the results of the
2781 // call.
2782 if (!Outs.empty()) {
2783 // Check if stack adjustment is needed. For now, do not do this if any
2784 // argument is passed on the stack.
2785 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002786 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2787 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002788
2789 // Allocate shadow area for Win64
2790 if (Subtarget->isTargetWin64()) {
2791 CCInfo.AllocateStack(32, 8);
2792 }
2793
Duncan Sands45907662010-10-31 13:21:44 +00002794 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002795 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002796 MachineFunction &MF = DAG.getMachineFunction();
2797 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2798 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002799
2800 // Check if the arguments are already laid out in the right way as
2801 // the caller's fixed stack objects.
2802 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002803 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2804 const X86InstrInfo *TII =
2805 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002806 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2807 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002808 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002809 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002810 if (VA.getLocInfo() == CCValAssign::Indirect)
2811 return false;
2812 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002813 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2814 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002815 return false;
2816 }
2817 }
2818 }
Evan Cheng9c044672010-05-29 01:35:22 +00002819
2820 // If the tailcall address may be in a register, then make sure it's
2821 // possible to register allocate for it. In 32-bit, the call address can
2822 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002823 // callee-saved registers are restored. These happen to be the same
2824 // registers used to pass 'inreg' arguments so watch out for those.
2825 if (!Subtarget->is64Bit() &&
2826 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002827 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002828 unsigned NumInRegs = 0;
2829 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2830 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002831 if (!VA.isRegLoc())
2832 continue;
2833 unsigned Reg = VA.getLocReg();
2834 switch (Reg) {
2835 default: break;
2836 case X86::EAX: case X86::EDX: case X86::ECX:
2837 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002838 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002839 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002840 }
2841 }
2842 }
Evan Chenga6bff982010-01-30 01:22:00 +00002843 }
Evan Chengb1712452010-01-27 06:25:16 +00002844
Evan Cheng86809cc2010-02-03 03:28:02 +00002845 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002846}
2847
Dan Gohman3df24e62008-09-03 23:12:08 +00002848FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002849X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2850 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002851}
2852
2853
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002854//===----------------------------------------------------------------------===//
2855// Other Lowering Hooks
2856//===----------------------------------------------------------------------===//
2857
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002858static bool MayFoldLoad(SDValue Op) {
2859 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2860}
2861
2862static bool MayFoldIntoStore(SDValue Op) {
2863 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2864}
2865
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002866static bool isTargetShuffle(unsigned Opcode) {
2867 switch(Opcode) {
2868 default: return false;
2869 case X86ISD::PSHUFD:
2870 case X86ISD::PSHUFHW:
2871 case X86ISD::PSHUFLW:
2872 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002873 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002874 case X86ISD::SHUFPS:
2875 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002876 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002877 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002878 case X86ISD::MOVLPS:
2879 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002880 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002881 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002882 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002883 case X86ISD::MOVSS:
2884 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002885 case X86ISD::UNPCKL:
2886 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002887 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002888 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002889 return true;
2890 }
2891 return false;
2892}
2893
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002894static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002895 SDValue V1, SelectionDAG &DAG) {
2896 switch(Opc) {
2897 default: llvm_unreachable("Unknown x86 shuffle node");
2898 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002899 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002900 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002901 return DAG.getNode(Opc, dl, VT, V1);
2902 }
2903
2904 return SDValue();
2905}
2906
2907static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002908 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002909 switch(Opc) {
2910 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002911 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002912 case X86ISD::PSHUFHW:
2913 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002914 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002915 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2916 }
2917
2918 return SDValue();
2919}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002920
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002921static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2922 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2923 switch(Opc) {
2924 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002925 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002926 case X86ISD::SHUFPD:
2927 case X86ISD::SHUFPS:
Craig Topperec24e612011-11-30 07:47:51 +00002928 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002929 return DAG.getNode(Opc, dl, VT, V1, V2,
2930 DAG.getConstant(TargetMask, MVT::i8));
2931 }
2932 return SDValue();
2933}
2934
2935static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2936 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2937 switch(Opc) {
2938 default: llvm_unreachable("Unknown x86 shuffle node");
2939 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002940 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002941 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002942 case X86ISD::MOVLPS:
2943 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002944 case X86ISD::MOVSS:
2945 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002946 case X86ISD::UNPCKL:
2947 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002948 return DAG.getNode(Opc, dl, VT, V1, V2);
2949 }
2950 return SDValue();
2951}
2952
Dan Gohmand858e902010-04-17 15:26:15 +00002953SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002954 MachineFunction &MF = DAG.getMachineFunction();
2955 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2956 int ReturnAddrIndex = FuncInfo->getRAIndex();
2957
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002958 if (ReturnAddrIndex == 0) {
2959 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002960 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002961 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002962 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002963 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002964 }
2965
Evan Cheng25ab6902006-09-08 06:48:29 +00002966 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002967}
2968
2969
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002970bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2971 bool hasSymbolicDisplacement) {
2972 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002973 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002974 return false;
2975
2976 // If we don't have a symbolic displacement - we don't have any extra
2977 // restrictions.
2978 if (!hasSymbolicDisplacement)
2979 return true;
2980
2981 // FIXME: Some tweaks might be needed for medium code model.
2982 if (M != CodeModel::Small && M != CodeModel::Kernel)
2983 return false;
2984
2985 // For small code model we assume that latest object is 16MB before end of 31
2986 // bits boundary. We may also accept pretty large negative constants knowing
2987 // that all objects are in the positive half of address space.
2988 if (M == CodeModel::Small && Offset < 16*1024*1024)
2989 return true;
2990
2991 // For kernel code model we know that all object resist in the negative half
2992 // of 32bits address space. We may not accept negative offsets, since they may
2993 // be just off and we may accept pretty large positive ones.
2994 if (M == CodeModel::Kernel && Offset > 0)
2995 return true;
2996
2997 return false;
2998}
2999
Evan Chengef41ff62011-06-23 17:54:54 +00003000/// isCalleePop - Determines whether the callee is required to pop its
3001/// own arguments. Callee pop is necessary to support tail calls.
3002bool X86::isCalleePop(CallingConv::ID CallingConv,
3003 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3004 if (IsVarArg)
3005 return false;
3006
3007 switch (CallingConv) {
3008 default:
3009 return false;
3010 case CallingConv::X86_StdCall:
3011 return !is64Bit;
3012 case CallingConv::X86_FastCall:
3013 return !is64Bit;
3014 case CallingConv::X86_ThisCall:
3015 return !is64Bit;
3016 case CallingConv::Fast:
3017 return TailCallOpt;
3018 case CallingConv::GHC:
3019 return TailCallOpt;
3020 }
3021}
3022
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003023/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3024/// specific condition code, returning the condition code and the LHS/RHS of the
3025/// comparison to make.
3026static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3027 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003028 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003029 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3030 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3031 // X > -1 -> X == 0, jump !sign.
3032 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003033 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003034 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3035 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003036 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003037 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003038 // X < 1 -> X <= 0
3039 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003040 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003041 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003042 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003043
Evan Chengd9558e02006-01-06 00:43:03 +00003044 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003045 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003046 case ISD::SETEQ: return X86::COND_E;
3047 case ISD::SETGT: return X86::COND_G;
3048 case ISD::SETGE: return X86::COND_GE;
3049 case ISD::SETLT: return X86::COND_L;
3050 case ISD::SETLE: return X86::COND_LE;
3051 case ISD::SETNE: return X86::COND_NE;
3052 case ISD::SETULT: return X86::COND_B;
3053 case ISD::SETUGT: return X86::COND_A;
3054 case ISD::SETULE: return X86::COND_BE;
3055 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003056 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003058
Chris Lattner4c78e022008-12-23 23:42:27 +00003059 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003060
Chris Lattner4c78e022008-12-23 23:42:27 +00003061 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003062 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3063 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003064 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3065 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003066 }
3067
Chris Lattner4c78e022008-12-23 23:42:27 +00003068 switch (SetCCOpcode) {
3069 default: break;
3070 case ISD::SETOLT:
3071 case ISD::SETOLE:
3072 case ISD::SETUGT:
3073 case ISD::SETUGE:
3074 std::swap(LHS, RHS);
3075 break;
3076 }
3077
3078 // On a floating point condition, the flags are set as follows:
3079 // ZF PF CF op
3080 // 0 | 0 | 0 | X > Y
3081 // 0 | 0 | 1 | X < Y
3082 // 1 | 0 | 0 | X == Y
3083 // 1 | 1 | 1 | unordered
3084 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003085 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003087 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003088 case ISD::SETOLT: // flipped
3089 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003090 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003091 case ISD::SETOLE: // flipped
3092 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003093 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003094 case ISD::SETUGT: // flipped
3095 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003096 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003097 case ISD::SETUGE: // flipped
3098 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003099 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003100 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003101 case ISD::SETNE: return X86::COND_NE;
3102 case ISD::SETUO: return X86::COND_P;
3103 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003104 case ISD::SETOEQ:
3105 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 }
Evan Chengd9558e02006-01-06 00:43:03 +00003107}
3108
Evan Cheng4a460802006-01-11 00:33:36 +00003109/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3110/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003111/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003112static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003113 switch (X86CC) {
3114 default:
3115 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003116 case X86::COND_B:
3117 case X86::COND_BE:
3118 case X86::COND_E:
3119 case X86::COND_P:
3120 case X86::COND_A:
3121 case X86::COND_AE:
3122 case X86::COND_NE:
3123 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003124 return true;
3125 }
3126}
3127
Evan Chengeb2f9692009-10-27 19:56:55 +00003128/// isFPImmLegal - Returns true if the target can instruction select the
3129/// specified FP immediate natively. If false, the legalizer will
3130/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003131bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003132 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3133 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3134 return true;
3135 }
3136 return false;
3137}
3138
Nate Begeman9008ca62009-04-27 18:41:29 +00003139/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3140/// the specified range (L, H].
3141static bool isUndefOrInRange(int Val, int Low, int Hi) {
3142 return (Val < 0) || (Val >= Low && Val < Hi);
3143}
3144
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003145/// isUndefOrInRange - Return true if every element in Mask, begining
3146/// from position Pos and ending in Pos+Size, falls within the specified
3147/// range (L, L+Pos]. or is undef.
3148static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3149 int Pos, int Size, int Low, int Hi) {
3150 for (int i = Pos, e = Pos+Size; i != e; ++i)
3151 if (!isUndefOrInRange(Mask[i], Low, Hi))
3152 return false;
3153 return true;
3154}
3155
Nate Begeman9008ca62009-04-27 18:41:29 +00003156/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3157/// specified value.
3158static bool isUndefOrEqual(int Val, int CmpVal) {
3159 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003160 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003162}
3163
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003164/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3165/// from position Pos and ending in Pos+Size, falls within the specified
3166/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003167static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3168 int Pos, int Size, int Low) {
3169 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3170 if (!isUndefOrEqual(Mask[i], Low))
3171 return false;
3172 return true;
3173}
3174
Nate Begeman9008ca62009-04-27 18:41:29 +00003175/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3176/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3177/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003178static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003179 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 return (Mask[0] < 2 && Mask[1] < 2);
3183 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003184}
3185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003187 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 N->getMask(M);
3189 return ::isPSHUFDMask(M, N->getValueType(0));
3190}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003191
Nate Begeman9008ca62009-04-27 18:41:29 +00003192/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3193/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003194static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003195 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003196 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003197
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 // Lower quadword copied in order or undef.
3199 for (int i = 0; i != 4; ++i)
3200 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003201 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003202
Evan Cheng506d3df2006-03-29 23:07:14 +00003203 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003204 for (int i = 4; i != 8; ++i)
3205 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003206 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003207
Evan Cheng506d3df2006-03-29 23:07:14 +00003208 return true;
3209}
3210
Nate Begeman9008ca62009-04-27 18:41:29 +00003211bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003212 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003213 N->getMask(M);
3214 return ::isPSHUFHWMask(M, N->getValueType(0));
3215}
Evan Cheng506d3df2006-03-29 23:07:14 +00003216
Nate Begeman9008ca62009-04-27 18:41:29 +00003217/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3218/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003219static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003221 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003222
Rafael Espindola15684b22009-04-24 12:40:33 +00003223 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 for (int i = 4; i != 8; ++i)
3225 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003226 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003227
Rafael Espindola15684b22009-04-24 12:40:33 +00003228 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003229 for (int i = 0; i != 4; ++i)
3230 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003231 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003232
Rafael Espindola15684b22009-04-24 12:40:33 +00003233 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003234}
3235
Nate Begeman9008ca62009-04-27 18:41:29 +00003236bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003237 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 N->getMask(M);
3239 return ::isPSHUFLWMask(M, N->getValueType(0));
3240}
3241
Nate Begemana09008b2009-10-19 02:17:23 +00003242/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3243/// is suitable for input to PALIGNR.
3244static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003245 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003246 int i, e = VT.getVectorNumElements();
Craig Topper1dc0fbc2011-12-05 07:27:14 +00003247 if (VT.getSizeInBits() != 128)
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003248 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003249
Nate Begemana09008b2009-10-19 02:17:23 +00003250 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003251 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003252 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003253
Nate Begemana09008b2009-10-19 02:17:23 +00003254 for (i = 0; i != e; ++i)
3255 if (Mask[i] >= 0)
3256 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003257
Nate Begemana09008b2009-10-19 02:17:23 +00003258 // All undef, not a palignr.
3259 if (i == e)
3260 return false;
3261
Eli Friedman63f8dde2011-07-25 21:36:45 +00003262 // Make sure we're shifting in the right direction.
3263 if (Mask[i] <= i)
3264 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003265
3266 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003267
Nate Begemana09008b2009-10-19 02:17:23 +00003268 // Check the rest of the elements to see if they are consecutive.
3269 for (++i; i != e; ++i) {
3270 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003271 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003272 return false;
3273 }
3274 return true;
3275}
3276
Craig Topper9d7025b2011-11-27 21:41:12 +00003277/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003278/// specifies a shuffle of elements that is suitable for input to 256-bit
3279/// VSHUFPSY.
Craig Topper9d7025b2011-11-27 21:41:12 +00003280static bool isVSHUFPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper1ff73d72011-12-06 04:59:07 +00003281 bool HasAVX, bool Commuted = false) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003282 int NumElems = VT.getVectorNumElements();
3283
Craig Topper71c4c122011-11-28 01:14:24 +00003284 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003285 return false;
3286
Craig Topper9d7025b2011-11-27 21:41:12 +00003287 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003288 return false;
3289
3290 // VSHUFPSY divides the resulting vector into 4 chunks.
3291 // The sources are also splitted into 4 chunks, and each destination
3292 // chunk must come from a different source chunk.
3293 //
3294 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3295 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3296 //
3297 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3298 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3299 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003300 // VSHUFPDY divides the resulting vector into 4 chunks.
3301 // The sources are also splitted into 4 chunks, and each destination
3302 // chunk must come from a different source chunk.
3303 //
3304 // SRC1 => X3 X2 X1 X0
3305 // SRC2 => Y3 Y2 Y1 Y0
3306 //
3307 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3308 //
Craig Topper1ff73d72011-12-06 04:59:07 +00003309 unsigned QuarterSize = NumElems/4;
3310 unsigned HalfSize = QuarterSize*2;
3311 for (unsigned l = 0; l != 2; ++l) {
3312 unsigned LaneStart = l*HalfSize;
3313 for (unsigned s = 0; s != 2; ++s) {
3314 unsigned QuarterStart = s*QuarterSize;
3315 unsigned Src = (Commuted) ? (1-s) : s;
3316 unsigned SrcStart = Src*NumElems + LaneStart;
3317 for (unsigned i = 0; i != QuarterSize; ++i) {
3318 int Idx = Mask[i+QuarterStart+LaneStart];
3319 if (!isUndefOrInRange(Idx, SrcStart, SrcStart+HalfSize))
3320 return false;
Chad Rosier30450e82011-12-22 22:35:21 +00003321 // For VSHUFPSY, the mask of the second half must be the same as the
3322 // first but with the appropriate offsets. This works in the same way as
Craig Topper1ff73d72011-12-06 04:59:07 +00003323 // VPERMILPS works with masks.
3324 if (NumElems == 4 || l == 0 || Mask[i+QuarterStart] < 0)
3325 continue;
3326 if (!isUndefOrEqual(Idx, Mask[i+QuarterStart]+HalfSize))
3327 return false;
3328 }
3329 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003330 }
3331
3332 return true;
3333}
3334
Craig Topper9d7025b2011-11-27 21:41:12 +00003335/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3336/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
3337static unsigned getShuffleVSHUFPYImmediate(SDNode *N) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003338 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3339 EVT VT = SVOp->getValueType(0);
3340 int NumElems = VT.getVectorNumElements();
3341
Craig Topper9d7025b2011-11-27 21:41:12 +00003342 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3343 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003344
3345 int HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003346 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003347 unsigned Mask = 0;
Craig Topper71c4c122011-11-28 01:14:24 +00003348 for (int i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003349 int Elt = SVOp->getMaskElt(i);
3350 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003351 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003352 Elt %= HalfSize;
3353 unsigned Shamt = i;
3354 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3355 if (NumElems == 8) Shamt %= HalfSize;
3356 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003357 }
3358
3359 return Mask;
3360}
3361
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003362/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3363/// the two vector operands have swapped position.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003364static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3365 unsigned NumElems) {
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003366 for (unsigned i = 0; i != NumElems; ++i) {
3367 int idx = Mask[i];
3368 if (idx < 0)
3369 continue;
3370 else if (idx < (int)NumElems)
3371 Mask[i] = idx + NumElems;
3372 else
3373 Mask[i] = idx - NumElems;
3374 }
3375}
3376
Evan Cheng14aed5e2006-03-24 01:18:28 +00003377/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003378/// specifies a shuffle of elements that is suitable for input to 128-bit
Craig Topper1ff73d72011-12-06 04:59:07 +00003379/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3380/// reverse of what x86 shuffles want.
3381static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3382 bool Commuted = false) {
3383 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003384
3385 if (VT.getSizeInBits() != 128)
3386 return false;
3387
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 if (NumElems != 2 && NumElems != 4)
3389 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003390
Craig Topper1ff73d72011-12-06 04:59:07 +00003391 unsigned Half = NumElems / 2;
3392 unsigned SrcStart = Commuted ? NumElems : 0;
3393 for (unsigned i = 0; i != Half; ++i)
3394 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003395 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003396 SrcStart = Commuted ? 0 : NumElems;
3397 for (unsigned i = Half; i != NumElems; ++i)
3398 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003399 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003400
Evan Cheng14aed5e2006-03-24 01:18:28 +00003401 return true;
3402}
3403
Nate Begeman9008ca62009-04-27 18:41:29 +00003404bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3405 SmallVector<int, 8> M;
3406 N->getMask(M);
3407 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003408}
3409
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003410/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3411/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003412bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003413 EVT VT = N->getValueType(0);
3414 unsigned NumElems = VT.getVectorNumElements();
3415
3416 if (VT.getSizeInBits() != 128)
3417 return false;
3418
3419 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003420 return false;
3421
Evan Cheng2064a2b2006-03-28 06:50:32 +00003422 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003423 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3424 isUndefOrEqual(N->getMaskElt(1), 7) &&
3425 isUndefOrEqual(N->getMaskElt(2), 2) &&
3426 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003427}
3428
Nate Begeman0b10b912009-11-07 23:17:15 +00003429/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3430/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3431/// <2, 3, 2, 3>
3432bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003433 EVT VT = N->getValueType(0);
3434 unsigned NumElems = VT.getVectorNumElements();
3435
3436 if (VT.getSizeInBits() != 128)
3437 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003438
Nate Begeman0b10b912009-11-07 23:17:15 +00003439 if (NumElems != 4)
3440 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003441
Nate Begeman0b10b912009-11-07 23:17:15 +00003442 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003443 isUndefOrEqual(N->getMaskElt(1), 3) &&
3444 isUndefOrEqual(N->getMaskElt(2), 2) &&
3445 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003446}
3447
Evan Cheng5ced1d82006-04-06 23:23:56 +00003448/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3449/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003450bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3451 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003452
Evan Cheng5ced1d82006-04-06 23:23:56 +00003453 if (NumElems != 2 && NumElems != 4)
3454 return false;
3455
Evan Chengc5cdff22006-04-07 21:53:05 +00003456 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003458 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003459
Evan Chengc5cdff22006-04-07 21:53:05 +00003460 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003462 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003463
3464 return true;
3465}
3466
Nate Begeman0b10b912009-11-07 23:17:15 +00003467/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3468/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3469bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003470 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003471
David Greenea20244d2011-03-02 17:23:43 +00003472 if ((NumElems != 2 && NumElems != 4)
3473 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003474 return false;
3475
Evan Chengc5cdff22006-04-07 21:53:05 +00003476 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003477 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003478 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003479
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 for (unsigned i = 0; i < NumElems/2; ++i)
3481 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003482 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003483
3484 return true;
3485}
3486
Evan Cheng0038e592006-03-28 00:39:58 +00003487/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3488/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003489static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003490 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003491 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003492
3493 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3494 "Unsupported vector type for unpckh");
3495
Craig Topper6347e862011-11-21 06:57:39 +00003496 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003497 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003498 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003499
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003500 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3501 // independently on 128-bit lanes.
3502 unsigned NumLanes = VT.getSizeInBits()/128;
3503 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003504
Craig Topper94438ba2011-12-16 08:06:31 +00003505 for (unsigned l = 0; l != NumLanes; ++l) {
3506 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3507 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003508 i += 2, ++j) {
3509 int BitI = Mask[i];
3510 int BitI1 = Mask[i+1];
3511 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003512 return false;
David Greenea20244d2011-03-02 17:23:43 +00003513 if (V2IsSplat) {
3514 if (!isUndefOrEqual(BitI1, NumElts))
3515 return false;
3516 } else {
3517 if (!isUndefOrEqual(BitI1, j + NumElts))
3518 return false;
3519 }
Evan Cheng39623da2006-04-20 08:58:49 +00003520 }
Evan Cheng0038e592006-03-28 00:39:58 +00003521 }
David Greenea20244d2011-03-02 17:23:43 +00003522
Evan Cheng0038e592006-03-28 00:39:58 +00003523 return true;
3524}
3525
Craig Topper6347e862011-11-21 06:57:39 +00003526bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003527 SmallVector<int, 8> M;
3528 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003529 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003530}
3531
Evan Cheng4fcb9222006-03-28 02:43:26 +00003532/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3533/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003534static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003535 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003536 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003537
3538 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3539 "Unsupported vector type for unpckh");
3540
Craig Topper6347e862011-11-21 06:57:39 +00003541 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003542 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003543 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003544
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003545 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3546 // independently on 128-bit lanes.
3547 unsigned NumLanes = VT.getSizeInBits()/128;
3548 unsigned NumLaneElts = NumElts/NumLanes;
3549
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003550 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003551 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3552 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003553 int BitI = Mask[i];
3554 int BitI1 = Mask[i+1];
3555 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003556 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003557 if (V2IsSplat) {
3558 if (isUndefOrEqual(BitI1, NumElts))
3559 return false;
3560 } else {
3561 if (!isUndefOrEqual(BitI1, j+NumElts))
3562 return false;
3563 }
Evan Cheng39623da2006-04-20 08:58:49 +00003564 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003565 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003566 return true;
3567}
3568
Craig Topper6347e862011-11-21 06:57:39 +00003569bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003570 SmallVector<int, 8> M;
3571 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003572 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003573}
3574
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003575/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3576/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3577/// <0, 0, 1, 1>
Craig Topper94438ba2011-12-16 08:06:31 +00003578static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3579 bool HasAVX2) {
3580 unsigned NumElts = VT.getVectorNumElements();
3581
3582 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3583 "Unsupported vector type for unpckh");
3584
3585 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3586 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003587 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003588
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003589 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3590 // FIXME: Need a better way to get rid of this, there's no latency difference
3591 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3592 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003593 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003594 return false;
3595
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003596 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3597 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003598 unsigned NumLanes = VT.getSizeInBits()/128;
3599 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003600
Craig Topper94438ba2011-12-16 08:06:31 +00003601 for (unsigned l = 0; l != NumLanes; ++l) {
3602 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3603 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003604 i += 2, ++j) {
3605 int BitI = Mask[i];
3606 int BitI1 = Mask[i+1];
3607
3608 if (!isUndefOrEqual(BitI, j))
3609 return false;
3610 if (!isUndefOrEqual(BitI1, j))
3611 return false;
3612 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003613 }
David Greenea20244d2011-03-02 17:23:43 +00003614
Rafael Espindola15684b22009-04-24 12:40:33 +00003615 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003616}
3617
Craig Topper94438ba2011-12-16 08:06:31 +00003618bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003619 SmallVector<int, 8> M;
3620 N->getMask(M);
Craig Topper94438ba2011-12-16 08:06:31 +00003621 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003622}
3623
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003624/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3625/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3626/// <2, 2, 3, 3>
Craig Topper94438ba2011-12-16 08:06:31 +00003627static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3628 bool HasAVX2) {
3629 unsigned NumElts = VT.getVectorNumElements();
3630
3631 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3632 "Unsupported vector type for unpckh");
3633
3634 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3635 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003636 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003637
Craig Topper94438ba2011-12-16 08:06:31 +00003638 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3639 // independently on 128-bit lanes.
3640 unsigned NumLanes = VT.getSizeInBits()/128;
3641 unsigned NumLaneElts = NumElts/NumLanes;
3642
3643 for (unsigned l = 0; l != NumLanes; ++l) {
3644 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3645 i != (l+1)*NumLaneElts; i += 2, ++j) {
3646 int BitI = Mask[i];
3647 int BitI1 = Mask[i+1];
3648 if (!isUndefOrEqual(BitI, j))
3649 return false;
3650 if (!isUndefOrEqual(BitI1, j))
3651 return false;
3652 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003653 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003654 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003655}
3656
Craig Topper94438ba2011-12-16 08:06:31 +00003657bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003658 SmallVector<int, 8> M;
3659 N->getMask(M);
Craig Topper94438ba2011-12-16 08:06:31 +00003660 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003661}
3662
Evan Cheng017dcc62006-04-21 01:05:10 +00003663/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3664/// specifies a shuffle of elements that is suitable for input to MOVSS,
3665/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003666static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003667 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003668 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003669
3670 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003671
Nate Begeman9008ca62009-04-27 18:41:29 +00003672 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003673 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003674
Nate Begeman9008ca62009-04-27 18:41:29 +00003675 for (int i = 1; i < NumElts; ++i)
3676 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003677 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003678
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003679 return true;
3680}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003681
Nate Begeman9008ca62009-04-27 18:41:29 +00003682bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3683 SmallVector<int, 8> M;
3684 N->getMask(M);
3685 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003686}
3687
Craig Topper70b883b2011-11-28 10:14:51 +00003688/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003689/// as permutations between 128-bit chunks or halves. As an example: this
3690/// shuffle bellow:
3691/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3692/// The first half comes from the second half of V1 and the second half from the
3693/// the second half of V2.
Craig Topper70b883b2011-11-28 10:14:51 +00003694static bool isVPERM2X128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3695 bool HasAVX) {
3696 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003697 return false;
3698
3699 // The shuffle result is divided into half A and half B. In total the two
3700 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3701 // B must come from C, D, E or F.
3702 int HalfSize = VT.getVectorNumElements()/2;
3703 bool MatchA = false, MatchB = false;
3704
3705 // Check if A comes from one of C, D, E, F.
3706 for (int Half = 0; Half < 4; ++Half) {
3707 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3708 MatchA = true;
3709 break;
3710 }
3711 }
3712
3713 // Check if B comes from one of C, D, E, F.
3714 for (int Half = 0; Half < 4; ++Half) {
3715 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3716 MatchB = true;
3717 break;
3718 }
3719 }
3720
3721 return MatchA && MatchB;
3722}
3723
Craig Topper70b883b2011-11-28 10:14:51 +00003724/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3725/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003726static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003727 EVT VT = SVOp->getValueType(0);
3728
3729 int HalfSize = VT.getVectorNumElements()/2;
3730
3731 int FstHalf = 0, SndHalf = 0;
3732 for (int i = 0; i < HalfSize; ++i) {
3733 if (SVOp->getMaskElt(i) > 0) {
3734 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3735 break;
3736 }
3737 }
3738 for (int i = HalfSize; i < HalfSize*2; ++i) {
3739 if (SVOp->getMaskElt(i) > 0) {
3740 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3741 break;
3742 }
3743 }
3744
3745 return (FstHalf | (SndHalf << 4));
3746}
3747
Craig Topper70b883b2011-11-28 10:14:51 +00003748/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003749/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3750/// Note that VPERMIL mask matching is different depending whether theunderlying
3751/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3752/// to the same elements of the low, but to the higher half of the source.
3753/// In VPERMILPD the two lanes could be shuffled independently of each other
3754/// with the same restriction that lanes can't be crossed.
Craig Topper70b883b2011-11-28 10:14:51 +00003755static bool isVPERMILPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3756 bool HasAVX) {
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003757 int NumElts = VT.getVectorNumElements();
3758 int NumLanes = VT.getSizeInBits()/128;
3759
Craig Topper70b883b2011-11-28 10:14:51 +00003760 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003761 return false;
3762
Craig Topper70b883b2011-11-28 10:14:51 +00003763 // Only match 256-bit with 32/64-bit types
3764 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003765 return false;
3766
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003767 int LaneSize = NumElts/NumLanes;
Craig Topper70b883b2011-11-28 10:14:51 +00003768 for (int l = 0; l != NumLanes; ++l) {
3769 int LaneStart = l*LaneSize;
3770 for (int i = 0; i != LaneSize; ++i) {
3771 if (!isUndefOrInRange(Mask[i+LaneStart], LaneStart, LaneStart+LaneSize))
3772 return false;
3773 if (NumElts == 4 || l == 0)
3774 continue;
3775 // VPERMILPS handling
3776 if (Mask[i] < 0)
3777 continue;
3778 if (!isUndefOrEqual(Mask[i+LaneStart], Mask[i]+LaneSize))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003779 return false;
3780 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003781 }
3782
3783 return true;
3784}
3785
Craig Topper70b883b2011-11-28 10:14:51 +00003786/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3787/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003788static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003789 EVT VT = SVOp->getValueType(0);
3790
3791 int NumElts = VT.getVectorNumElements();
3792 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003793 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003794
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003795 // Although the mask is equal for both lanes do it twice to get the cases
3796 // where a mask will match because the same mask element is undef on the
3797 // first half but valid on the second. This would get pathological cases
3798 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003799 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003800 unsigned Mask = 0;
Craig Topper70b883b2011-11-28 10:14:51 +00003801 for (int i = 0; i != NumElts; ++i) {
3802 int MaskElt = SVOp->getMaskElt(i);
3803 if (MaskElt < 0)
3804 continue;
3805 MaskElt %= LaneSize;
3806 unsigned Shamt = i;
3807 // VPERMILPSY, the mask of the first half must be equal to the second one
3808 if (NumElts == 8) Shamt %= LaneSize;
3809 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003810 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003811
3812 return Mask;
3813}
3814
Evan Cheng017dcc62006-04-21 01:05:10 +00003815/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3816/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003817/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003818static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003819 bool V2IsSplat = false, bool V2IsUndef = false) {
3820 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003821 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003822 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003823
Nate Begeman9008ca62009-04-27 18:41:29 +00003824 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003825 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003826
Nate Begeman9008ca62009-04-27 18:41:29 +00003827 for (int i = 1; i < NumOps; ++i)
3828 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3829 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3830 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003831 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003832
Evan Cheng39623da2006-04-20 08:58:49 +00003833 return true;
3834}
3835
Nate Begeman9008ca62009-04-27 18:41:29 +00003836static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003837 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003838 SmallVector<int, 8> M;
3839 N->getMask(M);
3840 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003841}
3842
Evan Chengd9539472006-04-14 21:59:03 +00003843/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3844/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003845/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3846bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3847 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003848 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003849 return false;
3850
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003851 // The second vector must be undef
3852 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3853 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003854
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003855 EVT VT = N->getValueType(0);
3856 unsigned NumElems = VT.getVectorNumElements();
3857
3858 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3859 (VT.getSizeInBits() == 256 && NumElems != 8))
3860 return false;
3861
3862 // "i+1" is the value the indexed mask element must have
3863 for (unsigned i = 0; i < NumElems; i += 2)
3864 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3865 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003866 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003867
3868 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003869}
3870
3871/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3872/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003873/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3874bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3875 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003876 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003877 return false;
3878
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003879 // The second vector must be undef
3880 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3881 return false;
3882
3883 EVT VT = N->getValueType(0);
3884 unsigned NumElems = VT.getVectorNumElements();
3885
3886 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3887 (VT.getSizeInBits() == 256 && NumElems != 8))
3888 return false;
3889
3890 // "i" is the value the indexed mask element must have
3891 for (unsigned i = 0; i < NumElems; i += 2)
3892 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3893 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003894 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003895
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003896 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003897}
3898
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003899/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3900/// specifies a shuffle of elements that is suitable for input to 256-bit
3901/// version of MOVDDUP.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003902static bool isMOVDDUPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3903 bool HasAVX) {
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003904 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003905
Craig Topperbeabc6c2011-12-05 06:56:46 +00003906 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003907 return false;
3908
3909 for (int i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003910 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003911 return false;
3912 for (int i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003913 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003914 return false;
3915 return true;
3916}
3917
Evan Cheng0b457f02008-09-25 20:50:48 +00003918/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003919/// specifies a shuffle of elements that is suitable for input to 128-bit
3920/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003921bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003922 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003923
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003924 if (VT.getSizeInBits() != 128)
3925 return false;
3926
3927 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003928 for (int i = 0; i < e; ++i)
3929 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003930 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003931 for (int i = 0; i < e; ++i)
3932 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003933 return false;
3934 return true;
3935}
3936
David Greenec38a03e2011-02-03 15:50:00 +00003937/// isVEXTRACTF128Index - Return true if the specified
3938/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3939/// suitable for input to VEXTRACTF128.
3940bool X86::isVEXTRACTF128Index(SDNode *N) {
3941 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3942 return false;
3943
3944 // The index should be aligned on a 128-bit boundary.
3945 uint64_t Index =
3946 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3947
3948 unsigned VL = N->getValueType(0).getVectorNumElements();
3949 unsigned VBits = N->getValueType(0).getSizeInBits();
3950 unsigned ElSize = VBits / VL;
3951 bool Result = (Index * ElSize) % 128 == 0;
3952
3953 return Result;
3954}
3955
David Greeneccacdc12011-02-04 16:08:29 +00003956/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3957/// operand specifies a subvector insert that is suitable for input to
3958/// VINSERTF128.
3959bool X86::isVINSERTF128Index(SDNode *N) {
3960 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3961 return false;
3962
3963 // The index should be aligned on a 128-bit boundary.
3964 uint64_t Index =
3965 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3966
3967 unsigned VL = N->getValueType(0).getVectorNumElements();
3968 unsigned VBits = N->getValueType(0).getSizeInBits();
3969 unsigned ElSize = VBits / VL;
3970 bool Result = (Index * ElSize) % 128 == 0;
3971
3972 return Result;
3973}
3974
Evan Cheng63d33002006-03-22 08:01:21 +00003975/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003976/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003977unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3979 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3980
Evan Chengb9df0ca2006-03-22 02:53:00 +00003981 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3982 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 for (int i = 0; i < NumOperands; ++i) {
3984 int Val = SVOp->getMaskElt(NumOperands-i-1);
3985 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003986 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003987 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003988 if (i != NumOperands - 1)
3989 Mask <<= Shift;
3990 }
Evan Cheng63d33002006-03-22 08:01:21 +00003991 return Mask;
3992}
3993
Evan Cheng506d3df2006-03-29 23:07:14 +00003994/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003995/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003996unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003997 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003998 unsigned Mask = 0;
3999 // 8 nodes, but we only care about the last 4.
4000 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004001 int Val = SVOp->getMaskElt(i);
4002 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004003 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004004 if (i != 4)
4005 Mask <<= 2;
4006 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004007 return Mask;
4008}
4009
4010/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004011/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004012unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004013 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004014 unsigned Mask = 0;
4015 // 8 nodes, but we only care about the first 4.
4016 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 int Val = SVOp->getMaskElt(i);
4018 if (Val >= 0)
4019 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004020 if (i != 0)
4021 Mask <<= 2;
4022 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004023 return Mask;
4024}
4025
Nate Begemana09008b2009-10-19 02:17:23 +00004026/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4027/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004028static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4029 EVT VT = SVOp->getValueType(0);
4030 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004031 int Val = 0;
4032
4033 unsigned i, e;
Craig Topperd93e4c32011-12-11 19:12:35 +00004034 for (i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004035 Val = SVOp->getMaskElt(i);
4036 if (Val >= 0)
4037 break;
4038 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004039 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004040 return (Val - i) * EltSize;
4041}
4042
David Greenec38a03e2011-02-03 15:50:00 +00004043/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4044/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4045/// instructions.
4046unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4047 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4048 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4049
4050 uint64_t Index =
4051 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4052
4053 EVT VecVT = N->getOperand(0).getValueType();
4054 EVT ElVT = VecVT.getVectorElementType();
4055
4056 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004057 return Index / NumElemsPerChunk;
4058}
4059
David Greeneccacdc12011-02-04 16:08:29 +00004060/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4061/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4062/// instructions.
4063unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4064 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4065 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4066
4067 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004068 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004069
4070 EVT VecVT = N->getValueType(0);
4071 EVT ElVT = VecVT.getVectorElementType();
4072
4073 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004074 return Index / NumElemsPerChunk;
4075}
4076
Evan Cheng37b73872009-07-30 08:33:02 +00004077/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4078/// constant +0.0.
4079bool X86::isZeroNode(SDValue Elt) {
4080 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004081 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004082 (isa<ConstantFPSDNode>(Elt) &&
4083 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4084}
4085
Nate Begeman9008ca62009-04-27 18:41:29 +00004086/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4087/// their permute mask.
4088static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4089 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004090 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004091 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004093
Nate Begeman5a5ca152009-04-29 05:20:52 +00004094 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 int idx = SVOp->getMaskElt(i);
4096 if (idx < 0)
4097 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004098 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004099 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004100 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004101 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004102 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4104 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004105}
4106
Evan Cheng533a0aa2006-04-19 20:35:22 +00004107/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4108/// match movhlps. The lower half elements should come from upper half of
4109/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004110/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004111static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004112 EVT VT = Op->getValueType(0);
4113 if (VT.getSizeInBits() != 128)
4114 return false;
4115 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004116 return false;
4117 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004118 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004119 return false;
4120 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004121 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004122 return false;
4123 return true;
4124}
4125
Evan Cheng5ced1d82006-04-06 23:23:56 +00004126/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004127/// is promoted to a vector. It also returns the LoadSDNode by reference if
4128/// required.
4129static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004130 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4131 return false;
4132 N = N->getOperand(0).getNode();
4133 if (!ISD::isNON_EXTLoad(N))
4134 return false;
4135 if (LD)
4136 *LD = cast<LoadSDNode>(N);
4137 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004138}
4139
Dan Gohman65fd6562011-11-03 21:49:52 +00004140// Test whether the given value is a vector value which will be legalized
4141// into a load.
4142static bool WillBeConstantPoolLoad(SDNode *N) {
4143 if (N->getOpcode() != ISD::BUILD_VECTOR)
4144 return false;
4145
4146 // Check for any non-constant elements.
4147 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4148 switch (N->getOperand(i).getNode()->getOpcode()) {
4149 case ISD::UNDEF:
4150 case ISD::ConstantFP:
4151 case ISD::Constant:
4152 break;
4153 default:
4154 return false;
4155 }
4156
4157 // Vectors of all-zeros and all-ones are materialized with special
4158 // instructions rather than being loaded.
4159 return !ISD::isBuildVectorAllZeros(N) &&
4160 !ISD::isBuildVectorAllOnes(N);
4161}
4162
Evan Cheng533a0aa2006-04-19 20:35:22 +00004163/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4164/// match movlp{s|d}. The lower half elements should come from lower half of
4165/// V1 (and in order), and the upper half elements should come from the upper
4166/// half of V2 (and in order). And since V1 will become the source of the
4167/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004168static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4169 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004170 EVT VT = Op->getValueType(0);
4171 if (VT.getSizeInBits() != 128)
4172 return false;
4173
Evan Cheng466685d2006-10-09 20:57:25 +00004174 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004175 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004176 // Is V2 is a vector load, don't do this transformation. We will try to use
4177 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004178 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004179 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004180
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004181 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004182
Evan Cheng533a0aa2006-04-19 20:35:22 +00004183 if (NumElems != 2 && NumElems != 4)
4184 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004185 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004186 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004187 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004188 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004190 return false;
4191 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004192}
4193
Evan Cheng39623da2006-04-20 08:58:49 +00004194/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4195/// all the same.
4196static bool isSplatVector(SDNode *N) {
4197 if (N->getOpcode() != ISD::BUILD_VECTOR)
4198 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004199
Dan Gohman475871a2008-07-27 21:46:04 +00004200 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004201 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4202 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004203 return false;
4204 return true;
4205}
4206
Evan Cheng213d2cf2007-05-17 18:45:50 +00004207/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004208/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004209/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004210static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004211 SDValue V1 = N->getOperand(0);
4212 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004213 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4214 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004215 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004216 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004217 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004218 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4219 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004220 if (Opc != ISD::BUILD_VECTOR ||
4221 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004222 return false;
4223 } else if (Idx >= 0) {
4224 unsigned Opc = V1.getOpcode();
4225 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4226 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004227 if (Opc != ISD::BUILD_VECTOR ||
4228 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004229 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004230 }
4231 }
4232 return true;
4233}
4234
4235/// getZeroVector - Returns a vector of specified type with all zero elements.
4236///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004237static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004238 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004239 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004240
Dale Johannesen0488fb62010-09-30 23:57:10 +00004241 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004242 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004243 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004244 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004245 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004246 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4247 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4248 } else { // SSE1
4249 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4250 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4251 }
4252 } else if (VT.getSizeInBits() == 256) { // AVX
4253 // 256-bit logic and arithmetic instructions in AVX are
4254 // all floating-point, no support for integer ops. Default
4255 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004257 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4258 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004259 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004260 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004261}
4262
Chris Lattner8a594482007-11-25 00:24:49 +00004263/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004264/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4265/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4266/// Then bitcast to their original type, ensuring they get CSE'd.
4267static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4268 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004269 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004270 assert((VT.is128BitVector() || VT.is256BitVector())
4271 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004272
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004274 SDValue Vec;
4275 if (VT.getSizeInBits() == 256) {
4276 if (HasAVX2) { // AVX2
4277 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4278 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4279 } else { // AVX
4280 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4281 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4282 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4283 Vec = Insert128BitVector(InsV, Vec,
4284 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4285 }
4286 } else {
4287 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004288 }
4289
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004290 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004291}
4292
Evan Cheng39623da2006-04-20 08:58:49 +00004293/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4294/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004295static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004296 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004297 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004298
Evan Cheng39623da2006-04-20 08:58:49 +00004299 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 SmallVector<int, 8> MaskVec;
4301 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004302
Nate Begeman5a5ca152009-04-29 05:20:52 +00004303 for (unsigned i = 0; i != NumElems; ++i) {
4304 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 MaskVec[i] = NumElems;
4306 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004307 }
Evan Cheng39623da2006-04-20 08:58:49 +00004308 }
Evan Cheng39623da2006-04-20 08:58:49 +00004309 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4311 SVOp->getOperand(1), &MaskVec[0]);
4312 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004313}
4314
Evan Cheng017dcc62006-04-21 01:05:10 +00004315/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4316/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004317static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 SDValue V2) {
4319 unsigned NumElems = VT.getVectorNumElements();
4320 SmallVector<int, 8> Mask;
4321 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004322 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 Mask.push_back(i);
4324 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004325}
4326
Nate Begeman9008ca62009-04-27 18:41:29 +00004327/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004328static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 SDValue V2) {
4330 unsigned NumElems = VT.getVectorNumElements();
4331 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004332 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 Mask.push_back(i);
4334 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004335 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004336 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004337}
4338
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004339/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004340static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 SDValue V2) {
4342 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004343 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004345 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004346 Mask.push_back(i + Half);
4347 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004348 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004350}
4351
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004352// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004353// a generic shuffle instruction because the target has no such instructions.
4354// Generate shuffles which repeat i16 and i8 several times until they can be
4355// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004356static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004357 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004359 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004360
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 while (NumElems > 4) {
4362 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004363 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004364 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004365 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 EltNo -= NumElems/2;
4367 }
4368 NumElems >>= 1;
4369 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004370 return V;
4371}
Eric Christopherfd179292009-08-27 18:07:15 +00004372
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004373/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4374static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4375 EVT VT = V.getValueType();
4376 DebugLoc dl = V.getDebugLoc();
4377 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4378 && "Vector size not supported");
4379
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004380 if (VT.getSizeInBits() == 128) {
4381 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004382 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004383 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4384 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004385 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004386 // To use VPERMILPS to splat scalars, the second half of indicies must
4387 // refer to the higher part, which is a duplication of the lower one,
4388 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004389 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4390 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004391
4392 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4393 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4394 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004395 }
4396
4397 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4398}
4399
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004400/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004401static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4402 EVT SrcVT = SV->getValueType(0);
4403 SDValue V1 = SV->getOperand(0);
4404 DebugLoc dl = SV->getDebugLoc();
4405
4406 int EltNo = SV->getSplatIndex();
4407 int NumElems = SrcVT.getVectorNumElements();
4408 unsigned Size = SrcVT.getSizeInBits();
4409
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004410 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4411 "Unknown how to promote splat for type");
4412
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004413 // Extract the 128-bit part containing the splat element and update
4414 // the splat element index when it refers to the higher register.
4415 if (Size == 256) {
4416 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4417 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4418 if (Idx > 0)
4419 EltNo -= NumElems/2;
4420 }
4421
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004422 // All i16 and i8 vector types can't be used directly by a generic shuffle
4423 // instruction because the target has no such instruction. Generate shuffles
4424 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004425 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004426 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004427 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004428 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004429
4430 // Recreate the 256-bit vector and place the same 128-bit vector
4431 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004432 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004433 if (Size == 256) {
4434 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4435 DAG.getConstant(0, MVT::i32), DAG, dl);
4436 V1 = Insert128BitVector(InsV, V1,
4437 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4438 }
4439
4440 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004441}
4442
Evan Chengba05f722006-04-21 23:03:30 +00004443/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004444/// vector of zero or undef vector. This produces a shuffle where the low
4445/// element of V2 is swizzled into the zero/undef vector, landing at element
4446/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004447static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004448 bool isZero, bool HasXMMInt,
4449 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004450 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004451 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004452 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 unsigned NumElems = VT.getVectorNumElements();
4454 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004455 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004456 // If this is the insertion idx, put the low elt of V2 here.
4457 MaskVec.push_back(i == Idx ? NumElems : i);
4458 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004459}
4460
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004461/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4462/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004463static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4464 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004465 if (Depth == 6)
4466 return SDValue(); // Limit search depth.
4467
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004468 SDValue V = SDValue(N, 0);
4469 EVT VT = V.getValueType();
4470 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004471
4472 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4473 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4474 Index = SV->getMaskElt(Index);
4475
4476 if (Index < 0)
4477 return DAG.getUNDEF(VT.getVectorElementType());
4478
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004479 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004480 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004481 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004482 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004483
4484 // Recurse into target specific vector shuffles to find scalars.
4485 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004486 int NumElems = VT.getVectorNumElements();
4487 SmallVector<unsigned, 16> ShuffleMask;
4488 SDValue ImmN;
4489
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004490 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004491 case X86ISD::SHUFPS:
4492 case X86ISD::SHUFPD:
4493 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004494 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4495 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004496 break;
Craig Topper34671b82011-12-06 08:21:25 +00004497 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004498 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004499 break;
Craig Topper34671b82011-12-06 08:21:25 +00004500 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004501 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004502 break;
4503 case X86ISD::MOVHLPS:
4504 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4505 break;
4506 case X86ISD::MOVLHPS:
4507 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4508 break;
4509 case X86ISD::PSHUFD:
4510 ImmN = N->getOperand(N->getNumOperands()-1);
4511 DecodePSHUFMask(NumElems,
4512 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4513 ShuffleMask);
4514 break;
4515 case X86ISD::PSHUFHW:
4516 ImmN = N->getOperand(N->getNumOperands()-1);
4517 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4518 ShuffleMask);
4519 break;
4520 case X86ISD::PSHUFLW:
4521 ImmN = N->getOperand(N->getNumOperands()-1);
4522 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4523 ShuffleMask);
4524 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004525 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004526 case X86ISD::MOVSD: {
4527 // The index 0 always comes from the first element of the second source,
4528 // this is why MOVSS and MOVSD are used in the first place. The other
4529 // elements come from the other positions of the first source vector.
4530 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004531 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4532 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004533 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004534 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004535 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004536 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004537 ShuffleMask);
4538 break;
Craig Topperec24e612011-11-30 07:47:51 +00004539 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004540 ImmN = N->getOperand(N->getNumOperands()-1);
4541 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4542 ShuffleMask);
4543 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004544 case X86ISD::MOVDDUP:
4545 case X86ISD::MOVLHPD:
4546 case X86ISD::MOVLPD:
4547 case X86ISD::MOVLPS:
4548 case X86ISD::MOVSHDUP:
4549 case X86ISD::MOVSLDUP:
4550 case X86ISD::PALIGN:
4551 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004552 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004553 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004554 return SDValue();
4555 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004556
4557 Index = ShuffleMask[Index];
4558 if (Index < 0)
4559 return DAG.getUNDEF(VT.getVectorElementType());
4560
4561 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4562 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4563 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004564 }
4565
4566 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004567 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004568 V = V.getOperand(0);
4569 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004570 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004571
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004572 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004573 return SDValue();
4574 }
4575
4576 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4577 return (Index == 0) ? V.getOperand(0)
4578 : DAG.getUNDEF(VT.getVectorElementType());
4579
4580 if (V.getOpcode() == ISD::BUILD_VECTOR)
4581 return V.getOperand(Index);
4582
4583 return SDValue();
4584}
4585
4586/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4587/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004588/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004589static
4590unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4591 bool ZerosFromLeft, SelectionDAG &DAG) {
4592 int i = 0;
4593
4594 while (i < NumElems) {
4595 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004596 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004597 if (!(Elt.getNode() &&
4598 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4599 break;
4600 ++i;
4601 }
4602
4603 return i;
4604}
4605
4606/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4607/// MaskE correspond consecutively to elements from one of the vector operands,
4608/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4609static
4610bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4611 int OpIdx, int NumElems, unsigned &OpNum) {
4612 bool SeenV1 = false;
4613 bool SeenV2 = false;
4614
4615 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4616 int Idx = SVOp->getMaskElt(i);
4617 // Ignore undef indicies
4618 if (Idx < 0)
4619 continue;
4620
4621 if (Idx < NumElems)
4622 SeenV1 = true;
4623 else
4624 SeenV2 = true;
4625
4626 // Only accept consecutive elements from the same vector
4627 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4628 return false;
4629 }
4630
4631 OpNum = SeenV1 ? 0 : 1;
4632 return true;
4633}
4634
4635/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4636/// logical left shift of a vector.
4637static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4638 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4639 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4640 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4641 false /* check zeros from right */, DAG);
4642 unsigned OpSrc;
4643
4644 if (!NumZeros)
4645 return false;
4646
4647 // Considering the elements in the mask that are not consecutive zeros,
4648 // check if they consecutively come from only one of the source vectors.
4649 //
4650 // V1 = {X, A, B, C} 0
4651 // \ \ \ /
4652 // vector_shuffle V1, V2 <1, 2, 3, X>
4653 //
4654 if (!isShuffleMaskConsecutive(SVOp,
4655 0, // Mask Start Index
4656 NumElems-NumZeros-1, // Mask End Index
4657 NumZeros, // Where to start looking in the src vector
4658 NumElems, // Number of elements in vector
4659 OpSrc)) // Which source operand ?
4660 return false;
4661
4662 isLeft = false;
4663 ShAmt = NumZeros;
4664 ShVal = SVOp->getOperand(OpSrc);
4665 return true;
4666}
4667
4668/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4669/// logical left shift of a vector.
4670static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4671 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4672 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4673 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4674 true /* check zeros from left */, DAG);
4675 unsigned OpSrc;
4676
4677 if (!NumZeros)
4678 return false;
4679
4680 // Considering the elements in the mask that are not consecutive zeros,
4681 // check if they consecutively come from only one of the source vectors.
4682 //
4683 // 0 { A, B, X, X } = V2
4684 // / \ / /
4685 // vector_shuffle V1, V2 <X, X, 4, 5>
4686 //
4687 if (!isShuffleMaskConsecutive(SVOp,
4688 NumZeros, // Mask Start Index
4689 NumElems-1, // Mask End Index
4690 0, // Where to start looking in the src vector
4691 NumElems, // Number of elements in vector
4692 OpSrc)) // Which source operand ?
4693 return false;
4694
4695 isLeft = true;
4696 ShAmt = NumZeros;
4697 ShVal = SVOp->getOperand(OpSrc);
4698 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004699}
4700
4701/// isVectorShift - Returns true if the shuffle can be implemented as a
4702/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004703static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004704 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004705 // Although the logic below support any bitwidth size, there are no
4706 // shift instructions which handle more than 128-bit vectors.
4707 if (SVOp->getValueType(0).getSizeInBits() > 128)
4708 return false;
4709
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004710 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4711 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4712 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004713
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004714 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004715}
4716
Evan Chengc78d3b42006-04-24 18:01:45 +00004717/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4718///
Dan Gohman475871a2008-07-27 21:46:04 +00004719static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004720 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004721 SelectionDAG &DAG,
4722 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004723 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004724 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004725
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004726 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004727 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004728 bool First = true;
4729 for (unsigned i = 0; i < 16; ++i) {
4730 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4731 if (ThisIsNonZero && First) {
4732 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004733 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004734 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004735 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004736 First = false;
4737 }
4738
4739 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004740 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004741 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4742 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004743 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004745 }
4746 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004747 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4748 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4749 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004750 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004752 } else
4753 ThisElt = LastElt;
4754
Gabor Greifba36cb52008-08-28 21:40:38 +00004755 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004756 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004757 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004758 }
4759 }
4760
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004761 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004762}
4763
Bill Wendlinga348c562007-03-22 18:42:45 +00004764/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004765///
Dan Gohman475871a2008-07-27 21:46:04 +00004766static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004767 unsigned NumNonZero, unsigned NumZero,
4768 SelectionDAG &DAG,
4769 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004770 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004771 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004772
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004773 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004774 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004775 bool First = true;
4776 for (unsigned i = 0; i < 8; ++i) {
4777 bool isNonZero = (NonZeros & (1 << i)) != 0;
4778 if (isNonZero) {
4779 if (First) {
4780 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004781 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004782 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004783 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004784 First = false;
4785 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004786 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004788 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004789 }
4790 }
4791
4792 return V;
4793}
4794
Evan Chengf26ffe92008-05-29 08:22:04 +00004795/// getVShift - Return a vector logical shift node.
4796///
Owen Andersone50ed302009-08-10 22:56:29 +00004797static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004798 unsigned NumBits, SelectionDAG &DAG,
4799 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004800 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004801 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004802 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004803 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4804 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004805 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004806 DAG.getConstant(NumBits,
4807 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004808}
4809
Dan Gohman475871a2008-07-27 21:46:04 +00004810SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004811X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004812 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004813
Evan Chengc3630942009-12-09 21:00:30 +00004814 // Check if the scalar load can be widened into a vector load. And if
4815 // the address is "base + cst" see if the cst can be "absorbed" into
4816 // the shuffle mask.
4817 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4818 SDValue Ptr = LD->getBasePtr();
4819 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4820 return SDValue();
4821 EVT PVT = LD->getValueType(0);
4822 if (PVT != MVT::i32 && PVT != MVT::f32)
4823 return SDValue();
4824
4825 int FI = -1;
4826 int64_t Offset = 0;
4827 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4828 FI = FINode->getIndex();
4829 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004830 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004831 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4832 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4833 Offset = Ptr.getConstantOperandVal(1);
4834 Ptr = Ptr.getOperand(0);
4835 } else {
4836 return SDValue();
4837 }
4838
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004839 // FIXME: 256-bit vector instructions don't require a strict alignment,
4840 // improve this code to support it better.
4841 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004842 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004843 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004844 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004845 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004846 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004847 // Can't change the alignment. FIXME: It's possible to compute
4848 // the exact stack offset and reference FI + adjust offset instead.
4849 // If someone *really* cares about this. That's the way to implement it.
4850 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004851 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004852 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004853 }
4854 }
4855
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004856 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004857 // Ptr + (Offset & ~15).
4858 if (Offset < 0)
4859 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004860 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004861 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004862 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004863 if (StartOffset)
4864 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4865 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4866
4867 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004868 int NumElems = VT.getVectorNumElements();
4869
4870 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4871 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4872 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004873 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004874 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004875
4876 // Canonicalize it to a v4i32 or v8i32 shuffle.
4877 SmallVector<int, 8> Mask;
4878 for (int i = 0; i < NumElems; ++i)
4879 Mask.push_back(EltNo);
4880
4881 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4882 return DAG.getNode(ISD::BITCAST, dl, NVT,
4883 DAG.getVectorShuffle(CanonVT, dl, V1,
4884 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004885 }
4886
4887 return SDValue();
4888}
4889
Michael J. Spencerec38de22010-10-10 22:04:20 +00004890/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4891/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004892/// load which has the same value as a build_vector whose operands are 'elts'.
4893///
4894/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004895///
Nate Begeman1449f292010-03-24 22:19:06 +00004896/// FIXME: we'd also like to handle the case where the last elements are zero
4897/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4898/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004899static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004900 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004901 EVT EltVT = VT.getVectorElementType();
4902 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004903
Nate Begemanfdea31a2010-03-24 20:49:50 +00004904 LoadSDNode *LDBase = NULL;
4905 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004906
Nate Begeman1449f292010-03-24 22:19:06 +00004907 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004908 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004909 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004910 for (unsigned i = 0; i < NumElems; ++i) {
4911 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004912
Nate Begemanfdea31a2010-03-24 20:49:50 +00004913 if (!Elt.getNode() ||
4914 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4915 return SDValue();
4916 if (!LDBase) {
4917 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4918 return SDValue();
4919 LDBase = cast<LoadSDNode>(Elt.getNode());
4920 LastLoadedElt = i;
4921 continue;
4922 }
4923 if (Elt.getOpcode() == ISD::UNDEF)
4924 continue;
4925
4926 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4927 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4928 return SDValue();
4929 LastLoadedElt = i;
4930 }
Nate Begeman1449f292010-03-24 22:19:06 +00004931
4932 // If we have found an entire vector of loads and undefs, then return a large
4933 // load of the entire vector width starting at the base pointer. If we found
4934 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004935 if (LastLoadedElt == NumElems - 1) {
4936 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004937 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004938 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004939 LDBase->isVolatile(), LDBase->isNonTemporal(),
4940 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004941 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004942 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004943 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004944 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004945 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4946 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004947 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4948 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004949 SDValue ResNode =
4950 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4951 LDBase->getPointerInfo(),
4952 LDBase->getAlignment(),
4953 false/*isVolatile*/, true/*ReadMem*/,
4954 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004955 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004956 }
4957 return SDValue();
4958}
4959
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004960/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4961/// a vbroadcast node. We support two patterns:
4962/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4963/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4964/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004965/// The scalar load node is returned when a pattern is found,
4966/// or SDValue() otherwise.
4967static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004968 EVT VT = Op.getValueType();
4969 SDValue V = Op;
4970
4971 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4972 V = V.getOperand(0);
4973
4974 //A suspected load to be broadcasted.
4975 SDValue Ld;
4976
4977 switch (V.getOpcode()) {
4978 default:
4979 // Unknown pattern found.
4980 return SDValue();
4981
4982 case ISD::BUILD_VECTOR: {
4983 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004984 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004985 return SDValue();
4986
4987 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004988
4989 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004990 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004991 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004992 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004993 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004994 }
4995
4996 case ISD::VECTOR_SHUFFLE: {
4997 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4998
4999 // Shuffles must have a splat mask where the first element is
5000 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005001 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005002 return SDValue();
5003
5004 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005005 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005006 return SDValue();
5007
5008 Ld = Sc.getOperand(0);
5009
5010 // The scalar_to_vector node and the suspected
5011 // load node must have exactly one user.
5012 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5013 return SDValue();
5014 break;
5015 }
5016 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005017
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005018 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005019 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005020 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005021
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005022 bool Is256 = VT.getSizeInBits() == 256;
5023 bool Is128 = VT.getSizeInBits() == 128;
5024 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5025
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005026 if (hasAVX2) {
5027 // VBroadcast to YMM
5028 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5029 ScalarSize == 32 || ScalarSize == 64 ))
5030 return Ld;
5031
5032 // VBroadcast to XMM
5033 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5034 ScalarSize == 16 || ScalarSize == 64 ))
5035 return Ld;
5036 }
5037
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005038 // VBroadcast to YMM
5039 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5040 return Ld;
5041
5042 // VBroadcast to XMM
5043 if (Is128 && (ScalarSize == 32))
5044 return Ld;
5045
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005046
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005047 // Unsupported broadcast.
5048 return SDValue();
5049}
5050
Evan Chengc3630942009-12-09 21:00:30 +00005051SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005052X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005053 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005054
David Greenef125a292011-02-08 19:04:41 +00005055 EVT VT = Op.getValueType();
5056 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005057 unsigned NumElems = Op.getNumOperands();
5058
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005059 // Vectors containing all zeros can be matched by pxor and xorps later
5060 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5061 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5062 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005063 if (Op.getValueType() == MVT::v4i32 ||
5064 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005065 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005067 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005068 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005069
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005070 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005071 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5072 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005073 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005074 if (Op.getValueType() == MVT::v4i32 ||
5075 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005076 return Op;
5077
Craig Topper745a86b2011-11-19 22:34:59 +00005078 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005079 }
5080
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005081 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005082 if (Subtarget->hasAVX() && LD.getNode())
5083 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5084
Owen Andersone50ed302009-08-10 22:56:29 +00005085 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005086
Evan Cheng0db9fe62006-04-25 20:13:52 +00005087 unsigned NumZero = 0;
5088 unsigned NumNonZero = 0;
5089 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005090 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005091 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005093 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005094 if (Elt.getOpcode() == ISD::UNDEF)
5095 continue;
5096 Values.insert(Elt);
5097 if (Elt.getOpcode() != ISD::Constant &&
5098 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005099 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005100 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005101 NumZero++;
5102 else {
5103 NonZeros |= (1 << i);
5104 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005105 }
5106 }
5107
Chris Lattner97a2a562010-08-26 05:24:29 +00005108 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5109 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005110 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005111
Chris Lattner67f453a2008-03-09 05:42:06 +00005112 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005113 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005114 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005115 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005116
Chris Lattner62098042008-03-09 01:05:04 +00005117 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5118 // the value are obviously zero, truncate the value to i32 and do the
5119 // insertion that way. Only do this if the value is non-constant or if the
5120 // value is a constant being inserted into element 0. It is cheaper to do
5121 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005123 (!IsAllConstants || Idx == 0)) {
5124 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005125 // Handle SSE only.
5126 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5127 EVT VecVT = MVT::v4i32;
5128 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005129
Chris Lattner62098042008-03-09 01:05:04 +00005130 // Truncate the value (which may itself be a constant) to i32, and
5131 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005132 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005133 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005134 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005135 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005136
Chris Lattner62098042008-03-09 01:05:04 +00005137 // Now we have our 32-bit value zero extended in the low element of
5138 // a vector. If Idx != 0, swizzle it into place.
5139 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005140 SmallVector<int, 4> Mask;
5141 Mask.push_back(Idx);
5142 for (unsigned i = 1; i != VecElts; ++i)
5143 Mask.push_back(i);
5144 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005145 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005146 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005147 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005148 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005149 }
5150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005151
Chris Lattner19f79692008-03-08 22:59:52 +00005152 // If we have a constant or non-constant insertion into the low element of
5153 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5154 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005155 // depending on what the source datatype is.
5156 if (Idx == 0) {
5157 if (NumZero == 0) {
5158 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005159 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5160 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005161 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5162 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005163 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005164 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005165 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5166 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Chad Rosier0660cfe2011-12-15 21:34:44 +00005167 unsigned NumBits = VT.getSizeInBits();
5168 assert((NumBits == 128 || NumBits == 256) &&
5169 "Expected an SSE or AVX value type!");
5170 EVT MiddleVT = NumBits == 128 ? MVT::v4i32 : MVT::v8i32;
Eli Friedman10415532009-06-06 06:05:10 +00005171 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5172 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005173 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005174 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005175 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005176 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005177
5178 // Is it a vector logical left shift?
5179 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005180 X86::isZeroNode(Op.getOperand(0)) &&
5181 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005182 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005183 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005184 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005185 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005186 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005187 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005188
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005189 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005190 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005191
Chris Lattner19f79692008-03-08 22:59:52 +00005192 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5193 // is a non-constant being inserted into an element other than the low one,
5194 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5195 // movd/movss) to move this into the low element, then shuffle it into
5196 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005197 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005198 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005199
Evan Cheng0db9fe62006-04-25 20:13:52 +00005200 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005201 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005202 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005203 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005204 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005205 MaskVec.push_back(i == Idx ? 0 : 1);
5206 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005207 }
5208 }
5209
Chris Lattner67f453a2008-03-09 05:42:06 +00005210 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005211 if (Values.size() == 1) {
5212 if (EVTBits == 32) {
5213 // Instead of a shuffle like this:
5214 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5215 // Check if it's possible to issue this instead.
5216 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5217 unsigned Idx = CountTrailingZeros_32(NonZeros);
5218 SDValue Item = Op.getOperand(Idx);
5219 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5220 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5221 }
Dan Gohman475871a2008-07-27 21:46:04 +00005222 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005224
Dan Gohmana3941172007-07-24 22:55:08 +00005225 // A vector full of immediates; various special cases are already
5226 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005227 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005228 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005229
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005230 // For AVX-length vectors, build the individual 128-bit pieces and use
5231 // shuffles to put them in place.
5232 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5233 SmallVector<SDValue, 32> V;
5234 for (unsigned i = 0; i < NumElems; ++i)
5235 V.push_back(Op.getOperand(i));
5236
5237 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5238
5239 // Build both the lower and upper subvector.
5240 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5241 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5242 NumElems/2);
5243
5244 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005245 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5246 DAG.getConstant(0, MVT::i32), DAG, dl);
5247 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005248 DAG, dl);
5249 }
5250
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005251 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005252 if (EVTBits == 64) {
5253 if (NumNonZero == 1) {
5254 // One half is zero or undef.
5255 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005256 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005257 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005258 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005259 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005260 }
Dan Gohman475871a2008-07-27 21:46:04 +00005261 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005262 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005263
5264 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005265 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005266 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005267 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005268 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269 }
5270
Bill Wendling826f36f2007-03-28 00:57:11 +00005271 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005272 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005273 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005274 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005275 }
5276
5277 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005278 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005279 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005280 if (NumElems == 4 && NumZero > 0) {
5281 for (unsigned i = 0; i < 4; ++i) {
5282 bool isZero = !(NonZeros & (1 << i));
5283 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005284 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005285 else
Dale Johannesenace16102009-02-03 19:33:06 +00005286 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287 }
5288
5289 for (unsigned i = 0; i < 2; ++i) {
5290 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5291 default: break;
5292 case 0:
5293 V[i] = V[i*2]; // Must be a zero vector.
5294 break;
5295 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005296 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005297 break;
5298 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005299 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300 break;
5301 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005302 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005303 break;
5304 }
5305 }
5306
Nate Begeman9008ca62009-04-27 18:41:29 +00005307 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005308 bool Reverse = (NonZeros & 0x3) == 2;
5309 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005310 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005311 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5312 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005313 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5314 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005315 }
5316
Nate Begemanfdea31a2010-03-24 20:49:50 +00005317 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5318 // Check for a build vector of consecutive loads.
5319 for (unsigned i = 0; i < NumElems; ++i)
5320 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005321
Nate Begemanfdea31a2010-03-24 20:49:50 +00005322 // Check for elements which are consecutive loads.
5323 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5324 if (LD.getNode())
5325 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005326
5327 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperc0d82852011-11-22 00:44:41 +00005328 if (getSubtarget()->hasSSE41orAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005329 SDValue Result;
5330 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5331 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5332 else
5333 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005334
Chris Lattner24faf612010-08-28 17:59:08 +00005335 for (unsigned i = 1; i < NumElems; ++i) {
5336 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5337 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005338 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005339 }
5340 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005341 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005342
Chris Lattner6e80e442010-08-28 17:15:43 +00005343 // Otherwise, expand into a number of unpckl*, start by extending each of
5344 // our (non-undef) elements to the full vector width with the element in the
5345 // bottom slot of the vector (which generates no code for SSE).
5346 for (unsigned i = 0; i < NumElems; ++i) {
5347 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5348 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5349 else
5350 V[i] = DAG.getUNDEF(VT);
5351 }
5352
5353 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005354 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5355 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5356 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005357 unsigned EltStride = NumElems >> 1;
5358 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005359 for (unsigned i = 0; i < EltStride; ++i) {
5360 // If V[i+EltStride] is undef and this is the first round of mixing,
5361 // then it is safe to just drop this shuffle: V[i] is already in the
5362 // right place, the one element (since it's the first round) being
5363 // inserted as undef can be dropped. This isn't safe for successive
5364 // rounds because they will permute elements within both vectors.
5365 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5366 EltStride == NumElems/2)
5367 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005368
Chris Lattner6e80e442010-08-28 17:15:43 +00005369 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005370 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005371 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005372 }
5373 return V[0];
5374 }
Dan Gohman475871a2008-07-27 21:46:04 +00005375 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005376}
5377
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005378// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5379// them in a MMX register. This is better than doing a stack convert.
5380static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005381 DebugLoc dl = Op.getDebugLoc();
5382 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005383
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005384 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5385 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5386 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005387 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005388 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5389 InVec = Op.getOperand(1);
5390 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5391 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005392 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005393 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5394 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5395 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005396 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005397 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5398 Mask[0] = 0; Mask[1] = 2;
5399 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5400 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005401 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005402}
5403
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005404// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5405// to create 256-bit vectors from two other 128-bit ones.
5406static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5407 DebugLoc dl = Op.getDebugLoc();
5408 EVT ResVT = Op.getValueType();
5409
5410 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5411
5412 SDValue V1 = Op.getOperand(0);
5413 SDValue V2 = Op.getOperand(1);
5414 unsigned NumElems = ResVT.getVectorNumElements();
5415
5416 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5417 DAG.getConstant(0, MVT::i32), DAG, dl);
5418 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5419 DAG, dl);
5420}
5421
5422SDValue
5423X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005424 EVT ResVT = Op.getValueType();
5425
5426 assert(Op.getNumOperands() == 2);
5427 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5428 "Unsupported CONCAT_VECTORS for value type");
5429
5430 // We support concatenate two MMX registers and place them in a MMX register.
5431 // This is better than doing a stack convert.
5432 if (ResVT.is128BitVector())
5433 return LowerMMXCONCAT_VECTORS(Op, DAG);
5434
5435 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5436 // from two other 128-bit ones.
5437 return LowerAVXCONCAT_VECTORS(Op, DAG);
5438}
5439
Nate Begemanb9a47b82009-02-23 08:49:38 +00005440// v8i16 shuffles - Prefer shuffles in the following order:
5441// 1. [all] pshuflw, pshufhw, optional move
5442// 2. [ssse3] 1 x pshufb
5443// 3. [ssse3] 2 x pshufb + 1 x por
5444// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005445SDValue
5446X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5447 SelectionDAG &DAG) const {
5448 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005449 SDValue V1 = SVOp->getOperand(0);
5450 SDValue V2 = SVOp->getOperand(1);
5451 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005452 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005453
Nate Begemanb9a47b82009-02-23 08:49:38 +00005454 // Determine if more than 1 of the words in each of the low and high quadwords
5455 // of the result come from the same quadword of one of the two inputs. Undef
5456 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005457 unsigned LoQuad[] = { 0, 0, 0, 0 };
5458 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005459 BitVector InputQuads(4);
5460 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005461 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005462 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005463 MaskVals.push_back(EltIdx);
5464 if (EltIdx < 0) {
5465 ++Quad[0];
5466 ++Quad[1];
5467 ++Quad[2];
5468 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005469 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005470 }
5471 ++Quad[EltIdx / 4];
5472 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005473 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005474
Nate Begemanb9a47b82009-02-23 08:49:38 +00005475 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005476 unsigned MaxQuad = 1;
5477 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005478 if (LoQuad[i] > MaxQuad) {
5479 BestLoQuad = i;
5480 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005481 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005482 }
5483
Nate Begemanb9a47b82009-02-23 08:49:38 +00005484 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005485 MaxQuad = 1;
5486 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005487 if (HiQuad[i] > MaxQuad) {
5488 BestHiQuad = i;
5489 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005490 }
5491 }
5492
Nate Begemanb9a47b82009-02-23 08:49:38 +00005493 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005494 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005495 // single pshufb instruction is necessary. If There are more than 2 input
5496 // quads, disable the next transformation since it does not help SSSE3.
5497 bool V1Used = InputQuads[0] || InputQuads[1];
5498 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperc0d82852011-11-22 00:44:41 +00005499 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005500 if (InputQuads.count() == 2 && V1Used && V2Used) {
5501 BestLoQuad = InputQuads.find_first();
5502 BestHiQuad = InputQuads.find_next(BestLoQuad);
5503 }
5504 if (InputQuads.count() > 2) {
5505 BestLoQuad = -1;
5506 BestHiQuad = -1;
5507 }
5508 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005509
Nate Begemanb9a47b82009-02-23 08:49:38 +00005510 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5511 // the shuffle mask. If a quad is scored as -1, that means that it contains
5512 // words from all 4 input quadwords.
5513 SDValue NewV;
5514 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005515 SmallVector<int, 8> MaskV;
5516 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5517 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005518 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005519 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5520 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5521 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005522
Nate Begemanb9a47b82009-02-23 08:49:38 +00005523 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5524 // source words for the shuffle, to aid later transformations.
5525 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005526 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005527 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005528 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005529 if (idx != (int)i)
5530 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005531 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005532 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005533 AllWordsInNewV = false;
5534 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005535 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005536
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5538 if (AllWordsInNewV) {
5539 for (int i = 0; i != 8; ++i) {
5540 int idx = MaskVals[i];
5541 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005542 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005543 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005544 if ((idx != i) && idx < 4)
5545 pshufhw = false;
5546 if ((idx != i) && idx > 3)
5547 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005548 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 V1 = NewV;
5550 V2Used = false;
5551 BestLoQuad = 0;
5552 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005553 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005554
Nate Begemanb9a47b82009-02-23 08:49:38 +00005555 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5556 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005557 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005558 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5559 unsigned TargetMask = 0;
5560 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005562 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5563 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5564 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005565 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005566 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005567 }
Eric Christopherfd179292009-08-27 18:07:15 +00005568
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 // If we have SSSE3, and all words of the result are from 1 input vector,
5570 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5571 // is present, fall back to case 4.
Craig Topperc0d82852011-11-22 00:44:41 +00005572 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005573 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005574
Nate Begemanb9a47b82009-02-23 08:49:38 +00005575 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005576 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005577 // mask, and elements that come from V1 in the V2 mask, so that the two
5578 // results can be OR'd together.
5579 bool TwoInputs = V1Used && V2Used;
5580 for (unsigned i = 0; i != 8; ++i) {
5581 int EltIdx = MaskVals[i] * 2;
5582 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005583 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5584 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585 continue;
5586 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005587 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5588 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005589 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005590 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005591 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005592 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005593 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005594 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005595 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005596
Nate Begemanb9a47b82009-02-23 08:49:38 +00005597 // Calculate the shuffle mask for the second input, shuffle it, and
5598 // OR it with the first shuffled input.
5599 pshufbMask.clear();
5600 for (unsigned i = 0; i != 8; ++i) {
5601 int EltIdx = MaskVals[i] * 2;
5602 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005603 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5604 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 continue;
5606 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005607 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5608 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005609 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005610 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005611 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005612 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 MVT::v16i8, &pshufbMask[0], 16));
5614 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005615 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 }
5617
5618 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5619 // and update MaskVals with new element order.
5620 BitVector InOrder(8);
5621 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005622 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 for (int i = 0; i != 4; ++i) {
5624 int idx = MaskVals[i];
5625 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005626 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 InOrder.set(i);
5628 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005629 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 InOrder.set(i);
5631 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005632 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005633 }
5634 }
5635 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005636 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005638 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005639
Craig Topperc0d82852011-11-22 00:44:41 +00005640 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005641 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5642 NewV.getOperand(0),
5643 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5644 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 }
Eric Christopherfd179292009-08-27 18:07:15 +00005646
Nate Begemanb9a47b82009-02-23 08:49:38 +00005647 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5648 // and update MaskVals with the new element order.
5649 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005650 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005652 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005653 for (unsigned i = 4; i != 8; ++i) {
5654 int idx = MaskVals[i];
5655 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005656 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 InOrder.set(i);
5658 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005659 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 InOrder.set(i);
5661 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005662 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005663 }
5664 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005665 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005666 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005667
Craig Topperc0d82852011-11-22 00:44:41 +00005668 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005669 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5670 NewV.getOperand(0),
5671 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5672 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 }
Eric Christopherfd179292009-08-27 18:07:15 +00005674
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 // In case BestHi & BestLo were both -1, which means each quadword has a word
5676 // from each of the four input quadwords, calculate the InOrder bitvector now
5677 // before falling through to the insert/extract cleanup.
5678 if (BestLoQuad == -1 && BestHiQuad == -1) {
5679 NewV = V1;
5680 for (int i = 0; i != 8; ++i)
5681 if (MaskVals[i] < 0 || MaskVals[i] == i)
5682 InOrder.set(i);
5683 }
Eric Christopherfd179292009-08-27 18:07:15 +00005684
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 // The other elements are put in the right place using pextrw and pinsrw.
5686 for (unsigned i = 0; i != 8; ++i) {
5687 if (InOrder[i])
5688 continue;
5689 int EltIdx = MaskVals[i];
5690 if (EltIdx < 0)
5691 continue;
5692 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005694 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005695 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005698 DAG.getIntPtrConstant(i));
5699 }
5700 return NewV;
5701}
5702
5703// v16i8 shuffles - Prefer shuffles in the following order:
5704// 1. [ssse3] 1 x pshufb
5705// 2. [ssse3] 2 x pshufb + 1 x por
5706// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5707static
Nate Begeman9008ca62009-04-27 18:41:29 +00005708SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005709 SelectionDAG &DAG,
5710 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005711 SDValue V1 = SVOp->getOperand(0);
5712 SDValue V2 = SVOp->getOperand(1);
5713 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005715 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005716
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005718 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005719 // present, fall back to case 3.
5720 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5721 bool V1Only = true;
5722 bool V2Only = true;
5723 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005724 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005725 if (EltIdx < 0)
5726 continue;
5727 if (EltIdx < 16)
5728 V2Only = false;
5729 else
5730 V1Only = false;
5731 }
Eric Christopherfd179292009-08-27 18:07:15 +00005732
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperc0d82852011-11-22 00:44:41 +00005734 if (TLI.getSubtarget()->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005736
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005738 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 //
5740 // Otherwise, we have elements from both input vectors, and must zero out
5741 // elements that come from V2 in the first mask, and V1 in the second mask
5742 // so that we can OR them together.
5743 bool TwoInputs = !(V1Only || V2Only);
5744 for (unsigned i = 0; i != 16; ++i) {
5745 int EltIdx = MaskVals[i];
5746 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005747 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005748 continue;
5749 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005750 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005751 }
5752 // If all the elements are from V2, assign it to V1 and return after
5753 // building the first pshufb.
5754 if (V2Only)
5755 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005756 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005757 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005758 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 if (!TwoInputs)
5760 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005761
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 // Calculate the shuffle mask for the second input, shuffle it, and
5763 // OR it with the first shuffled input.
5764 pshufbMask.clear();
5765 for (unsigned i = 0; i != 16; ++i) {
5766 int EltIdx = MaskVals[i];
5767 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 continue;
5770 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005772 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005773 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005774 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005775 MVT::v16i8, &pshufbMask[0], 16));
5776 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005777 }
Eric Christopherfd179292009-08-27 18:07:15 +00005778
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779 // No SSSE3 - Calculate in place words and then fix all out of place words
5780 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5781 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005782 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5783 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 SDValue NewV = V2Only ? V2 : V1;
5785 for (int i = 0; i != 8; ++i) {
5786 int Elt0 = MaskVals[i*2];
5787 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005788
Nate Begemanb9a47b82009-02-23 08:49:38 +00005789 // This word of the result is all undef, skip it.
5790 if (Elt0 < 0 && Elt1 < 0)
5791 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005792
Nate Begemanb9a47b82009-02-23 08:49:38 +00005793 // This word of the result is already in the correct place, skip it.
5794 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5795 continue;
5796 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5797 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005798
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5800 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5801 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005802
5803 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5804 // using a single extract together, load it and store it.
5805 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005806 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005807 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005809 DAG.getIntPtrConstant(i));
5810 continue;
5811 }
5812
Nate Begemanb9a47b82009-02-23 08:49:38 +00005813 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005814 // source byte is not also odd, shift the extracted word left 8 bits
5815 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005816 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005818 DAG.getIntPtrConstant(Elt1 / 2));
5819 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005820 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005821 DAG.getConstant(8,
5822 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005823 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5825 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005826 }
5827 // If Elt0 is defined, extract it from the appropriate source. If the
5828 // source byte is not also even, shift the extracted word right 8 bits. If
5829 // Elt1 was also defined, OR the extracted values together before
5830 // inserting them in the result.
5831 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005832 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005833 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5834 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005836 DAG.getConstant(8,
5837 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005838 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005839 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5840 DAG.getConstant(0x00FF, MVT::i16));
5841 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005842 : InsElt0;
5843 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005844 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005845 DAG.getIntPtrConstant(i));
5846 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005847 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005848}
5849
Evan Cheng7a831ce2007-12-15 03:00:47 +00005850/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005851/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005852/// done when every pair / quad of shuffle mask elements point to elements in
5853/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005854/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005855static
Nate Begeman9008ca62009-04-27 18:41:29 +00005856SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005857 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005858 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005859 SDValue V1 = SVOp->getOperand(0);
5860 SDValue V2 = SVOp->getOperand(1);
5861 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005862 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005863 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005864 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005865 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 case MVT::v4f32: NewVT = MVT::v2f64; break;
5867 case MVT::v4i32: NewVT = MVT::v2i64; break;
5868 case MVT::v8i16: NewVT = MVT::v4i32; break;
5869 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005870 }
5871
Nate Begeman9008ca62009-04-27 18:41:29 +00005872 int Scale = NumElems / NewWidth;
5873 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005874 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005875 int StartIdx = -1;
5876 for (int j = 0; j < Scale; ++j) {
5877 int EltIdx = SVOp->getMaskElt(i+j);
5878 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005879 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005880 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005881 StartIdx = EltIdx - (EltIdx % Scale);
5882 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005883 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005884 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005885 if (StartIdx == -1)
5886 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005887 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005888 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005889 }
5890
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005891 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5892 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005893 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005894}
5895
Evan Chengd880b972008-05-09 21:53:03 +00005896/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005897///
Owen Andersone50ed302009-08-10 22:56:29 +00005898static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005899 SDValue SrcOp, SelectionDAG &DAG,
5900 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005901 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005902 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005903 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005904 LD = dyn_cast<LoadSDNode>(SrcOp);
5905 if (!LD) {
5906 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5907 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005908 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005909 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005910 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005911 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005912 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005913 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005914 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005915 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005916 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5917 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5918 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005919 SrcOp.getOperand(0)
5920 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005921 }
5922 }
5923 }
5924
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005925 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005926 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005927 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005928 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005929}
5930
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005931/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5932/// shuffle node referes to only one lane in the sources.
5933static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5934 EVT VT = SVOp->getValueType(0);
5935 int NumElems = VT.getVectorNumElements();
5936 int HalfSize = NumElems/2;
5937 SmallVector<int, 16> M;
5938 SVOp->getMask(M);
5939 bool MatchA = false, MatchB = false;
5940
5941 for (int l = 0; l < NumElems*2; l += HalfSize) {
5942 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5943 MatchA = true;
5944 break;
5945 }
5946 }
5947
5948 for (int l = 0; l < NumElems*2; l += HalfSize) {
5949 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5950 MatchB = true;
5951 break;
5952 }
5953 }
5954
5955 return MatchA && MatchB;
5956}
5957
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005958/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5959/// which could not be matched by any known target speficic shuffle
5960static SDValue
5961LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005962 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5963 // If each half of a vector shuffle node referes to only one lane in the
5964 // source vectors, extract each used 128-bit lane and shuffle them using
5965 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5966 // the work to the legalizer.
5967 DebugLoc dl = SVOp->getDebugLoc();
5968 EVT VT = SVOp->getValueType(0);
5969 int NumElems = VT.getVectorNumElements();
5970 int HalfSize = NumElems/2;
5971
5972 // Extract the reference for each half
5973 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5974 int FstVecOpNum = 0, SndVecOpNum = 0;
5975 for (int i = 0; i < HalfSize; ++i) {
5976 int Elt = SVOp->getMaskElt(i);
5977 if (SVOp->getMaskElt(i) < 0)
5978 continue;
5979 FstVecOpNum = Elt/NumElems;
5980 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5981 break;
5982 }
5983 for (int i = HalfSize; i < NumElems; ++i) {
5984 int Elt = SVOp->getMaskElt(i);
5985 if (SVOp->getMaskElt(i) < 0)
5986 continue;
5987 SndVecOpNum = Elt/NumElems;
5988 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5989 break;
5990 }
5991
5992 // Extract the subvectors
5993 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
5994 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
5995 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
5996 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
5997
5998 // Generate 128-bit shuffles
5999 SmallVector<int, 16> MaskV1, MaskV2;
6000 for (int i = 0; i < HalfSize; ++i) {
6001 int Elt = SVOp->getMaskElt(i);
6002 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6003 }
6004 for (int i = HalfSize; i < NumElems; ++i) {
6005 int Elt = SVOp->getMaskElt(i);
6006 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6007 }
6008
6009 EVT NVT = V1.getValueType();
6010 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6011 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6012
6013 // Concatenate the result back
6014 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6015 DAG.getConstant(0, MVT::i32), DAG, dl);
6016 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6017 DAG, dl);
6018 }
6019
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006020 return SDValue();
6021}
6022
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006023/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6024/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006025static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006026LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006027 SDValue V1 = SVOp->getOperand(0);
6028 SDValue V2 = SVOp->getOperand(1);
6029 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006030 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006031
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006032 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6033
Evan Chengace3c172008-07-22 21:13:36 +00006034 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006035 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006036 SmallVector<int, 8> Mask1(4U, -1);
6037 SmallVector<int, 8> PermMask;
6038 SVOp->getMask(PermMask);
6039
Evan Chengace3c172008-07-22 21:13:36 +00006040 unsigned NumHi = 0;
6041 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006042 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006043 int Idx = PermMask[i];
6044 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006045 Locs[i] = std::make_pair(-1, -1);
6046 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006047 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6048 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006049 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006050 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006051 NumLo++;
6052 } else {
6053 Locs[i] = std::make_pair(1, NumHi);
6054 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006055 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006056 NumHi++;
6057 }
6058 }
6059 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006060
Evan Chengace3c172008-07-22 21:13:36 +00006061 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006062 // If no more than two elements come from either vector. This can be
6063 // implemented with two shuffles. First shuffle gather the elements.
6064 // The second shuffle, which takes the first shuffle as both of its
6065 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006066 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006067
Nate Begeman9008ca62009-04-27 18:41:29 +00006068 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006069
Evan Chengace3c172008-07-22 21:13:36 +00006070 for (unsigned i = 0; i != 4; ++i) {
6071 if (Locs[i].first == -1)
6072 continue;
6073 else {
6074 unsigned Idx = (i < 2) ? 0 : 4;
6075 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006076 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006077 }
6078 }
6079
Nate Begeman9008ca62009-04-27 18:41:29 +00006080 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006081 } else if (NumLo == 3 || NumHi == 3) {
6082 // Otherwise, we must have three elements from one vector, call it X, and
6083 // one element from the other, call it Y. First, use a shufps to build an
6084 // intermediate vector with the one element from Y and the element from X
6085 // that will be in the same half in the final destination (the indexes don't
6086 // matter). Then, use a shufps to build the final vector, taking the half
6087 // containing the element from Y from the intermediate, and the other half
6088 // from X.
6089 if (NumHi == 3) {
6090 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006091 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006092 std::swap(V1, V2);
6093 }
6094
6095 // Find the element from V2.
6096 unsigned HiIndex;
6097 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006098 int Val = PermMask[HiIndex];
6099 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006100 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006101 if (Val >= 4)
6102 break;
6103 }
6104
Nate Begeman9008ca62009-04-27 18:41:29 +00006105 Mask1[0] = PermMask[HiIndex];
6106 Mask1[1] = -1;
6107 Mask1[2] = PermMask[HiIndex^1];
6108 Mask1[3] = -1;
6109 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006110
6111 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006112 Mask1[0] = PermMask[0];
6113 Mask1[1] = PermMask[1];
6114 Mask1[2] = HiIndex & 1 ? 6 : 4;
6115 Mask1[3] = HiIndex & 1 ? 4 : 6;
6116 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006117 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006118 Mask1[0] = HiIndex & 1 ? 2 : 0;
6119 Mask1[1] = HiIndex & 1 ? 0 : 2;
6120 Mask1[2] = PermMask[2];
6121 Mask1[3] = PermMask[3];
6122 if (Mask1[2] >= 0)
6123 Mask1[2] += 4;
6124 if (Mask1[3] >= 0)
6125 Mask1[3] += 4;
6126 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006127 }
Evan Chengace3c172008-07-22 21:13:36 +00006128 }
6129
6130 // Break it into (shuffle shuffle_hi, shuffle_lo).
6131 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006132 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006133 SmallVector<int,8> LoMask(4U, -1);
6134 SmallVector<int,8> HiMask(4U, -1);
6135
6136 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006137 unsigned MaskIdx = 0;
6138 unsigned LoIdx = 0;
6139 unsigned HiIdx = 2;
6140 for (unsigned i = 0; i != 4; ++i) {
6141 if (i == 2) {
6142 MaskPtr = &HiMask;
6143 MaskIdx = 1;
6144 LoIdx = 0;
6145 HiIdx = 2;
6146 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006147 int Idx = PermMask[i];
6148 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006149 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006150 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006151 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006152 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006153 LoIdx++;
6154 } else {
6155 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006156 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006157 HiIdx++;
6158 }
6159 }
6160
Nate Begeman9008ca62009-04-27 18:41:29 +00006161 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6162 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6163 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006164 for (unsigned i = 0; i != 4; ++i) {
6165 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006166 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006167 } else {
6168 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006169 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006170 }
6171 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006172 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006173}
6174
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006175static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006176 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006177 V = V.getOperand(0);
6178 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6179 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006180 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6181 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6182 // BUILD_VECTOR (load), undef
6183 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006184 if (MayFoldLoad(V))
6185 return true;
6186 return false;
6187}
6188
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006189// FIXME: the version above should always be used. Since there's
6190// a bug where several vector shuffles can't be folded because the
6191// DAG is not updated during lowering and a node claims to have two
6192// uses while it only has one, use this version, and let isel match
6193// another instruction if the load really happens to have more than
6194// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006195// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006196static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006197 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006198 V = V.getOperand(0);
6199 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6200 V = V.getOperand(0);
6201 if (ISD::isNormalLoad(V.getNode()))
6202 return true;
6203 return false;
6204}
6205
6206/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6207/// a vector extract, and if both can be later optimized into a single load.
6208/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6209/// here because otherwise a target specific shuffle node is going to be
6210/// emitted for this shuffle, and the optimization not done.
6211/// FIXME: This is probably not the best approach, but fix the problem
6212/// until the right path is decided.
6213static
6214bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6215 const TargetLowering &TLI) {
6216 EVT VT = V.getValueType();
6217 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6218
6219 // Be sure that the vector shuffle is present in a pattern like this:
6220 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6221 if (!V.hasOneUse())
6222 return false;
6223
6224 SDNode *N = *V.getNode()->use_begin();
6225 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6226 return false;
6227
6228 SDValue EltNo = N->getOperand(1);
6229 if (!isa<ConstantSDNode>(EltNo))
6230 return false;
6231
6232 // If the bit convert changed the number of elements, it is unsafe
6233 // to examine the mask.
6234 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006235 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006236 EVT SrcVT = V.getOperand(0).getValueType();
6237 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6238 return false;
6239 V = V.getOperand(0);
6240 HasShuffleIntoBitcast = true;
6241 }
6242
6243 // Select the input vector, guarding against out of range extract vector.
6244 unsigned NumElems = VT.getVectorNumElements();
6245 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6246 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6247 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6248
6249 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006250 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006251 V = V.getOperand(0);
6252
6253 if (ISD::isNormalLoad(V.getNode())) {
6254 // Is the original load suitable?
6255 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6256
6257 // FIXME: avoid the multi-use bug that is preventing lots of
6258 // of foldings to be detected, this is still wrong of course, but
6259 // give the temporary desired behavior, and if it happens that
6260 // the load has real more uses, during isel it will not fold, and
6261 // will generate poor code.
6262 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6263 return false;
6264
6265 if (!HasShuffleIntoBitcast)
6266 return true;
6267
6268 // If there's a bitcast before the shuffle, check if the load type and
6269 // alignment is valid.
6270 unsigned Align = LN0->getAlignment();
6271 unsigned NewAlign =
6272 TLI.getTargetData()->getABITypeAlignment(
6273 VT.getTypeForEVT(*DAG.getContext()));
6274
6275 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6276 return false;
6277 }
6278
6279 return true;
6280}
6281
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006282static
Evan Cheng835580f2010-10-07 20:50:20 +00006283SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6284 EVT VT = Op.getValueType();
6285
6286 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006287 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6288 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006289 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6290 V1, DAG));
6291}
6292
6293static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006294SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006295 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006296 SDValue V1 = Op.getOperand(0);
6297 SDValue V2 = Op.getOperand(1);
6298 EVT VT = Op.getValueType();
6299
6300 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6301
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006302 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006303 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6304
Evan Cheng0899f5c2011-08-31 02:05:24 +00006305 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6306 return DAG.getNode(ISD::BITCAST, dl, VT,
6307 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6308 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6309 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006310}
6311
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006312static
6313SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6314 SDValue V1 = Op.getOperand(0);
6315 SDValue V2 = Op.getOperand(1);
6316 EVT VT = Op.getValueType();
6317
6318 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6319 "unsupported shuffle type");
6320
6321 if (V2.getOpcode() == ISD::UNDEF)
6322 V2 = V1;
6323
6324 // v4i32 or v4f32
6325 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6326}
6327
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006328static inline unsigned getSHUFPOpcode(EVT VT) {
6329 switch(VT.getSimpleVT().SimpleTy) {
6330 case MVT::v8i32: // Use fp unit for int unpack.
6331 case MVT::v8f32:
6332 case MVT::v4i32: // Use fp unit for int unpack.
6333 case MVT::v4f32: return X86ISD::SHUFPS;
6334 case MVT::v4i64: // Use fp unit for int unpack.
6335 case MVT::v4f64:
6336 case MVT::v2i64: // Use fp unit for int unpack.
6337 case MVT::v2f64: return X86ISD::SHUFPD;
6338 default:
6339 llvm_unreachable("Unknown type for shufp*");
6340 }
6341 return 0;
6342}
6343
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006344static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006345SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006346 SDValue V1 = Op.getOperand(0);
6347 SDValue V2 = Op.getOperand(1);
6348 EVT VT = Op.getValueType();
6349 unsigned NumElems = VT.getVectorNumElements();
6350
6351 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6352 // operand of these instructions is only memory, so check if there's a
6353 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6354 // same masks.
6355 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006356
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006357 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006358 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006359 CanFoldLoad = true;
6360
6361 // When V1 is a load, it can be folded later into a store in isel, example:
6362 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6363 // turns into:
6364 // (MOVLPSmr addr:$src1, VR128:$src2)
6365 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006366 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006367 CanFoldLoad = true;
6368
Dan Gohman65fd6562011-11-03 21:49:52 +00006369 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006370 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006371 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006372 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6373
6374 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006375 // If we don't care about the second element, procede to use movss.
6376 if (SVOp->getMaskElt(1) != -1)
6377 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006378 }
6379
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006380 // movl and movlp will both match v2i64, but v2i64 is never matched by
6381 // movl earlier because we make it strict to avoid messing with the movlp load
6382 // folding logic (see the code above getMOVLP call). Match it here then,
6383 // this is horrible, but will stay like this until we move all shuffle
6384 // matching to x86 specific nodes. Note that for the 1st condition all
6385 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006386 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006387 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6388 // as to remove this logic from here, as much as possible
6389 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006390 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006391 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006392 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006393
6394 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6395
6396 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006397 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006398 X86::getShuffleSHUFImmediate(SVOp), DAG);
6399}
6400
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006401static
6402SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006403 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006404 const X86Subtarget *Subtarget) {
6405 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6406 EVT VT = Op.getValueType();
6407 DebugLoc dl = Op.getDebugLoc();
6408 SDValue V1 = Op.getOperand(0);
6409 SDValue V2 = Op.getOperand(1);
6410
6411 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006412 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006413
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006414 // Handle splat operations
6415 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006416 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006417 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006418 // Special case, this is the only place now where it's allowed to return
6419 // a vector_shuffle operation without using a target specific node, because
6420 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6421 // this be moved to DAGCombine instead?
6422 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006423 return Op;
6424
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006425 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006426 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006427 if (Subtarget->hasAVX() && LD.getNode())
6428 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006429
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006430 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006431 if ((Size == 128 && NumElem <= 4) ||
6432 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006433 return SDValue();
6434
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006435 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006436 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006437 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006438
6439 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6440 // do it!
6441 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6442 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6443 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006444 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006445 } else if ((VT == MVT::v4i32 ||
6446 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006447 // FIXME: Figure out a cleaner way to do this.
6448 // Try to make use of movq to zero out the top part.
6449 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6450 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6451 if (NewOp.getNode()) {
6452 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6453 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6454 DAG, Subtarget, dl);
6455 }
6456 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6457 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6458 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6459 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6460 DAG, Subtarget, dl);
6461 }
6462 }
6463 return SDValue();
6464}
6465
Dan Gohman475871a2008-07-27 21:46:04 +00006466SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006467X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006468 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006469 SDValue V1 = Op.getOperand(0);
6470 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006471 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006472 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006473 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006474 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006475 bool V1IsSplat = false;
6476 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006477 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006478 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006479 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006480 MachineFunction &MF = DAG.getMachineFunction();
6481 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006482
Craig Topper3426a3e2011-11-14 06:46:21 +00006483 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006484
Craig Topper38034c52011-11-26 22:55:48 +00006485 assert(V1.getOpcode() != ISD::UNDEF && "Op 1 of shuffle should not be undef");
6486
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006487 // Vector shuffle lowering takes 3 steps:
6488 //
6489 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6490 // narrowing and commutation of operands should be handled.
6491 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6492 // shuffle nodes.
6493 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6494 // so the shuffle can be broken into other shuffles and the legalizer can
6495 // try the lowering again.
6496 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006497 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006498 // be matched during isel, all of them must be converted to a target specific
6499 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006500
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006501 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6502 // narrowing and commutation of operands should be handled. The actual code
6503 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006504 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006505 if (NewOp.getNode())
6506 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006507
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006508 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6509 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006510 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006511 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006512 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006513 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006514
Craig Topperc0d82852011-11-22 00:44:41 +00006515 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3orAVX() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006516 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006517 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006518
Dale Johannesen0488fb62010-09-30 23:57:10 +00006519 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006520 return getMOVHighToLow(Op, dl, DAG);
6521
6522 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006523 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006524 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006525 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006526
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006527 if (X86::isPSHUFDMask(SVOp)) {
6528 // The actual implementation will match the mask in the if above and then
6529 // during isel it can match several different instructions, not only pshufd
6530 // as its name says, sad but true, emulate the behavior for now...
6531 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6532 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6533
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006534 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6535
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006536 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006537 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6538
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006539 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6540 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006541 }
Eric Christopherfd179292009-08-27 18:07:15 +00006542
Evan Chengf26ffe92008-05-29 08:22:04 +00006543 // Check if this can be converted into a logical shift.
6544 bool isLeft = false;
6545 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006546 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006547 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006548 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006549 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006550 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006551 EVT EltVT = VT.getVectorElementType();
6552 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006553 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006554 }
Eric Christopherfd179292009-08-27 18:07:15 +00006555
Nate Begeman9008ca62009-04-27 18:41:29 +00006556 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006557 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006558 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006559 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006560 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006561 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6562
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006563 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006564 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6565 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006566 }
Eric Christopherfd179292009-08-27 18:07:15 +00006567
Nate Begeman9008ca62009-04-27 18:41:29 +00006568 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006569 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006570 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006571
Dale Johannesen0488fb62010-09-30 23:57:10 +00006572 if (X86::isMOVHLPSMask(SVOp))
6573 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006574
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006575 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006576 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006577
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006578 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006579 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006580
Dale Johannesen0488fb62010-09-30 23:57:10 +00006581 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006582 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006583
Nate Begeman9008ca62009-04-27 18:41:29 +00006584 if (ShouldXformToMOVHLPS(SVOp) ||
6585 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6586 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006587
Evan Chengf26ffe92008-05-29 08:22:04 +00006588 if (isShift) {
6589 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006590 EVT EltVT = VT.getVectorElementType();
6591 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006592 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006593 }
Eric Christopherfd179292009-08-27 18:07:15 +00006594
Evan Cheng9eca5e82006-10-25 21:49:50 +00006595 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006596 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6597 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006598 V1IsSplat = isSplatVector(V1.getNode());
6599 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006600
Chris Lattner8a594482007-11-25 00:24:49 +00006601 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006602 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006603 Op = CommuteVectorShuffle(SVOp, DAG);
6604 SVOp = cast<ShuffleVectorSDNode>(Op);
6605 V1 = SVOp->getOperand(0);
6606 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006607 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006608 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006609 }
6610
Craig Topperbeabc6c2011-12-05 06:56:46 +00006611 SmallVector<int, 32> M;
6612 SVOp->getMask(M);
6613
6614 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006615 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006616 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006617 return V1;
6618 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6619 // the instruction selector will not match, so get a canonical MOVL with
6620 // swapped operands to undo the commute.
6621 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006622 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006623
Craig Topperbeabc6c2011-12-05 06:56:46 +00006624 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006625 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006626
Craig Topperbeabc6c2011-12-05 06:56:46 +00006627 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006628 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006629
Evan Cheng9bbbb982006-10-25 20:48:19 +00006630 if (V2IsSplat) {
6631 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006632 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006633 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006634 SDValue NewMask = NormalizeMask(SVOp, DAG);
6635 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6636 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006637 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006638 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006639 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006640 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006641 }
6642 }
6643 }
6644
Evan Cheng9eca5e82006-10-25 21:49:50 +00006645 if (Commuted) {
6646 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006647 // FIXME: this seems wrong.
6648 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6649 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006650
Craig Topperc0d82852011-11-22 00:44:41 +00006651 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006652 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006653
Craig Topperc0d82852011-11-22 00:44:41 +00006654 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006655 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006656 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006657
Nate Begeman9008ca62009-04-27 18:41:29 +00006658 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1ff73d72011-12-06 04:59:07 +00006659 if (!V2IsUndef && (isSHUFPMask(M, VT, /* Commuted */ true) ||
6660 isVSHUFPYMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006661 return CommuteVectorShuffle(SVOp, DAG);
6662
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006663 // The checks below are all present in isShuffleMaskLegal, but they are
6664 // inlined here right now to enable us to directly emit target specific
6665 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006666
Craig Topperc0d82852011-11-22 00:44:41 +00006667 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006668 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006669 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006670 DAG);
6671
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006672 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6673 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006674 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006675 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006676 }
6677
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006678 if (isPSHUFHWMask(M, VT))
6679 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6680 X86::getShufflePSHUFHWImmediate(SVOp),
6681 DAG);
6682
6683 if (isPSHUFLWMask(M, VT))
6684 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6685 X86::getShufflePSHUFLWImmediate(SVOp),
6686 DAG);
6687
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006688 if (isSHUFPMask(M, VT))
6689 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6690 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006691
Craig Topper94438ba2011-12-16 08:06:31 +00006692 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006693 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006694 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006695 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006696
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006697 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006698 // Generate target specific nodes for 128 or 256-bit shuffles only
6699 // supported in the AVX instruction set.
6700 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006701
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006702 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006703 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006704 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6705
Craig Topper70b883b2011-11-28 10:14:51 +00006706 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006707 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006708 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006709 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006710
Craig Topper70b883b2011-11-28 10:14:51 +00006711 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006712 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006713 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006714 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006715
Craig Topper70b883b2011-11-28 10:14:51 +00006716 // Handle VSHUFPS/DY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006717 if (isVSHUFPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006718 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006719 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006720
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006721 //===--------------------------------------------------------------------===//
6722 // Since no target specific shuffle was selected for this generic one,
6723 // lower it into other known shuffles. FIXME: this isn't true yet, but
6724 // this is the plan.
6725 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006726
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006727 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6728 if (VT == MVT::v8i16) {
6729 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6730 if (NewOp.getNode())
6731 return NewOp;
6732 }
6733
6734 if (VT == MVT::v16i8) {
6735 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6736 if (NewOp.getNode())
6737 return NewOp;
6738 }
6739
6740 // Handle all 128-bit wide vectors with 4 elements, and match them with
6741 // several different shuffle types.
6742 if (NumElems == 4 && VT.getSizeInBits() == 128)
6743 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6744
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006745 // Handle general 256-bit shuffles
6746 if (VT.is256BitVector())
6747 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6748
Dan Gohman475871a2008-07-27 21:46:04 +00006749 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006750}
6751
Dan Gohman475871a2008-07-27 21:46:04 +00006752SDValue
6753X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006754 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006755 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006756 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006757
6758 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6759 return SDValue();
6760
Duncan Sands83ec4b62008-06-06 12:08:01 +00006761 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006762 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006763 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006764 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006765 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006766 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006767 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006768 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6769 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6770 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006771 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6772 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006773 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006774 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006775 Op.getOperand(0)),
6776 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006777 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006778 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006779 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006780 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006781 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006782 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006783 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6784 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006785 // result has a single use which is a store or a bitcast to i32. And in
6786 // the case of a store, it's not worth it if the index is a constant 0,
6787 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006788 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006789 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006790 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006791 if ((User->getOpcode() != ISD::STORE ||
6792 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6793 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006794 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006795 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006796 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006797 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006798 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006799 Op.getOperand(0)),
6800 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006801 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006802 } else if (VT == MVT::i32 || VT == MVT::i64) {
6803 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006804 if (isa<ConstantSDNode>(Op.getOperand(1)))
6805 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006806 }
Dan Gohman475871a2008-07-27 21:46:04 +00006807 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006808}
6809
6810
Dan Gohman475871a2008-07-27 21:46:04 +00006811SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006812X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6813 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006814 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006815 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006816
David Greene74a579d2011-02-10 16:57:36 +00006817 SDValue Vec = Op.getOperand(0);
6818 EVT VecVT = Vec.getValueType();
6819
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006820 // If this is a 256-bit vector result, first extract the 128-bit vector and
6821 // then extract the element from the 128-bit vector.
6822 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006823 DebugLoc dl = Op.getNode()->getDebugLoc();
6824 unsigned NumElems = VecVT.getVectorNumElements();
6825 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006826 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6827
6828 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006829 bool Upper = IdxVal >= NumElems/2;
6830 Vec = Extract128BitVector(Vec,
6831 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006832
David Greene74a579d2011-02-10 16:57:36 +00006833 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006834 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006835 }
6836
6837 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6838
Craig Topperc0d82852011-11-22 00:44:41 +00006839 if (Subtarget->hasSSE41orAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006840 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006841 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006842 return Res;
6843 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006844
Owen Andersone50ed302009-08-10 22:56:29 +00006845 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006846 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006847 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006848 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006849 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006850 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006851 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006852 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6853 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006854 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006855 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006856 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006857 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006858 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006859 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006860 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006861 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006862 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006863 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006864 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006865 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006866 if (Idx == 0)
6867 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006868
Evan Cheng0db9fe62006-04-25 20:13:52 +00006869 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006870 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006871 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006872 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006873 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006874 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006875 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006876 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006877 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6878 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6879 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006880 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006881 if (Idx == 0)
6882 return Op;
6883
6884 // UNPCKHPD the element to the lowest double word, then movsd.
6885 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6886 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006887 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006888 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006889 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006890 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006891 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006892 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006893 }
6894
Dan Gohman475871a2008-07-27 21:46:04 +00006895 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006896}
6897
Dan Gohman475871a2008-07-27 21:46:04 +00006898SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006899X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6900 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006901 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006902 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006903 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006904
Dan Gohman475871a2008-07-27 21:46:04 +00006905 SDValue N0 = Op.getOperand(0);
6906 SDValue N1 = Op.getOperand(1);
6907 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006908
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006909 if (VT.getSizeInBits() == 256)
6910 return SDValue();
6911
Dan Gohman8a55ce42009-09-23 21:02:20 +00006912 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006913 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006914 unsigned Opc;
6915 if (VT == MVT::v8i16)
6916 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006917 else if (VT == MVT::v16i8)
6918 Opc = X86ISD::PINSRB;
6919 else
6920 Opc = X86ISD::PINSRB;
6921
Nate Begeman14d12ca2008-02-11 04:19:36 +00006922 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6923 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006924 if (N1.getValueType() != MVT::i32)
6925 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6926 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006927 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006928 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006929 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006930 // Bits [7:6] of the constant are the source select. This will always be
6931 // zero here. The DAG Combiner may combine an extract_elt index into these
6932 // bits. For example (insert (extract, 3), 2) could be matched by putting
6933 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006934 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006935 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006936 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006937 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006938 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006939 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006940 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006941 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006942 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6943 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006944 // PINSR* works with constant index.
6945 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006946 }
Dan Gohman475871a2008-07-27 21:46:04 +00006947 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006948}
6949
Dan Gohman475871a2008-07-27 21:46:04 +00006950SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006951X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006952 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006953 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006954
David Greene6b381262011-02-09 15:32:06 +00006955 DebugLoc dl = Op.getDebugLoc();
6956 SDValue N0 = Op.getOperand(0);
6957 SDValue N1 = Op.getOperand(1);
6958 SDValue N2 = Op.getOperand(2);
6959
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006960 // If this is a 256-bit vector result, first extract the 128-bit vector,
6961 // insert the element into the extracted half and then place it back.
6962 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006963 if (!isa<ConstantSDNode>(N2))
6964 return SDValue();
6965
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006966 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006967 unsigned NumElems = VT.getVectorNumElements();
6968 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006969 bool Upper = IdxVal >= NumElems/2;
6970 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6971 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006972
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006973 // Insert the element into the desired half.
6974 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6975 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006976
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006977 // Insert the changed part back to the 256-bit vector
6978 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006979 }
6980
Craig Topperc0d82852011-11-22 00:44:41 +00006981 if (Subtarget->hasSSE41orAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006982 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6983
Dan Gohman8a55ce42009-09-23 21:02:20 +00006984 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006985 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006986
Dan Gohman8a55ce42009-09-23 21:02:20 +00006987 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006988 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6989 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006990 if (N1.getValueType() != MVT::i32)
6991 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6992 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006993 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006994 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006995 }
Dan Gohman475871a2008-07-27 21:46:04 +00006996 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006997}
6998
Dan Gohman475871a2008-07-27 21:46:04 +00006999SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007000X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007001 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007002 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007003 EVT OpVT = Op.getValueType();
7004
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007005 // If this is a 256-bit vector result, first insert into a 128-bit
7006 // vector and then insert into the 256-bit vector.
7007 if (OpVT.getSizeInBits() > 128) {
7008 // Insert into a 128-bit vector.
7009 EVT VT128 = EVT::getVectorVT(*Context,
7010 OpVT.getVectorElementType(),
7011 OpVT.getVectorNumElements() / 2);
7012
7013 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7014
7015 // Insert the 128-bit vector.
7016 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7017 DAG.getConstant(0, MVT::i32),
7018 DAG, dl);
7019 }
7020
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007021 if (Op.getValueType() == MVT::v1i64 &&
7022 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007023 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007024
Owen Anderson825b72b2009-08-11 20:47:22 +00007025 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007026 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7027 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007028 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007029 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007030}
7031
David Greene91585092011-01-26 15:38:49 +00007032// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7033// a simple subregister reference or explicit instructions to grab
7034// upper bits of a vector.
7035SDValue
7036X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7037 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007038 DebugLoc dl = Op.getNode()->getDebugLoc();
7039 SDValue Vec = Op.getNode()->getOperand(0);
7040 SDValue Idx = Op.getNode()->getOperand(1);
7041
7042 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7043 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7044 return Extract128BitVector(Vec, Idx, DAG, dl);
7045 }
David Greene91585092011-01-26 15:38:49 +00007046 }
7047 return SDValue();
7048}
7049
David Greenecfe33c42011-01-26 19:13:22 +00007050// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7051// simple superregister reference or explicit instructions to insert
7052// the upper bits of a vector.
7053SDValue
7054X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7055 if (Subtarget->hasAVX()) {
7056 DebugLoc dl = Op.getNode()->getDebugLoc();
7057 SDValue Vec = Op.getNode()->getOperand(0);
7058 SDValue SubVec = Op.getNode()->getOperand(1);
7059 SDValue Idx = Op.getNode()->getOperand(2);
7060
7061 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7062 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007063 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007064 }
7065 }
7066 return SDValue();
7067}
7068
Bill Wendling056292f2008-09-16 21:48:12 +00007069// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7070// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7071// one of the above mentioned nodes. It has to be wrapped because otherwise
7072// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7073// be used to form addressing mode. These wrapped nodes will be selected
7074// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007075SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007076X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007077 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007078
Chris Lattner41621a22009-06-26 19:22:52 +00007079 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7080 // global base reg.
7081 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007082 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007083 CodeModel::Model M = getTargetMachine().getCodeModel();
7084
Chris Lattner4f066492009-07-11 20:29:19 +00007085 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007086 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007087 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007088 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007089 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007090 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007091 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007092
Evan Cheng1606e8e2009-03-13 07:51:59 +00007093 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007094 CP->getAlignment(),
7095 CP->getOffset(), OpFlag);
7096 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007097 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007098 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007099 if (OpFlag) {
7100 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007101 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007102 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007103 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007104 }
7105
7106 return Result;
7107}
7108
Dan Gohmand858e902010-04-17 15:26:15 +00007109SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007110 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007111
Chris Lattner18c59872009-06-27 04:16:01 +00007112 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7113 // global base reg.
7114 unsigned char OpFlag = 0;
7115 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007116 CodeModel::Model M = getTargetMachine().getCodeModel();
7117
Chris Lattner4f066492009-07-11 20:29:19 +00007118 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007119 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007120 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007121 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007122 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007123 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007124 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007125
Chris Lattner18c59872009-06-27 04:16:01 +00007126 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7127 OpFlag);
7128 DebugLoc DL = JT->getDebugLoc();
7129 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007130
Chris Lattner18c59872009-06-27 04:16:01 +00007131 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007132 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007133 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7134 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007135 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007136 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007137
Chris Lattner18c59872009-06-27 04:16:01 +00007138 return Result;
7139}
7140
7141SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007142X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007143 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007144
Chris Lattner18c59872009-06-27 04:16:01 +00007145 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7146 // global base reg.
7147 unsigned char OpFlag = 0;
7148 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007149 CodeModel::Model M = getTargetMachine().getCodeModel();
7150
Chris Lattner4f066492009-07-11 20:29:19 +00007151 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007152 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7153 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7154 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007155 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007156 } else if (Subtarget->isPICStyleGOT()) {
7157 OpFlag = X86II::MO_GOT;
7158 } else if (Subtarget->isPICStyleStubPIC()) {
7159 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7160 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7161 OpFlag = X86II::MO_DARWIN_NONLAZY;
7162 }
Eric Christopherfd179292009-08-27 18:07:15 +00007163
Chris Lattner18c59872009-06-27 04:16:01 +00007164 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007165
Chris Lattner18c59872009-06-27 04:16:01 +00007166 DebugLoc DL = Op.getDebugLoc();
7167 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007168
7169
Chris Lattner18c59872009-06-27 04:16:01 +00007170 // With PIC, the address is actually $g + Offset.
7171 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007172 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007173 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7174 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007175 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007176 Result);
7177 }
Eric Christopherfd179292009-08-27 18:07:15 +00007178
Eli Friedman586272d2011-08-11 01:48:05 +00007179 // For symbols that require a load from a stub to get the address, emit the
7180 // load.
7181 if (isGlobalStubReference(OpFlag))
7182 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007183 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007184
Chris Lattner18c59872009-06-27 04:16:01 +00007185 return Result;
7186}
7187
Dan Gohman475871a2008-07-27 21:46:04 +00007188SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007189X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007190 // Create the TargetBlockAddressAddress node.
7191 unsigned char OpFlags =
7192 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007193 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007194 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007195 DebugLoc dl = Op.getDebugLoc();
7196 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7197 /*isTarget=*/true, OpFlags);
7198
Dan Gohmanf705adb2009-10-30 01:28:02 +00007199 if (Subtarget->isPICStyleRIPRel() &&
7200 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007201 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7202 else
7203 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007204
Dan Gohman29cbade2009-11-20 23:18:13 +00007205 // With PIC, the address is actually $g + Offset.
7206 if (isGlobalRelativeToPICBase(OpFlags)) {
7207 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7208 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7209 Result);
7210 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007211
7212 return Result;
7213}
7214
7215SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007216X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007217 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007218 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007219 // Create the TargetGlobalAddress node, folding in the constant
7220 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007221 unsigned char OpFlags =
7222 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007223 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007224 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007225 if (OpFlags == X86II::MO_NO_FLAG &&
7226 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007227 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007228 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007229 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007230 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007231 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007232 }
Eric Christopherfd179292009-08-27 18:07:15 +00007233
Chris Lattner4f066492009-07-11 20:29:19 +00007234 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007235 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007236 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7237 else
7238 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007239
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007240 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007241 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007242 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7243 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007244 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007246
Chris Lattner36c25012009-07-10 07:34:39 +00007247 // For globals that require a load from a stub to get the address, emit the
7248 // load.
7249 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007250 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007251 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007252
Dan Gohman6520e202008-10-18 02:06:02 +00007253 // If there was a non-zero offset that we didn't fold, create an explicit
7254 // addition for it.
7255 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007256 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007257 DAG.getConstant(Offset, getPointerTy()));
7258
Evan Cheng0db9fe62006-04-25 20:13:52 +00007259 return Result;
7260}
7261
Evan Chengda43bcf2008-09-24 00:05:32 +00007262SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007263X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007264 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007265 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007266 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007267}
7268
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007269static SDValue
7270GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007271 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007272 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007273 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007274 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007275 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007276 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007277 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007278 GA->getOffset(),
7279 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007280 if (InFlag) {
7281 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007282 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007283 } else {
7284 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007285 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007286 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007287
7288 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007289 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007290
Rafael Espindola15f1b662009-04-24 12:59:40 +00007291 SDValue Flag = Chain.getValue(1);
7292 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007293}
7294
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007295// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007296static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007297LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007298 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007299 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007300 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7301 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007302 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007303 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007304 InFlag = Chain.getValue(1);
7305
Chris Lattnerb903bed2009-06-26 21:20:29 +00007306 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007307}
7308
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007309// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007310static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007311LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007312 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007313 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7314 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007315}
7316
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007317// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7318// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007319static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007320 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007321 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007322 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007323
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007324 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7325 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7326 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007327
Michael J. Spencerec38de22010-10-10 22:04:20 +00007328 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007329 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007330 MachinePointerInfo(Ptr),
7331 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007332
Chris Lattnerb903bed2009-06-26 21:20:29 +00007333 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007334 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7335 // initialexec.
7336 unsigned WrapperKind = X86ISD::Wrapper;
7337 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007338 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007339 } else if (is64Bit) {
7340 assert(model == TLSModel::InitialExec);
7341 OperandFlags = X86II::MO_GOTTPOFF;
7342 WrapperKind = X86ISD::WrapperRIP;
7343 } else {
7344 assert(model == TLSModel::InitialExec);
7345 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007346 }
Eric Christopherfd179292009-08-27 18:07:15 +00007347
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007348 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7349 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007350 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007351 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007352 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007353 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007354
Rafael Espindola9a580232009-02-27 13:37:18 +00007355 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007356 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007357 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007358
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007359 // The address of the thread local variable is the add of the thread
7360 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007361 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007362}
7363
Dan Gohman475871a2008-07-27 21:46:04 +00007364SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007365X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007366
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007367 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007368 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007369
Eric Christopher30ef0e52010-06-03 04:07:48 +00007370 if (Subtarget->isTargetELF()) {
7371 // TODO: implement the "local dynamic" model
7372 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007373
Eric Christopher30ef0e52010-06-03 04:07:48 +00007374 // If GV is an alias then use the aliasee for determining
7375 // thread-localness.
7376 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7377 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007378
7379 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007380 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007381
Eric Christopher30ef0e52010-06-03 04:07:48 +00007382 switch (model) {
7383 case TLSModel::GeneralDynamic:
7384 case TLSModel::LocalDynamic: // not implemented
7385 if (Subtarget->is64Bit())
7386 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7387 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007388
Eric Christopher30ef0e52010-06-03 04:07:48 +00007389 case TLSModel::InitialExec:
7390 case TLSModel::LocalExec:
7391 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7392 Subtarget->is64Bit());
7393 }
7394 } else if (Subtarget->isTargetDarwin()) {
7395 // Darwin only has one model of TLS. Lower to that.
7396 unsigned char OpFlag = 0;
7397 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7398 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007399
Eric Christopher30ef0e52010-06-03 04:07:48 +00007400 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7401 // global base reg.
7402 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7403 !Subtarget->is64Bit();
7404 if (PIC32)
7405 OpFlag = X86II::MO_TLVP_PIC_BASE;
7406 else
7407 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007408 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007409 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007410 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007411 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007412 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007413
Eric Christopher30ef0e52010-06-03 04:07:48 +00007414 // With PIC32, the address is actually $g + Offset.
7415 if (PIC32)
7416 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7417 DAG.getNode(X86ISD::GlobalBaseReg,
7418 DebugLoc(), getPointerTy()),
7419 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007420
Eric Christopher30ef0e52010-06-03 04:07:48 +00007421 // Lowering the machine isd will make sure everything is in the right
7422 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007423 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007424 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007425 SDValue Args[] = { Chain, Offset };
7426 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007427
Eric Christopher30ef0e52010-06-03 04:07:48 +00007428 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7429 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7430 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007431
Eric Christopher30ef0e52010-06-03 04:07:48 +00007432 // And our return value (tls address) is in the standard call return value
7433 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007434 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007435 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7436 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007437 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007438
Eric Christopher30ef0e52010-06-03 04:07:48 +00007439 assert(false &&
7440 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007441
Torok Edwinc23197a2009-07-14 16:55:14 +00007442 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007443 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007444}
7445
Evan Cheng0db9fe62006-04-25 20:13:52 +00007446
Nadav Rotem43012222011-05-11 08:12:09 +00007447/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007448/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007449SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007450 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007451 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007452 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007453 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007454 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007455 SDValue ShOpLo = Op.getOperand(0);
7456 SDValue ShOpHi = Op.getOperand(1);
7457 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007458 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007459 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007460 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007461
Dan Gohman475871a2008-07-27 21:46:04 +00007462 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007463 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007464 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7465 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007466 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007467 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7468 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007469 }
Evan Chenge3413162006-01-09 18:33:28 +00007470
Owen Anderson825b72b2009-08-11 20:47:22 +00007471 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7472 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007473 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007474 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007475
Dan Gohman475871a2008-07-27 21:46:04 +00007476 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007477 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007478 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7479 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007480
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007481 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007482 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7483 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007484 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007485 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7486 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007487 }
7488
Dan Gohman475871a2008-07-27 21:46:04 +00007489 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007490 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007491}
Evan Chenga3195e82006-01-12 22:54:21 +00007492
Dan Gohmand858e902010-04-17 15:26:15 +00007493SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7494 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007495 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007496
Dale Johannesen0488fb62010-09-30 23:57:10 +00007497 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007498 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007499
Owen Anderson825b72b2009-08-11 20:47:22 +00007500 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007501 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007502
Eli Friedman36df4992009-05-27 00:47:34 +00007503 // These are really Legal; return the operand so the caller accepts it as
7504 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007505 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007506 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007507 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007508 Subtarget->is64Bit()) {
7509 return Op;
7510 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007511
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007512 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007513 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007514 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007515 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007516 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007517 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007518 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007519 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007520 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007521 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7522}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007523
Owen Andersone50ed302009-08-10 22:56:29 +00007524SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007525 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007526 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007527 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007528 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007529 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007530 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007531 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007532 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007533 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007535
Chris Lattner492a43e2010-09-22 01:28:21 +00007536 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007537
Stuart Hastings84be9582011-06-02 15:57:11 +00007538 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7539 MachineMemOperand *MMO;
7540 if (FI) {
7541 int SSFI = FI->getIndex();
7542 MMO =
7543 DAG.getMachineFunction()
7544 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7545 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7546 } else {
7547 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7548 StackSlot = StackSlot.getOperand(1);
7549 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007550 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007551 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7552 X86ISD::FILD, DL,
7553 Tys, Ops, array_lengthof(Ops),
7554 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007555
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007556 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007557 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007558 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007559
7560 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7561 // shouldn't be necessary except that RFP cannot be live across
7562 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007563 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007564 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7565 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007566 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007568 SDValue Ops[] = {
7569 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7570 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007571 MachineMemOperand *MMO =
7572 DAG.getMachineFunction()
7573 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007574 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007575
Chris Lattner492a43e2010-09-22 01:28:21 +00007576 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7577 Ops, array_lengthof(Ops),
7578 Op.getValueType(), MMO);
7579 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007580 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007581 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007582 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007583
Evan Cheng0db9fe62006-04-25 20:13:52 +00007584 return Result;
7585}
7586
Bill Wendling8b8a6362009-01-17 03:56:04 +00007587// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007588SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7589 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007590 // This algorithm is not obvious. Here it is in C code, more or less:
7591 /*
7592 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7593 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7594 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007595
Bill Wendling8b8a6362009-01-17 03:56:04 +00007596 // Copy ints to xmm registers.
7597 __m128i xh = _mm_cvtsi32_si128( hi );
7598 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007599
Bill Wendling8b8a6362009-01-17 03:56:04 +00007600 // Combine into low half of a single xmm register.
7601 __m128i x = _mm_unpacklo_epi32( xh, xl );
7602 __m128d d;
7603 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007604
Bill Wendling8b8a6362009-01-17 03:56:04 +00007605 // Merge in appropriate exponents to give the integer bits the right
7606 // magnitude.
7607 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007608
Bill Wendling8b8a6362009-01-17 03:56:04 +00007609 // Subtract away the biases to deal with the IEEE-754 double precision
7610 // implicit 1.
7611 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007612
Bill Wendling8b8a6362009-01-17 03:56:04 +00007613 // All conversions up to here are exact. The correctly rounded result is
7614 // calculated using the current rounding mode using the following
7615 // horizontal add.
7616 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7617 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7618 // store doesn't really need to be here (except
7619 // maybe to zero the other double)
7620 return sd;
7621 }
7622 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007623
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007624 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007625 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007626
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007627 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007628 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007629 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7630 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7631 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7632 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007633 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007634 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007635
Chad Rosier01d426e2011-12-15 01:16:09 +00007636 SmallVector<Constant*,2> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007637 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007638 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007639 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007640 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007641 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007642 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007643
Owen Anderson825b72b2009-08-11 20:47:22 +00007644 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7645 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007646 Op.getOperand(0),
7647 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007648 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7649 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007650 Op.getOperand(0),
7651 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007652 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7653 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007654 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007655 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007656 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007657 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007658 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007659 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007660 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007661 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007662
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007663 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007664 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7666 DAG.getUNDEF(MVT::v2f64), ShufMask);
7667 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7668 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007669 DAG.getIntPtrConstant(0));
7670}
7671
Bill Wendling8b8a6362009-01-17 03:56:04 +00007672// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007673SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7674 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007675 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007676 // FP constant to bias correct the final result.
7677 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007678 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007679
7680 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007681 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007682 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007683
Eli Friedmanf3704762011-08-29 21:15:46 +00007684 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007685 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7686 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007687
Owen Anderson825b72b2009-08-11 20:47:22 +00007688 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007689 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007690 DAG.getIntPtrConstant(0));
7691
7692 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007693 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007694 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007695 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007696 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007697 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007698 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 MVT::v2f64, Bias)));
7700 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007701 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007702 DAG.getIntPtrConstant(0));
7703
7704 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007705 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007706
7707 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007708 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007709
Owen Anderson825b72b2009-08-11 20:47:22 +00007710 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007711 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007712 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007713 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007714 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007715 }
7716
7717 // Handle final rounding.
7718 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007719}
7720
Dan Gohmand858e902010-04-17 15:26:15 +00007721SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7722 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007723 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007724 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007725
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007726 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007727 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7728 // the optimization here.
7729 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007730 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007731
Owen Andersone50ed302009-08-10 22:56:29 +00007732 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007733 EVT DstVT = Op.getValueType();
7734 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007735 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007736 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007737 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007738
7739 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007740 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007741 if (SrcVT == MVT::i32) {
7742 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7743 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7744 getPointerTy(), StackSlot, WordOff);
7745 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007746 StackSlot, MachinePointerInfo(),
7747 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007748 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007749 OffsetSlot, MachinePointerInfo(),
7750 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007751 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7752 return Fild;
7753 }
7754
7755 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7756 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007757 StackSlot, MachinePointerInfo(),
7758 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007759 // For i64 source, we need to add the appropriate power of 2 if the input
7760 // was negative. This is the same as the optimization in
7761 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7762 // we must be careful to do the computation in x87 extended precision, not
7763 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007764 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7765 MachineMemOperand *MMO =
7766 DAG.getMachineFunction()
7767 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7768 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007769
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007770 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7771 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007772 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7773 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007774
7775 APInt FF(32, 0x5F800000ULL);
7776
7777 // Check whether the sign bit is set.
7778 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7779 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7780 ISD::SETLT);
7781
7782 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7783 SDValue FudgePtr = DAG.getConstantPool(
7784 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7785 getPointerTy());
7786
7787 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7788 SDValue Zero = DAG.getIntPtrConstant(0);
7789 SDValue Four = DAG.getIntPtrConstant(4);
7790 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7791 Zero, Four);
7792 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7793
7794 // Load the value out, extending it from f32 to f80.
7795 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007796 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007797 FudgePtr, MachinePointerInfo::getConstantPool(),
7798 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007799 // Extend everything to 80 bits to force it to be done on x87.
7800 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7801 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007802}
7803
Dan Gohman475871a2008-07-27 21:46:04 +00007804std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007805FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007806 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007807
Owen Andersone50ed302009-08-10 22:56:29 +00007808 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007809
7810 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007811 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7812 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007813 }
7814
Owen Anderson825b72b2009-08-11 20:47:22 +00007815 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7816 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007817 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007818
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007819 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007820 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007821 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007822 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007823 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007824 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007825 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007826 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007827
Evan Cheng87c89352007-10-15 20:11:21 +00007828 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7829 // stack slot.
7830 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007831 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007832 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007833 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007834
Michael J. Spencerec38de22010-10-10 22:04:20 +00007835
7836
Evan Cheng0db9fe62006-04-25 20:13:52 +00007837 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007838 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007839 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007840 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7841 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7842 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007843 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007844
Dan Gohman475871a2008-07-27 21:46:04 +00007845 SDValue Chain = DAG.getEntryNode();
7846 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007847 EVT TheVT = Op.getOperand(0).getValueType();
7848 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007849 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007850 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007851 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007852 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007853 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007854 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007855 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007856 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007857
Chris Lattner492a43e2010-09-22 01:28:21 +00007858 MachineMemOperand *MMO =
7859 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7860 MachineMemOperand::MOLoad, MemSize, MemSize);
7861 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7862 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007863 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007864 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007865 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7866 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007867
Chris Lattner07290932010-09-22 01:05:16 +00007868 MachineMemOperand *MMO =
7869 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7870 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007871
Evan Cheng0db9fe62006-04-25 20:13:52 +00007872 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007873 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007874 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7875 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007876
Chris Lattner27a6c732007-11-24 07:07:01 +00007877 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007878}
7879
Dan Gohmand858e902010-04-17 15:26:15 +00007880SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7881 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007882 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007883 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007884
Eli Friedman948e95a2009-05-23 09:59:16 +00007885 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007886 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007887 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7888 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007889
Chris Lattner27a6c732007-11-24 07:07:01 +00007890 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007891 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007892 FIST, StackSlot, MachinePointerInfo(),
7893 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007894}
7895
Dan Gohmand858e902010-04-17 15:26:15 +00007896SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7897 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007898 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7899 SDValue FIST = Vals.first, StackSlot = Vals.second;
7900 assert(FIST.getNode() && "Unexpected failure");
7901
7902 // Load the result.
7903 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007904 FIST, StackSlot, MachinePointerInfo(),
7905 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007906}
7907
Dan Gohmand858e902010-04-17 15:26:15 +00007908SDValue X86TargetLowering::LowerFABS(SDValue Op,
7909 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007910 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007911 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007912 EVT VT = Op.getValueType();
7913 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007914 if (VT.isVector())
7915 EltVT = VT.getVectorElementType();
Chad Rosier01d426e2011-12-15 01:16:09 +00007916 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007917 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007918 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007919 CV.assign(2, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007920 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007921 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007922 CV.assign(4, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007923 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007924 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007925 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007926 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007927 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007928 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007929 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007930}
7931
Dan Gohmand858e902010-04-17 15:26:15 +00007932SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007933 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007934 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007935 EVT VT = Op.getValueType();
7936 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007937 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7938 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007939 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007940 NumElts = VT.getVectorNumElements();
7941 }
7942 SmallVector<Constant*,8> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007943 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007944 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Chad Rosiera860b182011-12-15 01:02:25 +00007945 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007946 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007947 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Chad Rosiera860b182011-12-15 01:02:25 +00007948 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007949 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007950 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007951 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007952 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007953 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007954 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007955 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007956 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007957 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007958 DAG.getNode(ISD::XOR, dl, XORVT,
7959 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007960 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007961 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007962 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007963 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007964 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007965}
7966
Dan Gohmand858e902010-04-17 15:26:15 +00007967SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007968 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007969 SDValue Op0 = Op.getOperand(0);
7970 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007971 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007972 EVT VT = Op.getValueType();
7973 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007974
7975 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007976 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007977 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007978 SrcVT = VT;
7979 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007980 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007981 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007982 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007983 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007984 }
7985
7986 // At this point the operands and the result should have the same
7987 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007988
Evan Cheng68c47cb2007-01-05 07:55:56 +00007989 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007990 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007991 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007992 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7993 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007994 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007995 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7996 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7997 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7998 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007999 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008000 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008001 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008002 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008003 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008004 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008005 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008006
8007 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008008 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008009 // Op0 is MVT::f32, Op1 is MVT::f64.
8010 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8011 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8012 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008013 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008014 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008015 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008016 }
8017
Evan Cheng73d6cf12007-01-05 21:37:56 +00008018 // Clear first operand sign bit.
8019 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008020 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008021 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8022 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008023 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008024 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8025 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8026 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8027 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008028 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008029 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008030 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008031 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008032 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008033 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008034 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008035
8036 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008037 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008038}
8039
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008040SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8041 SDValue N0 = Op.getOperand(0);
8042 DebugLoc dl = Op.getDebugLoc();
8043 EVT VT = Op.getValueType();
8044
8045 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8046 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8047 DAG.getConstant(1, VT));
8048 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8049}
8050
Dan Gohman076aee32009-03-04 19:44:21 +00008051/// Emit nodes that will be selected as "test Op0,Op0", or something
8052/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008053SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008054 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008055 DebugLoc dl = Op.getDebugLoc();
8056
Dan Gohman31125812009-03-07 01:58:32 +00008057 // CF and OF aren't always set the way we want. Determine which
8058 // of these we need.
8059 bool NeedCF = false;
8060 bool NeedOF = false;
8061 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008062 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008063 case X86::COND_A: case X86::COND_AE:
8064 case X86::COND_B: case X86::COND_BE:
8065 NeedCF = true;
8066 break;
8067 case X86::COND_G: case X86::COND_GE:
8068 case X86::COND_L: case X86::COND_LE:
8069 case X86::COND_O: case X86::COND_NO:
8070 NeedOF = true;
8071 break;
Dan Gohman31125812009-03-07 01:58:32 +00008072 }
8073
Dan Gohman076aee32009-03-04 19:44:21 +00008074 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008075 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8076 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008077 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8078 // Emit a CMP with 0, which is the TEST pattern.
8079 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8080 DAG.getConstant(0, Op.getValueType()));
8081
8082 unsigned Opcode = 0;
8083 unsigned NumOperands = 0;
8084 switch (Op.getNode()->getOpcode()) {
8085 case ISD::ADD:
8086 // Due to an isel shortcoming, be conservative if this add is likely to be
8087 // selected as part of a load-modify-store instruction. When the root node
8088 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8089 // uses of other nodes in the match, such as the ADD in this case. This
8090 // leads to the ADD being left around and reselected, with the result being
8091 // two adds in the output. Alas, even if none our users are stores, that
8092 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8093 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8094 // climbing the DAG back to the root, and it doesn't seem to be worth the
8095 // effort.
8096 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008097 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8098 if (UI->getOpcode() != ISD::CopyToReg &&
8099 UI->getOpcode() != ISD::SETCC &&
8100 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008101 goto default_case;
8102
8103 if (ConstantSDNode *C =
8104 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8105 // An add of one will be selected as an INC.
8106 if (C->getAPIntValue() == 1) {
8107 Opcode = X86ISD::INC;
8108 NumOperands = 1;
8109 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008110 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008111
8112 // An add of negative one (subtract of one) will be selected as a DEC.
8113 if (C->getAPIntValue().isAllOnesValue()) {
8114 Opcode = X86ISD::DEC;
8115 NumOperands = 1;
8116 break;
8117 }
Dan Gohman076aee32009-03-04 19:44:21 +00008118 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008119
8120 // Otherwise use a regular EFLAGS-setting add.
8121 Opcode = X86ISD::ADD;
8122 NumOperands = 2;
8123 break;
8124 case ISD::AND: {
8125 // If the primary and result isn't used, don't bother using X86ISD::AND,
8126 // because a TEST instruction will be better.
8127 bool NonFlagUse = false;
8128 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8129 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8130 SDNode *User = *UI;
8131 unsigned UOpNo = UI.getOperandNo();
8132 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8133 // Look pass truncate.
8134 UOpNo = User->use_begin().getOperandNo();
8135 User = *User->use_begin();
8136 }
8137
8138 if (User->getOpcode() != ISD::BRCOND &&
8139 User->getOpcode() != ISD::SETCC &&
8140 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8141 NonFlagUse = true;
8142 break;
8143 }
Dan Gohman076aee32009-03-04 19:44:21 +00008144 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008145
8146 if (!NonFlagUse)
8147 break;
8148 }
8149 // FALL THROUGH
8150 case ISD::SUB:
8151 case ISD::OR:
8152 case ISD::XOR:
8153 // Due to the ISEL shortcoming noted above, be conservative if this op is
8154 // likely to be selected as part of a load-modify-store instruction.
8155 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8156 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8157 if (UI->getOpcode() == ISD::STORE)
8158 goto default_case;
8159
8160 // Otherwise use a regular EFLAGS-setting instruction.
8161 switch (Op.getNode()->getOpcode()) {
8162 default: llvm_unreachable("unexpected operator!");
8163 case ISD::SUB: Opcode = X86ISD::SUB; break;
8164 case ISD::OR: Opcode = X86ISD::OR; break;
8165 case ISD::XOR: Opcode = X86ISD::XOR; break;
8166 case ISD::AND: Opcode = X86ISD::AND; break;
8167 }
8168
8169 NumOperands = 2;
8170 break;
8171 case X86ISD::ADD:
8172 case X86ISD::SUB:
8173 case X86ISD::INC:
8174 case X86ISD::DEC:
8175 case X86ISD::OR:
8176 case X86ISD::XOR:
8177 case X86ISD::AND:
8178 return SDValue(Op.getNode(), 1);
8179 default:
8180 default_case:
8181 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008182 }
8183
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008184 if (Opcode == 0)
8185 // Emit a CMP with 0, which is the TEST pattern.
8186 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8187 DAG.getConstant(0, Op.getValueType()));
8188
8189 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8190 SmallVector<SDValue, 4> Ops;
8191 for (unsigned i = 0; i != NumOperands; ++i)
8192 Ops.push_back(Op.getOperand(i));
8193
8194 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8195 DAG.ReplaceAllUsesWith(Op, New);
8196 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008197}
8198
8199/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8200/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008201SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008202 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008203 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8204 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008205 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008206
8207 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008208 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008209}
8210
Evan Chengd40d03e2010-01-06 19:38:29 +00008211/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8212/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008213SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8214 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008215 SDValue Op0 = And.getOperand(0);
8216 SDValue Op1 = And.getOperand(1);
8217 if (Op0.getOpcode() == ISD::TRUNCATE)
8218 Op0 = Op0.getOperand(0);
8219 if (Op1.getOpcode() == ISD::TRUNCATE)
8220 Op1 = Op1.getOperand(0);
8221
Evan Chengd40d03e2010-01-06 19:38:29 +00008222 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008223 if (Op1.getOpcode() == ISD::SHL)
8224 std::swap(Op0, Op1);
8225 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008226 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8227 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008228 // If we looked past a truncate, check that it's only truncating away
8229 // known zeros.
8230 unsigned BitWidth = Op0.getValueSizeInBits();
8231 unsigned AndBitWidth = And.getValueSizeInBits();
8232 if (BitWidth > AndBitWidth) {
8233 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8234 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8235 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8236 return SDValue();
8237 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008238 LHS = Op1;
8239 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008240 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008241 } else if (Op1.getOpcode() == ISD::Constant) {
8242 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008243 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008244 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008245
8246 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008247 LHS = AndLHS.getOperand(0);
8248 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008249 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008250
8251 // Use BT if the immediate can't be encoded in a TEST instruction.
8252 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8253 LHS = AndLHS;
8254 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8255 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008256 }
Evan Cheng0488db92007-09-25 01:57:46 +00008257
Evan Chengd40d03e2010-01-06 19:38:29 +00008258 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008259 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008260 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008261 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008262 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008263 // Also promote i16 to i32 for performance / code size reason.
8264 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008265 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008266 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008267
Evan Chengd40d03e2010-01-06 19:38:29 +00008268 // If the operand types disagree, extend the shift amount to match. Since
8269 // BT ignores high bits (like shifts) we can use anyextend.
8270 if (LHS.getValueType() != RHS.getValueType())
8271 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008272
Evan Chengd40d03e2010-01-06 19:38:29 +00008273 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8274 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8275 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8276 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008277 }
8278
Evan Cheng54de3ea2010-01-05 06:52:31 +00008279 return SDValue();
8280}
8281
Dan Gohmand858e902010-04-17 15:26:15 +00008282SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008283
8284 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8285
Evan Cheng54de3ea2010-01-05 06:52:31 +00008286 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8287 SDValue Op0 = Op.getOperand(0);
8288 SDValue Op1 = Op.getOperand(1);
8289 DebugLoc dl = Op.getDebugLoc();
8290 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8291
8292 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008293 // Lower (X & (1 << N)) == 0 to BT(X, N).
8294 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8295 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008296 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008297 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008298 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008299 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8300 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8301 if (NewSetCC.getNode())
8302 return NewSetCC;
8303 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008304
Chris Lattner481eebc2010-12-19 21:23:48 +00008305 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8306 // these.
8307 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008308 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008309 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8310 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008311
Chris Lattner481eebc2010-12-19 21:23:48 +00008312 // If the input is a setcc, then reuse the input setcc or use a new one with
8313 // the inverted condition.
8314 if (Op0.getOpcode() == X86ISD::SETCC) {
8315 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8316 bool Invert = (CC == ISD::SETNE) ^
8317 cast<ConstantSDNode>(Op1)->isNullValue();
8318 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008319
Evan Cheng2c755ba2010-02-27 07:36:59 +00008320 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008321 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8322 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8323 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008324 }
8325
Evan Chenge5b51ac2010-04-17 06:13:15 +00008326 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008327 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008328 if (X86CC == X86::COND_INVALID)
8329 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008330
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008331 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008332 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008333 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008334}
8335
Craig Topper89af15e2011-09-18 08:03:58 +00008336// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008337// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008338static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008339 EVT VT = Op.getValueType();
8340
Duncan Sands28b77e92011-09-06 19:07:46 +00008341 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008342 "Unsupported value type for operation");
8343
8344 int NumElems = VT.getVectorNumElements();
8345 DebugLoc dl = Op.getDebugLoc();
8346 SDValue CC = Op.getOperand(2);
8347 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8348 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8349
8350 // Extract the LHS vectors
8351 SDValue LHS = Op.getOperand(0);
8352 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8353 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8354
8355 // Extract the RHS vectors
8356 SDValue RHS = Op.getOperand(1);
8357 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8358 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8359
8360 // Issue the operation on the smaller types and concatenate the result back
8361 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8362 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8363 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8364 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8365 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8366}
8367
8368
Dan Gohmand858e902010-04-17 15:26:15 +00008369SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008370 SDValue Cond;
8371 SDValue Op0 = Op.getOperand(0);
8372 SDValue Op1 = Op.getOperand(1);
8373 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008374 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008375 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8376 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008377 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008378
8379 if (isFP) {
8380 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008381 EVT EltVT = Op0.getValueType().getVectorElementType();
8382 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8383
8384 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008385 bool Swap = false;
8386
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008387 // SSE Condition code mapping:
8388 // 0 - EQ
8389 // 1 - LT
8390 // 2 - LE
8391 // 3 - UNORD
8392 // 4 - NEQ
8393 // 5 - NLT
8394 // 6 - NLE
8395 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008396 switch (SetCCOpcode) {
8397 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008398 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008399 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008400 case ISD::SETOGT:
8401 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008402 case ISD::SETLT:
8403 case ISD::SETOLT: SSECC = 1; break;
8404 case ISD::SETOGE:
8405 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008406 case ISD::SETLE:
8407 case ISD::SETOLE: SSECC = 2; break;
8408 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008409 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008410 case ISD::SETNE: SSECC = 4; break;
8411 case ISD::SETULE: Swap = true;
8412 case ISD::SETUGE: SSECC = 5; break;
8413 case ISD::SETULT: Swap = true;
8414 case ISD::SETUGT: SSECC = 6; break;
8415 case ISD::SETO: SSECC = 7; break;
8416 }
8417 if (Swap)
8418 std::swap(Op0, Op1);
8419
Nate Begemanfb8ead02008-07-25 19:05:58 +00008420 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008421 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008422 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008423 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008424 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8425 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008426 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008427 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008428 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008429 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8430 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008431 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008432 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008433 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008434 }
8435 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008436 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008437 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008438
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008439 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008440 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008441 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008442
Nate Begeman30a0de92008-07-17 16:51:19 +00008443 // We are handling one of the integer comparisons here. Since SSE only has
8444 // GT and EQ comparisons for integer, swapping operands and multiple
8445 // operations may be required for some comparisons.
8446 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8447 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008448
Craig Topper0a150352011-11-09 08:06:13 +00008449 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008450 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008451 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8452 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8453 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8454 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008455 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008456
Nate Begeman30a0de92008-07-17 16:51:19 +00008457 switch (SetCCOpcode) {
8458 default: break;
8459 case ISD::SETNE: Invert = true;
8460 case ISD::SETEQ: Opc = EQOpc; break;
8461 case ISD::SETLT: Swap = true;
8462 case ISD::SETGT: Opc = GTOpc; break;
8463 case ISD::SETGE: Swap = true;
8464 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8465 case ISD::SETULT: Swap = true;
8466 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8467 case ISD::SETUGE: Swap = true;
8468 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8469 }
8470 if (Swap)
8471 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008472
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008473 // Check that the operation in question is available (most are plain SSE2,
8474 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperc0d82852011-11-22 00:44:41 +00008475 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008476 return SDValue();
Craig Topperc0d82852011-11-22 00:44:41 +00008477 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008478 return SDValue();
8479
Nate Begeman30a0de92008-07-17 16:51:19 +00008480 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8481 // bits of the inputs before performing those operations.
8482 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008483 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008484 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8485 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008486 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008487 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8488 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008489 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8490 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008491 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008492
Dale Johannesenace16102009-02-03 19:33:06 +00008493 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008494
8495 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008496 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008497 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008498
Nate Begeman30a0de92008-07-17 16:51:19 +00008499 return Result;
8500}
Evan Cheng0488db92007-09-25 01:57:46 +00008501
Evan Cheng370e5342008-12-03 08:38:43 +00008502// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008503static bool isX86LogicalCmp(SDValue Op) {
8504 unsigned Opc = Op.getNode()->getOpcode();
8505 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8506 return true;
8507 if (Op.getResNo() == 1 &&
8508 (Opc == X86ISD::ADD ||
8509 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008510 Opc == X86ISD::ADC ||
8511 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008512 Opc == X86ISD::SMUL ||
8513 Opc == X86ISD::UMUL ||
8514 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008515 Opc == X86ISD::DEC ||
8516 Opc == X86ISD::OR ||
8517 Opc == X86ISD::XOR ||
8518 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008519 return true;
8520
Chris Lattner9637d5b2010-12-05 07:49:54 +00008521 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8522 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008523
Dan Gohman076aee32009-03-04 19:44:21 +00008524 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008525}
8526
Chris Lattnera2b56002010-12-05 01:23:24 +00008527static bool isZero(SDValue V) {
8528 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8529 return C && C->isNullValue();
8530}
8531
Chris Lattner96908b12010-12-05 02:00:51 +00008532static bool isAllOnes(SDValue V) {
8533 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8534 return C && C->isAllOnesValue();
8535}
8536
Dan Gohmand858e902010-04-17 15:26:15 +00008537SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008538 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008539 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008540 SDValue Op1 = Op.getOperand(1);
8541 SDValue Op2 = Op.getOperand(2);
8542 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008543 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008544
Dan Gohman1a492952009-10-20 16:22:37 +00008545 if (Cond.getOpcode() == ISD::SETCC) {
8546 SDValue NewCond = LowerSETCC(Cond, DAG);
8547 if (NewCond.getNode())
8548 Cond = NewCond;
8549 }
Evan Cheng734503b2006-09-11 02:19:56 +00008550
Chris Lattnera2b56002010-12-05 01:23:24 +00008551 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008552 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008553 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008554 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008555 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008556 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8557 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008558 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008559
Chris Lattnera2b56002010-12-05 01:23:24 +00008560 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008561
8562 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008563 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8564 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008565
8566 SDValue CmpOp0 = Cmp.getOperand(0);
8567 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8568 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008569
Chris Lattner96908b12010-12-05 02:00:51 +00008570 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008571 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8572 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008573
Chris Lattner96908b12010-12-05 02:00:51 +00008574 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8575 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008576
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008577 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008578 if (N2C == 0 || !N2C->isNullValue())
8579 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8580 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008581 }
8582 }
8583
Chris Lattnera2b56002010-12-05 01:23:24 +00008584 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008585 if (Cond.getOpcode() == ISD::AND &&
8586 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8587 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008588 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008589 Cond = Cond.getOperand(0);
8590 }
8591
Evan Cheng3f41d662007-10-08 22:16:29 +00008592 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8593 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008594 unsigned CondOpcode = Cond.getOpcode();
8595 if (CondOpcode == X86ISD::SETCC ||
8596 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008597 CC = Cond.getOperand(0);
8598
Dan Gohman475871a2008-07-27 21:46:04 +00008599 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008600 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008601 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008602
Evan Cheng3f41d662007-10-08 22:16:29 +00008603 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008604 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008605 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008606 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008607
Chris Lattnerd1980a52009-03-12 06:52:53 +00008608 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8609 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008610 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008611 addTest = false;
8612 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008613 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8614 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8615 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8616 Cond.getOperand(0).getValueType() != MVT::i8)) {
8617 SDValue LHS = Cond.getOperand(0);
8618 SDValue RHS = Cond.getOperand(1);
8619 unsigned X86Opcode;
8620 unsigned X86Cond;
8621 SDVTList VTs;
8622 switch (CondOpcode) {
8623 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8624 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8625 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8626 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8627 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8628 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8629 default: llvm_unreachable("unexpected overflowing operator");
8630 }
8631 if (CondOpcode == ISD::UMULO)
8632 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8633 MVT::i32);
8634 else
8635 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8636
8637 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8638
8639 if (CondOpcode == ISD::UMULO)
8640 Cond = X86Op.getValue(2);
8641 else
8642 Cond = X86Op.getValue(1);
8643
8644 CC = DAG.getConstant(X86Cond, MVT::i8);
8645 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008646 }
8647
8648 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008649 // Look pass the truncate.
8650 if (Cond.getOpcode() == ISD::TRUNCATE)
8651 Cond = Cond.getOperand(0);
8652
8653 // We know the result of AND is compared against zero. Try to match
8654 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008655 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008656 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008657 if (NewSetCC.getNode()) {
8658 CC = NewSetCC.getOperand(0);
8659 Cond = NewSetCC.getOperand(1);
8660 addTest = false;
8661 }
8662 }
8663 }
8664
8665 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008666 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008667 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008668 }
8669
Benjamin Kramere915ff32010-12-22 23:09:28 +00008670 // a < b ? -1 : 0 -> RES = ~setcc_carry
8671 // a < b ? 0 : -1 -> RES = setcc_carry
8672 // a >= b ? -1 : 0 -> RES = setcc_carry
8673 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8674 if (Cond.getOpcode() == X86ISD::CMP) {
8675 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8676
8677 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8678 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8679 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8680 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8681 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8682 return DAG.getNOT(DL, Res, Res.getValueType());
8683 return Res;
8684 }
8685 }
8686
Evan Cheng0488db92007-09-25 01:57:46 +00008687 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8688 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008689 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008690 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008691 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008692}
8693
Evan Cheng370e5342008-12-03 08:38:43 +00008694// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8695// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8696// from the AND / OR.
8697static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8698 Opc = Op.getOpcode();
8699 if (Opc != ISD::OR && Opc != ISD::AND)
8700 return false;
8701 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8702 Op.getOperand(0).hasOneUse() &&
8703 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8704 Op.getOperand(1).hasOneUse());
8705}
8706
Evan Cheng961d6d42009-02-02 08:19:07 +00008707// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8708// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008709static bool isXor1OfSetCC(SDValue Op) {
8710 if (Op.getOpcode() != ISD::XOR)
8711 return false;
8712 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8713 if (N1C && N1C->getAPIntValue() == 1) {
8714 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8715 Op.getOperand(0).hasOneUse();
8716 }
8717 return false;
8718}
8719
Dan Gohmand858e902010-04-17 15:26:15 +00008720SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008721 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008722 SDValue Chain = Op.getOperand(0);
8723 SDValue Cond = Op.getOperand(1);
8724 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008725 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008726 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008727 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008728
Dan Gohman1a492952009-10-20 16:22:37 +00008729 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008730 // Check for setcc([su]{add,sub,mul}o == 0).
8731 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8732 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8733 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8734 Cond.getOperand(0).getResNo() == 1 &&
8735 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8736 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8737 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8738 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8739 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8740 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8741 Inverted = true;
8742 Cond = Cond.getOperand(0);
8743 } else {
8744 SDValue NewCond = LowerSETCC(Cond, DAG);
8745 if (NewCond.getNode())
8746 Cond = NewCond;
8747 }
Dan Gohman1a492952009-10-20 16:22:37 +00008748 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008749#if 0
8750 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008751 else if (Cond.getOpcode() == X86ISD::ADD ||
8752 Cond.getOpcode() == X86ISD::SUB ||
8753 Cond.getOpcode() == X86ISD::SMUL ||
8754 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008755 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008756#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008757
Evan Chengad9c0a32009-12-15 00:53:42 +00008758 // Look pass (and (setcc_carry (cmp ...)), 1).
8759 if (Cond.getOpcode() == ISD::AND &&
8760 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8761 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008762 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008763 Cond = Cond.getOperand(0);
8764 }
8765
Evan Cheng3f41d662007-10-08 22:16:29 +00008766 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8767 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008768 unsigned CondOpcode = Cond.getOpcode();
8769 if (CondOpcode == X86ISD::SETCC ||
8770 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008771 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008772
Dan Gohman475871a2008-07-27 21:46:04 +00008773 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008774 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008775 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008776 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008777 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008778 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008779 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008780 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008781 default: break;
8782 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008783 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008784 // These can only come from an arithmetic instruction with overflow,
8785 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008786 Cond = Cond.getNode()->getOperand(1);
8787 addTest = false;
8788 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008789 }
Evan Cheng0488db92007-09-25 01:57:46 +00008790 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008791 }
8792 CondOpcode = Cond.getOpcode();
8793 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8794 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8795 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8796 Cond.getOperand(0).getValueType() != MVT::i8)) {
8797 SDValue LHS = Cond.getOperand(0);
8798 SDValue RHS = Cond.getOperand(1);
8799 unsigned X86Opcode;
8800 unsigned X86Cond;
8801 SDVTList VTs;
8802 switch (CondOpcode) {
8803 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8804 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8805 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8806 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8807 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8808 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8809 default: llvm_unreachable("unexpected overflowing operator");
8810 }
8811 if (Inverted)
8812 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8813 if (CondOpcode == ISD::UMULO)
8814 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8815 MVT::i32);
8816 else
8817 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8818
8819 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8820
8821 if (CondOpcode == ISD::UMULO)
8822 Cond = X86Op.getValue(2);
8823 else
8824 Cond = X86Op.getValue(1);
8825
8826 CC = DAG.getConstant(X86Cond, MVT::i8);
8827 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008828 } else {
8829 unsigned CondOpc;
8830 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8831 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008832 if (CondOpc == ISD::OR) {
8833 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8834 // two branches instead of an explicit OR instruction with a
8835 // separate test.
8836 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008837 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008838 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008839 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008840 Chain, Dest, CC, Cmp);
8841 CC = Cond.getOperand(1).getOperand(0);
8842 Cond = Cmp;
8843 addTest = false;
8844 }
8845 } else { // ISD::AND
8846 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8847 // two branches instead of an explicit AND instruction with a
8848 // separate test. However, we only do this if this block doesn't
8849 // have a fall-through edge, because this requires an explicit
8850 // jmp when the condition is false.
8851 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008852 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008853 Op.getNode()->hasOneUse()) {
8854 X86::CondCode CCode =
8855 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8856 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008857 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008858 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008859 // Look for an unconditional branch following this conditional branch.
8860 // We need this because we need to reverse the successors in order
8861 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008862 if (User->getOpcode() == ISD::BR) {
8863 SDValue FalseBB = User->getOperand(1);
8864 SDNode *NewBR =
8865 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008866 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008867 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008868 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008869
Dale Johannesene4d209d2009-02-03 20:21:25 +00008870 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008871 Chain, Dest, CC, Cmp);
8872 X86::CondCode CCode =
8873 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8874 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008875 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008876 Cond = Cmp;
8877 addTest = false;
8878 }
8879 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008880 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008881 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8882 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8883 // It should be transformed during dag combiner except when the condition
8884 // is set by a arithmetics with overflow node.
8885 X86::CondCode CCode =
8886 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8887 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008888 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008889 Cond = Cond.getOperand(0).getOperand(1);
8890 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008891 } else if (Cond.getOpcode() == ISD::SETCC &&
8892 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8893 // For FCMP_OEQ, we can emit
8894 // two branches instead of an explicit AND instruction with a
8895 // separate test. However, we only do this if this block doesn't
8896 // have a fall-through edge, because this requires an explicit
8897 // jmp when the condition is false.
8898 if (Op.getNode()->hasOneUse()) {
8899 SDNode *User = *Op.getNode()->use_begin();
8900 // Look for an unconditional branch following this conditional branch.
8901 // We need this because we need to reverse the successors in order
8902 // to implement FCMP_OEQ.
8903 if (User->getOpcode() == ISD::BR) {
8904 SDValue FalseBB = User->getOperand(1);
8905 SDNode *NewBR =
8906 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8907 assert(NewBR == User);
8908 (void)NewBR;
8909 Dest = FalseBB;
8910
8911 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8912 Cond.getOperand(0), Cond.getOperand(1));
8913 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8914 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8915 Chain, Dest, CC, Cmp);
8916 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8917 Cond = Cmp;
8918 addTest = false;
8919 }
8920 }
8921 } else if (Cond.getOpcode() == ISD::SETCC &&
8922 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8923 // For FCMP_UNE, we can emit
8924 // two branches instead of an explicit AND instruction with a
8925 // separate test. However, we only do this if this block doesn't
8926 // have a fall-through edge, because this requires an explicit
8927 // jmp when the condition is false.
8928 if (Op.getNode()->hasOneUse()) {
8929 SDNode *User = *Op.getNode()->use_begin();
8930 // Look for an unconditional branch following this conditional branch.
8931 // We need this because we need to reverse the successors in order
8932 // to implement FCMP_UNE.
8933 if (User->getOpcode() == ISD::BR) {
8934 SDValue FalseBB = User->getOperand(1);
8935 SDNode *NewBR =
8936 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8937 assert(NewBR == User);
8938 (void)NewBR;
8939
8940 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8941 Cond.getOperand(0), Cond.getOperand(1));
8942 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8943 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8944 Chain, Dest, CC, Cmp);
8945 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8946 Cond = Cmp;
8947 addTest = false;
8948 Dest = FalseBB;
8949 }
8950 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008951 }
Evan Cheng0488db92007-09-25 01:57:46 +00008952 }
8953
8954 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008955 // Look pass the truncate.
8956 if (Cond.getOpcode() == ISD::TRUNCATE)
8957 Cond = Cond.getOperand(0);
8958
8959 // We know the result of AND is compared against zero. Try to match
8960 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008961 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008962 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8963 if (NewSetCC.getNode()) {
8964 CC = NewSetCC.getOperand(0);
8965 Cond = NewSetCC.getOperand(1);
8966 addTest = false;
8967 }
8968 }
8969 }
8970
8971 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008972 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008973 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008974 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008975 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008976 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008977}
8978
Anton Korobeynikove060b532007-04-17 19:34:00 +00008979
8980// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8981// Calls to _alloca is needed to probe the stack when allocating more than 4k
8982// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8983// that the guard pages used by the OS virtual memory manager are allocated in
8984// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008985SDValue
8986X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008987 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008988 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008989 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008990 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008991 "are being used");
8992 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008993 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008994
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008995 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008996 SDValue Chain = Op.getOperand(0);
8997 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008998 // FIXME: Ensure alignment here
8999
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009000 bool Is64Bit = Subtarget->is64Bit();
9001 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009002
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009003 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009004 MachineFunction &MF = DAG.getMachineFunction();
9005 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009006
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009007 if (Is64Bit) {
9008 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009009 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009010 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009011
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009012 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9013 I != E; I++)
9014 if (I->hasNestAttr())
9015 report_fatal_error("Cannot use segmented stacks with functions that "
9016 "have nested arguments.");
9017 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009018
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009019 const TargetRegisterClass *AddrRegClass =
9020 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9021 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9022 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9023 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9024 DAG.getRegister(Vreg, SPTy));
9025 SDValue Ops1[2] = { Value, Chain };
9026 return DAG.getMergeValues(Ops1, 2, dl);
9027 } else {
9028 SDValue Flag;
9029 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009030
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009031 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9032 Flag = Chain.getValue(1);
9033 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009034
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009035 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9036 Flag = Chain.getValue(1);
9037
9038 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9039
9040 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9041 return DAG.getMergeValues(Ops1, 2, dl);
9042 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009043}
9044
Dan Gohmand858e902010-04-17 15:26:15 +00009045SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009046 MachineFunction &MF = DAG.getMachineFunction();
9047 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9048
Dan Gohman69de1932008-02-06 22:27:42 +00009049 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009050 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009051
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009052 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009053 // vastart just stores the address of the VarArgsFrameIndex slot into the
9054 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009055 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9056 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009057 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9058 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009059 }
9060
9061 // __va_list_tag:
9062 // gp_offset (0 - 6 * 8)
9063 // fp_offset (48 - 48 + 8 * 16)
9064 // overflow_arg_area (point to parameters coming in memory).
9065 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009066 SmallVector<SDValue, 8> MemOps;
9067 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009068 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009069 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009070 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9071 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009072 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009073 MemOps.push_back(Store);
9074
9075 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009076 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009077 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009078 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009079 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9080 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009081 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009082 MemOps.push_back(Store);
9083
9084 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009085 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009086 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009087 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9088 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009089 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9090 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009091 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009092 MemOps.push_back(Store);
9093
9094 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009095 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009096 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009097 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9098 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009099 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9100 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009101 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009102 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009103 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009104}
9105
Dan Gohmand858e902010-04-17 15:26:15 +00009106SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009107 assert(Subtarget->is64Bit() &&
9108 "LowerVAARG only handles 64-bit va_arg!");
9109 assert((Subtarget->isTargetLinux() ||
9110 Subtarget->isTargetDarwin()) &&
9111 "Unhandled target in LowerVAARG");
9112 assert(Op.getNode()->getNumOperands() == 4);
9113 SDValue Chain = Op.getOperand(0);
9114 SDValue SrcPtr = Op.getOperand(1);
9115 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9116 unsigned Align = Op.getConstantOperandVal(3);
9117 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009118
Dan Gohman320afb82010-10-12 18:00:49 +00009119 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009120 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009121 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9122 uint8_t ArgMode;
9123
9124 // Decide which area this value should be read from.
9125 // TODO: Implement the AMD64 ABI in its entirety. This simple
9126 // selection mechanism works only for the basic types.
9127 if (ArgVT == MVT::f80) {
9128 llvm_unreachable("va_arg for f80 not yet implemented");
9129 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9130 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9131 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9132 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9133 } else {
9134 llvm_unreachable("Unhandled argument type in LowerVAARG");
9135 }
9136
9137 if (ArgMode == 2) {
9138 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009139 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009140 !(DAG.getMachineFunction()
9141 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009142 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009143 }
9144
9145 // Insert VAARG_64 node into the DAG
9146 // VAARG_64 returns two values: Variable Argument Address, Chain
9147 SmallVector<SDValue, 11> InstOps;
9148 InstOps.push_back(Chain);
9149 InstOps.push_back(SrcPtr);
9150 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9151 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9152 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9153 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9154 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9155 VTs, &InstOps[0], InstOps.size(),
9156 MVT::i64,
9157 MachinePointerInfo(SV),
9158 /*Align=*/0,
9159 /*Volatile=*/false,
9160 /*ReadMem=*/true,
9161 /*WriteMem=*/true);
9162 Chain = VAARG.getValue(1);
9163
9164 // Load the next argument and return it
9165 return DAG.getLoad(ArgVT, dl,
9166 Chain,
9167 VAARG,
9168 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009169 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009170}
9171
Dan Gohmand858e902010-04-17 15:26:15 +00009172SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009173 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009174 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009175 SDValue Chain = Op.getOperand(0);
9176 SDValue DstPtr = Op.getOperand(1);
9177 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009178 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9179 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009180 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009181
Chris Lattnere72f2022010-09-21 05:40:29 +00009182 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009183 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009184 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009185 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009186}
9187
Dan Gohman475871a2008-07-27 21:46:04 +00009188SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009189X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009190 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009191 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009192 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009193 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009194 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009195 case Intrinsic::x86_sse_comieq_ss:
9196 case Intrinsic::x86_sse_comilt_ss:
9197 case Intrinsic::x86_sse_comile_ss:
9198 case Intrinsic::x86_sse_comigt_ss:
9199 case Intrinsic::x86_sse_comige_ss:
9200 case Intrinsic::x86_sse_comineq_ss:
9201 case Intrinsic::x86_sse_ucomieq_ss:
9202 case Intrinsic::x86_sse_ucomilt_ss:
9203 case Intrinsic::x86_sse_ucomile_ss:
9204 case Intrinsic::x86_sse_ucomigt_ss:
9205 case Intrinsic::x86_sse_ucomige_ss:
9206 case Intrinsic::x86_sse_ucomineq_ss:
9207 case Intrinsic::x86_sse2_comieq_sd:
9208 case Intrinsic::x86_sse2_comilt_sd:
9209 case Intrinsic::x86_sse2_comile_sd:
9210 case Intrinsic::x86_sse2_comigt_sd:
9211 case Intrinsic::x86_sse2_comige_sd:
9212 case Intrinsic::x86_sse2_comineq_sd:
9213 case Intrinsic::x86_sse2_ucomieq_sd:
9214 case Intrinsic::x86_sse2_ucomilt_sd:
9215 case Intrinsic::x86_sse2_ucomile_sd:
9216 case Intrinsic::x86_sse2_ucomigt_sd:
9217 case Intrinsic::x86_sse2_ucomige_sd:
9218 case Intrinsic::x86_sse2_ucomineq_sd: {
9219 unsigned Opc = 0;
9220 ISD::CondCode CC = ISD::SETCC_INVALID;
9221 switch (IntNo) {
9222 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009223 case Intrinsic::x86_sse_comieq_ss:
9224 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009225 Opc = X86ISD::COMI;
9226 CC = ISD::SETEQ;
9227 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009228 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009229 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009230 Opc = X86ISD::COMI;
9231 CC = ISD::SETLT;
9232 break;
9233 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009234 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009235 Opc = X86ISD::COMI;
9236 CC = ISD::SETLE;
9237 break;
9238 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009239 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009240 Opc = X86ISD::COMI;
9241 CC = ISD::SETGT;
9242 break;
9243 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009244 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009245 Opc = X86ISD::COMI;
9246 CC = ISD::SETGE;
9247 break;
9248 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009249 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009250 Opc = X86ISD::COMI;
9251 CC = ISD::SETNE;
9252 break;
9253 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009254 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009255 Opc = X86ISD::UCOMI;
9256 CC = ISD::SETEQ;
9257 break;
9258 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009259 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009260 Opc = X86ISD::UCOMI;
9261 CC = ISD::SETLT;
9262 break;
9263 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009264 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009265 Opc = X86ISD::UCOMI;
9266 CC = ISD::SETLE;
9267 break;
9268 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009269 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009270 Opc = X86ISD::UCOMI;
9271 CC = ISD::SETGT;
9272 break;
9273 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009274 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009275 Opc = X86ISD::UCOMI;
9276 CC = ISD::SETGE;
9277 break;
9278 case Intrinsic::x86_sse_ucomineq_ss:
9279 case Intrinsic::x86_sse2_ucomineq_sd:
9280 Opc = X86ISD::UCOMI;
9281 CC = ISD::SETNE;
9282 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009283 }
Evan Cheng734503b2006-09-11 02:19:56 +00009284
Dan Gohman475871a2008-07-27 21:46:04 +00009285 SDValue LHS = Op.getOperand(1);
9286 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009287 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009288 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009289 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9290 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9291 DAG.getConstant(X86CC, MVT::i8), Cond);
9292 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009293 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009294 // Arithmetic intrinsics.
9295 case Intrinsic::x86_sse3_hadd_ps:
9296 case Intrinsic::x86_sse3_hadd_pd:
9297 case Intrinsic::x86_avx_hadd_ps_256:
9298 case Intrinsic::x86_avx_hadd_pd_256:
9299 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9300 Op.getOperand(1), Op.getOperand(2));
9301 case Intrinsic::x86_sse3_hsub_ps:
9302 case Intrinsic::x86_sse3_hsub_pd:
9303 case Intrinsic::x86_avx_hsub_ps_256:
9304 case Intrinsic::x86_avx_hsub_pd_256:
9305 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9306 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009307 case Intrinsic::x86_avx2_psllv_d:
9308 case Intrinsic::x86_avx2_psllv_q:
9309 case Intrinsic::x86_avx2_psllv_d_256:
9310 case Intrinsic::x86_avx2_psllv_q_256:
9311 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9312 Op.getOperand(1), Op.getOperand(2));
9313 case Intrinsic::x86_avx2_psrlv_d:
9314 case Intrinsic::x86_avx2_psrlv_q:
9315 case Intrinsic::x86_avx2_psrlv_d_256:
9316 case Intrinsic::x86_avx2_psrlv_q_256:
9317 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9318 Op.getOperand(1), Op.getOperand(2));
9319 case Intrinsic::x86_avx2_psrav_d:
9320 case Intrinsic::x86_avx2_psrav_d_256:
9321 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9322 Op.getOperand(1), Op.getOperand(2));
9323
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009324 // ptest and testp intrinsics. The intrinsic these come from are designed to
9325 // return an integer value, not just an instruction so lower it to the ptest
9326 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009327 case Intrinsic::x86_sse41_ptestz:
9328 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009329 case Intrinsic::x86_sse41_ptestnzc:
9330 case Intrinsic::x86_avx_ptestz_256:
9331 case Intrinsic::x86_avx_ptestc_256:
9332 case Intrinsic::x86_avx_ptestnzc_256:
9333 case Intrinsic::x86_avx_vtestz_ps:
9334 case Intrinsic::x86_avx_vtestc_ps:
9335 case Intrinsic::x86_avx_vtestnzc_ps:
9336 case Intrinsic::x86_avx_vtestz_pd:
9337 case Intrinsic::x86_avx_vtestc_pd:
9338 case Intrinsic::x86_avx_vtestnzc_pd:
9339 case Intrinsic::x86_avx_vtestz_ps_256:
9340 case Intrinsic::x86_avx_vtestc_ps_256:
9341 case Intrinsic::x86_avx_vtestnzc_ps_256:
9342 case Intrinsic::x86_avx_vtestz_pd_256:
9343 case Intrinsic::x86_avx_vtestc_pd_256:
9344 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9345 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009346 unsigned X86CC = 0;
9347 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009348 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009349 case Intrinsic::x86_avx_vtestz_ps:
9350 case Intrinsic::x86_avx_vtestz_pd:
9351 case Intrinsic::x86_avx_vtestz_ps_256:
9352 case Intrinsic::x86_avx_vtestz_pd_256:
9353 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009354 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009355 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009356 // ZF = 1
9357 X86CC = X86::COND_E;
9358 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009359 case Intrinsic::x86_avx_vtestc_ps:
9360 case Intrinsic::x86_avx_vtestc_pd:
9361 case Intrinsic::x86_avx_vtestc_ps_256:
9362 case Intrinsic::x86_avx_vtestc_pd_256:
9363 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009364 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009365 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009366 // CF = 1
9367 X86CC = X86::COND_B;
9368 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009369 case Intrinsic::x86_avx_vtestnzc_ps:
9370 case Intrinsic::x86_avx_vtestnzc_pd:
9371 case Intrinsic::x86_avx_vtestnzc_ps_256:
9372 case Intrinsic::x86_avx_vtestnzc_pd_256:
9373 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009374 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009375 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009376 // ZF and CF = 0
9377 X86CC = X86::COND_A;
9378 break;
9379 }
Eric Christopherfd179292009-08-27 18:07:15 +00009380
Eric Christopher71c67532009-07-29 00:28:05 +00009381 SDValue LHS = Op.getOperand(1);
9382 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009383 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9384 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009385 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9386 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9387 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009388 }
Evan Cheng5759f972008-05-04 09:15:50 +00009389
9390 // Fix vector shift instructions where the last operand is a non-immediate
9391 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009392 case Intrinsic::x86_avx2_pslli_w:
9393 case Intrinsic::x86_avx2_pslli_d:
9394 case Intrinsic::x86_avx2_pslli_q:
9395 case Intrinsic::x86_avx2_psrli_w:
9396 case Intrinsic::x86_avx2_psrli_d:
9397 case Intrinsic::x86_avx2_psrli_q:
9398 case Intrinsic::x86_avx2_psrai_w:
9399 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009400 case Intrinsic::x86_sse2_pslli_w:
9401 case Intrinsic::x86_sse2_pslli_d:
9402 case Intrinsic::x86_sse2_pslli_q:
9403 case Intrinsic::x86_sse2_psrli_w:
9404 case Intrinsic::x86_sse2_psrli_d:
9405 case Intrinsic::x86_sse2_psrli_q:
9406 case Intrinsic::x86_sse2_psrai_w:
9407 case Intrinsic::x86_sse2_psrai_d:
9408 case Intrinsic::x86_mmx_pslli_w:
9409 case Intrinsic::x86_mmx_pslli_d:
9410 case Intrinsic::x86_mmx_pslli_q:
9411 case Intrinsic::x86_mmx_psrli_w:
9412 case Intrinsic::x86_mmx_psrli_d:
9413 case Intrinsic::x86_mmx_psrli_q:
9414 case Intrinsic::x86_mmx_psrai_w:
9415 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009416 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009417 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009418 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009419
9420 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009421 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009422 switch (IntNo) {
9423 case Intrinsic::x86_sse2_pslli_w:
9424 NewIntNo = Intrinsic::x86_sse2_psll_w;
9425 break;
9426 case Intrinsic::x86_sse2_pslli_d:
9427 NewIntNo = Intrinsic::x86_sse2_psll_d;
9428 break;
9429 case Intrinsic::x86_sse2_pslli_q:
9430 NewIntNo = Intrinsic::x86_sse2_psll_q;
9431 break;
9432 case Intrinsic::x86_sse2_psrli_w:
9433 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9434 break;
9435 case Intrinsic::x86_sse2_psrli_d:
9436 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9437 break;
9438 case Intrinsic::x86_sse2_psrli_q:
9439 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9440 break;
9441 case Intrinsic::x86_sse2_psrai_w:
9442 NewIntNo = Intrinsic::x86_sse2_psra_w;
9443 break;
9444 case Intrinsic::x86_sse2_psrai_d:
9445 NewIntNo = Intrinsic::x86_sse2_psra_d;
9446 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009447 case Intrinsic::x86_avx2_pslli_w:
9448 NewIntNo = Intrinsic::x86_avx2_psll_w;
9449 break;
9450 case Intrinsic::x86_avx2_pslli_d:
9451 NewIntNo = Intrinsic::x86_avx2_psll_d;
9452 break;
9453 case Intrinsic::x86_avx2_pslli_q:
9454 NewIntNo = Intrinsic::x86_avx2_psll_q;
9455 break;
9456 case Intrinsic::x86_avx2_psrli_w:
9457 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9458 break;
9459 case Intrinsic::x86_avx2_psrli_d:
9460 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9461 break;
9462 case Intrinsic::x86_avx2_psrli_q:
9463 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9464 break;
9465 case Intrinsic::x86_avx2_psrai_w:
9466 NewIntNo = Intrinsic::x86_avx2_psra_w;
9467 break;
9468 case Intrinsic::x86_avx2_psrai_d:
9469 NewIntNo = Intrinsic::x86_avx2_psra_d;
9470 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009471 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009472 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009473 switch (IntNo) {
9474 case Intrinsic::x86_mmx_pslli_w:
9475 NewIntNo = Intrinsic::x86_mmx_psll_w;
9476 break;
9477 case Intrinsic::x86_mmx_pslli_d:
9478 NewIntNo = Intrinsic::x86_mmx_psll_d;
9479 break;
9480 case Intrinsic::x86_mmx_pslli_q:
9481 NewIntNo = Intrinsic::x86_mmx_psll_q;
9482 break;
9483 case Intrinsic::x86_mmx_psrli_w:
9484 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9485 break;
9486 case Intrinsic::x86_mmx_psrli_d:
9487 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9488 break;
9489 case Intrinsic::x86_mmx_psrli_q:
9490 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9491 break;
9492 case Intrinsic::x86_mmx_psrai_w:
9493 NewIntNo = Intrinsic::x86_mmx_psra_w;
9494 break;
9495 case Intrinsic::x86_mmx_psrai_d:
9496 NewIntNo = Intrinsic::x86_mmx_psra_d;
9497 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009498 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009499 }
9500 break;
9501 }
9502 }
Mon P Wangefa42202009-09-03 19:56:25 +00009503
9504 // The vector shift intrinsics with scalars uses 32b shift amounts but
9505 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9506 // to be zero.
9507 SDValue ShOps[4];
9508 ShOps[0] = ShAmt;
9509 ShOps[1] = DAG.getConstant(0, MVT::i32);
9510 if (ShAmtVT == MVT::v4i32) {
9511 ShOps[2] = DAG.getUNDEF(MVT::i32);
9512 ShOps[3] = DAG.getUNDEF(MVT::i32);
9513 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9514 } else {
9515 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009516// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009517 }
9518
Owen Andersone50ed302009-08-10 22:56:29 +00009519 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009520 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009521 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009522 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009523 Op.getOperand(1), ShAmt);
9524 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009525 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009526}
Evan Cheng72261582005-12-20 06:22:03 +00009527
Dan Gohmand858e902010-04-17 15:26:15 +00009528SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9529 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009530 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9531 MFI->setReturnAddressIsTaken(true);
9532
Bill Wendling64e87322009-01-16 19:25:27 +00009533 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009534 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009535
9536 if (Depth > 0) {
9537 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9538 SDValue Offset =
9539 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009540 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009541 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009542 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009543 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009544 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009545 }
9546
9547 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009548 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009549 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009550 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009551}
9552
Dan Gohmand858e902010-04-17 15:26:15 +00009553SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009554 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9555 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009556
Owen Andersone50ed302009-08-10 22:56:29 +00009557 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009558 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009559 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9560 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009561 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009562 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009563 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9564 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009565 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009566 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009567}
9568
Dan Gohman475871a2008-07-27 21:46:04 +00009569SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009570 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009571 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009572}
9573
Dan Gohmand858e902010-04-17 15:26:15 +00009574SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009575 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009576 SDValue Chain = Op.getOperand(0);
9577 SDValue Offset = Op.getOperand(1);
9578 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009579 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009580
Dan Gohmand8816272010-08-11 18:14:00 +00009581 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9582 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9583 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009584 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009585
Dan Gohmand8816272010-08-11 18:14:00 +00009586 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9587 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009588 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009589 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9590 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009591 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009592 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009593
Dale Johannesene4d209d2009-02-03 20:21:25 +00009594 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009595 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009596 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009597}
9598
Duncan Sands4a544a72011-09-06 13:37:06 +00009599SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9600 SelectionDAG &DAG) const {
9601 return Op.getOperand(0);
9602}
9603
9604SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9605 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009606 SDValue Root = Op.getOperand(0);
9607 SDValue Trmp = Op.getOperand(1); // trampoline
9608 SDValue FPtr = Op.getOperand(2); // nested function
9609 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009610 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009611
Dan Gohman69de1932008-02-06 22:27:42 +00009612 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009613
9614 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009615 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009616
9617 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009618 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9619 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009620
Evan Cheng0e6a0522011-07-18 20:57:22 +00009621 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9622 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009623
9624 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9625
9626 // Load the pointer to the nested function into R11.
9627 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009628 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009629 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009630 Addr, MachinePointerInfo(TrmpAddr),
9631 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009632
Owen Anderson825b72b2009-08-11 20:47:22 +00009633 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9634 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009635 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9636 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009637 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009638
9639 // Load the 'nest' parameter value into R10.
9640 // R10 is specified in X86CallingConv.td
9641 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009642 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9643 DAG.getConstant(10, MVT::i64));
9644 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009645 Addr, MachinePointerInfo(TrmpAddr, 10),
9646 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009647
Owen Anderson825b72b2009-08-11 20:47:22 +00009648 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9649 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009650 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9651 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009652 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009653
9654 // Jump to the nested function.
9655 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009656 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9657 DAG.getConstant(20, MVT::i64));
9658 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009659 Addr, MachinePointerInfo(TrmpAddr, 20),
9660 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009661
9662 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009663 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9664 DAG.getConstant(22, MVT::i64));
9665 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009666 MachinePointerInfo(TrmpAddr, 22),
9667 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009668
Duncan Sands4a544a72011-09-06 13:37:06 +00009669 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009670 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009671 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009672 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009673 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009674 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009675
9676 switch (CC) {
9677 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009678 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009679 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009680 case CallingConv::X86_StdCall: {
9681 // Pass 'nest' parameter in ECX.
9682 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009683 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009684
9685 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009686 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009687 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009688
Chris Lattner58d74912008-03-12 17:45:29 +00009689 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009690 unsigned InRegCount = 0;
9691 unsigned Idx = 1;
9692
9693 for (FunctionType::param_iterator I = FTy->param_begin(),
9694 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009695 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009696 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009697 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009698
9699 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009700 report_fatal_error("Nest register in use - reduce number of inreg"
9701 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009702 }
9703 }
9704 break;
9705 }
9706 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009707 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009708 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009709 // Pass 'nest' parameter in EAX.
9710 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009711 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009712 break;
9713 }
9714
Dan Gohman475871a2008-07-27 21:46:04 +00009715 SDValue OutChains[4];
9716 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009717
Owen Anderson825b72b2009-08-11 20:47:22 +00009718 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9719 DAG.getConstant(10, MVT::i32));
9720 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009721
Chris Lattnera62fe662010-02-05 19:20:30 +00009722 // This is storing the opcode for MOV32ri.
9723 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009724 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009725 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009726 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009727 Trmp, MachinePointerInfo(TrmpAddr),
9728 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009729
Owen Anderson825b72b2009-08-11 20:47:22 +00009730 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9731 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009732 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9733 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009734 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009735
Chris Lattnera62fe662010-02-05 19:20:30 +00009736 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009737 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9738 DAG.getConstant(5, MVT::i32));
9739 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009740 MachinePointerInfo(TrmpAddr, 5),
9741 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009742
Owen Anderson825b72b2009-08-11 20:47:22 +00009743 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9744 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009745 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9746 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009747 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009748
Duncan Sands4a544a72011-09-06 13:37:06 +00009749 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009750 }
9751}
9752
Dan Gohmand858e902010-04-17 15:26:15 +00009753SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9754 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009755 /*
9756 The rounding mode is in bits 11:10 of FPSR, and has the following
9757 settings:
9758 00 Round to nearest
9759 01 Round to -inf
9760 10 Round to +inf
9761 11 Round to 0
9762
9763 FLT_ROUNDS, on the other hand, expects the following:
9764 -1 Undefined
9765 0 Round to 0
9766 1 Round to nearest
9767 2 Round to +inf
9768 3 Round to -inf
9769
9770 To perform the conversion, we do:
9771 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9772 */
9773
9774 MachineFunction &MF = DAG.getMachineFunction();
9775 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009776 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009777 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009778 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009779 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009780
9781 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009782 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009783 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009784
Michael J. Spencerec38de22010-10-10 22:04:20 +00009785
Chris Lattner2156b792010-09-22 01:11:26 +00009786 MachineMemOperand *MMO =
9787 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9788 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009789
Chris Lattner2156b792010-09-22 01:11:26 +00009790 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9791 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9792 DAG.getVTList(MVT::Other),
9793 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009794
9795 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009796 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009797 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009798
9799 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009800 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009801 DAG.getNode(ISD::SRL, DL, MVT::i16,
9802 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009803 CWD, DAG.getConstant(0x800, MVT::i16)),
9804 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009805 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009806 DAG.getNode(ISD::SRL, DL, MVT::i16,
9807 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009808 CWD, DAG.getConstant(0x400, MVT::i16)),
9809 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009810
Dan Gohman475871a2008-07-27 21:46:04 +00009811 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009812 DAG.getNode(ISD::AND, DL, MVT::i16,
9813 DAG.getNode(ISD::ADD, DL, MVT::i16,
9814 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009815 DAG.getConstant(1, MVT::i16)),
9816 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009817
9818
Duncan Sands83ec4b62008-06-06 12:08:01 +00009819 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009820 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009821}
9822
Dan Gohmand858e902010-04-17 15:26:15 +00009823SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009824 EVT VT = Op.getValueType();
9825 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009826 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009827 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009828
9829 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009830 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009831 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009832 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009833 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009834 }
Evan Cheng18efe262007-12-14 02:13:44 +00009835
Evan Cheng152804e2007-12-14 08:30:15 +00009836 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009837 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009838 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009839
9840 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009841 SDValue Ops[] = {
9842 Op,
9843 DAG.getConstant(NumBits+NumBits-1, OpVT),
9844 DAG.getConstant(X86::COND_E, MVT::i8),
9845 Op.getValue(1)
9846 };
9847 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009848
9849 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009850 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009851
Owen Anderson825b72b2009-08-11 20:47:22 +00009852 if (VT == MVT::i8)
9853 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009854 return Op;
9855}
9856
Chandler Carruthacc068e2011-12-24 10:55:54 +00009857SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9858 SelectionDAG &DAG) const {
9859 EVT VT = Op.getValueType();
9860 EVT OpVT = VT;
9861 unsigned NumBits = VT.getSizeInBits();
9862 DebugLoc dl = Op.getDebugLoc();
9863
9864 Op = Op.getOperand(0);
9865 if (VT == MVT::i8) {
9866 // Zero extend to i32 since there is not an i8 bsr.
9867 OpVT = MVT::i32;
9868 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9869 }
9870
9871 // Issue a bsr (scan bits in reverse).
9872 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
9873 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
9874
9875 // And xor with NumBits-1.
9876 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
9877
9878 if (VT == MVT::i8)
9879 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
9880 return Op;
9881}
9882
Dan Gohmand858e902010-04-17 15:26:15 +00009883SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009884 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00009885 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009886 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009887 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +00009888
9889 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +00009890 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009891 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009892
9893 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009894 SDValue Ops[] = {
9895 Op,
Chandler Carruth77821022011-12-24 12:12:34 +00009896 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009897 DAG.getConstant(X86::COND_E, MVT::i8),
9898 Op.getValue(1)
9899 };
Chandler Carruth77821022011-12-24 12:12:34 +00009900 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +00009901}
9902
Craig Topper13894fa2011-08-24 06:14:18 +00009903// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9904// ones, and then concatenate the result back.
9905static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009906 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009907
9908 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9909 "Unsupported value type for operation");
9910
9911 int NumElems = VT.getVectorNumElements();
9912 DebugLoc dl = Op.getDebugLoc();
9913 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9914 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9915
9916 // Extract the LHS vectors
9917 SDValue LHS = Op.getOperand(0);
9918 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9919 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9920
9921 // Extract the RHS vectors
9922 SDValue RHS = Op.getOperand(1);
9923 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9924 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9925
9926 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9927 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9928
9929 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9930 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9931 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9932}
9933
9934SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9935 assert(Op.getValueType().getSizeInBits() == 256 &&
9936 Op.getValueType().isInteger() &&
9937 "Only handle AVX 256-bit vector integer operation");
9938 return Lower256IntArith(Op, DAG);
9939}
9940
9941SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9942 assert(Op.getValueType().getSizeInBits() == 256 &&
9943 Op.getValueType().isInteger() &&
9944 "Only handle AVX 256-bit vector integer operation");
9945 return Lower256IntArith(Op, DAG);
9946}
9947
9948SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9949 EVT VT = Op.getValueType();
9950
9951 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +00009952 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +00009953 return Lower256IntArith(Op, DAG);
9954
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009955 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009956
Craig Topperaaa643c2011-11-09 07:28:55 +00009957 SDValue A = Op.getOperand(0);
9958 SDValue B = Op.getOperand(1);
9959
9960 if (VT == MVT::v4i64) {
9961 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
9962
9963 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
9964 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
9965 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
9966 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
9967 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
9968 //
9969 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
9970 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
9971 // return AloBlo + AloBhi + AhiBlo;
9972
9973 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9974 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9975 A, DAG.getConstant(32, MVT::i32));
9976 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9977 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9978 B, DAG.getConstant(32, MVT::i32));
9979 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9980 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9981 A, B);
9982 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9983 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9984 A, Bhi);
9985 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9986 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9987 Ahi, B);
9988 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9989 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9990 AloBhi, DAG.getConstant(32, MVT::i32));
9991 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9992 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9993 AhiBlo, DAG.getConstant(32, MVT::i32));
9994 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9995 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
9996 return Res;
9997 }
9998
9999 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10000
Mon P Wangaf9b9522008-12-18 21:42:19 +000010001 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10002 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10003 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10004 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10005 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10006 //
10007 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10008 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10009 // return AloBlo + AloBhi + AhiBlo;
10010
Dale Johannesene4d209d2009-02-03 20:21:25 +000010011 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010012 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10013 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010014 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010015 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10016 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010017 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010018 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010019 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010020 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010021 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010022 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010023 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010024 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010025 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010026 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010027 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10028 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010029 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010030 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10031 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010032 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10033 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010034 return Res;
10035}
10036
Nadav Rotem43012222011-05-11 08:12:09 +000010037SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10038
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010039 EVT VT = Op.getValueType();
10040 DebugLoc dl = Op.getDebugLoc();
10041 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010042 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010043 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010044
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010045 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010046 return SDValue();
10047
Nadav Rotem43012222011-05-11 08:12:09 +000010048 // Optimize shl/srl/sra with constant shift amount.
10049 if (isSplatVector(Amt.getNode())) {
10050 SDValue SclrAmt = Amt->getOperand(0);
10051 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10052 uint64_t ShiftAmt = C->getZExtValue();
10053
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010054 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10055 // Make a large shift.
10056 SDValue SHL =
10057 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10058 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10059 R, DAG.getConstant(ShiftAmt, MVT::i32));
10060 // Zero out the rightmost bits.
10061 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10062 MVT::i8));
10063 return DAG.getNode(ISD::AND, dl, VT, SHL,
10064 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10065 }
10066
Nadav Rotem43012222011-05-11 08:12:09 +000010067 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10068 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10069 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10070 R, DAG.getConstant(ShiftAmt, MVT::i32));
10071
10072 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10073 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10074 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10075 R, DAG.getConstant(ShiftAmt, MVT::i32));
10076
10077 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10078 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10079 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10080 R, DAG.getConstant(ShiftAmt, MVT::i32));
10081
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010082 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10083 // Make a large shift.
10084 SDValue SRL =
10085 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10086 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10087 R, DAG.getConstant(ShiftAmt, MVT::i32));
10088 // Zero out the leftmost bits.
10089 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10090 MVT::i8));
10091 return DAG.getNode(ISD::AND, dl, VT, SRL,
10092 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10093 }
10094
Nadav Rotem43012222011-05-11 08:12:09 +000010095 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10096 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10097 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10098 R, DAG.getConstant(ShiftAmt, MVT::i32));
10099
10100 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10101 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10102 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10103 R, DAG.getConstant(ShiftAmt, MVT::i32));
10104
10105 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10106 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10107 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10108 R, DAG.getConstant(ShiftAmt, MVT::i32));
10109
10110 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10111 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10112 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10113 R, DAG.getConstant(ShiftAmt, MVT::i32));
10114
10115 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10116 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10117 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10118 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010119
10120 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10121 if (ShiftAmt == 7) {
10122 // R s>> 7 === R s< 0
10123 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10124 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10125 }
10126
10127 // R s>> a === ((R u>> a) ^ m) - m
10128 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10129 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10130 MVT::i8));
10131 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10132 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10133 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10134 return Res;
10135 }
Craig Topper46154eb2011-11-11 07:39:23 +000010136
Craig Topper0d86d462011-11-20 00:12:05 +000010137 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10138 if (Op.getOpcode() == ISD::SHL) {
10139 // Make a large shift.
10140 SDValue SHL =
10141 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10142 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10143 R, DAG.getConstant(ShiftAmt, MVT::i32));
10144 // Zero out the rightmost bits.
10145 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10146 MVT::i8));
10147 return DAG.getNode(ISD::AND, dl, VT, SHL,
10148 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010149 }
Craig Topper0d86d462011-11-20 00:12:05 +000010150 if (Op.getOpcode() == ISD::SRL) {
10151 // Make a large shift.
10152 SDValue SRL =
10153 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10154 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10155 R, DAG.getConstant(ShiftAmt, MVT::i32));
10156 // Zero out the leftmost bits.
10157 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10158 MVT::i8));
10159 return DAG.getNode(ISD::AND, dl, VT, SRL,
10160 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10161 }
10162 if (Op.getOpcode() == ISD::SRA) {
10163 if (ShiftAmt == 7) {
10164 // R s>> 7 === R s< 0
10165 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10166 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10167 }
10168
10169 // R s>> a === ((R u>> a) ^ m) - m
10170 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10171 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10172 MVT::i8));
10173 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10174 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10175 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10176 return Res;
10177 }
10178 }
Nadav Rotem43012222011-05-11 08:12:09 +000010179 }
10180 }
10181
10182 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010183 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010184 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10185 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10186 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10187
10188 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010189
Nate Begeman51409212010-07-28 00:21:48 +000010190 std::vector<Constant*> CV(4, CI);
10191 Constant *C = ConstantVector::get(CV);
10192 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10193 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010194 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010195 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010196
10197 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010198 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010199 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10200 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10201 }
Nadav Rotem43012222011-05-11 08:12:09 +000010202 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Lang Hames8b99c1e2011-12-17 01:08:46 +000010203 assert((Subtarget->hasSSE2() || Subtarget->hasAVX()) &&
10204 "Need SSE2 for pslli/pcmpeq.");
10205
Nate Begeman51409212010-07-28 00:21:48 +000010206 // a = a << 5;
10207 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10208 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10209 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10210
Lang Hames8b99c1e2011-12-17 01:08:46 +000010211 // Turn 'a' into a mask suitable for VSELECT
10212 SDValue VSelM = DAG.getConstant(0x80, VT);
10213 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10214 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10215 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10216 OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010217
Lang Hames8b99c1e2011-12-17 01:08:46 +000010218 SDValue CM1 = DAG.getConstant(0x0f, VT);
10219 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010220
Lang Hames8b99c1e2011-12-17 01:08:46 +000010221 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10222 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Nate Begeman51409212010-07-28 00:21:48 +000010223 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10224 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10225 DAG.getConstant(4, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010226 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10227
Nate Begeman51409212010-07-28 00:21:48 +000010228 // a += a
10229 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010230 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10231 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10232 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10233 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010234
Lang Hames8b99c1e2011-12-17 01:08:46 +000010235 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10236 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Nate Begeman51409212010-07-28 00:21:48 +000010237 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10238 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10239 DAG.getConstant(2, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010240 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10241
Nate Begeman51409212010-07-28 00:21:48 +000010242 // a += a
10243 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010244 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10245 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10246 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10247 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010248
Lang Hames8b99c1e2011-12-17 01:08:46 +000010249 // return VSELECT(r, r+r, a);
10250 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010251 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010252 return R;
10253 }
Craig Topper46154eb2011-11-11 07:39:23 +000010254
10255 // Decompose 256-bit shifts into smaller 128-bit shifts.
10256 if (VT.getSizeInBits() == 256) {
10257 int NumElems = VT.getVectorNumElements();
10258 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10259 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10260
10261 // Extract the two vectors
10262 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10263 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10264 DAG, dl);
10265
10266 // Recreate the shift amount vectors
10267 SDValue Amt1, Amt2;
10268 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10269 // Constant shift amount
10270 SmallVector<SDValue, 4> Amt1Csts;
10271 SmallVector<SDValue, 4> Amt2Csts;
10272 for (int i = 0; i < NumElems/2; ++i)
10273 Amt1Csts.push_back(Amt->getOperand(i));
10274 for (int i = NumElems/2; i < NumElems; ++i)
10275 Amt2Csts.push_back(Amt->getOperand(i));
10276
10277 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10278 &Amt1Csts[0], NumElems/2);
10279 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10280 &Amt2Csts[0], NumElems/2);
10281 } else {
10282 // Variable shift amount
10283 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10284 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10285 DAG, dl);
10286 }
10287
10288 // Issue new vector shifts for the smaller types
10289 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10290 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10291
10292 // Concatenate the result back
10293 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10294 }
10295
Nate Begeman51409212010-07-28 00:21:48 +000010296 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010297}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010298
Dan Gohmand858e902010-04-17 15:26:15 +000010299SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010300 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10301 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010302 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10303 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010304 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010305 SDValue LHS = N->getOperand(0);
10306 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010307 unsigned BaseOp = 0;
10308 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010309 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010310 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010311 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010312 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010313 // A subtract of one will be selected as a INC. Note that INC doesn't
10314 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010315 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10316 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010317 BaseOp = X86ISD::INC;
10318 Cond = X86::COND_O;
10319 break;
10320 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010321 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010322 Cond = X86::COND_O;
10323 break;
10324 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010325 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010326 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010327 break;
10328 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010329 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10330 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010331 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10332 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010333 BaseOp = X86ISD::DEC;
10334 Cond = X86::COND_O;
10335 break;
10336 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010337 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010338 Cond = X86::COND_O;
10339 break;
10340 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010341 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010342 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010343 break;
10344 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010345 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010346 Cond = X86::COND_O;
10347 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010348 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10349 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10350 MVT::i32);
10351 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010352
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010353 SDValue SetCC =
10354 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10355 DAG.getConstant(X86::COND_O, MVT::i32),
10356 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010357
Dan Gohman6e5fda22011-07-22 18:45:15 +000010358 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010359 }
Bill Wendling74c37652008-12-09 22:08:41 +000010360 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010361
Bill Wendling61edeb52008-12-02 01:06:39 +000010362 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010363 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010364 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010365
Bill Wendling61edeb52008-12-02 01:06:39 +000010366 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010367 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10368 DAG.getConstant(Cond, MVT::i32),
10369 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010370
Dan Gohman6e5fda22011-07-22 18:45:15 +000010371 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010372}
10373
Chad Rosier30450e82011-12-22 22:35:21 +000010374SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10375 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010376 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010377 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10378 EVT VT = Op.getValueType();
10379
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010380 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010381 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10382 ExtraVT.getScalarType().getSizeInBits();
10383 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10384
10385 unsigned SHLIntrinsicsID = 0;
10386 unsigned SRAIntrinsicsID = 0;
10387 switch (VT.getSimpleVT().SimpleTy) {
10388 default:
10389 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010390 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010391 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10392 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10393 break;
Craig Toppera124f942011-11-21 01:12:36 +000010394 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010395 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10396 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10397 break;
Craig Toppera124f942011-11-21 01:12:36 +000010398 case MVT::v8i32:
10399 case MVT::v16i16:
10400 if (!Subtarget->hasAVX())
10401 return SDValue();
10402 if (!Subtarget->hasAVX2()) {
10403 // needs to be split
10404 int NumElems = VT.getVectorNumElements();
10405 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10406 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10407
10408 // Extract the LHS vectors
10409 SDValue LHS = Op.getOperand(0);
10410 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10411 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10412
10413 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10414 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10415
10416 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10417 int ExtraNumElems = ExtraVT.getVectorNumElements();
10418 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10419 ExtraNumElems/2);
10420 SDValue Extra = DAG.getValueType(ExtraVT);
10421
10422 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10423 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10424
10425 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10426 }
10427 if (VT == MVT::v8i32) {
10428 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10429 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10430 } else {
10431 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10432 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10433 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010434 }
10435
10436 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10437 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010438 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010439
Nadav Rotema7934dd2011-10-10 19:31:45 +000010440 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10441 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10442 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010443 }
10444
10445 return SDValue();
10446}
10447
10448
Eric Christopher9a9d2752010-07-22 02:48:34 +000010449SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10450 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010451
Eric Christopher77ed1352011-07-08 00:04:56 +000010452 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10453 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010454 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010455 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010456 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010457 SDValue Ops[] = {
10458 DAG.getRegister(X86::ESP, MVT::i32), // Base
10459 DAG.getTargetConstant(1, MVT::i8), // Scale
10460 DAG.getRegister(0, MVT::i32), // Index
10461 DAG.getTargetConstant(0, MVT::i32), // Disp
10462 DAG.getRegister(0, MVT::i32), // Segment.
10463 Zero,
10464 Chain
10465 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010466 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010467 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10468 array_lengthof(Ops));
10469 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010470 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010471
Eric Christopher9a9d2752010-07-22 02:48:34 +000010472 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010473 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010474 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010475
Chris Lattner132929a2010-08-14 17:26:09 +000010476 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10477 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10478 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10479 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010480
Chris Lattner132929a2010-08-14 17:26:09 +000010481 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10482 if (!Op1 && !Op2 && !Op3 && Op4)
10483 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010484
Chris Lattner132929a2010-08-14 17:26:09 +000010485 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10486 if (Op1 && !Op2 && !Op3 && !Op4)
10487 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010488
10489 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010490 // (MFENCE)>;
10491 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010492}
10493
Eli Friedman14648462011-07-27 22:21:52 +000010494SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10495 SelectionDAG &DAG) const {
10496 DebugLoc dl = Op.getDebugLoc();
10497 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10498 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10499 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10500 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10501
10502 // The only fence that needs an instruction is a sequentially-consistent
10503 // cross-thread fence.
10504 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10505 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10506 // no-sse2). There isn't any reason to disable it if the target processor
10507 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010508 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010509 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10510
10511 SDValue Chain = Op.getOperand(0);
10512 SDValue Zero = DAG.getConstant(0, MVT::i32);
10513 SDValue Ops[] = {
10514 DAG.getRegister(X86::ESP, MVT::i32), // Base
10515 DAG.getTargetConstant(1, MVT::i8), // Scale
10516 DAG.getRegister(0, MVT::i32), // Index
10517 DAG.getTargetConstant(0, MVT::i32), // Disp
10518 DAG.getRegister(0, MVT::i32), // Segment.
10519 Zero,
10520 Chain
10521 };
10522 SDNode *Res =
10523 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10524 array_lengthof(Ops));
10525 return SDValue(Res, 0);
10526 }
10527
10528 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10529 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10530}
10531
10532
Dan Gohmand858e902010-04-17 15:26:15 +000010533SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010534 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010535 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010536 unsigned Reg = 0;
10537 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010538 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010539 default:
10540 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010541 case MVT::i8: Reg = X86::AL; size = 1; break;
10542 case MVT::i16: Reg = X86::AX; size = 2; break;
10543 case MVT::i32: Reg = X86::EAX; size = 4; break;
10544 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010545 assert(Subtarget->is64Bit() && "Node not type legal!");
10546 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010547 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010548 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010549 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010550 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010551 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010552 Op.getOperand(1),
10553 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010554 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010555 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010556 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010557 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10558 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10559 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010560 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010561 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010562 return cpOut;
10563}
10564
Duncan Sands1607f052008-12-01 11:39:25 +000010565SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010566 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010567 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010568 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010569 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010570 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010571 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010572 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10573 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010574 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010575 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10576 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010577 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010578 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010579 rdx.getValue(1)
10580 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010581 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010582}
10583
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010584SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010585 SelectionDAG &DAG) const {
10586 EVT SrcVT = Op.getOperand(0).getValueType();
10587 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010588 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010589 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010590 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010591 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010592 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010593 // i64 <=> MMX conversions are Legal.
10594 if (SrcVT==MVT::i64 && DstVT.isVector())
10595 return Op;
10596 if (DstVT==MVT::i64 && SrcVT.isVector())
10597 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010598 // MMX <=> MMX conversions are Legal.
10599 if (SrcVT.isVector() && DstVT.isVector())
10600 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010601 // All other conversions need to be expanded.
10602 return SDValue();
10603}
Chris Lattner5b856542010-12-20 00:59:46 +000010604
Dan Gohmand858e902010-04-17 15:26:15 +000010605SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010606 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010607 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010608 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010609 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010610 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010611 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010612 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010613 Node->getOperand(0),
10614 Node->getOperand(1), negOp,
10615 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010616 cast<AtomicSDNode>(Node)->getAlignment(),
10617 cast<AtomicSDNode>(Node)->getOrdering(),
10618 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010619}
10620
Eli Friedman327236c2011-08-24 20:50:09 +000010621static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10622 SDNode *Node = Op.getNode();
10623 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010624 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010625
10626 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010627 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10628 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10629 // (The only way to get a 16-byte store is cmpxchg16b)
10630 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10631 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10632 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010633 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10634 cast<AtomicSDNode>(Node)->getMemoryVT(),
10635 Node->getOperand(0),
10636 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010637 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010638 cast<AtomicSDNode>(Node)->getOrdering(),
10639 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010640 return Swap.getValue(1);
10641 }
10642 // Other atomic stores have a simple pattern.
10643 return Op;
10644}
10645
Chris Lattner5b856542010-12-20 00:59:46 +000010646static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10647 EVT VT = Op.getNode()->getValueType(0);
10648
10649 // Let legalize expand this if it isn't a legal type yet.
10650 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10651 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010652
Chris Lattner5b856542010-12-20 00:59:46 +000010653 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010654
Chris Lattner5b856542010-12-20 00:59:46 +000010655 unsigned Opc;
10656 bool ExtraOp = false;
10657 switch (Op.getOpcode()) {
10658 default: assert(0 && "Invalid code");
10659 case ISD::ADDC: Opc = X86ISD::ADD; break;
10660 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10661 case ISD::SUBC: Opc = X86ISD::SUB; break;
10662 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10663 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010664
Chris Lattner5b856542010-12-20 00:59:46 +000010665 if (!ExtraOp)
10666 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10667 Op.getOperand(1));
10668 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10669 Op.getOperand(1), Op.getOperand(2));
10670}
10671
Evan Cheng0db9fe62006-04-25 20:13:52 +000010672/// LowerOperation - Provide custom lowering hooks for some operations.
10673///
Dan Gohmand858e902010-04-17 15:26:15 +000010674SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010675 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010676 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010677 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010678 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010679 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010680 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10681 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010682 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010683 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010684 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010685 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10686 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10687 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010688 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010689 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010690 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10691 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10692 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010693 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010694 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010695 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010696 case ISD::SHL_PARTS:
10697 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010698 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010699 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010700 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010701 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010702 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010703 case ISD::FABS: return LowerFABS(Op, DAG);
10704 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010705 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010706 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010707 case ISD::SETCC: return LowerSETCC(Op, DAG);
10708 case ISD::SELECT: return LowerSELECT(Op, DAG);
10709 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010710 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010711 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010712 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010713 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010714 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010715 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10716 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010717 case ISD::FRAME_TO_ARGS_OFFSET:
10718 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010719 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010720 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010721 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10722 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010723 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010724 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010725 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010726 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010727 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010728 case ISD::SRA:
10729 case ISD::SRL:
10730 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010731 case ISD::SADDO:
10732 case ISD::UADDO:
10733 case ISD::SSUBO:
10734 case ISD::USUBO:
10735 case ISD::SMULO:
10736 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010737 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010738 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010739 case ISD::ADDC:
10740 case ISD::ADDE:
10741 case ISD::SUBC:
10742 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010743 case ISD::ADD: return LowerADD(Op, DAG);
10744 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010745 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010746}
10747
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010748static void ReplaceATOMIC_LOAD(SDNode *Node,
10749 SmallVectorImpl<SDValue> &Results,
10750 SelectionDAG &DAG) {
10751 DebugLoc dl = Node->getDebugLoc();
10752 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10753
10754 // Convert wide load -> cmpxchg8b/cmpxchg16b
10755 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10756 // (The only way to get a 16-byte load is cmpxchg16b)
10757 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010758 SDValue Zero = DAG.getConstant(0, VT);
10759 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010760 Node->getOperand(0),
10761 Node->getOperand(1), Zero, Zero,
10762 cast<AtomicSDNode>(Node)->getMemOperand(),
10763 cast<AtomicSDNode>(Node)->getOrdering(),
10764 cast<AtomicSDNode>(Node)->getSynchScope());
10765 Results.push_back(Swap.getValue(0));
10766 Results.push_back(Swap.getValue(1));
10767}
10768
Duncan Sands1607f052008-12-01 11:39:25 +000010769void X86TargetLowering::
10770ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010771 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010772 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010773 assert (Node->getValueType(0) == MVT::i64 &&
10774 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010775
10776 SDValue Chain = Node->getOperand(0);
10777 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010778 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010779 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010780 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010781 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010782 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010783 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010784 SDValue Result =
10785 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10786 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010787 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010788 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010789 Results.push_back(Result.getValue(2));
10790}
10791
Duncan Sands126d9072008-07-04 11:47:58 +000010792/// ReplaceNodeResults - Replace a node with an illegal result type
10793/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010794void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10795 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010796 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010797 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010798 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010799 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010800 assert(false && "Do not know how to custom type legalize this operation!");
10801 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010802 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010803 case ISD::ADDC:
10804 case ISD::ADDE:
10805 case ISD::SUBC:
10806 case ISD::SUBE:
10807 // We don't want to expand or promote these.
10808 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010809 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010810 std::pair<SDValue,SDValue> Vals =
10811 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010812 SDValue FIST = Vals.first, StackSlot = Vals.second;
10813 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010814 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010815 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010816 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010817 MachinePointerInfo(),
10818 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010819 }
10820 return;
10821 }
10822 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010823 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010824 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010825 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010826 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010827 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010828 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010829 eax.getValue(2));
10830 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10831 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010832 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010833 Results.push_back(edx.getValue(1));
10834 return;
10835 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010836 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010837 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010838 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010839 bool Regs64bit = T == MVT::i128;
10840 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010841 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010842 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10843 DAG.getConstant(0, HalfT));
10844 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10845 DAG.getConstant(1, HalfT));
10846 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10847 Regs64bit ? X86::RAX : X86::EAX,
10848 cpInL, SDValue());
10849 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10850 Regs64bit ? X86::RDX : X86::EDX,
10851 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010852 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010853 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10854 DAG.getConstant(0, HalfT));
10855 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10856 DAG.getConstant(1, HalfT));
10857 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10858 Regs64bit ? X86::RBX : X86::EBX,
10859 swapInL, cpInH.getValue(1));
10860 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10861 Regs64bit ? X86::RCX : X86::ECX,
10862 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010863 SDValue Ops[] = { swapInH.getValue(0),
10864 N->getOperand(1),
10865 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010866 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010867 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010868 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10869 X86ISD::LCMPXCHG8_DAG;
10870 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010871 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010872 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10873 Regs64bit ? X86::RAX : X86::EAX,
10874 HalfT, Result.getValue(1));
10875 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10876 Regs64bit ? X86::RDX : X86::EDX,
10877 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010878 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010879 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010880 Results.push_back(cpOutH.getValue(1));
10881 return;
10882 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010883 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010884 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10885 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010886 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010887 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10888 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010889 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010890 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10891 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010892 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010893 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10894 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010895 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010896 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10897 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010898 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010899 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10900 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010901 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010902 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10903 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010904 case ISD::ATOMIC_LOAD:
10905 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010906 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010907}
10908
Evan Cheng72261582005-12-20 06:22:03 +000010909const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10910 switch (Opcode) {
10911 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010912 case X86ISD::BSF: return "X86ISD::BSF";
10913 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010914 case X86ISD::SHLD: return "X86ISD::SHLD";
10915 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010916 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010917 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010918 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010919 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010920 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010921 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010922 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10923 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10924 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010925 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010926 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010927 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010928 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010929 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010930 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010931 case X86ISD::COMI: return "X86ISD::COMI";
10932 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010933 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010934 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010935 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10936 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010937 case X86ISD::CMOV: return "X86ISD::CMOV";
10938 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010939 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010940 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10941 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010942 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010943 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010944 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010945 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010946 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010947 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10948 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010949 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010950 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010951 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010952 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010953 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010954 case X86ISD::HADD: return "X86ISD::HADD";
10955 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010956 case X86ISD::FHADD: return "X86ISD::FHADD";
10957 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010958 case X86ISD::FMAX: return "X86ISD::FMAX";
10959 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010960 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10961 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010962 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010963 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010964 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010965 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010966 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010967 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10968 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010969 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10970 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10971 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10972 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10973 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10974 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010975 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10976 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010977 case X86ISD::VSHL: return "X86ISD::VSHL";
10978 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010979 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10980 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10981 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10982 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10983 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10984 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10985 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10986 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10987 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10988 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010989 case X86ISD::ADD: return "X86ISD::ADD";
10990 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010991 case X86ISD::ADC: return "X86ISD::ADC";
10992 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010993 case X86ISD::SMUL: return "X86ISD::SMUL";
10994 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010995 case X86ISD::INC: return "X86ISD::INC";
10996 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010997 case X86ISD::OR: return "X86ISD::OR";
10998 case X86ISD::XOR: return "X86ISD::XOR";
10999 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011000 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011001 case X86ISD::BLSI: return "X86ISD::BLSI";
11002 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11003 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011004 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011005 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011006 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011007 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11008 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11009 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11010 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11011 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11012 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
11013 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
11014 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
11015 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011016 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011017 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011018 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11019 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011020 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11021 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11022 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11023 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11024 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11025 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11026 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011027 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11028 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011029 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011030 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011031 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011032 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011033 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011034 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011035 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011036 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011037 }
11038}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011039
Chris Lattnerc9addb72007-03-30 23:15:24 +000011040// isLegalAddressingMode - Return true if the addressing mode represented
11041// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011042bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011043 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011044 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011045 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011046 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011047
Chris Lattnerc9addb72007-03-30 23:15:24 +000011048 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011049 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011050 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011051
Chris Lattnerc9addb72007-03-30 23:15:24 +000011052 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011053 unsigned GVFlags =
11054 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011055
Chris Lattnerdfed4132009-07-10 07:38:24 +000011056 // If a reference to this global requires an extra load, we can't fold it.
11057 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011058 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011059
Chris Lattnerdfed4132009-07-10 07:38:24 +000011060 // If BaseGV requires a register for the PIC base, we cannot also have a
11061 // BaseReg specified.
11062 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011063 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011064
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011065 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011066 if ((M != CodeModel::Small || R != Reloc::Static) &&
11067 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011068 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011069 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011070
Chris Lattnerc9addb72007-03-30 23:15:24 +000011071 switch (AM.Scale) {
11072 case 0:
11073 case 1:
11074 case 2:
11075 case 4:
11076 case 8:
11077 // These scales always work.
11078 break;
11079 case 3:
11080 case 5:
11081 case 9:
11082 // These scales are formed with basereg+scalereg. Only accept if there is
11083 // no basereg yet.
11084 if (AM.HasBaseReg)
11085 return false;
11086 break;
11087 default: // Other stuff never works.
11088 return false;
11089 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011090
Chris Lattnerc9addb72007-03-30 23:15:24 +000011091 return true;
11092}
11093
11094
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011095bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011096 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011097 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011098 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11099 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011100 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011101 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011102 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011103}
11104
Owen Andersone50ed302009-08-10 22:56:29 +000011105bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011106 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011107 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011108 unsigned NumBits1 = VT1.getSizeInBits();
11109 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011110 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011111 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011112 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011113}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011114
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011115bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011116 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011117 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011118}
11119
Owen Andersone50ed302009-08-10 22:56:29 +000011120bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011121 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011122 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011123}
11124
Owen Andersone50ed302009-08-10 22:56:29 +000011125bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011126 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011127 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011128}
11129
Evan Cheng60c07e12006-07-05 22:17:51 +000011130/// isShuffleMaskLegal - Targets can use this to indicate that they only
11131/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11132/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11133/// are assumed to be legal.
11134bool
Eric Christopherfd179292009-08-27 18:07:15 +000011135X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011136 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011137 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011138 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011139 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011140
Nate Begemana09008b2009-10-19 02:17:23 +000011141 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011142 return (VT.getVectorNumElements() == 2 ||
11143 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11144 isMOVLMask(M, VT) ||
11145 isSHUFPMask(M, VT) ||
11146 isPSHUFDMask(M, VT) ||
11147 isPSHUFHWMask(M, VT) ||
11148 isPSHUFLWMask(M, VT) ||
Craig Topperc0d82852011-11-22 00:44:41 +000011149 isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011150 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11151 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011152 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11153 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011154}
11155
Dan Gohman7d8143f2008-04-09 20:09:42 +000011156bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011157X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011158 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011159 unsigned NumElts = VT.getVectorNumElements();
11160 // FIXME: This collection of masks seems suspect.
11161 if (NumElts == 2)
11162 return true;
11163 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11164 return (isMOVLMask(Mask, VT) ||
11165 isCommutedMOVLMask(Mask, VT, true) ||
11166 isSHUFPMask(Mask, VT) ||
Craig Topper1ff73d72011-12-06 04:59:07 +000011167 isSHUFPMask(Mask, VT, /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011168 }
11169 return false;
11170}
11171
11172//===----------------------------------------------------------------------===//
11173// X86 Scheduler Hooks
11174//===----------------------------------------------------------------------===//
11175
Mon P Wang63307c32008-05-05 19:05:59 +000011176// private utility function
11177MachineBasicBlock *
11178X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11179 MachineBasicBlock *MBB,
11180 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011181 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011182 unsigned LoadOpc,
11183 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011184 unsigned notOpc,
11185 unsigned EAXreg,
11186 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011187 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011188 // For the atomic bitwise operator, we generate
11189 // thisMBB:
11190 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011191 // ld t1 = [bitinstr.addr]
11192 // op t2 = t1, [bitinstr.val]
11193 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011194 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11195 // bz newMBB
11196 // fallthrough -->nextMBB
11197 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11198 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011199 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011200 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011201
Mon P Wang63307c32008-05-05 19:05:59 +000011202 /// First build the CFG
11203 MachineFunction *F = MBB->getParent();
11204 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011205 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11206 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11207 F->insert(MBBIter, newMBB);
11208 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011209
Dan Gohman14152b42010-07-06 20:24:04 +000011210 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11211 nextMBB->splice(nextMBB->begin(), thisMBB,
11212 llvm::next(MachineBasicBlock::iterator(bInstr)),
11213 thisMBB->end());
11214 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011215
Mon P Wang63307c32008-05-05 19:05:59 +000011216 // Update thisMBB to fall through to newMBB
11217 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011218
Mon P Wang63307c32008-05-05 19:05:59 +000011219 // newMBB jumps to itself and fall through to nextMBB
11220 newMBB->addSuccessor(nextMBB);
11221 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011222
Mon P Wang63307c32008-05-05 19:05:59 +000011223 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011224 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011225 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011226 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011227 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011228 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011229 int numArgs = bInstr->getNumOperands() - 1;
11230 for (int i=0; i < numArgs; ++i)
11231 argOpers[i] = &bInstr->getOperand(i+1);
11232
11233 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011234 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011235 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011236
Dale Johannesen140be2d2008-08-19 18:47:28 +000011237 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011238 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011239 for (int i=0; i <= lastAddrIndx; ++i)
11240 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011241
Dale Johannesen140be2d2008-08-19 18:47:28 +000011242 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011243 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011244 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011245 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011246 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011247 tt = t1;
11248
Dale Johannesen140be2d2008-08-19 18:47:28 +000011249 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011250 assert((argOpers[valArgIndx]->isReg() ||
11251 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011252 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011253 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011254 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011255 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011256 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011257 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011258 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011259
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011260 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011261 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011262
Dale Johannesene4d209d2009-02-03 20:21:25 +000011263 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011264 for (int i=0; i <= lastAddrIndx; ++i)
11265 (*MIB).addOperand(*argOpers[i]);
11266 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011267 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011268 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11269 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011270
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011271 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011272 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011273
Mon P Wang63307c32008-05-05 19:05:59 +000011274 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011275 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011276
Dan Gohman14152b42010-07-06 20:24:04 +000011277 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011278 return nextMBB;
11279}
11280
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011281// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011282MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011283X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11284 MachineBasicBlock *MBB,
11285 unsigned regOpcL,
11286 unsigned regOpcH,
11287 unsigned immOpcL,
11288 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011289 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011290 // For the atomic bitwise operator, we generate
11291 // thisMBB (instructions are in pairs, except cmpxchg8b)
11292 // ld t1,t2 = [bitinstr.addr]
11293 // newMBB:
11294 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11295 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011296 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011297 // mov ECX, EBX <- t5, t6
11298 // mov EAX, EDX <- t1, t2
11299 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11300 // mov t3, t4 <- EAX, EDX
11301 // bz newMBB
11302 // result in out1, out2
11303 // fallthrough -->nextMBB
11304
11305 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11306 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011307 const unsigned NotOpc = X86::NOT32r;
11308 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11309 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11310 MachineFunction::iterator MBBIter = MBB;
11311 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011312
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011313 /// First build the CFG
11314 MachineFunction *F = MBB->getParent();
11315 MachineBasicBlock *thisMBB = MBB;
11316 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11317 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11318 F->insert(MBBIter, newMBB);
11319 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011320
Dan Gohman14152b42010-07-06 20:24:04 +000011321 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11322 nextMBB->splice(nextMBB->begin(), thisMBB,
11323 llvm::next(MachineBasicBlock::iterator(bInstr)),
11324 thisMBB->end());
11325 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011326
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011327 // Update thisMBB to fall through to newMBB
11328 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011329
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011330 // newMBB jumps to itself and fall through to nextMBB
11331 newMBB->addSuccessor(nextMBB);
11332 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011333
Dale Johannesene4d209d2009-02-03 20:21:25 +000011334 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011335 // Insert instructions into newMBB based on incoming instruction
11336 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011337 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011338 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011339 MachineOperand& dest1Oper = bInstr->getOperand(0);
11340 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011341 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11342 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011343 argOpers[i] = &bInstr->getOperand(i+2);
11344
Dan Gohman71ea4e52010-05-14 21:01:44 +000011345 // We use some of the operands multiple times, so conservatively just
11346 // clear any kill flags that might be present.
11347 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11348 argOpers[i]->setIsKill(false);
11349 }
11350
Evan Chengad5b52f2010-01-08 19:14:57 +000011351 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011352 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011353
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011354 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011355 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011356 for (int i=0; i <= lastAddrIndx; ++i)
11357 (*MIB).addOperand(*argOpers[i]);
11358 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011359 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011360 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011361 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011362 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011363 MachineOperand newOp3 = *(argOpers[3]);
11364 if (newOp3.isImm())
11365 newOp3.setImm(newOp3.getImm()+4);
11366 else
11367 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011368 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011369 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011370
11371 // t3/4 are defined later, at the bottom of the loop
11372 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11373 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011374 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011375 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011376 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011377 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11378
Evan Cheng306b4ca2010-01-08 23:41:50 +000011379 // The subsequent operations should be using the destination registers of
11380 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011381 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011382 t1 = F->getRegInfo().createVirtualRegister(RC);
11383 t2 = F->getRegInfo().createVirtualRegister(RC);
11384 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11385 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011386 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011387 t1 = dest1Oper.getReg();
11388 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011389 }
11390
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011391 int valArgIndx = lastAddrIndx + 1;
11392 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011393 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011394 "invalid operand");
11395 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11396 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011397 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011398 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011399 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011400 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011401 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011402 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011403 (*MIB).addOperand(*argOpers[valArgIndx]);
11404 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011405 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011406 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011407 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011408 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011409 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011410 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011411 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011412 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011413 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011414 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011415
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011416 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011417 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011418 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011419 MIB.addReg(t2);
11420
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011421 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011422 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011423 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011424 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011425
Dale Johannesene4d209d2009-02-03 20:21:25 +000011426 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011427 for (int i=0; i <= lastAddrIndx; ++i)
11428 (*MIB).addOperand(*argOpers[i]);
11429
11430 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011431 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11432 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011433
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011434 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011435 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011436 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011437 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011438
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011439 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011440 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011441
Dan Gohman14152b42010-07-06 20:24:04 +000011442 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011443 return nextMBB;
11444}
11445
11446// private utility function
11447MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011448X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11449 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011450 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011451 // For the atomic min/max operator, we generate
11452 // thisMBB:
11453 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011454 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011455 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011456 // cmp t1, t2
11457 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011458 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011459 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11460 // bz newMBB
11461 // fallthrough -->nextMBB
11462 //
11463 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11464 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011465 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011466 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011467
Mon P Wang63307c32008-05-05 19:05:59 +000011468 /// First build the CFG
11469 MachineFunction *F = MBB->getParent();
11470 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011471 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11472 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11473 F->insert(MBBIter, newMBB);
11474 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011475
Dan Gohman14152b42010-07-06 20:24:04 +000011476 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11477 nextMBB->splice(nextMBB->begin(), thisMBB,
11478 llvm::next(MachineBasicBlock::iterator(mInstr)),
11479 thisMBB->end());
11480 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011481
Mon P Wang63307c32008-05-05 19:05:59 +000011482 // Update thisMBB to fall through to newMBB
11483 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011484
Mon P Wang63307c32008-05-05 19:05:59 +000011485 // newMBB jumps to newMBB and fall through to nextMBB
11486 newMBB->addSuccessor(nextMBB);
11487 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011488
Dale Johannesene4d209d2009-02-03 20:21:25 +000011489 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011490 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011491 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011492 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011493 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011494 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011495 int numArgs = mInstr->getNumOperands() - 1;
11496 for (int i=0; i < numArgs; ++i)
11497 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011498
Mon P Wang63307c32008-05-05 19:05:59 +000011499 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011500 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011501 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011502
Mon P Wangab3e7472008-05-05 22:56:23 +000011503 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011504 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011505 for (int i=0; i <= lastAddrIndx; ++i)
11506 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011507
Mon P Wang63307c32008-05-05 19:05:59 +000011508 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011509 assert((argOpers[valArgIndx]->isReg() ||
11510 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011511 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011512
11513 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011514 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011515 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011516 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011517 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011518 (*MIB).addOperand(*argOpers[valArgIndx]);
11519
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011520 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011521 MIB.addReg(t1);
11522
Dale Johannesene4d209d2009-02-03 20:21:25 +000011523 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011524 MIB.addReg(t1);
11525 MIB.addReg(t2);
11526
11527 // Generate movc
11528 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011529 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011530 MIB.addReg(t2);
11531 MIB.addReg(t1);
11532
11533 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011534 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011535 for (int i=0; i <= lastAddrIndx; ++i)
11536 (*MIB).addOperand(*argOpers[i]);
11537 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011538 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011539 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11540 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011541
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011542 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011543 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011544
Mon P Wang63307c32008-05-05 19:05:59 +000011545 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011546 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011547
Dan Gohman14152b42010-07-06 20:24:04 +000011548 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011549 return nextMBB;
11550}
11551
Eric Christopherf83a5de2009-08-27 18:08:16 +000011552// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011553// or XMM0_V32I8 in AVX all of this code can be replaced with that
11554// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011555MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011556X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011557 unsigned numArgs, bool memArg) const {
Craig Topperc0d82852011-11-22 00:44:41 +000011558 assert(Subtarget->hasSSE42orAVX() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011559 "Target must have SSE4.2 or AVX features enabled");
11560
Eric Christopherb120ab42009-08-18 22:50:32 +000011561 DebugLoc dl = MI->getDebugLoc();
11562 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011563 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011564 if (!Subtarget->hasAVX()) {
11565 if (memArg)
11566 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11567 else
11568 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11569 } else {
11570 if (memArg)
11571 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11572 else
11573 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11574 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011575
Eric Christopher41c902f2010-11-30 08:20:21 +000011576 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011577 for (unsigned i = 0; i < numArgs; ++i) {
11578 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011579 if (!(Op.isReg() && Op.isImplicit()))
11580 MIB.addOperand(Op);
11581 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011582 BuildMI(*BB, MI, dl,
11583 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11584 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011585 .addReg(X86::XMM0);
11586
Dan Gohman14152b42010-07-06 20:24:04 +000011587 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011588 return BB;
11589}
11590
11591MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011592X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011593 DebugLoc dl = MI->getDebugLoc();
11594 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011595
Eric Christopher228232b2010-11-30 07:20:12 +000011596 // Address into RAX/EAX, other two args into ECX, EDX.
11597 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11598 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11599 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11600 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011601 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011602
Eric Christopher228232b2010-11-30 07:20:12 +000011603 unsigned ValOps = X86::AddrNumOperands;
11604 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11605 .addReg(MI->getOperand(ValOps).getReg());
11606 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11607 .addReg(MI->getOperand(ValOps+1).getReg());
11608
11609 // The instruction doesn't actually take any operands though.
11610 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011611
Eric Christopher228232b2010-11-30 07:20:12 +000011612 MI->eraseFromParent(); // The pseudo is gone now.
11613 return BB;
11614}
11615
11616MachineBasicBlock *
11617X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011618 DebugLoc dl = MI->getDebugLoc();
11619 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011620
Eric Christopher228232b2010-11-30 07:20:12 +000011621 // First arg in ECX, the second in EAX.
11622 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11623 .addReg(MI->getOperand(0).getReg());
11624 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11625 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011626
Eric Christopher228232b2010-11-30 07:20:12 +000011627 // The instruction doesn't actually take any operands though.
11628 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011629
Eric Christopher228232b2010-11-30 07:20:12 +000011630 MI->eraseFromParent(); // The pseudo is gone now.
11631 return BB;
11632}
11633
11634MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011635X86TargetLowering::EmitVAARG64WithCustomInserter(
11636 MachineInstr *MI,
11637 MachineBasicBlock *MBB) const {
11638 // Emit va_arg instruction on X86-64.
11639
11640 // Operands to this pseudo-instruction:
11641 // 0 ) Output : destination address (reg)
11642 // 1-5) Input : va_list address (addr, i64mem)
11643 // 6 ) ArgSize : Size (in bytes) of vararg type
11644 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11645 // 8 ) Align : Alignment of type
11646 // 9 ) EFLAGS (implicit-def)
11647
11648 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11649 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11650
11651 unsigned DestReg = MI->getOperand(0).getReg();
11652 MachineOperand &Base = MI->getOperand(1);
11653 MachineOperand &Scale = MI->getOperand(2);
11654 MachineOperand &Index = MI->getOperand(3);
11655 MachineOperand &Disp = MI->getOperand(4);
11656 MachineOperand &Segment = MI->getOperand(5);
11657 unsigned ArgSize = MI->getOperand(6).getImm();
11658 unsigned ArgMode = MI->getOperand(7).getImm();
11659 unsigned Align = MI->getOperand(8).getImm();
11660
11661 // Memory Reference
11662 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11663 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11664 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11665
11666 // Machine Information
11667 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11668 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11669 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11670 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11671 DebugLoc DL = MI->getDebugLoc();
11672
11673 // struct va_list {
11674 // i32 gp_offset
11675 // i32 fp_offset
11676 // i64 overflow_area (address)
11677 // i64 reg_save_area (address)
11678 // }
11679 // sizeof(va_list) = 24
11680 // alignment(va_list) = 8
11681
11682 unsigned TotalNumIntRegs = 6;
11683 unsigned TotalNumXMMRegs = 8;
11684 bool UseGPOffset = (ArgMode == 1);
11685 bool UseFPOffset = (ArgMode == 2);
11686 unsigned MaxOffset = TotalNumIntRegs * 8 +
11687 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11688
11689 /* Align ArgSize to a multiple of 8 */
11690 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11691 bool NeedsAlign = (Align > 8);
11692
11693 MachineBasicBlock *thisMBB = MBB;
11694 MachineBasicBlock *overflowMBB;
11695 MachineBasicBlock *offsetMBB;
11696 MachineBasicBlock *endMBB;
11697
11698 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11699 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11700 unsigned OffsetReg = 0;
11701
11702 if (!UseGPOffset && !UseFPOffset) {
11703 // If we only pull from the overflow region, we don't create a branch.
11704 // We don't need to alter control flow.
11705 OffsetDestReg = 0; // unused
11706 OverflowDestReg = DestReg;
11707
11708 offsetMBB = NULL;
11709 overflowMBB = thisMBB;
11710 endMBB = thisMBB;
11711 } else {
11712 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11713 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11714 // If not, pull from overflow_area. (branch to overflowMBB)
11715 //
11716 // thisMBB
11717 // | .
11718 // | .
11719 // offsetMBB overflowMBB
11720 // | .
11721 // | .
11722 // endMBB
11723
11724 // Registers for the PHI in endMBB
11725 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11726 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11727
11728 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11729 MachineFunction *MF = MBB->getParent();
11730 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11731 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11732 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11733
11734 MachineFunction::iterator MBBIter = MBB;
11735 ++MBBIter;
11736
11737 // Insert the new basic blocks
11738 MF->insert(MBBIter, offsetMBB);
11739 MF->insert(MBBIter, overflowMBB);
11740 MF->insert(MBBIter, endMBB);
11741
11742 // Transfer the remainder of MBB and its successor edges to endMBB.
11743 endMBB->splice(endMBB->begin(), thisMBB,
11744 llvm::next(MachineBasicBlock::iterator(MI)),
11745 thisMBB->end());
11746 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11747
11748 // Make offsetMBB and overflowMBB successors of thisMBB
11749 thisMBB->addSuccessor(offsetMBB);
11750 thisMBB->addSuccessor(overflowMBB);
11751
11752 // endMBB is a successor of both offsetMBB and overflowMBB
11753 offsetMBB->addSuccessor(endMBB);
11754 overflowMBB->addSuccessor(endMBB);
11755
11756 // Load the offset value into a register
11757 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11758 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11759 .addOperand(Base)
11760 .addOperand(Scale)
11761 .addOperand(Index)
11762 .addDisp(Disp, UseFPOffset ? 4 : 0)
11763 .addOperand(Segment)
11764 .setMemRefs(MMOBegin, MMOEnd);
11765
11766 // Check if there is enough room left to pull this argument.
11767 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11768 .addReg(OffsetReg)
11769 .addImm(MaxOffset + 8 - ArgSizeA8);
11770
11771 // Branch to "overflowMBB" if offset >= max
11772 // Fall through to "offsetMBB" otherwise
11773 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11774 .addMBB(overflowMBB);
11775 }
11776
11777 // In offsetMBB, emit code to use the reg_save_area.
11778 if (offsetMBB) {
11779 assert(OffsetReg != 0);
11780
11781 // Read the reg_save_area address.
11782 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11783 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11784 .addOperand(Base)
11785 .addOperand(Scale)
11786 .addOperand(Index)
11787 .addDisp(Disp, 16)
11788 .addOperand(Segment)
11789 .setMemRefs(MMOBegin, MMOEnd);
11790
11791 // Zero-extend the offset
11792 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11793 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11794 .addImm(0)
11795 .addReg(OffsetReg)
11796 .addImm(X86::sub_32bit);
11797
11798 // Add the offset to the reg_save_area to get the final address.
11799 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11800 .addReg(OffsetReg64)
11801 .addReg(RegSaveReg);
11802
11803 // Compute the offset for the next argument
11804 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11805 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11806 .addReg(OffsetReg)
11807 .addImm(UseFPOffset ? 16 : 8);
11808
11809 // Store it back into the va_list.
11810 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11811 .addOperand(Base)
11812 .addOperand(Scale)
11813 .addOperand(Index)
11814 .addDisp(Disp, UseFPOffset ? 4 : 0)
11815 .addOperand(Segment)
11816 .addReg(NextOffsetReg)
11817 .setMemRefs(MMOBegin, MMOEnd);
11818
11819 // Jump to endMBB
11820 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11821 .addMBB(endMBB);
11822 }
11823
11824 //
11825 // Emit code to use overflow area
11826 //
11827
11828 // Load the overflow_area address into a register.
11829 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11830 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11831 .addOperand(Base)
11832 .addOperand(Scale)
11833 .addOperand(Index)
11834 .addDisp(Disp, 8)
11835 .addOperand(Segment)
11836 .setMemRefs(MMOBegin, MMOEnd);
11837
11838 // If we need to align it, do so. Otherwise, just copy the address
11839 // to OverflowDestReg.
11840 if (NeedsAlign) {
11841 // Align the overflow address
11842 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11843 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11844
11845 // aligned_addr = (addr + (align-1)) & ~(align-1)
11846 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11847 .addReg(OverflowAddrReg)
11848 .addImm(Align-1);
11849
11850 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11851 .addReg(TmpReg)
11852 .addImm(~(uint64_t)(Align-1));
11853 } else {
11854 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11855 .addReg(OverflowAddrReg);
11856 }
11857
11858 // Compute the next overflow address after this argument.
11859 // (the overflow address should be kept 8-byte aligned)
11860 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11861 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11862 .addReg(OverflowDestReg)
11863 .addImm(ArgSizeA8);
11864
11865 // Store the new overflow address.
11866 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11867 .addOperand(Base)
11868 .addOperand(Scale)
11869 .addOperand(Index)
11870 .addDisp(Disp, 8)
11871 .addOperand(Segment)
11872 .addReg(NextAddrReg)
11873 .setMemRefs(MMOBegin, MMOEnd);
11874
11875 // If we branched, emit the PHI to the front of endMBB.
11876 if (offsetMBB) {
11877 BuildMI(*endMBB, endMBB->begin(), DL,
11878 TII->get(X86::PHI), DestReg)
11879 .addReg(OffsetDestReg).addMBB(offsetMBB)
11880 .addReg(OverflowDestReg).addMBB(overflowMBB);
11881 }
11882
11883 // Erase the pseudo instruction
11884 MI->eraseFromParent();
11885
11886 return endMBB;
11887}
11888
11889MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011890X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11891 MachineInstr *MI,
11892 MachineBasicBlock *MBB) const {
11893 // Emit code to save XMM registers to the stack. The ABI says that the
11894 // number of registers to save is given in %al, so it's theoretically
11895 // possible to do an indirect jump trick to avoid saving all of them,
11896 // however this code takes a simpler approach and just executes all
11897 // of the stores if %al is non-zero. It's less code, and it's probably
11898 // easier on the hardware branch predictor, and stores aren't all that
11899 // expensive anyway.
11900
11901 // Create the new basic blocks. One block contains all the XMM stores,
11902 // and one block is the final destination regardless of whether any
11903 // stores were performed.
11904 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11905 MachineFunction *F = MBB->getParent();
11906 MachineFunction::iterator MBBIter = MBB;
11907 ++MBBIter;
11908 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11909 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11910 F->insert(MBBIter, XMMSaveMBB);
11911 F->insert(MBBIter, EndMBB);
11912
Dan Gohman14152b42010-07-06 20:24:04 +000011913 // Transfer the remainder of MBB and its successor edges to EndMBB.
11914 EndMBB->splice(EndMBB->begin(), MBB,
11915 llvm::next(MachineBasicBlock::iterator(MI)),
11916 MBB->end());
11917 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11918
Dan Gohmand6708ea2009-08-15 01:38:56 +000011919 // The original block will now fall through to the XMM save block.
11920 MBB->addSuccessor(XMMSaveMBB);
11921 // The XMMSaveMBB will fall through to the end block.
11922 XMMSaveMBB->addSuccessor(EndMBB);
11923
11924 // Now add the instructions.
11925 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11926 DebugLoc DL = MI->getDebugLoc();
11927
11928 unsigned CountReg = MI->getOperand(0).getReg();
11929 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11930 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11931
11932 if (!Subtarget->isTargetWin64()) {
11933 // If %al is 0, branch around the XMM save block.
11934 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011935 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011936 MBB->addSuccessor(EndMBB);
11937 }
11938
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011939 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011940 // In the XMM save block, save all the XMM argument registers.
11941 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11942 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011943 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011944 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011945 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011946 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011947 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011948 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011949 .addFrameIndex(RegSaveFrameIndex)
11950 .addImm(/*Scale=*/1)
11951 .addReg(/*IndexReg=*/0)
11952 .addImm(/*Disp=*/Offset)
11953 .addReg(/*Segment=*/0)
11954 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011955 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011956 }
11957
Dan Gohman14152b42010-07-06 20:24:04 +000011958 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011959
11960 return EndMBB;
11961}
Mon P Wang63307c32008-05-05 19:05:59 +000011962
Evan Cheng60c07e12006-07-05 22:17:51 +000011963MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011964X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011965 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011966 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11967 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011968
Chris Lattner52600972009-09-02 05:57:00 +000011969 // To "insert" a SELECT_CC instruction, we actually have to insert the
11970 // diamond control-flow pattern. The incoming instruction knows the
11971 // destination vreg to set, the condition code register to branch on, the
11972 // true/false values to select between, and a branch opcode to use.
11973 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11974 MachineFunction::iterator It = BB;
11975 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011976
Chris Lattner52600972009-09-02 05:57:00 +000011977 // thisMBB:
11978 // ...
11979 // TrueVal = ...
11980 // cmpTY ccX, r1, r2
11981 // bCC copy1MBB
11982 // fallthrough --> copy0MBB
11983 MachineBasicBlock *thisMBB = BB;
11984 MachineFunction *F = BB->getParent();
11985 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11986 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011987 F->insert(It, copy0MBB);
11988 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011989
Bill Wendling730c07e2010-06-25 20:48:10 +000011990 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11991 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011992 if (!MI->killsRegister(X86::EFLAGS)) {
11993 copy0MBB->addLiveIn(X86::EFLAGS);
11994 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011995 }
11996
Dan Gohman14152b42010-07-06 20:24:04 +000011997 // Transfer the remainder of BB and its successor edges to sinkMBB.
11998 sinkMBB->splice(sinkMBB->begin(), BB,
11999 llvm::next(MachineBasicBlock::iterator(MI)),
12000 BB->end());
12001 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12002
12003 // Add the true and fallthrough blocks as its successors.
12004 BB->addSuccessor(copy0MBB);
12005 BB->addSuccessor(sinkMBB);
12006
12007 // Create the conditional branch instruction.
12008 unsigned Opc =
12009 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12010 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12011
Chris Lattner52600972009-09-02 05:57:00 +000012012 // copy0MBB:
12013 // %FalseValue = ...
12014 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012015 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012016
Chris Lattner52600972009-09-02 05:57:00 +000012017 // sinkMBB:
12018 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12019 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012020 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12021 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012022 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12023 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12024
Dan Gohman14152b42010-07-06 20:24:04 +000012025 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012026 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012027}
12028
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012029MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012030X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12031 bool Is64Bit) const {
12032 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12033 DebugLoc DL = MI->getDebugLoc();
12034 MachineFunction *MF = BB->getParent();
12035 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12036
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012037 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012038
12039 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12040 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12041
12042 // BB:
12043 // ... [Till the alloca]
12044 // If stacklet is not large enough, jump to mallocMBB
12045 //
12046 // bumpMBB:
12047 // Allocate by subtracting from RSP
12048 // Jump to continueMBB
12049 //
12050 // mallocMBB:
12051 // Allocate by call to runtime
12052 //
12053 // continueMBB:
12054 // ...
12055 // [rest of original BB]
12056 //
12057
12058 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12059 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12060 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12061
12062 MachineRegisterInfo &MRI = MF->getRegInfo();
12063 const TargetRegisterClass *AddrRegClass =
12064 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12065
12066 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12067 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12068 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012069 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012070 sizeVReg = MI->getOperand(1).getReg(),
12071 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12072
12073 MachineFunction::iterator MBBIter = BB;
12074 ++MBBIter;
12075
12076 MF->insert(MBBIter, bumpMBB);
12077 MF->insert(MBBIter, mallocMBB);
12078 MF->insert(MBBIter, continueMBB);
12079
12080 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12081 (MachineBasicBlock::iterator(MI)), BB->end());
12082 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12083
12084 // Add code to the main basic block to check if the stack limit has been hit,
12085 // and if so, jump to mallocMBB otherwise to bumpMBB.
12086 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012087 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012088 .addReg(tmpSPVReg).addReg(sizeVReg);
12089 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12090 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012091 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012092 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12093
12094 // bumpMBB simply decreases the stack pointer, since we know the current
12095 // stacklet has enough space.
12096 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012097 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012098 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012099 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012100 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12101
12102 // Calls into a routine in libgcc to allocate more space from the heap.
12103 if (Is64Bit) {
12104 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12105 .addReg(sizeVReg);
12106 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12107 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12108 } else {
12109 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12110 .addImm(12);
12111 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12112 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12113 .addExternalSymbol("__morestack_allocate_stack_space");
12114 }
12115
12116 if (!Is64Bit)
12117 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12118 .addImm(16);
12119
12120 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12121 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12122 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12123
12124 // Set up the CFG correctly.
12125 BB->addSuccessor(bumpMBB);
12126 BB->addSuccessor(mallocMBB);
12127 mallocMBB->addSuccessor(continueMBB);
12128 bumpMBB->addSuccessor(continueMBB);
12129
12130 // Take care of the PHI nodes.
12131 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12132 MI->getOperand(0).getReg())
12133 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12134 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12135
12136 // Delete the original pseudo instruction.
12137 MI->eraseFromParent();
12138
12139 // And we're done.
12140 return continueMBB;
12141}
12142
12143MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012144X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012145 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012146 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12147 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012148
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012149 assert(!Subtarget->isTargetEnvMacho());
12150
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012151 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12152 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012153
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012154 if (Subtarget->isTargetWin64()) {
12155 if (Subtarget->isTargetCygMing()) {
12156 // ___chkstk(Mingw64):
12157 // Clobbers R10, R11, RAX and EFLAGS.
12158 // Updates RSP.
12159 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12160 .addExternalSymbol("___chkstk")
12161 .addReg(X86::RAX, RegState::Implicit)
12162 .addReg(X86::RSP, RegState::Implicit)
12163 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12164 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12165 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12166 } else {
12167 // __chkstk(MSVCRT): does not update stack pointer.
12168 // Clobbers R10, R11 and EFLAGS.
12169 // FIXME: RAX(allocated size) might be reused and not killed.
12170 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12171 .addExternalSymbol("__chkstk")
12172 .addReg(X86::RAX, RegState::Implicit)
12173 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12174 // RAX has the offset to subtracted from RSP.
12175 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12176 .addReg(X86::RSP)
12177 .addReg(X86::RAX);
12178 }
12179 } else {
12180 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012181 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12182
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012183 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12184 .addExternalSymbol(StackProbeSymbol)
12185 .addReg(X86::EAX, RegState::Implicit)
12186 .addReg(X86::ESP, RegState::Implicit)
12187 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12188 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12189 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12190 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012191
Dan Gohman14152b42010-07-06 20:24:04 +000012192 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012193 return BB;
12194}
Chris Lattner52600972009-09-02 05:57:00 +000012195
12196MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012197X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12198 MachineBasicBlock *BB) const {
12199 // This is pretty easy. We're taking the value that we received from
12200 // our load from the relocation, sticking it in either RDI (x86-64)
12201 // or EAX and doing an indirect call. The return value will then
12202 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012203 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012204 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012205 DebugLoc DL = MI->getDebugLoc();
12206 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012207
12208 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012209 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012210
Eric Christopher30ef0e52010-06-03 04:07:48 +000012211 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012212 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12213 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012214 .addReg(X86::RIP)
12215 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012216 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012217 MI->getOperand(3).getTargetFlags())
12218 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012219 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012220 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012221 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012222 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12223 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012224 .addReg(0)
12225 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012226 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012227 MI->getOperand(3).getTargetFlags())
12228 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012229 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012230 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012231 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012232 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12233 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012234 .addReg(TII->getGlobalBaseReg(F))
12235 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012236 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012237 MI->getOperand(3).getTargetFlags())
12238 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012239 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012240 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012241 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012242
Dan Gohman14152b42010-07-06 20:24:04 +000012243 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012244 return BB;
12245}
12246
12247MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012248X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012249 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012250 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012251 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012252 case X86::TAILJMPd64:
12253 case X86::TAILJMPr64:
12254 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012255 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012256 case X86::TCRETURNdi64:
12257 case X86::TCRETURNri64:
12258 case X86::TCRETURNmi64:
12259 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12260 // On AMD64, additional defs should be added before register allocation.
12261 if (!Subtarget->isTargetWin64()) {
12262 MI->addRegisterDefined(X86::RSI);
12263 MI->addRegisterDefined(X86::RDI);
12264 MI->addRegisterDefined(X86::XMM6);
12265 MI->addRegisterDefined(X86::XMM7);
12266 MI->addRegisterDefined(X86::XMM8);
12267 MI->addRegisterDefined(X86::XMM9);
12268 MI->addRegisterDefined(X86::XMM10);
12269 MI->addRegisterDefined(X86::XMM11);
12270 MI->addRegisterDefined(X86::XMM12);
12271 MI->addRegisterDefined(X86::XMM13);
12272 MI->addRegisterDefined(X86::XMM14);
12273 MI->addRegisterDefined(X86::XMM15);
12274 }
12275 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012276 case X86::WIN_ALLOCA:
12277 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012278 case X86::SEG_ALLOCA_32:
12279 return EmitLoweredSegAlloca(MI, BB, false);
12280 case X86::SEG_ALLOCA_64:
12281 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012282 case X86::TLSCall_32:
12283 case X86::TLSCall_64:
12284 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012285 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012286 case X86::CMOV_FR32:
12287 case X86::CMOV_FR64:
12288 case X86::CMOV_V4F32:
12289 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012290 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012291 case X86::CMOV_V8F32:
12292 case X86::CMOV_V4F64:
12293 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012294 case X86::CMOV_GR16:
12295 case X86::CMOV_GR32:
12296 case X86::CMOV_RFP32:
12297 case X86::CMOV_RFP64:
12298 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012299 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012300
Dale Johannesen849f2142007-07-03 00:53:03 +000012301 case X86::FP32_TO_INT16_IN_MEM:
12302 case X86::FP32_TO_INT32_IN_MEM:
12303 case X86::FP32_TO_INT64_IN_MEM:
12304 case X86::FP64_TO_INT16_IN_MEM:
12305 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012306 case X86::FP64_TO_INT64_IN_MEM:
12307 case X86::FP80_TO_INT16_IN_MEM:
12308 case X86::FP80_TO_INT32_IN_MEM:
12309 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012310 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12311 DebugLoc DL = MI->getDebugLoc();
12312
Evan Cheng60c07e12006-07-05 22:17:51 +000012313 // Change the floating point control register to use "round towards zero"
12314 // mode when truncating to an integer value.
12315 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012316 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012317 addFrameReference(BuildMI(*BB, MI, DL,
12318 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012319
12320 // Load the old value of the high byte of the control word...
12321 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012322 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012323 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012324 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012325
12326 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012327 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012328 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012329
12330 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012331 addFrameReference(BuildMI(*BB, MI, DL,
12332 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012333
12334 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012335 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012336 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012337
12338 // Get the X86 opcode to use.
12339 unsigned Opc;
12340 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012341 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012342 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12343 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12344 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12345 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12346 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12347 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012348 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12349 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12350 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012351 }
12352
12353 X86AddressMode AM;
12354 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012355 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012356 AM.BaseType = X86AddressMode::RegBase;
12357 AM.Base.Reg = Op.getReg();
12358 } else {
12359 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012360 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012361 }
12362 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012363 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012364 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012365 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012366 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012367 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012368 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012369 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012370 AM.GV = Op.getGlobal();
12371 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012372 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012373 }
Dan Gohman14152b42010-07-06 20:24:04 +000012374 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012375 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012376
12377 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012378 addFrameReference(BuildMI(*BB, MI, DL,
12379 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012380
Dan Gohman14152b42010-07-06 20:24:04 +000012381 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012382 return BB;
12383 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012384 // String/text processing lowering.
12385 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012386 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012387 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12388 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012389 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012390 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12391 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012392 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012393 return EmitPCMP(MI, BB, 5, false /* in mem */);
12394 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012395 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012396 return EmitPCMP(MI, BB, 5, true /* in mem */);
12397
Eric Christopher228232b2010-11-30 07:20:12 +000012398 // Thread synchronization.
12399 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012400 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012401 case X86::MWAIT:
12402 return EmitMwait(MI, BB);
12403
Eric Christopherb120ab42009-08-18 22:50:32 +000012404 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012405 case X86::ATOMAND32:
12406 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012407 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012408 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012409 X86::NOT32r, X86::EAX,
12410 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012411 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012412 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12413 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012414 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012415 X86::NOT32r, X86::EAX,
12416 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012417 case X86::ATOMXOR32:
12418 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012419 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012420 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012421 X86::NOT32r, X86::EAX,
12422 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012423 case X86::ATOMNAND32:
12424 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012425 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012426 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012427 X86::NOT32r, X86::EAX,
12428 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012429 case X86::ATOMMIN32:
12430 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12431 case X86::ATOMMAX32:
12432 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12433 case X86::ATOMUMIN32:
12434 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12435 case X86::ATOMUMAX32:
12436 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012437
12438 case X86::ATOMAND16:
12439 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12440 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012441 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012442 X86::NOT16r, X86::AX,
12443 X86::GR16RegisterClass);
12444 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012445 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012446 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012447 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012448 X86::NOT16r, X86::AX,
12449 X86::GR16RegisterClass);
12450 case X86::ATOMXOR16:
12451 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12452 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012453 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012454 X86::NOT16r, X86::AX,
12455 X86::GR16RegisterClass);
12456 case X86::ATOMNAND16:
12457 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12458 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012459 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012460 X86::NOT16r, X86::AX,
12461 X86::GR16RegisterClass, true);
12462 case X86::ATOMMIN16:
12463 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12464 case X86::ATOMMAX16:
12465 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12466 case X86::ATOMUMIN16:
12467 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12468 case X86::ATOMUMAX16:
12469 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12470
12471 case X86::ATOMAND8:
12472 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12473 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012474 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012475 X86::NOT8r, X86::AL,
12476 X86::GR8RegisterClass);
12477 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012478 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012479 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012480 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012481 X86::NOT8r, X86::AL,
12482 X86::GR8RegisterClass);
12483 case X86::ATOMXOR8:
12484 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12485 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012486 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012487 X86::NOT8r, X86::AL,
12488 X86::GR8RegisterClass);
12489 case X86::ATOMNAND8:
12490 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12491 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012492 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012493 X86::NOT8r, X86::AL,
12494 X86::GR8RegisterClass, true);
12495 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012496 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012497 case X86::ATOMAND64:
12498 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012499 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012500 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012501 X86::NOT64r, X86::RAX,
12502 X86::GR64RegisterClass);
12503 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012504 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12505 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012506 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012507 X86::NOT64r, X86::RAX,
12508 X86::GR64RegisterClass);
12509 case X86::ATOMXOR64:
12510 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012511 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012512 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012513 X86::NOT64r, X86::RAX,
12514 X86::GR64RegisterClass);
12515 case X86::ATOMNAND64:
12516 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12517 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012518 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012519 X86::NOT64r, X86::RAX,
12520 X86::GR64RegisterClass, true);
12521 case X86::ATOMMIN64:
12522 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12523 case X86::ATOMMAX64:
12524 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12525 case X86::ATOMUMIN64:
12526 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12527 case X86::ATOMUMAX64:
12528 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012529
12530 // This group does 64-bit operations on a 32-bit host.
12531 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012532 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012533 X86::AND32rr, X86::AND32rr,
12534 X86::AND32ri, X86::AND32ri,
12535 false);
12536 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012537 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012538 X86::OR32rr, X86::OR32rr,
12539 X86::OR32ri, X86::OR32ri,
12540 false);
12541 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012542 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012543 X86::XOR32rr, X86::XOR32rr,
12544 X86::XOR32ri, X86::XOR32ri,
12545 false);
12546 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012547 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012548 X86::AND32rr, X86::AND32rr,
12549 X86::AND32ri, X86::AND32ri,
12550 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012551 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012552 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012553 X86::ADD32rr, X86::ADC32rr,
12554 X86::ADD32ri, X86::ADC32ri,
12555 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012556 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012557 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012558 X86::SUB32rr, X86::SBB32rr,
12559 X86::SUB32ri, X86::SBB32ri,
12560 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012561 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012562 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012563 X86::MOV32rr, X86::MOV32rr,
12564 X86::MOV32ri, X86::MOV32ri,
12565 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012566 case X86::VASTART_SAVE_XMM_REGS:
12567 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012568
12569 case X86::VAARG_64:
12570 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012571 }
12572}
12573
12574//===----------------------------------------------------------------------===//
12575// X86 Optimization Hooks
12576//===----------------------------------------------------------------------===//
12577
Dan Gohman475871a2008-07-27 21:46:04 +000012578void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012579 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012580 APInt &KnownZero,
12581 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012582 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012583 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012584 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012585 assert((Opc >= ISD::BUILTIN_OP_END ||
12586 Opc == ISD::INTRINSIC_WO_CHAIN ||
12587 Opc == ISD::INTRINSIC_W_CHAIN ||
12588 Opc == ISD::INTRINSIC_VOID) &&
12589 "Should use MaskedValueIsZero if you don't know whether Op"
12590 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012591
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012592 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012593 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012594 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012595 case X86ISD::ADD:
12596 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012597 case X86ISD::ADC:
12598 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012599 case X86ISD::SMUL:
12600 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012601 case X86ISD::INC:
12602 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012603 case X86ISD::OR:
12604 case X86ISD::XOR:
12605 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012606 // These nodes' second result is a boolean.
12607 if (Op.getResNo() == 0)
12608 break;
12609 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012610 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012611 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12612 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012613 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012614 case ISD::INTRINSIC_WO_CHAIN: {
12615 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12616 unsigned NumLoBits = 0;
12617 switch (IntId) {
12618 default: break;
12619 case Intrinsic::x86_sse_movmsk_ps:
12620 case Intrinsic::x86_avx_movmsk_ps_256:
12621 case Intrinsic::x86_sse2_movmsk_pd:
12622 case Intrinsic::x86_avx_movmsk_pd_256:
12623 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012624 case Intrinsic::x86_sse2_pmovmskb_128:
12625 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012626 // High bits of movmskp{s|d}, pmovmskb are known zero.
12627 switch (IntId) {
12628 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12629 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12630 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12631 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12632 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12633 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012634 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012635 }
12636 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12637 Mask.getBitWidth() - NumLoBits);
12638 break;
12639 }
12640 }
12641 break;
12642 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012643 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012644}
Chris Lattner259e97c2006-01-31 19:43:35 +000012645
Owen Andersonbc146b02010-09-21 20:42:50 +000012646unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12647 unsigned Depth) const {
12648 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12649 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12650 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012651
Owen Andersonbc146b02010-09-21 20:42:50 +000012652 // Fallback case.
12653 return 1;
12654}
12655
Evan Cheng206ee9d2006-07-07 08:33:52 +000012656/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012657/// node is a GlobalAddress + offset.
12658bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012659 const GlobalValue* &GA,
12660 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012661 if (N->getOpcode() == X86ISD::Wrapper) {
12662 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012663 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012664 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012665 return true;
12666 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012667 }
Evan Chengad4196b2008-05-12 19:56:52 +000012668 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012669}
12670
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012671/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12672/// same as extracting the high 128-bit part of 256-bit vector and then
12673/// inserting the result into the low part of a new 256-bit vector
12674static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12675 EVT VT = SVOp->getValueType(0);
12676 int NumElems = VT.getVectorNumElements();
12677
12678 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12679 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12680 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12681 SVOp->getMaskElt(j) >= 0)
12682 return false;
12683
12684 return true;
12685}
12686
12687/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12688/// same as extracting the low 128-bit part of 256-bit vector and then
12689/// inserting the result into the high part of a new 256-bit vector
12690static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12691 EVT VT = SVOp->getValueType(0);
12692 int NumElems = VT.getVectorNumElements();
12693
12694 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12695 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12696 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12697 SVOp->getMaskElt(j) >= 0)
12698 return false;
12699
12700 return true;
12701}
12702
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012703/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12704static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12705 TargetLowering::DAGCombinerInfo &DCI) {
12706 DebugLoc dl = N->getDebugLoc();
12707 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12708 SDValue V1 = SVOp->getOperand(0);
12709 SDValue V2 = SVOp->getOperand(1);
12710 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012711 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012712
12713 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12714 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12715 //
12716 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012717 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012718 // V UNDEF BUILD_VECTOR UNDEF
12719 // \ / \ /
12720 // CONCAT_VECTOR CONCAT_VECTOR
12721 // \ /
12722 // \ /
12723 // RESULT: V + zero extended
12724 //
12725 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12726 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12727 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12728 return SDValue();
12729
12730 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12731 return SDValue();
12732
12733 // To match the shuffle mask, the first half of the mask should
12734 // be exactly the first vector, and all the rest a splat with the
12735 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012736 for (int i = 0; i < NumElems/2; ++i)
12737 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12738 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12739 return SDValue();
12740
12741 // Emit a zeroed vector and insert the desired subvector on its
12742 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012743 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012744 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12745 DAG.getConstant(0, MVT::i32), DAG, dl);
12746 return DCI.CombineTo(N, InsV);
12747 }
12748
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012749 //===--------------------------------------------------------------------===//
12750 // Combine some shuffles into subvector extracts and inserts:
12751 //
12752
12753 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12754 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12755 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12756 DAG, dl);
12757 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12758 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12759 return DCI.CombineTo(N, InsV);
12760 }
12761
12762 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12763 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12764 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12765 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12766 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12767 return DCI.CombineTo(N, InsV);
12768 }
12769
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012770 return SDValue();
12771}
12772
12773/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012774static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012775 TargetLowering::DAGCombinerInfo &DCI,
12776 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012777 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012778 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012779
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012780 // Don't create instructions with illegal types after legalize types has run.
12781 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12782 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12783 return SDValue();
12784
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012785 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12786 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12787 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012788 return PerformShuffleCombine256(N, DAG, DCI);
12789
12790 // Only handle 128 wide vector from here on.
12791 if (VT.getSizeInBits() != 128)
12792 return SDValue();
12793
12794 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12795 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12796 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012797 SmallVector<SDValue, 16> Elts;
12798 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012799 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012800
Nate Begemanfdea31a2010-03-24 20:49:50 +000012801 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012802}
Evan Chengd880b972008-05-09 21:53:03 +000012803
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012804/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12805/// generation and convert it from being a bunch of shuffles and extracts
12806/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012807static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12808 const TargetLowering &TLI) {
12809 SDValue InputVector = N->getOperand(0);
12810
12811 // Only operate on vectors of 4 elements, where the alternative shuffling
12812 // gets to be more expensive.
12813 if (InputVector.getValueType() != MVT::v4i32)
12814 return SDValue();
12815
12816 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12817 // single use which is a sign-extend or zero-extend, and all elements are
12818 // used.
12819 SmallVector<SDNode *, 4> Uses;
12820 unsigned ExtractedElements = 0;
12821 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12822 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12823 if (UI.getUse().getResNo() != InputVector.getResNo())
12824 return SDValue();
12825
12826 SDNode *Extract = *UI;
12827 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12828 return SDValue();
12829
12830 if (Extract->getValueType(0) != MVT::i32)
12831 return SDValue();
12832 if (!Extract->hasOneUse())
12833 return SDValue();
12834 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12835 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12836 return SDValue();
12837 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12838 return SDValue();
12839
12840 // Record which element was extracted.
12841 ExtractedElements |=
12842 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12843
12844 Uses.push_back(Extract);
12845 }
12846
12847 // If not all the elements were used, this may not be worthwhile.
12848 if (ExtractedElements != 15)
12849 return SDValue();
12850
12851 // Ok, we've now decided to do the transformation.
12852 DebugLoc dl = InputVector.getDebugLoc();
12853
12854 // Store the value to a temporary stack slot.
12855 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012856 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12857 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012858
12859 // Replace each use (extract) with a load of the appropriate element.
12860 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12861 UE = Uses.end(); UI != UE; ++UI) {
12862 SDNode *Extract = *UI;
12863
Nadav Rotem86694292011-05-17 08:31:57 +000012864 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012865 SDValue Idx = Extract->getOperand(1);
12866 unsigned EltSize =
12867 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12868 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12869 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12870
Nadav Rotem86694292011-05-17 08:31:57 +000012871 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012872 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012873
12874 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012875 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012876 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012877 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012878
12879 // Replace the exact with the load.
12880 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12881 }
12882
12883 // The replacement was made in place; don't return anything.
12884 return SDValue();
12885}
12886
Duncan Sands6bcd2192011-09-17 16:49:39 +000012887/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12888/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012889static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012890 const X86Subtarget *Subtarget) {
12891 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012892 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012893 // Get the LHS/RHS of the select.
12894 SDValue LHS = N->getOperand(1);
12895 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012896 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012897
Dan Gohman670e5392009-09-21 18:03:22 +000012898 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012899 // instructions match the semantics of the common C idiom x<y?x:y but not
12900 // x<=y?x:y, because of how they handle negative zero (which can be
12901 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012902 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12903 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
12904 (Subtarget->hasXMMInt() ||
12905 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012906 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012907
Chris Lattner47b4ce82009-03-11 05:48:52 +000012908 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012909 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012910 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12911 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012912 switch (CC) {
12913 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012914 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012915 // Converting this to a min would handle NaNs incorrectly, and swapping
12916 // the operands would cause it to handle comparisons between positive
12917 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012918 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012919 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012920 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12921 break;
12922 std::swap(LHS, RHS);
12923 }
Dan Gohman670e5392009-09-21 18:03:22 +000012924 Opcode = X86ISD::FMIN;
12925 break;
12926 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012927 // Converting this to a min would handle comparisons between positive
12928 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012929 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012930 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12931 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012932 Opcode = X86ISD::FMIN;
12933 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012934 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012935 // Converting this to a min would handle both negative zeros and NaNs
12936 // incorrectly, but we can swap the operands to fix both.
12937 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012938 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012939 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012940 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012941 Opcode = X86ISD::FMIN;
12942 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012943
Dan Gohman670e5392009-09-21 18:03:22 +000012944 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012945 // Converting this to a max would handle comparisons between positive
12946 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012947 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012948 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012949 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012950 Opcode = X86ISD::FMAX;
12951 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012952 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012953 // Converting this to a max would handle NaNs incorrectly, and swapping
12954 // the operands would cause it to handle comparisons between positive
12955 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012956 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012957 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012958 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12959 break;
12960 std::swap(LHS, RHS);
12961 }
Dan Gohman670e5392009-09-21 18:03:22 +000012962 Opcode = X86ISD::FMAX;
12963 break;
12964 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012965 // Converting this to a max would handle both negative zeros and NaNs
12966 // incorrectly, but we can swap the operands to fix both.
12967 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012968 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012969 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012970 case ISD::SETGE:
12971 Opcode = X86ISD::FMAX;
12972 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012973 }
Dan Gohman670e5392009-09-21 18:03:22 +000012974 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012975 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12976 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012977 switch (CC) {
12978 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012979 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012980 // Converting this to a min would handle comparisons between positive
12981 // and negative zero incorrectly, and swapping the operands would
12982 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012983 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012984 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012985 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012986 break;
12987 std::swap(LHS, RHS);
12988 }
Dan Gohman670e5392009-09-21 18:03:22 +000012989 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012990 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012991 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012992 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012993 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012994 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
12995 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012996 Opcode = X86ISD::FMIN;
12997 break;
12998 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012999 // Converting this to a min would handle both negative zeros and NaNs
13000 // incorrectly, but we can swap the operands to fix both.
13001 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013002 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013003 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013004 case ISD::SETGE:
13005 Opcode = X86ISD::FMIN;
13006 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013007
Dan Gohman670e5392009-09-21 18:03:22 +000013008 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013009 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013010 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013011 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013012 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013013 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013014 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013015 // Converting this to a max would handle comparisons between positive
13016 // and negative zero incorrectly, and swapping the operands would
13017 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013018 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013019 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013020 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013021 break;
13022 std::swap(LHS, RHS);
13023 }
Dan Gohman670e5392009-09-21 18:03:22 +000013024 Opcode = X86ISD::FMAX;
13025 break;
13026 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013027 // Converting this to a max would handle both negative zeros and NaNs
13028 // incorrectly, but we can swap the operands to fix both.
13029 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013030 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013031 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013032 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013033 Opcode = X86ISD::FMAX;
13034 break;
13035 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013036 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013037
Chris Lattner47b4ce82009-03-11 05:48:52 +000013038 if (Opcode)
13039 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013040 }
Eric Christopherfd179292009-08-27 18:07:15 +000013041
Chris Lattnerd1980a52009-03-12 06:52:53 +000013042 // If this is a select between two integer constants, try to do some
13043 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013044 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13045 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013046 // Don't do this for crazy integer types.
13047 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13048 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013049 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013050 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013051
Chris Lattnercee56e72009-03-13 05:53:31 +000013052 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013053 // Efficiently invertible.
13054 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13055 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13056 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13057 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013058 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013059 }
Eric Christopherfd179292009-08-27 18:07:15 +000013060
Chris Lattnerd1980a52009-03-12 06:52:53 +000013061 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013062 if (FalseC->getAPIntValue() == 0 &&
13063 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013064 if (NeedsCondInvert) // Invert the condition if needed.
13065 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13066 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013067
Chris Lattnerd1980a52009-03-12 06:52:53 +000013068 // Zero extend the condition if needed.
13069 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013070
Chris Lattnercee56e72009-03-13 05:53:31 +000013071 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013072 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013073 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013074 }
Eric Christopherfd179292009-08-27 18:07:15 +000013075
Chris Lattner97a29a52009-03-13 05:22:11 +000013076 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013077 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013078 if (NeedsCondInvert) // Invert the condition if needed.
13079 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13080 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013081
Chris Lattner97a29a52009-03-13 05:22:11 +000013082 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013083 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13084 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013085 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013086 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013087 }
Eric Christopherfd179292009-08-27 18:07:15 +000013088
Chris Lattnercee56e72009-03-13 05:53:31 +000013089 // Optimize cases that will turn into an LEA instruction. This requires
13090 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013091 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013092 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013093 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013094
Chris Lattnercee56e72009-03-13 05:53:31 +000013095 bool isFastMultiplier = false;
13096 if (Diff < 10) {
13097 switch ((unsigned char)Diff) {
13098 default: break;
13099 case 1: // result = add base, cond
13100 case 2: // result = lea base( , cond*2)
13101 case 3: // result = lea base(cond, cond*2)
13102 case 4: // result = lea base( , cond*4)
13103 case 5: // result = lea base(cond, cond*4)
13104 case 8: // result = lea base( , cond*8)
13105 case 9: // result = lea base(cond, cond*8)
13106 isFastMultiplier = true;
13107 break;
13108 }
13109 }
Eric Christopherfd179292009-08-27 18:07:15 +000013110
Chris Lattnercee56e72009-03-13 05:53:31 +000013111 if (isFastMultiplier) {
13112 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13113 if (NeedsCondInvert) // Invert the condition if needed.
13114 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13115 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013116
Chris Lattnercee56e72009-03-13 05:53:31 +000013117 // Zero extend the condition if needed.
13118 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13119 Cond);
13120 // Scale the condition by the difference.
13121 if (Diff != 1)
13122 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13123 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013124
Chris Lattnercee56e72009-03-13 05:53:31 +000013125 // Add the base if non-zero.
13126 if (FalseC->getAPIntValue() != 0)
13127 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13128 SDValue(FalseC, 0));
13129 return Cond;
13130 }
Eric Christopherfd179292009-08-27 18:07:15 +000013131 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013132 }
13133 }
Eric Christopherfd179292009-08-27 18:07:15 +000013134
Dan Gohman475871a2008-07-27 21:46:04 +000013135 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013136}
13137
Chris Lattnerd1980a52009-03-12 06:52:53 +000013138/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13139static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13140 TargetLowering::DAGCombinerInfo &DCI) {
13141 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013142
Chris Lattnerd1980a52009-03-12 06:52:53 +000013143 // If the flag operand isn't dead, don't touch this CMOV.
13144 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13145 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013146
Evan Chengb5a55d92011-05-24 01:48:22 +000013147 SDValue FalseOp = N->getOperand(0);
13148 SDValue TrueOp = N->getOperand(1);
13149 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13150 SDValue Cond = N->getOperand(3);
13151 if (CC == X86::COND_E || CC == X86::COND_NE) {
13152 switch (Cond.getOpcode()) {
13153 default: break;
13154 case X86ISD::BSR:
13155 case X86ISD::BSF:
13156 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13157 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13158 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13159 }
13160 }
13161
Chris Lattnerd1980a52009-03-12 06:52:53 +000013162 // If this is a select between two integer constants, try to do some
13163 // optimizations. Note that the operands are ordered the opposite of SELECT
13164 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013165 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13166 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013167 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13168 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013169 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13170 CC = X86::GetOppositeBranchCondition(CC);
13171 std::swap(TrueC, FalseC);
13172 }
Eric Christopherfd179292009-08-27 18:07:15 +000013173
Chris Lattnerd1980a52009-03-12 06:52:53 +000013174 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013175 // This is efficient for any integer data type (including i8/i16) and
13176 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013177 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013178 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13179 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013180
Chris Lattnerd1980a52009-03-12 06:52:53 +000013181 // Zero extend the condition if needed.
13182 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013183
Chris Lattnerd1980a52009-03-12 06:52:53 +000013184 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13185 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013186 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013187 if (N->getNumValues() == 2) // Dead flag value?
13188 return DCI.CombineTo(N, Cond, SDValue());
13189 return Cond;
13190 }
Eric Christopherfd179292009-08-27 18:07:15 +000013191
Chris Lattnercee56e72009-03-13 05:53:31 +000013192 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13193 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013194 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013195 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13196 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013197
Chris Lattner97a29a52009-03-13 05:22:11 +000013198 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013199 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13200 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013201 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13202 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013203
Chris Lattner97a29a52009-03-13 05:22:11 +000013204 if (N->getNumValues() == 2) // Dead flag value?
13205 return DCI.CombineTo(N, Cond, SDValue());
13206 return Cond;
13207 }
Eric Christopherfd179292009-08-27 18:07:15 +000013208
Chris Lattnercee56e72009-03-13 05:53:31 +000013209 // Optimize cases that will turn into an LEA instruction. This requires
13210 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013211 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013212 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013213 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013214
Chris Lattnercee56e72009-03-13 05:53:31 +000013215 bool isFastMultiplier = false;
13216 if (Diff < 10) {
13217 switch ((unsigned char)Diff) {
13218 default: break;
13219 case 1: // result = add base, cond
13220 case 2: // result = lea base( , cond*2)
13221 case 3: // result = lea base(cond, cond*2)
13222 case 4: // result = lea base( , cond*4)
13223 case 5: // result = lea base(cond, cond*4)
13224 case 8: // result = lea base( , cond*8)
13225 case 9: // result = lea base(cond, cond*8)
13226 isFastMultiplier = true;
13227 break;
13228 }
13229 }
Eric Christopherfd179292009-08-27 18:07:15 +000013230
Chris Lattnercee56e72009-03-13 05:53:31 +000013231 if (isFastMultiplier) {
13232 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013233 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13234 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013235 // Zero extend the condition if needed.
13236 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13237 Cond);
13238 // Scale the condition by the difference.
13239 if (Diff != 1)
13240 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13241 DAG.getConstant(Diff, Cond.getValueType()));
13242
13243 // Add the base if non-zero.
13244 if (FalseC->getAPIntValue() != 0)
13245 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13246 SDValue(FalseC, 0));
13247 if (N->getNumValues() == 2) // Dead flag value?
13248 return DCI.CombineTo(N, Cond, SDValue());
13249 return Cond;
13250 }
Eric Christopherfd179292009-08-27 18:07:15 +000013251 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013252 }
13253 }
13254 return SDValue();
13255}
13256
13257
Evan Cheng0b0cd912009-03-28 05:57:29 +000013258/// PerformMulCombine - Optimize a single multiply with constant into two
13259/// in order to implement it with two cheaper instructions, e.g.
13260/// LEA + SHL, LEA + LEA.
13261static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13262 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013263 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13264 return SDValue();
13265
Owen Andersone50ed302009-08-10 22:56:29 +000013266 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013267 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013268 return SDValue();
13269
13270 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13271 if (!C)
13272 return SDValue();
13273 uint64_t MulAmt = C->getZExtValue();
13274 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13275 return SDValue();
13276
13277 uint64_t MulAmt1 = 0;
13278 uint64_t MulAmt2 = 0;
13279 if ((MulAmt % 9) == 0) {
13280 MulAmt1 = 9;
13281 MulAmt2 = MulAmt / 9;
13282 } else if ((MulAmt % 5) == 0) {
13283 MulAmt1 = 5;
13284 MulAmt2 = MulAmt / 5;
13285 } else if ((MulAmt % 3) == 0) {
13286 MulAmt1 = 3;
13287 MulAmt2 = MulAmt / 3;
13288 }
13289 if (MulAmt2 &&
13290 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13291 DebugLoc DL = N->getDebugLoc();
13292
13293 if (isPowerOf2_64(MulAmt2) &&
13294 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13295 // If second multiplifer is pow2, issue it first. We want the multiply by
13296 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13297 // is an add.
13298 std::swap(MulAmt1, MulAmt2);
13299
13300 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013301 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013302 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013303 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013304 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013305 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013306 DAG.getConstant(MulAmt1, VT));
13307
Eric Christopherfd179292009-08-27 18:07:15 +000013308 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013309 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013310 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013311 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013312 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013313 DAG.getConstant(MulAmt2, VT));
13314
13315 // Do not add new nodes to DAG combiner worklist.
13316 DCI.CombineTo(N, NewMul, false);
13317 }
13318 return SDValue();
13319}
13320
Evan Chengad9c0a32009-12-15 00:53:42 +000013321static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13322 SDValue N0 = N->getOperand(0);
13323 SDValue N1 = N->getOperand(1);
13324 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13325 EVT VT = N0.getValueType();
13326
13327 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13328 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013329 if (VT.isInteger() && !VT.isVector() &&
13330 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013331 N0.getOperand(1).getOpcode() == ISD::Constant) {
13332 SDValue N00 = N0.getOperand(0);
13333 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13334 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13335 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13336 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13337 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13338 APInt ShAmt = N1C->getAPIntValue();
13339 Mask = Mask.shl(ShAmt);
13340 if (Mask != 0)
13341 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13342 N00, DAG.getConstant(Mask, VT));
13343 }
13344 }
13345
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013346
13347 // Hardware support for vector shifts is sparse which makes us scalarize the
13348 // vector operations in many cases. Also, on sandybridge ADD is faster than
13349 // shl.
13350 // (shl V, 1) -> add V,V
13351 if (isSplatVector(N1.getNode())) {
13352 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13353 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13354 // We shift all of the values by one. In many cases we do not have
13355 // hardware support for this operation. This is better expressed as an ADD
13356 // of two values.
13357 if (N1C && (1 == N1C->getZExtValue())) {
13358 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13359 }
13360 }
13361
Evan Chengad9c0a32009-12-15 00:53:42 +000013362 return SDValue();
13363}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013364
Nate Begeman740ab032009-01-26 00:52:55 +000013365/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13366/// when possible.
13367static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13368 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013369 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013370 if (N->getOpcode() == ISD::SHL) {
13371 SDValue V = PerformSHLCombine(N, DAG);
13372 if (V.getNode()) return V;
13373 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013374
Nate Begeman740ab032009-01-26 00:52:55 +000013375 // On X86 with SSE2 support, we can transform this to a vector shift if
13376 // all elements are shifted by the same amount. We can't do this in legalize
13377 // because the a constant vector is typically transformed to a constant pool
13378 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013379 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013380 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013381
Craig Topper7be5dfd2011-11-12 09:58:49 +000013382 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13383 (!Subtarget->hasAVX2() ||
13384 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013385 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013386
Mon P Wang3becd092009-01-28 08:12:05 +000013387 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013388 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013389 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013390 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013391 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13392 unsigned NumElts = VT.getVectorNumElements();
13393 unsigned i = 0;
13394 for (; i != NumElts; ++i) {
13395 SDValue Arg = ShAmtOp.getOperand(i);
13396 if (Arg.getOpcode() == ISD::UNDEF) continue;
13397 BaseShAmt = Arg;
13398 break;
13399 }
13400 for (; i != NumElts; ++i) {
13401 SDValue Arg = ShAmtOp.getOperand(i);
13402 if (Arg.getOpcode() == ISD::UNDEF) continue;
13403 if (Arg != BaseShAmt) {
13404 return SDValue();
13405 }
13406 }
13407 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013408 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013409 SDValue InVec = ShAmtOp.getOperand(0);
13410 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13411 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13412 unsigned i = 0;
13413 for (; i != NumElts; ++i) {
13414 SDValue Arg = InVec.getOperand(i);
13415 if (Arg.getOpcode() == ISD::UNDEF) continue;
13416 BaseShAmt = Arg;
13417 break;
13418 }
13419 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13420 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013421 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013422 if (C->getZExtValue() == SplatIdx)
13423 BaseShAmt = InVec.getOperand(1);
13424 }
13425 }
13426 if (BaseShAmt.getNode() == 0)
13427 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13428 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013429 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013430 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013431
Mon P Wangefa42202009-09-03 19:56:25 +000013432 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013433 if (EltVT.bitsGT(MVT::i32))
13434 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13435 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013436 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013437
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013438 // The shift amount is identical so we can do a vector shift.
13439 SDValue ValOp = N->getOperand(0);
13440 switch (N->getOpcode()) {
13441 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013442 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013443 break;
13444 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013445 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013446 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013447 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013448 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013449 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013450 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013451 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013452 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013453 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013454 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013455 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013456 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013457 if (VT == MVT::v4i64)
13458 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13459 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13460 ValOp, BaseShAmt);
13461 if (VT == MVT::v8i32)
13462 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13463 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13464 ValOp, BaseShAmt);
13465 if (VT == MVT::v16i16)
13466 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13467 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13468 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013469 break;
13470 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013471 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013472 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013473 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013474 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013475 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013476 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013477 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013478 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013479 if (VT == MVT::v8i32)
13480 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13481 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13482 ValOp, BaseShAmt);
13483 if (VT == MVT::v16i16)
13484 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13485 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13486 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013487 break;
13488 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013489 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013490 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013491 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013492 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013493 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013494 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013495 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013496 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013497 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013498 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013499 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013500 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013501 if (VT == MVT::v4i64)
13502 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13503 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13504 ValOp, BaseShAmt);
13505 if (VT == MVT::v8i32)
13506 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13507 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13508 ValOp, BaseShAmt);
13509 if (VT == MVT::v16i16)
13510 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13511 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13512 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013513 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013514 }
13515 return SDValue();
13516}
13517
Nate Begemanb65c1752010-12-17 22:55:37 +000013518
Stuart Hastings865f0932011-06-03 23:53:54 +000013519// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13520// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13521// and friends. Likewise for OR -> CMPNEQSS.
13522static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13523 TargetLowering::DAGCombinerInfo &DCI,
13524 const X86Subtarget *Subtarget) {
13525 unsigned opcode;
13526
13527 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13528 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013529 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013530 SDValue N0 = N->getOperand(0);
13531 SDValue N1 = N->getOperand(1);
13532 SDValue CMP0 = N0->getOperand(1);
13533 SDValue CMP1 = N1->getOperand(1);
13534 DebugLoc DL = N->getDebugLoc();
13535
13536 // The SETCCs should both refer to the same CMP.
13537 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13538 return SDValue();
13539
13540 SDValue CMP00 = CMP0->getOperand(0);
13541 SDValue CMP01 = CMP0->getOperand(1);
13542 EVT VT = CMP00.getValueType();
13543
13544 if (VT == MVT::f32 || VT == MVT::f64) {
13545 bool ExpectingFlags = false;
13546 // Check for any users that want flags:
13547 for (SDNode::use_iterator UI = N->use_begin(),
13548 UE = N->use_end();
13549 !ExpectingFlags && UI != UE; ++UI)
13550 switch (UI->getOpcode()) {
13551 default:
13552 case ISD::BR_CC:
13553 case ISD::BRCOND:
13554 case ISD::SELECT:
13555 ExpectingFlags = true;
13556 break;
13557 case ISD::CopyToReg:
13558 case ISD::SIGN_EXTEND:
13559 case ISD::ZERO_EXTEND:
13560 case ISD::ANY_EXTEND:
13561 break;
13562 }
13563
13564 if (!ExpectingFlags) {
13565 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13566 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13567
13568 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13569 X86::CondCode tmp = cc0;
13570 cc0 = cc1;
13571 cc1 = tmp;
13572 }
13573
13574 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13575 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13576 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13577 X86ISD::NodeType NTOperator = is64BitFP ?
13578 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13579 // FIXME: need symbolic constants for these magic numbers.
13580 // See X86ATTInstPrinter.cpp:printSSECC().
13581 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13582 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13583 DAG.getConstant(x86cc, MVT::i8));
13584 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13585 OnesOrZeroesF);
13586 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13587 DAG.getConstant(1, MVT::i32));
13588 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13589 return OneBitOfTruth;
13590 }
13591 }
13592 }
13593 }
13594 return SDValue();
13595}
13596
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013597/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13598/// so it can be folded inside ANDNP.
13599static bool CanFoldXORWithAllOnes(const SDNode *N) {
13600 EVT VT = N->getValueType(0);
13601
13602 // Match direct AllOnes for 128 and 256-bit vectors
13603 if (ISD::isBuildVectorAllOnes(N))
13604 return true;
13605
13606 // Look through a bit convert.
13607 if (N->getOpcode() == ISD::BITCAST)
13608 N = N->getOperand(0).getNode();
13609
13610 // Sometimes the operand may come from a insert_subvector building a 256-bit
13611 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013612 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013613 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13614 SDValue V1 = N->getOperand(0);
13615 SDValue V2 = N->getOperand(1);
13616
13617 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13618 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13619 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13620 ISD::isBuildVectorAllOnes(V2.getNode()))
13621 return true;
13622 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013623
13624 return false;
13625}
13626
Nate Begemanb65c1752010-12-17 22:55:37 +000013627static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13628 TargetLowering::DAGCombinerInfo &DCI,
13629 const X86Subtarget *Subtarget) {
13630 if (DCI.isBeforeLegalizeOps())
13631 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013632
Stuart Hastings865f0932011-06-03 23:53:54 +000013633 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13634 if (R.getNode())
13635 return R;
13636
Craig Topper54a11172011-10-14 07:06:56 +000013637 EVT VT = N->getValueType(0);
13638
Craig Topperb4c94572011-10-21 06:55:01 +000013639 // Create ANDN, BLSI, and BLSR instructions
13640 // BLSI is X & (-X)
13641 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013642 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13643 SDValue N0 = N->getOperand(0);
13644 SDValue N1 = N->getOperand(1);
13645 DebugLoc DL = N->getDebugLoc();
13646
13647 // Check LHS for not
13648 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13649 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13650 // Check RHS for not
13651 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13652 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13653
Craig Topperb4c94572011-10-21 06:55:01 +000013654 // Check LHS for neg
13655 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13656 isZero(N0.getOperand(0)))
13657 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13658
13659 // Check RHS for neg
13660 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13661 isZero(N1.getOperand(0)))
13662 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13663
13664 // Check LHS for X-1
13665 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13666 isAllOnes(N0.getOperand(1)))
13667 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13668
13669 // Check RHS for X-1
13670 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13671 isAllOnes(N1.getOperand(1)))
13672 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13673
Craig Topper54a11172011-10-14 07:06:56 +000013674 return SDValue();
13675 }
13676
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013677 // Want to form ANDNP nodes:
13678 // 1) In the hopes of then easily combining them with OR and AND nodes
13679 // to form PBLEND/PSIGN.
13680 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013681 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013682 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013683
Nate Begemanb65c1752010-12-17 22:55:37 +000013684 SDValue N0 = N->getOperand(0);
13685 SDValue N1 = N->getOperand(1);
13686 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013687
Nate Begemanb65c1752010-12-17 22:55:37 +000013688 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013689 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013690 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13691 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013692 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013693
13694 // Check RHS for vnot
13695 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013696 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13697 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013698 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013699
Nate Begemanb65c1752010-12-17 22:55:37 +000013700 return SDValue();
13701}
13702
Evan Cheng760d1942010-01-04 21:22:48 +000013703static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013704 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013705 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013706 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013707 return SDValue();
13708
Stuart Hastings865f0932011-06-03 23:53:54 +000013709 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13710 if (R.getNode())
13711 return R;
13712
Evan Cheng760d1942010-01-04 21:22:48 +000013713 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013714
Evan Cheng760d1942010-01-04 21:22:48 +000013715 SDValue N0 = N->getOperand(0);
13716 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013717
Nate Begemanb65c1752010-12-17 22:55:37 +000013718 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013719 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperc0d82852011-11-22 00:44:41 +000013720 if (!Subtarget->hasSSSE3orAVX() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013721 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13722 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013723
Craig Topper1666cb62011-11-19 07:07:26 +000013724 // Canonicalize pandn to RHS
13725 if (N0.getOpcode() == X86ISD::ANDNP)
13726 std::swap(N0, N1);
13727 // or (and (m, x), (pandn m, y))
13728 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13729 SDValue Mask = N1.getOperand(0);
13730 SDValue X = N1.getOperand(1);
13731 SDValue Y;
13732 if (N0.getOperand(0) == Mask)
13733 Y = N0.getOperand(1);
13734 if (N0.getOperand(1) == Mask)
13735 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013736
Craig Topper1666cb62011-11-19 07:07:26 +000013737 // Check to see if the mask appeared in both the AND and ANDNP and
13738 if (!Y.getNode())
13739 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013740
Craig Topper1666cb62011-11-19 07:07:26 +000013741 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13742 if (Mask.getOpcode() != ISD::BITCAST ||
13743 X.getOpcode() != ISD::BITCAST ||
13744 Y.getOpcode() != ISD::BITCAST)
13745 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013746
Craig Topper1666cb62011-11-19 07:07:26 +000013747 // Look through mask bitcast.
13748 Mask = Mask.getOperand(0);
13749 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013750
Craig Topper1666cb62011-11-19 07:07:26 +000013751 // Validate that the Mask operand is a vector sra node. The sra node
13752 // will be an intrinsic.
13753 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13754 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013755
Craig Topper1666cb62011-11-19 07:07:26 +000013756 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13757 // there is no psrai.b
13758 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13759 case Intrinsic::x86_sse2_psrai_w:
13760 case Intrinsic::x86_sse2_psrai_d:
13761 case Intrinsic::x86_avx2_psrai_w:
13762 case Intrinsic::x86_avx2_psrai_d:
13763 break;
13764 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013765 }
Craig Topper1666cb62011-11-19 07:07:26 +000013766
13767 // Check that the SRA is all signbits.
13768 SDValue SraC = Mask.getOperand(2);
13769 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13770 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13771 if ((SraAmt + 1) != EltBits)
13772 return SDValue();
13773
13774 DebugLoc DL = N->getDebugLoc();
13775
13776 // Now we know we at least have a plendvb with the mask val. See if
13777 // we can form a psignb/w/d.
13778 // psign = x.type == y.type == mask.type && y = sub(0, x);
13779 X = X.getOperand(0);
13780 Y = Y.getOperand(0);
13781 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13782 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013783 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13784 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13785 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13786 Mask.getOperand(1));
13787 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013788 }
13789 // PBLENDVB only available on SSE 4.1
Craig Topperc0d82852011-11-22 00:44:41 +000013790 if (!Subtarget->hasSSE41orAVX())
Craig Topper1666cb62011-11-19 07:07:26 +000013791 return SDValue();
13792
13793 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13794
13795 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13796 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13797 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013798 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013799 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013800 }
13801 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013802
Craig Topper1666cb62011-11-19 07:07:26 +000013803 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13804 return SDValue();
13805
Nate Begemanb65c1752010-12-17 22:55:37 +000013806 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013807 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13808 std::swap(N0, N1);
13809 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13810 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013811 if (!N0.hasOneUse() || !N1.hasOneUse())
13812 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013813
13814 SDValue ShAmt0 = N0.getOperand(1);
13815 if (ShAmt0.getValueType() != MVT::i8)
13816 return SDValue();
13817 SDValue ShAmt1 = N1.getOperand(1);
13818 if (ShAmt1.getValueType() != MVT::i8)
13819 return SDValue();
13820 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13821 ShAmt0 = ShAmt0.getOperand(0);
13822 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13823 ShAmt1 = ShAmt1.getOperand(0);
13824
13825 DebugLoc DL = N->getDebugLoc();
13826 unsigned Opc = X86ISD::SHLD;
13827 SDValue Op0 = N0.getOperand(0);
13828 SDValue Op1 = N1.getOperand(0);
13829 if (ShAmt0.getOpcode() == ISD::SUB) {
13830 Opc = X86ISD::SHRD;
13831 std::swap(Op0, Op1);
13832 std::swap(ShAmt0, ShAmt1);
13833 }
13834
Evan Cheng8b1190a2010-04-28 01:18:01 +000013835 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013836 if (ShAmt1.getOpcode() == ISD::SUB) {
13837 SDValue Sum = ShAmt1.getOperand(0);
13838 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013839 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13840 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13841 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13842 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013843 return DAG.getNode(Opc, DL, VT,
13844 Op0, Op1,
13845 DAG.getNode(ISD::TRUNCATE, DL,
13846 MVT::i8, ShAmt0));
13847 }
13848 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13849 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13850 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013851 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013852 return DAG.getNode(Opc, DL, VT,
13853 N0.getOperand(0), N1.getOperand(0),
13854 DAG.getNode(ISD::TRUNCATE, DL,
13855 MVT::i8, ShAmt0));
13856 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013857
Evan Cheng760d1942010-01-04 21:22:48 +000013858 return SDValue();
13859}
13860
Craig Topper3738ccd2011-12-27 06:27:23 +000013861// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000013862static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13863 TargetLowering::DAGCombinerInfo &DCI,
13864 const X86Subtarget *Subtarget) {
13865 if (DCI.isBeforeLegalizeOps())
13866 return SDValue();
13867
13868 EVT VT = N->getValueType(0);
13869
13870 if (VT != MVT::i32 && VT != MVT::i64)
13871 return SDValue();
13872
Craig Topper3738ccd2011-12-27 06:27:23 +000013873 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
13874
Craig Topperb4c94572011-10-21 06:55:01 +000013875 // Create BLSMSK instructions by finding X ^ (X-1)
13876 SDValue N0 = N->getOperand(0);
13877 SDValue N1 = N->getOperand(1);
13878 DebugLoc DL = N->getDebugLoc();
13879
13880 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13881 isAllOnes(N0.getOperand(1)))
13882 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13883
13884 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13885 isAllOnes(N1.getOperand(1)))
13886 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13887
13888 return SDValue();
13889}
13890
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013891/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13892static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13893 const X86Subtarget *Subtarget) {
13894 LoadSDNode *Ld = cast<LoadSDNode>(N);
13895 EVT RegVT = Ld->getValueType(0);
13896 EVT MemVT = Ld->getMemoryVT();
13897 DebugLoc dl = Ld->getDebugLoc();
13898 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13899
13900 ISD::LoadExtType Ext = Ld->getExtensionType();
13901
Nadav Rotemca6f2962011-09-18 19:00:23 +000013902 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013903 // shuffle. We need SSE4 for the shuffles.
13904 // TODO: It is possible to support ZExt by zeroing the undef values
13905 // during the shuffle phase or after the shuffle.
13906 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
13907 assert(MemVT != RegVT && "Cannot extend to the same type");
13908 assert(MemVT.isVector() && "Must load a vector from memory");
13909
13910 unsigned NumElems = RegVT.getVectorNumElements();
13911 unsigned RegSz = RegVT.getSizeInBits();
13912 unsigned MemSz = MemVT.getSizeInBits();
13913 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000013914 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013915 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
13916
13917 // Attempt to load the original value using a single load op.
13918 // Find a scalar type which is equal to the loaded word size.
13919 MVT SclrLoadTy = MVT::i8;
13920 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13921 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13922 MVT Tp = (MVT::SimpleValueType)tp;
13923 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
13924 SclrLoadTy = Tp;
13925 break;
13926 }
13927 }
13928
13929 // Proceed if a load word is found.
13930 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
13931
13932 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
13933 RegSz/SclrLoadTy.getSizeInBits());
13934
13935 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
13936 RegSz/MemVT.getScalarType().getSizeInBits());
13937 // Can't shuffle using an illegal type.
13938 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13939
13940 // Perform a single load.
13941 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
13942 Ld->getBasePtr(),
13943 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013944 Ld->isNonTemporal(), Ld->isInvariant(),
13945 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013946
13947 // Insert the word loaded into a vector.
13948 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
13949 LoadUnitVecVT, ScalarLoad);
13950
13951 // Bitcast the loaded value to a vector of the original element type, in
13952 // the size of the target vector type.
13953 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
13954 unsigned SizeRatio = RegSz/MemSz;
13955
13956 // Redistribute the loaded elements into the different locations.
13957 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
13958 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
13959
13960 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
13961 DAG.getUNDEF(SlicedVec.getValueType()),
13962 ShuffleVec.data());
13963
13964 // Bitcast to the requested type.
13965 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
13966 // Replace the original load with the new sequence
13967 // and return the new chain.
13968 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
13969 return SDValue(ScalarLoad.getNode(), 1);
13970 }
13971
13972 return SDValue();
13973}
13974
Chris Lattner149a4e52008-02-22 02:09:43 +000013975/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013976static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000013977 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000013978 StoreSDNode *St = cast<StoreSDNode>(N);
13979 EVT VT = St->getValue().getValueType();
13980 EVT StVT = St->getMemoryVT();
13981 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000013982 SDValue StoredVal = St->getOperand(1);
13983 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13984
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013985 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000013986 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
13987 // 128-bit ones. If in the future the cost becomes only one memory access the
13988 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000013989 if (VT.getSizeInBits() == 256 &&
13990 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
13991 StoredVal.getNumOperands() == 2) {
13992
13993 SDValue Value0 = StoredVal.getOperand(0);
13994 SDValue Value1 = StoredVal.getOperand(1);
13995
13996 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
13997 SDValue Ptr0 = St->getBasePtr();
13998 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
13999
14000 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14001 St->getPointerInfo(), St->isVolatile(),
14002 St->isNonTemporal(), St->getAlignment());
14003 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14004 St->getPointerInfo(), St->isVolatile(),
14005 St->isNonTemporal(), St->getAlignment());
14006 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14007 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014008
14009 // Optimize trunc store (of multiple scalars) to shuffle and store.
14010 // First, pack all of the elements in one place. Next, store to memory
14011 // in fewer chunks.
14012 if (St->isTruncatingStore() && VT.isVector()) {
14013 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14014 unsigned NumElems = VT.getVectorNumElements();
14015 assert(StVT != VT && "Cannot truncate to the same type");
14016 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14017 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14018
14019 // From, To sizes and ElemCount must be pow of two
14020 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014021 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014022 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014023 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014024
Nadav Rotem614061b2011-08-10 19:30:14 +000014025 unsigned SizeRatio = FromSz / ToSz;
14026
14027 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14028
14029 // Create a type on which we perform the shuffle
14030 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14031 StVT.getScalarType(), NumElems*SizeRatio);
14032
14033 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14034
14035 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14036 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14037 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14038
14039 // Can't shuffle using an illegal type
14040 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14041
14042 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14043 DAG.getUNDEF(WideVec.getValueType()),
14044 ShuffleVec.data());
14045 // At this point all of the data is stored at the bottom of the
14046 // register. We now need to save it to mem.
14047
14048 // Find the largest store unit
14049 MVT StoreType = MVT::i8;
14050 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14051 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14052 MVT Tp = (MVT::SimpleValueType)tp;
14053 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14054 StoreType = Tp;
14055 }
14056
14057 // Bitcast the original vector into a vector of store-size units
14058 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14059 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14060 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14061 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14062 SmallVector<SDValue, 8> Chains;
14063 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14064 TLI.getPointerTy());
14065 SDValue Ptr = St->getBasePtr();
14066
14067 // Perform one or more big stores into memory.
14068 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14069 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14070 StoreType, ShuffWide,
14071 DAG.getIntPtrConstant(i));
14072 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14073 St->getPointerInfo(), St->isVolatile(),
14074 St->isNonTemporal(), St->getAlignment());
14075 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14076 Chains.push_back(Ch);
14077 }
14078
14079 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14080 Chains.size());
14081 }
14082
14083
Chris Lattner149a4e52008-02-22 02:09:43 +000014084 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14085 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014086 // A preferable solution to the general problem is to figure out the right
14087 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014088
14089 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014090 if (VT.getSizeInBits() != 64)
14091 return SDValue();
14092
Devang Patel578efa92009-06-05 21:57:13 +000014093 const Function *F = DAG.getMachineFunction().getFunction();
14094 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014095 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014096 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014097 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014098 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014099 isa<LoadSDNode>(St->getValue()) &&
14100 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14101 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014102 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014103 LoadSDNode *Ld = 0;
14104 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014105 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014106 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014107 // Must be a store of a load. We currently handle two cases: the load
14108 // is a direct child, and it's under an intervening TokenFactor. It is
14109 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014110 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014111 Ld = cast<LoadSDNode>(St->getChain());
14112 else if (St->getValue().hasOneUse() &&
14113 ChainVal->getOpcode() == ISD::TokenFactor) {
14114 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014115 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014116 TokenFactorIndex = i;
14117 Ld = cast<LoadSDNode>(St->getValue());
14118 } else
14119 Ops.push_back(ChainVal->getOperand(i));
14120 }
14121 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014122
Evan Cheng536e6672009-03-12 05:59:15 +000014123 if (!Ld || !ISD::isNormalLoad(Ld))
14124 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014125
Evan Cheng536e6672009-03-12 05:59:15 +000014126 // If this is not the MMX case, i.e. we are just turning i64 load/store
14127 // into f64 load/store, avoid the transformation if there are multiple
14128 // uses of the loaded value.
14129 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14130 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014131
Evan Cheng536e6672009-03-12 05:59:15 +000014132 DebugLoc LdDL = Ld->getDebugLoc();
14133 DebugLoc StDL = N->getDebugLoc();
14134 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14135 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14136 // pair instead.
14137 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014138 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014139 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14140 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014141 Ld->isNonTemporal(), Ld->isInvariant(),
14142 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014143 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014144 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014145 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014146 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014147 Ops.size());
14148 }
Evan Cheng536e6672009-03-12 05:59:15 +000014149 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014150 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014151 St->isVolatile(), St->isNonTemporal(),
14152 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014153 }
Evan Cheng536e6672009-03-12 05:59:15 +000014154
14155 // Otherwise, lower to two pairs of 32-bit loads / stores.
14156 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014157 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14158 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014159
Owen Anderson825b72b2009-08-11 20:47:22 +000014160 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014161 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014162 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014163 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014164 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014165 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014166 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014167 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014168 MinAlign(Ld->getAlignment(), 4));
14169
14170 SDValue NewChain = LoLd.getValue(1);
14171 if (TokenFactorIndex != -1) {
14172 Ops.push_back(LoLd);
14173 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014174 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014175 Ops.size());
14176 }
14177
14178 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014179 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14180 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014181
14182 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014183 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014184 St->isVolatile(), St->isNonTemporal(),
14185 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014186 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014187 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014188 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014189 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014190 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014191 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014192 }
Dan Gohman475871a2008-07-27 21:46:04 +000014193 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014194}
14195
Duncan Sands17470be2011-09-22 20:15:48 +000014196/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14197/// and return the operands for the horizontal operation in LHS and RHS. A
14198/// horizontal operation performs the binary operation on successive elements
14199/// of its first operand, then on successive elements of its second operand,
14200/// returning the resulting values in a vector. For example, if
14201/// A = < float a0, float a1, float a2, float a3 >
14202/// and
14203/// B = < float b0, float b1, float b2, float b3 >
14204/// then the result of doing a horizontal operation on A and B is
14205/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14206/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14207/// A horizontal-op B, for some already available A and B, and if so then LHS is
14208/// set to A, RHS to B, and the routine returns 'true'.
14209/// Note that the binary operation should have the property that if one of the
14210/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014211static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014212 // Look for the following pattern: if
14213 // A = < float a0, float a1, float a2, float a3 >
14214 // B = < float b0, float b1, float b2, float b3 >
14215 // and
14216 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14217 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14218 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14219 // which is A horizontal-op B.
14220
14221 // At least one of the operands should be a vector shuffle.
14222 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14223 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14224 return false;
14225
14226 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014227
14228 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14229 "Unsupported vector type for horizontal add/sub");
14230
14231 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14232 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014233 unsigned NumElts = VT.getVectorNumElements();
14234 unsigned NumLanes = VT.getSizeInBits()/128;
14235 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014236 assert((NumLaneElts % 2 == 0) &&
14237 "Vector type should have an even number of elements in each lane");
14238 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014239
14240 // View LHS in the form
14241 // LHS = VECTOR_SHUFFLE A, B, LMask
14242 // If LHS is not a shuffle then pretend it is the shuffle
14243 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14244 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14245 // type VT.
14246 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014247 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014248 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14249 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14250 A = LHS.getOperand(0);
14251 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14252 B = LHS.getOperand(1);
14253 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14254 } else {
14255 if (LHS.getOpcode() != ISD::UNDEF)
14256 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014257 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014258 LMask[i] = i;
14259 }
14260
14261 // Likewise, view RHS in the form
14262 // RHS = VECTOR_SHUFFLE C, D, RMask
14263 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014264 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014265 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14266 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14267 C = RHS.getOperand(0);
14268 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14269 D = RHS.getOperand(1);
14270 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14271 } else {
14272 if (RHS.getOpcode() != ISD::UNDEF)
14273 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014274 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014275 RMask[i] = i;
14276 }
14277
14278 // Check that the shuffles are both shuffling the same vectors.
14279 if (!(A == C && B == D) && !(A == D && B == C))
14280 return false;
14281
14282 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14283 if (!A.getNode() && !B.getNode())
14284 return false;
14285
14286 // If A and B occur in reverse order in RHS, then "swap" them (which means
14287 // rewriting the mask).
14288 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014289 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014290
14291 // At this point LHS and RHS are equivalent to
14292 // LHS = VECTOR_SHUFFLE A, B, LMask
14293 // RHS = VECTOR_SHUFFLE A, B, RMask
14294 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014295 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014296 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014297
Craig Topperf8363302011-12-02 08:18:41 +000014298 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014299 if (LIdx < 0 || RIdx < 0 ||
14300 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14301 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014302 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014303
Craig Topperf8363302011-12-02 08:18:41 +000014304 // Check that successive elements are being operated on. If not, this is
14305 // not a horizontal operation.
14306 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14307 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014308 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014309 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014310 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014311 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014312 }
14313
14314 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14315 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14316 return true;
14317}
14318
14319/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14320static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14321 const X86Subtarget *Subtarget) {
14322 EVT VT = N->getValueType(0);
14323 SDValue LHS = N->getOperand(0);
14324 SDValue RHS = N->getOperand(1);
14325
14326 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topper138a5c62011-12-02 07:16:01 +000014327 if (((Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14328 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014329 isHorizontalBinOp(LHS, RHS, true))
14330 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14331 return SDValue();
14332}
14333
14334/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14335static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14336 const X86Subtarget *Subtarget) {
14337 EVT VT = N->getValueType(0);
14338 SDValue LHS = N->getOperand(0);
14339 SDValue RHS = N->getOperand(1);
14340
14341 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topper138a5c62011-12-02 07:16:01 +000014342 if (((Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14343 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014344 isHorizontalBinOp(LHS, RHS, false))
14345 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14346 return SDValue();
14347}
14348
Chris Lattner6cf73262008-01-25 06:14:17 +000014349/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14350/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014351static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014352 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14353 // F[X]OR(0.0, x) -> x
14354 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014355 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14356 if (C->getValueAPF().isPosZero())
14357 return N->getOperand(1);
14358 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14359 if (C->getValueAPF().isPosZero())
14360 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014361 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014362}
14363
14364/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014365static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014366 // FAND(0.0, x) -> 0.0
14367 // FAND(x, 0.0) -> 0.0
14368 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14369 if (C->getValueAPF().isPosZero())
14370 return N->getOperand(0);
14371 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14372 if (C->getValueAPF().isPosZero())
14373 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014374 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014375}
14376
Dan Gohmane5af2d32009-01-29 01:59:02 +000014377static SDValue PerformBTCombine(SDNode *N,
14378 SelectionDAG &DAG,
14379 TargetLowering::DAGCombinerInfo &DCI) {
14380 // BT ignores high bits in the bit index operand.
14381 SDValue Op1 = N->getOperand(1);
14382 if (Op1.hasOneUse()) {
14383 unsigned BitWidth = Op1.getValueSizeInBits();
14384 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14385 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014386 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14387 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014388 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014389 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14390 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14391 DCI.CommitTargetLoweringOpt(TLO);
14392 }
14393 return SDValue();
14394}
Chris Lattner83e6c992006-10-04 06:57:07 +000014395
Eli Friedman7a5e5552009-06-07 06:52:44 +000014396static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14397 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014398 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014399 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014400 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014401 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014402 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014403 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014404 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014405 }
14406 return SDValue();
14407}
14408
Evan Cheng2e489c42009-12-16 00:53:11 +000014409static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14410 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14411 // (and (i32 x86isd::setcc_carry), 1)
14412 // This eliminates the zext. This transformation is necessary because
14413 // ISD::SETCC is always legalized to i8.
14414 DebugLoc dl = N->getDebugLoc();
14415 SDValue N0 = N->getOperand(0);
14416 EVT VT = N->getValueType(0);
14417 if (N0.getOpcode() == ISD::AND &&
14418 N0.hasOneUse() &&
14419 N0.getOperand(0).hasOneUse()) {
14420 SDValue N00 = N0.getOperand(0);
14421 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14422 return SDValue();
14423 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14424 if (!C || C->getZExtValue() != 1)
14425 return SDValue();
14426 return DAG.getNode(ISD::AND, dl, VT,
14427 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14428 N00.getOperand(0), N00.getOperand(1)),
14429 DAG.getConstant(1, VT));
14430 }
14431
14432 return SDValue();
14433}
14434
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014435// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14436static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14437 unsigned X86CC = N->getConstantOperandVal(0);
14438 SDValue EFLAG = N->getOperand(1);
14439 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014440
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014441 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14442 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14443 // cases.
14444 if (X86CC == X86::COND_B)
14445 return DAG.getNode(ISD::AND, DL, MVT::i8,
14446 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14447 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14448 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014449
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014450 return SDValue();
14451}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014452
Benjamin Kramer1396c402011-06-18 11:09:41 +000014453static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14454 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014455 SDValue Op0 = N->getOperand(0);
14456 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14457 // a 32-bit target where SSE doesn't support i64->FP operations.
14458 if (Op0.getOpcode() == ISD::LOAD) {
14459 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14460 EVT VT = Ld->getValueType(0);
14461 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14462 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14463 !XTLI->getSubtarget()->is64Bit() &&
14464 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014465 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14466 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014467 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14468 return FILDChain;
14469 }
14470 }
14471 return SDValue();
14472}
14473
Chris Lattner23a01992010-12-20 01:37:09 +000014474// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14475static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14476 X86TargetLowering::DAGCombinerInfo &DCI) {
14477 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14478 // the result is either zero or one (depending on the input carry bit).
14479 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14480 if (X86::isZeroNode(N->getOperand(0)) &&
14481 X86::isZeroNode(N->getOperand(1)) &&
14482 // We don't have a good way to replace an EFLAGS use, so only do this when
14483 // dead right now.
14484 SDValue(N, 1).use_empty()) {
14485 DebugLoc DL = N->getDebugLoc();
14486 EVT VT = N->getValueType(0);
14487 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14488 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14489 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14490 DAG.getConstant(X86::COND_B,MVT::i8),
14491 N->getOperand(2)),
14492 DAG.getConstant(1, VT));
14493 return DCI.CombineTo(N, Res1, CarryOut);
14494 }
14495
14496 return SDValue();
14497}
14498
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014499// fold (add Y, (sete X, 0)) -> adc 0, Y
14500// (add Y, (setne X, 0)) -> sbb -1, Y
14501// (sub (sete X, 0), Y) -> sbb 0, Y
14502// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014503static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014504 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014505
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014506 // Look through ZExts.
14507 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14508 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14509 return SDValue();
14510
14511 SDValue SetCC = Ext.getOperand(0);
14512 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14513 return SDValue();
14514
14515 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14516 if (CC != X86::COND_E && CC != X86::COND_NE)
14517 return SDValue();
14518
14519 SDValue Cmp = SetCC.getOperand(1);
14520 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014521 !X86::isZeroNode(Cmp.getOperand(1)) ||
14522 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014523 return SDValue();
14524
14525 SDValue CmpOp0 = Cmp.getOperand(0);
14526 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14527 DAG.getConstant(1, CmpOp0.getValueType()));
14528
14529 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14530 if (CC == X86::COND_NE)
14531 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14532 DL, OtherVal.getValueType(), OtherVal,
14533 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14534 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14535 DL, OtherVal.getValueType(), OtherVal,
14536 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14537}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014538
Craig Topper54f952a2011-11-19 09:02:40 +000014539/// PerformADDCombine - Do target-specific dag combines on integer adds.
14540static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14541 const X86Subtarget *Subtarget) {
14542 EVT VT = N->getValueType(0);
14543 SDValue Op0 = N->getOperand(0);
14544 SDValue Op1 = N->getOperand(1);
14545
14546 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperb72039c2011-11-30 09:10:50 +000014547 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14548 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014549 isHorizontalBinOp(Op0, Op1, true))
14550 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14551
14552 return OptimizeConditionalInDecrement(N, DAG);
14553}
14554
14555static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14556 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014557 SDValue Op0 = N->getOperand(0);
14558 SDValue Op1 = N->getOperand(1);
14559
14560 // X86 can't encode an immediate LHS of a sub. See if we can push the
14561 // negation into a preceding instruction.
14562 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014563 // If the RHS of the sub is a XOR with one use and a constant, invert the
14564 // immediate. Then add one to the LHS of the sub so we can turn
14565 // X-Y -> X+~Y+1, saving one register.
14566 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14567 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014568 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014569 EVT VT = Op0.getValueType();
14570 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14571 Op1.getOperand(0),
14572 DAG.getConstant(~XorC, VT));
14573 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014574 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014575 }
14576 }
14577
Craig Topper54f952a2011-11-19 09:02:40 +000014578 // Try to synthesize horizontal adds from adds of shuffles.
14579 EVT VT = N->getValueType(0);
Craig Topperb72039c2011-11-30 09:10:50 +000014580 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14581 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14582 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014583 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14584
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014585 return OptimizeConditionalInDecrement(N, DAG);
14586}
14587
Dan Gohman475871a2008-07-27 21:46:04 +000014588SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014589 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014590 SelectionDAG &DAG = DCI.DAG;
14591 switch (N->getOpcode()) {
14592 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014593 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014594 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014595 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014596 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014597 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014598 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14599 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014600 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014601 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014602 case ISD::SHL:
14603 case ISD::SRA:
14604 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014605 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014606 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014607 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014608 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014609 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014610 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014611 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14612 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014613 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014614 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14615 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014616 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014617 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014618 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014619 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014620 case X86ISD::SHUFPS: // Handle all target specific shuffles
14621 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014622 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014623 case X86ISD::UNPCKH:
14624 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014625 case X86ISD::MOVHLPS:
14626 case X86ISD::MOVLHPS:
14627 case X86ISD::PSHUFD:
14628 case X86ISD::PSHUFHW:
14629 case X86ISD::PSHUFLW:
14630 case X86ISD::MOVSS:
14631 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014632 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014633 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014634 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014635 }
14636
Dan Gohman475871a2008-07-27 21:46:04 +000014637 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014638}
14639
Evan Chenge5b51ac2010-04-17 06:13:15 +000014640/// isTypeDesirableForOp - Return true if the target has native support for
14641/// the specified value type and it is 'desirable' to use the type for the
14642/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14643/// instruction encodings are longer and some i16 instructions are slow.
14644bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14645 if (!isTypeLegal(VT))
14646 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014647 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014648 return true;
14649
14650 switch (Opc) {
14651 default:
14652 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014653 case ISD::LOAD:
14654 case ISD::SIGN_EXTEND:
14655 case ISD::ZERO_EXTEND:
14656 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014657 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014658 case ISD::SRL:
14659 case ISD::SUB:
14660 case ISD::ADD:
14661 case ISD::MUL:
14662 case ISD::AND:
14663 case ISD::OR:
14664 case ISD::XOR:
14665 return false;
14666 }
14667}
14668
14669/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014670/// beneficial for dag combiner to promote the specified node. If true, it
14671/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014672bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014673 EVT VT = Op.getValueType();
14674 if (VT != MVT::i16)
14675 return false;
14676
Evan Cheng4c26e932010-04-19 19:29:22 +000014677 bool Promote = false;
14678 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014679 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014680 default: break;
14681 case ISD::LOAD: {
14682 LoadSDNode *LD = cast<LoadSDNode>(Op);
14683 // If the non-extending load has a single use and it's not live out, then it
14684 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014685 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14686 Op.hasOneUse()*/) {
14687 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14688 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14689 // The only case where we'd want to promote LOAD (rather then it being
14690 // promoted as an operand is when it's only use is liveout.
14691 if (UI->getOpcode() != ISD::CopyToReg)
14692 return false;
14693 }
14694 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014695 Promote = true;
14696 break;
14697 }
14698 case ISD::SIGN_EXTEND:
14699 case ISD::ZERO_EXTEND:
14700 case ISD::ANY_EXTEND:
14701 Promote = true;
14702 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014703 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014704 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014705 SDValue N0 = Op.getOperand(0);
14706 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014707 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014708 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014709 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014710 break;
14711 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014712 case ISD::ADD:
14713 case ISD::MUL:
14714 case ISD::AND:
14715 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014716 case ISD::XOR:
14717 Commute = true;
14718 // fallthrough
14719 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014720 SDValue N0 = Op.getOperand(0);
14721 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014722 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014723 return false;
14724 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014725 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014726 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014727 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014728 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014729 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014730 }
14731 }
14732
14733 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014734 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014735}
14736
Evan Cheng60c07e12006-07-05 22:17:51 +000014737//===----------------------------------------------------------------------===//
14738// X86 Inline Assembly Support
14739//===----------------------------------------------------------------------===//
14740
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014741namespace {
14742 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014743 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014744 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014745
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014746 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014747 StringRef piece(*args[i]);
14748 if (!s.startswith(piece)) // Check if the piece matches.
14749 return false;
14750
14751 s = s.substr(piece.size());
14752 StringRef::size_type pos = s.find_first_not_of(" \t");
14753 if (pos == 0) // We matched a prefix.
14754 return false;
14755
14756 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014757 }
14758
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014759 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014760 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014761 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014762}
14763
Chris Lattnerb8105652009-07-20 17:51:36 +000014764bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14765 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014766
14767 std::string AsmStr = IA->getAsmString();
14768
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014769 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
14770 if (!Ty || Ty->getBitWidth() % 16 != 0)
14771 return false;
14772
Chris Lattnerb8105652009-07-20 17:51:36 +000014773 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014774 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014775 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014776
14777 switch (AsmPieces.size()) {
14778 default: return false;
14779 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014780 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014781 // we will turn this bswap into something that will be lowered to logical
14782 // ops instead of emitting the bswap asm. For now, we don't support 486 or
14783 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014784 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014785 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
14786 matchAsm(AsmPieces[0], "bswapl", "$0") ||
14787 matchAsm(AsmPieces[0], "bswapq", "$0") ||
14788 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
14789 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
14790 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000014791 // No need to check constraints, nothing other than the equivalent of
14792 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000014793 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014794 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014795
Chris Lattnerb8105652009-07-20 17:51:36 +000014796 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014797 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014798 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014799 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
14800 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000014801 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014802 const std::string &ConstraintsStr = IA->getConstraintString();
14803 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014804 std::sort(AsmPieces.begin(), AsmPieces.end());
14805 if (AsmPieces.size() == 4 &&
14806 AsmPieces[0] == "~{cc}" &&
14807 AsmPieces[1] == "~{dirflag}" &&
14808 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014809 AsmPieces[3] == "~{fpsr}")
14810 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014811 }
14812 break;
14813 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014814 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014815 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014816 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
14817 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
14818 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014819 AsmPieces.clear();
14820 const std::string &ConstraintsStr = IA->getConstraintString();
14821 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
14822 std::sort(AsmPieces.begin(), AsmPieces.end());
14823 if (AsmPieces.size() == 4 &&
14824 AsmPieces[0] == "~{cc}" &&
14825 AsmPieces[1] == "~{dirflag}" &&
14826 AsmPieces[2] == "~{flags}" &&
14827 AsmPieces[3] == "~{fpsr}")
14828 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014829 }
Evan Cheng55d42002011-01-08 01:24:27 +000014830
14831 if (CI->getType()->isIntegerTy(64)) {
14832 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14833 if (Constraints.size() >= 2 &&
14834 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14835 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14836 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014837 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
14838 matchAsm(AsmPieces[1], "bswap", "%edx") &&
14839 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014840 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014841 }
14842 }
14843 break;
14844 }
14845 return false;
14846}
14847
14848
14849
Chris Lattnerf4dff842006-07-11 02:54:03 +000014850/// getConstraintType - Given a constraint letter, return the type of
14851/// constraint it is for this target.
14852X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014853X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14854 if (Constraint.size() == 1) {
14855 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014856 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014857 case 'q':
14858 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014859 case 'f':
14860 case 't':
14861 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014862 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014863 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014864 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014865 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014866 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014867 case 'a':
14868 case 'b':
14869 case 'c':
14870 case 'd':
14871 case 'S':
14872 case 'D':
14873 case 'A':
14874 return C_Register;
14875 case 'I':
14876 case 'J':
14877 case 'K':
14878 case 'L':
14879 case 'M':
14880 case 'N':
14881 case 'G':
14882 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014883 case 'e':
14884 case 'Z':
14885 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014886 default:
14887 break;
14888 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014889 }
Chris Lattner4234f572007-03-25 02:14:49 +000014890 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014891}
14892
John Thompson44ab89e2010-10-29 17:29:13 +000014893/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014894/// This object must already have been set up with the operand type
14895/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014896TargetLowering::ConstraintWeight
14897 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014898 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014899 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014900 Value *CallOperandVal = info.CallOperandVal;
14901 // If we don't have a value, we can't do a match,
14902 // but allow it at the lowest weight.
14903 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014904 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014905 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014906 // Look at the constraint type.
14907 switch (*constraint) {
14908 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014909 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14910 case 'R':
14911 case 'q':
14912 case 'Q':
14913 case 'a':
14914 case 'b':
14915 case 'c':
14916 case 'd':
14917 case 'S':
14918 case 'D':
14919 case 'A':
14920 if (CallOperandVal->getType()->isIntegerTy())
14921 weight = CW_SpecificReg;
14922 break;
14923 case 'f':
14924 case 't':
14925 case 'u':
14926 if (type->isFloatingPointTy())
14927 weight = CW_SpecificReg;
14928 break;
14929 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014930 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014931 weight = CW_SpecificReg;
14932 break;
14933 case 'x':
14934 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014935 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000014936 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014937 break;
14938 case 'I':
14939 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
14940 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000014941 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014942 }
14943 break;
John Thompson44ab89e2010-10-29 17:29:13 +000014944 case 'J':
14945 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14946 if (C->getZExtValue() <= 63)
14947 weight = CW_Constant;
14948 }
14949 break;
14950 case 'K':
14951 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14952 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
14953 weight = CW_Constant;
14954 }
14955 break;
14956 case 'L':
14957 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14958 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
14959 weight = CW_Constant;
14960 }
14961 break;
14962 case 'M':
14963 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14964 if (C->getZExtValue() <= 3)
14965 weight = CW_Constant;
14966 }
14967 break;
14968 case 'N':
14969 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14970 if (C->getZExtValue() <= 0xff)
14971 weight = CW_Constant;
14972 }
14973 break;
14974 case 'G':
14975 case 'C':
14976 if (dyn_cast<ConstantFP>(CallOperandVal)) {
14977 weight = CW_Constant;
14978 }
14979 break;
14980 case 'e':
14981 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14982 if ((C->getSExtValue() >= -0x80000000LL) &&
14983 (C->getSExtValue() <= 0x7fffffffLL))
14984 weight = CW_Constant;
14985 }
14986 break;
14987 case 'Z':
14988 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14989 if (C->getZExtValue() <= 0xffffffff)
14990 weight = CW_Constant;
14991 }
14992 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014993 }
14994 return weight;
14995}
14996
Dale Johannesenba2a0b92008-01-29 02:21:21 +000014997/// LowerXConstraint - try to replace an X constraint, which matches anything,
14998/// with another that has more specific requirements based on the type of the
14999/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015000const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015001LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015002 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15003 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015004 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015005 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015006 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015007 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015008 return "x";
15009 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015010
Chris Lattner5e764232008-04-26 23:02:14 +000015011 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015012}
15013
Chris Lattner48884cd2007-08-25 00:47:38 +000015014/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15015/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015016void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015017 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015018 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015019 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015020 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015021
Eric Christopher100c8332011-06-02 23:16:42 +000015022 // Only support length 1 constraints for now.
15023 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015024
Eric Christopher100c8332011-06-02 23:16:42 +000015025 char ConstraintLetter = Constraint[0];
15026 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015027 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015028 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015029 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015030 if (C->getZExtValue() <= 31) {
15031 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015032 break;
15033 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015034 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015035 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015036 case 'J':
15037 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015038 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015039 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15040 break;
15041 }
15042 }
15043 return;
15044 case 'K':
15045 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015046 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015047 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15048 break;
15049 }
15050 }
15051 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015052 case 'N':
15053 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015054 if (C->getZExtValue() <= 255) {
15055 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015056 break;
15057 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015058 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015059 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015060 case 'e': {
15061 // 32-bit signed value
15062 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015063 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15064 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015065 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015066 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015067 break;
15068 }
15069 // FIXME gcc accepts some relocatable values here too, but only in certain
15070 // memory models; it's complicated.
15071 }
15072 return;
15073 }
15074 case 'Z': {
15075 // 32-bit unsigned value
15076 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015077 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15078 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015079 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15080 break;
15081 }
15082 }
15083 // FIXME gcc accepts some relocatable values here too, but only in certain
15084 // memory models; it's complicated.
15085 return;
15086 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015087 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015088 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015089 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015090 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015091 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015092 break;
15093 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015094
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015095 // In any sort of PIC mode addresses need to be computed at runtime by
15096 // adding in a register or some sort of table lookup. These can't
15097 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015098 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015099 return;
15100
Chris Lattnerdc43a882007-05-03 16:52:29 +000015101 // If we are in non-pic codegen mode, we allow the address of a global (with
15102 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015103 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015104 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015105
Chris Lattner49921962009-05-08 18:23:14 +000015106 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15107 while (1) {
15108 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15109 Offset += GA->getOffset();
15110 break;
15111 } else if (Op.getOpcode() == ISD::ADD) {
15112 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15113 Offset += C->getZExtValue();
15114 Op = Op.getOperand(0);
15115 continue;
15116 }
15117 } else if (Op.getOpcode() == ISD::SUB) {
15118 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15119 Offset += -C->getZExtValue();
15120 Op = Op.getOperand(0);
15121 continue;
15122 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015123 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015124
Chris Lattner49921962009-05-08 18:23:14 +000015125 // Otherwise, this isn't something we can handle, reject it.
15126 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015127 }
Eric Christopherfd179292009-08-27 18:07:15 +000015128
Dan Gohman46510a72010-04-15 01:51:59 +000015129 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015130 // If we require an extra load to get this address, as in PIC mode, we
15131 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015132 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15133 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015134 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015135
Devang Patel0d881da2010-07-06 22:08:15 +000015136 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15137 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015138 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015139 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015140 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015141
Gabor Greifba36cb52008-08-28 21:40:38 +000015142 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015143 Ops.push_back(Result);
15144 return;
15145 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015146 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015147}
15148
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015149std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015150X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015151 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015152 // First, see if this is a constraint that directly corresponds to an LLVM
15153 // register class.
15154 if (Constraint.size() == 1) {
15155 // GCC Constraint Letters
15156 switch (Constraint[0]) {
15157 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015158 // TODO: Slight differences here in allocation order and leaving
15159 // RIP in the class. Do they matter any more here than they do
15160 // in the normal allocation?
15161 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15162 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015163 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015164 return std::make_pair(0U, X86::GR32RegisterClass);
15165 else if (VT == MVT::i16)
15166 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015167 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015168 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015169 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015170 return std::make_pair(0U, X86::GR64RegisterClass);
15171 break;
15172 }
15173 // 32-bit fallthrough
15174 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015175 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015176 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15177 else if (VT == MVT::i16)
15178 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015179 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015180 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15181 else if (VT == MVT::i64)
15182 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15183 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015184 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015185 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015186 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015187 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015188 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015189 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015190 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015191 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015192 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015193 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015194 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015195 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15196 if (VT == MVT::i16)
15197 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15198 if (VT == MVT::i32 || !Subtarget->is64Bit())
15199 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15200 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015201 case 'f': // FP Stack registers.
15202 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15203 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015204 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015205 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015206 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015207 return std::make_pair(0U, X86::RFP64RegisterClass);
15208 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015209 case 'y': // MMX_REGS if MMX allowed.
15210 if (!Subtarget->hasMMX()) break;
15211 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015212 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015213 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015214 // FALL THROUGH.
15215 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015216 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015217
Owen Anderson825b72b2009-08-11 20:47:22 +000015218 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015219 default: break;
15220 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015221 case MVT::f32:
15222 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015223 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015224 case MVT::f64:
15225 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015226 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015227 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015228 case MVT::v16i8:
15229 case MVT::v8i16:
15230 case MVT::v4i32:
15231 case MVT::v2i64:
15232 case MVT::v4f32:
15233 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015234 return std::make_pair(0U, X86::VR128RegisterClass);
15235 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015236 break;
15237 }
15238 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015239
Chris Lattnerf76d1802006-07-31 23:26:50 +000015240 // Use the default implementation in TargetLowering to convert the register
15241 // constraint into a member of a register class.
15242 std::pair<unsigned, const TargetRegisterClass*> Res;
15243 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015244
15245 // Not found as a standard register?
15246 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015247 // Map st(0) -> st(7) -> ST0
15248 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15249 tolower(Constraint[1]) == 's' &&
15250 tolower(Constraint[2]) == 't' &&
15251 Constraint[3] == '(' &&
15252 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15253 Constraint[5] == ')' &&
15254 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015255
Chris Lattner56d77c72009-09-13 22:41:48 +000015256 Res.first = X86::ST0+Constraint[4]-'0';
15257 Res.second = X86::RFP80RegisterClass;
15258 return Res;
15259 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015260
Chris Lattner56d77c72009-09-13 22:41:48 +000015261 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015262 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015263 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015264 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015265 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015266 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015267
15268 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015269 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015270 Res.first = X86::EFLAGS;
15271 Res.second = X86::CCRRegisterClass;
15272 return Res;
15273 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015274
Dale Johannesen330169f2008-11-13 21:52:36 +000015275 // 'A' means EAX + EDX.
15276 if (Constraint == "A") {
15277 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015278 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015279 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015280 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015281 return Res;
15282 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015283
Chris Lattnerf76d1802006-07-31 23:26:50 +000015284 // Otherwise, check to see if this is a register class of the wrong value
15285 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15286 // turn into {ax},{dx}.
15287 if (Res.second->hasType(VT))
15288 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015289
Chris Lattnerf76d1802006-07-31 23:26:50 +000015290 // All of the single-register GCC register classes map their values onto
15291 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15292 // really want an 8-bit or 32-bit register, map to the appropriate register
15293 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015294 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015295 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015296 unsigned DestReg = 0;
15297 switch (Res.first) {
15298 default: break;
15299 case X86::AX: DestReg = X86::AL; break;
15300 case X86::DX: DestReg = X86::DL; break;
15301 case X86::CX: DestReg = X86::CL; break;
15302 case X86::BX: DestReg = X86::BL; break;
15303 }
15304 if (DestReg) {
15305 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015306 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015307 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015308 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015309 unsigned DestReg = 0;
15310 switch (Res.first) {
15311 default: break;
15312 case X86::AX: DestReg = X86::EAX; break;
15313 case X86::DX: DestReg = X86::EDX; break;
15314 case X86::CX: DestReg = X86::ECX; break;
15315 case X86::BX: DestReg = X86::EBX; break;
15316 case X86::SI: DestReg = X86::ESI; break;
15317 case X86::DI: DestReg = X86::EDI; break;
15318 case X86::BP: DestReg = X86::EBP; break;
15319 case X86::SP: DestReg = X86::ESP; break;
15320 }
15321 if (DestReg) {
15322 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015323 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015324 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015325 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015326 unsigned DestReg = 0;
15327 switch (Res.first) {
15328 default: break;
15329 case X86::AX: DestReg = X86::RAX; break;
15330 case X86::DX: DestReg = X86::RDX; break;
15331 case X86::CX: DestReg = X86::RCX; break;
15332 case X86::BX: DestReg = X86::RBX; break;
15333 case X86::SI: DestReg = X86::RSI; break;
15334 case X86::DI: DestReg = X86::RDI; break;
15335 case X86::BP: DestReg = X86::RBP; break;
15336 case X86::SP: DestReg = X86::RSP; break;
15337 }
15338 if (DestReg) {
15339 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015340 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015341 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015342 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015343 } else if (Res.second == X86::FR32RegisterClass ||
15344 Res.second == X86::FR64RegisterClass ||
15345 Res.second == X86::VR128RegisterClass) {
15346 // Handle references to XMM physical registers that got mapped into the
15347 // wrong class. This can happen with constraints like {xmm0} where the
15348 // target independent register mapper will just pick the first match it can
15349 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015350 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015351 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015352 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015353 Res.second = X86::FR64RegisterClass;
15354 else if (X86::VR128RegisterClass->hasType(VT))
15355 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015356 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015357
Chris Lattnerf76d1802006-07-31 23:26:50 +000015358 return Res;
15359}