blob: 0c7c0b8aab993d2ff6a3e655d3b2dc11d3a124e4 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Chris Lattner2ac19022010-11-15 05:19:05 +0000234 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272//===----------------------------------------------------------------------===//
273// Operand Definitions.
274//
275
276// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000277def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000278 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000279}
Evan Chenga8e29892007-01-19 07:51:42 +0000280
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000281// Call target.
282def bltarget : Operand<i32> {
283 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000284 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000285}
286
Evan Chenga8e29892007-01-19 07:51:42 +0000287// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000288def RegListAsmOperand : AsmOperandClass {
289 let Name = "RegList";
290 let SuperClasses = [];
291}
292
Bill Wendling04863d02010-11-13 10:40:19 +0000293def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000294 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000295 let ParserMatchClass = RegListAsmOperand;
296 let PrintMethod = "printRegisterList";
297}
298
Evan Chenga8e29892007-01-19 07:51:42 +0000299// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
300def cpinst_operand : Operand<i32> {
301 let PrintMethod = "printCPInstOperand";
302}
303
304def jtblock_operand : Operand<i32> {
305 let PrintMethod = "printJTBlockOperand";
306}
Evan Cheng66ac5312009-07-25 00:33:29 +0000307def jt2block_operand : Operand<i32> {
308 let PrintMethod = "printJT2BlockOperand";
309}
Evan Chenga8e29892007-01-19 07:51:42 +0000310
311// Local PC labels.
312def pclabel : Operand<i32> {
313 let PrintMethod = "printPCLabel";
314}
315
Owen Anderson498ec202010-10-27 22:49:00 +0000316def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000317 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000318}
319
Jim Grosbachb35ad412010-10-13 19:56:10 +0000320// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
321def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000322 int32_t v = (int32_t)N->getZExtValue();
323 return v == 8 || v == 16 || v == 24; }]> {
324 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000325}
326
Bob Wilson22f5dc72010-08-16 18:27:34 +0000327// shift_imm: An integer that encodes a shift amount and the type of shift
328// (currently either asr or lsl) using the same encoding used for the
329// immediates in so_reg operands.
330def shift_imm : Operand<i32> {
331 let PrintMethod = "printShiftImmOperand";
332}
333
Evan Chenga8e29892007-01-19 07:51:42 +0000334// shifter_operand operands: so_reg and so_imm.
335def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000336 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000337 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000338 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000339 let PrintMethod = "printSORegOperand";
340 let MIOperandInfo = (ops GPR, GPR, i32imm);
341}
Evan Chengf40deed2010-10-27 23:41:30 +0000342def shift_so_reg : Operand<i32>, // reg reg imm
343 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
344 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000345 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000346 let PrintMethod = "printSORegOperand";
347 let MIOperandInfo = (ops GPR, GPR, i32imm);
348}
Evan Chenga8e29892007-01-19 07:51:42 +0000349
350// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
351// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
352// represented in the imm field in the same 12-bit form that they are encoded
353// into so_imm instructions: the 8-bit immediate is the least significant bits
354// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000355def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000356 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000357 let PrintMethod = "printSOImmOperand";
358}
359
Evan Chengc70d1842007-03-20 08:11:30 +0000360// Break so_imm's up into two pieces. This handles immediates with up to 16
361// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
362// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000363def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000364 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000365}]>;
366
367/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
368///
369def arm_i32imm : PatLeaf<(imm), [{
370 if (Subtarget->hasV6T2Ops())
371 return true;
372 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
373}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000374
375def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000376 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000378}]>;
379
380def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000381 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000383}]>;
384
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000385def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
386 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
387 }]> {
388 let PrintMethod = "printSOImm2PartOperand";
389}
390
391def so_neg_imm2part_1 : SDNodeXForm<imm, [{
392 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
393 return CurDAG->getTargetConstant(V, MVT::i32);
394}]>;
395
396def so_neg_imm2part_2 : SDNodeXForm<imm, [{
397 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
398 return CurDAG->getTargetConstant(V, MVT::i32);
399}]>;
400
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000401/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
402def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
403 return (int32_t)N->getZExtValue() < 32;
404}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000405
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000406/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
407def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
408 return (int32_t)N->getZExtValue() < 32;
409}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000410 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000411}
412
Evan Chenga8e29892007-01-19 07:51:42 +0000413// Define ARM specific addressing modes.
414
Jim Grosbach3e556122010-10-26 22:37:02 +0000415
416// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000417//
Jim Grosbach3e556122010-10-26 22:37:02 +0000418def addrmode_imm12 : Operand<i32>,
419 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000420 // 12-bit immediate operand. Note that instructions using this encode
421 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
422 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000423
Chris Lattner2ac19022010-11-15 05:19:05 +0000424 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000425 let PrintMethod = "printAddrModeImm12Operand";
426 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000427}
Jim Grosbach3e556122010-10-26 22:37:02 +0000428// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000429//
Jim Grosbach3e556122010-10-26 22:37:02 +0000430def ldst_so_reg : Operand<i32>,
431 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000432 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000433 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000434 let PrintMethod = "printAddrMode2Operand";
435 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
436}
437
Jim Grosbach3e556122010-10-26 22:37:02 +0000438// addrmode2 := reg +/- imm12
439// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000440//
441def addrmode2 : Operand<i32>,
442 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000443 string EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000444 let PrintMethod = "printAddrMode2Operand";
445 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
446}
447
448def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000449 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
450 [], [SDNPWantRoot]> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000451 string EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000452 let PrintMethod = "printAddrMode2OffsetOperand";
453 let MIOperandInfo = (ops GPR, i32imm);
454}
455
456// addrmode3 := reg +/- reg
457// addrmode3 := reg +/- imm8
458//
459def addrmode3 : Operand<i32>,
460 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000461 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000462 let PrintMethod = "printAddrMode3Operand";
463 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
464}
465
466def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000467 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
468 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000469 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000470 let PrintMethod = "printAddrMode3OffsetOperand";
471 let MIOperandInfo = (ops GPR, i32imm);
472}
473
Jim Grosbache6913602010-11-03 01:01:43 +0000474// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000475//
Jim Grosbache6913602010-11-03 01:01:43 +0000476def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000477 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000478 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000479}
480
Bill Wendling59914872010-11-08 00:39:58 +0000481def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000482 let Name = "MemMode5";
483 let SuperClasses = [];
484}
485
Evan Chenga8e29892007-01-19 07:51:42 +0000486// addrmode5 := reg +/- imm8*4
487//
488def addrmode5 : Operand<i32>,
489 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
490 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000491 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000492 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000493 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000494}
495
Bob Wilson8b024a52009-07-01 23:16:05 +0000496// addrmode6 := reg with optional writeback
497//
498def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000499 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000500 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000501 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000502 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000503}
504
505def am6offset : Operand<i32> {
506 let PrintMethod = "printAddrMode6OffsetOperand";
507 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000508 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000509}
510
Evan Chenga8e29892007-01-19 07:51:42 +0000511// addrmodepc := pc + reg
512//
513def addrmodepc : Operand<i32>,
514 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
515 let PrintMethod = "printAddrModePCOperand";
516 let MIOperandInfo = (ops GPR, i32imm);
517}
518
Bob Wilson4f38b382009-08-21 21:58:55 +0000519def nohash_imm : Operand<i32> {
520 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000521}
522
Evan Chenga8e29892007-01-19 07:51:42 +0000523//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000524
Evan Cheng37f25d92008-08-28 23:39:26 +0000525include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000526
527//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000528// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000529//
530
Evan Cheng3924f782008-08-29 07:36:24 +0000531/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000532/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000533multiclass AsI1_bin_irs<bits<4> opcod, string opc,
534 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
535 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000536 // The register-immediate version is re-materializable. This is useful
537 // in particular for taking the address of a local.
538 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000539 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
540 iii, opc, "\t$Rd, $Rn, $imm",
541 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
542 bits<4> Rd;
543 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000544 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000545 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000546 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000547 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000548 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000549 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000550 }
Jim Grosbach62547262010-10-11 18:51:51 +0000551 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
552 iir, opc, "\t$Rd, $Rn, $Rm",
553 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000554 bits<4> Rd;
555 bits<4> Rn;
556 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000557 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000558 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000559 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000560 let Inst{15-12} = Rd;
561 let Inst{11-4} = 0b00000000;
562 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000563 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000564 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
565 iis, opc, "\t$Rd, $Rn, $shift",
566 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000567 bits<4> Rd;
568 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000569 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000570 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000571 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000572 let Inst{15-12} = Rd;
573 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000574 }
Evan Chenga8e29892007-01-19 07:51:42 +0000575}
576
Evan Cheng1e249e32009-06-25 20:59:23 +0000577/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000578/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000579let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000580multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
581 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
582 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000583 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
584 iii, opc, "\t$Rd, $Rn, $imm",
585 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
586 bits<4> Rd;
587 bits<4> Rn;
588 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000589 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000590 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000591 let Inst{19-16} = Rn;
592 let Inst{15-12} = Rd;
593 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000594 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000595 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
596 iir, opc, "\t$Rd, $Rn, $Rm",
597 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
598 bits<4> Rd;
599 bits<4> Rn;
600 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000601 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000602 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000603 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000604 let Inst{19-16} = Rn;
605 let Inst{15-12} = Rd;
606 let Inst{11-4} = 0b00000000;
607 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000608 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000609 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
610 iis, opc, "\t$Rd, $Rn, $shift",
611 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
612 bits<4> Rd;
613 bits<4> Rn;
614 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000615 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000616 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000617 let Inst{19-16} = Rn;
618 let Inst{15-12} = Rd;
619 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000620 }
Evan Cheng071a2792007-09-11 19:55:27 +0000621}
Evan Chengc85e8322007-07-05 07:13:32 +0000622}
623
624/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000625/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000626/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000627let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000628multiclass AI1_cmp_irs<bits<4> opcod, string opc,
629 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
630 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000631 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
632 opc, "\t$Rn, $imm",
633 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000634 bits<4> Rn;
635 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000636 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000637 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000638 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000639 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000640 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000641 }
642 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
643 opc, "\t$Rn, $Rm",
644 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000645 bits<4> Rn;
646 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000647 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000648 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000649 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000650 let Inst{19-16} = Rn;
651 let Inst{15-12} = 0b0000;
652 let Inst{11-4} = 0b00000000;
653 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000654 }
655 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
656 opc, "\t$Rn, $shift",
657 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000658 bits<4> Rn;
659 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000660 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000661 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000662 let Inst{19-16} = Rn;
663 let Inst{15-12} = 0b0000;
664 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000665 }
Evan Cheng071a2792007-09-11 19:55:27 +0000666}
Evan Chenga8e29892007-01-19 07:51:42 +0000667}
668
Evan Cheng576a3962010-09-25 00:49:35 +0000669/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000670/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000671/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000672multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000673 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
674 IIC_iEXTr, opc, "\t$Rd, $Rm",
675 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000676 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000677 bits<4> Rd;
678 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000679 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000680 let Inst{15-12} = Rd;
681 let Inst{11-10} = 0b00;
682 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000683 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000684 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
685 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
686 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000687 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000688 bits<4> Rd;
689 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000690 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000691 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000692 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000693 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000694 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000695 }
Evan Chenga8e29892007-01-19 07:51:42 +0000696}
697
Evan Cheng576a3962010-09-25 00:49:35 +0000698multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000699 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
700 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000701 [/* For disassembly only; pattern left blank */]>,
702 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000703 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000704 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000705 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000706 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
707 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000708 [/* For disassembly only; pattern left blank */]>,
709 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000710 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000711 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000712 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000713 }
714}
715
Evan Cheng576a3962010-09-25 00:49:35 +0000716/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000717/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000718multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000719 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
720 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
721 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000722 Requires<[IsARM, HasV6]> {
723 let Inst{11-10} = 0b00;
724 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000725 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
726 rot_imm:$rot),
727 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
728 [(set GPR:$Rd, (opnode GPR:$Rn,
729 (rotr GPR:$Rm, rot_imm:$rot)))]>,
730 Requires<[IsARM, HasV6]> {
731 bits<4> Rn;
732 bits<2> rot;
733 let Inst{19-16} = Rn;
734 let Inst{11-10} = rot;
735 }
Evan Chenga8e29892007-01-19 07:51:42 +0000736}
737
Johnny Chen2ec5e492010-02-22 21:50:40 +0000738// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000739multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000740 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
741 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000742 [/* For disassembly only; pattern left blank */]>,
743 Requires<[IsARM, HasV6]> {
744 let Inst{11-10} = 0b00;
745 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000746 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
747 rot_imm:$rot),
748 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000749 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000750 Requires<[IsARM, HasV6]> {
751 bits<4> Rn;
752 bits<2> rot;
753 let Inst{19-16} = Rn;
754 let Inst{11-10} = rot;
755 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000756}
757
Evan Cheng62674222009-06-25 23:34:10 +0000758/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
759let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000760multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
761 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000762 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
763 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
764 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000765 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000766 bits<4> Rd;
767 bits<4> Rn;
768 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000769 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000770 let Inst{15-12} = Rd;
771 let Inst{19-16} = Rn;
772 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000773 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000774 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
775 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
776 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000777 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000778 bits<4> Rd;
779 bits<4> Rn;
780 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000781 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000782 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000783 let isCommutable = Commutable;
784 let Inst{3-0} = Rm;
785 let Inst{15-12} = Rd;
786 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000787 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000788 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
789 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
790 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000791 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000792 bits<4> Rd;
793 bits<4> Rn;
794 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000795 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000796 let Inst{11-0} = shift;
797 let Inst{15-12} = Rd;
798 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000799 }
Jim Grosbache5165492009-11-09 00:11:35 +0000800}
801// Carry setting variants
802let Defs = [CPSR] in {
803multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
804 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000805 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
806 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
807 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000808 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000809 bits<4> Rd;
810 bits<4> Rn;
811 bits<12> imm;
812 let Inst{15-12} = Rd;
813 let Inst{19-16} = Rn;
814 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000815 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000816 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000817 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000818 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
819 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
820 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000821 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000822 bits<4> Rd;
823 bits<4> Rn;
824 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000825 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000826 let isCommutable = Commutable;
827 let Inst{3-0} = Rm;
828 let Inst{15-12} = Rd;
829 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000830 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000831 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000832 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000833 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
834 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
835 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000836 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000837 bits<4> Rd;
838 bits<4> Rn;
839 bits<12> shift;
840 let Inst{11-0} = shift;
841 let Inst{15-12} = Rd;
842 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000843 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000844 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000845 }
Evan Cheng071a2792007-09-11 19:55:27 +0000846}
Evan Chengc85e8322007-07-05 07:13:32 +0000847}
Jim Grosbache5165492009-11-09 00:11:35 +0000848}
Evan Chengc85e8322007-07-05 07:13:32 +0000849
Jim Grosbach3e556122010-10-26 22:37:02 +0000850let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000851multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000852 InstrItinClass iir, PatFrag opnode> {
853 // Note: We use the complex addrmode_imm12 rather than just an input
854 // GPR and a constrained immediate so that we can use this to match
855 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000856 def i12: AIldst1<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000857 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
858 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000859 bits<4> Rt;
860 bits<17> addr;
861 let Inst{23} = addr{12}; // U (add = ('U' == 1))
862 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000863 let Inst{15-12} = Rt;
864 let Inst{11-0} = addr{11-0}; // imm12
865 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000866 def rs : AIldst1<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000867 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
868 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000869 bits<4> Rt;
870 bits<17> shift;
871 let Inst{23} = shift{12}; // U (add = ('U' == 1))
872 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000873 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000874 let Inst{11-0} = shift{11-0};
875 }
876}
877}
878
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000879multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000880 InstrItinClass iir, PatFrag opnode> {
881 // Note: We use the complex addrmode_imm12 rather than just an input
882 // GPR and a constrained immediate so that we can use this to match
883 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000884 def i12 : AIldst1<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000885 (ins GPR:$Rt, addrmode_imm12:$addr),
886 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
887 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
888 bits<4> Rt;
889 bits<17> addr;
890 let Inst{23} = addr{12}; // U (add = ('U' == 1))
891 let Inst{19-16} = addr{16-13}; // Rn
892 let Inst{15-12} = Rt;
893 let Inst{11-0} = addr{11-0}; // imm12
894 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000895 def rs : AIldst1<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000896 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
897 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
898 bits<4> Rt;
899 bits<17> shift;
900 let Inst{23} = shift{12}; // U (add = ('U' == 1))
901 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000902 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000903 let Inst{11-0} = shift{11-0};
904 }
905}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000906//===----------------------------------------------------------------------===//
907// Instructions
908//===----------------------------------------------------------------------===//
909
Evan Chenga8e29892007-01-19 07:51:42 +0000910//===----------------------------------------------------------------------===//
911// Miscellaneous Instructions.
912//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000913
Evan Chenga8e29892007-01-19 07:51:42 +0000914/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
915/// the function. The first operand is the ID# for this instruction, the second
916/// is the index into the MachineConstantPool that this is, the third is the
917/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000918let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000919def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000920PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000921 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000922
Jim Grosbach4642ad32010-02-22 23:10:38 +0000923// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
924// from removing one half of the matched pairs. That breaks PEI, which assumes
925// these will always be in pairs, and asserts if it finds otherwise. Better way?
926let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000927def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000928PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000929 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000930
Jim Grosbach64171712010-02-16 21:07:46 +0000931def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000932PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000933 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000934}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000935
Johnny Chenf4d81052010-02-12 22:53:19 +0000936def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000937 [/* For disassembly only; pattern left blank */]>,
938 Requires<[IsARM, HasV6T2]> {
939 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000940 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000941 let Inst{7-0} = 0b00000000;
942}
943
Johnny Chenf4d81052010-02-12 22:53:19 +0000944def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
945 [/* For disassembly only; pattern left blank */]>,
946 Requires<[IsARM, HasV6T2]> {
947 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000948 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000949 let Inst{7-0} = 0b00000001;
950}
951
952def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
953 [/* For disassembly only; pattern left blank */]>,
954 Requires<[IsARM, HasV6T2]> {
955 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000956 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000957 let Inst{7-0} = 0b00000010;
958}
959
960def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
961 [/* For disassembly only; pattern left blank */]>,
962 Requires<[IsARM, HasV6T2]> {
963 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000964 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000965 let Inst{7-0} = 0b00000011;
966}
967
Johnny Chen2ec5e492010-02-22 21:50:40 +0000968def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
969 "\t$dst, $a, $b",
970 [/* For disassembly only; pattern left blank */]>,
971 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000972 bits<4> Rd;
973 bits<4> Rn;
974 bits<4> Rm;
975 let Inst{3-0} = Rm;
976 let Inst{15-12} = Rd;
977 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000978 let Inst{27-20} = 0b01101000;
979 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000980 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000981}
982
Johnny Chenf4d81052010-02-12 22:53:19 +0000983def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
984 [/* For disassembly only; pattern left blank */]>,
985 Requires<[IsARM, HasV6T2]> {
986 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000987 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000988 let Inst{7-0} = 0b00000100;
989}
990
Johnny Chenc6f7b272010-02-11 18:12:29 +0000991// The i32imm operand $val can be used by a debugger to store more information
992// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000993def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000994 [/* For disassembly only; pattern left blank */]>,
995 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000996 bits<16> val;
997 let Inst{3-0} = val{3-0};
998 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000999 let Inst{27-20} = 0b00010010;
1000 let Inst{7-4} = 0b0111;
1001}
1002
Johnny Chenb98e1602010-02-12 18:55:33 +00001003// Change Processor State is a system instruction -- for disassembly only.
1004// The singleton $opt operand contains the following information:
1005// opt{4-0} = mode from Inst{4-0}
1006// opt{5} = changemode from Inst{17}
1007// opt{8-6} = AIF from Inst{8-6}
1008// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001009// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001010def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001011 [/* For disassembly only; pattern left blank */]>,
1012 Requires<[IsARM]> {
1013 let Inst{31-28} = 0b1111;
1014 let Inst{27-20} = 0b00010000;
1015 let Inst{16} = 0;
1016 let Inst{5} = 0;
1017}
1018
Johnny Chenb92a23f2010-02-21 04:42:01 +00001019// Preload signals the memory system of possible future data/instruction access.
1020// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001021multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001022
Evan Chengdfed19f2010-11-03 06:34:55 +00001023 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001024 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001025 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001026 bits<4> Rt;
1027 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001028 let Inst{31-26} = 0b111101;
1029 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001030 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001031 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001032 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001033 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001034 let Inst{19-16} = addr{16-13}; // Rn
1035 let Inst{15-12} = Rt;
1036 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001037 }
1038
Evan Chengdfed19f2010-11-03 06:34:55 +00001039 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001040 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001041 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001042 bits<4> Rt;
1043 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001044 let Inst{31-26} = 0b111101;
1045 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001046 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001047 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001048 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001049 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001050 let Inst{19-16} = shift{16-13}; // Rn
1051 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001052 }
1053}
1054
Evan Cheng416941d2010-11-04 05:19:35 +00001055defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1056defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1057defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001058
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001059def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1060 "setend\t$end",
1061 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001062 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001063 bits<1> end;
1064 let Inst{31-10} = 0b1111000100000001000000;
1065 let Inst{9} = end;
1066 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001067}
1068
Johnny Chenf4d81052010-02-12 22:53:19 +00001069def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001070 [/* For disassembly only; pattern left blank */]>,
1071 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001072 bits<4> opt;
1073 let Inst{27-4} = 0b001100100000111100001111;
1074 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001075}
1076
Johnny Chenba6e0332010-02-11 17:14:31 +00001077// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001078let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001079def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001080 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001081 Requires<[IsARM]> {
1082 let Inst{27-25} = 0b011;
1083 let Inst{24-20} = 0b11111;
1084 let Inst{7-5} = 0b111;
1085 let Inst{4} = 0b1;
1086}
1087
Evan Cheng12c3a532008-11-06 17:48:05 +00001088// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001089// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1090// classes (AXI1, et.al.) and so have encoding information and such,
1091// which is suboptimal. Once the rest of the code emitter (including
1092// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001093// pseudos. As is, the encoding information ends up being ignored,
1094// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001095let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001096def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001097 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001098 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001099
Evan Cheng325474e2008-01-07 23:56:57 +00001100let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001101def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001102 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001103 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001104
Evan Chengd87293c2008-11-06 08:47:38 +00001105def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001106 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001107 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1108
Evan Chengd87293c2008-11-06 08:47:38 +00001109def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001110 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001111 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1112
Evan Chengd87293c2008-11-06 08:47:38 +00001113def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001114 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001115 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1116
Evan Chengd87293c2008-11-06 08:47:38 +00001117def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001118 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001119 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1120}
Chris Lattner13c63102008-01-06 05:55:01 +00001121let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001122def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001123 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001124 [(store GPR:$src, addrmodepc:$addr)]>;
1125
Evan Chengd87293c2008-11-06 08:47:38 +00001126def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001127 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001128 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1129
Evan Chengd87293c2008-11-06 08:47:38 +00001130def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001131 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001132 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1133}
Evan Cheng12c3a532008-11-06 17:48:05 +00001134} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001135
Evan Chenge07715c2009-06-23 05:25:29 +00001136
1137// LEApcrel - Load a pc-relative address into a register without offending the
1138// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001139// FIXME: These are marked as pseudos, but they're really not(?). They're just
1140// the ADR instruction. Is this the right way to handle that? They need
1141// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001142let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001143let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001144def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001145 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001146 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001147
Jim Grosbacha967d112010-06-21 21:27:27 +00001148} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001149def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001150 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001151 Pseudo, IIC_iALUi,
1152 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001153 let Inst{25} = 1;
1154}
Evan Chenge07715c2009-06-23 05:25:29 +00001155
Evan Chenga8e29892007-01-19 07:51:42 +00001156//===----------------------------------------------------------------------===//
1157// Control Flow Instructions.
1158//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001159
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001160let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1161 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001162 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001163 "bx", "\tlr", [(ARMretflag)]>,
1164 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001165 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001166 }
1167
1168 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001169 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001170 "mov", "\tpc, lr", [(ARMretflag)]>,
1171 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001172 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001173 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001174}
Rafael Espindola27185192006-09-29 21:20:16 +00001175
Bob Wilson04ea6e52009-10-28 00:37:03 +00001176// Indirect branches
1177let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001178 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001179 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001180 [(brind GPR:$dst)]>,
1181 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001182 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001183 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001184 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001185 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001186
1187 // ARMV4 only
1188 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1189 [(brind GPR:$dst)]>,
1190 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001191 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001192 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001193 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001194 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001195}
1196
Bob Wilson54fc1242009-06-22 21:01:46 +00001197// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001198let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001199 Defs = [R0, R1, R2, R3, R12, LR,
1200 D0, D1, D2, D3, D4, D5, D6, D7,
1201 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001202 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001203 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001204 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001205 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001206 Requires<[IsARM, IsNotDarwin]> {
1207 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001208 bits<24> func;
1209 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001210 }
Evan Cheng277f0742007-06-19 21:05:09 +00001211
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001212 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001213 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001214 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001215 Requires<[IsARM, IsNotDarwin]> {
1216 bits<24> func;
1217 let Inst{23-0} = func;
1218 }
Evan Cheng277f0742007-06-19 21:05:09 +00001219
Evan Chenga8e29892007-01-19 07:51:42 +00001220 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001221 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001222 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001223 [(ARMcall GPR:$func)]>,
1224 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001225 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001226 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001227 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001228 }
1229
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001230 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001231 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1232 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001233 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001234 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001235 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001236 bits<4> func;
1237 let Inst{27-4} = 0b000100101111111111110001;
1238 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001239 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001240
1241 // ARMv4
1242 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1243 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1244 [(ARMcall_nolink tGPR:$func)]>,
1245 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001246 bits<4> func;
1247 let Inst{27-4} = 0b000110100000111100000000;
1248 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001249 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001250}
1251
1252// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001253let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001254 Defs = [R0, R1, R2, R3, R9, R12, LR,
1255 D0, D1, D2, D3, D4, D5, D6, D7,
1256 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001257 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001258 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001259 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001260 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1261 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001262 bits<24> func;
1263 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001264 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001265
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001266 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001267 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001268 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001269 Requires<[IsARM, IsDarwin]> {
1270 bits<24> func;
1271 let Inst{23-0} = func;
1272 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001273
1274 // ARMv5T and above
1275 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001276 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001277 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001278 bits<4> func;
1279 let Inst{27-4} = 0b000100101111111111110011;
1280 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001281 }
1282
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001283 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001284 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1285 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001286 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001287 [(ARMcall_nolink tGPR:$func)]>,
1288 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001289 bits<4> func;
1290 let Inst{27-4} = 0b000100101111111111110001;
1291 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001292 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001293
1294 // ARMv4
1295 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1296 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1297 [(ARMcall_nolink tGPR:$func)]>,
1298 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001299 bits<4> func;
1300 let Inst{27-4} = 0b000110100000111100000000;
1301 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001302 }
Rafael Espindola35574632006-07-18 17:00:30 +00001303}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001304
Dale Johannesen51e28e62010-06-03 21:09:53 +00001305// Tail calls.
1306
Jim Grosbach832859d2010-10-13 22:09:34 +00001307// FIXME: These should probably be xformed into the non-TC versions of the
1308// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001309let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1310 // Darwin versions.
1311 let Defs = [R0, R1, R2, R3, R9, R12,
1312 D0, D1, D2, D3, D4, D5, D6, D7,
1313 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1314 D27, D28, D29, D30, D31, PC],
1315 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001316 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1317 Pseudo, IIC_Br,
1318 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001319
Evan Cheng6523d2f2010-06-19 00:11:54 +00001320 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1321 Pseudo, IIC_Br,
1322 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001323
Evan Cheng6523d2f2010-06-19 00:11:54 +00001324 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001325 IIC_Br, "b\t$dst @ TAILCALL",
1326 []>, Requires<[IsDarwin]>;
1327
1328 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001329 IIC_Br, "b.w\t$dst @ TAILCALL",
1330 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001331
Evan Cheng6523d2f2010-06-19 00:11:54 +00001332 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1333 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1334 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001335 bits<4> dst;
1336 let Inst{31-4} = 0b1110000100101111111111110001;
1337 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001338 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001339 }
1340
1341 // Non-Darwin versions (the difference is R9).
1342 let Defs = [R0, R1, R2, R3, R12,
1343 D0, D1, D2, D3, D4, D5, D6, D7,
1344 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1345 D27, D28, D29, D30, D31, PC],
1346 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001347 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1348 Pseudo, IIC_Br,
1349 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001350
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001351 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001352 Pseudo, IIC_Br,
1353 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001354
Evan Cheng6523d2f2010-06-19 00:11:54 +00001355 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1356 IIC_Br, "b\t$dst @ TAILCALL",
1357 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001358
Evan Cheng6523d2f2010-06-19 00:11:54 +00001359 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1360 IIC_Br, "b.w\t$dst @ TAILCALL",
1361 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001362
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001363 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001364 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1365 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001366 bits<4> dst;
1367 let Inst{31-4} = 0b1110000100101111111111110001;
1368 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001369 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001370 }
1371}
1372
David Goodwin1a8f36e2009-08-12 18:31:53 +00001373let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001374 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001375 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001376 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001377 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001378 "b\t$target", [(br bb:$target)]> {
1379 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001380 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001381 let Inst{23-0} = target;
1382 }
Evan Cheng44bec522007-05-15 01:29:07 +00001383
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001384 let isNotDuplicable = 1, isIndirectBranch = 1,
1385 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1386 isCodeGenOnly = 1 in {
1387 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1388 IIC_Br, "mov\tpc, $target$jt",
1389 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1390 let Inst{11-4} = 0b00000000;
1391 let Inst{15-12} = 0b1111;
1392 let Inst{20} = 0; // S Bit
1393 let Inst{24-21} = 0b1101;
1394 let Inst{27-25} = 0b000;
1395 }
1396 def BR_JTm : JTI<(outs),
1397 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1398 IIC_Br, "ldr\tpc, $target$jt",
1399 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1400 imm:$id)]> {
1401 let Inst{15-12} = 0b1111;
1402 let Inst{20} = 1; // L bit
1403 let Inst{21} = 0; // W bit
1404 let Inst{22} = 0; // B bit
1405 let Inst{24} = 1; // P bit
1406 let Inst{27-25} = 0b011;
1407 }
1408 def BR_JTadd : JTI<(outs),
1409 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1410 IIC_Br, "add\tpc, $target, $idx$jt",
1411 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1412 imm:$id)]> {
1413 let Inst{15-12} = 0b1111;
1414 let Inst{20} = 0; // S bit
1415 let Inst{24-21} = 0b0100;
1416 let Inst{27-25} = 0b000;
1417 }
1418 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001419 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001420
Evan Chengc85e8322007-07-05 07:13:32 +00001421 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001422 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001423 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001424 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001425 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1426 bits<24> target;
1427 let Inst{23-0} = target;
1428 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001429}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001430
Johnny Chena1e76212010-02-13 02:51:09 +00001431// Branch and Exchange Jazelle -- for disassembly only
1432def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1433 [/* For disassembly only; pattern left blank */]> {
1434 let Inst{23-20} = 0b0010;
1435 //let Inst{19-8} = 0xfff;
1436 let Inst{7-4} = 0b0010;
1437}
1438
Johnny Chen0296f3e2010-02-16 21:59:54 +00001439// Secure Monitor Call is a system instruction -- for disassembly only
1440def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1441 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001442 bits<4> opt;
1443 let Inst{23-4} = 0b01100000000000000111;
1444 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001445}
1446
Johnny Chen64dfb782010-02-16 20:04:27 +00001447// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001448let isCall = 1 in {
1449def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001450 [/* For disassembly only; pattern left blank */]> {
1451 bits<24> svc;
1452 let Inst{23-0} = svc;
1453}
Johnny Chen85d5a892010-02-10 18:02:25 +00001454}
1455
Johnny Chenfb566792010-02-17 21:39:10 +00001456// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001457let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001458def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1459 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001460 [/* For disassembly only; pattern left blank */]> {
1461 let Inst{31-28} = 0b1111;
1462 let Inst{22-20} = 0b110; // W = 1
1463}
1464
Jim Grosbache6913602010-11-03 01:01:43 +00001465def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1466 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001467 [/* For disassembly only; pattern left blank */]> {
1468 let Inst{31-28} = 0b1111;
1469 let Inst{22-20} = 0b100; // W = 0
1470}
1471
Johnny Chenfb566792010-02-17 21:39:10 +00001472// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001473def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1474 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001475 [/* For disassembly only; pattern left blank */]> {
1476 let Inst{31-28} = 0b1111;
1477 let Inst{22-20} = 0b011; // W = 1
1478}
1479
Jim Grosbache6913602010-11-03 01:01:43 +00001480def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1481 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001482 [/* For disassembly only; pattern left blank */]> {
1483 let Inst{31-28} = 0b1111;
1484 let Inst{22-20} = 0b001; // W = 0
1485}
Chris Lattner39ee0362010-10-31 19:10:56 +00001486} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001487
Evan Chenga8e29892007-01-19 07:51:42 +00001488//===----------------------------------------------------------------------===//
1489// Load / store Instructions.
1490//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001491
Evan Chenga8e29892007-01-19 07:51:42 +00001492// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001493
1494
Evan Cheng7e2fe912010-10-28 06:47:08 +00001495defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001496 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001497defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001498 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001499defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001500 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001501defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001502 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001503
Evan Chengfa775d02007-03-19 07:20:03 +00001504// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001505let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1506 isReMaterializable = 1 in
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001507def LDRcp : AIldst1<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
1508 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1509 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001510 bits<4> Rt;
1511 bits<17> addr;
1512 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1513 let Inst{19-16} = 0b1111;
1514 let Inst{15-12} = Rt;
1515 let Inst{11-0} = addr{11-0}; // imm12
1516}
Evan Chengfa775d02007-03-19 07:20:03 +00001517
Evan Chenga8e29892007-01-19 07:51:42 +00001518// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001519def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001520 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001521 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001522
Evan Chenga8e29892007-01-19 07:51:42 +00001523// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001524def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001525 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001526 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001527
David Goodwin5d598aa2009-08-19 18:00:44 +00001528def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001529 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001530 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001531
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001532let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1533 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001534// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001535def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001536 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001537 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001538
Evan Chenga8e29892007-01-19 07:51:42 +00001539// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001540multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001541 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1542 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001543 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1544 // {17-14} Rn
1545 // {13} 1 == Rm, 0 == imm12
1546 // {12} isAdd
1547 // {11-0} imm12/Rm
1548 bits<18> addr;
1549 let Inst{25} = addr{13};
1550 let Inst{23} = addr{12};
1551 let Inst{19-16} = addr{17-14};
1552 let Inst{11-0} = addr{11-0};
1553 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001554 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1555 (ins GPR:$Rn, am2offset:$offset),
1556 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001557 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1558 // {13} 1 == Rm, 0 == imm12
1559 // {12} isAdd
1560 // {11-0} imm12/Rm
1561 bits<14> offset;
1562 bits<4> Rn;
1563 let Inst{25} = offset{13};
1564 let Inst{23} = offset{12};
1565 let Inst{19-16} = Rn;
1566 let Inst{11-0} = offset{11-0};
1567 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001568}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001569
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001570defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1571defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001572
Jim Grosbach928f3322010-11-11 01:55:59 +00001573def LDRH_PRE : AI3ldhpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001574 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001575 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001576
Jim Grosbach928f3322010-11-11 01:55:59 +00001577def LDRH_POST : AI3ldhpo<(outs GPR:$Rt, GPR:$Rn_wb),
1578 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1579 "ldrh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001580
Jim Grosbach928f3322010-11-11 01:55:59 +00001581def LDRSH_PRE : AI3ldshpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001582 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001583 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001584
Jim Grosbach928f3322010-11-11 01:55:59 +00001585def LDRSH_POST: AI3ldshpo<(outs GPR:$Rt, GPR:$Rn_wb),
1586 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1587 "ldrsh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001588
Jim Grosbach928f3322010-11-11 01:55:59 +00001589def LDRSB_PRE : AI3ldsbpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001590 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001591 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001592
Jim Grosbach928f3322010-11-11 01:55:59 +00001593def LDRSB_POST: AI3ldsbpo<(outs GPR:$Rt, GPR:$Rn_wb),
1594 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
1595 "ldrsb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001596
1597// For disassembly only
1598def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001599 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001600 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1601 Requires<[IsARM, HasV5TE]>;
1602
1603// For disassembly only
1604def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001605 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001606 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1607 Requires<[IsARM, HasV5TE]>;
1608
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001609} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001610
Johnny Chenadb561d2010-02-18 03:27:42 +00001611// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001612
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001613def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1614 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1615 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001616 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1617 let Inst{21} = 1; // overwrite
1618}
1619
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001620def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1621 (ins GPR:$base,am2offset:$offset), IndexModeNone,
1622 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001623 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1624 let Inst{21} = 1; // overwrite
1625}
1626
1627def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001628 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001629 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1630 let Inst{21} = 1; // overwrite
1631}
1632
1633def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001634 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001635 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1636 let Inst{21} = 1; // overwrite
1637}
1638
1639def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001640 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001641 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001642 let Inst{21} = 1; // overwrite
1643}
1644
Evan Chenga8e29892007-01-19 07:51:42 +00001645// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001646
1647// Stores with truncate
Jim Grosbach570a9222010-11-11 01:09:40 +00001648def STRH : AI3sth<(outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
1649 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1650 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001651
Evan Chenga8e29892007-01-19 07:51:42 +00001652// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001653let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1654 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001655def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001656 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001657 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001658
1659// Indexed stores
Jim Grosbach99f53d12010-11-15 20:47:07 +00001660def STR_PRE : AI2ldstidx<0, 0, 1, (outs GPR:$Rn_wb),
1661 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001662 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001663 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1664 [(set GPR:$Rn_wb,
1665 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]> {
1666 // {13} 1 == Rm, 0 == imm12
1667 // {12} isAdd
1668 // {11-0} imm12/Rm
1669 bits<14> offset;
1670 bits<4> Rn;
1671 let Inst{25} = offset{13};
1672 let Inst{23} = offset{12};
1673 let Inst{19-16} = Rn;
1674 let Inst{11-0} = offset{11-0};
1675}
Evan Chenga8e29892007-01-19 07:51:42 +00001676
Jim Grosbach99f53d12010-11-15 20:47:07 +00001677def STR_POST : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
1678 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001679 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001680 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1681 [(set GPR:$Rn_wb,
1682 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]> {
1683 // {13} 1 == Rm, 0 == imm12
1684 // {12} isAdd
1685 // {11-0} imm12/Rm
1686 bits<14> offset;
1687 bits<4> Rn;
1688 let Inst{25} = offset{13};
1689 let Inst{23} = offset{12};
1690 let Inst{19-16} = Rn;
1691 let Inst{11-0} = offset{11-0};
1692}
Evan Chenga8e29892007-01-19 07:51:42 +00001693
Evan Chengd87293c2008-11-06 08:47:38 +00001694def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001695 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001696 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001697 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001698 [(set GPR:$base_wb,
1699 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1700
Evan Chengd87293c2008-11-06 08:47:38 +00001701def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001702 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001703 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001704 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001705 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1706 GPR:$base, am3offset:$offset))]>;
1707
Jim Grosbach99f53d12010-11-15 20:47:07 +00001708def STRB_PRE : AI2ldstidx<0, 1, 1, (outs GPR:$Rn_wb),
1709 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001710 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001711 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1712 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1713 GPR:$Rn, am2offset:$offset))]> {
1714 // {13} 1 == Rm, 0 == imm12
1715 // {12} isAdd
1716 // {11-0} imm12/Rm
1717 bits<14> offset;
1718 bits<4> Rn;
1719 let Inst{25} = offset{13};
1720 let Inst{23} = offset{12};
1721 let Inst{19-16} = Rn;
1722 let Inst{11-0} = offset{11-0};
1723}
Evan Chenga8e29892007-01-19 07:51:42 +00001724
Jim Grosbach99f53d12010-11-15 20:47:07 +00001725def STRB_POST: AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
1726 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001727 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001728 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1729 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1730 GPR:$Rn, am2offset:$offset))]> {
1731 // {13} 1 == Rm, 0 == imm12
1732 // {12} isAdd
1733 // {11-0} imm12/Rm
1734 bits<14> offset;
1735 bits<4> Rn;
1736 let Inst{25} = offset{13};
1737 let Inst{23} = offset{12};
1738 let Inst{19-16} = Rn;
1739 let Inst{11-0} = offset{11-0};
1740}
Evan Chenga8e29892007-01-19 07:51:42 +00001741
Johnny Chen39a4bb32010-02-18 22:31:18 +00001742// For disassembly only
1743def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1744 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001745 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001746 "strd", "\t$src1, $src2, [$base, $offset]!",
1747 "$base = $base_wb", []>;
1748
1749// For disassembly only
1750def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1751 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001752 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001753 "strd", "\t$src1, $src2, [$base], $offset",
1754 "$base = $base_wb", []>;
1755
Johnny Chenad4df4c2010-03-01 19:22:00 +00001756// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001757
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001758def STRT : AI2ldstidx<0, 0, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001759 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001760 IndexModeNone, StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001761 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1762 [/* For disassembly only; pattern left blank */]> {
1763 let Inst{21} = 1; // overwrite
1764}
1765
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001766def STRBT : AI2ldstidx<0, 1, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001767 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001768 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001769 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1770 [/* For disassembly only; pattern left blank */]> {
1771 let Inst{21} = 1; // overwrite
1772}
1773
Johnny Chenad4df4c2010-03-01 19:22:00 +00001774def STRHT: AI3sthpo<(outs GPR:$base_wb),
1775 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001776 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001777 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1778 [/* For disassembly only; pattern left blank */]> {
1779 let Inst{21} = 1; // overwrite
1780}
1781
Evan Chenga8e29892007-01-19 07:51:42 +00001782//===----------------------------------------------------------------------===//
1783// Load / store multiple Instructions.
1784//
1785
Bill Wendling6c470b82010-11-13 09:09:38 +00001786multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1787 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001788 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001789 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1790 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001791 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001792 let Inst{24-23} = 0b01; // Increment After
1793 let Inst{21} = 0; // No writeback
1794 let Inst{20} = L_bit;
1795 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001796 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001797 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1798 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001799 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001800 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001801 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001802 let Inst{20} = L_bit;
1803 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001804 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001805 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1806 IndexModeNone, f, itin,
1807 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1808 let Inst{24-23} = 0b00; // Decrement After
1809 let Inst{21} = 0; // No writeback
1810 let Inst{20} = L_bit;
1811 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001812 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001813 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1814 IndexModeUpd, f, itin_upd,
1815 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1816 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001817 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001818 let Inst{20} = L_bit;
1819 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001820 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001821 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1822 IndexModeNone, f, itin,
1823 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1824 let Inst{24-23} = 0b10; // Decrement Before
1825 let Inst{21} = 0; // No writeback
1826 let Inst{20} = L_bit;
1827 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001828 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001829 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1830 IndexModeUpd, f, itin_upd,
1831 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1832 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001833 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001834 let Inst{20} = L_bit;
1835 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001836 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001837 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1838 IndexModeNone, f, itin,
1839 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1840 let Inst{24-23} = 0b11; // Increment Before
1841 let Inst{21} = 0; // No writeback
1842 let Inst{20} = L_bit;
1843 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001844 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001845 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1846 IndexModeUpd, f, itin_upd,
1847 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1848 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001849 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001850 let Inst{20} = L_bit;
1851 }
1852}
1853
Bill Wendlingc93989a2010-11-13 11:20:05 +00001854let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001855
1856let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1857defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1858
1859let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1860defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1861
1862} // neverHasSideEffects
1863
Bill Wendling73fe34a2010-11-16 01:16:36 +00001864// Load / Store Multiple Mnemnoic Aliases
1865def : MnemonicAlias<"ldm", "ldmia">;
1866def : MnemonicAlias<"stm", "stmia">;
1867
1868// FIXME: remove when we have a way to marking a MI with these properties.
1869// FIXME: Should pc be an implicit operand like PICADD, etc?
1870let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1871 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1872def LDMIA_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1873 reglist:$dsts, variable_ops),
1874 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
1875 "ldmia${p}\t$Rn!, $dsts",
1876 "$Rn = $wb", []> {
1877 let Inst{24-23} = 0b01; // Increment After
1878 let Inst{21} = 1; // Writeback
Jim Grosbachc1235e22010-11-10 23:18:49 +00001879}
Evan Chenga8e29892007-01-19 07:51:42 +00001880
Evan Chenga8e29892007-01-19 07:51:42 +00001881
1882//===----------------------------------------------------------------------===//
1883// Move Instructions.
1884//
1885
Evan Chengcd799b92009-06-12 20:46:18 +00001886let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001887def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1888 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1889 bits<4> Rd;
1890 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001891
Johnny Chen04301522009-11-07 00:54:36 +00001892 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001893 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001894 let Inst{3-0} = Rm;
1895 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001896}
1897
Dale Johannesen38d5f042010-06-15 22:24:08 +00001898// A version for the smaller set of tail call registers.
1899let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001900def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001901 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1902 bits<4> Rd;
1903 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001904
Dale Johannesen38d5f042010-06-15 22:24:08 +00001905 let Inst{11-4} = 0b00000000;
1906 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001907 let Inst{3-0} = Rm;
1908 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001909}
1910
Evan Chengf40deed2010-10-27 23:41:30 +00001911def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001912 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001913 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1914 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001915 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001916 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001917 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001918 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001919 let Inst{25} = 0;
1920}
Evan Chenga2515702007-03-19 07:09:02 +00001921
Evan Chengb3379fb2009-02-05 08:42:55 +00001922let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001923def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1924 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001925 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001926 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001927 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001928 let Inst{15-12} = Rd;
1929 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001930 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001931}
1932
1933let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001934def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001935 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001936 "movw", "\t$Rd, $imm",
1937 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001938 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001939 bits<4> Rd;
1940 bits<16> imm;
1941 let Inst{15-12} = Rd;
1942 let Inst{11-0} = imm{11-0};
1943 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001944 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001945 let Inst{25} = 1;
1946}
1947
Jim Grosbach1de588d2010-10-14 18:54:27 +00001948let Constraints = "$src = $Rd" in
1949def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001950 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001951 "movt", "\t$Rd, $imm",
1952 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001953 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001954 lo16AllZero:$imm))]>, UnaryDP,
1955 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001956 bits<4> Rd;
1957 bits<16> imm;
1958 let Inst{15-12} = Rd;
1959 let Inst{11-0} = imm{11-0};
1960 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001961 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001962 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001963}
Evan Cheng13ab0202007-07-10 18:08:01 +00001964
Evan Cheng20956592009-10-21 08:15:52 +00001965def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1966 Requires<[IsARM, HasV6T2]>;
1967
David Goodwinca01a8d2009-09-01 18:32:09 +00001968let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001969def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1970 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1971 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001972
1973// These aren't really mov instructions, but we have to define them this way
1974// due to flag operands.
1975
Evan Cheng071a2792007-09-11 19:55:27 +00001976let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001977def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1978 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1979 Requires<[IsARM]>;
1980def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1981 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1982 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001983}
Evan Chenga8e29892007-01-19 07:51:42 +00001984
Evan Chenga8e29892007-01-19 07:51:42 +00001985//===----------------------------------------------------------------------===//
1986// Extend Instructions.
1987//
1988
1989// Sign extenders
1990
Evan Cheng576a3962010-09-25 00:49:35 +00001991defm SXTB : AI_ext_rrot<0b01101010,
1992 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1993defm SXTH : AI_ext_rrot<0b01101011,
1994 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001995
Evan Cheng576a3962010-09-25 00:49:35 +00001996defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001997 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001998defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001999 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002000
Johnny Chen2ec5e492010-02-22 21:50:40 +00002001// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002002defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002003
2004// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002005defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002006
2007// Zero extenders
2008
2009let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002010defm UXTB : AI_ext_rrot<0b01101110,
2011 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2012defm UXTH : AI_ext_rrot<0b01101111,
2013 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2014defm UXTB16 : AI_ext_rrot<0b01101100,
2015 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002016
Jim Grosbach542f6422010-07-28 23:25:44 +00002017// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2018// The transformation should probably be done as a combiner action
2019// instead so we can include a check for masking back in the upper
2020// eight bits of the source into the lower eight bits of the result.
2021//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2022// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002023def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002024 (UXTB16r_rot GPR:$Src, 8)>;
2025
Evan Cheng576a3962010-09-25 00:49:35 +00002026defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002027 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002028defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002029 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002030}
2031
Evan Chenga8e29892007-01-19 07:51:42 +00002032// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002033// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002034defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002035
Evan Chenga8e29892007-01-19 07:51:42 +00002036
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002037def SBFX : I<(outs GPR:$Rd),
2038 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002039 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002040 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002041 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002042 bits<4> Rd;
2043 bits<4> Rn;
2044 bits<5> lsb;
2045 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002046 let Inst{27-21} = 0b0111101;
2047 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002048 let Inst{20-16} = width;
2049 let Inst{15-12} = Rd;
2050 let Inst{11-7} = lsb;
2051 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002052}
2053
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002054def UBFX : I<(outs GPR:$Rd),
2055 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002056 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002057 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002058 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002059 bits<4> Rd;
2060 bits<4> Rn;
2061 bits<5> lsb;
2062 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002063 let Inst{27-21} = 0b0111111;
2064 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002065 let Inst{20-16} = width;
2066 let Inst{15-12} = Rd;
2067 let Inst{11-7} = lsb;
2068 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002069}
2070
Evan Chenga8e29892007-01-19 07:51:42 +00002071//===----------------------------------------------------------------------===//
2072// Arithmetic Instructions.
2073//
2074
Jim Grosbach26421962008-10-14 20:36:24 +00002075defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002076 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002077 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002078defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002079 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002080 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002081
Evan Chengc85e8322007-07-05 07:13:32 +00002082// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002083defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002084 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002085 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2086defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002087 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002088 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002089
Evan Cheng62674222009-06-25 23:34:10 +00002090defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002091 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002092defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002093 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002094defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002095 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002096defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002097 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002098
Jim Grosbach84760882010-10-15 18:42:41 +00002099def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2100 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2101 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2102 bits<4> Rd;
2103 bits<4> Rn;
2104 bits<12> imm;
2105 let Inst{25} = 1;
2106 let Inst{15-12} = Rd;
2107 let Inst{19-16} = Rn;
2108 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002109}
Evan Cheng13ab0202007-07-10 18:08:01 +00002110
Bob Wilsoncff71782010-08-05 18:23:43 +00002111// The reg/reg form is only defined for the disassembler; for codegen it is
2112// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002113def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2114 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002115 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002116 bits<4> Rd;
2117 bits<4> Rn;
2118 bits<4> Rm;
2119 let Inst{11-4} = 0b00000000;
2120 let Inst{25} = 0;
2121 let Inst{3-0} = Rm;
2122 let Inst{15-12} = Rd;
2123 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002124}
2125
Jim Grosbach84760882010-10-15 18:42:41 +00002126def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2127 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2128 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2129 bits<4> Rd;
2130 bits<4> Rn;
2131 bits<12> shift;
2132 let Inst{25} = 0;
2133 let Inst{11-0} = shift;
2134 let Inst{15-12} = Rd;
2135 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002136}
Evan Chengc85e8322007-07-05 07:13:32 +00002137
2138// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002139let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002140def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2141 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2142 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2143 bits<4> Rd;
2144 bits<4> Rn;
2145 bits<12> imm;
2146 let Inst{25} = 1;
2147 let Inst{20} = 1;
2148 let Inst{15-12} = Rd;
2149 let Inst{19-16} = Rn;
2150 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002151}
Jim Grosbach84760882010-10-15 18:42:41 +00002152def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2153 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2154 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2155 bits<4> Rd;
2156 bits<4> Rn;
2157 bits<12> shift;
2158 let Inst{25} = 0;
2159 let Inst{20} = 1;
2160 let Inst{11-0} = shift;
2161 let Inst{15-12} = Rd;
2162 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002163}
Evan Cheng071a2792007-09-11 19:55:27 +00002164}
Evan Chengc85e8322007-07-05 07:13:32 +00002165
Evan Cheng62674222009-06-25 23:34:10 +00002166let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002167def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2168 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2169 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002170 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002171 bits<4> Rd;
2172 bits<4> Rn;
2173 bits<12> imm;
2174 let Inst{25} = 1;
2175 let Inst{15-12} = Rd;
2176 let Inst{19-16} = Rn;
2177 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002178}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002179// The reg/reg form is only defined for the disassembler; for codegen it is
2180// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002181def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2182 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002183 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002184 bits<4> Rd;
2185 bits<4> Rn;
2186 bits<4> Rm;
2187 let Inst{11-4} = 0b00000000;
2188 let Inst{25} = 0;
2189 let Inst{3-0} = Rm;
2190 let Inst{15-12} = Rd;
2191 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002192}
Jim Grosbach84760882010-10-15 18:42:41 +00002193def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2194 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2195 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002196 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002197 bits<4> Rd;
2198 bits<4> Rn;
2199 bits<12> shift;
2200 let Inst{25} = 0;
2201 let Inst{11-0} = shift;
2202 let Inst{15-12} = Rd;
2203 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002204}
Evan Cheng62674222009-06-25 23:34:10 +00002205}
2206
2207// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002208let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002209def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2210 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2211 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002212 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002213 bits<4> Rd;
2214 bits<4> Rn;
2215 bits<12> imm;
2216 let Inst{25} = 1;
2217 let Inst{20} = 1;
2218 let Inst{15-12} = Rd;
2219 let Inst{19-16} = Rn;
2220 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002221}
Jim Grosbach84760882010-10-15 18:42:41 +00002222def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2223 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2224 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002225 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002226 bits<4> Rd;
2227 bits<4> Rn;
2228 bits<12> shift;
2229 let Inst{25} = 0;
2230 let Inst{20} = 1;
2231 let Inst{11-0} = shift;
2232 let Inst{15-12} = Rd;
2233 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002234}
Evan Cheng071a2792007-09-11 19:55:27 +00002235}
Evan Cheng2c614c52007-06-06 10:17:05 +00002236
Evan Chenga8e29892007-01-19 07:51:42 +00002237// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002238// The assume-no-carry-in form uses the negation of the input since add/sub
2239// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2240// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2241// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002242def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2243 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002244def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2245 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2246// The with-carry-in form matches bitwise not instead of the negation.
2247// Effectively, the inverse interpretation of the carry flag already accounts
2248// for part of the negation.
2249def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2250 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002251
2252// Note: These are implemented in C++ code, because they have to generate
2253// ADD/SUBrs instructions, which use a complex pattern that a xform function
2254// cannot produce.
2255// (mul X, 2^n+1) -> (add (X << n), X)
2256// (mul X, 2^n-1) -> (rsb X, (X << n))
2257
Johnny Chen667d1272010-02-22 18:50:54 +00002258// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002259// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002260class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002261 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002262 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2263 opc, "\t$Rd, $Rn, $Rm", pattern> {
2264 bits<4> Rd;
2265 bits<4> Rn;
2266 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002267 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002268 let Inst{11-4} = op11_4;
2269 let Inst{19-16} = Rn;
2270 let Inst{15-12} = Rd;
2271 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002272}
2273
Johnny Chen667d1272010-02-22 18:50:54 +00002274// Saturating add/subtract -- for disassembly only
2275
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002276def QADD : AAI<0b00010000, 0b00000101, "qadd",
2277 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2278def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2279 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2280def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2281def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2282
2283def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2284def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2285def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2286def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2287def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2288def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2289def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2290def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2291def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2292def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2293def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2294def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002295
2296// Signed/Unsigned add/subtract -- for disassembly only
2297
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002298def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2299def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2300def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2301def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2302def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2303def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2304def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2305def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2306def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2307def USAX : AAI<0b01100101, 0b11110101, "usax">;
2308def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2309def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002310
2311// Signed/Unsigned halving add/subtract -- for disassembly only
2312
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002313def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2314def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2315def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2316def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2317def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2318def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2319def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2320def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2321def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2322def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2323def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2324def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002325
Johnny Chenadc77332010-02-26 22:04:29 +00002326// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002327
Jim Grosbach70987fb2010-10-18 23:35:38 +00002328def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002329 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002330 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002331 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002332 bits<4> Rd;
2333 bits<4> Rn;
2334 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002335 let Inst{27-20} = 0b01111000;
2336 let Inst{15-12} = 0b1111;
2337 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002338 let Inst{19-16} = Rd;
2339 let Inst{11-8} = Rm;
2340 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002341}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002342def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002343 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002344 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002345 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002346 bits<4> Rd;
2347 bits<4> Rn;
2348 bits<4> Rm;
2349 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002350 let Inst{27-20} = 0b01111000;
2351 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002352 let Inst{19-16} = Rd;
2353 let Inst{15-12} = Ra;
2354 let Inst{11-8} = Rm;
2355 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002356}
2357
2358// Signed/Unsigned saturate -- for disassembly only
2359
Jim Grosbach70987fb2010-10-18 23:35:38 +00002360def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2361 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002362 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002363 bits<4> Rd;
2364 bits<5> sat_imm;
2365 bits<4> Rn;
2366 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002367 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002368 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002369 let Inst{20-16} = sat_imm;
2370 let Inst{15-12} = Rd;
2371 let Inst{11-7} = sh{7-3};
2372 let Inst{6} = sh{0};
2373 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002374}
2375
Jim Grosbach70987fb2010-10-18 23:35:38 +00002376def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2377 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002378 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002379 bits<4> Rd;
2380 bits<4> sat_imm;
2381 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002382 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002383 let Inst{11-4} = 0b11110011;
2384 let Inst{15-12} = Rd;
2385 let Inst{19-16} = sat_imm;
2386 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002387}
2388
Jim Grosbach70987fb2010-10-18 23:35:38 +00002389def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2390 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002391 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002392 bits<4> Rd;
2393 bits<5> sat_imm;
2394 bits<4> Rn;
2395 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002396 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002397 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002398 let Inst{15-12} = Rd;
2399 let Inst{11-7} = sh{7-3};
2400 let Inst{6} = sh{0};
2401 let Inst{20-16} = sat_imm;
2402 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002403}
2404
Jim Grosbach70987fb2010-10-18 23:35:38 +00002405def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2406 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002407 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002408 bits<4> Rd;
2409 bits<4> sat_imm;
2410 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002411 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002412 let Inst{11-4} = 0b11110011;
2413 let Inst{15-12} = Rd;
2414 let Inst{19-16} = sat_imm;
2415 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002416}
Evan Chenga8e29892007-01-19 07:51:42 +00002417
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002418def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2419def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002420
Evan Chenga8e29892007-01-19 07:51:42 +00002421//===----------------------------------------------------------------------===//
2422// Bitwise Instructions.
2423//
2424
Jim Grosbach26421962008-10-14 20:36:24 +00002425defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002426 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002427 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002428defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002429 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002430 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002431defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002432 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002433 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002434defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002435 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002436 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002437
Jim Grosbach3fea191052010-10-21 22:03:21 +00002438def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002439 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002440 "bfc", "\t$Rd, $imm", "$src = $Rd",
2441 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002442 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002443 bits<4> Rd;
2444 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002445 let Inst{27-21} = 0b0111110;
2446 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002447 let Inst{15-12} = Rd;
2448 let Inst{11-7} = imm{4-0}; // lsb
2449 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002450}
2451
Johnny Chenb2503c02010-02-17 06:31:48 +00002452// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002453def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002454 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002455 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2456 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002457 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002458 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002459 bits<4> Rd;
2460 bits<4> Rn;
2461 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002462 let Inst{27-21} = 0b0111110;
2463 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002464 let Inst{15-12} = Rd;
2465 let Inst{11-7} = imm{4-0}; // lsb
2466 let Inst{20-16} = imm{9-5}; // width
2467 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002468}
2469
Jim Grosbach36860462010-10-21 22:19:32 +00002470def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2471 "mvn", "\t$Rd, $Rm",
2472 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2473 bits<4> Rd;
2474 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002475 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002476 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002477 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002478 let Inst{15-12} = Rd;
2479 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002480}
Jim Grosbach36860462010-10-21 22:19:32 +00002481def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2482 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2483 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2484 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002485 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002486 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002487 let Inst{19-16} = 0b0000;
2488 let Inst{15-12} = Rd;
2489 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002490}
Evan Chengb3379fb2009-02-05 08:42:55 +00002491let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002492def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2493 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2494 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2495 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002496 bits<12> imm;
2497 let Inst{25} = 1;
2498 let Inst{19-16} = 0b0000;
2499 let Inst{15-12} = Rd;
2500 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002501}
Evan Chenga8e29892007-01-19 07:51:42 +00002502
2503def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2504 (BICri GPR:$src, so_imm_not:$imm)>;
2505
2506//===----------------------------------------------------------------------===//
2507// Multiply Instructions.
2508//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002509class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2510 string opc, string asm, list<dag> pattern>
2511 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2512 bits<4> Rd;
2513 bits<4> Rm;
2514 bits<4> Rn;
2515 let Inst{19-16} = Rd;
2516 let Inst{11-8} = Rm;
2517 let Inst{3-0} = Rn;
2518}
2519class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2520 string opc, string asm, list<dag> pattern>
2521 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2522 bits<4> RdLo;
2523 bits<4> RdHi;
2524 bits<4> Rm;
2525 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002526 let Inst{19-16} = RdHi;
2527 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002528 let Inst{11-8} = Rm;
2529 let Inst{3-0} = Rn;
2530}
Evan Chenga8e29892007-01-19 07:51:42 +00002531
Evan Cheng8de898a2009-06-26 00:19:44 +00002532let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002533def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2534 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2535 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002536
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002537def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2538 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2539 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2540 bits<4> Ra;
2541 let Inst{15-12} = Ra;
2542}
Evan Chenga8e29892007-01-19 07:51:42 +00002543
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002544def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002545 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002546 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002547 Requires<[IsARM, HasV6T2]> {
2548 bits<4> Rd;
2549 bits<4> Rm;
2550 bits<4> Rn;
2551 let Inst{19-16} = Rd;
2552 let Inst{11-8} = Rm;
2553 let Inst{3-0} = Rn;
2554}
Evan Chengedcbada2009-07-06 22:05:45 +00002555
Evan Chenga8e29892007-01-19 07:51:42 +00002556// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002557
Evan Chengcd799b92009-06-12 20:46:18 +00002558let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002559let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002560def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2561 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2562 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002563
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002564def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2565 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2566 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002567}
Evan Chenga8e29892007-01-19 07:51:42 +00002568
2569// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002570def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2571 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2572 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002573
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002574def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2575 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2576 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002577
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002578def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2579 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2580 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2581 Requires<[IsARM, HasV6]> {
2582 bits<4> RdLo;
2583 bits<4> RdHi;
2584 bits<4> Rm;
2585 bits<4> Rn;
2586 let Inst{19-16} = RdLo;
2587 let Inst{15-12} = RdHi;
2588 let Inst{11-8} = Rm;
2589 let Inst{3-0} = Rn;
2590}
Evan Chengcd799b92009-06-12 20:46:18 +00002591} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002592
2593// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002594def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2595 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2596 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002597 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002598 let Inst{15-12} = 0b1111;
2599}
Evan Cheng13ab0202007-07-10 18:08:01 +00002600
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002601def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2602 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002603 [/* For disassembly only; pattern left blank */]>,
2604 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002605 let Inst{15-12} = 0b1111;
2606}
2607
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002608def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2609 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2610 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2611 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2612 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002613
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002614def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2615 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2616 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002617 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002618 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002619
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002620def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2621 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2622 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2623 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2624 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002625
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002626def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2627 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2628 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002629 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002630 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002631
Raul Herbster37fb5b12007-08-30 23:25:47 +00002632multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002633 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2634 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2635 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2636 (sext_inreg GPR:$Rm, i16)))]>,
2637 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002638
Jim Grosbach3870b752010-10-22 18:35:16 +00002639 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2640 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2641 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2642 (sra GPR:$Rm, (i32 16))))]>,
2643 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002644
Jim Grosbach3870b752010-10-22 18:35:16 +00002645 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2646 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2647 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2648 (sext_inreg GPR:$Rm, i16)))]>,
2649 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002650
Jim Grosbach3870b752010-10-22 18:35:16 +00002651 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2652 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2653 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2654 (sra GPR:$Rm, (i32 16))))]>,
2655 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002656
Jim Grosbach3870b752010-10-22 18:35:16 +00002657 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2658 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2659 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2660 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2661 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002662
Jim Grosbach3870b752010-10-22 18:35:16 +00002663 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2664 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2665 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2666 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2667 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002668}
2669
Raul Herbster37fb5b12007-08-30 23:25:47 +00002670
2671multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002672 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002673 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2674 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2675 [(set GPR:$Rd, (add GPR:$Ra,
2676 (opnode (sext_inreg GPR:$Rn, i16),
2677 (sext_inreg GPR:$Rm, i16))))]>,
2678 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002679
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002680 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002681 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2682 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2683 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2684 (sra GPR:$Rm, (i32 16)))))]>,
2685 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002686
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002687 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002688 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2689 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2690 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2691 (sext_inreg GPR:$Rm, i16))))]>,
2692 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002693
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002694 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002695 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2696 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2697 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2698 (sra GPR:$Rm, (i32 16)))))]>,
2699 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002700
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002701 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002702 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2703 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2704 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2705 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2706 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002707
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002708 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002709 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2710 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2711 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2712 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2713 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002714}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002715
Raul Herbster37fb5b12007-08-30 23:25:47 +00002716defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2717defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002718
Johnny Chen83498e52010-02-12 21:59:23 +00002719// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002720def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2721 (ins GPR:$Rn, GPR:$Rm),
2722 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002723 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002724 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002725
Jim Grosbach3870b752010-10-22 18:35:16 +00002726def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2727 (ins GPR:$Rn, GPR:$Rm),
2728 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002729 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002730 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002731
Jim Grosbach3870b752010-10-22 18:35:16 +00002732def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2733 (ins GPR:$Rn, GPR:$Rm),
2734 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002735 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002736 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002737
Jim Grosbach3870b752010-10-22 18:35:16 +00002738def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2739 (ins GPR:$Rn, GPR:$Rm),
2740 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002741 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002742 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002743
Johnny Chen667d1272010-02-22 18:50:54 +00002744// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002745class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2746 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002747 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002748 bits<4> Rn;
2749 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002750 let Inst{4} = 1;
2751 let Inst{5} = swap;
2752 let Inst{6} = sub;
2753 let Inst{7} = 0;
2754 let Inst{21-20} = 0b00;
2755 let Inst{22} = long;
2756 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002757 let Inst{11-8} = Rm;
2758 let Inst{3-0} = Rn;
2759}
2760class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2761 InstrItinClass itin, string opc, string asm>
2762 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2763 bits<4> Rd;
2764 let Inst{15-12} = 0b1111;
2765 let Inst{19-16} = Rd;
2766}
2767class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2768 InstrItinClass itin, string opc, string asm>
2769 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2770 bits<4> Ra;
2771 let Inst{15-12} = Ra;
2772}
2773class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2774 InstrItinClass itin, string opc, string asm>
2775 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2776 bits<4> RdLo;
2777 bits<4> RdHi;
2778 let Inst{19-16} = RdHi;
2779 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002780}
2781
2782multiclass AI_smld<bit sub, string opc> {
2783
Jim Grosbach385e1362010-10-22 19:15:30 +00002784 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2785 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002786
Jim Grosbach385e1362010-10-22 19:15:30 +00002787 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2788 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002789
Jim Grosbach385e1362010-10-22 19:15:30 +00002790 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2791 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2792 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002793
Jim Grosbach385e1362010-10-22 19:15:30 +00002794 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2795 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2796 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002797
2798}
2799
2800defm SMLA : AI_smld<0, "smla">;
2801defm SMLS : AI_smld<1, "smls">;
2802
Johnny Chen2ec5e492010-02-22 21:50:40 +00002803multiclass AI_sdml<bit sub, string opc> {
2804
Jim Grosbach385e1362010-10-22 19:15:30 +00002805 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2806 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2807 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2808 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002809}
2810
2811defm SMUA : AI_sdml<0, "smua">;
2812defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002813
Evan Chenga8e29892007-01-19 07:51:42 +00002814//===----------------------------------------------------------------------===//
2815// Misc. Arithmetic Instructions.
2816//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002817
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002818def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2819 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2820 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002821
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002822def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2823 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2824 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2825 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002826
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002827def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2828 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2829 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002830
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002831def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2832 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2833 [(set GPR:$Rd,
2834 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2835 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2836 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2837 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2838 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002839
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002840def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2841 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2842 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002843 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002844 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2845 (shl GPR:$Rm, (i32 8))), i16))]>,
2846 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002847
Bob Wilsonf955f292010-08-17 17:23:19 +00002848def lsl_shift_imm : SDNodeXForm<imm, [{
2849 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2850 return CurDAG->getTargetConstant(Sh, MVT::i32);
2851}]>;
2852
2853def lsl_amt : PatLeaf<(i32 imm), [{
2854 return (N->getZExtValue() < 32);
2855}], lsl_shift_imm>;
2856
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002857def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2858 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2859 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2860 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2861 (and (shl GPR:$Rm, lsl_amt:$sh),
2862 0xFFFF0000)))]>,
2863 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002864
Evan Chenga8e29892007-01-19 07:51:42 +00002865// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002866def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2867 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2868def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2869 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002870
Bob Wilsonf955f292010-08-17 17:23:19 +00002871def asr_shift_imm : SDNodeXForm<imm, [{
2872 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2873 return CurDAG->getTargetConstant(Sh, MVT::i32);
2874}]>;
2875
2876def asr_amt : PatLeaf<(i32 imm), [{
2877 return (N->getZExtValue() <= 32);
2878}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002879
Bob Wilsondc66eda2010-08-16 22:26:55 +00002880// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2881// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002882def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2883 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2884 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2885 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2886 (and (sra GPR:$Rm, asr_amt:$sh),
2887 0xFFFF)))]>,
2888 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002889
Evan Chenga8e29892007-01-19 07:51:42 +00002890// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2891// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002892def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002893 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002894def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002895 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2896 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002897
Evan Chenga8e29892007-01-19 07:51:42 +00002898//===----------------------------------------------------------------------===//
2899// Comparison Instructions...
2900//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002901
Jim Grosbach26421962008-10-14 20:36:24 +00002902defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002903 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002904 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002905
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002906// FIXME: We have to be careful when using the CMN instruction and comparison
2907// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002908// results:
2909//
2910// rsbs r1, r1, 0
2911// cmp r0, r1
2912// mov r0, #0
2913// it ls
2914// mov r0, #1
2915//
2916// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002917//
Bill Wendling6165e872010-08-26 18:33:51 +00002918// cmn r0, r1
2919// mov r0, #0
2920// it ls
2921// mov r0, #1
2922//
2923// However, the CMN gives the *opposite* result when r1 is 0. This is because
2924// the carry flag is set in the CMP case but not in the CMN case. In short, the
2925// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2926// value of r0 and the carry bit (because the "carry bit" parameter to
2927// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2928// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2929// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2930// parameter to AddWithCarry is defined as 0).
2931//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002932// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002933//
2934// x = 0
2935// ~x = 0xFFFF FFFF
2936// ~x + 1 = 0x1 0000 0000
2937// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2938//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002939// Therefore, we should disable CMN when comparing against zero, until we can
2940// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2941// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002942//
2943// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2944//
2945// This is related to <rdar://problem/7569620>.
2946//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002947//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2948// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002949
Evan Chenga8e29892007-01-19 07:51:42 +00002950// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002951defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002952 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002953 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002954defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002955 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002956 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002957
David Goodwinc0309b42009-06-29 15:33:01 +00002958defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002959 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002960 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2961defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002962 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002963 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002964
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002965//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2966// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002967
David Goodwinc0309b42009-06-29 15:33:01 +00002968def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002969 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002970
Evan Cheng218977b2010-07-13 19:27:42 +00002971// Pseudo i64 compares for some floating point compares.
2972let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2973 Defs = [CPSR] in {
2974def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002975 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002976 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002977 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2978
2979def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002980 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002981 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2982} // usesCustomInserter
2983
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002984
Evan Chenga8e29892007-01-19 07:51:42 +00002985// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002986// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002987// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002988// FIXME: These should all be pseudo-instructions that get expanded to
2989// the normal MOV instructions. That would fix the dependency on
2990// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002991let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002992def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2993 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2994 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2995 RegConstraint<"$false = $Rd">, UnaryDP {
2996 bits<4> Rd;
2997 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002998 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002999 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003000 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003001 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003002 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003003}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003004
Jim Grosbach27e90082010-10-29 19:28:17 +00003005def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3006 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3007 "mov", "\t$Rd, $shift",
3008 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3009 RegConstraint<"$false = $Rd">, UnaryDP {
3010 bits<4> Rd;
3011 bits<4> Rn;
3012 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003013 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003014 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003015 let Inst{19-16} = Rn;
3016 let Inst{15-12} = Rd;
3017 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003018}
3019
Jim Grosbach27e90082010-10-29 19:28:17 +00003020def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
3021 DPFrm, IIC_iMOVi,
3022 "movw", "\t$Rd, $imm",
3023 []>,
3024 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3025 UnaryDP {
3026 bits<4> Rd;
3027 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003028 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003029 let Inst{20} = 0;
3030 let Inst{19-16} = imm{15-12};
3031 let Inst{15-12} = Rd;
3032 let Inst{11-0} = imm{11-0};
3033}
3034
3035def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3036 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3037 "mov", "\t$Rd, $imm",
3038 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3039 RegConstraint<"$false = $Rd">, UnaryDP {
3040 bits<4> Rd;
3041 bits<12> imm;
3042 let Inst{25} = 1;
3043 let Inst{20} = 0;
3044 let Inst{19-16} = 0b0000;
3045 let Inst{15-12} = Rd;
3046 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003047}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003048
Evan Cheng63f35442010-11-13 02:25:14 +00003049// Two instruction predicate mov immediate.
3050def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3051 (ins GPR:$false, i32imm:$src, pred:$p),
Evan Chengc47f7d62010-11-13 05:14:20 +00003052 IIC_iCMOVix2, "", []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003053
Evan Cheng875a6ac2010-11-12 22:42:47 +00003054def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3055 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3056 "mvn", "\t$Rd, $imm",
3057 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3058 RegConstraint<"$false = $Rd">, UnaryDP {
3059 bits<4> Rd;
3060 bits<12> imm;
3061 let Inst{25} = 1;
3062 let Inst{20} = 0;
3063 let Inst{19-16} = 0b0000;
3064 let Inst{15-12} = Rd;
3065 let Inst{11-0} = imm;
3066}
Owen Andersonf523e472010-09-23 23:45:25 +00003067} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003068
Jim Grosbach3728e962009-12-10 00:11:09 +00003069//===----------------------------------------------------------------------===//
3070// Atomic operations intrinsics
3071//
3072
Bob Wilsonf74a4292010-10-30 00:54:37 +00003073def memb_opt : Operand<i32> {
3074 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003075}
Jim Grosbach3728e962009-12-10 00:11:09 +00003076
Bob Wilsonf74a4292010-10-30 00:54:37 +00003077// memory barriers protect the atomic sequences
3078let hasSideEffects = 1 in {
3079def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3080 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3081 Requires<[IsARM, HasDB]> {
3082 bits<4> opt;
3083 let Inst{31-4} = 0xf57ff05;
3084 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003085}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003086
Johnny Chen7def14f2010-08-11 23:35:12 +00003087def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003088 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003089 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003090 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003091 // FIXME: add encoding
3092}
Jim Grosbach3728e962009-12-10 00:11:09 +00003093}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003094
Bob Wilsonf74a4292010-10-30 00:54:37 +00003095def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3096 "dsb", "\t$opt",
3097 [/* For disassembly only; pattern left blank */]>,
3098 Requires<[IsARM, HasDB]> {
3099 bits<4> opt;
3100 let Inst{31-4} = 0xf57ff04;
3101 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003102}
3103
Johnny Chenfd6037d2010-02-18 00:19:08 +00003104// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003105def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3106 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003107 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003108 let Inst{3-0} = 0b1111;
3109}
3110
Jim Grosbach66869102009-12-11 18:52:41 +00003111let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003112 let Uses = [CPSR] in {
3113 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003114 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003115 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3116 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003117 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003118 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3119 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003120 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003121 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3122 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003123 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003124 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3125 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003126 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003127 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3128 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003129 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003130 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3131 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003132 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003133 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3134 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003135 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003136 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3137 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003138 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003139 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3140 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003141 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003142 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3143 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003144 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003145 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3146 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003147 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003148 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3149 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003150 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003151 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3152 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003153 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003154 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3155 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003156 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003157 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3158 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003159 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003160 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3161 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003162 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003163 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3164 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003165 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003166 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3167
3168 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003169 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003170 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3171 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003172 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003173 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3174 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003175 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003176 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3177
Jim Grosbache801dc42009-12-12 01:40:06 +00003178 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003179 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003180 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3181 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003182 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003183 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3184 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003185 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003186 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3187}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003188}
3189
3190let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003191def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3192 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003193 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003194def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3195 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003196 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003197def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3198 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003199 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003200def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003201 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003202 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003203 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003204}
3205
Jim Grosbach86875a22010-10-29 19:58:57 +00003206let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3207def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003208 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003209 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003210 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003211def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003212 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003213 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003214 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003215def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003216 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003217 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003218 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003219def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3220 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003221 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003222 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003223 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003224}
3225
Johnny Chenb9436272010-02-17 22:37:58 +00003226// Clear-Exclusive is for disassembly only.
3227def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3228 [/* For disassembly only; pattern left blank */]>,
3229 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003230 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003231}
3232
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003233// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3234let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003235def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3236 [/* For disassembly only; pattern left blank */]>;
3237def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3238 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003239}
3240
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003241//===----------------------------------------------------------------------===//
3242// TLS Instructions
3243//
3244
3245// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003246// FIXME: This needs to be a pseudo of some sort so that we can get the
3247// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003248let isCall = 1,
3249 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003250 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003251 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003252 [(set R0, ARMthread_pointer)]>;
3253}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003254
Evan Chenga8e29892007-01-19 07:51:42 +00003255//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003256// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003257// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003258// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003259// Since by its nature we may be coming from some other function to get
3260// here, and we're using the stack frame for the containing function to
3261// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003262// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003263// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003264// except for our own input by listing the relevant registers in Defs. By
3265// doing so, we also cause the prologue/epilogue code to actively preserve
3266// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003267// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003268//
3269// These are pseudo-instructions and are lowered to individual MC-insts, so
3270// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003271let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003272 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3273 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003274 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003275 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003276 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003277 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003278 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003279 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3280 Requires<[IsARM, HasVFP2]>;
3281}
3282
3283let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003284 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3285 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003286 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3287 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003288 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003289 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3290 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003291}
3292
Jim Grosbach5eb19512010-05-22 01:06:18 +00003293// FIXME: Non-Darwin version(s)
3294let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3295 Defs = [ R7, LR, SP ] in {
3296def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3297 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003298 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003299 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3300 Requires<[IsARM, IsDarwin]>;
3301}
3302
Jim Grosbache4ad3872010-10-19 23:27:08 +00003303// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003304// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003305// handled when the pseudo is expanded (which happens before any passes
3306// that need the instruction size).
3307let isBarrier = 1, hasSideEffects = 1 in
3308def Int_eh_sjlj_dispatchsetup :
3309 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3310 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3311 Requires<[IsDarwin]>;
3312
Jim Grosbach0e0da732009-05-12 23:59:14 +00003313//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003314// Non-Instruction Patterns
3315//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003316
Evan Chenga8e29892007-01-19 07:51:42 +00003317// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003318
Evan Cheng893d7fe2010-11-12 23:03:38 +00003319// FIXME: Folding immediates into these logical operations aren't necessary
3320// good ideas. If it's in a loop machine licm could have hoisted the immediate
3321// computation out of the loop.
Evan Chenga8e29892007-01-19 07:51:42 +00003322def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003323 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3324 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003325def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003326 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3327 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003328def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3329 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3330 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003331def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3332 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3333 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003334
Evan Cheng893d7fe2010-11-12 23:03:38 +00003335// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003336// This is a single pseudo instruction, the benefit is that it can be remat'd
3337// as a single unit instead of having to handle reg inputs.
3338// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003339let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003340def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
Evan Cheng11c11f82010-11-12 23:46:13 +00003341 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003342 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003343
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003344// ConstantPool, GlobalAddress, and JumpTable
3345def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3346 Requires<[IsARM, DontUseMovt]>;
3347def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3348def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3349 Requires<[IsARM, UseMovt]>;
3350def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3351 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3352
Evan Chenga8e29892007-01-19 07:51:42 +00003353// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003354
Dale Johannesen51e28e62010-06-03 21:09:53 +00003355// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003356def : ARMPat<(ARMtcret tcGPR:$dst),
3357 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003358
3359def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3360 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3361
3362def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3363 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3364
Dale Johannesen38d5f042010-06-15 22:24:08 +00003365def : ARMPat<(ARMtcret tcGPR:$dst),
3366 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003367
3368def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3369 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3370
3371def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3372 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003373
Evan Chenga8e29892007-01-19 07:51:42 +00003374// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003375def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003376 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003377def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003378 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003379
Evan Chenga8e29892007-01-19 07:51:42 +00003380// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003381def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3382def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003383
Evan Chenga8e29892007-01-19 07:51:42 +00003384// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003385def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3386def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3387def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3388def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3389
Evan Chenga8e29892007-01-19 07:51:42 +00003390def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003391
Evan Cheng83b5cf02008-11-05 23:22:34 +00003392def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3393def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3394
Evan Cheng34b12d22007-01-19 20:27:35 +00003395// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003396def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3397 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003398 (SMULBB GPR:$a, GPR:$b)>;
3399def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3400 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003401def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3402 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003403 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003404def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003405 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003406def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3407 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003408 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003409def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003410 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003411def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3412 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003413 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003414def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003415 (SMULWB GPR:$a, GPR:$b)>;
3416
3417def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003418 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3419 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003420 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3421def : ARMV5TEPat<(add GPR:$acc,
3422 (mul sext_16_node:$a, sext_16_node:$b)),
3423 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3424def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003425 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3426 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003427 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3428def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003429 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003430 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3431def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003432 (mul (sra GPR:$a, (i32 16)),
3433 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003434 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3435def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003436 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003437 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3438def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003439 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3440 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003441 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3442def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003443 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003444 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3445
Evan Chenga8e29892007-01-19 07:51:42 +00003446//===----------------------------------------------------------------------===//
3447// Thumb Support
3448//
3449
3450include "ARMInstrThumb.td"
3451
3452//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003453// Thumb2 Support
3454//
3455
3456include "ARMInstrThumb2.td"
3457
3458//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003459// Floating Point Support
3460//
3461
3462include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003463
3464//===----------------------------------------------------------------------===//
3465// Advanced SIMD (NEON) Support
3466//
3467
3468include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003469
3470//===----------------------------------------------------------------------===//
3471// Coprocessor Instructions. For disassembly only.
3472//
3473
3474def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3475 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3476 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3477 [/* For disassembly only; pattern left blank */]> {
3478 let Inst{4} = 0;
3479}
3480
3481def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3482 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3483 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3484 [/* For disassembly only; pattern left blank */]> {
3485 let Inst{31-28} = 0b1111;
3486 let Inst{4} = 0;
3487}
3488
Johnny Chen64dfb782010-02-16 20:04:27 +00003489class ACI<dag oops, dag iops, string opc, string asm>
3490 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3491 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3492 let Inst{27-25} = 0b110;
3493}
3494
3495multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3496
3497 def _OFFSET : ACI<(outs),
3498 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3499 opc, "\tp$cop, cr$CRd, $addr"> {
3500 let Inst{31-28} = op31_28;
3501 let Inst{24} = 1; // P = 1
3502 let Inst{21} = 0; // W = 0
3503 let Inst{22} = 0; // D = 0
3504 let Inst{20} = load;
3505 }
3506
3507 def _PRE : ACI<(outs),
3508 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3509 opc, "\tp$cop, cr$CRd, $addr!"> {
3510 let Inst{31-28} = op31_28;
3511 let Inst{24} = 1; // P = 1
3512 let Inst{21} = 1; // W = 1
3513 let Inst{22} = 0; // D = 0
3514 let Inst{20} = load;
3515 }
3516
3517 def _POST : ACI<(outs),
3518 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3519 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3520 let Inst{31-28} = op31_28;
3521 let Inst{24} = 0; // P = 0
3522 let Inst{21} = 1; // W = 1
3523 let Inst{22} = 0; // D = 0
3524 let Inst{20} = load;
3525 }
3526
3527 def _OPTION : ACI<(outs),
3528 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3529 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3530 let Inst{31-28} = op31_28;
3531 let Inst{24} = 0; // P = 0
3532 let Inst{23} = 1; // U = 1
3533 let Inst{21} = 0; // W = 0
3534 let Inst{22} = 0; // D = 0
3535 let Inst{20} = load;
3536 }
3537
3538 def L_OFFSET : ACI<(outs),
3539 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003540 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003541 let Inst{31-28} = op31_28;
3542 let Inst{24} = 1; // P = 1
3543 let Inst{21} = 0; // W = 0
3544 let Inst{22} = 1; // D = 1
3545 let Inst{20} = load;
3546 }
3547
3548 def L_PRE : ACI<(outs),
3549 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003550 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003551 let Inst{31-28} = op31_28;
3552 let Inst{24} = 1; // P = 1
3553 let Inst{21} = 1; // W = 1
3554 let Inst{22} = 1; // D = 1
3555 let Inst{20} = load;
3556 }
3557
3558 def L_POST : ACI<(outs),
3559 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003560 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003561 let Inst{31-28} = op31_28;
3562 let Inst{24} = 0; // P = 0
3563 let Inst{21} = 1; // W = 1
3564 let Inst{22} = 1; // D = 1
3565 let Inst{20} = load;
3566 }
3567
3568 def L_OPTION : ACI<(outs),
3569 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003570 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003571 let Inst{31-28} = op31_28;
3572 let Inst{24} = 0; // P = 0
3573 let Inst{23} = 1; // U = 1
3574 let Inst{21} = 0; // W = 0
3575 let Inst{22} = 1; // D = 1
3576 let Inst{20} = load;
3577 }
3578}
3579
3580defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3581defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3582defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3583defm STC2 : LdStCop<0b1111, 0, "stc2">;
3584
Johnny Chen906d57f2010-02-12 01:44:23 +00003585def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3586 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3587 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3588 [/* For disassembly only; pattern left blank */]> {
3589 let Inst{20} = 0;
3590 let Inst{4} = 1;
3591}
3592
3593def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3594 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3595 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3596 [/* For disassembly only; pattern left blank */]> {
3597 let Inst{31-28} = 0b1111;
3598 let Inst{20} = 0;
3599 let Inst{4} = 1;
3600}
3601
3602def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3603 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3604 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3605 [/* For disassembly only; pattern left blank */]> {
3606 let Inst{20} = 1;
3607 let Inst{4} = 1;
3608}
3609
3610def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3611 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3612 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3613 [/* For disassembly only; pattern left blank */]> {
3614 let Inst{31-28} = 0b1111;
3615 let Inst{20} = 1;
3616 let Inst{4} = 1;
3617}
3618
3619def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3620 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3621 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3622 [/* For disassembly only; pattern left blank */]> {
3623 let Inst{23-20} = 0b0100;
3624}
3625
3626def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3627 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3628 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3629 [/* For disassembly only; pattern left blank */]> {
3630 let Inst{31-28} = 0b1111;
3631 let Inst{23-20} = 0b0100;
3632}
3633
3634def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3635 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3636 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3637 [/* For disassembly only; pattern left blank */]> {
3638 let Inst{23-20} = 0b0101;
3639}
3640
3641def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3642 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3643 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3644 [/* For disassembly only; pattern left blank */]> {
3645 let Inst{31-28} = 0b1111;
3646 let Inst{23-20} = 0b0101;
3647}
3648
Johnny Chenb98e1602010-02-12 18:55:33 +00003649//===----------------------------------------------------------------------===//
3650// Move between special register and ARM core register -- for disassembly only
3651//
3652
3653def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3654 [/* For disassembly only; pattern left blank */]> {
3655 let Inst{23-20} = 0b0000;
3656 let Inst{7-4} = 0b0000;
3657}
3658
3659def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3660 [/* For disassembly only; pattern left blank */]> {
3661 let Inst{23-20} = 0b0100;
3662 let Inst{7-4} = 0b0000;
3663}
3664
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003665def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3666 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003667 [/* For disassembly only; pattern left blank */]> {
3668 let Inst{23-20} = 0b0010;
3669 let Inst{7-4} = 0b0000;
3670}
3671
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003672def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3673 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003674 [/* For disassembly only; pattern left blank */]> {
3675 let Inst{23-20} = 0b0010;
3676 let Inst{7-4} = 0b0000;
3677}
3678
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003679def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3680 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003681 [/* For disassembly only; pattern left blank */]> {
3682 let Inst{23-20} = 0b0110;
3683 let Inst{7-4} = 0b0000;
3684}
3685
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003686def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3687 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003688 [/* For disassembly only; pattern left blank */]> {
3689 let Inst{23-20} = 0b0110;
3690 let Inst{7-4} = 0b0000;
3691}