blob: baf39c270d0d90700c1825dcf6832e91b7b43953 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000056using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000057
Evan Chengb1712452010-01-27 06:25:16 +000058STATISTIC(NumTailCalls, "Number of tail calls");
59
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
David Greenea5f26012011-02-07 19:36:54 +000064static SDValue Insert128BitVector(SDValue Result,
65 SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000069
David Greenea5f26012011-02-07 19:36:54 +000070static SDValue Extract128BitVector(SDValue Vec,
71 SDValue Idx,
72 SelectionDAG &DAG,
73 DebugLoc dl);
74
75/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
76/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000077/// simple subregister reference. Idx is an index in the 128 bits we
78/// want. It need not be aligned to a 128-bit bounday. That makes
79/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000080static SDValue Extract128BitVector(SDValue Vec,
81 SDValue Idx,
82 SelectionDAG &DAG,
83 DebugLoc dl) {
84 EVT VT = Vec.getValueType();
85 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000086 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000087 int Factor = VT.getSizeInBits()/128;
88 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
89 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000090
91 // Extract from UNDEF is UNDEF.
92 if (Vec.getOpcode() == ISD::UNDEF)
93 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
94
95 if (isa<ConstantSDNode>(Idx)) {
96 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
97
98 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
99 // we can match to VEXTRACTF128.
100 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
101
102 // This is the index of the first element of the 128-bit chunk
103 // we want.
104 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
105 * ElemsPerChunk);
106
107 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000108 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
109 VecIdx);
110
111 return Result;
112 }
113
114 return SDValue();
115}
116
117/// Generate a DAG to put 128-bits into a vector > 128 bits. This
118/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000119/// simple superregister reference. Idx is an index in the 128 bits
120/// we want. It need not be aligned to a 128-bit bounday. That makes
121/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000122static SDValue Insert128BitVector(SDValue Result,
123 SDValue Vec,
124 SDValue Idx,
125 SelectionDAG &DAG,
126 DebugLoc dl) {
127 if (isa<ConstantSDNode>(Idx)) {
128 EVT VT = Vec.getValueType();
129 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
130
131 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000132 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000133 EVT ResultVT = Result.getValueType();
134
135 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000136 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000137
138 // This is the index of the first element of the 128-bit chunk
139 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000140 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000141 * ElemsPerChunk);
142
143 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000144 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
145 VecIdx);
146 return Result;
147 }
148
149 return SDValue();
150}
151
Chris Lattnerf0144122009-07-28 03:13:23 +0000152static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000153 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
154 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000155
Evan Cheng2bffee22011-02-01 01:14:13 +0000156 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000157 if (is64Bit)
158 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000159 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000160 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000161
Evan Cheng203576a2011-07-20 19:50:42 +0000162 if (Subtarget->isTargetELF())
163 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000164 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000165 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000166 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000167}
168
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000169X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000170 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000171 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000172 X86ScalarSSEf64 = Subtarget->hasXMMInt();
173 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000174 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000175
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000176 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000177 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000178
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000180 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181
182 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000183 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000184 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
185 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000186
Eric Christopherde5e1012011-03-11 01:05:58 +0000187 // For 64-bit since we have so many registers use the ILP scheduler, for
188 // 32-bit code use the register pressure specific scheduling.
189 if (Subtarget->is64Bit())
190 setSchedulingPreference(Sched::ILP);
191 else
192 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000193 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000194
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000195 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000196 // Setup Windows compiler runtime calls.
197 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000198 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000199 setLibcallName(RTLIB::SREM_I64, "_allrem");
200 setLibcallName(RTLIB::UREM_I64, "_aullrem");
201 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000203 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000204 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000205 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000206 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
208 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000209 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
210 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000211 }
212
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000213 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000214 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 setUseUnderscoreSetJmp(false);
216 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000217 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000218 // MS runtime is weird: it exports _setjmp, but longjmp!
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(false);
221 } else {
222 setUseUnderscoreSetJmp(true);
223 setUseUnderscoreLongJmp(true);
224 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000225
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000230 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000232
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000234
Scott Michelfdc40a02009-02-17 22:15:04 +0000235 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000237 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000239 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
241 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000242
243 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000250
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000251 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
252 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
255 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000256
Evan Cheng25ab6902006-09-08 06:48:29 +0000257 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000260 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000261 // We have an algorithm for SSE2->double, and we turn this into a
262 // 64-bit FILD followed by conditional FADD for other targets.
263 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000264 // We have an algorithm for SSE2, and we turn this into a 64-bit
265 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000266 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000268
269 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
270 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
272 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000274 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // SSE has no i16 to fp conversion, only i32
276 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000278 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000283 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000284 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
286 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000288
Dale Johannesen73328d12007-09-19 23:55:34 +0000289 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
290 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
292 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000293
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
295 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000298
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000299 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000301 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000303 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
305 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306 }
307
308 // Handle FP_TO_UINT by promoting the destination to a larger signed
309 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000313
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000317 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000318 // Since AVX is a superset of SSE3, only check for SSE here.
319 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 // Expand FP_TO_UINT into a select.
321 // FIXME: We would like to use a Custom expander here eventually to do
322 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000325 // With SSE3 we can use fisttpll to convert to a signed i64; without
326 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000329
Chris Lattner399610a2006-12-05 18:22:22 +0000330 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000331 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
333 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000334 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000336 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000337 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000338 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000339 }
Chris Lattner21f66852005-12-23 05:15:23 +0000340
Dan Gohmanb00ee212008-02-18 19:34:53 +0000341 // Scalar integer divide and remainder are lowered to use operations that
342 // produce two results, to match the available instructions. This exposes
343 // the two-result form to trivial CSE, which is able to combine x/y and x%y
344 // into a single instruction.
345 //
346 // Scalar integer multiply-high is also lowered to use two-result
347 // operations, to match the available instructions. However, plain multiply
348 // (low) operations are left as Legal, as there are single-result
349 // instructions for this in x86. Using the two-result multiply instructions
350 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000351 for (unsigned i = 0, e = 4; i != e; ++i) {
352 MVT VT = IntVTs[i];
353 setOperationAction(ISD::MULHS, VT, Expand);
354 setOperationAction(ISD::MULHU, VT, Expand);
355 setOperationAction(ISD::SDIV, VT, Expand);
356 setOperationAction(ISD::UDIV, VT, Expand);
357 setOperationAction(ISD::SREM, VT, Expand);
358 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000359
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000360 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000361 setOperationAction(ISD::ADDC, VT, Custom);
362 setOperationAction(ISD::ADDE, VT, Custom);
363 setOperationAction(ISD::SUBC, VT, Custom);
364 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000365 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000366
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
368 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
369 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
370 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000371 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
376 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f32 , Expand);
378 setOperationAction(ISD::FREM , MVT::f64 , Expand);
379 setOperationAction(ISD::FREM , MVT::f80 , Expand);
380 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000381
Chandler Carruth77821022011-12-24 12:12:34 +0000382 // Promote the i8 variants and force them on up to i32 which has a shorter
383 // encoding.
384 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
385 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
386 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
387 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000388 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
390 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
391 if (Subtarget->is64Bit())
392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000393 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000394 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
395 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
396 if (Subtarget->is64Bit())
397 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
398 }
Craig Topper37f21672011-10-11 06:44:02 +0000399
400 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000401 // When promoting the i8 variants, force them to i32 for a shorter
402 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000403 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000404 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
406 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
409 if (Subtarget->is64Bit())
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000411 } else {
412 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
418 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000419 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000420 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
421 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 }
423
Benjamin Kramer1292c222010-12-04 20:32:23 +0000424 if (Subtarget->hasPOPCNT()) {
425 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
426 } else {
427 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
428 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
429 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
430 if (Subtarget->is64Bit())
431 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
432 }
433
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
435 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000436
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000438 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000440 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000441 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
445 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
446 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000447 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
451 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000454 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000455 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000457
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000458 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
460 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
461 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
462 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000463 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
465 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000466 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000467 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
469 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
470 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
471 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000472 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000473 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000474 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
476 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
477 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000478 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
480 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
481 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000482 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000483
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000484 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000486
Eric Christopher9a9d2752010-07-22 02:48:34 +0000487 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000488 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000489
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000490 // On X86 and X86-64, atomic operations are lowered to locked instructions.
491 // Locked instructions, in turn, have implicit fence semantics (all memory
492 // operations are flushed before issuing the locked instruction, and they
493 // are not buffered), so we can fold away the common pattern of
494 // fence-atomic-fence.
495 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000496
Mon P Wang63307c32008-05-05 19:05:59 +0000497 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000498 for (unsigned i = 0, e = 4; i != e; ++i) {
499 MVT VT = IntVTs[i];
500 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000502 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000503 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000504
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000505 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000506 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
513 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000514 }
515
Eli Friedman43f51ae2011-08-26 21:21:21 +0000516 if (Subtarget->hasCmpxchg16b()) {
517 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
518 }
519
Evan Cheng3c992d22006-03-07 02:02:57 +0000520 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000521 if (!Subtarget->isTargetDarwin() &&
522 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000523 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000525 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000526
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
528 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
529 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
530 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000531 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000532 setExceptionPointerRegister(X86::RAX);
533 setExceptionSelectorRegister(X86::RDX);
534 } else {
535 setExceptionPointerRegister(X86::EAX);
536 setExceptionSelectorRegister(X86::EDX);
537 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
539 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000540
Duncan Sands4a544a72011-09-06 13:37:06 +0000541 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
542 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000543
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000545
Nate Begemanacc398c2006-01-25 18:21:52 +0000546 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VASTART , MVT::Other, Custom);
548 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Custom);
551 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::VAARG , MVT::Other, Expand);
554 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000555 }
Evan Chengae642192007-03-02 23:16:35 +0000556
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
558 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000559
560 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Custom);
566 else
567 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
568 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000569
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000570 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000571 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
574 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000575
Evan Cheng223547a2006-01-31 22:28:30 +0000576 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 setOperationAction(ISD::FABS , MVT::f64, Custom);
578 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000579
580 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000581 setOperationAction(ISD::FNEG , MVT::f64, Custom);
582 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000583
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
586 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000587
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000588 // Lower this to FGETSIGNx86 plus an AND.
589 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
590 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
591
Evan Chengd25e9e82006-02-02 00:28:23 +0000592 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000593 setOperationAction(ISD::FSIN , MVT::f64, Expand);
594 setOperationAction(ISD::FCOS , MVT::f64, Expand);
595 setOperationAction(ISD::FSIN , MVT::f32, Expand);
596 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000597
Chris Lattnera54aa942006-01-29 06:26:08 +0000598 // Expand FP immediates into loads from the stack, except for the special
599 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 addLegalFPImmediate(APFloat(+0.0)); // xorpd
601 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000602 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603 // Use SSE for f32, x87 for f64.
604 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
606 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
611 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000615
616 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
618 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000619
620 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::FSIN , MVT::f32, Expand);
622 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000623
Nate Begemane1795842008-02-14 08:57:00 +0000624 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000625 addLegalFPImmediate(APFloat(+0.0f)); // xorps
626 addLegalFPImmediate(APFloat(+0.0)); // FLD0
627 addLegalFPImmediate(APFloat(+1.0)); // FLD1
628 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
629 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
630
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000631 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
633 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000635 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000636 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000637 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
639 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000640
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
642 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
643 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
644 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000645
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000646 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
648 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000649 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000650 addLegalFPImmediate(APFloat(+0.0)); // FLD0
651 addLegalFPImmediate(APFloat(+1.0)); // FLD1
652 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
653 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000654 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
655 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
656 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
657 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000658 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000659
Cameron Zwarich33390842011-07-08 21:39:21 +0000660 // We don't support FMA.
661 setOperationAction(ISD::FMA, MVT::f64, Expand);
662 setOperationAction(ISD::FMA, MVT::f32, Expand);
663
Dale Johannesen59a58732007-08-05 18:49:15 +0000664 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000665 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
667 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
668 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000670 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000671 addLegalFPImmediate(TmpFlt); // FLD0
672 TmpFlt.changeSign();
673 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000674
675 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000676 APFloat TmpFlt2(+1.0);
677 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
678 &ignored);
679 addLegalFPImmediate(TmpFlt2); // FLD1
680 TmpFlt2.changeSign();
681 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
682 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000683
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000684 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
686 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000687 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000688
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000689 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
690 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
691 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
692 setOperationAction(ISD::FRINT, MVT::f80, Expand);
693 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000694 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000695 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000696
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000697 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
699 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
700 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FLOG, MVT::f80, Expand);
703 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
704 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
705 setOperationAction(ISD::FEXP, MVT::f80, Expand);
706 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000707
Mon P Wangf007a8b2008-11-06 05:31:54 +0000708 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000709 // (for widening) or expand (for scalarization). Then we will selectively
710 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
712 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
713 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000729 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
730 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000745 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000747 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000754 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000764 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
768 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000769 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000770 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
771 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
772 setTruncStoreAction((MVT::SimpleValueType)VT,
773 (MVT::SimpleValueType)InnerVT, Expand);
774 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
775 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
776 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000777 }
778
Evan Chengc7ce29b2009-02-13 22:36:38 +0000779 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
780 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000781 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000782 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000784 }
785
Dale Johannesen0488fb62010-09-30 23:57:10 +0000786 // MMX-sized vectors (other than x86mmx) are expected to be expanded
787 // into smaller operations.
788 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
789 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
790 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
791 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
792 setOperationAction(ISD::AND, MVT::v8i8, Expand);
793 setOperationAction(ISD::AND, MVT::v4i16, Expand);
794 setOperationAction(ISD::AND, MVT::v2i32, Expand);
795 setOperationAction(ISD::AND, MVT::v1i64, Expand);
796 setOperationAction(ISD::OR, MVT::v8i8, Expand);
797 setOperationAction(ISD::OR, MVT::v4i16, Expand);
798 setOperationAction(ISD::OR, MVT::v2i32, Expand);
799 setOperationAction(ISD::OR, MVT::v1i64, Expand);
800 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
801 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
802 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
803 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
806 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
807 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
808 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
809 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
810 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
811 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
812 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000813 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
815 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
816 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000817
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000818 if (!TM.Options.UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
823 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
824 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
825 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
826 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
827 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
828 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
829 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
830 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
831 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000832 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000833 }
834
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000835 if (!TM.Options.UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000837
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000838 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
839 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
841 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
842 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
843 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000844
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
846 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
847 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
848 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
849 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
850 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
851 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
852 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
853 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
854 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
855 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
857 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
858 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
859 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
860 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000861
Nadav Rotem354efd82011-09-18 14:57:03 +0000862 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000863 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
864 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
865 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
868 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
871 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
877 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
878
Evan Cheng2c3ae372006-04-12 21:21:57 +0000879 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
881 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000882 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000883 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000884 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000885 // Do not attempt to custom lower non-128-bit vectors
886 if (!VT.is128BitVector())
887 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 setOperationAction(ISD::BUILD_VECTOR,
889 VT.getSimpleVT().SimpleTy, Custom);
890 setOperationAction(ISD::VECTOR_SHUFFLE,
891 VT.getSimpleVT().SimpleTy, Custom);
892 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
893 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000894 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
897 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
898 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
899 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
900 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
901 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000902
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
905 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000906 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000907
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000908 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
910 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000911 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000912
913 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000914 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000915 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000916
Owen Andersond6662ad2009-08-10 20:46:15 +0000917 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000919 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000921 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000923 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000925 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000927 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000930
Evan Cheng2c3ae372006-04-12 21:21:57 +0000931 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
933 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
934 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
935 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000936
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
938 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000939 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000940
Craig Topperc0d82852011-11-22 00:44:41 +0000941 if (Subtarget->hasSSE41orAVX()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000942 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
943 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
944 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
945 setOperationAction(ISD::FRINT, MVT::f32, Legal);
946 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
947 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
948 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
949 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
950 setOperationAction(ISD::FRINT, MVT::f64, Legal);
951 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
952
Nate Begeman14d12ca2008-02-11 04:19:36 +0000953 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000956 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
959 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
960 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000961
Nate Begeman14d12ca2008-02-11 04:19:36 +0000962 // i8 and i16 vectors are custom , because the source register and source
963 // source memory operand types are not the same width. f32 vectors are
964 // custom since the immediate controlling the insert encodes additional
965 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
968 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
969 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000970
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
974 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975
Pete Coopera77214a2011-11-14 19:38:42 +0000976 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000977 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000979 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
980 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000981 }
982 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000983
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000984 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000985 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000989 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000990
Nadav Rotem43012222011-05-11 08:12:09 +0000991 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000992 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000993
994 if (Subtarget->hasAVX2()) {
995 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
999 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1000
1001 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1002 } else {
1003 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1007 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1008
1009 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1010 }
Nadav Rotem43012222011-05-11 08:12:09 +00001011 }
1012
Craig Topperc0d82852011-11-22 00:44:41 +00001013 if (Subtarget->hasSSE42orAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +00001014 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001015
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001016 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001017 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1020 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1021 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1022 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001023
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1026 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1039 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1040 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001041
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1043 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001044 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001045
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1050 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1051 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1058
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001060 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001061
Duncan Sands28b77e92011-09-06 19:07:46 +00001062 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1064 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1065 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001066
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001067 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1068 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1069 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1070
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1073 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1074 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001075
Craig Topperaaa643c2011-11-09 07:28:55 +00001076 if (Subtarget->hasAVX2()) {
1077 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1078 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1079 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1080 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001081
Craig Topperaaa643c2011-11-09 07:28:55 +00001082 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1083 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1084 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1085 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001086
Craig Topperaaa643c2011-11-09 07:28:55 +00001087 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1088 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1089 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001090 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001091
1092 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001093
1094 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1098 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1099
1100 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001101 } else {
1102 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1103 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1104 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1105 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1106
1107 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1108 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1109 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1110 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1111
1112 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1113 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1114 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1115 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001116
1117 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1121 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1122
1123 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001124 }
Craig Topper13894fa2011-08-24 06:14:18 +00001125
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001126 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001127 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001128 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1129 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1130 EVT VT = SVT;
1131
1132 // Extract subvector is special because the value type
1133 // (result) is 128-bit but the source is 256-bit wide.
1134 if (VT.is128BitVector())
1135 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1136
1137 // Do not attempt to custom lower other non-256-bit vectors
1138 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001139 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001140
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001141 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1142 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1143 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1144 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001145 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001146 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001147 }
1148
David Greene54d8eba2011-01-27 22:38:56 +00001149 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1151 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1152 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001153
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154 // Do not attempt to promote non-256-bit vectors
1155 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001156 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001157
1158 setOperationAction(ISD::AND, SVT, Promote);
1159 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1160 setOperationAction(ISD::OR, SVT, Promote);
1161 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1162 setOperationAction(ISD::XOR, SVT, Promote);
1163 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1164 setOperationAction(ISD::LOAD, SVT, Promote);
1165 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1166 setOperationAction(ISD::SELECT, SVT, Promote);
1167 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001168 }
David Greene9b9838d2009-06-29 16:47:10 +00001169 }
1170
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001171 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1172 // of this type with custom code.
1173 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1174 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001175 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1176 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001177 }
1178
Evan Cheng6be2c582006-04-05 23:38:46 +00001179 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001180 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001181
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001182
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1184 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001185 //
Eli Friedman962f5492010-06-02 19:35:46 +00001186 // FIXME: We really should do custom legalization for addition and
1187 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1188 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001189 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1190 // Add/Sub/Mul with overflow operations are custom lowered.
1191 MVT VT = IntVTs[i];
1192 setOperationAction(ISD::SADDO, VT, Custom);
1193 setOperationAction(ISD::UADDO, VT, Custom);
1194 setOperationAction(ISD::SSUBO, VT, Custom);
1195 setOperationAction(ISD::USUBO, VT, Custom);
1196 setOperationAction(ISD::SMULO, VT, Custom);
1197 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001198 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001199
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001200 // There are no 8-bit 3-address imul/mul instructions
1201 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1202 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001203
Evan Chengd54f2d52009-03-31 19:38:51 +00001204 if (!Subtarget->is64Bit()) {
1205 // These libcalls are not available in 32-bit.
1206 setLibcallName(RTLIB::SHL_I128, 0);
1207 setLibcallName(RTLIB::SRL_I128, 0);
1208 setLibcallName(RTLIB::SRA_I128, 0);
1209 }
1210
Evan Cheng206ee9d2006-07-07 08:33:52 +00001211 // We have target-specific dag combine patterns for the following nodes:
1212 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001213 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001214 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001215 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001216 setTargetDAGCombine(ISD::SHL);
1217 setTargetDAGCombine(ISD::SRA);
1218 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001219 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001220 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001222 setTargetDAGCombine(ISD::FADD);
1223 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001224 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001225 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001226 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001227 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001228 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001229 if (Subtarget->is64Bit())
1230 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001231 if (Subtarget->hasBMI())
1232 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001233
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001234 computeRegisterProperties();
1235
Evan Cheng05219282011-01-06 06:52:41 +00001236 // On Darwin, -Os means optimize for size without hurting performance,
1237 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001238 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001239 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001240 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001241 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1242 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1243 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001244 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001245 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001246
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001247 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001248}
1249
Scott Michel5b8f82e2008-03-10 15:42:14 +00001250
Duncan Sands28b77e92011-09-06 19:07:46 +00001251EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1252 if (!VT.isVector()) return MVT::i8;
1253 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001254}
1255
1256
Evan Cheng29286502008-01-23 23:17:41 +00001257/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1258/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001259static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001260 if (MaxAlign == 16)
1261 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001262 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001263 if (VTy->getBitWidth() == 128)
1264 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001265 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned EltAlign = 0;
1267 getMaxByValAlign(ATy->getElementType(), EltAlign);
1268 if (EltAlign > MaxAlign)
1269 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001270 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001271 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1272 unsigned EltAlign = 0;
1273 getMaxByValAlign(STy->getElementType(i), EltAlign);
1274 if (EltAlign > MaxAlign)
1275 MaxAlign = EltAlign;
1276 if (MaxAlign == 16)
1277 break;
1278 }
1279 }
1280 return;
1281}
1282
1283/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1284/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001285/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1286/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001287unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001288 if (Subtarget->is64Bit()) {
1289 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001290 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001291 if (TyAlign > 8)
1292 return TyAlign;
1293 return 8;
1294 }
1295
Evan Cheng29286502008-01-23 23:17:41 +00001296 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001297 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001298 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001299 return Align;
1300}
Chris Lattner2b02a442007-02-25 08:29:00 +00001301
Evan Chengf0df0312008-05-15 08:39:06 +00001302/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001303/// and store operations as a result of memset, memcpy, and memmove
1304/// lowering. If DstAlign is zero that means it's safe to destination
1305/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1306/// means there isn't a need to check it against alignment requirement,
1307/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001308/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001309/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1310/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1311/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001312/// It returns EVT::Other if the type should be determined using generic
1313/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001314EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001315X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1316 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001317 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001318 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001319 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001320 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1321 // linux. This is because the stack realignment code can't handle certain
1322 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001323 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001324 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001325 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001326 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001327 (Subtarget->isUnalignedMemAccessFast() ||
1328 ((DstAlign == 0 || DstAlign >= 16) &&
1329 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001330 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001331 if (Subtarget->hasAVX() &&
1332 Subtarget->getStackAlignment() >= 32)
1333 return MVT::v8f32;
1334 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001335 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001336 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001338 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001339 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001340 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001341 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001342 // Do not use f64 to lower memcpy if source is string constant. It's
1343 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001345 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001346 }
Evan Chengf0df0312008-05-15 08:39:06 +00001347 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 return MVT::i64;
1349 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001350}
1351
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001352/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1353/// current function. The returned value is a member of the
1354/// MachineJumpTableInfo::JTEntryKind enum.
1355unsigned X86TargetLowering::getJumpTableEncoding() const {
1356 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1357 // symbol.
1358 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1359 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001360 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001361
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001362 // Otherwise, use the normal jump table encoding heuristics.
1363 return TargetLowering::getJumpTableEncoding();
1364}
1365
Chris Lattnerc64daab2010-01-26 05:02:42 +00001366const MCExpr *
1367X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1368 const MachineBasicBlock *MBB,
1369 unsigned uid,MCContext &Ctx) const{
1370 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1371 Subtarget->isPICStyleGOT());
1372 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1373 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001374 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1375 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001376}
1377
Evan Chengcc415862007-11-09 01:32:10 +00001378/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1379/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001380SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001381 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001382 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001383 // This doesn't have DebugLoc associated with it, but is not really the
1384 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001385 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001386 return Table;
1387}
1388
Chris Lattner589c6f62010-01-26 06:28:43 +00001389/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1390/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1391/// MCExpr.
1392const MCExpr *X86TargetLowering::
1393getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1394 MCContext &Ctx) const {
1395 // X86-64 uses RIP relative addressing based on the jump table label.
1396 if (Subtarget->isPICStyleRIPRel())
1397 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1398
1399 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001400 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001401}
1402
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001403// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001404std::pair<const TargetRegisterClass*, uint8_t>
1405X86TargetLowering::findRepresentativeClass(EVT VT) const{
1406 const TargetRegisterClass *RRC = 0;
1407 uint8_t Cost = 1;
1408 switch (VT.getSimpleVT().SimpleTy) {
1409 default:
1410 return TargetLowering::findRepresentativeClass(VT);
1411 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1412 RRC = (Subtarget->is64Bit()
1413 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1414 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001415 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001416 RRC = X86::VR64RegisterClass;
1417 break;
1418 case MVT::f32: case MVT::f64:
1419 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1420 case MVT::v4f32: case MVT::v2f64:
1421 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1422 case MVT::v4f64:
1423 RRC = X86::VR128RegisterClass;
1424 break;
1425 }
1426 return std::make_pair(RRC, Cost);
1427}
1428
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001429bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1430 unsigned &Offset) const {
1431 if (!Subtarget->isTargetLinux())
1432 return false;
1433
1434 if (Subtarget->is64Bit()) {
1435 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1436 Offset = 0x28;
1437 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1438 AddressSpace = 256;
1439 else
1440 AddressSpace = 257;
1441 } else {
1442 // %gs:0x14 on i386
1443 Offset = 0x14;
1444 AddressSpace = 256;
1445 }
1446 return true;
1447}
1448
1449
Chris Lattner2b02a442007-02-25 08:29:00 +00001450//===----------------------------------------------------------------------===//
1451// Return Value Calling Convention Implementation
1452//===----------------------------------------------------------------------===//
1453
Chris Lattner59ed56b2007-02-28 04:55:35 +00001454#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001455
Michael J. Spencerec38de22010-10-10 22:04:20 +00001456bool
Eric Christopher471e4222011-06-08 23:55:35 +00001457X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1458 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001459 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001460 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001461 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001462 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001463 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001464 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001465}
1466
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467SDValue
1468X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001469 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001471 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001472 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001473 MachineFunction &MF = DAG.getMachineFunction();
1474 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001475
Chris Lattner9774c912007-02-27 05:28:59 +00001476 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001477 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 RVLocs, *DAG.getContext());
1479 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Evan Chengdcea1632010-02-04 02:40:39 +00001481 // Add the regs to the liveout set for the function.
1482 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1483 for (unsigned i = 0; i != RVLocs.size(); ++i)
1484 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1485 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Dan Gohman475871a2008-07-27 21:46:04 +00001487 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001490 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1491 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001492 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1493 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001495 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001496 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1497 CCValAssign &VA = RVLocs[i];
1498 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001499 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001500 EVT ValVT = ValToCopy.getValueType();
1501
Dale Johannesenc4510512010-09-24 19:05:48 +00001502 // If this is x86-64, and we disabled SSE, we can't return FP values,
1503 // or SSE or MMX vectors.
1504 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1505 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001506 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001507 report_fatal_error("SSE register return with SSE disabled");
1508 }
1509 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1510 // llvm-gcc has never done it right and no one has noticed, so this
1511 // should be OK for now.
1512 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001513 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001514 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001515
Chris Lattner447ff682008-03-11 03:23:40 +00001516 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1517 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001518 if (VA.getLocReg() == X86::ST0 ||
1519 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001520 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1521 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001522 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001524 RetOps.push_back(ValToCopy);
1525 // Don't emit a copytoreg.
1526 continue;
1527 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001528
Evan Cheng242b38b2009-02-23 09:03:22 +00001529 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1530 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001531 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001532 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001533 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001534 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001535 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1536 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001537 // If we don't have SSE2 available, convert to v4f32 so the generated
1538 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001539 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001541 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001542 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001543 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001544
Dale Johannesendd64c412009-02-04 00:33:20 +00001545 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001546 Flag = Chain.getValue(1);
1547 }
Dan Gohman61a92132008-04-21 23:59:07 +00001548
1549 // The x86-64 ABI for returning structs by value requires that we copy
1550 // the sret argument into %rax for the return. We saved the argument into
1551 // a virtual register in the entry block, so now we copy the value out
1552 // and into %rax.
1553 if (Subtarget->is64Bit() &&
1554 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1555 MachineFunction &MF = DAG.getMachineFunction();
1556 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1557 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001558 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001559 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001560 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001561
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001563 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001564
1565 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001566 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001567 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001568
Chris Lattner447ff682008-03-11 03:23:40 +00001569 RetOps[0] = Chain; // Update chain.
1570
1571 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001572 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001573 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
1575 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001577}
1578
Evan Cheng3d2125c2010-11-30 23:55:39 +00001579bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1580 if (N->getNumValues() != 1)
1581 return false;
1582 if (!N->hasNUsesOfValue(1, 0))
1583 return false;
1584
1585 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001586 if (Copy->getOpcode() != ISD::CopyToReg &&
1587 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001588 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001589
1590 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001591 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001592 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001593 if (UI->getOpcode() != X86ISD::RET_FLAG)
1594 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001595 HasRet = true;
1596 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599}
1600
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001601EVT
1602X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001603 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001604 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001605 // TODO: Is this also valid on 32-bit?
1606 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001607 ReturnMVT = MVT::i8;
1608 else
1609 ReturnMVT = MVT::i32;
1610
1611 EVT MinVT = getRegisterType(Context, ReturnMVT);
1612 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001613}
1614
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615/// LowerCallResult - Lower the result values of a call into the
1616/// appropriate copies out of appropriate physical registers.
1617///
1618SDValue
1619X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001620 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 const SmallVectorImpl<ISD::InputArg> &Ins,
1622 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001623 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001624
Chris Lattnere32bbf62007-02-28 07:09:55 +00001625 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001626 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001627 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001628 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1629 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001631
Chris Lattner3085e152007-02-25 08:59:22 +00001632 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001633 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001634 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001635 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001636
Torok Edwin3f142c32009-02-01 18:15:56 +00001637 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001639 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001640 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001641 }
1642
Evan Cheng79fb3b42009-02-20 20:43:02 +00001643 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001644
1645 // If this is a call to a function that returns an fp value on the floating
1646 // point stack, we must guarantee the the value is popped from the stack, so
1647 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001648 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001649 // instead.
1650 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1651 // If we prefer to use the value in xmm registers, copy it out as f80 and
1652 // use a truncate to move it from fp stack reg to xmm reg.
1653 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001654 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001655 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1656 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001657 Val = Chain.getValue(0);
1658
1659 // Round the f80 to the right size, which also moves it to the appropriate
1660 // xmm register.
1661 if (CopyVT != VA.getValVT())
1662 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1663 // This truncation won't change the value.
1664 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001665 } else {
1666 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1667 CopyVT, InFlag).getValue(1);
1668 Val = Chain.getValue(0);
1669 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001670 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001671 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001672 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001675}
1676
1677
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001678//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001679// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001680//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001681// StdCall calling convention seems to be standard for many Windows' API
1682// routines and around. It differs from C calling convention just a little:
1683// callee should clean up the stack, not caller. Symbols should be also
1684// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001685// For info on fast calling convention see Fast Calling Convention (tail call)
1686// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001687
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001689/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1691 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001692 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001695}
1696
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001697/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001698/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699static bool
1700ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1701 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001705}
1706
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001707/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1708/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001709/// the specific parameter attribute. The copy will be passed as a byval
1710/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001711static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001712CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001713 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1714 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001715 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001716
Dale Johannesendd64c412009-02-04 00:33:20 +00001717 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001718 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001719 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001720}
1721
Chris Lattner29689432010-03-11 00:22:57 +00001722/// IsTailCallConvention - Return true if the calling convention is one that
1723/// supports tail call optimization.
1724static bool IsTailCallConvention(CallingConv::ID CC) {
1725 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1726}
1727
Evan Cheng485fafc2011-03-21 01:19:09 +00001728bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1729 if (!CI->isTailCall())
1730 return false;
1731
1732 CallSite CS(CI);
1733 CallingConv::ID CalleeCC = CS.getCallingConv();
1734 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1735 return false;
1736
1737 return true;
1738}
1739
Evan Cheng0c439eb2010-01-27 00:07:07 +00001740/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1741/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001742static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1743 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001744 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001745}
1746
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747SDValue
1748X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001749 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001750 const SmallVectorImpl<ISD::InputArg> &Ins,
1751 DebugLoc dl, SelectionDAG &DAG,
1752 const CCValAssign &VA,
1753 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001754 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001755 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001757 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1758 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001759 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001760 EVT ValVT;
1761
1762 // If value is passed by pointer we have address passed instead of the value
1763 // itself.
1764 if (VA.getLocInfo() == CCValAssign::Indirect)
1765 ValVT = VA.getLocVT();
1766 else
1767 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001768
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001769 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001770 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001771 // In case of tail call optimization mark all arguments mutable. Since they
1772 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001773 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001774 unsigned Bytes = Flags.getByValSize();
1775 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1776 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001777 return DAG.getFrameIndex(FI, getPointerTy());
1778 } else {
1779 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001780 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001781 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1782 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001783 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001784 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001785 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001786}
1787
Dan Gohman475871a2008-07-27 21:46:04 +00001788SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001789X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001790 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 bool isVarArg,
1792 const SmallVectorImpl<ISD::InputArg> &Ins,
1793 DebugLoc dl,
1794 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001795 SmallVectorImpl<SDValue> &InVals)
1796 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001797 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001798 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001799
Gordon Henriksen86737662008-01-05 16:56:59 +00001800 const Function* Fn = MF.getFunction();
1801 if (Fn->hasExternalLinkage() &&
1802 Subtarget->isTargetCygMing() &&
1803 Fn->getName() == "main")
1804 FuncInfo->setForceFramePointer(true);
1805
Evan Cheng1bc78042006-04-26 01:20:17 +00001806 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001807 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001808 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001809
Chris Lattner29689432010-03-11 00:22:57 +00001810 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1811 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001812
Chris Lattner638402b2007-02-28 07:00:42 +00001813 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001814 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001815 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001816 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001817
1818 // Allocate shadow area for Win64
1819 if (IsWin64) {
1820 CCInfo.AllocateStack(32, 8);
1821 }
1822
Duncan Sands45907662010-10-31 13:21:44 +00001823 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001824
Chris Lattnerf39f7712007-02-28 05:46:49 +00001825 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001826 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1828 CCValAssign &VA = ArgLocs[i];
1829 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1830 // places.
1831 assert(VA.getValNo() != LastVal &&
1832 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001833 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001834 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001835
Chris Lattnerf39f7712007-02-28 05:46:49 +00001836 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001837 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001838 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001840 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001842 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001847 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1848 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001849 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001850 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001851 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001852 RC = X86::VR64RegisterClass;
1853 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001854 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001855
Devang Patel68e6bee2011-02-21 23:21:26 +00001856 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001858
Chris Lattnerf39f7712007-02-28 05:46:49 +00001859 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1860 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1861 // right size.
1862 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001863 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001864 DAG.getValueType(VA.getValVT()));
1865 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001866 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001867 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001868 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001869 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001870
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001871 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001872 // Handle MMX values passed in XMM regs.
1873 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001874 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1875 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001876 } else
1877 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001878 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001879 } else {
1880 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001881 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001882 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001883
1884 // If value is passed via pointer - do a load.
1885 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001886 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001887 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001888
Dan Gohman98ca4f22009-08-05 01:29:28 +00001889 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001890 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001891
Dan Gohman61a92132008-04-21 23:59:07 +00001892 // The x86-64 ABI for returning structs by value requires that we copy
1893 // the sret argument into %rax for the return. Save the argument into
1894 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001895 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001896 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1897 unsigned Reg = FuncInfo->getSRetReturnReg();
1898 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001899 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001900 FuncInfo->setSRetReturnReg(Reg);
1901 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001904 }
1905
Chris Lattnerf39f7712007-02-28 05:46:49 +00001906 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001907 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001908 if (FuncIsMadeTailCallSafe(CallConv,
1909 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001910 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001911
Evan Cheng1bc78042006-04-26 01:20:17 +00001912 // If the function takes variable number of arguments, make a frame index for
1913 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001914 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001915 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1916 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001917 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001918 }
1919 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001920 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1921
1922 // FIXME: We should really autogenerate these arrays
1923 static const unsigned GPR64ArgRegsWin64[] = {
1924 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001926 static const unsigned GPR64ArgRegs64Bit[] = {
1927 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1928 };
1929 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001930 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1931 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1932 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001933 const unsigned *GPR64ArgRegs;
1934 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001935
1936 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001937 // The XMM registers which might contain var arg parameters are shadowed
1938 // in their paired GPR. So we only need to save the GPR to their home
1939 // slots.
1940 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001941 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942 } else {
1943 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1944 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001945
Chad Rosier30450e82011-12-22 22:35:21 +00001946 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1947 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948 }
1949 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1950 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001951
Devang Patel578efa92009-06-05 21:57:13 +00001952 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001953 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001954 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001955 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1956 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001957 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001958 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
1959 !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001960 // Kernel mode asks for SSE to be disabled, so don't push them
1961 // on the stack.
1962 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001963
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001964 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001965 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001966 // Get to the caller-allocated home save location. Add 8 to account
1967 // for the return address.
1968 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001969 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001970 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001971 // Fixup to set vararg frame on shadow area (4 x i64).
1972 if (NumIntRegs < 4)
1973 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001974 } else {
1975 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001976 // registers, then we must store them to their spots on the stack so
1977 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001978 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1979 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1980 FuncInfo->setRegSaveFrameIndex(
1981 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001982 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001983 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001984
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001986 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001987 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1988 getPointerTy());
1989 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001990 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001991 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1992 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001993 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001994 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001997 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001998 MachinePointerInfo::getFixedStack(
1999 FuncInfo->getRegSaveFrameIndex(), Offset),
2000 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002001 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002002 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002004
Dan Gohmanface41a2009-08-16 21:24:25 +00002005 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2006 // Now store the XMM (fp + vector) parameter registers.
2007 SmallVector<SDValue, 11> SaveXMMOps;
2008 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002009
Devang Patel68e6bee2011-02-21 23:21:26 +00002010 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002011 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2012 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002013
Dan Gohman1e93df62010-04-17 14:41:14 +00002014 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2015 FuncInfo->getRegSaveFrameIndex()));
2016 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2017 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002018
Dan Gohmanface41a2009-08-16 21:24:25 +00002019 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002020 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002021 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002022 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2023 SaveXMMOps.push_back(Val);
2024 }
2025 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2026 MVT::Other,
2027 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002029
2030 if (!MemOps.empty())
2031 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2032 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002034 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002035
Gordon Henriksen86737662008-01-05 16:56:59 +00002036 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002037 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2038 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002039 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002040 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002041 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002042 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002043 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002044 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002045 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002046
Gordon Henriksen86737662008-01-05 16:56:59 +00002047 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002048 // RegSaveFrameIndex is X86-64 only.
2049 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002050 if (CallConv == CallingConv::X86_FastCall ||
2051 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 // fastcc functions can't have varargs.
2053 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002054 }
Evan Cheng25caf632006-05-23 21:06:34 +00002055
Rafael Espindola76927d752011-08-30 19:39:58 +00002056 FuncInfo->setArgumentStackSize(StackSize);
2057
Dan Gohman98ca4f22009-08-05 01:29:28 +00002058 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002059}
2060
Dan Gohman475871a2008-07-27 21:46:04 +00002061SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002062X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2063 SDValue StackPtr, SDValue Arg,
2064 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002065 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002066 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002067 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002068 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002069 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002070 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002071 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002072
2073 return DAG.getStore(Chain, dl, Arg, PtrOff,
2074 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002075 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002076}
2077
Bill Wendling64e87322009-01-16 19:25:27 +00002078/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002079/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002080SDValue
2081X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002082 SDValue &OutRetAddr, SDValue Chain,
2083 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002084 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002085 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002086 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002088
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002089 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002090 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002091 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002092 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093}
2094
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002095/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002097static SDValue
2098EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002100 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101 // Store the return address to the appropriate stack slot.
2102 if (!FPDiff) return Chain;
2103 // Calculate the new stack slot for the return address.
2104 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002105 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002106 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002108 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002109 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002110 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002111 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002112 return Chain;
2113}
2114
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002116X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002117 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002118 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002119 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002120 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121 const SmallVectorImpl<ISD::InputArg> &Ins,
2122 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002123 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 MachineFunction &MF = DAG.getMachineFunction();
2125 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002126 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002128 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129
Evan Cheng5f941932010-02-05 02:21:12 +00002130 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002131 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002132 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2133 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002134 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002135
2136 // Sibcalls are automatically detected tailcalls which do not require
2137 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002138 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002139 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002140
2141 if (isTailCall)
2142 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002143 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002144
Chris Lattner29689432010-03-11 00:22:57 +00002145 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2146 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002147
Chris Lattner638402b2007-02-28 07:00:42 +00002148 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002149 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002150 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002152
2153 // Allocate shadow area for Win64
2154 if (IsWin64) {
2155 CCInfo.AllocateStack(32, 8);
2156 }
2157
Duncan Sands45907662010-10-31 13:21:44 +00002158 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002159
Chris Lattner423c5f42007-02-28 05:31:48 +00002160 // Get a count of how many bytes are to be pushed on the stack.
2161 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002162 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002163 // This is a sibcall. The memory operands are available in caller's
2164 // own caller's stack.
2165 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002166 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2167 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002168 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002169
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002171 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002173 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002174 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2175 FPDiff = NumBytesCallerPushed - NumBytes;
2176
2177 // Set the delta of movement of the returnaddr stackslot.
2178 // But only set if delta is greater than previous delta.
2179 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2180 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2181 }
2182
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (!IsSibcall)
2184 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002185
Dan Gohman475871a2008-07-27 21:46:04 +00002186 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002187 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002188 if (isTailCall && FPDiff)
2189 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2190 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002191
Dan Gohman475871a2008-07-27 21:46:04 +00002192 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2193 SmallVector<SDValue, 8> MemOpChains;
2194 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002195
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002196 // Walk the register/memloc assignments, inserting copies/loads. In the case
2197 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002198 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2199 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002200 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002201 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002202 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002203 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002204
Chris Lattner423c5f42007-02-28 05:31:48 +00002205 // Promote the value if needed.
2206 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002207 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002208 case CCValAssign::Full: break;
2209 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002210 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002211 break;
2212 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002213 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002214 break;
2215 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002216 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2217 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002218 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002219 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2220 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002221 } else
2222 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2223 break;
2224 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002225 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002227 case CCValAssign::Indirect: {
2228 // Store the argument.
2229 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002230 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002231 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002232 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002233 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002234 Arg = SpillSlot;
2235 break;
2236 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002238
Chris Lattner423c5f42007-02-28 05:31:48 +00002239 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002240 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2241 if (isVarArg && IsWin64) {
2242 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2243 // shadow reg if callee is a varargs function.
2244 unsigned ShadowReg = 0;
2245 switch (VA.getLocReg()) {
2246 case X86::XMM0: ShadowReg = X86::RCX; break;
2247 case X86::XMM1: ShadowReg = X86::RDX; break;
2248 case X86::XMM2: ShadowReg = X86::R8; break;
2249 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002250 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002251 if (ShadowReg)
2252 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002253 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002254 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002255 assert(VA.isMemLoc());
2256 if (StackPtr.getNode() == 0)
2257 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2258 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2259 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002260 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002261 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002262
Evan Cheng32fe1032006-05-25 00:59:30 +00002263 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002264 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002265 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002266
Evan Cheng347d5f72006-04-28 21:29:37 +00002267 // Build a sequence of copy-to-reg nodes chained together with token chain
2268 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002269 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002270 // Tail call byval lowering might overwrite argument registers so in case of
2271 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002272 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002273 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002274 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002275 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002276 InFlag = Chain.getValue(1);
2277 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002278
Chris Lattner88e1fd52009-07-09 04:24:46 +00002279 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002280 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2281 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002282 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002283 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2284 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002285 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002286 InFlag);
2287 InFlag = Chain.getValue(1);
2288 } else {
2289 // If we are tail calling and generating PIC/GOT style code load the
2290 // address of the callee into ECX. The value in ecx is used as target of
2291 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2292 // for tail calls on PIC/GOT architectures. Normally we would just put the
2293 // address of GOT into ebx and then call target@PLT. But for tail calls
2294 // ebx would be restored (since ebx is callee saved) before jumping to the
2295 // target@PLT.
2296
2297 // Note: The actual moving to ECX is done further down.
2298 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2299 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2300 !G->getGlobal()->hasProtectedVisibility())
2301 Callee = LowerGlobalAddress(Callee, DAG);
2302 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002303 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002304 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002305 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002306
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002307 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002308 // From AMD64 ABI document:
2309 // For calls that may call functions that use varargs or stdargs
2310 // (prototype-less calls or calls to functions containing ellipsis (...) in
2311 // the declaration) %al is used as hidden argument to specify the number
2312 // of SSE registers used. The contents of %al do not need to match exactly
2313 // the number of registers, but must be an ubound on the number of SSE
2314 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002315
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // Count the number of XMM registers allocated.
2317 static const unsigned XMMArgRegs[] = {
2318 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2319 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2320 };
2321 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002322 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002323 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002324
Dale Johannesendd64c412009-02-04 00:33:20 +00002325 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002327 InFlag = Chain.getValue(1);
2328 }
2329
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002330
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002331 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002332 if (isTailCall) {
2333 // Force all the incoming stack arguments to be loaded from the stack
2334 // before any new outgoing arguments are stored to the stack, because the
2335 // outgoing stack slots may alias the incoming argument stack slots, and
2336 // the alias isn't otherwise explicit. This is slightly more conservative
2337 // than necessary, because it means that each store effectively depends
2338 // on every argument instead of just those arguments it would clobber.
2339 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2340
Dan Gohman475871a2008-07-27 21:46:04 +00002341 SmallVector<SDValue, 8> MemOpChains2;
2342 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002343 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002344 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002345 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002346 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002347 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2348 CCValAssign &VA = ArgLocs[i];
2349 if (VA.isRegLoc())
2350 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002351 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002352 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002353 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002354 // Create frame index.
2355 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002356 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002357 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002358 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002359
Duncan Sands276dcbd2008-03-21 09:14:45 +00002360 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002361 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002362 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002363 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002364 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002365 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002366 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002367
Dan Gohman98ca4f22009-08-05 01:29:28 +00002368 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2369 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002370 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002371 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002372 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002373 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002374 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002375 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002376 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002377 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002378 }
2379 }
2380
2381 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002383 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002384
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002385 // Copy arguments to their registers.
2386 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002387 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002388 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002389 InFlag = Chain.getValue(1);
2390 }
Dan Gohman475871a2008-07-27 21:46:04 +00002391 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002392
Gordon Henriksen86737662008-01-05 16:56:59 +00002393 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002394 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002395 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002396 }
2397
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002398 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2399 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2400 // In the 64-bit large code model, we have to make all calls
2401 // through a register, since the call instruction's 32-bit
2402 // pc-relative offset may not be large enough to hold the whole
2403 // address.
2404 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002405 // If the callee is a GlobalAddress node (quite common, every direct call
2406 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2407 // it.
2408
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002409 // We should use extra load for direct calls to dllimported functions in
2410 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002411 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002412 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002413 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002414 bool ExtraLoad = false;
2415 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002416
Chris Lattner48a7d022009-07-09 05:02:21 +00002417 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2418 // external symbols most go through the PLT in PIC mode. If the symbol
2419 // has hidden or protected visibility, or if it is static or local, then
2420 // we don't need to use the PLT - we can directly call it.
2421 if (Subtarget->isTargetELF() &&
2422 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002423 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002424 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002425 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002426 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002427 (!Subtarget->getTargetTriple().isMacOSX() ||
2428 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002429 // PC-relative references to external symbols should go through $stub,
2430 // unless we're building with the leopard linker or later, which
2431 // automatically synthesizes these stubs.
2432 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002433 } else if (Subtarget->isPICStyleRIPRel() &&
2434 isa<Function>(GV) &&
2435 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2436 // If the function is marked as non-lazy, generate an indirect call
2437 // which loads from the GOT directly. This avoids runtime overhead
2438 // at the cost of eager binding (and one extra byte of encoding).
2439 OpFlags = X86II::MO_GOTPCREL;
2440 WrapperKind = X86ISD::WrapperRIP;
2441 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002442 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002443
Devang Patel0d881da2010-07-06 22:08:15 +00002444 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002445 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002446
2447 // Add a wrapper if needed.
2448 if (WrapperKind != ISD::DELETED_NODE)
2449 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2450 // Add extra indirection if needed.
2451 if (ExtraLoad)
2452 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2453 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002454 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002455 }
Bill Wendling056292f2008-09-16 21:48:12 +00002456 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 unsigned char OpFlags = 0;
2458
Evan Cheng1bf891a2010-12-01 22:59:46 +00002459 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2460 // external symbols should go through the PLT.
2461 if (Subtarget->isTargetELF() &&
2462 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2463 OpFlags = X86II::MO_PLT;
2464 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002465 (!Subtarget->getTargetTriple().isMacOSX() ||
2466 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002467 // PC-relative references to external symbols should go through $stub,
2468 // unless we're building with the leopard linker or later, which
2469 // automatically synthesizes these stubs.
2470 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002471 }
Eric Christopherfd179292009-08-27 18:07:15 +00002472
Chris Lattner48a7d022009-07-09 05:02:21 +00002473 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2474 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002475 }
2476
Chris Lattnerd96d0722007-02-25 06:40:16 +00002477 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002478 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002479 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002480
Evan Chengf22f9b32010-02-06 03:28:46 +00002481 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002482 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2483 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002484 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002485 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002486
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002487 Ops.push_back(Chain);
2488 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002489
Dan Gohman98ca4f22009-08-05 01:29:28 +00002490 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002491 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002492
Gordon Henriksen86737662008-01-05 16:56:59 +00002493 // Add argument registers to the end of the list so that they are known live
2494 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002495 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2496 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2497 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002498
Evan Cheng586ccac2008-03-18 23:36:35 +00002499 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002500 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002501 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2502
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002503 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002504 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002505 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002506
Gabor Greifba36cb52008-08-28 21:40:38 +00002507 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002508 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002509
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002511 // We used to do:
2512 //// If this is the first return lowered for this function, add the regs
2513 //// to the liveout set for the function.
2514 // This isn't right, although it's probably harmless on x86; liveouts
2515 // should be computed from returns not tail calls. Consider a void
2516 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002517 return DAG.getNode(X86ISD::TC_RETURN, dl,
2518 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002519 }
2520
Dale Johannesenace16102009-02-03 19:33:06 +00002521 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002522 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002523
Chris Lattner2d297092006-05-23 18:50:38 +00002524 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002525 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002526 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2527 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002528 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002529 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002530 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002531 // pops the hidden struct pointer, so we have to push it back.
2532 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002533 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002534 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002535 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002536
Gordon Henriksenae636f82008-01-03 16:47:34 +00002537 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002538 if (!IsSibcall) {
2539 Chain = DAG.getCALLSEQ_END(Chain,
2540 DAG.getIntPtrConstant(NumBytes, true),
2541 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2542 true),
2543 InFlag);
2544 InFlag = Chain.getValue(1);
2545 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002546
Chris Lattner3085e152007-02-25 08:59:22 +00002547 // Handle result values, copying them out of physregs into vregs that we
2548 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002549 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2550 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002551}
2552
Evan Cheng25ab6902006-09-08 06:48:29 +00002553
2554//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002555// Fast Calling Convention (tail call) implementation
2556//===----------------------------------------------------------------------===//
2557
2558// Like std call, callee cleans arguments, convention except that ECX is
2559// reserved for storing the tail called function address. Only 2 registers are
2560// free for argument passing (inreg). Tail call optimization is performed
2561// provided:
2562// * tailcallopt is enabled
2563// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002564// On X86_64 architecture with GOT-style position independent code only local
2565// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002566// To keep the stack aligned according to platform abi the function
2567// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2568// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002569// If a tail called function callee has more arguments than the caller the
2570// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002571// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002572// original REtADDR, but before the saved framepointer or the spilled registers
2573// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2574// stack layout:
2575// arg1
2576// arg2
2577// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002578// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002579// move area ]
2580// (possible EBP)
2581// ESI
2582// EDI
2583// local1 ..
2584
2585/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2586/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002587unsigned
2588X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2589 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002590 MachineFunction &MF = DAG.getMachineFunction();
2591 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002592 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002593 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002594 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002595 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002596 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002597 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2598 // Number smaller than 12 so just add the difference.
2599 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2600 } else {
2601 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002602 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002603 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002604 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002605 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002606}
2607
Evan Cheng5f941932010-02-05 02:21:12 +00002608/// MatchingStackOffset - Return true if the given stack call argument is
2609/// already available in the same position (relatively) of the caller's
2610/// incoming argument stack.
2611static
2612bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2613 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2614 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002615 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2616 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002617 if (Arg.getOpcode() == ISD::CopyFromReg) {
2618 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002619 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002620 return false;
2621 MachineInstr *Def = MRI->getVRegDef(VR);
2622 if (!Def)
2623 return false;
2624 if (!Flags.isByVal()) {
2625 if (!TII->isLoadFromStackSlot(Def, FI))
2626 return false;
2627 } else {
2628 unsigned Opcode = Def->getOpcode();
2629 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2630 Def->getOperand(1).isFI()) {
2631 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002632 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002633 } else
2634 return false;
2635 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002636 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2637 if (Flags.isByVal())
2638 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002639 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002640 // define @foo(%struct.X* %A) {
2641 // tail call @bar(%struct.X* byval %A)
2642 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002643 return false;
2644 SDValue Ptr = Ld->getBasePtr();
2645 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2646 if (!FINode)
2647 return false;
2648 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002649 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002650 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002651 FI = FINode->getIndex();
2652 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002653 } else
2654 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002655
Evan Cheng4cae1332010-03-05 08:38:04 +00002656 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002657 if (!MFI->isFixedObjectIndex(FI))
2658 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002659 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002660}
2661
Dan Gohman98ca4f22009-08-05 01:29:28 +00002662/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2663/// for tail call optimization. Targets which want to do tail call
2664/// optimization should implement this function.
2665bool
2666X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002667 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002668 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002669 bool isCalleeStructRet,
2670 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002671 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002672 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002673 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002674 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002675 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002676 CalleeCC != CallingConv::C)
2677 return false;
2678
Evan Cheng7096ae42010-01-29 06:45:59 +00002679 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002680 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002681 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002682 CallingConv::ID CallerCC = CallerF->getCallingConv();
2683 bool CCMatch = CallerCC == CalleeCC;
2684
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002685 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002686 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002687 return true;
2688 return false;
2689 }
2690
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002691 // Look for obvious safe cases to perform tail call optimization that do not
2692 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002693
Evan Cheng2c12cb42010-03-26 16:26:03 +00002694 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2695 // emit a special epilogue.
2696 if (RegInfo->needsStackRealignment(MF))
2697 return false;
2698
Evan Chenga375d472010-03-15 18:54:48 +00002699 // Also avoid sibcall optimization if either caller or callee uses struct
2700 // return semantics.
2701 if (isCalleeStructRet || isCallerStructRet)
2702 return false;
2703
Chad Rosier2416da32011-06-24 21:15:36 +00002704 // An stdcall caller is expected to clean up its arguments; the callee
2705 // isn't going to do that.
2706 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2707 return false;
2708
Chad Rosier871f6642011-05-18 19:59:50 +00002709 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002710 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002711 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002712
2713 // Optimizing for varargs on Win64 is unlikely to be safe without
2714 // additional testing.
2715 if (Subtarget->isTargetWin64())
2716 return false;
2717
Chad Rosier871f6642011-05-18 19:59:50 +00002718 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002719 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2720 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002721
Chad Rosier871f6642011-05-18 19:59:50 +00002722 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2723 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2724 if (!ArgLocs[i].isRegLoc())
2725 return false;
2726 }
2727
Chad Rosier30450e82011-12-22 22:35:21 +00002728 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2729 // stack. Therefore, if it's not used by the call it is not safe to optimize
2730 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002731 bool Unused = false;
2732 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2733 if (!Ins[i].Used) {
2734 Unused = true;
2735 break;
2736 }
2737 }
2738 if (Unused) {
2739 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002740 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2741 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002742 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002743 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002744 CCValAssign &VA = RVLocs[i];
2745 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2746 return false;
2747 }
2748 }
2749
Evan Cheng13617962010-04-30 01:12:32 +00002750 // If the calling conventions do not match, then we'd better make sure the
2751 // results are returned in the same way as what the caller expects.
2752 if (!CCMatch) {
2753 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002754 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2755 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002756 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2757
2758 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002759 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2760 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002761 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2762
2763 if (RVLocs1.size() != RVLocs2.size())
2764 return false;
2765 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2766 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2767 return false;
2768 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2769 return false;
2770 if (RVLocs1[i].isRegLoc()) {
2771 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2772 return false;
2773 } else {
2774 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2775 return false;
2776 }
2777 }
2778 }
2779
Evan Chenga6bff982010-01-30 01:22:00 +00002780 // If the callee takes no arguments then go on to check the results of the
2781 // call.
2782 if (!Outs.empty()) {
2783 // Check if stack adjustment is needed. For now, do not do this if any
2784 // argument is passed on the stack.
2785 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002786 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2787 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002788
2789 // Allocate shadow area for Win64
2790 if (Subtarget->isTargetWin64()) {
2791 CCInfo.AllocateStack(32, 8);
2792 }
2793
Duncan Sands45907662010-10-31 13:21:44 +00002794 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002795 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002796 MachineFunction &MF = DAG.getMachineFunction();
2797 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2798 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002799
2800 // Check if the arguments are already laid out in the right way as
2801 // the caller's fixed stack objects.
2802 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002803 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2804 const X86InstrInfo *TII =
2805 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002806 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2807 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002808 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002809 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002810 if (VA.getLocInfo() == CCValAssign::Indirect)
2811 return false;
2812 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002813 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2814 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002815 return false;
2816 }
2817 }
2818 }
Evan Cheng9c044672010-05-29 01:35:22 +00002819
2820 // If the tailcall address may be in a register, then make sure it's
2821 // possible to register allocate for it. In 32-bit, the call address can
2822 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002823 // callee-saved registers are restored. These happen to be the same
2824 // registers used to pass 'inreg' arguments so watch out for those.
2825 if (!Subtarget->is64Bit() &&
2826 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002827 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002828 unsigned NumInRegs = 0;
2829 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2830 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002831 if (!VA.isRegLoc())
2832 continue;
2833 unsigned Reg = VA.getLocReg();
2834 switch (Reg) {
2835 default: break;
2836 case X86::EAX: case X86::EDX: case X86::ECX:
2837 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002838 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002839 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002840 }
2841 }
2842 }
Evan Chenga6bff982010-01-30 01:22:00 +00002843 }
Evan Chengb1712452010-01-27 06:25:16 +00002844
Evan Cheng86809cc2010-02-03 03:28:02 +00002845 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002846}
2847
Dan Gohman3df24e62008-09-03 23:12:08 +00002848FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002849X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2850 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002851}
2852
2853
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002854//===----------------------------------------------------------------------===//
2855// Other Lowering Hooks
2856//===----------------------------------------------------------------------===//
2857
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002858static bool MayFoldLoad(SDValue Op) {
2859 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2860}
2861
2862static bool MayFoldIntoStore(SDValue Op) {
2863 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2864}
2865
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002866static bool isTargetShuffle(unsigned Opcode) {
2867 switch(Opcode) {
2868 default: return false;
2869 case X86ISD::PSHUFD:
2870 case X86ISD::PSHUFHW:
2871 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002872 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002873 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002874 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002875 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002876 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002877 case X86ISD::MOVLPS:
2878 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002879 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002880 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002881 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002882 case X86ISD::MOVSS:
2883 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002884 case X86ISD::UNPCKL:
2885 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002886 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002887 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002888 return true;
2889 }
2890 return false;
2891}
2892
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002893static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002894 SDValue V1, SelectionDAG &DAG) {
2895 switch(Opc) {
2896 default: llvm_unreachable("Unknown x86 shuffle node");
2897 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002898 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002899 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002900 return DAG.getNode(Opc, dl, VT, V1);
2901 }
2902
2903 return SDValue();
2904}
2905
2906static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002907 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002908 switch(Opc) {
2909 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002910 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002911 case X86ISD::PSHUFHW:
2912 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002913 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002914 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2915 }
2916
2917 return SDValue();
2918}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002919
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002920static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2921 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2922 switch(Opc) {
2923 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002924 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002925 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002926 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002927 return DAG.getNode(Opc, dl, VT, V1, V2,
2928 DAG.getConstant(TargetMask, MVT::i8));
2929 }
2930 return SDValue();
2931}
2932
2933static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2934 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2935 switch(Opc) {
2936 default: llvm_unreachable("Unknown x86 shuffle node");
2937 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002938 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002939 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002940 case X86ISD::MOVLPS:
2941 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002942 case X86ISD::MOVSS:
2943 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002944 case X86ISD::UNPCKL:
2945 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002946 return DAG.getNode(Opc, dl, VT, V1, V2);
2947 }
2948 return SDValue();
2949}
2950
Dan Gohmand858e902010-04-17 15:26:15 +00002951SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002952 MachineFunction &MF = DAG.getMachineFunction();
2953 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2954 int ReturnAddrIndex = FuncInfo->getRAIndex();
2955
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002956 if (ReturnAddrIndex == 0) {
2957 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002958 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002959 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002960 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002961 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002962 }
2963
Evan Cheng25ab6902006-09-08 06:48:29 +00002964 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002965}
2966
2967
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002968bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2969 bool hasSymbolicDisplacement) {
2970 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002971 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002972 return false;
2973
2974 // If we don't have a symbolic displacement - we don't have any extra
2975 // restrictions.
2976 if (!hasSymbolicDisplacement)
2977 return true;
2978
2979 // FIXME: Some tweaks might be needed for medium code model.
2980 if (M != CodeModel::Small && M != CodeModel::Kernel)
2981 return false;
2982
2983 // For small code model we assume that latest object is 16MB before end of 31
2984 // bits boundary. We may also accept pretty large negative constants knowing
2985 // that all objects are in the positive half of address space.
2986 if (M == CodeModel::Small && Offset < 16*1024*1024)
2987 return true;
2988
2989 // For kernel code model we know that all object resist in the negative half
2990 // of 32bits address space. We may not accept negative offsets, since they may
2991 // be just off and we may accept pretty large positive ones.
2992 if (M == CodeModel::Kernel && Offset > 0)
2993 return true;
2994
2995 return false;
2996}
2997
Evan Chengef41ff62011-06-23 17:54:54 +00002998/// isCalleePop - Determines whether the callee is required to pop its
2999/// own arguments. Callee pop is necessary to support tail calls.
3000bool X86::isCalleePop(CallingConv::ID CallingConv,
3001 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3002 if (IsVarArg)
3003 return false;
3004
3005 switch (CallingConv) {
3006 default:
3007 return false;
3008 case CallingConv::X86_StdCall:
3009 return !is64Bit;
3010 case CallingConv::X86_FastCall:
3011 return !is64Bit;
3012 case CallingConv::X86_ThisCall:
3013 return !is64Bit;
3014 case CallingConv::Fast:
3015 return TailCallOpt;
3016 case CallingConv::GHC:
3017 return TailCallOpt;
3018 }
3019}
3020
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003021/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3022/// specific condition code, returning the condition code and the LHS/RHS of the
3023/// comparison to make.
3024static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3025 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003026 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003027 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3028 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3029 // X > -1 -> X == 0, jump !sign.
3030 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003031 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003032 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3033 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003034 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003035 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003036 // X < 1 -> X <= 0
3037 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003038 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003039 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003040 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003041
Evan Chengd9558e02006-01-06 00:43:03 +00003042 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003043 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003044 case ISD::SETEQ: return X86::COND_E;
3045 case ISD::SETGT: return X86::COND_G;
3046 case ISD::SETGE: return X86::COND_GE;
3047 case ISD::SETLT: return X86::COND_L;
3048 case ISD::SETLE: return X86::COND_LE;
3049 case ISD::SETNE: return X86::COND_NE;
3050 case ISD::SETULT: return X86::COND_B;
3051 case ISD::SETUGT: return X86::COND_A;
3052 case ISD::SETULE: return X86::COND_BE;
3053 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003054 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003055 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003056
Chris Lattner4c78e022008-12-23 23:42:27 +00003057 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003058
Chris Lattner4c78e022008-12-23 23:42:27 +00003059 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003060 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3061 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003062 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3063 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003064 }
3065
Chris Lattner4c78e022008-12-23 23:42:27 +00003066 switch (SetCCOpcode) {
3067 default: break;
3068 case ISD::SETOLT:
3069 case ISD::SETOLE:
3070 case ISD::SETUGT:
3071 case ISD::SETUGE:
3072 std::swap(LHS, RHS);
3073 break;
3074 }
3075
3076 // On a floating point condition, the flags are set as follows:
3077 // ZF PF CF op
3078 // 0 | 0 | 0 | X > Y
3079 // 0 | 0 | 1 | X < Y
3080 // 1 | 0 | 0 | X == Y
3081 // 1 | 1 | 1 | unordered
3082 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003083 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003084 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003085 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 case ISD::SETOLT: // flipped
3087 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003088 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 case ISD::SETOLE: // flipped
3090 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003091 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003092 case ISD::SETUGT: // flipped
3093 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003094 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 case ISD::SETUGE: // flipped
3096 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003097 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003098 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003099 case ISD::SETNE: return X86::COND_NE;
3100 case ISD::SETUO: return X86::COND_P;
3101 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003102 case ISD::SETOEQ:
3103 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 }
Evan Chengd9558e02006-01-06 00:43:03 +00003105}
3106
Evan Cheng4a460802006-01-11 00:33:36 +00003107/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3108/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003109/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003110static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003111 switch (X86CC) {
3112 default:
3113 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003114 case X86::COND_B:
3115 case X86::COND_BE:
3116 case X86::COND_E:
3117 case X86::COND_P:
3118 case X86::COND_A:
3119 case X86::COND_AE:
3120 case X86::COND_NE:
3121 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003122 return true;
3123 }
3124}
3125
Evan Chengeb2f9692009-10-27 19:56:55 +00003126/// isFPImmLegal - Returns true if the target can instruction select the
3127/// specified FP immediate natively. If false, the legalizer will
3128/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003129bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003130 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3131 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3132 return true;
3133 }
3134 return false;
3135}
3136
Nate Begeman9008ca62009-04-27 18:41:29 +00003137/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3138/// the specified range (L, H].
3139static bool isUndefOrInRange(int Val, int Low, int Hi) {
3140 return (Val < 0) || (Val >= Low && Val < Hi);
3141}
3142
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003143/// isUndefOrInRange - Return true if every element in Mask, begining
3144/// from position Pos and ending in Pos+Size, falls within the specified
3145/// range (L, L+Pos]. or is undef.
3146static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3147 int Pos, int Size, int Low, int Hi) {
3148 for (int i = Pos, e = Pos+Size; i != e; ++i)
3149 if (!isUndefOrInRange(Mask[i], Low, Hi))
3150 return false;
3151 return true;
3152}
3153
Nate Begeman9008ca62009-04-27 18:41:29 +00003154/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3155/// specified value.
3156static bool isUndefOrEqual(int Val, int CmpVal) {
3157 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003158 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003160}
3161
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003162/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3163/// from position Pos and ending in Pos+Size, falls within the specified
3164/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003165static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3166 int Pos, int Size, int Low) {
3167 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3168 if (!isUndefOrEqual(Mask[i], Low))
3169 return false;
3170 return true;
3171}
3172
Nate Begeman9008ca62009-04-27 18:41:29 +00003173/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3174/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3175/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003176static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003177 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 return (Mask[0] < 2 && Mask[1] < 2);
3181 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003182}
3183
Nate Begeman9008ca62009-04-27 18:41:29 +00003184bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003185 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 N->getMask(M);
3187 return ::isPSHUFDMask(M, N->getValueType(0));
3188}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003189
Nate Begeman9008ca62009-04-27 18:41:29 +00003190/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3191/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003192static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003194 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003195
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 // Lower quadword copied in order or undef.
3197 for (int i = 0; i != 4; ++i)
3198 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003199 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003200
Evan Cheng506d3df2006-03-29 23:07:14 +00003201 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 for (int i = 4; i != 8; ++i)
3203 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003204 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003205
Evan Cheng506d3df2006-03-29 23:07:14 +00003206 return true;
3207}
3208
Nate Begeman9008ca62009-04-27 18:41:29 +00003209bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003210 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 N->getMask(M);
3212 return ::isPSHUFHWMask(M, N->getValueType(0));
3213}
Evan Cheng506d3df2006-03-29 23:07:14 +00003214
Nate Begeman9008ca62009-04-27 18:41:29 +00003215/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3216/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003217static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003219 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003220
Rafael Espindola15684b22009-04-24 12:40:33 +00003221 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 for (int i = 4; i != 8; ++i)
3223 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003224 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003225
Rafael Espindola15684b22009-04-24 12:40:33 +00003226 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 for (int i = 0; i != 4; ++i)
3228 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003229 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003230
Rafael Espindola15684b22009-04-24 12:40:33 +00003231 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003232}
3233
Nate Begeman9008ca62009-04-27 18:41:29 +00003234bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003235 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 N->getMask(M);
3237 return ::isPSHUFLWMask(M, N->getValueType(0));
3238}
3239
Nate Begemana09008b2009-10-19 02:17:23 +00003240/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3241/// is suitable for input to PALIGNR.
3242static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003243 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003244 int i, e = VT.getVectorNumElements();
Craig Topper1dc0fbc2011-12-05 07:27:14 +00003245 if (VT.getSizeInBits() != 128)
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003246 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003247
Nate Begemana09008b2009-10-19 02:17:23 +00003248 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003249 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003250 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003251
Nate Begemana09008b2009-10-19 02:17:23 +00003252 for (i = 0; i != e; ++i)
3253 if (Mask[i] >= 0)
3254 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003255
Nate Begemana09008b2009-10-19 02:17:23 +00003256 // All undef, not a palignr.
3257 if (i == e)
3258 return false;
3259
Eli Friedman63f8dde2011-07-25 21:36:45 +00003260 // Make sure we're shifting in the right direction.
3261 if (Mask[i] <= i)
3262 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003263
3264 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003265
Nate Begemana09008b2009-10-19 02:17:23 +00003266 // Check the rest of the elements to see if they are consecutive.
3267 for (++i; i != e; ++i) {
3268 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003269 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003270 return false;
3271 }
3272 return true;
3273}
3274
Craig Topper9d7025b2011-11-27 21:41:12 +00003275/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003276/// specifies a shuffle of elements that is suitable for input to 256-bit
3277/// VSHUFPSY.
Craig Topper9d7025b2011-11-27 21:41:12 +00003278static bool isVSHUFPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper1ff73d72011-12-06 04:59:07 +00003279 bool HasAVX, bool Commuted = false) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003280 int NumElems = VT.getVectorNumElements();
3281
Craig Topper71c4c122011-11-28 01:14:24 +00003282 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003283 return false;
3284
Craig Topper9d7025b2011-11-27 21:41:12 +00003285 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003286 return false;
3287
3288 // VSHUFPSY divides the resulting vector into 4 chunks.
3289 // The sources are also splitted into 4 chunks, and each destination
3290 // chunk must come from a different source chunk.
3291 //
3292 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3293 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3294 //
3295 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3296 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3297 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003298 // VSHUFPDY divides the resulting vector into 4 chunks.
3299 // The sources are also splitted into 4 chunks, and each destination
3300 // chunk must come from a different source chunk.
3301 //
3302 // SRC1 => X3 X2 X1 X0
3303 // SRC2 => Y3 Y2 Y1 Y0
3304 //
3305 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3306 //
Craig Topper1ff73d72011-12-06 04:59:07 +00003307 unsigned QuarterSize = NumElems/4;
3308 unsigned HalfSize = QuarterSize*2;
3309 for (unsigned l = 0; l != 2; ++l) {
3310 unsigned LaneStart = l*HalfSize;
3311 for (unsigned s = 0; s != 2; ++s) {
3312 unsigned QuarterStart = s*QuarterSize;
3313 unsigned Src = (Commuted) ? (1-s) : s;
3314 unsigned SrcStart = Src*NumElems + LaneStart;
3315 for (unsigned i = 0; i != QuarterSize; ++i) {
3316 int Idx = Mask[i+QuarterStart+LaneStart];
3317 if (!isUndefOrInRange(Idx, SrcStart, SrcStart+HalfSize))
3318 return false;
Chad Rosier30450e82011-12-22 22:35:21 +00003319 // For VSHUFPSY, the mask of the second half must be the same as the
3320 // first but with the appropriate offsets. This works in the same way as
Craig Topper1ff73d72011-12-06 04:59:07 +00003321 // VPERMILPS works with masks.
3322 if (NumElems == 4 || l == 0 || Mask[i+QuarterStart] < 0)
3323 continue;
3324 if (!isUndefOrEqual(Idx, Mask[i+QuarterStart]+HalfSize))
3325 return false;
3326 }
3327 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003328 }
3329
3330 return true;
3331}
3332
Craig Topper9d7025b2011-11-27 21:41:12 +00003333/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3334/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
3335static unsigned getShuffleVSHUFPYImmediate(SDNode *N) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003336 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3337 EVT VT = SVOp->getValueType(0);
3338 int NumElems = VT.getVectorNumElements();
3339
Craig Topper9d7025b2011-11-27 21:41:12 +00003340 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3341 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003342
3343 int HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003344 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003345 unsigned Mask = 0;
Craig Topper71c4c122011-11-28 01:14:24 +00003346 for (int i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003347 int Elt = SVOp->getMaskElt(i);
3348 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003349 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003350 Elt %= HalfSize;
3351 unsigned Shamt = i;
3352 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3353 if (NumElems == 8) Shamt %= HalfSize;
3354 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003355 }
3356
3357 return Mask;
3358}
3359
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003360/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3361/// the two vector operands have swapped position.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003362static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3363 unsigned NumElems) {
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003364 for (unsigned i = 0; i != NumElems; ++i) {
3365 int idx = Mask[i];
3366 if (idx < 0)
3367 continue;
3368 else if (idx < (int)NumElems)
3369 Mask[i] = idx + NumElems;
3370 else
3371 Mask[i] = idx - NumElems;
3372 }
3373}
3374
Evan Cheng14aed5e2006-03-24 01:18:28 +00003375/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003376/// specifies a shuffle of elements that is suitable for input to 128-bit
Craig Topper1ff73d72011-12-06 04:59:07 +00003377/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3378/// reverse of what x86 shuffles want.
3379static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3380 bool Commuted = false) {
3381 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003382
3383 if (VT.getSizeInBits() != 128)
3384 return false;
3385
Nate Begeman9008ca62009-04-27 18:41:29 +00003386 if (NumElems != 2 && NumElems != 4)
3387 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003388
Craig Topper1ff73d72011-12-06 04:59:07 +00003389 unsigned Half = NumElems / 2;
3390 unsigned SrcStart = Commuted ? NumElems : 0;
3391 for (unsigned i = 0; i != Half; ++i)
3392 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003393 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003394 SrcStart = Commuted ? 0 : NumElems;
3395 for (unsigned i = Half; i != NumElems; ++i)
3396 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003397 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003398
Evan Cheng14aed5e2006-03-24 01:18:28 +00003399 return true;
3400}
3401
Nate Begeman9008ca62009-04-27 18:41:29 +00003402bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3403 SmallVector<int, 8> M;
3404 N->getMask(M);
3405 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003406}
3407
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003408/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3409/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003410bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003411 EVT VT = N->getValueType(0);
3412 unsigned NumElems = VT.getVectorNumElements();
3413
3414 if (VT.getSizeInBits() != 128)
3415 return false;
3416
3417 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003418 return false;
3419
Evan Cheng2064a2b2006-03-28 06:50:32 +00003420 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003421 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3422 isUndefOrEqual(N->getMaskElt(1), 7) &&
3423 isUndefOrEqual(N->getMaskElt(2), 2) &&
3424 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003425}
3426
Nate Begeman0b10b912009-11-07 23:17:15 +00003427/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3428/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3429/// <2, 3, 2, 3>
3430bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003431 EVT VT = N->getValueType(0);
3432 unsigned NumElems = VT.getVectorNumElements();
3433
3434 if (VT.getSizeInBits() != 128)
3435 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003436
Nate Begeman0b10b912009-11-07 23:17:15 +00003437 if (NumElems != 4)
3438 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003439
Nate Begeman0b10b912009-11-07 23:17:15 +00003440 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003441 isUndefOrEqual(N->getMaskElt(1), 3) &&
3442 isUndefOrEqual(N->getMaskElt(2), 2) &&
3443 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003444}
3445
Evan Cheng5ced1d82006-04-06 23:23:56 +00003446/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3447/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003448bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003449 EVT VT = N->getValueType(0);
3450
3451 if (VT.getSizeInBits() != 128)
3452 return false;
3453
Nate Begeman9008ca62009-04-27 18:41:29 +00003454 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003455
Evan Cheng5ced1d82006-04-06 23:23:56 +00003456 if (NumElems != 2 && NumElems != 4)
3457 return false;
3458
Evan Chengc5cdff22006-04-07 21:53:05 +00003459 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003460 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003461 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003462
Evan Chengc5cdff22006-04-07 21:53:05 +00003463 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003464 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003465 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003466
3467 return true;
3468}
3469
Nate Begeman0b10b912009-11-07 23:17:15 +00003470/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3471/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3472bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003473 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003474
David Greenea20244d2011-03-02 17:23:43 +00003475 if ((NumElems != 2 && NumElems != 4)
3476 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003477 return false;
3478
Evan Chengc5cdff22006-04-07 21:53:05 +00003479 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003481 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003482
Nate Begeman9008ca62009-04-27 18:41:29 +00003483 for (unsigned i = 0; i < NumElems/2; ++i)
3484 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003485 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003486
3487 return true;
3488}
3489
Evan Cheng0038e592006-03-28 00:39:58 +00003490/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3491/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003492static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003493 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003494 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003495
3496 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3497 "Unsupported vector type for unpckh");
3498
Craig Topper6347e862011-11-21 06:57:39 +00003499 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003500 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003501 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003502
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003503 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3504 // independently on 128-bit lanes.
3505 unsigned NumLanes = VT.getSizeInBits()/128;
3506 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003507
Craig Topper94438ba2011-12-16 08:06:31 +00003508 for (unsigned l = 0; l != NumLanes; ++l) {
3509 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3510 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003511 i += 2, ++j) {
3512 int BitI = Mask[i];
3513 int BitI1 = Mask[i+1];
3514 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003515 return false;
David Greenea20244d2011-03-02 17:23:43 +00003516 if (V2IsSplat) {
3517 if (!isUndefOrEqual(BitI1, NumElts))
3518 return false;
3519 } else {
3520 if (!isUndefOrEqual(BitI1, j + NumElts))
3521 return false;
3522 }
Evan Cheng39623da2006-04-20 08:58:49 +00003523 }
Evan Cheng0038e592006-03-28 00:39:58 +00003524 }
David Greenea20244d2011-03-02 17:23:43 +00003525
Evan Cheng0038e592006-03-28 00:39:58 +00003526 return true;
3527}
3528
Craig Topper6347e862011-11-21 06:57:39 +00003529bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003530 SmallVector<int, 8> M;
3531 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003532 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003533}
3534
Evan Cheng4fcb9222006-03-28 02:43:26 +00003535/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3536/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003537static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003538 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003539 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003540
3541 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3542 "Unsupported vector type for unpckh");
3543
Craig Topper6347e862011-11-21 06:57:39 +00003544 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003545 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003546 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003547
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003548 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3549 // independently on 128-bit lanes.
3550 unsigned NumLanes = VT.getSizeInBits()/128;
3551 unsigned NumLaneElts = NumElts/NumLanes;
3552
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003553 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003554 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3555 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003556 int BitI = Mask[i];
3557 int BitI1 = Mask[i+1];
3558 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003559 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003560 if (V2IsSplat) {
3561 if (isUndefOrEqual(BitI1, NumElts))
3562 return false;
3563 } else {
3564 if (!isUndefOrEqual(BitI1, j+NumElts))
3565 return false;
3566 }
Evan Cheng39623da2006-04-20 08:58:49 +00003567 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003568 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003569 return true;
3570}
3571
Craig Topper6347e862011-11-21 06:57:39 +00003572bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003573 SmallVector<int, 8> M;
3574 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003575 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003576}
3577
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003578/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3579/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3580/// <0, 0, 1, 1>
Craig Topper94438ba2011-12-16 08:06:31 +00003581static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3582 bool HasAVX2) {
3583 unsigned NumElts = VT.getVectorNumElements();
3584
3585 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3586 "Unsupported vector type for unpckh");
3587
3588 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3589 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003590 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003591
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003592 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3593 // FIXME: Need a better way to get rid of this, there's no latency difference
3594 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3595 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003596 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003597 return false;
3598
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003599 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3600 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003601 unsigned NumLanes = VT.getSizeInBits()/128;
3602 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003603
Craig Topper94438ba2011-12-16 08:06:31 +00003604 for (unsigned l = 0; l != NumLanes; ++l) {
3605 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3606 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003607 i += 2, ++j) {
3608 int BitI = Mask[i];
3609 int BitI1 = Mask[i+1];
3610
3611 if (!isUndefOrEqual(BitI, j))
3612 return false;
3613 if (!isUndefOrEqual(BitI1, j))
3614 return false;
3615 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003616 }
David Greenea20244d2011-03-02 17:23:43 +00003617
Rafael Espindola15684b22009-04-24 12:40:33 +00003618 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003619}
3620
Craig Topper94438ba2011-12-16 08:06:31 +00003621bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003622 SmallVector<int, 8> M;
3623 N->getMask(M);
Craig Topper94438ba2011-12-16 08:06:31 +00003624 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003625}
3626
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003627/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3628/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3629/// <2, 2, 3, 3>
Craig Topper94438ba2011-12-16 08:06:31 +00003630static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3631 bool HasAVX2) {
3632 unsigned NumElts = VT.getVectorNumElements();
3633
3634 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3635 "Unsupported vector type for unpckh");
3636
3637 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3638 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003639 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003640
Craig Topper94438ba2011-12-16 08:06:31 +00003641 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3642 // independently on 128-bit lanes.
3643 unsigned NumLanes = VT.getSizeInBits()/128;
3644 unsigned NumLaneElts = NumElts/NumLanes;
3645
3646 for (unsigned l = 0; l != NumLanes; ++l) {
3647 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3648 i != (l+1)*NumLaneElts; i += 2, ++j) {
3649 int BitI = Mask[i];
3650 int BitI1 = Mask[i+1];
3651 if (!isUndefOrEqual(BitI, j))
3652 return false;
3653 if (!isUndefOrEqual(BitI1, j))
3654 return false;
3655 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003656 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003657 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003658}
3659
Craig Topper94438ba2011-12-16 08:06:31 +00003660bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003661 SmallVector<int, 8> M;
3662 N->getMask(M);
Craig Topper94438ba2011-12-16 08:06:31 +00003663 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003664}
3665
Evan Cheng017dcc62006-04-21 01:05:10 +00003666/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3667/// specifies a shuffle of elements that is suitable for input to MOVSS,
3668/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003669static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003670 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003671 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003672 if (VT.getSizeInBits() == 256)
3673 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003674
3675 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003676
Nate Begeman9008ca62009-04-27 18:41:29 +00003677 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003678 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003679
Nate Begeman9008ca62009-04-27 18:41:29 +00003680 for (int i = 1; i < NumElts; ++i)
3681 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003682 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003683
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003684 return true;
3685}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003686
Nate Begeman9008ca62009-04-27 18:41:29 +00003687bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3688 SmallVector<int, 8> M;
3689 N->getMask(M);
3690 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003691}
3692
Craig Topper70b883b2011-11-28 10:14:51 +00003693/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003694/// as permutations between 128-bit chunks or halves. As an example: this
3695/// shuffle bellow:
3696/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3697/// The first half comes from the second half of V1 and the second half from the
3698/// the second half of V2.
Craig Topper70b883b2011-11-28 10:14:51 +00003699static bool isVPERM2X128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3700 bool HasAVX) {
3701 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003702 return false;
3703
3704 // The shuffle result is divided into half A and half B. In total the two
3705 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3706 // B must come from C, D, E or F.
3707 int HalfSize = VT.getVectorNumElements()/2;
3708 bool MatchA = false, MatchB = false;
3709
3710 // Check if A comes from one of C, D, E, F.
3711 for (int Half = 0; Half < 4; ++Half) {
3712 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3713 MatchA = true;
3714 break;
3715 }
3716 }
3717
3718 // Check if B comes from one of C, D, E, F.
3719 for (int Half = 0; Half < 4; ++Half) {
3720 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3721 MatchB = true;
3722 break;
3723 }
3724 }
3725
3726 return MatchA && MatchB;
3727}
3728
Craig Topper70b883b2011-11-28 10:14:51 +00003729/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3730/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003731static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003732 EVT VT = SVOp->getValueType(0);
3733
3734 int HalfSize = VT.getVectorNumElements()/2;
3735
3736 int FstHalf = 0, SndHalf = 0;
3737 for (int i = 0; i < HalfSize; ++i) {
3738 if (SVOp->getMaskElt(i) > 0) {
3739 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3740 break;
3741 }
3742 }
3743 for (int i = HalfSize; i < HalfSize*2; ++i) {
3744 if (SVOp->getMaskElt(i) > 0) {
3745 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3746 break;
3747 }
3748 }
3749
3750 return (FstHalf | (SndHalf << 4));
3751}
3752
Craig Topper70b883b2011-11-28 10:14:51 +00003753/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003754/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3755/// Note that VPERMIL mask matching is different depending whether theunderlying
3756/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3757/// to the same elements of the low, but to the higher half of the source.
3758/// In VPERMILPD the two lanes could be shuffled independently of each other
3759/// with the same restriction that lanes can't be crossed.
Craig Topper70b883b2011-11-28 10:14:51 +00003760static bool isVPERMILPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3761 bool HasAVX) {
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003762 int NumElts = VT.getVectorNumElements();
3763 int NumLanes = VT.getSizeInBits()/128;
3764
Craig Topper70b883b2011-11-28 10:14:51 +00003765 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003766 return false;
3767
Craig Topper70b883b2011-11-28 10:14:51 +00003768 // Only match 256-bit with 32/64-bit types
3769 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003770 return false;
3771
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003772 int LaneSize = NumElts/NumLanes;
Craig Topper70b883b2011-11-28 10:14:51 +00003773 for (int l = 0; l != NumLanes; ++l) {
3774 int LaneStart = l*LaneSize;
3775 for (int i = 0; i != LaneSize; ++i) {
3776 if (!isUndefOrInRange(Mask[i+LaneStart], LaneStart, LaneStart+LaneSize))
3777 return false;
3778 if (NumElts == 4 || l == 0)
3779 continue;
3780 // VPERMILPS handling
3781 if (Mask[i] < 0)
3782 continue;
3783 if (!isUndefOrEqual(Mask[i+LaneStart], Mask[i]+LaneSize))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003784 return false;
3785 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003786 }
3787
3788 return true;
3789}
3790
Craig Topper70b883b2011-11-28 10:14:51 +00003791/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3792/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003793static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003794 EVT VT = SVOp->getValueType(0);
3795
3796 int NumElts = VT.getVectorNumElements();
3797 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003798 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003799
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003800 // Although the mask is equal for both lanes do it twice to get the cases
3801 // where a mask will match because the same mask element is undef on the
3802 // first half but valid on the second. This would get pathological cases
3803 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003804 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003805 unsigned Mask = 0;
Craig Topper70b883b2011-11-28 10:14:51 +00003806 for (int i = 0; i != NumElts; ++i) {
3807 int MaskElt = SVOp->getMaskElt(i);
3808 if (MaskElt < 0)
3809 continue;
3810 MaskElt %= LaneSize;
3811 unsigned Shamt = i;
3812 // VPERMILPSY, the mask of the first half must be equal to the second one
3813 if (NumElts == 8) Shamt %= LaneSize;
3814 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003815 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003816
3817 return Mask;
3818}
3819
Evan Cheng017dcc62006-04-21 01:05:10 +00003820/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3821/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003822/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003823static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003824 bool V2IsSplat = false, bool V2IsUndef = false) {
3825 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003826 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003827 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003828
Nate Begeman9008ca62009-04-27 18:41:29 +00003829 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003830 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003831
Nate Begeman9008ca62009-04-27 18:41:29 +00003832 for (int i = 1; i < NumOps; ++i)
3833 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3834 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3835 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003836 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003837
Evan Cheng39623da2006-04-20 08:58:49 +00003838 return true;
3839}
3840
Nate Begeman9008ca62009-04-27 18:41:29 +00003841static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003842 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003843 SmallVector<int, 8> M;
3844 N->getMask(M);
3845 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003846}
3847
Evan Chengd9539472006-04-14 21:59:03 +00003848/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3849/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003850/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3851bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3852 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003853 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003854 return false;
3855
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003856 // The second vector must be undef
3857 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3858 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003859
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003860 EVT VT = N->getValueType(0);
3861 unsigned NumElems = VT.getVectorNumElements();
3862
3863 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3864 (VT.getSizeInBits() == 256 && NumElems != 8))
3865 return false;
3866
3867 // "i+1" is the value the indexed mask element must have
3868 for (unsigned i = 0; i < NumElems; i += 2)
3869 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3870 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003871 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003872
3873 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003874}
3875
3876/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3877/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003878/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3879bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3880 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003881 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003882 return false;
3883
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003884 // The second vector must be undef
3885 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3886 return false;
3887
3888 EVT VT = N->getValueType(0);
3889 unsigned NumElems = VT.getVectorNumElements();
3890
3891 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3892 (VT.getSizeInBits() == 256 && NumElems != 8))
3893 return false;
3894
3895 // "i" is the value the indexed mask element must have
3896 for (unsigned i = 0; i < NumElems; i += 2)
3897 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3898 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003900
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003901 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003902}
3903
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003904/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3905/// specifies a shuffle of elements that is suitable for input to 256-bit
3906/// version of MOVDDUP.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003907static bool isMOVDDUPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3908 bool HasAVX) {
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003909 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003910
Craig Topperbeabc6c2011-12-05 06:56:46 +00003911 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003912 return false;
3913
3914 for (int i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003915 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003916 return false;
3917 for (int i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003918 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003919 return false;
3920 return true;
3921}
3922
Evan Cheng0b457f02008-09-25 20:50:48 +00003923/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003924/// specifies a shuffle of elements that is suitable for input to 128-bit
3925/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003926bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003927 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003928
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003929 if (VT.getSizeInBits() != 128)
3930 return false;
3931
3932 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003933 for (int i = 0; i < e; ++i)
3934 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003935 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003936 for (int i = 0; i < e; ++i)
3937 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003938 return false;
3939 return true;
3940}
3941
David Greenec38a03e2011-02-03 15:50:00 +00003942/// isVEXTRACTF128Index - Return true if the specified
3943/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3944/// suitable for input to VEXTRACTF128.
3945bool X86::isVEXTRACTF128Index(SDNode *N) {
3946 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3947 return false;
3948
3949 // The index should be aligned on a 128-bit boundary.
3950 uint64_t Index =
3951 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3952
3953 unsigned VL = N->getValueType(0).getVectorNumElements();
3954 unsigned VBits = N->getValueType(0).getSizeInBits();
3955 unsigned ElSize = VBits / VL;
3956 bool Result = (Index * ElSize) % 128 == 0;
3957
3958 return Result;
3959}
3960
David Greeneccacdc12011-02-04 16:08:29 +00003961/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3962/// operand specifies a subvector insert that is suitable for input to
3963/// VINSERTF128.
3964bool X86::isVINSERTF128Index(SDNode *N) {
3965 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3966 return false;
3967
3968 // The index should be aligned on a 128-bit boundary.
3969 uint64_t Index =
3970 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3971
3972 unsigned VL = N->getValueType(0).getVectorNumElements();
3973 unsigned VBits = N->getValueType(0).getSizeInBits();
3974 unsigned ElSize = VBits / VL;
3975 bool Result = (Index * ElSize) % 128 == 0;
3976
3977 return Result;
3978}
3979
Evan Cheng63d33002006-03-22 08:01:21 +00003980/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003981/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003982unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3984 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3985
Evan Chengb9df0ca2006-03-22 02:53:00 +00003986 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3987 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003988 for (int i = 0; i < NumOperands; ++i) {
3989 int Val = SVOp->getMaskElt(NumOperands-i-1);
3990 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003991 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003992 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003993 if (i != NumOperands - 1)
3994 Mask <<= Shift;
3995 }
Evan Cheng63d33002006-03-22 08:01:21 +00003996 return Mask;
3997}
3998
Evan Cheng506d3df2006-03-29 23:07:14 +00003999/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004000/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004001unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004002 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004003 unsigned Mask = 0;
4004 // 8 nodes, but we only care about the last 4.
4005 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 int Val = SVOp->getMaskElt(i);
4007 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004008 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004009 if (i != 4)
4010 Mask <<= 2;
4011 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004012 return Mask;
4013}
4014
4015/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004016/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004017unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004019 unsigned Mask = 0;
4020 // 8 nodes, but we only care about the first 4.
4021 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 int Val = SVOp->getMaskElt(i);
4023 if (Val >= 0)
4024 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004025 if (i != 0)
4026 Mask <<= 2;
4027 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004028 return Mask;
4029}
4030
Nate Begemana09008b2009-10-19 02:17:23 +00004031/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4032/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004033static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4034 EVT VT = SVOp->getValueType(0);
4035 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004036 int Val = 0;
4037
4038 unsigned i, e;
Craig Topperd93e4c32011-12-11 19:12:35 +00004039 for (i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004040 Val = SVOp->getMaskElt(i);
4041 if (Val >= 0)
4042 break;
4043 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004044 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004045 return (Val - i) * EltSize;
4046}
4047
David Greenec38a03e2011-02-03 15:50:00 +00004048/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4049/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4050/// instructions.
4051unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4052 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4053 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4054
4055 uint64_t Index =
4056 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4057
4058 EVT VecVT = N->getOperand(0).getValueType();
4059 EVT ElVT = VecVT.getVectorElementType();
4060
4061 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004062 return Index / NumElemsPerChunk;
4063}
4064
David Greeneccacdc12011-02-04 16:08:29 +00004065/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4066/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4067/// instructions.
4068unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4069 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4070 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4071
4072 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004073 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004074
4075 EVT VecVT = N->getValueType(0);
4076 EVT ElVT = VecVT.getVectorElementType();
4077
4078 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004079 return Index / NumElemsPerChunk;
4080}
4081
Evan Cheng37b73872009-07-30 08:33:02 +00004082/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4083/// constant +0.0.
4084bool X86::isZeroNode(SDValue Elt) {
4085 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004086 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004087 (isa<ConstantFPSDNode>(Elt) &&
4088 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4089}
4090
Nate Begeman9008ca62009-04-27 18:41:29 +00004091/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4092/// their permute mask.
4093static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4094 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004095 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004096 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004097 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004098
Nate Begeman5a5ca152009-04-29 05:20:52 +00004099 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004100 int idx = SVOp->getMaskElt(i);
4101 if (idx < 0)
4102 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004103 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004104 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004105 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004107 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004108 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4109 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004110}
4111
Evan Cheng533a0aa2006-04-19 20:35:22 +00004112/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4113/// match movhlps. The lower half elements should come from upper half of
4114/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004115/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004116static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004117 EVT VT = Op->getValueType(0);
4118 if (VT.getSizeInBits() != 128)
4119 return false;
4120 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004121 return false;
4122 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004123 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004124 return false;
4125 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004126 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004127 return false;
4128 return true;
4129}
4130
Evan Cheng5ced1d82006-04-06 23:23:56 +00004131/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004132/// is promoted to a vector. It also returns the LoadSDNode by reference if
4133/// required.
4134static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004135 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4136 return false;
4137 N = N->getOperand(0).getNode();
4138 if (!ISD::isNON_EXTLoad(N))
4139 return false;
4140 if (LD)
4141 *LD = cast<LoadSDNode>(N);
4142 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004143}
4144
Dan Gohman65fd6562011-11-03 21:49:52 +00004145// Test whether the given value is a vector value which will be legalized
4146// into a load.
4147static bool WillBeConstantPoolLoad(SDNode *N) {
4148 if (N->getOpcode() != ISD::BUILD_VECTOR)
4149 return false;
4150
4151 // Check for any non-constant elements.
4152 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4153 switch (N->getOperand(i).getNode()->getOpcode()) {
4154 case ISD::UNDEF:
4155 case ISD::ConstantFP:
4156 case ISD::Constant:
4157 break;
4158 default:
4159 return false;
4160 }
4161
4162 // Vectors of all-zeros and all-ones are materialized with special
4163 // instructions rather than being loaded.
4164 return !ISD::isBuildVectorAllZeros(N) &&
4165 !ISD::isBuildVectorAllOnes(N);
4166}
4167
Evan Cheng533a0aa2006-04-19 20:35:22 +00004168/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4169/// match movlp{s|d}. The lower half elements should come from lower half of
4170/// V1 (and in order), and the upper half elements should come from the upper
4171/// half of V2 (and in order). And since V1 will become the source of the
4172/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004173static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4174 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004175 EVT VT = Op->getValueType(0);
4176 if (VT.getSizeInBits() != 128)
4177 return false;
4178
Evan Cheng466685d2006-10-09 20:57:25 +00004179 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004180 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004181 // Is V2 is a vector load, don't do this transformation. We will try to use
4182 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004183 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004184 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004185
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004186 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004187
Evan Cheng533a0aa2006-04-19 20:35:22 +00004188 if (NumElems != 2 && NumElems != 4)
4189 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004190 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004191 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004192 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004193 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004194 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004195 return false;
4196 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004197}
4198
Evan Cheng39623da2006-04-20 08:58:49 +00004199/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4200/// all the same.
4201static bool isSplatVector(SDNode *N) {
4202 if (N->getOpcode() != ISD::BUILD_VECTOR)
4203 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004204
Dan Gohman475871a2008-07-27 21:46:04 +00004205 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004206 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4207 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004208 return false;
4209 return true;
4210}
4211
Evan Cheng213d2cf2007-05-17 18:45:50 +00004212/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004213/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004214/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004215static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004216 SDValue V1 = N->getOperand(0);
4217 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004218 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4219 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004220 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004221 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004222 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004223 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4224 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004225 if (Opc != ISD::BUILD_VECTOR ||
4226 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004227 return false;
4228 } else if (Idx >= 0) {
4229 unsigned Opc = V1.getOpcode();
4230 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4231 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004232 if (Opc != ISD::BUILD_VECTOR ||
4233 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004234 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004235 }
4236 }
4237 return true;
4238}
4239
4240/// getZeroVector - Returns a vector of specified type with all zero elements.
4241///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004242static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004243 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004244 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004245
Dale Johannesen0488fb62010-09-30 23:57:10 +00004246 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004247 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004248 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004249 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004250 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004251 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4252 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4253 } else { // SSE1
4254 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4255 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4256 }
4257 } else if (VT.getSizeInBits() == 256) { // AVX
4258 // 256-bit logic and arithmetic instructions in AVX are
4259 // all floating-point, no support for integer ops. Default
4260 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004262 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4263 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004264 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004265 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004266}
4267
Chris Lattner8a594482007-11-25 00:24:49 +00004268/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004269/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4270/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4271/// Then bitcast to their original type, ensuring they get CSE'd.
4272static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4273 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004274 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004275 assert((VT.is128BitVector() || VT.is256BitVector())
4276 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004277
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004279 SDValue Vec;
4280 if (VT.getSizeInBits() == 256) {
4281 if (HasAVX2) { // AVX2
4282 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4283 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4284 } else { // AVX
4285 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4286 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4287 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4288 Vec = Insert128BitVector(InsV, Vec,
4289 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4290 }
4291 } else {
4292 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004293 }
4294
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004295 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004296}
4297
Evan Cheng39623da2006-04-20 08:58:49 +00004298/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4299/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004300static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004301 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004302 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004303
Evan Cheng39623da2006-04-20 08:58:49 +00004304 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 SmallVector<int, 8> MaskVec;
4306 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004307
Nate Begeman5a5ca152009-04-29 05:20:52 +00004308 for (unsigned i = 0; i != NumElems; ++i) {
4309 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 MaskVec[i] = NumElems;
4311 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004312 }
Evan Cheng39623da2006-04-20 08:58:49 +00004313 }
Evan Cheng39623da2006-04-20 08:58:49 +00004314 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4316 SVOp->getOperand(1), &MaskVec[0]);
4317 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004318}
4319
Evan Cheng017dcc62006-04-21 01:05:10 +00004320/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4321/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004322static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 SDValue V2) {
4324 unsigned NumElems = VT.getVectorNumElements();
4325 SmallVector<int, 8> Mask;
4326 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004327 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 Mask.push_back(i);
4329 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004330}
4331
Nate Begeman9008ca62009-04-27 18:41:29 +00004332/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004333static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004334 SDValue V2) {
4335 unsigned NumElems = VT.getVectorNumElements();
4336 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004337 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 Mask.push_back(i);
4339 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004340 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004342}
4343
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004344/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004345static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004346 SDValue V2) {
4347 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004348 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004350 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004351 Mask.push_back(i + Half);
4352 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004353 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004354 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004355}
4356
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004357// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004358// a generic shuffle instruction because the target has no such instructions.
4359// Generate shuffles which repeat i16 and i8 several times until they can be
4360// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004361static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004362 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004364 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004365
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 while (NumElems > 4) {
4367 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004368 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004369 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004370 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 EltNo -= NumElems/2;
4372 }
4373 NumElems >>= 1;
4374 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004375 return V;
4376}
Eric Christopherfd179292009-08-27 18:07:15 +00004377
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004378/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4379static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4380 EVT VT = V.getValueType();
4381 DebugLoc dl = V.getDebugLoc();
4382 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4383 && "Vector size not supported");
4384
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004385 if (VT.getSizeInBits() == 128) {
4386 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004387 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004388 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4389 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004390 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004391 // To use VPERMILPS to splat scalars, the second half of indicies must
4392 // refer to the higher part, which is a duplication of the lower one,
4393 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004394 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4395 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004396
4397 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4398 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4399 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004400 }
4401
4402 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4403}
4404
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004405/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004406static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4407 EVT SrcVT = SV->getValueType(0);
4408 SDValue V1 = SV->getOperand(0);
4409 DebugLoc dl = SV->getDebugLoc();
4410
4411 int EltNo = SV->getSplatIndex();
4412 int NumElems = SrcVT.getVectorNumElements();
4413 unsigned Size = SrcVT.getSizeInBits();
4414
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004415 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4416 "Unknown how to promote splat for type");
4417
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004418 // Extract the 128-bit part containing the splat element and update
4419 // the splat element index when it refers to the higher register.
4420 if (Size == 256) {
4421 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4422 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4423 if (Idx > 0)
4424 EltNo -= NumElems/2;
4425 }
4426
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004427 // All i16 and i8 vector types can't be used directly by a generic shuffle
4428 // instruction because the target has no such instruction. Generate shuffles
4429 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004430 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004431 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004432 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004433 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004434
4435 // Recreate the 256-bit vector and place the same 128-bit vector
4436 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004437 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004438 if (Size == 256) {
4439 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4440 DAG.getConstant(0, MVT::i32), DAG, dl);
4441 V1 = Insert128BitVector(InsV, V1,
4442 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4443 }
4444
4445 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004446}
4447
Evan Chengba05f722006-04-21 23:03:30 +00004448/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004449/// vector of zero or undef vector. This produces a shuffle where the low
4450/// element of V2 is swizzled into the zero/undef vector, landing at element
4451/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004452static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004453 bool isZero, bool HasXMMInt,
4454 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004455 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004456 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004457 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004458 unsigned NumElems = VT.getVectorNumElements();
4459 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004460 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004461 // If this is the insertion idx, put the low elt of V2 here.
4462 MaskVec.push_back(i == Idx ? NumElems : i);
4463 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004464}
4465
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004466/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4467/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004468static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4469 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004470 if (Depth == 6)
4471 return SDValue(); // Limit search depth.
4472
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004473 SDValue V = SDValue(N, 0);
4474 EVT VT = V.getValueType();
4475 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004476
4477 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4478 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4479 Index = SV->getMaskElt(Index);
4480
4481 if (Index < 0)
4482 return DAG.getUNDEF(VT.getVectorElementType());
4483
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004484 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004485 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004486 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004487 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004488
4489 // Recurse into target specific vector shuffles to find scalars.
4490 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004491 int NumElems = VT.getVectorNumElements();
4492 SmallVector<unsigned, 16> ShuffleMask;
4493 SDValue ImmN;
4494
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004495 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004496 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004497 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004498 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4499 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004500 break;
Craig Topper34671b82011-12-06 08:21:25 +00004501 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004502 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004503 break;
Craig Topper34671b82011-12-06 08:21:25 +00004504 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004505 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004506 break;
4507 case X86ISD::MOVHLPS:
4508 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4509 break;
4510 case X86ISD::MOVLHPS:
4511 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4512 break;
4513 case X86ISD::PSHUFD:
4514 ImmN = N->getOperand(N->getNumOperands()-1);
4515 DecodePSHUFMask(NumElems,
4516 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4517 ShuffleMask);
4518 break;
4519 case X86ISD::PSHUFHW:
4520 ImmN = N->getOperand(N->getNumOperands()-1);
4521 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4522 ShuffleMask);
4523 break;
4524 case X86ISD::PSHUFLW:
4525 ImmN = N->getOperand(N->getNumOperands()-1);
4526 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4527 ShuffleMask);
4528 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004529 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004530 case X86ISD::MOVSD: {
4531 // The index 0 always comes from the first element of the second source,
4532 // this is why MOVSS and MOVSD are used in the first place. The other
4533 // elements come from the other positions of the first source vector.
4534 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004535 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4536 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004537 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004538 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004539 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004540 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004541 ShuffleMask);
4542 break;
Craig Topperec24e612011-11-30 07:47:51 +00004543 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004544 ImmN = N->getOperand(N->getNumOperands()-1);
4545 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4546 ShuffleMask);
4547 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004548 case X86ISD::MOVDDUP:
4549 case X86ISD::MOVLHPD:
4550 case X86ISD::MOVLPD:
4551 case X86ISD::MOVLPS:
4552 case X86ISD::MOVSHDUP:
4553 case X86ISD::MOVSLDUP:
4554 case X86ISD::PALIGN:
4555 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004556 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004557 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004558 return SDValue();
4559 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004560
4561 Index = ShuffleMask[Index];
4562 if (Index < 0)
4563 return DAG.getUNDEF(VT.getVectorElementType());
4564
4565 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4566 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4567 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004568 }
4569
4570 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004571 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004572 V = V.getOperand(0);
4573 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004574 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004575
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004576 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004577 return SDValue();
4578 }
4579
4580 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4581 return (Index == 0) ? V.getOperand(0)
4582 : DAG.getUNDEF(VT.getVectorElementType());
4583
4584 if (V.getOpcode() == ISD::BUILD_VECTOR)
4585 return V.getOperand(Index);
4586
4587 return SDValue();
4588}
4589
4590/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4591/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004592/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004593static
4594unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4595 bool ZerosFromLeft, SelectionDAG &DAG) {
4596 int i = 0;
4597
4598 while (i < NumElems) {
4599 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004600 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004601 if (!(Elt.getNode() &&
4602 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4603 break;
4604 ++i;
4605 }
4606
4607 return i;
4608}
4609
4610/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4611/// MaskE correspond consecutively to elements from one of the vector operands,
4612/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4613static
4614bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4615 int OpIdx, int NumElems, unsigned &OpNum) {
4616 bool SeenV1 = false;
4617 bool SeenV2 = false;
4618
4619 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4620 int Idx = SVOp->getMaskElt(i);
4621 // Ignore undef indicies
4622 if (Idx < 0)
4623 continue;
4624
4625 if (Idx < NumElems)
4626 SeenV1 = true;
4627 else
4628 SeenV2 = true;
4629
4630 // Only accept consecutive elements from the same vector
4631 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4632 return false;
4633 }
4634
4635 OpNum = SeenV1 ? 0 : 1;
4636 return true;
4637}
4638
4639/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4640/// logical left shift of a vector.
4641static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4642 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4643 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4644 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4645 false /* check zeros from right */, DAG);
4646 unsigned OpSrc;
4647
4648 if (!NumZeros)
4649 return false;
4650
4651 // Considering the elements in the mask that are not consecutive zeros,
4652 // check if they consecutively come from only one of the source vectors.
4653 //
4654 // V1 = {X, A, B, C} 0
4655 // \ \ \ /
4656 // vector_shuffle V1, V2 <1, 2, 3, X>
4657 //
4658 if (!isShuffleMaskConsecutive(SVOp,
4659 0, // Mask Start Index
4660 NumElems-NumZeros-1, // Mask End Index
4661 NumZeros, // Where to start looking in the src vector
4662 NumElems, // Number of elements in vector
4663 OpSrc)) // Which source operand ?
4664 return false;
4665
4666 isLeft = false;
4667 ShAmt = NumZeros;
4668 ShVal = SVOp->getOperand(OpSrc);
4669 return true;
4670}
4671
4672/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4673/// logical left shift of a vector.
4674static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4675 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4676 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4677 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4678 true /* check zeros from left */, DAG);
4679 unsigned OpSrc;
4680
4681 if (!NumZeros)
4682 return false;
4683
4684 // Considering the elements in the mask that are not consecutive zeros,
4685 // check if they consecutively come from only one of the source vectors.
4686 //
4687 // 0 { A, B, X, X } = V2
4688 // / \ / /
4689 // vector_shuffle V1, V2 <X, X, 4, 5>
4690 //
4691 if (!isShuffleMaskConsecutive(SVOp,
4692 NumZeros, // Mask Start Index
4693 NumElems-1, // Mask End Index
4694 0, // Where to start looking in the src vector
4695 NumElems, // Number of elements in vector
4696 OpSrc)) // Which source operand ?
4697 return false;
4698
4699 isLeft = true;
4700 ShAmt = NumZeros;
4701 ShVal = SVOp->getOperand(OpSrc);
4702 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004703}
4704
4705/// isVectorShift - Returns true if the shuffle can be implemented as a
4706/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004707static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004708 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004709 // Although the logic below support any bitwidth size, there are no
4710 // shift instructions which handle more than 128-bit vectors.
4711 if (SVOp->getValueType(0).getSizeInBits() > 128)
4712 return false;
4713
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004714 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4715 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4716 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004717
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004718 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004719}
4720
Evan Chengc78d3b42006-04-24 18:01:45 +00004721/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4722///
Dan Gohman475871a2008-07-27 21:46:04 +00004723static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004724 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004725 SelectionDAG &DAG,
4726 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004727 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004728 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004729
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004730 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004731 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004732 bool First = true;
4733 for (unsigned i = 0; i < 16; ++i) {
4734 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4735 if (ThisIsNonZero && First) {
4736 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004737 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004738 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004739 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004740 First = false;
4741 }
4742
4743 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004744 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004745 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4746 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004747 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004748 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004749 }
4750 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4752 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4753 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004754 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004756 } else
4757 ThisElt = LastElt;
4758
Gabor Greifba36cb52008-08-28 21:40:38 +00004759 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004760 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004761 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004762 }
4763 }
4764
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004765 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004766}
4767
Bill Wendlinga348c562007-03-22 18:42:45 +00004768/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004769///
Dan Gohman475871a2008-07-27 21:46:04 +00004770static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004771 unsigned NumNonZero, unsigned NumZero,
4772 SelectionDAG &DAG,
4773 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004774 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004775 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004776
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004777 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004778 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004779 bool First = true;
4780 for (unsigned i = 0; i < 8; ++i) {
4781 bool isNonZero = (NonZeros & (1 << i)) != 0;
4782 if (isNonZero) {
4783 if (First) {
4784 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004785 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004786 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004788 First = false;
4789 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004790 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004791 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004792 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004793 }
4794 }
4795
4796 return V;
4797}
4798
Evan Chengf26ffe92008-05-29 08:22:04 +00004799/// getVShift - Return a vector logical shift node.
4800///
Owen Andersone50ed302009-08-10 22:56:29 +00004801static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004802 unsigned NumBits, SelectionDAG &DAG,
4803 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004804 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004805 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004806 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004807 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4808 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004809 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004810 DAG.getConstant(NumBits,
4811 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004812}
4813
Dan Gohman475871a2008-07-27 21:46:04 +00004814SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004815X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004816 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004817
Evan Chengc3630942009-12-09 21:00:30 +00004818 // Check if the scalar load can be widened into a vector load. And if
4819 // the address is "base + cst" see if the cst can be "absorbed" into
4820 // the shuffle mask.
4821 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4822 SDValue Ptr = LD->getBasePtr();
4823 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4824 return SDValue();
4825 EVT PVT = LD->getValueType(0);
4826 if (PVT != MVT::i32 && PVT != MVT::f32)
4827 return SDValue();
4828
4829 int FI = -1;
4830 int64_t Offset = 0;
4831 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4832 FI = FINode->getIndex();
4833 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004834 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004835 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4836 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4837 Offset = Ptr.getConstantOperandVal(1);
4838 Ptr = Ptr.getOperand(0);
4839 } else {
4840 return SDValue();
4841 }
4842
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004843 // FIXME: 256-bit vector instructions don't require a strict alignment,
4844 // improve this code to support it better.
4845 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004846 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004847 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004848 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004849 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004850 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004851 // Can't change the alignment. FIXME: It's possible to compute
4852 // the exact stack offset and reference FI + adjust offset instead.
4853 // If someone *really* cares about this. That's the way to implement it.
4854 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004855 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004856 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004857 }
4858 }
4859
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004860 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004861 // Ptr + (Offset & ~15).
4862 if (Offset < 0)
4863 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004864 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004865 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004866 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004867 if (StartOffset)
4868 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4869 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4870
4871 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004872 int NumElems = VT.getVectorNumElements();
4873
4874 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4875 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4876 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004877 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004878 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004879
4880 // Canonicalize it to a v4i32 or v8i32 shuffle.
4881 SmallVector<int, 8> Mask;
4882 for (int i = 0; i < NumElems; ++i)
4883 Mask.push_back(EltNo);
4884
4885 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4886 return DAG.getNode(ISD::BITCAST, dl, NVT,
4887 DAG.getVectorShuffle(CanonVT, dl, V1,
4888 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004889 }
4890
4891 return SDValue();
4892}
4893
Michael J. Spencerec38de22010-10-10 22:04:20 +00004894/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4895/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004896/// load which has the same value as a build_vector whose operands are 'elts'.
4897///
4898/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004899///
Nate Begeman1449f292010-03-24 22:19:06 +00004900/// FIXME: we'd also like to handle the case where the last elements are zero
4901/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4902/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004903static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004904 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004905 EVT EltVT = VT.getVectorElementType();
4906 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004907
Nate Begemanfdea31a2010-03-24 20:49:50 +00004908 LoadSDNode *LDBase = NULL;
4909 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004910
Nate Begeman1449f292010-03-24 22:19:06 +00004911 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004912 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004913 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004914 for (unsigned i = 0; i < NumElems; ++i) {
4915 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004916
Nate Begemanfdea31a2010-03-24 20:49:50 +00004917 if (!Elt.getNode() ||
4918 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4919 return SDValue();
4920 if (!LDBase) {
4921 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4922 return SDValue();
4923 LDBase = cast<LoadSDNode>(Elt.getNode());
4924 LastLoadedElt = i;
4925 continue;
4926 }
4927 if (Elt.getOpcode() == ISD::UNDEF)
4928 continue;
4929
4930 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4931 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4932 return SDValue();
4933 LastLoadedElt = i;
4934 }
Nate Begeman1449f292010-03-24 22:19:06 +00004935
4936 // If we have found an entire vector of loads and undefs, then return a large
4937 // load of the entire vector width starting at the base pointer. If we found
4938 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004939 if (LastLoadedElt == NumElems - 1) {
4940 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004941 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004942 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004943 LDBase->isVolatile(), LDBase->isNonTemporal(),
4944 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004945 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004946 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004947 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004948 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004949 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4950 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004951 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4952 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004953 SDValue ResNode =
4954 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4955 LDBase->getPointerInfo(),
4956 LDBase->getAlignment(),
4957 false/*isVolatile*/, true/*ReadMem*/,
4958 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004959 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004960 }
4961 return SDValue();
4962}
4963
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004964/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4965/// a vbroadcast node. We support two patterns:
4966/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4967/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4968/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004969/// The scalar load node is returned when a pattern is found,
4970/// or SDValue() otherwise.
4971static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004972 EVT VT = Op.getValueType();
4973 SDValue V = Op;
4974
4975 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4976 V = V.getOperand(0);
4977
4978 //A suspected load to be broadcasted.
4979 SDValue Ld;
4980
4981 switch (V.getOpcode()) {
4982 default:
4983 // Unknown pattern found.
4984 return SDValue();
4985
4986 case ISD::BUILD_VECTOR: {
4987 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004988 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004989 return SDValue();
4990
4991 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004992
4993 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004994 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004995 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004996 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004997 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004998 }
4999
5000 case ISD::VECTOR_SHUFFLE: {
5001 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5002
5003 // Shuffles must have a splat mask where the first element is
5004 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005005 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005006 return SDValue();
5007
5008 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005009 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005010 return SDValue();
5011
5012 Ld = Sc.getOperand(0);
5013
5014 // The scalar_to_vector node and the suspected
5015 // load node must have exactly one user.
5016 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5017 return SDValue();
5018 break;
5019 }
5020 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005021
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005022 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005023 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005024 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005025
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005026 bool Is256 = VT.getSizeInBits() == 256;
5027 bool Is128 = VT.getSizeInBits() == 128;
5028 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5029
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005030 if (hasAVX2) {
5031 // VBroadcast to YMM
5032 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5033 ScalarSize == 32 || ScalarSize == 64 ))
5034 return Ld;
5035
5036 // VBroadcast to XMM
5037 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5038 ScalarSize == 16 || ScalarSize == 64 ))
5039 return Ld;
5040 }
5041
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005042 // VBroadcast to YMM
5043 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5044 return Ld;
5045
5046 // VBroadcast to XMM
5047 if (Is128 && (ScalarSize == 32))
5048 return Ld;
5049
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005050
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005051 // Unsupported broadcast.
5052 return SDValue();
5053}
5054
Evan Chengc3630942009-12-09 21:00:30 +00005055SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005056X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005057 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005058
David Greenef125a292011-02-08 19:04:41 +00005059 EVT VT = Op.getValueType();
5060 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005061 unsigned NumElems = Op.getNumOperands();
5062
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005063 // Vectors containing all zeros can be matched by pxor and xorps later
5064 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5065 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5066 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005067 if (Op.getValueType() == MVT::v4i32 ||
5068 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005069 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005070
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005071 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005072 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005073
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005074 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005075 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5076 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005077 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005078 if (Op.getValueType() == MVT::v4i32 ||
5079 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005080 return Op;
5081
Craig Topper745a86b2011-11-19 22:34:59 +00005082 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005083 }
5084
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005085 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005086 if (Subtarget->hasAVX() && LD.getNode())
5087 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5088
Owen Andersone50ed302009-08-10 22:56:29 +00005089 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005090
Evan Cheng0db9fe62006-04-25 20:13:52 +00005091 unsigned NumZero = 0;
5092 unsigned NumNonZero = 0;
5093 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005094 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005095 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005096 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005097 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005098 if (Elt.getOpcode() == ISD::UNDEF)
5099 continue;
5100 Values.insert(Elt);
5101 if (Elt.getOpcode() != ISD::Constant &&
5102 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005103 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005104 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005105 NumZero++;
5106 else {
5107 NonZeros |= (1 << i);
5108 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005109 }
5110 }
5111
Chris Lattner97a2a562010-08-26 05:24:29 +00005112 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5113 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005114 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005115
Chris Lattner67f453a2008-03-09 05:42:06 +00005116 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005117 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005118 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005119 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005120
Chris Lattner62098042008-03-09 01:05:04 +00005121 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5122 // the value are obviously zero, truncate the value to i32 and do the
5123 // insertion that way. Only do this if the value is non-constant or if the
5124 // value is a constant being inserted into element 0. It is cheaper to do
5125 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005126 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005127 (!IsAllConstants || Idx == 0)) {
5128 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005129 // Handle SSE only.
5130 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5131 EVT VecVT = MVT::v4i32;
5132 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005133
Chris Lattner62098042008-03-09 01:05:04 +00005134 // Truncate the value (which may itself be a constant) to i32, and
5135 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005137 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005138 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005139 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005140
Chris Lattner62098042008-03-09 01:05:04 +00005141 // Now we have our 32-bit value zero extended in the low element of
5142 // a vector. If Idx != 0, swizzle it into place.
5143 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005144 SmallVector<int, 4> Mask;
5145 Mask.push_back(Idx);
5146 for (unsigned i = 1; i != VecElts; ++i)
5147 Mask.push_back(i);
5148 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005149 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005150 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005151 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005152 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005153 }
5154 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005155
Chris Lattner19f79692008-03-08 22:59:52 +00005156 // If we have a constant or non-constant insertion into the low element of
5157 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5158 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005159 // depending on what the source datatype is.
5160 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005161 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005162 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005163
5164 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005165 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005166 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005167 EVT VT128 = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems / 2);
5168 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005169 SDValue ZeroVec = getZeroVector(VT, true, DAG, dl);
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005170 return Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5171 DAG, dl);
5172 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005173 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005174 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5175 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topperd62c16e2011-12-29 03:20:51 +00005176 return getShuffleVectorZeroOrUndef(Item, 0, true,
5177 Subtarget->hasXMMInt(), DAG);
5178 }
5179
5180 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005181 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005182 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005183 if (VT.getSizeInBits() == 256) {
5184 SDValue ZeroVec = getZeroVector(MVT::v8i32, true, DAG, dl);
5185 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5186 DAG, dl);
5187 } else {
5188 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5189 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
5190 Subtarget->hasXMMInt(), DAG);
5191 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005192 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005193 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005194 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005195
5196 // Is it a vector logical left shift?
5197 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005198 X86::isZeroNode(Op.getOperand(0)) &&
5199 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005200 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005201 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005202 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005203 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005204 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005205 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005206
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005207 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005208 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005209
Chris Lattner19f79692008-03-08 22:59:52 +00005210 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5211 // is a non-constant being inserted into an element other than the low one,
5212 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5213 // movd/movss) to move this into the low element, then shuffle it into
5214 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005215 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005216 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005217
Evan Cheng0db9fe62006-04-25 20:13:52 +00005218 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005219 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005220 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005221 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005222 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005223 MaskVec.push_back(i == Idx ? 0 : 1);
5224 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005225 }
5226 }
5227
Chris Lattner67f453a2008-03-09 05:42:06 +00005228 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005229 if (Values.size() == 1) {
5230 if (EVTBits == 32) {
5231 // Instead of a shuffle like this:
5232 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5233 // Check if it's possible to issue this instead.
5234 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5235 unsigned Idx = CountTrailingZeros_32(NonZeros);
5236 SDValue Item = Op.getOperand(Idx);
5237 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5238 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5239 }
Dan Gohman475871a2008-07-27 21:46:04 +00005240 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005241 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005242
Dan Gohmana3941172007-07-24 22:55:08 +00005243 // A vector full of immediates; various special cases are already
5244 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005245 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005246 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005247
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005248 // For AVX-length vectors, build the individual 128-bit pieces and use
5249 // shuffles to put them in place.
5250 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5251 SmallVector<SDValue, 32> V;
5252 for (unsigned i = 0; i < NumElems; ++i)
5253 V.push_back(Op.getOperand(i));
5254
5255 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5256
5257 // Build both the lower and upper subvector.
5258 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5259 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5260 NumElems/2);
5261
5262 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005263 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5264 DAG.getConstant(0, MVT::i32), DAG, dl);
5265 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005266 DAG, dl);
5267 }
5268
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005269 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005270 if (EVTBits == 64) {
5271 if (NumNonZero == 1) {
5272 // One half is zero or undef.
5273 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005274 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005275 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005276 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005277 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005278 }
Dan Gohman475871a2008-07-27 21:46:04 +00005279 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005280 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005281
5282 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005283 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005284 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005285 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005286 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287 }
5288
Bill Wendling826f36f2007-03-28 00:57:11 +00005289 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005290 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005291 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005292 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005293 }
5294
5295 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005296 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005297 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005298 if (NumElems == 4 && NumZero > 0) {
5299 for (unsigned i = 0; i < 4; ++i) {
5300 bool isZero = !(NonZeros & (1 << i));
5301 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005302 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005303 else
Dale Johannesenace16102009-02-03 19:33:06 +00005304 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005305 }
5306
5307 for (unsigned i = 0; i < 2; ++i) {
5308 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5309 default: break;
5310 case 0:
5311 V[i] = V[i*2]; // Must be a zero vector.
5312 break;
5313 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005314 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005315 break;
5316 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005317 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 break;
5319 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005320 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005321 break;
5322 }
5323 }
5324
Nate Begeman9008ca62009-04-27 18:41:29 +00005325 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005326 bool Reverse = (NonZeros & 0x3) == 2;
5327 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005328 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005329 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5330 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005331 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5332 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005333 }
5334
Nate Begemanfdea31a2010-03-24 20:49:50 +00005335 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5336 // Check for a build vector of consecutive loads.
5337 for (unsigned i = 0; i < NumElems; ++i)
5338 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005339
Nate Begemanfdea31a2010-03-24 20:49:50 +00005340 // Check for elements which are consecutive loads.
5341 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5342 if (LD.getNode())
5343 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005344
5345 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperc0d82852011-11-22 00:44:41 +00005346 if (getSubtarget()->hasSSE41orAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005347 SDValue Result;
5348 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5349 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5350 else
5351 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005352
Chris Lattner24faf612010-08-28 17:59:08 +00005353 for (unsigned i = 1; i < NumElems; ++i) {
5354 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5355 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005356 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005357 }
5358 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005359 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005360
Chris Lattner6e80e442010-08-28 17:15:43 +00005361 // Otherwise, expand into a number of unpckl*, start by extending each of
5362 // our (non-undef) elements to the full vector width with the element in the
5363 // bottom slot of the vector (which generates no code for SSE).
5364 for (unsigned i = 0; i < NumElems; ++i) {
5365 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5366 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5367 else
5368 V[i] = DAG.getUNDEF(VT);
5369 }
5370
5371 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005372 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5373 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5374 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005375 unsigned EltStride = NumElems >> 1;
5376 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005377 for (unsigned i = 0; i < EltStride; ++i) {
5378 // If V[i+EltStride] is undef and this is the first round of mixing,
5379 // then it is safe to just drop this shuffle: V[i] is already in the
5380 // right place, the one element (since it's the first round) being
5381 // inserted as undef can be dropped. This isn't safe for successive
5382 // rounds because they will permute elements within both vectors.
5383 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5384 EltStride == NumElems/2)
5385 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005386
Chris Lattner6e80e442010-08-28 17:15:43 +00005387 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005388 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005389 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005390 }
5391 return V[0];
5392 }
Dan Gohman475871a2008-07-27 21:46:04 +00005393 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005394}
5395
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005396// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5397// them in a MMX register. This is better than doing a stack convert.
5398static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005399 DebugLoc dl = Op.getDebugLoc();
5400 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005401
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005402 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5403 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5404 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005405 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005406 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5407 InVec = Op.getOperand(1);
5408 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5409 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005410 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005411 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5412 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5413 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005414 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005415 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5416 Mask[0] = 0; Mask[1] = 2;
5417 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5418 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005419 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005420}
5421
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005422// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5423// to create 256-bit vectors from two other 128-bit ones.
5424static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5425 DebugLoc dl = Op.getDebugLoc();
5426 EVT ResVT = Op.getValueType();
5427
5428 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5429
5430 SDValue V1 = Op.getOperand(0);
5431 SDValue V2 = Op.getOperand(1);
5432 unsigned NumElems = ResVT.getVectorNumElements();
5433
5434 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5435 DAG.getConstant(0, MVT::i32), DAG, dl);
5436 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5437 DAG, dl);
5438}
5439
5440SDValue
5441X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005442 EVT ResVT = Op.getValueType();
5443
5444 assert(Op.getNumOperands() == 2);
5445 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5446 "Unsupported CONCAT_VECTORS for value type");
5447
5448 // We support concatenate two MMX registers and place them in a MMX register.
5449 // This is better than doing a stack convert.
5450 if (ResVT.is128BitVector())
5451 return LowerMMXCONCAT_VECTORS(Op, DAG);
5452
5453 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5454 // from two other 128-bit ones.
5455 return LowerAVXCONCAT_VECTORS(Op, DAG);
5456}
5457
Nate Begemanb9a47b82009-02-23 08:49:38 +00005458// v8i16 shuffles - Prefer shuffles in the following order:
5459// 1. [all] pshuflw, pshufhw, optional move
5460// 2. [ssse3] 1 x pshufb
5461// 3. [ssse3] 2 x pshufb + 1 x por
5462// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005463SDValue
5464X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5465 SelectionDAG &DAG) const {
5466 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005467 SDValue V1 = SVOp->getOperand(0);
5468 SDValue V2 = SVOp->getOperand(1);
5469 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005470 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005471
Nate Begemanb9a47b82009-02-23 08:49:38 +00005472 // Determine if more than 1 of the words in each of the low and high quadwords
5473 // of the result come from the same quadword of one of the two inputs. Undef
5474 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005475 unsigned LoQuad[] = { 0, 0, 0, 0 };
5476 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005477 BitVector InputQuads(4);
5478 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005479 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005480 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005481 MaskVals.push_back(EltIdx);
5482 if (EltIdx < 0) {
5483 ++Quad[0];
5484 ++Quad[1];
5485 ++Quad[2];
5486 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005487 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005488 }
5489 ++Quad[EltIdx / 4];
5490 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005491 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005492
Nate Begemanb9a47b82009-02-23 08:49:38 +00005493 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005494 unsigned MaxQuad = 1;
5495 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005496 if (LoQuad[i] > MaxQuad) {
5497 BestLoQuad = i;
5498 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005499 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005500 }
5501
Nate Begemanb9a47b82009-02-23 08:49:38 +00005502 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005503 MaxQuad = 1;
5504 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005505 if (HiQuad[i] > MaxQuad) {
5506 BestHiQuad = i;
5507 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005508 }
5509 }
5510
Nate Begemanb9a47b82009-02-23 08:49:38 +00005511 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005512 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005513 // single pshufb instruction is necessary. If There are more than 2 input
5514 // quads, disable the next transformation since it does not help SSSE3.
5515 bool V1Used = InputQuads[0] || InputQuads[1];
5516 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperc0d82852011-11-22 00:44:41 +00005517 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005518 if (InputQuads.count() == 2 && V1Used && V2Used) {
5519 BestLoQuad = InputQuads.find_first();
5520 BestHiQuad = InputQuads.find_next(BestLoQuad);
5521 }
5522 if (InputQuads.count() > 2) {
5523 BestLoQuad = -1;
5524 BestHiQuad = -1;
5525 }
5526 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005527
Nate Begemanb9a47b82009-02-23 08:49:38 +00005528 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5529 // the shuffle mask. If a quad is scored as -1, that means that it contains
5530 // words from all 4 input quadwords.
5531 SDValue NewV;
5532 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005533 SmallVector<int, 8> MaskV;
5534 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5535 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005536 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005537 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5538 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5539 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005540
Nate Begemanb9a47b82009-02-23 08:49:38 +00005541 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5542 // source words for the shuffle, to aid later transformations.
5543 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005544 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005545 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005546 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005547 if (idx != (int)i)
5548 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005550 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005551 AllWordsInNewV = false;
5552 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005553 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005554
Nate Begemanb9a47b82009-02-23 08:49:38 +00005555 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5556 if (AllWordsInNewV) {
5557 for (int i = 0; i != 8; ++i) {
5558 int idx = MaskVals[i];
5559 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005560 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005561 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 if ((idx != i) && idx < 4)
5563 pshufhw = false;
5564 if ((idx != i) && idx > 3)
5565 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005566 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005567 V1 = NewV;
5568 V2Used = false;
5569 BestLoQuad = 0;
5570 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005571 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005572
Nate Begemanb9a47b82009-02-23 08:49:38 +00005573 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5574 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005575 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005576 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5577 unsigned TargetMask = 0;
5578 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005579 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005580 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5581 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5582 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005583 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005584 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005585 }
Eric Christopherfd179292009-08-27 18:07:15 +00005586
Nate Begemanb9a47b82009-02-23 08:49:38 +00005587 // If we have SSSE3, and all words of the result are from 1 input vector,
5588 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5589 // is present, fall back to case 4.
Craig Topperc0d82852011-11-22 00:44:41 +00005590 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005591 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005592
Nate Begemanb9a47b82009-02-23 08:49:38 +00005593 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005594 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005595 // mask, and elements that come from V1 in the V2 mask, so that the two
5596 // results can be OR'd together.
5597 bool TwoInputs = V1Used && V2Used;
5598 for (unsigned i = 0; i != 8; ++i) {
5599 int EltIdx = MaskVals[i] * 2;
5600 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005601 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5602 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005603 continue;
5604 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5606 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005607 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005608 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005609 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005610 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005612 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005613 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005614
Nate Begemanb9a47b82009-02-23 08:49:38 +00005615 // Calculate the shuffle mask for the second input, shuffle it, and
5616 // OR it with the first shuffled input.
5617 pshufbMask.clear();
5618 for (unsigned i = 0; i != 8; ++i) {
5619 int EltIdx = MaskVals[i] * 2;
5620 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5622 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 continue;
5624 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005625 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5626 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005628 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005629 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005630 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 MVT::v16i8, &pshufbMask[0], 16));
5632 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005633 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 }
5635
5636 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5637 // and update MaskVals with new element order.
5638 BitVector InOrder(8);
5639 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005640 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 for (int i = 0; i != 4; ++i) {
5642 int idx = MaskVals[i];
5643 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005644 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 InOrder.set(i);
5646 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005647 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 InOrder.set(i);
5649 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005650 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 }
5652 }
5653 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005654 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005656 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005657
Craig Topperc0d82852011-11-22 00:44:41 +00005658 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005659 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5660 NewV.getOperand(0),
5661 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5662 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005663 }
Eric Christopherfd179292009-08-27 18:07:15 +00005664
Nate Begemanb9a47b82009-02-23 08:49:38 +00005665 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5666 // and update MaskVals with the new element order.
5667 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005668 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005669 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005670 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 for (unsigned i = 4; i != 8; ++i) {
5672 int idx = MaskVals[i];
5673 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005674 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 InOrder.set(i);
5676 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005677 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 InOrder.set(i);
5679 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005680 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 }
5682 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005683 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005684 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005685
Craig Topperc0d82852011-11-22 00:44:41 +00005686 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005687 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5688 NewV.getOperand(0),
5689 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5690 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 }
Eric Christopherfd179292009-08-27 18:07:15 +00005692
Nate Begemanb9a47b82009-02-23 08:49:38 +00005693 // In case BestHi & BestLo were both -1, which means each quadword has a word
5694 // from each of the four input quadwords, calculate the InOrder bitvector now
5695 // before falling through to the insert/extract cleanup.
5696 if (BestLoQuad == -1 && BestHiQuad == -1) {
5697 NewV = V1;
5698 for (int i = 0; i != 8; ++i)
5699 if (MaskVals[i] < 0 || MaskVals[i] == i)
5700 InOrder.set(i);
5701 }
Eric Christopherfd179292009-08-27 18:07:15 +00005702
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 // The other elements are put in the right place using pextrw and pinsrw.
5704 for (unsigned i = 0; i != 8; ++i) {
5705 if (InOrder[i])
5706 continue;
5707 int EltIdx = MaskVals[i];
5708 if (EltIdx < 0)
5709 continue;
5710 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005711 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005715 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005716 DAG.getIntPtrConstant(i));
5717 }
5718 return NewV;
5719}
5720
5721// v16i8 shuffles - Prefer shuffles in the following order:
5722// 1. [ssse3] 1 x pshufb
5723// 2. [ssse3] 2 x pshufb + 1 x por
5724// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5725static
Nate Begeman9008ca62009-04-27 18:41:29 +00005726SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005727 SelectionDAG &DAG,
5728 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005729 SDValue V1 = SVOp->getOperand(0);
5730 SDValue V2 = SVOp->getOperand(1);
5731 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005732 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005733 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005734
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005736 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 // present, fall back to case 3.
5738 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5739 bool V1Only = true;
5740 bool V2Only = true;
5741 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005742 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 if (EltIdx < 0)
5744 continue;
5745 if (EltIdx < 16)
5746 V2Only = false;
5747 else
5748 V1Only = false;
5749 }
Eric Christopherfd179292009-08-27 18:07:15 +00005750
Nate Begemanb9a47b82009-02-23 08:49:38 +00005751 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperc0d82852011-11-22 00:44:41 +00005752 if (TLI.getSubtarget()->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005753 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005754
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005756 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 //
5758 // Otherwise, we have elements from both input vectors, and must zero out
5759 // elements that come from V2 in the first mask, and V1 in the second mask
5760 // so that we can OR them together.
5761 bool TwoInputs = !(V1Only || V2Only);
5762 for (unsigned i = 0; i != 16; ++i) {
5763 int EltIdx = MaskVals[i];
5764 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005766 continue;
5767 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 }
5770 // If all the elements are from V2, assign it to V1 and return after
5771 // building the first pshufb.
5772 if (V2Only)
5773 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005775 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005776 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005777 if (!TwoInputs)
5778 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005779
Nate Begemanb9a47b82009-02-23 08:49:38 +00005780 // Calculate the shuffle mask for the second input, shuffle it, and
5781 // OR it with the first shuffled input.
5782 pshufbMask.clear();
5783 for (unsigned i = 0; i != 16; ++i) {
5784 int EltIdx = MaskVals[i];
5785 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005786 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005787 continue;
5788 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005789 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005791 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005792 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 MVT::v16i8, &pshufbMask[0], 16));
5794 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 }
Eric Christopherfd179292009-08-27 18:07:15 +00005796
Nate Begemanb9a47b82009-02-23 08:49:38 +00005797 // No SSSE3 - Calculate in place words and then fix all out of place words
5798 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5799 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005800 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5801 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 SDValue NewV = V2Only ? V2 : V1;
5803 for (int i = 0; i != 8; ++i) {
5804 int Elt0 = MaskVals[i*2];
5805 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005806
Nate Begemanb9a47b82009-02-23 08:49:38 +00005807 // This word of the result is all undef, skip it.
5808 if (Elt0 < 0 && Elt1 < 0)
5809 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005810
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 // This word of the result is already in the correct place, skip it.
5812 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5813 continue;
5814 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5815 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005816
Nate Begemanb9a47b82009-02-23 08:49:38 +00005817 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5818 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5819 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005820
5821 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5822 // using a single extract together, load it and store it.
5823 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005825 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005826 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005827 DAG.getIntPtrConstant(i));
5828 continue;
5829 }
5830
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005832 // source byte is not also odd, shift the extracted word left 8 bits
5833 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005834 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005836 DAG.getIntPtrConstant(Elt1 / 2));
5837 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005839 DAG.getConstant(8,
5840 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005841 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5843 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005844 }
5845 // If Elt0 is defined, extract it from the appropriate source. If the
5846 // source byte is not also even, shift the extracted word right 8 bits. If
5847 // Elt1 was also defined, OR the extracted values together before
5848 // inserting them in the result.
5849 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005850 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005851 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5852 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005853 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005854 DAG.getConstant(8,
5855 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005856 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5858 DAG.getConstant(0x00FF, MVT::i16));
5859 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005860 : InsElt0;
5861 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005862 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005863 DAG.getIntPtrConstant(i));
5864 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005865 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005866}
5867
Evan Cheng7a831ce2007-12-15 03:00:47 +00005868/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005869/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005870/// done when every pair / quad of shuffle mask elements point to elements in
5871/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005872/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005873static
Nate Begeman9008ca62009-04-27 18:41:29 +00005874SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005875 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005876 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005877 SDValue V1 = SVOp->getOperand(0);
5878 SDValue V2 = SVOp->getOperand(1);
5879 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005880 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005881 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005882 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005883 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005884 case MVT::v4f32: NewVT = MVT::v2f64; break;
5885 case MVT::v4i32: NewVT = MVT::v2i64; break;
5886 case MVT::v8i16: NewVT = MVT::v4i32; break;
5887 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005888 }
5889
Nate Begeman9008ca62009-04-27 18:41:29 +00005890 int Scale = NumElems / NewWidth;
5891 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005892 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005893 int StartIdx = -1;
5894 for (int j = 0; j < Scale; ++j) {
5895 int EltIdx = SVOp->getMaskElt(i+j);
5896 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005897 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005898 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005899 StartIdx = EltIdx - (EltIdx % Scale);
5900 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005901 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005902 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005903 if (StartIdx == -1)
5904 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005905 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005906 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005907 }
5908
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005909 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5910 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005911 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005912}
5913
Evan Chengd880b972008-05-09 21:53:03 +00005914/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005915///
Owen Andersone50ed302009-08-10 22:56:29 +00005916static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005917 SDValue SrcOp, SelectionDAG &DAG,
5918 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005919 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005920 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005921 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005922 LD = dyn_cast<LoadSDNode>(SrcOp);
5923 if (!LD) {
5924 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5925 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005926 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005927 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005928 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005929 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005930 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005931 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005932 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005933 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005934 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5935 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5936 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005937 SrcOp.getOperand(0)
5938 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005939 }
5940 }
5941 }
5942
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005943 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005944 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005945 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005946 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005947}
5948
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005949/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5950/// shuffle node referes to only one lane in the sources.
5951static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5952 EVT VT = SVOp->getValueType(0);
5953 int NumElems = VT.getVectorNumElements();
5954 int HalfSize = NumElems/2;
5955 SmallVector<int, 16> M;
5956 SVOp->getMask(M);
5957 bool MatchA = false, MatchB = false;
5958
5959 for (int l = 0; l < NumElems*2; l += HalfSize) {
5960 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5961 MatchA = true;
5962 break;
5963 }
5964 }
5965
5966 for (int l = 0; l < NumElems*2; l += HalfSize) {
5967 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5968 MatchB = true;
5969 break;
5970 }
5971 }
5972
5973 return MatchA && MatchB;
5974}
5975
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005976/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5977/// which could not be matched by any known target speficic shuffle
5978static SDValue
5979LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005980 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5981 // If each half of a vector shuffle node referes to only one lane in the
5982 // source vectors, extract each used 128-bit lane and shuffle them using
5983 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5984 // the work to the legalizer.
5985 DebugLoc dl = SVOp->getDebugLoc();
5986 EVT VT = SVOp->getValueType(0);
5987 int NumElems = VT.getVectorNumElements();
5988 int HalfSize = NumElems/2;
5989
5990 // Extract the reference for each half
5991 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5992 int FstVecOpNum = 0, SndVecOpNum = 0;
5993 for (int i = 0; i < HalfSize; ++i) {
5994 int Elt = SVOp->getMaskElt(i);
5995 if (SVOp->getMaskElt(i) < 0)
5996 continue;
5997 FstVecOpNum = Elt/NumElems;
5998 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5999 break;
6000 }
6001 for (int i = HalfSize; i < NumElems; ++i) {
6002 int Elt = SVOp->getMaskElt(i);
6003 if (SVOp->getMaskElt(i) < 0)
6004 continue;
6005 SndVecOpNum = Elt/NumElems;
6006 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6007 break;
6008 }
6009
6010 // Extract the subvectors
6011 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6012 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6013 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6014 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6015
6016 // Generate 128-bit shuffles
6017 SmallVector<int, 16> MaskV1, MaskV2;
6018 for (int i = 0; i < HalfSize; ++i) {
6019 int Elt = SVOp->getMaskElt(i);
6020 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6021 }
6022 for (int i = HalfSize; i < NumElems; ++i) {
6023 int Elt = SVOp->getMaskElt(i);
6024 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6025 }
6026
6027 EVT NVT = V1.getValueType();
6028 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6029 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6030
6031 // Concatenate the result back
6032 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6033 DAG.getConstant(0, MVT::i32), DAG, dl);
6034 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6035 DAG, dl);
6036 }
6037
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006038 return SDValue();
6039}
6040
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006041/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6042/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006043static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006044LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006045 SDValue V1 = SVOp->getOperand(0);
6046 SDValue V2 = SVOp->getOperand(1);
6047 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006048 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006049
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006050 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6051
Evan Chengace3c172008-07-22 21:13:36 +00006052 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006053 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006054 SmallVector<int, 8> Mask1(4U, -1);
6055 SmallVector<int, 8> PermMask;
6056 SVOp->getMask(PermMask);
6057
Evan Chengace3c172008-07-22 21:13:36 +00006058 unsigned NumHi = 0;
6059 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006060 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006061 int Idx = PermMask[i];
6062 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006063 Locs[i] = std::make_pair(-1, -1);
6064 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006065 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6066 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006067 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006068 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006069 NumLo++;
6070 } else {
6071 Locs[i] = std::make_pair(1, NumHi);
6072 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006073 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006074 NumHi++;
6075 }
6076 }
6077 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006078
Evan Chengace3c172008-07-22 21:13:36 +00006079 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006080 // If no more than two elements come from either vector. This can be
6081 // implemented with two shuffles. First shuffle gather the elements.
6082 // The second shuffle, which takes the first shuffle as both of its
6083 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006084 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006085
Nate Begeman9008ca62009-04-27 18:41:29 +00006086 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006087
Evan Chengace3c172008-07-22 21:13:36 +00006088 for (unsigned i = 0; i != 4; ++i) {
6089 if (Locs[i].first == -1)
6090 continue;
6091 else {
6092 unsigned Idx = (i < 2) ? 0 : 4;
6093 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006094 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006095 }
6096 }
6097
Nate Begeman9008ca62009-04-27 18:41:29 +00006098 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006099 } else if (NumLo == 3 || NumHi == 3) {
6100 // Otherwise, we must have three elements from one vector, call it X, and
6101 // one element from the other, call it Y. First, use a shufps to build an
6102 // intermediate vector with the one element from Y and the element from X
6103 // that will be in the same half in the final destination (the indexes don't
6104 // matter). Then, use a shufps to build the final vector, taking the half
6105 // containing the element from Y from the intermediate, and the other half
6106 // from X.
6107 if (NumHi == 3) {
6108 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006109 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006110 std::swap(V1, V2);
6111 }
6112
6113 // Find the element from V2.
6114 unsigned HiIndex;
6115 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006116 int Val = PermMask[HiIndex];
6117 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006118 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006119 if (Val >= 4)
6120 break;
6121 }
6122
Nate Begeman9008ca62009-04-27 18:41:29 +00006123 Mask1[0] = PermMask[HiIndex];
6124 Mask1[1] = -1;
6125 Mask1[2] = PermMask[HiIndex^1];
6126 Mask1[3] = -1;
6127 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006128
6129 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006130 Mask1[0] = PermMask[0];
6131 Mask1[1] = PermMask[1];
6132 Mask1[2] = HiIndex & 1 ? 6 : 4;
6133 Mask1[3] = HiIndex & 1 ? 4 : 6;
6134 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006135 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006136 Mask1[0] = HiIndex & 1 ? 2 : 0;
6137 Mask1[1] = HiIndex & 1 ? 0 : 2;
6138 Mask1[2] = PermMask[2];
6139 Mask1[3] = PermMask[3];
6140 if (Mask1[2] >= 0)
6141 Mask1[2] += 4;
6142 if (Mask1[3] >= 0)
6143 Mask1[3] += 4;
6144 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006145 }
Evan Chengace3c172008-07-22 21:13:36 +00006146 }
6147
6148 // Break it into (shuffle shuffle_hi, shuffle_lo).
6149 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006150 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006151 SmallVector<int,8> LoMask(4U, -1);
6152 SmallVector<int,8> HiMask(4U, -1);
6153
6154 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006155 unsigned MaskIdx = 0;
6156 unsigned LoIdx = 0;
6157 unsigned HiIdx = 2;
6158 for (unsigned i = 0; i != 4; ++i) {
6159 if (i == 2) {
6160 MaskPtr = &HiMask;
6161 MaskIdx = 1;
6162 LoIdx = 0;
6163 HiIdx = 2;
6164 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006165 int Idx = PermMask[i];
6166 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006167 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006168 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006169 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006170 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006171 LoIdx++;
6172 } else {
6173 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006174 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006175 HiIdx++;
6176 }
6177 }
6178
Nate Begeman9008ca62009-04-27 18:41:29 +00006179 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6180 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6181 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006182 for (unsigned i = 0; i != 4; ++i) {
6183 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006184 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006185 } else {
6186 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006187 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006188 }
6189 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006190 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006191}
6192
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006193static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006194 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006195 V = V.getOperand(0);
6196 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6197 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006198 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6199 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6200 // BUILD_VECTOR (load), undef
6201 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006202 if (MayFoldLoad(V))
6203 return true;
6204 return false;
6205}
6206
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006207// FIXME: the version above should always be used. Since there's
6208// a bug where several vector shuffles can't be folded because the
6209// DAG is not updated during lowering and a node claims to have two
6210// uses while it only has one, use this version, and let isel match
6211// another instruction if the load really happens to have more than
6212// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006213// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006214static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006215 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006216 V = V.getOperand(0);
6217 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6218 V = V.getOperand(0);
6219 if (ISD::isNormalLoad(V.getNode()))
6220 return true;
6221 return false;
6222}
6223
6224/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6225/// a vector extract, and if both can be later optimized into a single load.
6226/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6227/// here because otherwise a target specific shuffle node is going to be
6228/// emitted for this shuffle, and the optimization not done.
6229/// FIXME: This is probably not the best approach, but fix the problem
6230/// until the right path is decided.
6231static
6232bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6233 const TargetLowering &TLI) {
6234 EVT VT = V.getValueType();
6235 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6236
6237 // Be sure that the vector shuffle is present in a pattern like this:
6238 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6239 if (!V.hasOneUse())
6240 return false;
6241
6242 SDNode *N = *V.getNode()->use_begin();
6243 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6244 return false;
6245
6246 SDValue EltNo = N->getOperand(1);
6247 if (!isa<ConstantSDNode>(EltNo))
6248 return false;
6249
6250 // If the bit convert changed the number of elements, it is unsafe
6251 // to examine the mask.
6252 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006253 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006254 EVT SrcVT = V.getOperand(0).getValueType();
6255 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6256 return false;
6257 V = V.getOperand(0);
6258 HasShuffleIntoBitcast = true;
6259 }
6260
6261 // Select the input vector, guarding against out of range extract vector.
6262 unsigned NumElems = VT.getVectorNumElements();
6263 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6264 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6265 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6266
6267 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006268 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006269 V = V.getOperand(0);
6270
6271 if (ISD::isNormalLoad(V.getNode())) {
6272 // Is the original load suitable?
6273 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6274
6275 // FIXME: avoid the multi-use bug that is preventing lots of
6276 // of foldings to be detected, this is still wrong of course, but
6277 // give the temporary desired behavior, and if it happens that
6278 // the load has real more uses, during isel it will not fold, and
6279 // will generate poor code.
6280 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6281 return false;
6282
6283 if (!HasShuffleIntoBitcast)
6284 return true;
6285
6286 // If there's a bitcast before the shuffle, check if the load type and
6287 // alignment is valid.
6288 unsigned Align = LN0->getAlignment();
6289 unsigned NewAlign =
6290 TLI.getTargetData()->getABITypeAlignment(
6291 VT.getTypeForEVT(*DAG.getContext()));
6292
6293 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6294 return false;
6295 }
6296
6297 return true;
6298}
6299
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006300static
Evan Cheng835580f2010-10-07 20:50:20 +00006301SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6302 EVT VT = Op.getValueType();
6303
6304 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006305 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6306 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006307 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6308 V1, DAG));
6309}
6310
6311static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006312SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006313 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006314 SDValue V1 = Op.getOperand(0);
6315 SDValue V2 = Op.getOperand(1);
6316 EVT VT = Op.getValueType();
6317
6318 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6319
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006320 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006321 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6322
Evan Cheng0899f5c2011-08-31 02:05:24 +00006323 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6324 return DAG.getNode(ISD::BITCAST, dl, VT,
6325 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6326 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6327 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006328}
6329
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006330static
6331SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6332 SDValue V1 = Op.getOperand(0);
6333 SDValue V2 = Op.getOperand(1);
6334 EVT VT = Op.getValueType();
6335
6336 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6337 "unsupported shuffle type");
6338
6339 if (V2.getOpcode() == ISD::UNDEF)
6340 V2 = V1;
6341
6342 // v4i32 or v4f32
6343 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6344}
6345
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006346static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006347SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006348 SDValue V1 = Op.getOperand(0);
6349 SDValue V2 = Op.getOperand(1);
6350 EVT VT = Op.getValueType();
6351 unsigned NumElems = VT.getVectorNumElements();
6352
6353 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6354 // operand of these instructions is only memory, so check if there's a
6355 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6356 // same masks.
6357 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006358
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006359 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006360 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006361 CanFoldLoad = true;
6362
6363 // When V1 is a load, it can be folded later into a store in isel, example:
6364 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6365 // turns into:
6366 // (MOVLPSmr addr:$src1, VR128:$src2)
6367 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006368 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006369 CanFoldLoad = true;
6370
Dan Gohman65fd6562011-11-03 21:49:52 +00006371 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006372 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006373 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006374 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6375
6376 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006377 // If we don't care about the second element, procede to use movss.
6378 if (SVOp->getMaskElt(1) != -1)
6379 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006380 }
6381
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006382 // movl and movlp will both match v2i64, but v2i64 is never matched by
6383 // movl earlier because we make it strict to avoid messing with the movlp load
6384 // folding logic (see the code above getMOVLP call). Match it here then,
6385 // this is horrible, but will stay like this until we move all shuffle
6386 // matching to x86 specific nodes. Note that for the 1st condition all
6387 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006388 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006389 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6390 // as to remove this logic from here, as much as possible
6391 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006392 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006393 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006394 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006395
6396 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6397
6398 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006399 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006400 X86::getShuffleSHUFImmediate(SVOp), DAG);
6401}
6402
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006403static
6404SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006405 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006406 const X86Subtarget *Subtarget) {
6407 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6408 EVT VT = Op.getValueType();
6409 DebugLoc dl = Op.getDebugLoc();
6410 SDValue V1 = Op.getOperand(0);
6411 SDValue V2 = Op.getOperand(1);
6412
6413 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006414 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006415
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006416 // Handle splat operations
6417 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006418 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006419 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006420 // Special case, this is the only place now where it's allowed to return
6421 // a vector_shuffle operation without using a target specific node, because
6422 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6423 // this be moved to DAGCombine instead?
6424 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006425 return Op;
6426
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006427 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006428 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006429 if (Subtarget->hasAVX() && LD.getNode())
6430 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006431
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006432 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006433 if ((Size == 128 && NumElem <= 4) ||
6434 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006435 return SDValue();
6436
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006437 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006438 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006439 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006440
6441 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6442 // do it!
6443 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6444 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6445 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006446 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006447 } else if ((VT == MVT::v4i32 ||
6448 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006449 // FIXME: Figure out a cleaner way to do this.
6450 // Try to make use of movq to zero out the top part.
6451 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6452 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6453 if (NewOp.getNode()) {
6454 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6455 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6456 DAG, Subtarget, dl);
6457 }
6458 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6459 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6460 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6461 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6462 DAG, Subtarget, dl);
6463 }
6464 }
6465 return SDValue();
6466}
6467
Dan Gohman475871a2008-07-27 21:46:04 +00006468SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006469X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006470 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006471 SDValue V1 = Op.getOperand(0);
6472 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006473 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006474 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006475 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006476 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006477 bool V1IsSplat = false;
6478 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006479 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006480 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006481 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006482 MachineFunction &MF = DAG.getMachineFunction();
6483 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006484
Craig Topper3426a3e2011-11-14 06:46:21 +00006485 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006486
Craig Topper38034c52011-11-26 22:55:48 +00006487 assert(V1.getOpcode() != ISD::UNDEF && "Op 1 of shuffle should not be undef");
6488
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006489 // Vector shuffle lowering takes 3 steps:
6490 //
6491 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6492 // narrowing and commutation of operands should be handled.
6493 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6494 // shuffle nodes.
6495 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6496 // so the shuffle can be broken into other shuffles and the legalizer can
6497 // try the lowering again.
6498 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006499 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006500 // be matched during isel, all of them must be converted to a target specific
6501 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006502
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006503 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6504 // narrowing and commutation of operands should be handled. The actual code
6505 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006506 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006507 if (NewOp.getNode())
6508 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006509
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006510 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6511 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006512 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006513 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006514 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006515 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006516
Craig Topperc0d82852011-11-22 00:44:41 +00006517 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3orAVX() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006518 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006519 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006520
Dale Johannesen0488fb62010-09-30 23:57:10 +00006521 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006522 return getMOVHighToLow(Op, dl, DAG);
6523
6524 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006525 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006526 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006527 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006528
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006529 if (X86::isPSHUFDMask(SVOp)) {
6530 // The actual implementation will match the mask in the if above and then
6531 // during isel it can match several different instructions, not only pshufd
6532 // as its name says, sad but true, emulate the behavior for now...
6533 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6534 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6535
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006536 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6537
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006538 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006539 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6540
Craig Topperb3982da2011-12-31 23:50:21 +00006541 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006542 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006543 }
Eric Christopherfd179292009-08-27 18:07:15 +00006544
Evan Chengf26ffe92008-05-29 08:22:04 +00006545 // Check if this can be converted into a logical shift.
6546 bool isLeft = false;
6547 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006548 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006549 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006550 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006551 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006552 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006553 EVT EltVT = VT.getVectorElementType();
6554 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006555 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006556 }
Eric Christopherfd179292009-08-27 18:07:15 +00006557
Nate Begeman9008ca62009-04-27 18:41:29 +00006558 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006559 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006560 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006561 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006562 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006563 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6564
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006565 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006566 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6567 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006568 }
Eric Christopherfd179292009-08-27 18:07:15 +00006569
Nate Begeman9008ca62009-04-27 18:41:29 +00006570 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006571 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006572 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006573
Dale Johannesen0488fb62010-09-30 23:57:10 +00006574 if (X86::isMOVHLPSMask(SVOp))
6575 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006576
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006577 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006578 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006579
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006580 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006581 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006582
Dale Johannesen0488fb62010-09-30 23:57:10 +00006583 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006584 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006585
Nate Begeman9008ca62009-04-27 18:41:29 +00006586 if (ShouldXformToMOVHLPS(SVOp) ||
6587 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6588 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006589
Evan Chengf26ffe92008-05-29 08:22:04 +00006590 if (isShift) {
6591 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006592 EVT EltVT = VT.getVectorElementType();
6593 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006594 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006595 }
Eric Christopherfd179292009-08-27 18:07:15 +00006596
Evan Cheng9eca5e82006-10-25 21:49:50 +00006597 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006598 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6599 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006600 V1IsSplat = isSplatVector(V1.getNode());
6601 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006602
Chris Lattner8a594482007-11-25 00:24:49 +00006603 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006604 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006605 Op = CommuteVectorShuffle(SVOp, DAG);
6606 SVOp = cast<ShuffleVectorSDNode>(Op);
6607 V1 = SVOp->getOperand(0);
6608 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006609 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006610 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006611 }
6612
Craig Topperbeabc6c2011-12-05 06:56:46 +00006613 SmallVector<int, 32> M;
6614 SVOp->getMask(M);
6615
6616 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006617 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006618 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006619 return V1;
6620 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6621 // the instruction selector will not match, so get a canonical MOVL with
6622 // swapped operands to undo the commute.
6623 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006624 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006625
Craig Topperbeabc6c2011-12-05 06:56:46 +00006626 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006627 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006628
Craig Topperbeabc6c2011-12-05 06:56:46 +00006629 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006630 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006631
Evan Cheng9bbbb982006-10-25 20:48:19 +00006632 if (V2IsSplat) {
6633 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006634 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006635 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006636 SDValue NewMask = NormalizeMask(SVOp, DAG);
6637 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6638 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006639 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006640 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006641 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006642 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006643 }
6644 }
6645 }
6646
Evan Cheng9eca5e82006-10-25 21:49:50 +00006647 if (Commuted) {
6648 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006649 // FIXME: this seems wrong.
6650 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6651 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006652
Craig Topperc0d82852011-11-22 00:44:41 +00006653 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006654 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006655
Craig Topperc0d82852011-11-22 00:44:41 +00006656 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006657 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006658 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006659
Nate Begeman9008ca62009-04-27 18:41:29 +00006660 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1ff73d72011-12-06 04:59:07 +00006661 if (!V2IsUndef && (isSHUFPMask(M, VT, /* Commuted */ true) ||
6662 isVSHUFPYMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006663 return CommuteVectorShuffle(SVOp, DAG);
6664
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006665 // The checks below are all present in isShuffleMaskLegal, but they are
6666 // inlined here right now to enable us to directly emit target specific
6667 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006668
Craig Topperc0d82852011-11-22 00:44:41 +00006669 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006670 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006671 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006672 DAG);
6673
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006674 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6675 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006676 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006677 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006678 }
6679
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006680 if (isPSHUFHWMask(M, VT))
6681 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6682 X86::getShufflePSHUFHWImmediate(SVOp),
6683 DAG);
6684
6685 if (isPSHUFLWMask(M, VT))
6686 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6687 X86::getShufflePSHUFLWImmediate(SVOp),
6688 DAG);
6689
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006690 if (isSHUFPMask(M, VT))
Craig Topperb3982da2011-12-31 23:50:21 +00006691 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006692 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006693
Craig Topper94438ba2011-12-16 08:06:31 +00006694 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006695 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006696 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006697 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006698
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006699 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006700 // Generate target specific nodes for 128 or 256-bit shuffles only
6701 // supported in the AVX instruction set.
6702 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006703
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006704 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006705 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006706 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6707
Craig Topper70b883b2011-11-28 10:14:51 +00006708 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006709 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006710 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006711 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006712
Craig Topper70b883b2011-11-28 10:14:51 +00006713 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006714 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006715 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006716 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006717
Craig Topper70b883b2011-11-28 10:14:51 +00006718 // Handle VSHUFPS/DY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006719 if (isVSHUFPYMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006720 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006721 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006722
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006723 //===--------------------------------------------------------------------===//
6724 // Since no target specific shuffle was selected for this generic one,
6725 // lower it into other known shuffles. FIXME: this isn't true yet, but
6726 // this is the plan.
6727 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006728
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006729 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6730 if (VT == MVT::v8i16) {
6731 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6732 if (NewOp.getNode())
6733 return NewOp;
6734 }
6735
6736 if (VT == MVT::v16i8) {
6737 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6738 if (NewOp.getNode())
6739 return NewOp;
6740 }
6741
6742 // Handle all 128-bit wide vectors with 4 elements, and match them with
6743 // several different shuffle types.
6744 if (NumElems == 4 && VT.getSizeInBits() == 128)
6745 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6746
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006747 // Handle general 256-bit shuffles
6748 if (VT.is256BitVector())
6749 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6750
Dan Gohman475871a2008-07-27 21:46:04 +00006751 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006752}
6753
Dan Gohman475871a2008-07-27 21:46:04 +00006754SDValue
6755X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006756 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006757 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006758 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006759
6760 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6761 return SDValue();
6762
Duncan Sands83ec4b62008-06-06 12:08:01 +00006763 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006764 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006765 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006766 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006767 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006768 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006769 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006770 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6771 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6772 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006773 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6774 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006775 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006776 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006777 Op.getOperand(0)),
6778 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006779 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006780 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006782 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006783 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006784 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006785 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6786 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006787 // result has a single use which is a store or a bitcast to i32. And in
6788 // the case of a store, it's not worth it if the index is a constant 0,
6789 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006790 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006791 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006792 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006793 if ((User->getOpcode() != ISD::STORE ||
6794 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6795 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006796 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006797 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006798 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006799 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006800 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006801 Op.getOperand(0)),
6802 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006803 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006804 } else if (VT == MVT::i32 || VT == MVT::i64) {
6805 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006806 if (isa<ConstantSDNode>(Op.getOperand(1)))
6807 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006808 }
Dan Gohman475871a2008-07-27 21:46:04 +00006809 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006810}
6811
6812
Dan Gohman475871a2008-07-27 21:46:04 +00006813SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006814X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6815 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006816 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006817 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006818
David Greene74a579d2011-02-10 16:57:36 +00006819 SDValue Vec = Op.getOperand(0);
6820 EVT VecVT = Vec.getValueType();
6821
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006822 // If this is a 256-bit vector result, first extract the 128-bit vector and
6823 // then extract the element from the 128-bit vector.
6824 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006825 DebugLoc dl = Op.getNode()->getDebugLoc();
6826 unsigned NumElems = VecVT.getVectorNumElements();
6827 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006828 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6829
6830 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006831 bool Upper = IdxVal >= NumElems/2;
6832 Vec = Extract128BitVector(Vec,
6833 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006834
David Greene74a579d2011-02-10 16:57:36 +00006835 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006836 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006837 }
6838
6839 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6840
Craig Topperc0d82852011-11-22 00:44:41 +00006841 if (Subtarget->hasSSE41orAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006842 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006843 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006844 return Res;
6845 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006846
Owen Andersone50ed302009-08-10 22:56:29 +00006847 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006848 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006849 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006850 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006851 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006852 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006853 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006854 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6855 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006856 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006857 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006858 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006859 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006860 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006861 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006862 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006863 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006864 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006865 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006866 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006867 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006868 if (Idx == 0)
6869 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006870
Evan Cheng0db9fe62006-04-25 20:13:52 +00006871 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006872 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006873 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006874 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006875 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006876 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006877 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006878 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006879 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6880 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6881 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006882 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006883 if (Idx == 0)
6884 return Op;
6885
6886 // UNPCKHPD the element to the lowest double word, then movsd.
6887 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6888 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006889 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006890 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006891 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006892 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006893 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006894 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006895 }
6896
Dan Gohman475871a2008-07-27 21:46:04 +00006897 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006898}
6899
Dan Gohman475871a2008-07-27 21:46:04 +00006900SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006901X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6902 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006903 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006904 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006905 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006906
Dan Gohman475871a2008-07-27 21:46:04 +00006907 SDValue N0 = Op.getOperand(0);
6908 SDValue N1 = Op.getOperand(1);
6909 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006910
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006911 if (VT.getSizeInBits() == 256)
6912 return SDValue();
6913
Dan Gohman8a55ce42009-09-23 21:02:20 +00006914 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006915 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006916 unsigned Opc;
6917 if (VT == MVT::v8i16)
6918 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006919 else if (VT == MVT::v16i8)
6920 Opc = X86ISD::PINSRB;
6921 else
6922 Opc = X86ISD::PINSRB;
6923
Nate Begeman14d12ca2008-02-11 04:19:36 +00006924 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6925 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006926 if (N1.getValueType() != MVT::i32)
6927 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6928 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006929 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006930 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006931 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006932 // Bits [7:6] of the constant are the source select. This will always be
6933 // zero here. The DAG Combiner may combine an extract_elt index into these
6934 // bits. For example (insert (extract, 3), 2) could be matched by putting
6935 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006936 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006937 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006938 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006939 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006940 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006941 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006942 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006943 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006944 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6945 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006946 // PINSR* works with constant index.
6947 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006948 }
Dan Gohman475871a2008-07-27 21:46:04 +00006949 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006950}
6951
Dan Gohman475871a2008-07-27 21:46:04 +00006952SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006953X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006954 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006955 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006956
David Greene6b381262011-02-09 15:32:06 +00006957 DebugLoc dl = Op.getDebugLoc();
6958 SDValue N0 = Op.getOperand(0);
6959 SDValue N1 = Op.getOperand(1);
6960 SDValue N2 = Op.getOperand(2);
6961
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006962 // If this is a 256-bit vector result, first extract the 128-bit vector,
6963 // insert the element into the extracted half and then place it back.
6964 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006965 if (!isa<ConstantSDNode>(N2))
6966 return SDValue();
6967
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006968 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006969 unsigned NumElems = VT.getVectorNumElements();
6970 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006971 bool Upper = IdxVal >= NumElems/2;
6972 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6973 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006974
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006975 // Insert the element into the desired half.
6976 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6977 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006978
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006979 // Insert the changed part back to the 256-bit vector
6980 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006981 }
6982
Craig Topperc0d82852011-11-22 00:44:41 +00006983 if (Subtarget->hasSSE41orAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006984 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6985
Dan Gohman8a55ce42009-09-23 21:02:20 +00006986 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006987 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006988
Dan Gohman8a55ce42009-09-23 21:02:20 +00006989 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006990 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6991 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006992 if (N1.getValueType() != MVT::i32)
6993 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6994 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006995 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006996 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006997 }
Dan Gohman475871a2008-07-27 21:46:04 +00006998 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006999}
7000
Dan Gohman475871a2008-07-27 21:46:04 +00007001SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007002X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007003 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007004 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007005 EVT OpVT = Op.getValueType();
7006
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007007 // If this is a 256-bit vector result, first insert into a 128-bit
7008 // vector and then insert into the 256-bit vector.
7009 if (OpVT.getSizeInBits() > 128) {
7010 // Insert into a 128-bit vector.
7011 EVT VT128 = EVT::getVectorVT(*Context,
7012 OpVT.getVectorElementType(),
7013 OpVT.getVectorNumElements() / 2);
7014
7015 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7016
7017 // Insert the 128-bit vector.
7018 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7019 DAG.getConstant(0, MVT::i32),
7020 DAG, dl);
7021 }
7022
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007023 if (Op.getValueType() == MVT::v1i64 &&
7024 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007025 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007026
Owen Anderson825b72b2009-08-11 20:47:22 +00007027 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007028 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7029 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007030 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007031 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007032}
7033
David Greene91585092011-01-26 15:38:49 +00007034// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7035// a simple subregister reference or explicit instructions to grab
7036// upper bits of a vector.
7037SDValue
7038X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7039 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007040 DebugLoc dl = Op.getNode()->getDebugLoc();
7041 SDValue Vec = Op.getNode()->getOperand(0);
7042 SDValue Idx = Op.getNode()->getOperand(1);
7043
7044 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7045 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7046 return Extract128BitVector(Vec, Idx, DAG, dl);
7047 }
David Greene91585092011-01-26 15:38:49 +00007048 }
7049 return SDValue();
7050}
7051
David Greenecfe33c42011-01-26 19:13:22 +00007052// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7053// simple superregister reference or explicit instructions to insert
7054// the upper bits of a vector.
7055SDValue
7056X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7057 if (Subtarget->hasAVX()) {
7058 DebugLoc dl = Op.getNode()->getDebugLoc();
7059 SDValue Vec = Op.getNode()->getOperand(0);
7060 SDValue SubVec = Op.getNode()->getOperand(1);
7061 SDValue Idx = Op.getNode()->getOperand(2);
7062
7063 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7064 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007065 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007066 }
7067 }
7068 return SDValue();
7069}
7070
Bill Wendling056292f2008-09-16 21:48:12 +00007071// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7072// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7073// one of the above mentioned nodes. It has to be wrapped because otherwise
7074// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7075// be used to form addressing mode. These wrapped nodes will be selected
7076// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007077SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007078X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007079 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007080
Chris Lattner41621a22009-06-26 19:22:52 +00007081 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7082 // global base reg.
7083 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007084 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007085 CodeModel::Model M = getTargetMachine().getCodeModel();
7086
Chris Lattner4f066492009-07-11 20:29:19 +00007087 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007088 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007089 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007090 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007091 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007092 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007093 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007094
Evan Cheng1606e8e2009-03-13 07:51:59 +00007095 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007096 CP->getAlignment(),
7097 CP->getOffset(), OpFlag);
7098 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007099 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007100 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007101 if (OpFlag) {
7102 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007103 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007104 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007105 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007106 }
7107
7108 return Result;
7109}
7110
Dan Gohmand858e902010-04-17 15:26:15 +00007111SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007112 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007113
Chris Lattner18c59872009-06-27 04:16:01 +00007114 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7115 // global base reg.
7116 unsigned char OpFlag = 0;
7117 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007118 CodeModel::Model M = getTargetMachine().getCodeModel();
7119
Chris Lattner4f066492009-07-11 20:29:19 +00007120 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007121 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007122 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007123 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007124 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007125 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007126 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007127
Chris Lattner18c59872009-06-27 04:16:01 +00007128 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7129 OpFlag);
7130 DebugLoc DL = JT->getDebugLoc();
7131 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007132
Chris Lattner18c59872009-06-27 04:16:01 +00007133 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007134 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007135 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7136 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007137 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007138 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007139
Chris Lattner18c59872009-06-27 04:16:01 +00007140 return Result;
7141}
7142
7143SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007144X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007145 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007146
Chris Lattner18c59872009-06-27 04:16:01 +00007147 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7148 // global base reg.
7149 unsigned char OpFlag = 0;
7150 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007151 CodeModel::Model M = getTargetMachine().getCodeModel();
7152
Chris Lattner4f066492009-07-11 20:29:19 +00007153 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007154 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7155 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7156 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007157 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007158 } else if (Subtarget->isPICStyleGOT()) {
7159 OpFlag = X86II::MO_GOT;
7160 } else if (Subtarget->isPICStyleStubPIC()) {
7161 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7162 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7163 OpFlag = X86II::MO_DARWIN_NONLAZY;
7164 }
Eric Christopherfd179292009-08-27 18:07:15 +00007165
Chris Lattner18c59872009-06-27 04:16:01 +00007166 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007167
Chris Lattner18c59872009-06-27 04:16:01 +00007168 DebugLoc DL = Op.getDebugLoc();
7169 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007170
7171
Chris Lattner18c59872009-06-27 04:16:01 +00007172 // With PIC, the address is actually $g + Offset.
7173 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007174 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007175 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7176 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007177 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007178 Result);
7179 }
Eric Christopherfd179292009-08-27 18:07:15 +00007180
Eli Friedman586272d2011-08-11 01:48:05 +00007181 // For symbols that require a load from a stub to get the address, emit the
7182 // load.
7183 if (isGlobalStubReference(OpFlag))
7184 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007185 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007186
Chris Lattner18c59872009-06-27 04:16:01 +00007187 return Result;
7188}
7189
Dan Gohman475871a2008-07-27 21:46:04 +00007190SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007191X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007192 // Create the TargetBlockAddressAddress node.
7193 unsigned char OpFlags =
7194 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007195 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007196 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007197 DebugLoc dl = Op.getDebugLoc();
7198 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7199 /*isTarget=*/true, OpFlags);
7200
Dan Gohmanf705adb2009-10-30 01:28:02 +00007201 if (Subtarget->isPICStyleRIPRel() &&
7202 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007203 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7204 else
7205 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007206
Dan Gohman29cbade2009-11-20 23:18:13 +00007207 // With PIC, the address is actually $g + Offset.
7208 if (isGlobalRelativeToPICBase(OpFlags)) {
7209 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7210 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7211 Result);
7212 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007213
7214 return Result;
7215}
7216
7217SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007218X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007219 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007220 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007221 // Create the TargetGlobalAddress node, folding in the constant
7222 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007223 unsigned char OpFlags =
7224 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007225 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007226 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007227 if (OpFlags == X86II::MO_NO_FLAG &&
7228 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007229 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007230 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007231 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007232 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007233 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007234 }
Eric Christopherfd179292009-08-27 18:07:15 +00007235
Chris Lattner4f066492009-07-11 20:29:19 +00007236 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007237 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007238 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7239 else
7240 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007241
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007242 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007243 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007244 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7245 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007246 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007247 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007248
Chris Lattner36c25012009-07-10 07:34:39 +00007249 // For globals that require a load from a stub to get the address, emit the
7250 // load.
7251 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007252 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007253 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007254
Dan Gohman6520e202008-10-18 02:06:02 +00007255 // If there was a non-zero offset that we didn't fold, create an explicit
7256 // addition for it.
7257 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007258 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007259 DAG.getConstant(Offset, getPointerTy()));
7260
Evan Cheng0db9fe62006-04-25 20:13:52 +00007261 return Result;
7262}
7263
Evan Chengda43bcf2008-09-24 00:05:32 +00007264SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007265X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007266 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007267 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007268 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007269}
7270
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007271static SDValue
7272GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007273 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007274 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007275 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007276 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007277 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007278 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007279 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007280 GA->getOffset(),
7281 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007282 if (InFlag) {
7283 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007284 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007285 } else {
7286 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007287 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007288 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007289
7290 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007291 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007292
Rafael Espindola15f1b662009-04-24 12:59:40 +00007293 SDValue Flag = Chain.getValue(1);
7294 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007295}
7296
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007297// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007298static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007299LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007300 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007301 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007302 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7303 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007304 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007305 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007306 InFlag = Chain.getValue(1);
7307
Chris Lattnerb903bed2009-06-26 21:20:29 +00007308 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007309}
7310
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007311// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007312static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007313LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007314 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007315 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7316 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007317}
7318
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007319// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7320// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007321static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007322 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007323 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007324 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007325
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007326 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7327 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7328 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007329
Michael J. Spencerec38de22010-10-10 22:04:20 +00007330 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007331 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007332 MachinePointerInfo(Ptr),
7333 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007334
Chris Lattnerb903bed2009-06-26 21:20:29 +00007335 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007336 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7337 // initialexec.
7338 unsigned WrapperKind = X86ISD::Wrapper;
7339 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007340 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007341 } else if (is64Bit) {
7342 assert(model == TLSModel::InitialExec);
7343 OperandFlags = X86II::MO_GOTTPOFF;
7344 WrapperKind = X86ISD::WrapperRIP;
7345 } else {
7346 assert(model == TLSModel::InitialExec);
7347 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007348 }
Eric Christopherfd179292009-08-27 18:07:15 +00007349
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007350 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7351 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007352 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007353 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007354 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007355 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007356
Rafael Espindola9a580232009-02-27 13:37:18 +00007357 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007358 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007359 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007360
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007361 // The address of the thread local variable is the add of the thread
7362 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007363 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007364}
7365
Dan Gohman475871a2008-07-27 21:46:04 +00007366SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007367X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007368
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007369 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007370 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007371
Eric Christopher30ef0e52010-06-03 04:07:48 +00007372 if (Subtarget->isTargetELF()) {
7373 // TODO: implement the "local dynamic" model
7374 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007375
Eric Christopher30ef0e52010-06-03 04:07:48 +00007376 // If GV is an alias then use the aliasee for determining
7377 // thread-localness.
7378 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7379 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007380
7381 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007382 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007383
Eric Christopher30ef0e52010-06-03 04:07:48 +00007384 switch (model) {
7385 case TLSModel::GeneralDynamic:
7386 case TLSModel::LocalDynamic: // not implemented
7387 if (Subtarget->is64Bit())
7388 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7389 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007390
Eric Christopher30ef0e52010-06-03 04:07:48 +00007391 case TLSModel::InitialExec:
7392 case TLSModel::LocalExec:
7393 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7394 Subtarget->is64Bit());
7395 }
7396 } else if (Subtarget->isTargetDarwin()) {
7397 // Darwin only has one model of TLS. Lower to that.
7398 unsigned char OpFlag = 0;
7399 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7400 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007401
Eric Christopher30ef0e52010-06-03 04:07:48 +00007402 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7403 // global base reg.
7404 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7405 !Subtarget->is64Bit();
7406 if (PIC32)
7407 OpFlag = X86II::MO_TLVP_PIC_BASE;
7408 else
7409 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007410 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007411 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007412 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007413 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007414 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007415
Eric Christopher30ef0e52010-06-03 04:07:48 +00007416 // With PIC32, the address is actually $g + Offset.
7417 if (PIC32)
7418 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7419 DAG.getNode(X86ISD::GlobalBaseReg,
7420 DebugLoc(), getPointerTy()),
7421 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007422
Eric Christopher30ef0e52010-06-03 04:07:48 +00007423 // Lowering the machine isd will make sure everything is in the right
7424 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007425 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007426 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007427 SDValue Args[] = { Chain, Offset };
7428 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007429
Eric Christopher30ef0e52010-06-03 04:07:48 +00007430 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7431 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7432 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007433
Eric Christopher30ef0e52010-06-03 04:07:48 +00007434 // And our return value (tls address) is in the standard call return value
7435 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007436 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007437 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7438 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007439 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007440
Eric Christopher30ef0e52010-06-03 04:07:48 +00007441 assert(false &&
7442 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007443
Torok Edwinc23197a2009-07-14 16:55:14 +00007444 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007445 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007446}
7447
Evan Cheng0db9fe62006-04-25 20:13:52 +00007448
Nadav Rotem43012222011-05-11 08:12:09 +00007449/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007450/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007451SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007452 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007453 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007454 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007455 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007456 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007457 SDValue ShOpLo = Op.getOperand(0);
7458 SDValue ShOpHi = Op.getOperand(1);
7459 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007460 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007461 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007462 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007463
Dan Gohman475871a2008-07-27 21:46:04 +00007464 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007465 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007466 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7467 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007468 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007469 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7470 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007471 }
Evan Chenge3413162006-01-09 18:33:28 +00007472
Owen Anderson825b72b2009-08-11 20:47:22 +00007473 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7474 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007475 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007476 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007477
Dan Gohman475871a2008-07-27 21:46:04 +00007478 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007479 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007480 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7481 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007482
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007483 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007484 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7485 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007486 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007487 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7488 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007489 }
7490
Dan Gohman475871a2008-07-27 21:46:04 +00007491 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007492 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007493}
Evan Chenga3195e82006-01-12 22:54:21 +00007494
Dan Gohmand858e902010-04-17 15:26:15 +00007495SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7496 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007497 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007498
Dale Johannesen0488fb62010-09-30 23:57:10 +00007499 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007500 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007501
Owen Anderson825b72b2009-08-11 20:47:22 +00007502 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007503 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007504
Eli Friedman36df4992009-05-27 00:47:34 +00007505 // These are really Legal; return the operand so the caller accepts it as
7506 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007507 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007508 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007510 Subtarget->is64Bit()) {
7511 return Op;
7512 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007513
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007514 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007515 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007516 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007517 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007518 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007519 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007520 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007521 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007522 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007523 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7524}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007525
Owen Andersone50ed302009-08-10 22:56:29 +00007526SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007527 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007528 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007529 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007530 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007531 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007532 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007533 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007534 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007535 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007536 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007537
Chris Lattner492a43e2010-09-22 01:28:21 +00007538 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007539
Stuart Hastings84be9582011-06-02 15:57:11 +00007540 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7541 MachineMemOperand *MMO;
7542 if (FI) {
7543 int SSFI = FI->getIndex();
7544 MMO =
7545 DAG.getMachineFunction()
7546 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7547 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7548 } else {
7549 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7550 StackSlot = StackSlot.getOperand(1);
7551 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007552 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007553 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7554 X86ISD::FILD, DL,
7555 Tys, Ops, array_lengthof(Ops),
7556 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007557
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007558 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007559 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007560 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007561
7562 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7563 // shouldn't be necessary except that RFP cannot be live across
7564 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007565 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007566 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7567 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007568 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007569 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007570 SDValue Ops[] = {
7571 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7572 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007573 MachineMemOperand *MMO =
7574 DAG.getMachineFunction()
7575 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007576 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007577
Chris Lattner492a43e2010-09-22 01:28:21 +00007578 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7579 Ops, array_lengthof(Ops),
7580 Op.getValueType(), MMO);
7581 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007582 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007583 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007584 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007585
Evan Cheng0db9fe62006-04-25 20:13:52 +00007586 return Result;
7587}
7588
Bill Wendling8b8a6362009-01-17 03:56:04 +00007589// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007590SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7591 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007592 // This algorithm is not obvious. Here it is in C code, more or less:
7593 /*
7594 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7595 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7596 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007597
Bill Wendling8b8a6362009-01-17 03:56:04 +00007598 // Copy ints to xmm registers.
7599 __m128i xh = _mm_cvtsi32_si128( hi );
7600 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007601
Bill Wendling8b8a6362009-01-17 03:56:04 +00007602 // Combine into low half of a single xmm register.
7603 __m128i x = _mm_unpacklo_epi32( xh, xl );
7604 __m128d d;
7605 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007606
Bill Wendling8b8a6362009-01-17 03:56:04 +00007607 // Merge in appropriate exponents to give the integer bits the right
7608 // magnitude.
7609 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007610
Bill Wendling8b8a6362009-01-17 03:56:04 +00007611 // Subtract away the biases to deal with the IEEE-754 double precision
7612 // implicit 1.
7613 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007614
Bill Wendling8b8a6362009-01-17 03:56:04 +00007615 // All conversions up to here are exact. The correctly rounded result is
7616 // calculated using the current rounding mode using the following
7617 // horizontal add.
7618 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7619 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7620 // store doesn't really need to be here (except
7621 // maybe to zero the other double)
7622 return sd;
7623 }
7624 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007625
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007626 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007627 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007628
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007629 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007630 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007631 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7632 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7633 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7634 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007635 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007636 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007637
Chad Rosier01d426e2011-12-15 01:16:09 +00007638 SmallVector<Constant*,2> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007639 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007640 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007641 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007642 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007643 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007644 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007645
Owen Anderson825b72b2009-08-11 20:47:22 +00007646 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7647 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007648 Op.getOperand(0),
7649 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007650 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7651 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007652 Op.getOperand(0),
7653 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007654 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7655 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007656 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007657 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007658 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007659 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007660 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007661 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007662 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007663 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007664
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007665 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007666 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007667 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7668 DAG.getUNDEF(MVT::v2f64), ShufMask);
7669 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7670 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007671 DAG.getIntPtrConstant(0));
7672}
7673
Bill Wendling8b8a6362009-01-17 03:56:04 +00007674// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007675SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7676 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007677 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007678 // FP constant to bias correct the final result.
7679 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007680 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007681
7682 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007683 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007684 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007685
Eli Friedmanf3704762011-08-29 21:15:46 +00007686 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007687 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7688 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007689
Owen Anderson825b72b2009-08-11 20:47:22 +00007690 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007691 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007692 DAG.getIntPtrConstant(0));
7693
7694 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007695 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007696 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007697 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007698 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007699 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007700 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007701 MVT::v2f64, Bias)));
7702 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007703 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007704 DAG.getIntPtrConstant(0));
7705
7706 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007707 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007708
7709 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007710 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007711
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007713 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007714 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007715 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007716 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007717 }
7718
7719 // Handle final rounding.
7720 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007721}
7722
Dan Gohmand858e902010-04-17 15:26:15 +00007723SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7724 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007725 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007726 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007727
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007728 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007729 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7730 // the optimization here.
7731 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007732 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007733
Owen Andersone50ed302009-08-10 22:56:29 +00007734 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007735 EVT DstVT = Op.getValueType();
7736 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007737 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007738 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007739 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007740
7741 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007742 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007743 if (SrcVT == MVT::i32) {
7744 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7745 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7746 getPointerTy(), StackSlot, WordOff);
7747 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007748 StackSlot, MachinePointerInfo(),
7749 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007750 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007751 OffsetSlot, MachinePointerInfo(),
7752 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007753 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7754 return Fild;
7755 }
7756
7757 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7758 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007759 StackSlot, MachinePointerInfo(),
7760 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007761 // For i64 source, we need to add the appropriate power of 2 if the input
7762 // was negative. This is the same as the optimization in
7763 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7764 // we must be careful to do the computation in x87 extended precision, not
7765 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007766 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7767 MachineMemOperand *MMO =
7768 DAG.getMachineFunction()
7769 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7770 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007771
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007772 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7773 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007774 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7775 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007776
7777 APInt FF(32, 0x5F800000ULL);
7778
7779 // Check whether the sign bit is set.
7780 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7781 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7782 ISD::SETLT);
7783
7784 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7785 SDValue FudgePtr = DAG.getConstantPool(
7786 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7787 getPointerTy());
7788
7789 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7790 SDValue Zero = DAG.getIntPtrConstant(0);
7791 SDValue Four = DAG.getIntPtrConstant(4);
7792 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7793 Zero, Four);
7794 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7795
7796 // Load the value out, extending it from f32 to f80.
7797 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007798 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007799 FudgePtr, MachinePointerInfo::getConstantPool(),
7800 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007801 // Extend everything to 80 bits to force it to be done on x87.
7802 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7803 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007804}
7805
Dan Gohman475871a2008-07-27 21:46:04 +00007806std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007807FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007808 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007809
Owen Andersone50ed302009-08-10 22:56:29 +00007810 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007811
7812 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007813 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7814 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007815 }
7816
Owen Anderson825b72b2009-08-11 20:47:22 +00007817 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7818 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007819 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007820
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007821 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007822 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007823 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007824 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007825 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007826 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007827 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007828 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007829
Evan Cheng87c89352007-10-15 20:11:21 +00007830 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7831 // stack slot.
7832 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007833 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007834 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007835 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007836
Michael J. Spencerec38de22010-10-10 22:04:20 +00007837
7838
Evan Cheng0db9fe62006-04-25 20:13:52 +00007839 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007840 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007841 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007842 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7843 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7844 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007845 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007846
Dan Gohman475871a2008-07-27 21:46:04 +00007847 SDValue Chain = DAG.getEntryNode();
7848 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007849 EVT TheVT = Op.getOperand(0).getValueType();
7850 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007851 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007852 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007853 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007854 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007855 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007856 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007857 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007858 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007859
Chris Lattner492a43e2010-09-22 01:28:21 +00007860 MachineMemOperand *MMO =
7861 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7862 MachineMemOperand::MOLoad, MemSize, MemSize);
7863 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7864 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007865 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007866 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007867 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7868 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007869
Chris Lattner07290932010-09-22 01:05:16 +00007870 MachineMemOperand *MMO =
7871 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7872 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007873
Evan Cheng0db9fe62006-04-25 20:13:52 +00007874 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007875 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007876 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7877 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007878
Chris Lattner27a6c732007-11-24 07:07:01 +00007879 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007880}
7881
Dan Gohmand858e902010-04-17 15:26:15 +00007882SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7883 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007884 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007885 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007886
Eli Friedman948e95a2009-05-23 09:59:16 +00007887 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007888 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007889 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7890 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007891
Chris Lattner27a6c732007-11-24 07:07:01 +00007892 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007893 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007894 FIST, StackSlot, MachinePointerInfo(),
7895 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007896}
7897
Dan Gohmand858e902010-04-17 15:26:15 +00007898SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7899 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007900 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7901 SDValue FIST = Vals.first, StackSlot = Vals.second;
7902 assert(FIST.getNode() && "Unexpected failure");
7903
7904 // Load the result.
7905 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007906 FIST, StackSlot, MachinePointerInfo(),
7907 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007908}
7909
Dan Gohmand858e902010-04-17 15:26:15 +00007910SDValue X86TargetLowering::LowerFABS(SDValue Op,
7911 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007912 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007913 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007914 EVT VT = Op.getValueType();
7915 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007916 if (VT.isVector())
7917 EltVT = VT.getVectorElementType();
Chad Rosier01d426e2011-12-15 01:16:09 +00007918 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007919 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007920 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007921 CV.assign(2, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007922 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007923 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007924 CV.assign(4, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007925 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007926 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007927 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007928 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007929 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007930 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007931 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007932}
7933
Dan Gohmand858e902010-04-17 15:26:15 +00007934SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007935 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007936 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007937 EVT VT = Op.getValueType();
7938 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007939 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7940 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007941 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007942 NumElts = VT.getVectorNumElements();
7943 }
7944 SmallVector<Constant*,8> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007945 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007946 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Chad Rosiera860b182011-12-15 01:02:25 +00007947 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007948 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007949 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Chad Rosiera860b182011-12-15 01:02:25 +00007950 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007951 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007952 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007953 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007954 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007955 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007956 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007957 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007958 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007959 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007960 DAG.getNode(ISD::XOR, dl, XORVT,
7961 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007962 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007963 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007964 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007965 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007966 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007967}
7968
Dan Gohmand858e902010-04-17 15:26:15 +00007969SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007970 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007971 SDValue Op0 = Op.getOperand(0);
7972 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007973 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007974 EVT VT = Op.getValueType();
7975 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007976
7977 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007978 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007979 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007980 SrcVT = VT;
7981 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007982 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007983 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007984 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007985 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007986 }
7987
7988 // At this point the operands and the result should have the same
7989 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007990
Evan Cheng68c47cb2007-01-05 07:55:56 +00007991 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007992 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007993 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007994 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7995 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007996 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007997 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7998 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7999 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8000 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008001 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008002 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008003 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008004 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008005 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008006 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008007 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008008
8009 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008010 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008011 // Op0 is MVT::f32, Op1 is MVT::f64.
8012 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8013 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8014 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008015 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008016 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008017 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008018 }
8019
Evan Cheng73d6cf12007-01-05 21:37:56 +00008020 // Clear first operand sign bit.
8021 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008022 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008023 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8024 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008025 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008026 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8027 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8028 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8029 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008030 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008031 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008032 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008033 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008034 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008035 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008036 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008037
8038 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008039 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008040}
8041
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008042SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8043 SDValue N0 = Op.getOperand(0);
8044 DebugLoc dl = Op.getDebugLoc();
8045 EVT VT = Op.getValueType();
8046
8047 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8048 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8049 DAG.getConstant(1, VT));
8050 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8051}
8052
Dan Gohman076aee32009-03-04 19:44:21 +00008053/// Emit nodes that will be selected as "test Op0,Op0", or something
8054/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008055SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008056 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008057 DebugLoc dl = Op.getDebugLoc();
8058
Dan Gohman31125812009-03-07 01:58:32 +00008059 // CF and OF aren't always set the way we want. Determine which
8060 // of these we need.
8061 bool NeedCF = false;
8062 bool NeedOF = false;
8063 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008064 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008065 case X86::COND_A: case X86::COND_AE:
8066 case X86::COND_B: case X86::COND_BE:
8067 NeedCF = true;
8068 break;
8069 case X86::COND_G: case X86::COND_GE:
8070 case X86::COND_L: case X86::COND_LE:
8071 case X86::COND_O: case X86::COND_NO:
8072 NeedOF = true;
8073 break;
Dan Gohman31125812009-03-07 01:58:32 +00008074 }
8075
Dan Gohman076aee32009-03-04 19:44:21 +00008076 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008077 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8078 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008079 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8080 // Emit a CMP with 0, which is the TEST pattern.
8081 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8082 DAG.getConstant(0, Op.getValueType()));
8083
8084 unsigned Opcode = 0;
8085 unsigned NumOperands = 0;
8086 switch (Op.getNode()->getOpcode()) {
8087 case ISD::ADD:
8088 // Due to an isel shortcoming, be conservative if this add is likely to be
8089 // selected as part of a load-modify-store instruction. When the root node
8090 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8091 // uses of other nodes in the match, such as the ADD in this case. This
8092 // leads to the ADD being left around and reselected, with the result being
8093 // two adds in the output. Alas, even if none our users are stores, that
8094 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8095 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8096 // climbing the DAG back to the root, and it doesn't seem to be worth the
8097 // effort.
8098 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008099 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8100 if (UI->getOpcode() != ISD::CopyToReg &&
8101 UI->getOpcode() != ISD::SETCC &&
8102 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008103 goto default_case;
8104
8105 if (ConstantSDNode *C =
8106 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8107 // An add of one will be selected as an INC.
8108 if (C->getAPIntValue() == 1) {
8109 Opcode = X86ISD::INC;
8110 NumOperands = 1;
8111 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008112 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008113
8114 // An add of negative one (subtract of one) will be selected as a DEC.
8115 if (C->getAPIntValue().isAllOnesValue()) {
8116 Opcode = X86ISD::DEC;
8117 NumOperands = 1;
8118 break;
8119 }
Dan Gohman076aee32009-03-04 19:44:21 +00008120 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008121
8122 // Otherwise use a regular EFLAGS-setting add.
8123 Opcode = X86ISD::ADD;
8124 NumOperands = 2;
8125 break;
8126 case ISD::AND: {
8127 // If the primary and result isn't used, don't bother using X86ISD::AND,
8128 // because a TEST instruction will be better.
8129 bool NonFlagUse = false;
8130 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8131 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8132 SDNode *User = *UI;
8133 unsigned UOpNo = UI.getOperandNo();
8134 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8135 // Look pass truncate.
8136 UOpNo = User->use_begin().getOperandNo();
8137 User = *User->use_begin();
8138 }
8139
8140 if (User->getOpcode() != ISD::BRCOND &&
8141 User->getOpcode() != ISD::SETCC &&
8142 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8143 NonFlagUse = true;
8144 break;
8145 }
Dan Gohman076aee32009-03-04 19:44:21 +00008146 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008147
8148 if (!NonFlagUse)
8149 break;
8150 }
8151 // FALL THROUGH
8152 case ISD::SUB:
8153 case ISD::OR:
8154 case ISD::XOR:
8155 // Due to the ISEL shortcoming noted above, be conservative if this op is
8156 // likely to be selected as part of a load-modify-store instruction.
8157 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8158 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8159 if (UI->getOpcode() == ISD::STORE)
8160 goto default_case;
8161
8162 // Otherwise use a regular EFLAGS-setting instruction.
8163 switch (Op.getNode()->getOpcode()) {
8164 default: llvm_unreachable("unexpected operator!");
8165 case ISD::SUB: Opcode = X86ISD::SUB; break;
8166 case ISD::OR: Opcode = X86ISD::OR; break;
8167 case ISD::XOR: Opcode = X86ISD::XOR; break;
8168 case ISD::AND: Opcode = X86ISD::AND; break;
8169 }
8170
8171 NumOperands = 2;
8172 break;
8173 case X86ISD::ADD:
8174 case X86ISD::SUB:
8175 case X86ISD::INC:
8176 case X86ISD::DEC:
8177 case X86ISD::OR:
8178 case X86ISD::XOR:
8179 case X86ISD::AND:
8180 return SDValue(Op.getNode(), 1);
8181 default:
8182 default_case:
8183 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008184 }
8185
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008186 if (Opcode == 0)
8187 // Emit a CMP with 0, which is the TEST pattern.
8188 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8189 DAG.getConstant(0, Op.getValueType()));
8190
8191 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8192 SmallVector<SDValue, 4> Ops;
8193 for (unsigned i = 0; i != NumOperands; ++i)
8194 Ops.push_back(Op.getOperand(i));
8195
8196 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8197 DAG.ReplaceAllUsesWith(Op, New);
8198 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008199}
8200
8201/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8202/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008203SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008204 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008205 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8206 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008207 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008208
8209 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008210 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008211}
8212
Evan Chengd40d03e2010-01-06 19:38:29 +00008213/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8214/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008215SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8216 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008217 SDValue Op0 = And.getOperand(0);
8218 SDValue Op1 = And.getOperand(1);
8219 if (Op0.getOpcode() == ISD::TRUNCATE)
8220 Op0 = Op0.getOperand(0);
8221 if (Op1.getOpcode() == ISD::TRUNCATE)
8222 Op1 = Op1.getOperand(0);
8223
Evan Chengd40d03e2010-01-06 19:38:29 +00008224 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008225 if (Op1.getOpcode() == ISD::SHL)
8226 std::swap(Op0, Op1);
8227 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008228 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8229 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008230 // If we looked past a truncate, check that it's only truncating away
8231 // known zeros.
8232 unsigned BitWidth = Op0.getValueSizeInBits();
8233 unsigned AndBitWidth = And.getValueSizeInBits();
8234 if (BitWidth > AndBitWidth) {
8235 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8236 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8237 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8238 return SDValue();
8239 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008240 LHS = Op1;
8241 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008242 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008243 } else if (Op1.getOpcode() == ISD::Constant) {
8244 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008245 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008246 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008247
8248 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008249 LHS = AndLHS.getOperand(0);
8250 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008251 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008252
8253 // Use BT if the immediate can't be encoded in a TEST instruction.
8254 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8255 LHS = AndLHS;
8256 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8257 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008258 }
Evan Cheng0488db92007-09-25 01:57:46 +00008259
Evan Chengd40d03e2010-01-06 19:38:29 +00008260 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008261 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008262 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008263 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008264 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008265 // Also promote i16 to i32 for performance / code size reason.
8266 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008267 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008268 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008269
Evan Chengd40d03e2010-01-06 19:38:29 +00008270 // If the operand types disagree, extend the shift amount to match. Since
8271 // BT ignores high bits (like shifts) we can use anyextend.
8272 if (LHS.getValueType() != RHS.getValueType())
8273 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008274
Evan Chengd40d03e2010-01-06 19:38:29 +00008275 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8276 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8277 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8278 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008279 }
8280
Evan Cheng54de3ea2010-01-05 06:52:31 +00008281 return SDValue();
8282}
8283
Dan Gohmand858e902010-04-17 15:26:15 +00008284SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008285
8286 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8287
Evan Cheng54de3ea2010-01-05 06:52:31 +00008288 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8289 SDValue Op0 = Op.getOperand(0);
8290 SDValue Op1 = Op.getOperand(1);
8291 DebugLoc dl = Op.getDebugLoc();
8292 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8293
8294 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008295 // Lower (X & (1 << N)) == 0 to BT(X, N).
8296 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8297 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008298 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008299 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008300 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008301 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8302 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8303 if (NewSetCC.getNode())
8304 return NewSetCC;
8305 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008306
Chris Lattner481eebc2010-12-19 21:23:48 +00008307 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8308 // these.
8309 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008310 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008311 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8312 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008313
Chris Lattner481eebc2010-12-19 21:23:48 +00008314 // If the input is a setcc, then reuse the input setcc or use a new one with
8315 // the inverted condition.
8316 if (Op0.getOpcode() == X86ISD::SETCC) {
8317 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8318 bool Invert = (CC == ISD::SETNE) ^
8319 cast<ConstantSDNode>(Op1)->isNullValue();
8320 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008321
Evan Cheng2c755ba2010-02-27 07:36:59 +00008322 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008323 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8324 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8325 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008326 }
8327
Evan Chenge5b51ac2010-04-17 06:13:15 +00008328 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008329 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008330 if (X86CC == X86::COND_INVALID)
8331 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008332
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008333 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008334 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008335 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008336}
8337
Craig Topper89af15e2011-09-18 08:03:58 +00008338// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008339// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008340static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008341 EVT VT = Op.getValueType();
8342
Duncan Sands28b77e92011-09-06 19:07:46 +00008343 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008344 "Unsupported value type for operation");
8345
8346 int NumElems = VT.getVectorNumElements();
8347 DebugLoc dl = Op.getDebugLoc();
8348 SDValue CC = Op.getOperand(2);
8349 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8350 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8351
8352 // Extract the LHS vectors
8353 SDValue LHS = Op.getOperand(0);
8354 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8355 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8356
8357 // Extract the RHS vectors
8358 SDValue RHS = Op.getOperand(1);
8359 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8360 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8361
8362 // Issue the operation on the smaller types and concatenate the result back
8363 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8364 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8365 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8366 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8367 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8368}
8369
8370
Dan Gohmand858e902010-04-17 15:26:15 +00008371SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008372 SDValue Cond;
8373 SDValue Op0 = Op.getOperand(0);
8374 SDValue Op1 = Op.getOperand(1);
8375 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008376 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008377 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8378 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008379 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008380
8381 if (isFP) {
8382 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008383 EVT EltVT = Op0.getValueType().getVectorElementType();
8384 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8385
8386 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008387 bool Swap = false;
8388
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008389 // SSE Condition code mapping:
8390 // 0 - EQ
8391 // 1 - LT
8392 // 2 - LE
8393 // 3 - UNORD
8394 // 4 - NEQ
8395 // 5 - NLT
8396 // 6 - NLE
8397 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008398 switch (SetCCOpcode) {
8399 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008400 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008401 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008402 case ISD::SETOGT:
8403 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008404 case ISD::SETLT:
8405 case ISD::SETOLT: SSECC = 1; break;
8406 case ISD::SETOGE:
8407 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008408 case ISD::SETLE:
8409 case ISD::SETOLE: SSECC = 2; break;
8410 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008411 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008412 case ISD::SETNE: SSECC = 4; break;
8413 case ISD::SETULE: Swap = true;
8414 case ISD::SETUGE: SSECC = 5; break;
8415 case ISD::SETULT: Swap = true;
8416 case ISD::SETUGT: SSECC = 6; break;
8417 case ISD::SETO: SSECC = 7; break;
8418 }
8419 if (Swap)
8420 std::swap(Op0, Op1);
8421
Nate Begemanfb8ead02008-07-25 19:05:58 +00008422 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008423 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008424 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008425 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008426 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8427 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008428 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008429 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008430 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008431 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8432 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008433 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008434 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008435 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008436 }
8437 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008438 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008439 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008440
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008441 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008442 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008443 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008444
Nate Begeman30a0de92008-07-17 16:51:19 +00008445 // We are handling one of the integer comparisons here. Since SSE only has
8446 // GT and EQ comparisons for integer, swapping operands and multiple
8447 // operations may be required for some comparisons.
8448 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8449 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008450
Craig Topper0a150352011-11-09 08:06:13 +00008451 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008452 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008453 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8454 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8455 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8456 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008457 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008458
Nate Begeman30a0de92008-07-17 16:51:19 +00008459 switch (SetCCOpcode) {
8460 default: break;
8461 case ISD::SETNE: Invert = true;
8462 case ISD::SETEQ: Opc = EQOpc; break;
8463 case ISD::SETLT: Swap = true;
8464 case ISD::SETGT: Opc = GTOpc; break;
8465 case ISD::SETGE: Swap = true;
8466 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8467 case ISD::SETULT: Swap = true;
8468 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8469 case ISD::SETUGE: Swap = true;
8470 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8471 }
8472 if (Swap)
8473 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008474
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008475 // Check that the operation in question is available (most are plain SSE2,
8476 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperc0d82852011-11-22 00:44:41 +00008477 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008478 return SDValue();
Craig Topperc0d82852011-11-22 00:44:41 +00008479 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008480 return SDValue();
8481
Nate Begeman30a0de92008-07-17 16:51:19 +00008482 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8483 // bits of the inputs before performing those operations.
8484 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008485 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008486 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8487 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008488 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008489 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8490 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008491 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8492 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008493 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008494
Dale Johannesenace16102009-02-03 19:33:06 +00008495 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008496
8497 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008498 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008499 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008500
Nate Begeman30a0de92008-07-17 16:51:19 +00008501 return Result;
8502}
Evan Cheng0488db92007-09-25 01:57:46 +00008503
Evan Cheng370e5342008-12-03 08:38:43 +00008504// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008505static bool isX86LogicalCmp(SDValue Op) {
8506 unsigned Opc = Op.getNode()->getOpcode();
8507 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8508 return true;
8509 if (Op.getResNo() == 1 &&
8510 (Opc == X86ISD::ADD ||
8511 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008512 Opc == X86ISD::ADC ||
8513 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008514 Opc == X86ISD::SMUL ||
8515 Opc == X86ISD::UMUL ||
8516 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008517 Opc == X86ISD::DEC ||
8518 Opc == X86ISD::OR ||
8519 Opc == X86ISD::XOR ||
8520 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008521 return true;
8522
Chris Lattner9637d5b2010-12-05 07:49:54 +00008523 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8524 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008525
Dan Gohman076aee32009-03-04 19:44:21 +00008526 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008527}
8528
Chris Lattnera2b56002010-12-05 01:23:24 +00008529static bool isZero(SDValue V) {
8530 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8531 return C && C->isNullValue();
8532}
8533
Chris Lattner96908b12010-12-05 02:00:51 +00008534static bool isAllOnes(SDValue V) {
8535 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8536 return C && C->isAllOnesValue();
8537}
8538
Dan Gohmand858e902010-04-17 15:26:15 +00008539SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008540 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008541 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008542 SDValue Op1 = Op.getOperand(1);
8543 SDValue Op2 = Op.getOperand(2);
8544 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008545 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008546
Dan Gohman1a492952009-10-20 16:22:37 +00008547 if (Cond.getOpcode() == ISD::SETCC) {
8548 SDValue NewCond = LowerSETCC(Cond, DAG);
8549 if (NewCond.getNode())
8550 Cond = NewCond;
8551 }
Evan Cheng734503b2006-09-11 02:19:56 +00008552
Chris Lattnera2b56002010-12-05 01:23:24 +00008553 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008554 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008555 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008556 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008557 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008558 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8559 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008560 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008561
Chris Lattnera2b56002010-12-05 01:23:24 +00008562 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008563
8564 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008565 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8566 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008567
8568 SDValue CmpOp0 = Cmp.getOperand(0);
8569 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8570 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008571
Chris Lattner96908b12010-12-05 02:00:51 +00008572 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008573 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8574 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008575
Chris Lattner96908b12010-12-05 02:00:51 +00008576 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8577 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008578
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008579 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008580 if (N2C == 0 || !N2C->isNullValue())
8581 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8582 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008583 }
8584 }
8585
Chris Lattnera2b56002010-12-05 01:23:24 +00008586 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008587 if (Cond.getOpcode() == ISD::AND &&
8588 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8589 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008590 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008591 Cond = Cond.getOperand(0);
8592 }
8593
Evan Cheng3f41d662007-10-08 22:16:29 +00008594 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8595 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008596 unsigned CondOpcode = Cond.getOpcode();
8597 if (CondOpcode == X86ISD::SETCC ||
8598 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008599 CC = Cond.getOperand(0);
8600
Dan Gohman475871a2008-07-27 21:46:04 +00008601 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008602 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008603 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008604
Evan Cheng3f41d662007-10-08 22:16:29 +00008605 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008606 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008607 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008608 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008609
Chris Lattnerd1980a52009-03-12 06:52:53 +00008610 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8611 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008612 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008613 addTest = false;
8614 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008615 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8616 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8617 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8618 Cond.getOperand(0).getValueType() != MVT::i8)) {
8619 SDValue LHS = Cond.getOperand(0);
8620 SDValue RHS = Cond.getOperand(1);
8621 unsigned X86Opcode;
8622 unsigned X86Cond;
8623 SDVTList VTs;
8624 switch (CondOpcode) {
8625 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8626 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8627 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8628 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8629 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8630 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8631 default: llvm_unreachable("unexpected overflowing operator");
8632 }
8633 if (CondOpcode == ISD::UMULO)
8634 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8635 MVT::i32);
8636 else
8637 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8638
8639 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8640
8641 if (CondOpcode == ISD::UMULO)
8642 Cond = X86Op.getValue(2);
8643 else
8644 Cond = X86Op.getValue(1);
8645
8646 CC = DAG.getConstant(X86Cond, MVT::i8);
8647 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008648 }
8649
8650 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008651 // Look pass the truncate.
8652 if (Cond.getOpcode() == ISD::TRUNCATE)
8653 Cond = Cond.getOperand(0);
8654
8655 // We know the result of AND is compared against zero. Try to match
8656 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008657 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008658 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008659 if (NewSetCC.getNode()) {
8660 CC = NewSetCC.getOperand(0);
8661 Cond = NewSetCC.getOperand(1);
8662 addTest = false;
8663 }
8664 }
8665 }
8666
8667 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008668 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008669 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008670 }
8671
Benjamin Kramere915ff32010-12-22 23:09:28 +00008672 // a < b ? -1 : 0 -> RES = ~setcc_carry
8673 // a < b ? 0 : -1 -> RES = setcc_carry
8674 // a >= b ? -1 : 0 -> RES = setcc_carry
8675 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8676 if (Cond.getOpcode() == X86ISD::CMP) {
8677 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8678
8679 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8680 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8681 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8682 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8683 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8684 return DAG.getNOT(DL, Res, Res.getValueType());
8685 return Res;
8686 }
8687 }
8688
Evan Cheng0488db92007-09-25 01:57:46 +00008689 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8690 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008691 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008692 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008693 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008694}
8695
Evan Cheng370e5342008-12-03 08:38:43 +00008696// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8697// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8698// from the AND / OR.
8699static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8700 Opc = Op.getOpcode();
8701 if (Opc != ISD::OR && Opc != ISD::AND)
8702 return false;
8703 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8704 Op.getOperand(0).hasOneUse() &&
8705 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8706 Op.getOperand(1).hasOneUse());
8707}
8708
Evan Cheng961d6d42009-02-02 08:19:07 +00008709// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8710// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008711static bool isXor1OfSetCC(SDValue Op) {
8712 if (Op.getOpcode() != ISD::XOR)
8713 return false;
8714 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8715 if (N1C && N1C->getAPIntValue() == 1) {
8716 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8717 Op.getOperand(0).hasOneUse();
8718 }
8719 return false;
8720}
8721
Dan Gohmand858e902010-04-17 15:26:15 +00008722SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008723 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008724 SDValue Chain = Op.getOperand(0);
8725 SDValue Cond = Op.getOperand(1);
8726 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008727 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008728 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008729 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008730
Dan Gohman1a492952009-10-20 16:22:37 +00008731 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008732 // Check for setcc([su]{add,sub,mul}o == 0).
8733 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8734 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8735 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8736 Cond.getOperand(0).getResNo() == 1 &&
8737 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8738 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8739 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8740 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8741 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8742 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8743 Inverted = true;
8744 Cond = Cond.getOperand(0);
8745 } else {
8746 SDValue NewCond = LowerSETCC(Cond, DAG);
8747 if (NewCond.getNode())
8748 Cond = NewCond;
8749 }
Dan Gohman1a492952009-10-20 16:22:37 +00008750 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008751#if 0
8752 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008753 else if (Cond.getOpcode() == X86ISD::ADD ||
8754 Cond.getOpcode() == X86ISD::SUB ||
8755 Cond.getOpcode() == X86ISD::SMUL ||
8756 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008757 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008758#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008759
Evan Chengad9c0a32009-12-15 00:53:42 +00008760 // Look pass (and (setcc_carry (cmp ...)), 1).
8761 if (Cond.getOpcode() == ISD::AND &&
8762 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8763 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008764 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008765 Cond = Cond.getOperand(0);
8766 }
8767
Evan Cheng3f41d662007-10-08 22:16:29 +00008768 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8769 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008770 unsigned CondOpcode = Cond.getOpcode();
8771 if (CondOpcode == X86ISD::SETCC ||
8772 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008773 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008774
Dan Gohman475871a2008-07-27 21:46:04 +00008775 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008776 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008777 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008778 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008779 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008780 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008781 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008782 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008783 default: break;
8784 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008785 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008786 // These can only come from an arithmetic instruction with overflow,
8787 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008788 Cond = Cond.getNode()->getOperand(1);
8789 addTest = false;
8790 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008791 }
Evan Cheng0488db92007-09-25 01:57:46 +00008792 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008793 }
8794 CondOpcode = Cond.getOpcode();
8795 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8796 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8797 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8798 Cond.getOperand(0).getValueType() != MVT::i8)) {
8799 SDValue LHS = Cond.getOperand(0);
8800 SDValue RHS = Cond.getOperand(1);
8801 unsigned X86Opcode;
8802 unsigned X86Cond;
8803 SDVTList VTs;
8804 switch (CondOpcode) {
8805 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8806 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8807 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8808 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8809 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8810 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8811 default: llvm_unreachable("unexpected overflowing operator");
8812 }
8813 if (Inverted)
8814 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8815 if (CondOpcode == ISD::UMULO)
8816 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8817 MVT::i32);
8818 else
8819 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8820
8821 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8822
8823 if (CondOpcode == ISD::UMULO)
8824 Cond = X86Op.getValue(2);
8825 else
8826 Cond = X86Op.getValue(1);
8827
8828 CC = DAG.getConstant(X86Cond, MVT::i8);
8829 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008830 } else {
8831 unsigned CondOpc;
8832 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8833 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008834 if (CondOpc == ISD::OR) {
8835 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8836 // two branches instead of an explicit OR instruction with a
8837 // separate test.
8838 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008839 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008840 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008841 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008842 Chain, Dest, CC, Cmp);
8843 CC = Cond.getOperand(1).getOperand(0);
8844 Cond = Cmp;
8845 addTest = false;
8846 }
8847 } else { // ISD::AND
8848 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8849 // two branches instead of an explicit AND instruction with a
8850 // separate test. However, we only do this if this block doesn't
8851 // have a fall-through edge, because this requires an explicit
8852 // jmp when the condition is false.
8853 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008854 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008855 Op.getNode()->hasOneUse()) {
8856 X86::CondCode CCode =
8857 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8858 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008859 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008860 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008861 // Look for an unconditional branch following this conditional branch.
8862 // We need this because we need to reverse the successors in order
8863 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008864 if (User->getOpcode() == ISD::BR) {
8865 SDValue FalseBB = User->getOperand(1);
8866 SDNode *NewBR =
8867 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008868 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008869 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008870 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008871
Dale Johannesene4d209d2009-02-03 20:21:25 +00008872 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008873 Chain, Dest, CC, Cmp);
8874 X86::CondCode CCode =
8875 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8876 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008877 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008878 Cond = Cmp;
8879 addTest = false;
8880 }
8881 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008882 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008883 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8884 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8885 // It should be transformed during dag combiner except when the condition
8886 // is set by a arithmetics with overflow node.
8887 X86::CondCode CCode =
8888 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8889 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008890 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008891 Cond = Cond.getOperand(0).getOperand(1);
8892 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008893 } else if (Cond.getOpcode() == ISD::SETCC &&
8894 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8895 // For FCMP_OEQ, we can emit
8896 // two branches instead of an explicit AND instruction with a
8897 // separate test. However, we only do this if this block doesn't
8898 // have a fall-through edge, because this requires an explicit
8899 // jmp when the condition is false.
8900 if (Op.getNode()->hasOneUse()) {
8901 SDNode *User = *Op.getNode()->use_begin();
8902 // Look for an unconditional branch following this conditional branch.
8903 // We need this because we need to reverse the successors in order
8904 // to implement FCMP_OEQ.
8905 if (User->getOpcode() == ISD::BR) {
8906 SDValue FalseBB = User->getOperand(1);
8907 SDNode *NewBR =
8908 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8909 assert(NewBR == User);
8910 (void)NewBR;
8911 Dest = FalseBB;
8912
8913 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8914 Cond.getOperand(0), Cond.getOperand(1));
8915 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8916 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8917 Chain, Dest, CC, Cmp);
8918 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8919 Cond = Cmp;
8920 addTest = false;
8921 }
8922 }
8923 } else if (Cond.getOpcode() == ISD::SETCC &&
8924 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8925 // For FCMP_UNE, we can emit
8926 // two branches instead of an explicit AND instruction with a
8927 // separate test. However, we only do this if this block doesn't
8928 // have a fall-through edge, because this requires an explicit
8929 // jmp when the condition is false.
8930 if (Op.getNode()->hasOneUse()) {
8931 SDNode *User = *Op.getNode()->use_begin();
8932 // Look for an unconditional branch following this conditional branch.
8933 // We need this because we need to reverse the successors in order
8934 // to implement FCMP_UNE.
8935 if (User->getOpcode() == ISD::BR) {
8936 SDValue FalseBB = User->getOperand(1);
8937 SDNode *NewBR =
8938 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8939 assert(NewBR == User);
8940 (void)NewBR;
8941
8942 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8943 Cond.getOperand(0), Cond.getOperand(1));
8944 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8945 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8946 Chain, Dest, CC, Cmp);
8947 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8948 Cond = Cmp;
8949 addTest = false;
8950 Dest = FalseBB;
8951 }
8952 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008953 }
Evan Cheng0488db92007-09-25 01:57:46 +00008954 }
8955
8956 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008957 // Look pass the truncate.
8958 if (Cond.getOpcode() == ISD::TRUNCATE)
8959 Cond = Cond.getOperand(0);
8960
8961 // We know the result of AND is compared against zero. Try to match
8962 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008963 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008964 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8965 if (NewSetCC.getNode()) {
8966 CC = NewSetCC.getOperand(0);
8967 Cond = NewSetCC.getOperand(1);
8968 addTest = false;
8969 }
8970 }
8971 }
8972
8973 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008974 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008975 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008976 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008977 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008978 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008979}
8980
Anton Korobeynikove060b532007-04-17 19:34:00 +00008981
8982// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8983// Calls to _alloca is needed to probe the stack when allocating more than 4k
8984// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8985// that the guard pages used by the OS virtual memory manager are allocated in
8986// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008987SDValue
8988X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008989 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008990 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008991 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008992 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008993 "are being used");
8994 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008995 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008996
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008997 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008998 SDValue Chain = Op.getOperand(0);
8999 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009000 // FIXME: Ensure alignment here
9001
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009002 bool Is64Bit = Subtarget->is64Bit();
9003 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009004
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009005 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009006 MachineFunction &MF = DAG.getMachineFunction();
9007 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009008
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009009 if (Is64Bit) {
9010 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009011 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009012 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009013
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009014 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9015 I != E; I++)
9016 if (I->hasNestAttr())
9017 report_fatal_error("Cannot use segmented stacks with functions that "
9018 "have nested arguments.");
9019 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009020
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009021 const TargetRegisterClass *AddrRegClass =
9022 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9023 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9024 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9025 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9026 DAG.getRegister(Vreg, SPTy));
9027 SDValue Ops1[2] = { Value, Chain };
9028 return DAG.getMergeValues(Ops1, 2, dl);
9029 } else {
9030 SDValue Flag;
9031 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009032
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009033 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9034 Flag = Chain.getValue(1);
9035 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009036
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009037 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9038 Flag = Chain.getValue(1);
9039
9040 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9041
9042 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9043 return DAG.getMergeValues(Ops1, 2, dl);
9044 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009045}
9046
Dan Gohmand858e902010-04-17 15:26:15 +00009047SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009048 MachineFunction &MF = DAG.getMachineFunction();
9049 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9050
Dan Gohman69de1932008-02-06 22:27:42 +00009051 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009052 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009053
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009054 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009055 // vastart just stores the address of the VarArgsFrameIndex slot into the
9056 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009057 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9058 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009059 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9060 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009061 }
9062
9063 // __va_list_tag:
9064 // gp_offset (0 - 6 * 8)
9065 // fp_offset (48 - 48 + 8 * 16)
9066 // overflow_arg_area (point to parameters coming in memory).
9067 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009068 SmallVector<SDValue, 8> MemOps;
9069 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009070 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009071 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009072 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9073 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009074 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009075 MemOps.push_back(Store);
9076
9077 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009078 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009079 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009080 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009081 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9082 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009083 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009084 MemOps.push_back(Store);
9085
9086 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009087 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009088 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009089 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9090 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009091 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9092 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009093 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009094 MemOps.push_back(Store);
9095
9096 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009097 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009098 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009099 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9100 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009101 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9102 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009103 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009104 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009105 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009106}
9107
Dan Gohmand858e902010-04-17 15:26:15 +00009108SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009109 assert(Subtarget->is64Bit() &&
9110 "LowerVAARG only handles 64-bit va_arg!");
9111 assert((Subtarget->isTargetLinux() ||
9112 Subtarget->isTargetDarwin()) &&
9113 "Unhandled target in LowerVAARG");
9114 assert(Op.getNode()->getNumOperands() == 4);
9115 SDValue Chain = Op.getOperand(0);
9116 SDValue SrcPtr = Op.getOperand(1);
9117 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9118 unsigned Align = Op.getConstantOperandVal(3);
9119 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009120
Dan Gohman320afb82010-10-12 18:00:49 +00009121 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009122 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009123 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9124 uint8_t ArgMode;
9125
9126 // Decide which area this value should be read from.
9127 // TODO: Implement the AMD64 ABI in its entirety. This simple
9128 // selection mechanism works only for the basic types.
9129 if (ArgVT == MVT::f80) {
9130 llvm_unreachable("va_arg for f80 not yet implemented");
9131 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9132 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9133 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9134 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9135 } else {
9136 llvm_unreachable("Unhandled argument type in LowerVAARG");
9137 }
9138
9139 if (ArgMode == 2) {
9140 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009141 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009142 !(DAG.getMachineFunction()
9143 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009144 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009145 }
9146
9147 // Insert VAARG_64 node into the DAG
9148 // VAARG_64 returns two values: Variable Argument Address, Chain
9149 SmallVector<SDValue, 11> InstOps;
9150 InstOps.push_back(Chain);
9151 InstOps.push_back(SrcPtr);
9152 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9153 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9154 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9155 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9156 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9157 VTs, &InstOps[0], InstOps.size(),
9158 MVT::i64,
9159 MachinePointerInfo(SV),
9160 /*Align=*/0,
9161 /*Volatile=*/false,
9162 /*ReadMem=*/true,
9163 /*WriteMem=*/true);
9164 Chain = VAARG.getValue(1);
9165
9166 // Load the next argument and return it
9167 return DAG.getLoad(ArgVT, dl,
9168 Chain,
9169 VAARG,
9170 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009171 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009172}
9173
Dan Gohmand858e902010-04-17 15:26:15 +00009174SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009175 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009176 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009177 SDValue Chain = Op.getOperand(0);
9178 SDValue DstPtr = Op.getOperand(1);
9179 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009180 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9181 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009182 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009183
Chris Lattnere72f2022010-09-21 05:40:29 +00009184 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009185 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009186 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009187 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009188}
9189
Dan Gohman475871a2008-07-27 21:46:04 +00009190SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009191X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009192 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009193 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009194 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009195 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009196 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009197 case Intrinsic::x86_sse_comieq_ss:
9198 case Intrinsic::x86_sse_comilt_ss:
9199 case Intrinsic::x86_sse_comile_ss:
9200 case Intrinsic::x86_sse_comigt_ss:
9201 case Intrinsic::x86_sse_comige_ss:
9202 case Intrinsic::x86_sse_comineq_ss:
9203 case Intrinsic::x86_sse_ucomieq_ss:
9204 case Intrinsic::x86_sse_ucomilt_ss:
9205 case Intrinsic::x86_sse_ucomile_ss:
9206 case Intrinsic::x86_sse_ucomigt_ss:
9207 case Intrinsic::x86_sse_ucomige_ss:
9208 case Intrinsic::x86_sse_ucomineq_ss:
9209 case Intrinsic::x86_sse2_comieq_sd:
9210 case Intrinsic::x86_sse2_comilt_sd:
9211 case Intrinsic::x86_sse2_comile_sd:
9212 case Intrinsic::x86_sse2_comigt_sd:
9213 case Intrinsic::x86_sse2_comige_sd:
9214 case Intrinsic::x86_sse2_comineq_sd:
9215 case Intrinsic::x86_sse2_ucomieq_sd:
9216 case Intrinsic::x86_sse2_ucomilt_sd:
9217 case Intrinsic::x86_sse2_ucomile_sd:
9218 case Intrinsic::x86_sse2_ucomigt_sd:
9219 case Intrinsic::x86_sse2_ucomige_sd:
9220 case Intrinsic::x86_sse2_ucomineq_sd: {
9221 unsigned Opc = 0;
9222 ISD::CondCode CC = ISD::SETCC_INVALID;
9223 switch (IntNo) {
9224 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009225 case Intrinsic::x86_sse_comieq_ss:
9226 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009227 Opc = X86ISD::COMI;
9228 CC = ISD::SETEQ;
9229 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009230 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009231 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009232 Opc = X86ISD::COMI;
9233 CC = ISD::SETLT;
9234 break;
9235 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009236 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009237 Opc = X86ISD::COMI;
9238 CC = ISD::SETLE;
9239 break;
9240 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009241 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009242 Opc = X86ISD::COMI;
9243 CC = ISD::SETGT;
9244 break;
9245 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009246 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009247 Opc = X86ISD::COMI;
9248 CC = ISD::SETGE;
9249 break;
9250 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009251 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009252 Opc = X86ISD::COMI;
9253 CC = ISD::SETNE;
9254 break;
9255 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009256 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009257 Opc = X86ISD::UCOMI;
9258 CC = ISD::SETEQ;
9259 break;
9260 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009261 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009262 Opc = X86ISD::UCOMI;
9263 CC = ISD::SETLT;
9264 break;
9265 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009266 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009267 Opc = X86ISD::UCOMI;
9268 CC = ISD::SETLE;
9269 break;
9270 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009271 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009272 Opc = X86ISD::UCOMI;
9273 CC = ISD::SETGT;
9274 break;
9275 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009276 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009277 Opc = X86ISD::UCOMI;
9278 CC = ISD::SETGE;
9279 break;
9280 case Intrinsic::x86_sse_ucomineq_ss:
9281 case Intrinsic::x86_sse2_ucomineq_sd:
9282 Opc = X86ISD::UCOMI;
9283 CC = ISD::SETNE;
9284 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009285 }
Evan Cheng734503b2006-09-11 02:19:56 +00009286
Dan Gohman475871a2008-07-27 21:46:04 +00009287 SDValue LHS = Op.getOperand(1);
9288 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009289 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009290 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009291 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9292 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9293 DAG.getConstant(X86CC, MVT::i8), Cond);
9294 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009295 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009296 // Arithmetic intrinsics.
9297 case Intrinsic::x86_sse3_hadd_ps:
9298 case Intrinsic::x86_sse3_hadd_pd:
9299 case Intrinsic::x86_avx_hadd_ps_256:
9300 case Intrinsic::x86_avx_hadd_pd_256:
9301 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9302 Op.getOperand(1), Op.getOperand(2));
9303 case Intrinsic::x86_sse3_hsub_ps:
9304 case Intrinsic::x86_sse3_hsub_pd:
9305 case Intrinsic::x86_avx_hsub_ps_256:
9306 case Intrinsic::x86_avx_hsub_pd_256:
9307 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9308 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009309 case Intrinsic::x86_avx2_psllv_d:
9310 case Intrinsic::x86_avx2_psllv_q:
9311 case Intrinsic::x86_avx2_psllv_d_256:
9312 case Intrinsic::x86_avx2_psllv_q_256:
9313 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9314 Op.getOperand(1), Op.getOperand(2));
9315 case Intrinsic::x86_avx2_psrlv_d:
9316 case Intrinsic::x86_avx2_psrlv_q:
9317 case Intrinsic::x86_avx2_psrlv_d_256:
9318 case Intrinsic::x86_avx2_psrlv_q_256:
9319 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9320 Op.getOperand(1), Op.getOperand(2));
9321 case Intrinsic::x86_avx2_psrav_d:
9322 case Intrinsic::x86_avx2_psrav_d_256:
9323 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9324 Op.getOperand(1), Op.getOperand(2));
9325
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009326 // ptest and testp intrinsics. The intrinsic these come from are designed to
9327 // return an integer value, not just an instruction so lower it to the ptest
9328 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009329 case Intrinsic::x86_sse41_ptestz:
9330 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009331 case Intrinsic::x86_sse41_ptestnzc:
9332 case Intrinsic::x86_avx_ptestz_256:
9333 case Intrinsic::x86_avx_ptestc_256:
9334 case Intrinsic::x86_avx_ptestnzc_256:
9335 case Intrinsic::x86_avx_vtestz_ps:
9336 case Intrinsic::x86_avx_vtestc_ps:
9337 case Intrinsic::x86_avx_vtestnzc_ps:
9338 case Intrinsic::x86_avx_vtestz_pd:
9339 case Intrinsic::x86_avx_vtestc_pd:
9340 case Intrinsic::x86_avx_vtestnzc_pd:
9341 case Intrinsic::x86_avx_vtestz_ps_256:
9342 case Intrinsic::x86_avx_vtestc_ps_256:
9343 case Intrinsic::x86_avx_vtestnzc_ps_256:
9344 case Intrinsic::x86_avx_vtestz_pd_256:
9345 case Intrinsic::x86_avx_vtestc_pd_256:
9346 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9347 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009348 unsigned X86CC = 0;
9349 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009350 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009351 case Intrinsic::x86_avx_vtestz_ps:
9352 case Intrinsic::x86_avx_vtestz_pd:
9353 case Intrinsic::x86_avx_vtestz_ps_256:
9354 case Intrinsic::x86_avx_vtestz_pd_256:
9355 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009356 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009357 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009358 // ZF = 1
9359 X86CC = X86::COND_E;
9360 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009361 case Intrinsic::x86_avx_vtestc_ps:
9362 case Intrinsic::x86_avx_vtestc_pd:
9363 case Intrinsic::x86_avx_vtestc_ps_256:
9364 case Intrinsic::x86_avx_vtestc_pd_256:
9365 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009366 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009367 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009368 // CF = 1
9369 X86CC = X86::COND_B;
9370 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009371 case Intrinsic::x86_avx_vtestnzc_ps:
9372 case Intrinsic::x86_avx_vtestnzc_pd:
9373 case Intrinsic::x86_avx_vtestnzc_ps_256:
9374 case Intrinsic::x86_avx_vtestnzc_pd_256:
9375 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009376 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009377 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009378 // ZF and CF = 0
9379 X86CC = X86::COND_A;
9380 break;
9381 }
Eric Christopherfd179292009-08-27 18:07:15 +00009382
Eric Christopher71c67532009-07-29 00:28:05 +00009383 SDValue LHS = Op.getOperand(1);
9384 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009385 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9386 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009387 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9388 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9389 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009390 }
Evan Cheng5759f972008-05-04 09:15:50 +00009391
9392 // Fix vector shift instructions where the last operand is a non-immediate
9393 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009394 case Intrinsic::x86_avx2_pslli_w:
9395 case Intrinsic::x86_avx2_pslli_d:
9396 case Intrinsic::x86_avx2_pslli_q:
9397 case Intrinsic::x86_avx2_psrli_w:
9398 case Intrinsic::x86_avx2_psrli_d:
9399 case Intrinsic::x86_avx2_psrli_q:
9400 case Intrinsic::x86_avx2_psrai_w:
9401 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009402 case Intrinsic::x86_sse2_pslli_w:
9403 case Intrinsic::x86_sse2_pslli_d:
9404 case Intrinsic::x86_sse2_pslli_q:
9405 case Intrinsic::x86_sse2_psrli_w:
9406 case Intrinsic::x86_sse2_psrli_d:
9407 case Intrinsic::x86_sse2_psrli_q:
9408 case Intrinsic::x86_sse2_psrai_w:
9409 case Intrinsic::x86_sse2_psrai_d:
9410 case Intrinsic::x86_mmx_pslli_w:
9411 case Intrinsic::x86_mmx_pslli_d:
9412 case Intrinsic::x86_mmx_pslli_q:
9413 case Intrinsic::x86_mmx_psrli_w:
9414 case Intrinsic::x86_mmx_psrli_d:
9415 case Intrinsic::x86_mmx_psrli_q:
9416 case Intrinsic::x86_mmx_psrai_w:
9417 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009418 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009419 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009420 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009421
9422 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009423 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009424 switch (IntNo) {
9425 case Intrinsic::x86_sse2_pslli_w:
9426 NewIntNo = Intrinsic::x86_sse2_psll_w;
9427 break;
9428 case Intrinsic::x86_sse2_pslli_d:
9429 NewIntNo = Intrinsic::x86_sse2_psll_d;
9430 break;
9431 case Intrinsic::x86_sse2_pslli_q:
9432 NewIntNo = Intrinsic::x86_sse2_psll_q;
9433 break;
9434 case Intrinsic::x86_sse2_psrli_w:
9435 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9436 break;
9437 case Intrinsic::x86_sse2_psrli_d:
9438 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9439 break;
9440 case Intrinsic::x86_sse2_psrli_q:
9441 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9442 break;
9443 case Intrinsic::x86_sse2_psrai_w:
9444 NewIntNo = Intrinsic::x86_sse2_psra_w;
9445 break;
9446 case Intrinsic::x86_sse2_psrai_d:
9447 NewIntNo = Intrinsic::x86_sse2_psra_d;
9448 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009449 case Intrinsic::x86_avx2_pslli_w:
9450 NewIntNo = Intrinsic::x86_avx2_psll_w;
9451 break;
9452 case Intrinsic::x86_avx2_pslli_d:
9453 NewIntNo = Intrinsic::x86_avx2_psll_d;
9454 break;
9455 case Intrinsic::x86_avx2_pslli_q:
9456 NewIntNo = Intrinsic::x86_avx2_psll_q;
9457 break;
9458 case Intrinsic::x86_avx2_psrli_w:
9459 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9460 break;
9461 case Intrinsic::x86_avx2_psrli_d:
9462 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9463 break;
9464 case Intrinsic::x86_avx2_psrli_q:
9465 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9466 break;
9467 case Intrinsic::x86_avx2_psrai_w:
9468 NewIntNo = Intrinsic::x86_avx2_psra_w;
9469 break;
9470 case Intrinsic::x86_avx2_psrai_d:
9471 NewIntNo = Intrinsic::x86_avx2_psra_d;
9472 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009473 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009474 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009475 switch (IntNo) {
9476 case Intrinsic::x86_mmx_pslli_w:
9477 NewIntNo = Intrinsic::x86_mmx_psll_w;
9478 break;
9479 case Intrinsic::x86_mmx_pslli_d:
9480 NewIntNo = Intrinsic::x86_mmx_psll_d;
9481 break;
9482 case Intrinsic::x86_mmx_pslli_q:
9483 NewIntNo = Intrinsic::x86_mmx_psll_q;
9484 break;
9485 case Intrinsic::x86_mmx_psrli_w:
9486 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9487 break;
9488 case Intrinsic::x86_mmx_psrli_d:
9489 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9490 break;
9491 case Intrinsic::x86_mmx_psrli_q:
9492 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9493 break;
9494 case Intrinsic::x86_mmx_psrai_w:
9495 NewIntNo = Intrinsic::x86_mmx_psra_w;
9496 break;
9497 case Intrinsic::x86_mmx_psrai_d:
9498 NewIntNo = Intrinsic::x86_mmx_psra_d;
9499 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009500 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009501 }
9502 break;
9503 }
9504 }
Mon P Wangefa42202009-09-03 19:56:25 +00009505
9506 // The vector shift intrinsics with scalars uses 32b shift amounts but
9507 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9508 // to be zero.
9509 SDValue ShOps[4];
9510 ShOps[0] = ShAmt;
9511 ShOps[1] = DAG.getConstant(0, MVT::i32);
9512 if (ShAmtVT == MVT::v4i32) {
9513 ShOps[2] = DAG.getUNDEF(MVT::i32);
9514 ShOps[3] = DAG.getUNDEF(MVT::i32);
9515 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9516 } else {
9517 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009518// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009519 }
9520
Owen Andersone50ed302009-08-10 22:56:29 +00009521 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009522 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009523 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009524 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009525 Op.getOperand(1), ShAmt);
9526 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009527 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009528}
Evan Cheng72261582005-12-20 06:22:03 +00009529
Dan Gohmand858e902010-04-17 15:26:15 +00009530SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9531 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009532 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9533 MFI->setReturnAddressIsTaken(true);
9534
Bill Wendling64e87322009-01-16 19:25:27 +00009535 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009536 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009537
9538 if (Depth > 0) {
9539 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9540 SDValue Offset =
9541 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009542 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009543 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009544 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009545 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009546 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009547 }
9548
9549 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009550 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009551 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009552 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009553}
9554
Dan Gohmand858e902010-04-17 15:26:15 +00009555SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009556 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9557 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009558
Owen Andersone50ed302009-08-10 22:56:29 +00009559 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009560 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009561 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9562 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009563 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009564 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009565 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9566 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009567 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009568 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009569}
9570
Dan Gohman475871a2008-07-27 21:46:04 +00009571SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009572 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009573 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009574}
9575
Dan Gohmand858e902010-04-17 15:26:15 +00009576SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009577 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009578 SDValue Chain = Op.getOperand(0);
9579 SDValue Offset = Op.getOperand(1);
9580 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009581 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009582
Dan Gohmand8816272010-08-11 18:14:00 +00009583 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9584 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9585 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009586 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009587
Dan Gohmand8816272010-08-11 18:14:00 +00009588 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9589 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009590 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009591 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9592 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009593 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009594 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009595
Dale Johannesene4d209d2009-02-03 20:21:25 +00009596 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009597 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009598 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009599}
9600
Duncan Sands4a544a72011-09-06 13:37:06 +00009601SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9602 SelectionDAG &DAG) const {
9603 return Op.getOperand(0);
9604}
9605
9606SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9607 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009608 SDValue Root = Op.getOperand(0);
9609 SDValue Trmp = Op.getOperand(1); // trampoline
9610 SDValue FPtr = Op.getOperand(2); // nested function
9611 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009612 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009613
Dan Gohman69de1932008-02-06 22:27:42 +00009614 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009615
9616 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009617 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009618
9619 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009620 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9621 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009622
Evan Cheng0e6a0522011-07-18 20:57:22 +00009623 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9624 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009625
9626 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9627
9628 // Load the pointer to the nested function into R11.
9629 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009630 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009631 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009632 Addr, MachinePointerInfo(TrmpAddr),
9633 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009634
Owen Anderson825b72b2009-08-11 20:47:22 +00009635 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9636 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009637 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9638 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009639 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009640
9641 // Load the 'nest' parameter value into R10.
9642 // R10 is specified in X86CallingConv.td
9643 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009644 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9645 DAG.getConstant(10, MVT::i64));
9646 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009647 Addr, MachinePointerInfo(TrmpAddr, 10),
9648 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009649
Owen Anderson825b72b2009-08-11 20:47:22 +00009650 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9651 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009652 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9653 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009654 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009655
9656 // Jump to the nested function.
9657 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009658 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9659 DAG.getConstant(20, MVT::i64));
9660 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009661 Addr, MachinePointerInfo(TrmpAddr, 20),
9662 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009663
9664 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009665 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9666 DAG.getConstant(22, MVT::i64));
9667 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009668 MachinePointerInfo(TrmpAddr, 22),
9669 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009670
Duncan Sands4a544a72011-09-06 13:37:06 +00009671 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009672 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009673 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009674 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009675 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009676 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009677
9678 switch (CC) {
9679 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009680 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009681 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009682 case CallingConv::X86_StdCall: {
9683 // Pass 'nest' parameter in ECX.
9684 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009685 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009686
9687 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009688 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009689 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009690
Chris Lattner58d74912008-03-12 17:45:29 +00009691 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009692 unsigned InRegCount = 0;
9693 unsigned Idx = 1;
9694
9695 for (FunctionType::param_iterator I = FTy->param_begin(),
9696 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009697 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009698 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009699 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009700
9701 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009702 report_fatal_error("Nest register in use - reduce number of inreg"
9703 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009704 }
9705 }
9706 break;
9707 }
9708 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009709 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009710 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009711 // Pass 'nest' parameter in EAX.
9712 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009713 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009714 break;
9715 }
9716
Dan Gohman475871a2008-07-27 21:46:04 +00009717 SDValue OutChains[4];
9718 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009719
Owen Anderson825b72b2009-08-11 20:47:22 +00009720 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9721 DAG.getConstant(10, MVT::i32));
9722 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009723
Chris Lattnera62fe662010-02-05 19:20:30 +00009724 // This is storing the opcode for MOV32ri.
9725 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009726 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009727 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009728 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009729 Trmp, MachinePointerInfo(TrmpAddr),
9730 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009731
Owen Anderson825b72b2009-08-11 20:47:22 +00009732 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9733 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009734 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9735 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009736 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009737
Chris Lattnera62fe662010-02-05 19:20:30 +00009738 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009739 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9740 DAG.getConstant(5, MVT::i32));
9741 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009742 MachinePointerInfo(TrmpAddr, 5),
9743 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009744
Owen Anderson825b72b2009-08-11 20:47:22 +00009745 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9746 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009747 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9748 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009749 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009750
Duncan Sands4a544a72011-09-06 13:37:06 +00009751 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009752 }
9753}
9754
Dan Gohmand858e902010-04-17 15:26:15 +00009755SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9756 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009757 /*
9758 The rounding mode is in bits 11:10 of FPSR, and has the following
9759 settings:
9760 00 Round to nearest
9761 01 Round to -inf
9762 10 Round to +inf
9763 11 Round to 0
9764
9765 FLT_ROUNDS, on the other hand, expects the following:
9766 -1 Undefined
9767 0 Round to 0
9768 1 Round to nearest
9769 2 Round to +inf
9770 3 Round to -inf
9771
9772 To perform the conversion, we do:
9773 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9774 */
9775
9776 MachineFunction &MF = DAG.getMachineFunction();
9777 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009778 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009779 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009780 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009781 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009782
9783 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009784 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009785 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009786
Michael J. Spencerec38de22010-10-10 22:04:20 +00009787
Chris Lattner2156b792010-09-22 01:11:26 +00009788 MachineMemOperand *MMO =
9789 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9790 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009791
Chris Lattner2156b792010-09-22 01:11:26 +00009792 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9793 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9794 DAG.getVTList(MVT::Other),
9795 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009796
9797 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009798 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009799 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009800
9801 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009802 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009803 DAG.getNode(ISD::SRL, DL, MVT::i16,
9804 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009805 CWD, DAG.getConstant(0x800, MVT::i16)),
9806 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009807 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009808 DAG.getNode(ISD::SRL, DL, MVT::i16,
9809 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009810 CWD, DAG.getConstant(0x400, MVT::i16)),
9811 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009812
Dan Gohman475871a2008-07-27 21:46:04 +00009813 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009814 DAG.getNode(ISD::AND, DL, MVT::i16,
9815 DAG.getNode(ISD::ADD, DL, MVT::i16,
9816 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009817 DAG.getConstant(1, MVT::i16)),
9818 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009819
9820
Duncan Sands83ec4b62008-06-06 12:08:01 +00009821 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009822 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009823}
9824
Dan Gohmand858e902010-04-17 15:26:15 +00009825SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009826 EVT VT = Op.getValueType();
9827 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009828 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009829 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009830
9831 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009832 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009833 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009834 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009835 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009836 }
Evan Cheng18efe262007-12-14 02:13:44 +00009837
Evan Cheng152804e2007-12-14 08:30:15 +00009838 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009839 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009840 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009841
9842 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009843 SDValue Ops[] = {
9844 Op,
9845 DAG.getConstant(NumBits+NumBits-1, OpVT),
9846 DAG.getConstant(X86::COND_E, MVT::i8),
9847 Op.getValue(1)
9848 };
9849 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009850
9851 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009852 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009853
Owen Anderson825b72b2009-08-11 20:47:22 +00009854 if (VT == MVT::i8)
9855 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009856 return Op;
9857}
9858
Chandler Carruthacc068e2011-12-24 10:55:54 +00009859SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9860 SelectionDAG &DAG) const {
9861 EVT VT = Op.getValueType();
9862 EVT OpVT = VT;
9863 unsigned NumBits = VT.getSizeInBits();
9864 DebugLoc dl = Op.getDebugLoc();
9865
9866 Op = Op.getOperand(0);
9867 if (VT == MVT::i8) {
9868 // Zero extend to i32 since there is not an i8 bsr.
9869 OpVT = MVT::i32;
9870 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9871 }
9872
9873 // Issue a bsr (scan bits in reverse).
9874 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
9875 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
9876
9877 // And xor with NumBits-1.
9878 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
9879
9880 if (VT == MVT::i8)
9881 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
9882 return Op;
9883}
9884
Dan Gohmand858e902010-04-17 15:26:15 +00009885SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009886 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00009887 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009888 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009889 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +00009890
9891 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +00009892 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009893 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009894
9895 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009896 SDValue Ops[] = {
9897 Op,
Chandler Carruth77821022011-12-24 12:12:34 +00009898 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009899 DAG.getConstant(X86::COND_E, MVT::i8),
9900 Op.getValue(1)
9901 };
Chandler Carruth77821022011-12-24 12:12:34 +00009902 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +00009903}
9904
Craig Topper13894fa2011-08-24 06:14:18 +00009905// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9906// ones, and then concatenate the result back.
9907static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009908 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009909
9910 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9911 "Unsupported value type for operation");
9912
9913 int NumElems = VT.getVectorNumElements();
9914 DebugLoc dl = Op.getDebugLoc();
9915 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9916 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9917
9918 // Extract the LHS vectors
9919 SDValue LHS = Op.getOperand(0);
9920 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9921 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9922
9923 // Extract the RHS vectors
9924 SDValue RHS = Op.getOperand(1);
9925 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9926 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9927
9928 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9929 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9930
9931 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9932 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9933 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9934}
9935
9936SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9937 assert(Op.getValueType().getSizeInBits() == 256 &&
9938 Op.getValueType().isInteger() &&
9939 "Only handle AVX 256-bit vector integer operation");
9940 return Lower256IntArith(Op, DAG);
9941}
9942
9943SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9944 assert(Op.getValueType().getSizeInBits() == 256 &&
9945 Op.getValueType().isInteger() &&
9946 "Only handle AVX 256-bit vector integer operation");
9947 return Lower256IntArith(Op, DAG);
9948}
9949
9950SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9951 EVT VT = Op.getValueType();
9952
9953 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +00009954 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +00009955 return Lower256IntArith(Op, DAG);
9956
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009957 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009958
Craig Topperaaa643c2011-11-09 07:28:55 +00009959 SDValue A = Op.getOperand(0);
9960 SDValue B = Op.getOperand(1);
9961
9962 if (VT == MVT::v4i64) {
9963 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
9964
9965 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
9966 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
9967 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
9968 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
9969 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
9970 //
9971 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
9972 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
9973 // return AloBlo + AloBhi + AhiBlo;
9974
9975 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9976 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9977 A, DAG.getConstant(32, MVT::i32));
9978 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9979 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9980 B, DAG.getConstant(32, MVT::i32));
9981 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9982 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9983 A, B);
9984 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9985 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9986 A, Bhi);
9987 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9988 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9989 Ahi, B);
9990 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9991 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9992 AloBhi, DAG.getConstant(32, MVT::i32));
9993 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9994 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9995 AhiBlo, DAG.getConstant(32, MVT::i32));
9996 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9997 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
9998 return Res;
9999 }
10000
10001 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10002
Mon P Wangaf9b9522008-12-18 21:42:19 +000010003 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10004 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10005 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10006 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10007 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10008 //
10009 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10010 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10011 // return AloBlo + AloBhi + AhiBlo;
10012
Dale Johannesene4d209d2009-02-03 20:21:25 +000010013 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010014 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10015 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010016 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010017 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10018 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010019 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010020 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010021 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010022 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010023 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010024 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010025 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010026 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010027 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010028 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010029 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10030 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010031 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010032 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10033 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010034 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10035 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010036 return Res;
10037}
10038
Nadav Rotem43012222011-05-11 08:12:09 +000010039SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10040
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010041 EVT VT = Op.getValueType();
10042 DebugLoc dl = Op.getDebugLoc();
10043 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010044 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010045 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010046
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010047 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010048 return SDValue();
10049
Nadav Rotem43012222011-05-11 08:12:09 +000010050 // Optimize shl/srl/sra with constant shift amount.
10051 if (isSplatVector(Amt.getNode())) {
10052 SDValue SclrAmt = Amt->getOperand(0);
10053 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10054 uint64_t ShiftAmt = C->getZExtValue();
10055
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010056 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10057 // Make a large shift.
10058 SDValue SHL =
10059 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10060 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10061 R, DAG.getConstant(ShiftAmt, MVT::i32));
10062 // Zero out the rightmost bits.
10063 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10064 MVT::i8));
10065 return DAG.getNode(ISD::AND, dl, VT, SHL,
10066 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10067 }
10068
Nadav Rotem43012222011-05-11 08:12:09 +000010069 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10070 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10071 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10072 R, DAG.getConstant(ShiftAmt, MVT::i32));
10073
10074 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10075 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10076 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10077 R, DAG.getConstant(ShiftAmt, MVT::i32));
10078
10079 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10080 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10081 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10082 R, DAG.getConstant(ShiftAmt, MVT::i32));
10083
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010084 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10085 // Make a large shift.
10086 SDValue SRL =
10087 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10088 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10089 R, DAG.getConstant(ShiftAmt, MVT::i32));
10090 // Zero out the leftmost bits.
10091 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10092 MVT::i8));
10093 return DAG.getNode(ISD::AND, dl, VT, SRL,
10094 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10095 }
10096
Nadav Rotem43012222011-05-11 08:12:09 +000010097 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10098 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10099 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10100 R, DAG.getConstant(ShiftAmt, MVT::i32));
10101
10102 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10103 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10104 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10105 R, DAG.getConstant(ShiftAmt, MVT::i32));
10106
10107 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10108 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10109 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10110 R, DAG.getConstant(ShiftAmt, MVT::i32));
10111
10112 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10113 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10114 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10115 R, DAG.getConstant(ShiftAmt, MVT::i32));
10116
10117 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10118 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10119 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10120 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010121
10122 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10123 if (ShiftAmt == 7) {
10124 // R s>> 7 === R s< 0
10125 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10126 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10127 }
10128
10129 // R s>> a === ((R u>> a) ^ m) - m
10130 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10131 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10132 MVT::i8));
10133 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10134 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10135 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10136 return Res;
10137 }
Craig Topper46154eb2011-11-11 07:39:23 +000010138
Craig Topper0d86d462011-11-20 00:12:05 +000010139 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10140 if (Op.getOpcode() == ISD::SHL) {
10141 // Make a large shift.
10142 SDValue SHL =
10143 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10144 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10145 R, DAG.getConstant(ShiftAmt, MVT::i32));
10146 // Zero out the rightmost bits.
10147 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10148 MVT::i8));
10149 return DAG.getNode(ISD::AND, dl, VT, SHL,
10150 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010151 }
Craig Topper0d86d462011-11-20 00:12:05 +000010152 if (Op.getOpcode() == ISD::SRL) {
10153 // Make a large shift.
10154 SDValue SRL =
10155 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10156 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10157 R, DAG.getConstant(ShiftAmt, MVT::i32));
10158 // Zero out the leftmost bits.
10159 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10160 MVT::i8));
10161 return DAG.getNode(ISD::AND, dl, VT, SRL,
10162 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10163 }
10164 if (Op.getOpcode() == ISD::SRA) {
10165 if (ShiftAmt == 7) {
10166 // R s>> 7 === R s< 0
10167 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10168 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10169 }
10170
10171 // R s>> a === ((R u>> a) ^ m) - m
10172 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10173 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10174 MVT::i8));
10175 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10176 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10177 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10178 return Res;
10179 }
10180 }
Nadav Rotem43012222011-05-11 08:12:09 +000010181 }
10182 }
10183
10184 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010185 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010186 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10187 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10188 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10189
10190 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010191
Nate Begeman51409212010-07-28 00:21:48 +000010192 std::vector<Constant*> CV(4, CI);
10193 Constant *C = ConstantVector::get(CV);
10194 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10195 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010196 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010197 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010198
10199 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010200 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010201 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10202 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10203 }
Nadav Rotem43012222011-05-11 08:12:09 +000010204 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Lang Hames8b99c1e2011-12-17 01:08:46 +000010205 assert((Subtarget->hasSSE2() || Subtarget->hasAVX()) &&
10206 "Need SSE2 for pslli/pcmpeq.");
10207
Nate Begeman51409212010-07-28 00:21:48 +000010208 // a = a << 5;
10209 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10210 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10211 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10212
Lang Hames8b99c1e2011-12-17 01:08:46 +000010213 // Turn 'a' into a mask suitable for VSELECT
10214 SDValue VSelM = DAG.getConstant(0x80, VT);
10215 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10216 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10217 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10218 OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010219
Lang Hames8b99c1e2011-12-17 01:08:46 +000010220 SDValue CM1 = DAG.getConstant(0x0f, VT);
10221 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010222
Lang Hames8b99c1e2011-12-17 01:08:46 +000010223 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10224 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Nate Begeman51409212010-07-28 00:21:48 +000010225 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10226 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10227 DAG.getConstant(4, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010228 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10229
Nate Begeman51409212010-07-28 00:21:48 +000010230 // a += a
10231 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010232 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10233 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10234 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10235 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010236
Lang Hames8b99c1e2011-12-17 01:08:46 +000010237 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10238 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Nate Begeman51409212010-07-28 00:21:48 +000010239 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10240 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10241 DAG.getConstant(2, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010242 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10243
Nate Begeman51409212010-07-28 00:21:48 +000010244 // a += a
10245 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010246 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10247 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10248 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10249 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010250
Lang Hames8b99c1e2011-12-17 01:08:46 +000010251 // return VSELECT(r, r+r, a);
10252 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010253 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010254 return R;
10255 }
Craig Topper46154eb2011-11-11 07:39:23 +000010256
10257 // Decompose 256-bit shifts into smaller 128-bit shifts.
10258 if (VT.getSizeInBits() == 256) {
10259 int NumElems = VT.getVectorNumElements();
10260 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10261 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10262
10263 // Extract the two vectors
10264 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10265 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10266 DAG, dl);
10267
10268 // Recreate the shift amount vectors
10269 SDValue Amt1, Amt2;
10270 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10271 // Constant shift amount
10272 SmallVector<SDValue, 4> Amt1Csts;
10273 SmallVector<SDValue, 4> Amt2Csts;
10274 for (int i = 0; i < NumElems/2; ++i)
10275 Amt1Csts.push_back(Amt->getOperand(i));
10276 for (int i = NumElems/2; i < NumElems; ++i)
10277 Amt2Csts.push_back(Amt->getOperand(i));
10278
10279 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10280 &Amt1Csts[0], NumElems/2);
10281 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10282 &Amt2Csts[0], NumElems/2);
10283 } else {
10284 // Variable shift amount
10285 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10286 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10287 DAG, dl);
10288 }
10289
10290 // Issue new vector shifts for the smaller types
10291 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10292 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10293
10294 // Concatenate the result back
10295 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10296 }
10297
Nate Begeman51409212010-07-28 00:21:48 +000010298 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010299}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010300
Dan Gohmand858e902010-04-17 15:26:15 +000010301SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010302 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10303 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010304 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10305 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010306 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010307 SDValue LHS = N->getOperand(0);
10308 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010309 unsigned BaseOp = 0;
10310 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010311 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010312 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010313 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010314 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010315 // A subtract of one will be selected as a INC. Note that INC doesn't
10316 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010317 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10318 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010319 BaseOp = X86ISD::INC;
10320 Cond = X86::COND_O;
10321 break;
10322 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010323 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010324 Cond = X86::COND_O;
10325 break;
10326 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010327 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010328 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010329 break;
10330 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010331 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10332 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010333 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10334 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010335 BaseOp = X86ISD::DEC;
10336 Cond = X86::COND_O;
10337 break;
10338 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010339 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010340 Cond = X86::COND_O;
10341 break;
10342 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010343 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010344 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010345 break;
10346 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010347 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010348 Cond = X86::COND_O;
10349 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010350 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10351 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10352 MVT::i32);
10353 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010354
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010355 SDValue SetCC =
10356 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10357 DAG.getConstant(X86::COND_O, MVT::i32),
10358 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010359
Dan Gohman6e5fda22011-07-22 18:45:15 +000010360 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010361 }
Bill Wendling74c37652008-12-09 22:08:41 +000010362 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010363
Bill Wendling61edeb52008-12-02 01:06:39 +000010364 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010365 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010366 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010367
Bill Wendling61edeb52008-12-02 01:06:39 +000010368 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010369 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10370 DAG.getConstant(Cond, MVT::i32),
10371 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010372
Dan Gohman6e5fda22011-07-22 18:45:15 +000010373 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010374}
10375
Chad Rosier30450e82011-12-22 22:35:21 +000010376SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10377 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010378 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010379 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10380 EVT VT = Op.getValueType();
10381
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010382 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010383 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10384 ExtraVT.getScalarType().getSizeInBits();
10385 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10386
10387 unsigned SHLIntrinsicsID = 0;
10388 unsigned SRAIntrinsicsID = 0;
10389 switch (VT.getSimpleVT().SimpleTy) {
10390 default:
10391 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010392 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010393 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10394 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10395 break;
Craig Toppera124f942011-11-21 01:12:36 +000010396 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010397 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10398 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10399 break;
Craig Toppera124f942011-11-21 01:12:36 +000010400 case MVT::v8i32:
10401 case MVT::v16i16:
10402 if (!Subtarget->hasAVX())
10403 return SDValue();
10404 if (!Subtarget->hasAVX2()) {
10405 // needs to be split
10406 int NumElems = VT.getVectorNumElements();
10407 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10408 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10409
10410 // Extract the LHS vectors
10411 SDValue LHS = Op.getOperand(0);
10412 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10413 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10414
10415 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10416 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10417
10418 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10419 int ExtraNumElems = ExtraVT.getVectorNumElements();
10420 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10421 ExtraNumElems/2);
10422 SDValue Extra = DAG.getValueType(ExtraVT);
10423
10424 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10425 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10426
10427 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10428 }
10429 if (VT == MVT::v8i32) {
10430 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10431 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10432 } else {
10433 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10434 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10435 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010436 }
10437
10438 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10439 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010440 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010441
Nadav Rotema7934dd2011-10-10 19:31:45 +000010442 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10443 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10444 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010445 }
10446
10447 return SDValue();
10448}
10449
10450
Eric Christopher9a9d2752010-07-22 02:48:34 +000010451SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10452 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010453
Eric Christopher77ed1352011-07-08 00:04:56 +000010454 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10455 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010456 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010457 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010458 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010459 SDValue Ops[] = {
10460 DAG.getRegister(X86::ESP, MVT::i32), // Base
10461 DAG.getTargetConstant(1, MVT::i8), // Scale
10462 DAG.getRegister(0, MVT::i32), // Index
10463 DAG.getTargetConstant(0, MVT::i32), // Disp
10464 DAG.getRegister(0, MVT::i32), // Segment.
10465 Zero,
10466 Chain
10467 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010468 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010469 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10470 array_lengthof(Ops));
10471 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010472 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010473
Eric Christopher9a9d2752010-07-22 02:48:34 +000010474 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010475 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010476 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010477
Chris Lattner132929a2010-08-14 17:26:09 +000010478 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10479 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10480 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10481 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010482
Chris Lattner132929a2010-08-14 17:26:09 +000010483 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10484 if (!Op1 && !Op2 && !Op3 && Op4)
10485 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010486
Chris Lattner132929a2010-08-14 17:26:09 +000010487 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10488 if (Op1 && !Op2 && !Op3 && !Op4)
10489 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010490
10491 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010492 // (MFENCE)>;
10493 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010494}
10495
Eli Friedman14648462011-07-27 22:21:52 +000010496SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10497 SelectionDAG &DAG) const {
10498 DebugLoc dl = Op.getDebugLoc();
10499 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10500 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10501 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10502 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10503
10504 // The only fence that needs an instruction is a sequentially-consistent
10505 // cross-thread fence.
10506 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10507 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10508 // no-sse2). There isn't any reason to disable it if the target processor
10509 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010510 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010511 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10512
10513 SDValue Chain = Op.getOperand(0);
10514 SDValue Zero = DAG.getConstant(0, MVT::i32);
10515 SDValue Ops[] = {
10516 DAG.getRegister(X86::ESP, MVT::i32), // Base
10517 DAG.getTargetConstant(1, MVT::i8), // Scale
10518 DAG.getRegister(0, MVT::i32), // Index
10519 DAG.getTargetConstant(0, MVT::i32), // Disp
10520 DAG.getRegister(0, MVT::i32), // Segment.
10521 Zero,
10522 Chain
10523 };
10524 SDNode *Res =
10525 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10526 array_lengthof(Ops));
10527 return SDValue(Res, 0);
10528 }
10529
10530 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10531 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10532}
10533
10534
Dan Gohmand858e902010-04-17 15:26:15 +000010535SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010536 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010537 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010538 unsigned Reg = 0;
10539 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010540 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010541 default:
10542 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010543 case MVT::i8: Reg = X86::AL; size = 1; break;
10544 case MVT::i16: Reg = X86::AX; size = 2; break;
10545 case MVT::i32: Reg = X86::EAX; size = 4; break;
10546 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010547 assert(Subtarget->is64Bit() && "Node not type legal!");
10548 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010549 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010550 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010551 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010552 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010553 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010554 Op.getOperand(1),
10555 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010556 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010557 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010558 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010559 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10560 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10561 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010562 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010563 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010564 return cpOut;
10565}
10566
Duncan Sands1607f052008-12-01 11:39:25 +000010567SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010568 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010569 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010570 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010571 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010572 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010573 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010574 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10575 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010576 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010577 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10578 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010579 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010580 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010581 rdx.getValue(1)
10582 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010583 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010584}
10585
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010586SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010587 SelectionDAG &DAG) const {
10588 EVT SrcVT = Op.getOperand(0).getValueType();
10589 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010590 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010591 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010592 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010593 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010594 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010595 // i64 <=> MMX conversions are Legal.
10596 if (SrcVT==MVT::i64 && DstVT.isVector())
10597 return Op;
10598 if (DstVT==MVT::i64 && SrcVT.isVector())
10599 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010600 // MMX <=> MMX conversions are Legal.
10601 if (SrcVT.isVector() && DstVT.isVector())
10602 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010603 // All other conversions need to be expanded.
10604 return SDValue();
10605}
Chris Lattner5b856542010-12-20 00:59:46 +000010606
Dan Gohmand858e902010-04-17 15:26:15 +000010607SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010608 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010609 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010610 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010611 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010612 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010613 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010614 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010615 Node->getOperand(0),
10616 Node->getOperand(1), negOp,
10617 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010618 cast<AtomicSDNode>(Node)->getAlignment(),
10619 cast<AtomicSDNode>(Node)->getOrdering(),
10620 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010621}
10622
Eli Friedman327236c2011-08-24 20:50:09 +000010623static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10624 SDNode *Node = Op.getNode();
10625 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010626 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010627
10628 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010629 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10630 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10631 // (The only way to get a 16-byte store is cmpxchg16b)
10632 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10633 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10634 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010635 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10636 cast<AtomicSDNode>(Node)->getMemoryVT(),
10637 Node->getOperand(0),
10638 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010639 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010640 cast<AtomicSDNode>(Node)->getOrdering(),
10641 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010642 return Swap.getValue(1);
10643 }
10644 // Other atomic stores have a simple pattern.
10645 return Op;
10646}
10647
Chris Lattner5b856542010-12-20 00:59:46 +000010648static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10649 EVT VT = Op.getNode()->getValueType(0);
10650
10651 // Let legalize expand this if it isn't a legal type yet.
10652 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10653 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010654
Chris Lattner5b856542010-12-20 00:59:46 +000010655 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010656
Chris Lattner5b856542010-12-20 00:59:46 +000010657 unsigned Opc;
10658 bool ExtraOp = false;
10659 switch (Op.getOpcode()) {
10660 default: assert(0 && "Invalid code");
10661 case ISD::ADDC: Opc = X86ISD::ADD; break;
10662 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10663 case ISD::SUBC: Opc = X86ISD::SUB; break;
10664 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10665 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010666
Chris Lattner5b856542010-12-20 00:59:46 +000010667 if (!ExtraOp)
10668 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10669 Op.getOperand(1));
10670 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10671 Op.getOperand(1), Op.getOperand(2));
10672}
10673
Evan Cheng0db9fe62006-04-25 20:13:52 +000010674/// LowerOperation - Provide custom lowering hooks for some operations.
10675///
Dan Gohmand858e902010-04-17 15:26:15 +000010676SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010677 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010678 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010679 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010680 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010681 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010682 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10683 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010684 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010685 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010686 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010687 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10688 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10689 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010690 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010691 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010692 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10693 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10694 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010695 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010696 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010697 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010698 case ISD::SHL_PARTS:
10699 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010700 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010701 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010702 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010703 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010704 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010705 case ISD::FABS: return LowerFABS(Op, DAG);
10706 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010707 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010708 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010709 case ISD::SETCC: return LowerSETCC(Op, DAG);
10710 case ISD::SELECT: return LowerSELECT(Op, DAG);
10711 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010712 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010713 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010714 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010715 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010716 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010717 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10718 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010719 case ISD::FRAME_TO_ARGS_OFFSET:
10720 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010721 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010722 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010723 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10724 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010725 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010726 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010727 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010728 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010729 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010730 case ISD::SRA:
10731 case ISD::SRL:
10732 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010733 case ISD::SADDO:
10734 case ISD::UADDO:
10735 case ISD::SSUBO:
10736 case ISD::USUBO:
10737 case ISD::SMULO:
10738 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010739 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010740 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010741 case ISD::ADDC:
10742 case ISD::ADDE:
10743 case ISD::SUBC:
10744 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010745 case ISD::ADD: return LowerADD(Op, DAG);
10746 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010747 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010748}
10749
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010750static void ReplaceATOMIC_LOAD(SDNode *Node,
10751 SmallVectorImpl<SDValue> &Results,
10752 SelectionDAG &DAG) {
10753 DebugLoc dl = Node->getDebugLoc();
10754 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10755
10756 // Convert wide load -> cmpxchg8b/cmpxchg16b
10757 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10758 // (The only way to get a 16-byte load is cmpxchg16b)
10759 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010760 SDValue Zero = DAG.getConstant(0, VT);
10761 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010762 Node->getOperand(0),
10763 Node->getOperand(1), Zero, Zero,
10764 cast<AtomicSDNode>(Node)->getMemOperand(),
10765 cast<AtomicSDNode>(Node)->getOrdering(),
10766 cast<AtomicSDNode>(Node)->getSynchScope());
10767 Results.push_back(Swap.getValue(0));
10768 Results.push_back(Swap.getValue(1));
10769}
10770
Duncan Sands1607f052008-12-01 11:39:25 +000010771void X86TargetLowering::
10772ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010773 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010774 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010775 assert (Node->getValueType(0) == MVT::i64 &&
10776 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010777
10778 SDValue Chain = Node->getOperand(0);
10779 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010780 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010781 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010782 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010783 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010784 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010785 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010786 SDValue Result =
10787 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10788 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010789 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010790 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010791 Results.push_back(Result.getValue(2));
10792}
10793
Duncan Sands126d9072008-07-04 11:47:58 +000010794/// ReplaceNodeResults - Replace a node with an illegal result type
10795/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010796void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10797 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010798 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010799 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010800 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010801 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010802 assert(false && "Do not know how to custom type legalize this operation!");
10803 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010804 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010805 case ISD::ADDC:
10806 case ISD::ADDE:
10807 case ISD::SUBC:
10808 case ISD::SUBE:
10809 // We don't want to expand or promote these.
10810 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010811 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010812 std::pair<SDValue,SDValue> Vals =
10813 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010814 SDValue FIST = Vals.first, StackSlot = Vals.second;
10815 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010816 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010817 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010818 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010819 MachinePointerInfo(),
10820 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010821 }
10822 return;
10823 }
10824 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010825 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010826 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010827 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010828 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010829 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010830 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010831 eax.getValue(2));
10832 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10833 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010834 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010835 Results.push_back(edx.getValue(1));
10836 return;
10837 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010838 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010839 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010840 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010841 bool Regs64bit = T == MVT::i128;
10842 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010843 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010844 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10845 DAG.getConstant(0, HalfT));
10846 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10847 DAG.getConstant(1, HalfT));
10848 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10849 Regs64bit ? X86::RAX : X86::EAX,
10850 cpInL, SDValue());
10851 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10852 Regs64bit ? X86::RDX : X86::EDX,
10853 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010854 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010855 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10856 DAG.getConstant(0, HalfT));
10857 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10858 DAG.getConstant(1, HalfT));
10859 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10860 Regs64bit ? X86::RBX : X86::EBX,
10861 swapInL, cpInH.getValue(1));
10862 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10863 Regs64bit ? X86::RCX : X86::ECX,
10864 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010865 SDValue Ops[] = { swapInH.getValue(0),
10866 N->getOperand(1),
10867 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010868 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010869 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010870 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10871 X86ISD::LCMPXCHG8_DAG;
10872 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010873 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010874 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10875 Regs64bit ? X86::RAX : X86::EAX,
10876 HalfT, Result.getValue(1));
10877 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10878 Regs64bit ? X86::RDX : X86::EDX,
10879 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010880 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010881 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010882 Results.push_back(cpOutH.getValue(1));
10883 return;
10884 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010885 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010886 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10887 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010888 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010889 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10890 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010891 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010892 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10893 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010894 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010895 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10896 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010897 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010898 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10899 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010900 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010901 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10902 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010903 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010904 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10905 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010906 case ISD::ATOMIC_LOAD:
10907 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010908 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010909}
10910
Evan Cheng72261582005-12-20 06:22:03 +000010911const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10912 switch (Opcode) {
10913 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010914 case X86ISD::BSF: return "X86ISD::BSF";
10915 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010916 case X86ISD::SHLD: return "X86ISD::SHLD";
10917 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010918 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010919 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010920 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010921 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010922 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010923 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010924 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10925 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10926 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010927 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010928 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010929 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010930 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010931 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010932 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010933 case X86ISD::COMI: return "X86ISD::COMI";
10934 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010935 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010936 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010937 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10938 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010939 case X86ISD::CMOV: return "X86ISD::CMOV";
10940 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010941 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010942 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10943 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010944 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010945 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010946 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010947 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010948 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010949 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10950 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010951 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010952 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010953 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010954 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010955 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010956 case X86ISD::HADD: return "X86ISD::HADD";
10957 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010958 case X86ISD::FHADD: return "X86ISD::FHADD";
10959 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010960 case X86ISD::FMAX: return "X86ISD::FMAX";
10961 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010962 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10963 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010964 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010965 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010966 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010967 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010968 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010969 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10970 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010971 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10972 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10973 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10974 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10975 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10976 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010977 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10978 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010979 case X86ISD::VSHL: return "X86ISD::VSHL";
10980 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010981 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10982 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10983 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10984 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10985 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10986 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10987 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10988 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10989 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10990 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010991 case X86ISD::ADD: return "X86ISD::ADD";
10992 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010993 case X86ISD::ADC: return "X86ISD::ADC";
10994 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010995 case X86ISD::SMUL: return "X86ISD::SMUL";
10996 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010997 case X86ISD::INC: return "X86ISD::INC";
10998 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010999 case X86ISD::OR: return "X86ISD::OR";
11000 case X86ISD::XOR: return "X86ISD::XOR";
11001 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011002 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011003 case X86ISD::BLSI: return "X86ISD::BLSI";
11004 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11005 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011006 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011007 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011008 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011009 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11010 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11011 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11012 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11013 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11014 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
Craig Topperb3982da2011-12-31 23:50:21 +000011015 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011016 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011017 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011018 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011019 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11020 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011021 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11022 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11023 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11024 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11025 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11026 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11027 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011028 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11029 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011030 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011031 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011032 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011033 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011034 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011035 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011036 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011037 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011038 }
11039}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011040
Chris Lattnerc9addb72007-03-30 23:15:24 +000011041// isLegalAddressingMode - Return true if the addressing mode represented
11042// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011043bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011044 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011045 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011046 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011047 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011048
Chris Lattnerc9addb72007-03-30 23:15:24 +000011049 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011050 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011051 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011052
Chris Lattnerc9addb72007-03-30 23:15:24 +000011053 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011054 unsigned GVFlags =
11055 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011056
Chris Lattnerdfed4132009-07-10 07:38:24 +000011057 // If a reference to this global requires an extra load, we can't fold it.
11058 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011059 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011060
Chris Lattnerdfed4132009-07-10 07:38:24 +000011061 // If BaseGV requires a register for the PIC base, we cannot also have a
11062 // BaseReg specified.
11063 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011064 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011065
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011066 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011067 if ((M != CodeModel::Small || R != Reloc::Static) &&
11068 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011069 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011070 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011071
Chris Lattnerc9addb72007-03-30 23:15:24 +000011072 switch (AM.Scale) {
11073 case 0:
11074 case 1:
11075 case 2:
11076 case 4:
11077 case 8:
11078 // These scales always work.
11079 break;
11080 case 3:
11081 case 5:
11082 case 9:
11083 // These scales are formed with basereg+scalereg. Only accept if there is
11084 // no basereg yet.
11085 if (AM.HasBaseReg)
11086 return false;
11087 break;
11088 default: // Other stuff never works.
11089 return false;
11090 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011091
Chris Lattnerc9addb72007-03-30 23:15:24 +000011092 return true;
11093}
11094
11095
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011096bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011097 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011098 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011099 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11100 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011101 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011102 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011103 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011104}
11105
Owen Andersone50ed302009-08-10 22:56:29 +000011106bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011107 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011108 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011109 unsigned NumBits1 = VT1.getSizeInBits();
11110 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011111 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011112 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011113 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011114}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011115
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011116bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011117 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011118 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011119}
11120
Owen Andersone50ed302009-08-10 22:56:29 +000011121bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011122 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011123 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011124}
11125
Owen Andersone50ed302009-08-10 22:56:29 +000011126bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011127 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011128 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011129}
11130
Evan Cheng60c07e12006-07-05 22:17:51 +000011131/// isShuffleMaskLegal - Targets can use this to indicate that they only
11132/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11133/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11134/// are assumed to be legal.
11135bool
Eric Christopherfd179292009-08-27 18:07:15 +000011136X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011137 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011138 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011139 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011140 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011141
Nate Begemana09008b2009-10-19 02:17:23 +000011142 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011143 return (VT.getVectorNumElements() == 2 ||
11144 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11145 isMOVLMask(M, VT) ||
11146 isSHUFPMask(M, VT) ||
11147 isPSHUFDMask(M, VT) ||
11148 isPSHUFHWMask(M, VT) ||
11149 isPSHUFLWMask(M, VT) ||
Craig Topperc0d82852011-11-22 00:44:41 +000011150 isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011151 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11152 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011153 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11154 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011155}
11156
Dan Gohman7d8143f2008-04-09 20:09:42 +000011157bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011158X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011159 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011160 unsigned NumElts = VT.getVectorNumElements();
11161 // FIXME: This collection of masks seems suspect.
11162 if (NumElts == 2)
11163 return true;
11164 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11165 return (isMOVLMask(Mask, VT) ||
11166 isCommutedMOVLMask(Mask, VT, true) ||
11167 isSHUFPMask(Mask, VT) ||
Craig Topper1ff73d72011-12-06 04:59:07 +000011168 isSHUFPMask(Mask, VT, /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011169 }
11170 return false;
11171}
11172
11173//===----------------------------------------------------------------------===//
11174// X86 Scheduler Hooks
11175//===----------------------------------------------------------------------===//
11176
Mon P Wang63307c32008-05-05 19:05:59 +000011177// private utility function
11178MachineBasicBlock *
11179X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11180 MachineBasicBlock *MBB,
11181 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011182 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011183 unsigned LoadOpc,
11184 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011185 unsigned notOpc,
11186 unsigned EAXreg,
11187 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011188 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011189 // For the atomic bitwise operator, we generate
11190 // thisMBB:
11191 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011192 // ld t1 = [bitinstr.addr]
11193 // op t2 = t1, [bitinstr.val]
11194 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011195 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11196 // bz newMBB
11197 // fallthrough -->nextMBB
11198 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11199 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011200 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011201 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011202
Mon P Wang63307c32008-05-05 19:05:59 +000011203 /// First build the CFG
11204 MachineFunction *F = MBB->getParent();
11205 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011206 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11207 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11208 F->insert(MBBIter, newMBB);
11209 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011210
Dan Gohman14152b42010-07-06 20:24:04 +000011211 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11212 nextMBB->splice(nextMBB->begin(), thisMBB,
11213 llvm::next(MachineBasicBlock::iterator(bInstr)),
11214 thisMBB->end());
11215 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011216
Mon P Wang63307c32008-05-05 19:05:59 +000011217 // Update thisMBB to fall through to newMBB
11218 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011219
Mon P Wang63307c32008-05-05 19:05:59 +000011220 // newMBB jumps to itself and fall through to nextMBB
11221 newMBB->addSuccessor(nextMBB);
11222 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011223
Mon P Wang63307c32008-05-05 19:05:59 +000011224 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011225 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011226 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011227 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011228 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011229 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011230 int numArgs = bInstr->getNumOperands() - 1;
11231 for (int i=0; i < numArgs; ++i)
11232 argOpers[i] = &bInstr->getOperand(i+1);
11233
11234 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011235 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011236 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011237
Dale Johannesen140be2d2008-08-19 18:47:28 +000011238 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011239 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011240 for (int i=0; i <= lastAddrIndx; ++i)
11241 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011242
Dale Johannesen140be2d2008-08-19 18:47:28 +000011243 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011244 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011245 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011246 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011247 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011248 tt = t1;
11249
Dale Johannesen140be2d2008-08-19 18:47:28 +000011250 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011251 assert((argOpers[valArgIndx]->isReg() ||
11252 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011253 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011254 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011255 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011256 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011257 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011258 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011259 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011260
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011261 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011262 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011263
Dale Johannesene4d209d2009-02-03 20:21:25 +000011264 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011265 for (int i=0; i <= lastAddrIndx; ++i)
11266 (*MIB).addOperand(*argOpers[i]);
11267 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011268 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011269 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11270 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011271
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011272 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011273 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011274
Mon P Wang63307c32008-05-05 19:05:59 +000011275 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011276 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011277
Dan Gohman14152b42010-07-06 20:24:04 +000011278 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011279 return nextMBB;
11280}
11281
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011282// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011283MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011284X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11285 MachineBasicBlock *MBB,
11286 unsigned regOpcL,
11287 unsigned regOpcH,
11288 unsigned immOpcL,
11289 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011290 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011291 // For the atomic bitwise operator, we generate
11292 // thisMBB (instructions are in pairs, except cmpxchg8b)
11293 // ld t1,t2 = [bitinstr.addr]
11294 // newMBB:
11295 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11296 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011297 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011298 // mov ECX, EBX <- t5, t6
11299 // mov EAX, EDX <- t1, t2
11300 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11301 // mov t3, t4 <- EAX, EDX
11302 // bz newMBB
11303 // result in out1, out2
11304 // fallthrough -->nextMBB
11305
11306 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11307 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011308 const unsigned NotOpc = X86::NOT32r;
11309 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11310 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11311 MachineFunction::iterator MBBIter = MBB;
11312 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011313
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011314 /// First build the CFG
11315 MachineFunction *F = MBB->getParent();
11316 MachineBasicBlock *thisMBB = MBB;
11317 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11318 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11319 F->insert(MBBIter, newMBB);
11320 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011321
Dan Gohman14152b42010-07-06 20:24:04 +000011322 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11323 nextMBB->splice(nextMBB->begin(), thisMBB,
11324 llvm::next(MachineBasicBlock::iterator(bInstr)),
11325 thisMBB->end());
11326 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011327
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011328 // Update thisMBB to fall through to newMBB
11329 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011330
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011331 // newMBB jumps to itself and fall through to nextMBB
11332 newMBB->addSuccessor(nextMBB);
11333 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011334
Dale Johannesene4d209d2009-02-03 20:21:25 +000011335 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011336 // Insert instructions into newMBB based on incoming instruction
11337 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011338 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011339 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011340 MachineOperand& dest1Oper = bInstr->getOperand(0);
11341 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011342 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11343 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011344 argOpers[i] = &bInstr->getOperand(i+2);
11345
Dan Gohman71ea4e52010-05-14 21:01:44 +000011346 // We use some of the operands multiple times, so conservatively just
11347 // clear any kill flags that might be present.
11348 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11349 argOpers[i]->setIsKill(false);
11350 }
11351
Evan Chengad5b52f2010-01-08 19:14:57 +000011352 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011353 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011354
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011355 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011356 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011357 for (int i=0; i <= lastAddrIndx; ++i)
11358 (*MIB).addOperand(*argOpers[i]);
11359 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011360 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011361 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011362 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011363 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011364 MachineOperand newOp3 = *(argOpers[3]);
11365 if (newOp3.isImm())
11366 newOp3.setImm(newOp3.getImm()+4);
11367 else
11368 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011369 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011370 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011371
11372 // t3/4 are defined later, at the bottom of the loop
11373 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11374 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011375 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011376 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011377 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011378 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11379
Evan Cheng306b4ca2010-01-08 23:41:50 +000011380 // The subsequent operations should be using the destination registers of
11381 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011382 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011383 t1 = F->getRegInfo().createVirtualRegister(RC);
11384 t2 = F->getRegInfo().createVirtualRegister(RC);
11385 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11386 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011387 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011388 t1 = dest1Oper.getReg();
11389 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011390 }
11391
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011392 int valArgIndx = lastAddrIndx + 1;
11393 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011394 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011395 "invalid operand");
11396 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11397 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011398 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011399 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011400 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011401 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011402 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011403 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011404 (*MIB).addOperand(*argOpers[valArgIndx]);
11405 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011406 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011407 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011408 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011409 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011410 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011411 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011412 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011413 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011414 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011415 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011416
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011417 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011418 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011419 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011420 MIB.addReg(t2);
11421
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011422 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011423 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011424 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011425 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011426
Dale Johannesene4d209d2009-02-03 20:21:25 +000011427 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011428 for (int i=0; i <= lastAddrIndx; ++i)
11429 (*MIB).addOperand(*argOpers[i]);
11430
11431 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011432 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11433 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011434
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011435 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011436 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011437 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011438 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011439
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011440 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011441 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011442
Dan Gohman14152b42010-07-06 20:24:04 +000011443 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011444 return nextMBB;
11445}
11446
11447// private utility function
11448MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011449X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11450 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011451 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011452 // For the atomic min/max operator, we generate
11453 // thisMBB:
11454 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011455 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011456 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011457 // cmp t1, t2
11458 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011459 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011460 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11461 // bz newMBB
11462 // fallthrough -->nextMBB
11463 //
11464 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11465 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011466 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011467 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011468
Mon P Wang63307c32008-05-05 19:05:59 +000011469 /// First build the CFG
11470 MachineFunction *F = MBB->getParent();
11471 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011472 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11473 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11474 F->insert(MBBIter, newMBB);
11475 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011476
Dan Gohman14152b42010-07-06 20:24:04 +000011477 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11478 nextMBB->splice(nextMBB->begin(), thisMBB,
11479 llvm::next(MachineBasicBlock::iterator(mInstr)),
11480 thisMBB->end());
11481 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011482
Mon P Wang63307c32008-05-05 19:05:59 +000011483 // Update thisMBB to fall through to newMBB
11484 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011485
Mon P Wang63307c32008-05-05 19:05:59 +000011486 // newMBB jumps to newMBB and fall through to nextMBB
11487 newMBB->addSuccessor(nextMBB);
11488 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011489
Dale Johannesene4d209d2009-02-03 20:21:25 +000011490 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011491 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011492 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011493 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011494 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011495 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011496 int numArgs = mInstr->getNumOperands() - 1;
11497 for (int i=0; i < numArgs; ++i)
11498 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011499
Mon P Wang63307c32008-05-05 19:05:59 +000011500 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011501 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011502 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011503
Mon P Wangab3e7472008-05-05 22:56:23 +000011504 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011505 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011506 for (int i=0; i <= lastAddrIndx; ++i)
11507 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011508
Mon P Wang63307c32008-05-05 19:05:59 +000011509 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011510 assert((argOpers[valArgIndx]->isReg() ||
11511 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011512 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011513
11514 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011515 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011516 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011517 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011518 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011519 (*MIB).addOperand(*argOpers[valArgIndx]);
11520
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011521 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011522 MIB.addReg(t1);
11523
Dale Johannesene4d209d2009-02-03 20:21:25 +000011524 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011525 MIB.addReg(t1);
11526 MIB.addReg(t2);
11527
11528 // Generate movc
11529 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011530 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011531 MIB.addReg(t2);
11532 MIB.addReg(t1);
11533
11534 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011535 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011536 for (int i=0; i <= lastAddrIndx; ++i)
11537 (*MIB).addOperand(*argOpers[i]);
11538 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011539 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011540 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11541 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011542
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011543 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011544 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011545
Mon P Wang63307c32008-05-05 19:05:59 +000011546 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011547 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011548
Dan Gohman14152b42010-07-06 20:24:04 +000011549 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011550 return nextMBB;
11551}
11552
Eric Christopherf83a5de2009-08-27 18:08:16 +000011553// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011554// or XMM0_V32I8 in AVX all of this code can be replaced with that
11555// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011556MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011557X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011558 unsigned numArgs, bool memArg) const {
Craig Topperc0d82852011-11-22 00:44:41 +000011559 assert(Subtarget->hasSSE42orAVX() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011560 "Target must have SSE4.2 or AVX features enabled");
11561
Eric Christopherb120ab42009-08-18 22:50:32 +000011562 DebugLoc dl = MI->getDebugLoc();
11563 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011564 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011565 if (!Subtarget->hasAVX()) {
11566 if (memArg)
11567 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11568 else
11569 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11570 } else {
11571 if (memArg)
11572 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11573 else
11574 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11575 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011576
Eric Christopher41c902f2010-11-30 08:20:21 +000011577 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011578 for (unsigned i = 0; i < numArgs; ++i) {
11579 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011580 if (!(Op.isReg() && Op.isImplicit()))
11581 MIB.addOperand(Op);
11582 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011583 BuildMI(*BB, MI, dl,
11584 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11585 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011586 .addReg(X86::XMM0);
11587
Dan Gohman14152b42010-07-06 20:24:04 +000011588 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011589 return BB;
11590}
11591
11592MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011593X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011594 DebugLoc dl = MI->getDebugLoc();
11595 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011596
Eric Christopher228232b2010-11-30 07:20:12 +000011597 // Address into RAX/EAX, other two args into ECX, EDX.
11598 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11599 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11600 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11601 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011602 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011603
Eric Christopher228232b2010-11-30 07:20:12 +000011604 unsigned ValOps = X86::AddrNumOperands;
11605 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11606 .addReg(MI->getOperand(ValOps).getReg());
11607 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11608 .addReg(MI->getOperand(ValOps+1).getReg());
11609
11610 // The instruction doesn't actually take any operands though.
11611 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011612
Eric Christopher228232b2010-11-30 07:20:12 +000011613 MI->eraseFromParent(); // The pseudo is gone now.
11614 return BB;
11615}
11616
11617MachineBasicBlock *
11618X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011619 DebugLoc dl = MI->getDebugLoc();
11620 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011621
Eric Christopher228232b2010-11-30 07:20:12 +000011622 // First arg in ECX, the second in EAX.
11623 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11624 .addReg(MI->getOperand(0).getReg());
11625 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11626 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011627
Eric Christopher228232b2010-11-30 07:20:12 +000011628 // The instruction doesn't actually take any operands though.
11629 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011630
Eric Christopher228232b2010-11-30 07:20:12 +000011631 MI->eraseFromParent(); // The pseudo is gone now.
11632 return BB;
11633}
11634
11635MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011636X86TargetLowering::EmitVAARG64WithCustomInserter(
11637 MachineInstr *MI,
11638 MachineBasicBlock *MBB) const {
11639 // Emit va_arg instruction on X86-64.
11640
11641 // Operands to this pseudo-instruction:
11642 // 0 ) Output : destination address (reg)
11643 // 1-5) Input : va_list address (addr, i64mem)
11644 // 6 ) ArgSize : Size (in bytes) of vararg type
11645 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11646 // 8 ) Align : Alignment of type
11647 // 9 ) EFLAGS (implicit-def)
11648
11649 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11650 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11651
11652 unsigned DestReg = MI->getOperand(0).getReg();
11653 MachineOperand &Base = MI->getOperand(1);
11654 MachineOperand &Scale = MI->getOperand(2);
11655 MachineOperand &Index = MI->getOperand(3);
11656 MachineOperand &Disp = MI->getOperand(4);
11657 MachineOperand &Segment = MI->getOperand(5);
11658 unsigned ArgSize = MI->getOperand(6).getImm();
11659 unsigned ArgMode = MI->getOperand(7).getImm();
11660 unsigned Align = MI->getOperand(8).getImm();
11661
11662 // Memory Reference
11663 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11664 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11665 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11666
11667 // Machine Information
11668 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11669 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11670 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11671 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11672 DebugLoc DL = MI->getDebugLoc();
11673
11674 // struct va_list {
11675 // i32 gp_offset
11676 // i32 fp_offset
11677 // i64 overflow_area (address)
11678 // i64 reg_save_area (address)
11679 // }
11680 // sizeof(va_list) = 24
11681 // alignment(va_list) = 8
11682
11683 unsigned TotalNumIntRegs = 6;
11684 unsigned TotalNumXMMRegs = 8;
11685 bool UseGPOffset = (ArgMode == 1);
11686 bool UseFPOffset = (ArgMode == 2);
11687 unsigned MaxOffset = TotalNumIntRegs * 8 +
11688 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11689
11690 /* Align ArgSize to a multiple of 8 */
11691 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11692 bool NeedsAlign = (Align > 8);
11693
11694 MachineBasicBlock *thisMBB = MBB;
11695 MachineBasicBlock *overflowMBB;
11696 MachineBasicBlock *offsetMBB;
11697 MachineBasicBlock *endMBB;
11698
11699 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11700 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11701 unsigned OffsetReg = 0;
11702
11703 if (!UseGPOffset && !UseFPOffset) {
11704 // If we only pull from the overflow region, we don't create a branch.
11705 // We don't need to alter control flow.
11706 OffsetDestReg = 0; // unused
11707 OverflowDestReg = DestReg;
11708
11709 offsetMBB = NULL;
11710 overflowMBB = thisMBB;
11711 endMBB = thisMBB;
11712 } else {
11713 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11714 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11715 // If not, pull from overflow_area. (branch to overflowMBB)
11716 //
11717 // thisMBB
11718 // | .
11719 // | .
11720 // offsetMBB overflowMBB
11721 // | .
11722 // | .
11723 // endMBB
11724
11725 // Registers for the PHI in endMBB
11726 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11727 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11728
11729 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11730 MachineFunction *MF = MBB->getParent();
11731 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11732 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11733 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11734
11735 MachineFunction::iterator MBBIter = MBB;
11736 ++MBBIter;
11737
11738 // Insert the new basic blocks
11739 MF->insert(MBBIter, offsetMBB);
11740 MF->insert(MBBIter, overflowMBB);
11741 MF->insert(MBBIter, endMBB);
11742
11743 // Transfer the remainder of MBB and its successor edges to endMBB.
11744 endMBB->splice(endMBB->begin(), thisMBB,
11745 llvm::next(MachineBasicBlock::iterator(MI)),
11746 thisMBB->end());
11747 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11748
11749 // Make offsetMBB and overflowMBB successors of thisMBB
11750 thisMBB->addSuccessor(offsetMBB);
11751 thisMBB->addSuccessor(overflowMBB);
11752
11753 // endMBB is a successor of both offsetMBB and overflowMBB
11754 offsetMBB->addSuccessor(endMBB);
11755 overflowMBB->addSuccessor(endMBB);
11756
11757 // Load the offset value into a register
11758 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11759 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11760 .addOperand(Base)
11761 .addOperand(Scale)
11762 .addOperand(Index)
11763 .addDisp(Disp, UseFPOffset ? 4 : 0)
11764 .addOperand(Segment)
11765 .setMemRefs(MMOBegin, MMOEnd);
11766
11767 // Check if there is enough room left to pull this argument.
11768 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11769 .addReg(OffsetReg)
11770 .addImm(MaxOffset + 8 - ArgSizeA8);
11771
11772 // Branch to "overflowMBB" if offset >= max
11773 // Fall through to "offsetMBB" otherwise
11774 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11775 .addMBB(overflowMBB);
11776 }
11777
11778 // In offsetMBB, emit code to use the reg_save_area.
11779 if (offsetMBB) {
11780 assert(OffsetReg != 0);
11781
11782 // Read the reg_save_area address.
11783 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11784 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11785 .addOperand(Base)
11786 .addOperand(Scale)
11787 .addOperand(Index)
11788 .addDisp(Disp, 16)
11789 .addOperand(Segment)
11790 .setMemRefs(MMOBegin, MMOEnd);
11791
11792 // Zero-extend the offset
11793 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11794 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11795 .addImm(0)
11796 .addReg(OffsetReg)
11797 .addImm(X86::sub_32bit);
11798
11799 // Add the offset to the reg_save_area to get the final address.
11800 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11801 .addReg(OffsetReg64)
11802 .addReg(RegSaveReg);
11803
11804 // Compute the offset for the next argument
11805 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11806 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11807 .addReg(OffsetReg)
11808 .addImm(UseFPOffset ? 16 : 8);
11809
11810 // Store it back into the va_list.
11811 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11812 .addOperand(Base)
11813 .addOperand(Scale)
11814 .addOperand(Index)
11815 .addDisp(Disp, UseFPOffset ? 4 : 0)
11816 .addOperand(Segment)
11817 .addReg(NextOffsetReg)
11818 .setMemRefs(MMOBegin, MMOEnd);
11819
11820 // Jump to endMBB
11821 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11822 .addMBB(endMBB);
11823 }
11824
11825 //
11826 // Emit code to use overflow area
11827 //
11828
11829 // Load the overflow_area address into a register.
11830 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11831 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11832 .addOperand(Base)
11833 .addOperand(Scale)
11834 .addOperand(Index)
11835 .addDisp(Disp, 8)
11836 .addOperand(Segment)
11837 .setMemRefs(MMOBegin, MMOEnd);
11838
11839 // If we need to align it, do so. Otherwise, just copy the address
11840 // to OverflowDestReg.
11841 if (NeedsAlign) {
11842 // Align the overflow address
11843 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11844 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11845
11846 // aligned_addr = (addr + (align-1)) & ~(align-1)
11847 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11848 .addReg(OverflowAddrReg)
11849 .addImm(Align-1);
11850
11851 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11852 .addReg(TmpReg)
11853 .addImm(~(uint64_t)(Align-1));
11854 } else {
11855 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11856 .addReg(OverflowAddrReg);
11857 }
11858
11859 // Compute the next overflow address after this argument.
11860 // (the overflow address should be kept 8-byte aligned)
11861 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11862 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11863 .addReg(OverflowDestReg)
11864 .addImm(ArgSizeA8);
11865
11866 // Store the new overflow address.
11867 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11868 .addOperand(Base)
11869 .addOperand(Scale)
11870 .addOperand(Index)
11871 .addDisp(Disp, 8)
11872 .addOperand(Segment)
11873 .addReg(NextAddrReg)
11874 .setMemRefs(MMOBegin, MMOEnd);
11875
11876 // If we branched, emit the PHI to the front of endMBB.
11877 if (offsetMBB) {
11878 BuildMI(*endMBB, endMBB->begin(), DL,
11879 TII->get(X86::PHI), DestReg)
11880 .addReg(OffsetDestReg).addMBB(offsetMBB)
11881 .addReg(OverflowDestReg).addMBB(overflowMBB);
11882 }
11883
11884 // Erase the pseudo instruction
11885 MI->eraseFromParent();
11886
11887 return endMBB;
11888}
11889
11890MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011891X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11892 MachineInstr *MI,
11893 MachineBasicBlock *MBB) const {
11894 // Emit code to save XMM registers to the stack. The ABI says that the
11895 // number of registers to save is given in %al, so it's theoretically
11896 // possible to do an indirect jump trick to avoid saving all of them,
11897 // however this code takes a simpler approach and just executes all
11898 // of the stores if %al is non-zero. It's less code, and it's probably
11899 // easier on the hardware branch predictor, and stores aren't all that
11900 // expensive anyway.
11901
11902 // Create the new basic blocks. One block contains all the XMM stores,
11903 // and one block is the final destination regardless of whether any
11904 // stores were performed.
11905 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11906 MachineFunction *F = MBB->getParent();
11907 MachineFunction::iterator MBBIter = MBB;
11908 ++MBBIter;
11909 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11910 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11911 F->insert(MBBIter, XMMSaveMBB);
11912 F->insert(MBBIter, EndMBB);
11913
Dan Gohman14152b42010-07-06 20:24:04 +000011914 // Transfer the remainder of MBB and its successor edges to EndMBB.
11915 EndMBB->splice(EndMBB->begin(), MBB,
11916 llvm::next(MachineBasicBlock::iterator(MI)),
11917 MBB->end());
11918 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11919
Dan Gohmand6708ea2009-08-15 01:38:56 +000011920 // The original block will now fall through to the XMM save block.
11921 MBB->addSuccessor(XMMSaveMBB);
11922 // The XMMSaveMBB will fall through to the end block.
11923 XMMSaveMBB->addSuccessor(EndMBB);
11924
11925 // Now add the instructions.
11926 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11927 DebugLoc DL = MI->getDebugLoc();
11928
11929 unsigned CountReg = MI->getOperand(0).getReg();
11930 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11931 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11932
11933 if (!Subtarget->isTargetWin64()) {
11934 // If %al is 0, branch around the XMM save block.
11935 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011936 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011937 MBB->addSuccessor(EndMBB);
11938 }
11939
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011940 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011941 // In the XMM save block, save all the XMM argument registers.
11942 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11943 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011944 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011945 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011946 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011947 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011948 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011949 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011950 .addFrameIndex(RegSaveFrameIndex)
11951 .addImm(/*Scale=*/1)
11952 .addReg(/*IndexReg=*/0)
11953 .addImm(/*Disp=*/Offset)
11954 .addReg(/*Segment=*/0)
11955 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011956 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011957 }
11958
Dan Gohman14152b42010-07-06 20:24:04 +000011959 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011960
11961 return EndMBB;
11962}
Mon P Wang63307c32008-05-05 19:05:59 +000011963
Evan Cheng60c07e12006-07-05 22:17:51 +000011964MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011965X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011966 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011967 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11968 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011969
Chris Lattner52600972009-09-02 05:57:00 +000011970 // To "insert" a SELECT_CC instruction, we actually have to insert the
11971 // diamond control-flow pattern. The incoming instruction knows the
11972 // destination vreg to set, the condition code register to branch on, the
11973 // true/false values to select between, and a branch opcode to use.
11974 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11975 MachineFunction::iterator It = BB;
11976 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011977
Chris Lattner52600972009-09-02 05:57:00 +000011978 // thisMBB:
11979 // ...
11980 // TrueVal = ...
11981 // cmpTY ccX, r1, r2
11982 // bCC copy1MBB
11983 // fallthrough --> copy0MBB
11984 MachineBasicBlock *thisMBB = BB;
11985 MachineFunction *F = BB->getParent();
11986 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11987 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011988 F->insert(It, copy0MBB);
11989 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011990
Bill Wendling730c07e2010-06-25 20:48:10 +000011991 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11992 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011993 if (!MI->killsRegister(X86::EFLAGS)) {
11994 copy0MBB->addLiveIn(X86::EFLAGS);
11995 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011996 }
11997
Dan Gohman14152b42010-07-06 20:24:04 +000011998 // Transfer the remainder of BB and its successor edges to sinkMBB.
11999 sinkMBB->splice(sinkMBB->begin(), BB,
12000 llvm::next(MachineBasicBlock::iterator(MI)),
12001 BB->end());
12002 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12003
12004 // Add the true and fallthrough blocks as its successors.
12005 BB->addSuccessor(copy0MBB);
12006 BB->addSuccessor(sinkMBB);
12007
12008 // Create the conditional branch instruction.
12009 unsigned Opc =
12010 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12011 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12012
Chris Lattner52600972009-09-02 05:57:00 +000012013 // copy0MBB:
12014 // %FalseValue = ...
12015 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012016 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012017
Chris Lattner52600972009-09-02 05:57:00 +000012018 // sinkMBB:
12019 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12020 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012021 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12022 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012023 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12024 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12025
Dan Gohman14152b42010-07-06 20:24:04 +000012026 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012027 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012028}
12029
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012030MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012031X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12032 bool Is64Bit) const {
12033 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12034 DebugLoc DL = MI->getDebugLoc();
12035 MachineFunction *MF = BB->getParent();
12036 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12037
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012038 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012039
12040 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12041 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12042
12043 // BB:
12044 // ... [Till the alloca]
12045 // If stacklet is not large enough, jump to mallocMBB
12046 //
12047 // bumpMBB:
12048 // Allocate by subtracting from RSP
12049 // Jump to continueMBB
12050 //
12051 // mallocMBB:
12052 // Allocate by call to runtime
12053 //
12054 // continueMBB:
12055 // ...
12056 // [rest of original BB]
12057 //
12058
12059 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12060 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12061 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12062
12063 MachineRegisterInfo &MRI = MF->getRegInfo();
12064 const TargetRegisterClass *AddrRegClass =
12065 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12066
12067 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12068 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12069 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012070 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012071 sizeVReg = MI->getOperand(1).getReg(),
12072 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12073
12074 MachineFunction::iterator MBBIter = BB;
12075 ++MBBIter;
12076
12077 MF->insert(MBBIter, bumpMBB);
12078 MF->insert(MBBIter, mallocMBB);
12079 MF->insert(MBBIter, continueMBB);
12080
12081 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12082 (MachineBasicBlock::iterator(MI)), BB->end());
12083 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12084
12085 // Add code to the main basic block to check if the stack limit has been hit,
12086 // and if so, jump to mallocMBB otherwise to bumpMBB.
12087 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012088 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012089 .addReg(tmpSPVReg).addReg(sizeVReg);
12090 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12091 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012092 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012093 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12094
12095 // bumpMBB simply decreases the stack pointer, since we know the current
12096 // stacklet has enough space.
12097 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012098 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012099 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012100 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012101 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12102
12103 // Calls into a routine in libgcc to allocate more space from the heap.
12104 if (Is64Bit) {
12105 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12106 .addReg(sizeVReg);
12107 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12108 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12109 } else {
12110 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12111 .addImm(12);
12112 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12113 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12114 .addExternalSymbol("__morestack_allocate_stack_space");
12115 }
12116
12117 if (!Is64Bit)
12118 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12119 .addImm(16);
12120
12121 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12122 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12123 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12124
12125 // Set up the CFG correctly.
12126 BB->addSuccessor(bumpMBB);
12127 BB->addSuccessor(mallocMBB);
12128 mallocMBB->addSuccessor(continueMBB);
12129 bumpMBB->addSuccessor(continueMBB);
12130
12131 // Take care of the PHI nodes.
12132 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12133 MI->getOperand(0).getReg())
12134 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12135 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12136
12137 // Delete the original pseudo instruction.
12138 MI->eraseFromParent();
12139
12140 // And we're done.
12141 return continueMBB;
12142}
12143
12144MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012145X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012146 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012147 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12148 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012149
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012150 assert(!Subtarget->isTargetEnvMacho());
12151
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012152 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12153 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012154
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012155 if (Subtarget->isTargetWin64()) {
12156 if (Subtarget->isTargetCygMing()) {
12157 // ___chkstk(Mingw64):
12158 // Clobbers R10, R11, RAX and EFLAGS.
12159 // Updates RSP.
12160 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12161 .addExternalSymbol("___chkstk")
12162 .addReg(X86::RAX, RegState::Implicit)
12163 .addReg(X86::RSP, RegState::Implicit)
12164 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12165 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12166 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12167 } else {
12168 // __chkstk(MSVCRT): does not update stack pointer.
12169 // Clobbers R10, R11 and EFLAGS.
12170 // FIXME: RAX(allocated size) might be reused and not killed.
12171 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12172 .addExternalSymbol("__chkstk")
12173 .addReg(X86::RAX, RegState::Implicit)
12174 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12175 // RAX has the offset to subtracted from RSP.
12176 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12177 .addReg(X86::RSP)
12178 .addReg(X86::RAX);
12179 }
12180 } else {
12181 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012182 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12183
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012184 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12185 .addExternalSymbol(StackProbeSymbol)
12186 .addReg(X86::EAX, RegState::Implicit)
12187 .addReg(X86::ESP, RegState::Implicit)
12188 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12189 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12190 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12191 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012192
Dan Gohman14152b42010-07-06 20:24:04 +000012193 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012194 return BB;
12195}
Chris Lattner52600972009-09-02 05:57:00 +000012196
12197MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012198X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12199 MachineBasicBlock *BB) const {
12200 // This is pretty easy. We're taking the value that we received from
12201 // our load from the relocation, sticking it in either RDI (x86-64)
12202 // or EAX and doing an indirect call. The return value will then
12203 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012204 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012205 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012206 DebugLoc DL = MI->getDebugLoc();
12207 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012208
12209 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012210 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012211
Eric Christopher30ef0e52010-06-03 04:07:48 +000012212 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012213 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12214 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012215 .addReg(X86::RIP)
12216 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012217 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012218 MI->getOperand(3).getTargetFlags())
12219 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012220 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012221 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012222 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012223 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12224 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012225 .addReg(0)
12226 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012227 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012228 MI->getOperand(3).getTargetFlags())
12229 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012230 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012231 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012232 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012233 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12234 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012235 .addReg(TII->getGlobalBaseReg(F))
12236 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012237 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012238 MI->getOperand(3).getTargetFlags())
12239 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012240 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012241 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012242 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012243
Dan Gohman14152b42010-07-06 20:24:04 +000012244 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012245 return BB;
12246}
12247
12248MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012249X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012250 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012251 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012252 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012253 case X86::TAILJMPd64:
12254 case X86::TAILJMPr64:
12255 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012256 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012257 case X86::TCRETURNdi64:
12258 case X86::TCRETURNri64:
12259 case X86::TCRETURNmi64:
12260 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12261 // On AMD64, additional defs should be added before register allocation.
12262 if (!Subtarget->isTargetWin64()) {
12263 MI->addRegisterDefined(X86::RSI);
12264 MI->addRegisterDefined(X86::RDI);
12265 MI->addRegisterDefined(X86::XMM6);
12266 MI->addRegisterDefined(X86::XMM7);
12267 MI->addRegisterDefined(X86::XMM8);
12268 MI->addRegisterDefined(X86::XMM9);
12269 MI->addRegisterDefined(X86::XMM10);
12270 MI->addRegisterDefined(X86::XMM11);
12271 MI->addRegisterDefined(X86::XMM12);
12272 MI->addRegisterDefined(X86::XMM13);
12273 MI->addRegisterDefined(X86::XMM14);
12274 MI->addRegisterDefined(X86::XMM15);
12275 }
12276 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012277 case X86::WIN_ALLOCA:
12278 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012279 case X86::SEG_ALLOCA_32:
12280 return EmitLoweredSegAlloca(MI, BB, false);
12281 case X86::SEG_ALLOCA_64:
12282 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012283 case X86::TLSCall_32:
12284 case X86::TLSCall_64:
12285 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012286 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012287 case X86::CMOV_FR32:
12288 case X86::CMOV_FR64:
12289 case X86::CMOV_V4F32:
12290 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012291 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012292 case X86::CMOV_V8F32:
12293 case X86::CMOV_V4F64:
12294 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012295 case X86::CMOV_GR16:
12296 case X86::CMOV_GR32:
12297 case X86::CMOV_RFP32:
12298 case X86::CMOV_RFP64:
12299 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012300 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012301
Dale Johannesen849f2142007-07-03 00:53:03 +000012302 case X86::FP32_TO_INT16_IN_MEM:
12303 case X86::FP32_TO_INT32_IN_MEM:
12304 case X86::FP32_TO_INT64_IN_MEM:
12305 case X86::FP64_TO_INT16_IN_MEM:
12306 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012307 case X86::FP64_TO_INT64_IN_MEM:
12308 case X86::FP80_TO_INT16_IN_MEM:
12309 case X86::FP80_TO_INT32_IN_MEM:
12310 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012311 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12312 DebugLoc DL = MI->getDebugLoc();
12313
Evan Cheng60c07e12006-07-05 22:17:51 +000012314 // Change the floating point control register to use "round towards zero"
12315 // mode when truncating to an integer value.
12316 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012317 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012318 addFrameReference(BuildMI(*BB, MI, DL,
12319 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012320
12321 // Load the old value of the high byte of the control word...
12322 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012323 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012324 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012325 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012326
12327 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012328 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012329 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012330
12331 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012332 addFrameReference(BuildMI(*BB, MI, DL,
12333 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012334
12335 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012336 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012337 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012338
12339 // Get the X86 opcode to use.
12340 unsigned Opc;
12341 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012342 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012343 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12344 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12345 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12346 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12347 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12348 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012349 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12350 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12351 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012352 }
12353
12354 X86AddressMode AM;
12355 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012356 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012357 AM.BaseType = X86AddressMode::RegBase;
12358 AM.Base.Reg = Op.getReg();
12359 } else {
12360 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012361 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012362 }
12363 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012364 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012365 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012366 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012367 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012368 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012369 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012370 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012371 AM.GV = Op.getGlobal();
12372 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012373 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012374 }
Dan Gohman14152b42010-07-06 20:24:04 +000012375 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012376 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012377
12378 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012379 addFrameReference(BuildMI(*BB, MI, DL,
12380 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012381
Dan Gohman14152b42010-07-06 20:24:04 +000012382 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012383 return BB;
12384 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012385 // String/text processing lowering.
12386 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012387 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012388 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12389 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012390 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012391 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12392 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012393 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012394 return EmitPCMP(MI, BB, 5, false /* in mem */);
12395 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012396 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012397 return EmitPCMP(MI, BB, 5, true /* in mem */);
12398
Eric Christopher228232b2010-11-30 07:20:12 +000012399 // Thread synchronization.
12400 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012401 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012402 case X86::MWAIT:
12403 return EmitMwait(MI, BB);
12404
Eric Christopherb120ab42009-08-18 22:50:32 +000012405 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012406 case X86::ATOMAND32:
12407 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012408 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012409 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012410 X86::NOT32r, X86::EAX,
12411 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012412 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012413 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12414 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012415 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012416 X86::NOT32r, X86::EAX,
12417 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012418 case X86::ATOMXOR32:
12419 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012420 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012421 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012422 X86::NOT32r, X86::EAX,
12423 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012424 case X86::ATOMNAND32:
12425 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012426 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012427 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012428 X86::NOT32r, X86::EAX,
12429 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012430 case X86::ATOMMIN32:
12431 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12432 case X86::ATOMMAX32:
12433 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12434 case X86::ATOMUMIN32:
12435 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12436 case X86::ATOMUMAX32:
12437 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012438
12439 case X86::ATOMAND16:
12440 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12441 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012442 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012443 X86::NOT16r, X86::AX,
12444 X86::GR16RegisterClass);
12445 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012446 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012447 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012448 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012449 X86::NOT16r, X86::AX,
12450 X86::GR16RegisterClass);
12451 case X86::ATOMXOR16:
12452 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12453 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012454 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012455 X86::NOT16r, X86::AX,
12456 X86::GR16RegisterClass);
12457 case X86::ATOMNAND16:
12458 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12459 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012460 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012461 X86::NOT16r, X86::AX,
12462 X86::GR16RegisterClass, true);
12463 case X86::ATOMMIN16:
12464 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12465 case X86::ATOMMAX16:
12466 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12467 case X86::ATOMUMIN16:
12468 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12469 case X86::ATOMUMAX16:
12470 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12471
12472 case X86::ATOMAND8:
12473 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12474 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012475 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012476 X86::NOT8r, X86::AL,
12477 X86::GR8RegisterClass);
12478 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012479 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012480 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012481 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012482 X86::NOT8r, X86::AL,
12483 X86::GR8RegisterClass);
12484 case X86::ATOMXOR8:
12485 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12486 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012487 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012488 X86::NOT8r, X86::AL,
12489 X86::GR8RegisterClass);
12490 case X86::ATOMNAND8:
12491 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12492 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012493 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012494 X86::NOT8r, X86::AL,
12495 X86::GR8RegisterClass, true);
12496 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012497 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012498 case X86::ATOMAND64:
12499 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012500 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012501 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012502 X86::NOT64r, X86::RAX,
12503 X86::GR64RegisterClass);
12504 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012505 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12506 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012507 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012508 X86::NOT64r, X86::RAX,
12509 X86::GR64RegisterClass);
12510 case X86::ATOMXOR64:
12511 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012512 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012513 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012514 X86::NOT64r, X86::RAX,
12515 X86::GR64RegisterClass);
12516 case X86::ATOMNAND64:
12517 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12518 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012519 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012520 X86::NOT64r, X86::RAX,
12521 X86::GR64RegisterClass, true);
12522 case X86::ATOMMIN64:
12523 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12524 case X86::ATOMMAX64:
12525 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12526 case X86::ATOMUMIN64:
12527 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12528 case X86::ATOMUMAX64:
12529 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012530
12531 // This group does 64-bit operations on a 32-bit host.
12532 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012533 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012534 X86::AND32rr, X86::AND32rr,
12535 X86::AND32ri, X86::AND32ri,
12536 false);
12537 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012538 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012539 X86::OR32rr, X86::OR32rr,
12540 X86::OR32ri, X86::OR32ri,
12541 false);
12542 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012543 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012544 X86::XOR32rr, X86::XOR32rr,
12545 X86::XOR32ri, X86::XOR32ri,
12546 false);
12547 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012548 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012549 X86::AND32rr, X86::AND32rr,
12550 X86::AND32ri, X86::AND32ri,
12551 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012552 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012553 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012554 X86::ADD32rr, X86::ADC32rr,
12555 X86::ADD32ri, X86::ADC32ri,
12556 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012557 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012558 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012559 X86::SUB32rr, X86::SBB32rr,
12560 X86::SUB32ri, X86::SBB32ri,
12561 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012562 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012563 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012564 X86::MOV32rr, X86::MOV32rr,
12565 X86::MOV32ri, X86::MOV32ri,
12566 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012567 case X86::VASTART_SAVE_XMM_REGS:
12568 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012569
12570 case X86::VAARG_64:
12571 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012572 }
12573}
12574
12575//===----------------------------------------------------------------------===//
12576// X86 Optimization Hooks
12577//===----------------------------------------------------------------------===//
12578
Dan Gohman475871a2008-07-27 21:46:04 +000012579void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012580 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012581 APInt &KnownZero,
12582 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012583 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012584 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012585 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012586 assert((Opc >= ISD::BUILTIN_OP_END ||
12587 Opc == ISD::INTRINSIC_WO_CHAIN ||
12588 Opc == ISD::INTRINSIC_W_CHAIN ||
12589 Opc == ISD::INTRINSIC_VOID) &&
12590 "Should use MaskedValueIsZero if you don't know whether Op"
12591 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012592
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012593 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012594 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012595 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012596 case X86ISD::ADD:
12597 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012598 case X86ISD::ADC:
12599 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012600 case X86ISD::SMUL:
12601 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012602 case X86ISD::INC:
12603 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012604 case X86ISD::OR:
12605 case X86ISD::XOR:
12606 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012607 // These nodes' second result is a boolean.
12608 if (Op.getResNo() == 0)
12609 break;
12610 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012611 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012612 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12613 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012614 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012615 case ISD::INTRINSIC_WO_CHAIN: {
12616 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12617 unsigned NumLoBits = 0;
12618 switch (IntId) {
12619 default: break;
12620 case Intrinsic::x86_sse_movmsk_ps:
12621 case Intrinsic::x86_avx_movmsk_ps_256:
12622 case Intrinsic::x86_sse2_movmsk_pd:
12623 case Intrinsic::x86_avx_movmsk_pd_256:
12624 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012625 case Intrinsic::x86_sse2_pmovmskb_128:
12626 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012627 // High bits of movmskp{s|d}, pmovmskb are known zero.
12628 switch (IntId) {
12629 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12630 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12631 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12632 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12633 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12634 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012635 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012636 }
12637 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12638 Mask.getBitWidth() - NumLoBits);
12639 break;
12640 }
12641 }
12642 break;
12643 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012644 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012645}
Chris Lattner259e97c2006-01-31 19:43:35 +000012646
Owen Andersonbc146b02010-09-21 20:42:50 +000012647unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12648 unsigned Depth) const {
12649 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12650 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12651 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012652
Owen Andersonbc146b02010-09-21 20:42:50 +000012653 // Fallback case.
12654 return 1;
12655}
12656
Evan Cheng206ee9d2006-07-07 08:33:52 +000012657/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012658/// node is a GlobalAddress + offset.
12659bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012660 const GlobalValue* &GA,
12661 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012662 if (N->getOpcode() == X86ISD::Wrapper) {
12663 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012664 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012665 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012666 return true;
12667 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012668 }
Evan Chengad4196b2008-05-12 19:56:52 +000012669 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012670}
12671
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012672/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12673/// same as extracting the high 128-bit part of 256-bit vector and then
12674/// inserting the result into the low part of a new 256-bit vector
12675static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12676 EVT VT = SVOp->getValueType(0);
12677 int NumElems = VT.getVectorNumElements();
12678
12679 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12680 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12681 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12682 SVOp->getMaskElt(j) >= 0)
12683 return false;
12684
12685 return true;
12686}
12687
12688/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12689/// same as extracting the low 128-bit part of 256-bit vector and then
12690/// inserting the result into the high part of a new 256-bit vector
12691static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12692 EVT VT = SVOp->getValueType(0);
12693 int NumElems = VT.getVectorNumElements();
12694
12695 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12696 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12697 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12698 SVOp->getMaskElt(j) >= 0)
12699 return false;
12700
12701 return true;
12702}
12703
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012704/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12705static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12706 TargetLowering::DAGCombinerInfo &DCI) {
12707 DebugLoc dl = N->getDebugLoc();
12708 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12709 SDValue V1 = SVOp->getOperand(0);
12710 SDValue V2 = SVOp->getOperand(1);
12711 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012712 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012713
12714 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12715 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12716 //
12717 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012718 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012719 // V UNDEF BUILD_VECTOR UNDEF
12720 // \ / \ /
12721 // CONCAT_VECTOR CONCAT_VECTOR
12722 // \ /
12723 // \ /
12724 // RESULT: V + zero extended
12725 //
12726 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12727 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12728 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12729 return SDValue();
12730
12731 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12732 return SDValue();
12733
12734 // To match the shuffle mask, the first half of the mask should
12735 // be exactly the first vector, and all the rest a splat with the
12736 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012737 for (int i = 0; i < NumElems/2; ++i)
12738 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12739 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12740 return SDValue();
12741
12742 // Emit a zeroed vector and insert the desired subvector on its
12743 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012744 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012745 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12746 DAG.getConstant(0, MVT::i32), DAG, dl);
12747 return DCI.CombineTo(N, InsV);
12748 }
12749
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012750 //===--------------------------------------------------------------------===//
12751 // Combine some shuffles into subvector extracts and inserts:
12752 //
12753
12754 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12755 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12756 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12757 DAG, dl);
12758 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12759 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12760 return DCI.CombineTo(N, InsV);
12761 }
12762
12763 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12764 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12765 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12766 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12767 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12768 return DCI.CombineTo(N, InsV);
12769 }
12770
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012771 return SDValue();
12772}
12773
12774/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012775static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012776 TargetLowering::DAGCombinerInfo &DCI,
12777 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012778 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012779 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012780
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012781 // Don't create instructions with illegal types after legalize types has run.
12782 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12783 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12784 return SDValue();
12785
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012786 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12787 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12788 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012789 return PerformShuffleCombine256(N, DAG, DCI);
12790
12791 // Only handle 128 wide vector from here on.
12792 if (VT.getSizeInBits() != 128)
12793 return SDValue();
12794
12795 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12796 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12797 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012798 SmallVector<SDValue, 16> Elts;
12799 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012800 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012801
Nate Begemanfdea31a2010-03-24 20:49:50 +000012802 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012803}
Evan Chengd880b972008-05-09 21:53:03 +000012804
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012805/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12806/// generation and convert it from being a bunch of shuffles and extracts
12807/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012808static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12809 const TargetLowering &TLI) {
12810 SDValue InputVector = N->getOperand(0);
12811
12812 // Only operate on vectors of 4 elements, where the alternative shuffling
12813 // gets to be more expensive.
12814 if (InputVector.getValueType() != MVT::v4i32)
12815 return SDValue();
12816
12817 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12818 // single use which is a sign-extend or zero-extend, and all elements are
12819 // used.
12820 SmallVector<SDNode *, 4> Uses;
12821 unsigned ExtractedElements = 0;
12822 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12823 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12824 if (UI.getUse().getResNo() != InputVector.getResNo())
12825 return SDValue();
12826
12827 SDNode *Extract = *UI;
12828 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12829 return SDValue();
12830
12831 if (Extract->getValueType(0) != MVT::i32)
12832 return SDValue();
12833 if (!Extract->hasOneUse())
12834 return SDValue();
12835 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12836 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12837 return SDValue();
12838 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12839 return SDValue();
12840
12841 // Record which element was extracted.
12842 ExtractedElements |=
12843 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12844
12845 Uses.push_back(Extract);
12846 }
12847
12848 // If not all the elements were used, this may not be worthwhile.
12849 if (ExtractedElements != 15)
12850 return SDValue();
12851
12852 // Ok, we've now decided to do the transformation.
12853 DebugLoc dl = InputVector.getDebugLoc();
12854
12855 // Store the value to a temporary stack slot.
12856 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012857 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12858 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012859
12860 // Replace each use (extract) with a load of the appropriate element.
12861 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12862 UE = Uses.end(); UI != UE; ++UI) {
12863 SDNode *Extract = *UI;
12864
Nadav Rotem86694292011-05-17 08:31:57 +000012865 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012866 SDValue Idx = Extract->getOperand(1);
12867 unsigned EltSize =
12868 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12869 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12870 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12871
Nadav Rotem86694292011-05-17 08:31:57 +000012872 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012873 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012874
12875 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012876 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012877 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012878 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012879
12880 // Replace the exact with the load.
12881 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12882 }
12883
12884 // The replacement was made in place; don't return anything.
12885 return SDValue();
12886}
12887
Duncan Sands6bcd2192011-09-17 16:49:39 +000012888/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12889/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012890static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012891 const X86Subtarget *Subtarget) {
12892 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012893 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012894 // Get the LHS/RHS of the select.
12895 SDValue LHS = N->getOperand(1);
12896 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012897 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012898
Dan Gohman670e5392009-09-21 18:03:22 +000012899 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012900 // instructions match the semantics of the common C idiom x<y?x:y but not
12901 // x<=y?x:y, because of how they handle negative zero (which can be
12902 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012903 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12904 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
12905 (Subtarget->hasXMMInt() ||
12906 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012907 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012908
Chris Lattner47b4ce82009-03-11 05:48:52 +000012909 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012910 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012911 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12912 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012913 switch (CC) {
12914 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012915 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012916 // Converting this to a min would handle NaNs incorrectly, and swapping
12917 // the operands would cause it to handle comparisons between positive
12918 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012919 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012920 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012921 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12922 break;
12923 std::swap(LHS, RHS);
12924 }
Dan Gohman670e5392009-09-21 18:03:22 +000012925 Opcode = X86ISD::FMIN;
12926 break;
12927 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012928 // Converting this to a min would handle comparisons between positive
12929 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012930 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012931 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12932 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012933 Opcode = X86ISD::FMIN;
12934 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012935 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012936 // Converting this to a min would handle both negative zeros and NaNs
12937 // incorrectly, but we can swap the operands to fix both.
12938 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012939 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012940 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012941 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012942 Opcode = X86ISD::FMIN;
12943 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012944
Dan Gohman670e5392009-09-21 18:03:22 +000012945 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012946 // Converting this to a max would handle comparisons between positive
12947 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012948 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012949 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012950 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012951 Opcode = X86ISD::FMAX;
12952 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012953 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012954 // Converting this to a max would handle NaNs incorrectly, and swapping
12955 // the operands would cause it to handle comparisons between positive
12956 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012957 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012958 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012959 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12960 break;
12961 std::swap(LHS, RHS);
12962 }
Dan Gohman670e5392009-09-21 18:03:22 +000012963 Opcode = X86ISD::FMAX;
12964 break;
12965 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012966 // Converting this to a max would handle both negative zeros and NaNs
12967 // incorrectly, but we can swap the operands to fix both.
12968 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012969 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012970 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012971 case ISD::SETGE:
12972 Opcode = X86ISD::FMAX;
12973 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012974 }
Dan Gohman670e5392009-09-21 18:03:22 +000012975 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012976 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12977 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012978 switch (CC) {
12979 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012980 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012981 // Converting this to a min would handle comparisons between positive
12982 // and negative zero incorrectly, and swapping the operands would
12983 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012984 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012985 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012986 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012987 break;
12988 std::swap(LHS, RHS);
12989 }
Dan Gohman670e5392009-09-21 18:03:22 +000012990 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012991 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012992 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012993 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012994 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012995 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
12996 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012997 Opcode = X86ISD::FMIN;
12998 break;
12999 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013000 // Converting this to a min would handle both negative zeros and NaNs
13001 // incorrectly, but we can swap the operands to fix both.
13002 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013003 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013004 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013005 case ISD::SETGE:
13006 Opcode = X86ISD::FMIN;
13007 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013008
Dan Gohman670e5392009-09-21 18:03:22 +000013009 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013010 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013011 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013012 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013013 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013014 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013015 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013016 // Converting this to a max would handle comparisons between positive
13017 // and negative zero incorrectly, and swapping the operands would
13018 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013019 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013020 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013021 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013022 break;
13023 std::swap(LHS, RHS);
13024 }
Dan Gohman670e5392009-09-21 18:03:22 +000013025 Opcode = X86ISD::FMAX;
13026 break;
13027 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013028 // Converting this to a max would handle both negative zeros and NaNs
13029 // incorrectly, but we can swap the operands to fix both.
13030 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013031 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013032 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013033 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013034 Opcode = X86ISD::FMAX;
13035 break;
13036 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013037 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013038
Chris Lattner47b4ce82009-03-11 05:48:52 +000013039 if (Opcode)
13040 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013041 }
Eric Christopherfd179292009-08-27 18:07:15 +000013042
Chris Lattnerd1980a52009-03-12 06:52:53 +000013043 // If this is a select between two integer constants, try to do some
13044 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013045 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13046 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013047 // Don't do this for crazy integer types.
13048 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13049 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013050 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013051 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013052
Chris Lattnercee56e72009-03-13 05:53:31 +000013053 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013054 // Efficiently invertible.
13055 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13056 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13057 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13058 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013059 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013060 }
Eric Christopherfd179292009-08-27 18:07:15 +000013061
Chris Lattnerd1980a52009-03-12 06:52:53 +000013062 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013063 if (FalseC->getAPIntValue() == 0 &&
13064 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013065 if (NeedsCondInvert) // Invert the condition if needed.
13066 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13067 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013068
Chris Lattnerd1980a52009-03-12 06:52:53 +000013069 // Zero extend the condition if needed.
13070 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013071
Chris Lattnercee56e72009-03-13 05:53:31 +000013072 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013073 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013074 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013075 }
Eric Christopherfd179292009-08-27 18:07:15 +000013076
Chris Lattner97a29a52009-03-13 05:22:11 +000013077 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013078 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013079 if (NeedsCondInvert) // Invert the condition if needed.
13080 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13081 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013082
Chris Lattner97a29a52009-03-13 05:22:11 +000013083 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013084 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13085 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013086 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013087 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013088 }
Eric Christopherfd179292009-08-27 18:07:15 +000013089
Chris Lattnercee56e72009-03-13 05:53:31 +000013090 // Optimize cases that will turn into an LEA instruction. This requires
13091 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013092 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013093 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013094 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013095
Chris Lattnercee56e72009-03-13 05:53:31 +000013096 bool isFastMultiplier = false;
13097 if (Diff < 10) {
13098 switch ((unsigned char)Diff) {
13099 default: break;
13100 case 1: // result = add base, cond
13101 case 2: // result = lea base( , cond*2)
13102 case 3: // result = lea base(cond, cond*2)
13103 case 4: // result = lea base( , cond*4)
13104 case 5: // result = lea base(cond, cond*4)
13105 case 8: // result = lea base( , cond*8)
13106 case 9: // result = lea base(cond, cond*8)
13107 isFastMultiplier = true;
13108 break;
13109 }
13110 }
Eric Christopherfd179292009-08-27 18:07:15 +000013111
Chris Lattnercee56e72009-03-13 05:53:31 +000013112 if (isFastMultiplier) {
13113 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13114 if (NeedsCondInvert) // Invert the condition if needed.
13115 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13116 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013117
Chris Lattnercee56e72009-03-13 05:53:31 +000013118 // Zero extend the condition if needed.
13119 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13120 Cond);
13121 // Scale the condition by the difference.
13122 if (Diff != 1)
13123 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13124 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013125
Chris Lattnercee56e72009-03-13 05:53:31 +000013126 // Add the base if non-zero.
13127 if (FalseC->getAPIntValue() != 0)
13128 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13129 SDValue(FalseC, 0));
13130 return Cond;
13131 }
Eric Christopherfd179292009-08-27 18:07:15 +000013132 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013133 }
13134 }
Eric Christopherfd179292009-08-27 18:07:15 +000013135
Nadav Rotema46f35d2012-01-02 08:05:46 +000013136 // The VSELECT instruction is lowered to SSE blend instructions. In many cases
13137 // the mask is sign-extended to fill the entire lane. However, we only care
13138 // for the highest bit. Convert sign_extend to srl because it is cheaper.
13139 // (vselect(sign_extend(x))) -> vselect(srl(x))
13140 if (N->getOpcode() == ISD::VSELECT &&
13141 Cond.getOpcode() == ISD::SIGN_EXTEND_INREG && Cond.hasOneUse()) {
13142 EVT CondVT = Cond.getValueType();
13143 EVT SExtTy = cast<VTSDNode>(Cond.getOperand(1))->getVT();
13144 unsigned BitsDiff = CondVT.getScalarType().getSizeInBits() -
13145 SExtTy.getScalarType().getSizeInBits();
13146
13147 EVT ShiftType = EVT::getVectorVT(*DAG.getContext(),
13148 MVT::i32, CondVT.getVectorNumElements());
13149 SDValue SHL = DAG.getNode(ISD::SHL, DL, CondVT, Cond.getOperand(0),
13150 DAG.getConstant(BitsDiff, ShiftType));
13151 return DAG.getNode(ISD::VSELECT, DL, VT, SHL, LHS, RHS);
13152 }
13153
Dan Gohman475871a2008-07-27 21:46:04 +000013154 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013155}
13156
Chris Lattnerd1980a52009-03-12 06:52:53 +000013157/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13158static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13159 TargetLowering::DAGCombinerInfo &DCI) {
13160 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013161
Chris Lattnerd1980a52009-03-12 06:52:53 +000013162 // If the flag operand isn't dead, don't touch this CMOV.
13163 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13164 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013165
Evan Chengb5a55d92011-05-24 01:48:22 +000013166 SDValue FalseOp = N->getOperand(0);
13167 SDValue TrueOp = N->getOperand(1);
13168 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13169 SDValue Cond = N->getOperand(3);
13170 if (CC == X86::COND_E || CC == X86::COND_NE) {
13171 switch (Cond.getOpcode()) {
13172 default: break;
13173 case X86ISD::BSR:
13174 case X86ISD::BSF:
13175 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13176 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13177 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13178 }
13179 }
13180
Chris Lattnerd1980a52009-03-12 06:52:53 +000013181 // If this is a select between two integer constants, try to do some
13182 // optimizations. Note that the operands are ordered the opposite of SELECT
13183 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013184 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13185 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013186 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13187 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013188 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13189 CC = X86::GetOppositeBranchCondition(CC);
13190 std::swap(TrueC, FalseC);
13191 }
Eric Christopherfd179292009-08-27 18:07:15 +000013192
Chris Lattnerd1980a52009-03-12 06:52:53 +000013193 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013194 // This is efficient for any integer data type (including i8/i16) and
13195 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013196 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013197 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13198 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013199
Chris Lattnerd1980a52009-03-12 06:52:53 +000013200 // Zero extend the condition if needed.
13201 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013202
Chris Lattnerd1980a52009-03-12 06:52:53 +000013203 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13204 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013205 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013206 if (N->getNumValues() == 2) // Dead flag value?
13207 return DCI.CombineTo(N, Cond, SDValue());
13208 return Cond;
13209 }
Eric Christopherfd179292009-08-27 18:07:15 +000013210
Chris Lattnercee56e72009-03-13 05:53:31 +000013211 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13212 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013213 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013214 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13215 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013216
Chris Lattner97a29a52009-03-13 05:22:11 +000013217 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013218 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13219 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013220 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13221 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013222
Chris Lattner97a29a52009-03-13 05:22:11 +000013223 if (N->getNumValues() == 2) // Dead flag value?
13224 return DCI.CombineTo(N, Cond, SDValue());
13225 return Cond;
13226 }
Eric Christopherfd179292009-08-27 18:07:15 +000013227
Chris Lattnercee56e72009-03-13 05:53:31 +000013228 // Optimize cases that will turn into an LEA instruction. This requires
13229 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013230 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013231 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013232 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013233
Chris Lattnercee56e72009-03-13 05:53:31 +000013234 bool isFastMultiplier = false;
13235 if (Diff < 10) {
13236 switch ((unsigned char)Diff) {
13237 default: break;
13238 case 1: // result = add base, cond
13239 case 2: // result = lea base( , cond*2)
13240 case 3: // result = lea base(cond, cond*2)
13241 case 4: // result = lea base( , cond*4)
13242 case 5: // result = lea base(cond, cond*4)
13243 case 8: // result = lea base( , cond*8)
13244 case 9: // result = lea base(cond, cond*8)
13245 isFastMultiplier = true;
13246 break;
13247 }
13248 }
Eric Christopherfd179292009-08-27 18:07:15 +000013249
Chris Lattnercee56e72009-03-13 05:53:31 +000013250 if (isFastMultiplier) {
13251 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013252 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13253 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013254 // Zero extend the condition if needed.
13255 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13256 Cond);
13257 // Scale the condition by the difference.
13258 if (Diff != 1)
13259 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13260 DAG.getConstant(Diff, Cond.getValueType()));
13261
13262 // Add the base if non-zero.
13263 if (FalseC->getAPIntValue() != 0)
13264 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13265 SDValue(FalseC, 0));
13266 if (N->getNumValues() == 2) // Dead flag value?
13267 return DCI.CombineTo(N, Cond, SDValue());
13268 return Cond;
13269 }
Eric Christopherfd179292009-08-27 18:07:15 +000013270 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013271 }
13272 }
13273 return SDValue();
13274}
13275
13276
Evan Cheng0b0cd912009-03-28 05:57:29 +000013277/// PerformMulCombine - Optimize a single multiply with constant into two
13278/// in order to implement it with two cheaper instructions, e.g.
13279/// LEA + SHL, LEA + LEA.
13280static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13281 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013282 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13283 return SDValue();
13284
Owen Andersone50ed302009-08-10 22:56:29 +000013285 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013286 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013287 return SDValue();
13288
13289 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13290 if (!C)
13291 return SDValue();
13292 uint64_t MulAmt = C->getZExtValue();
13293 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13294 return SDValue();
13295
13296 uint64_t MulAmt1 = 0;
13297 uint64_t MulAmt2 = 0;
13298 if ((MulAmt % 9) == 0) {
13299 MulAmt1 = 9;
13300 MulAmt2 = MulAmt / 9;
13301 } else if ((MulAmt % 5) == 0) {
13302 MulAmt1 = 5;
13303 MulAmt2 = MulAmt / 5;
13304 } else if ((MulAmt % 3) == 0) {
13305 MulAmt1 = 3;
13306 MulAmt2 = MulAmt / 3;
13307 }
13308 if (MulAmt2 &&
13309 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13310 DebugLoc DL = N->getDebugLoc();
13311
13312 if (isPowerOf2_64(MulAmt2) &&
13313 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13314 // If second multiplifer is pow2, issue it first. We want the multiply by
13315 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13316 // is an add.
13317 std::swap(MulAmt1, MulAmt2);
13318
13319 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013320 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013321 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013322 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013323 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013324 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013325 DAG.getConstant(MulAmt1, VT));
13326
Eric Christopherfd179292009-08-27 18:07:15 +000013327 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013328 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013329 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013330 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013331 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013332 DAG.getConstant(MulAmt2, VT));
13333
13334 // Do not add new nodes to DAG combiner worklist.
13335 DCI.CombineTo(N, NewMul, false);
13336 }
13337 return SDValue();
13338}
13339
Evan Chengad9c0a32009-12-15 00:53:42 +000013340static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13341 SDValue N0 = N->getOperand(0);
13342 SDValue N1 = N->getOperand(1);
13343 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13344 EVT VT = N0.getValueType();
13345
13346 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13347 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013348 if (VT.isInteger() && !VT.isVector() &&
13349 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013350 N0.getOperand(1).getOpcode() == ISD::Constant) {
13351 SDValue N00 = N0.getOperand(0);
13352 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13353 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13354 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13355 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13356 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13357 APInt ShAmt = N1C->getAPIntValue();
13358 Mask = Mask.shl(ShAmt);
13359 if (Mask != 0)
13360 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13361 N00, DAG.getConstant(Mask, VT));
13362 }
13363 }
13364
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013365
13366 // Hardware support for vector shifts is sparse which makes us scalarize the
13367 // vector operations in many cases. Also, on sandybridge ADD is faster than
13368 // shl.
13369 // (shl V, 1) -> add V,V
13370 if (isSplatVector(N1.getNode())) {
13371 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13372 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13373 // We shift all of the values by one. In many cases we do not have
13374 // hardware support for this operation. This is better expressed as an ADD
13375 // of two values.
13376 if (N1C && (1 == N1C->getZExtValue())) {
13377 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13378 }
13379 }
13380
Evan Chengad9c0a32009-12-15 00:53:42 +000013381 return SDValue();
13382}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013383
Nate Begeman740ab032009-01-26 00:52:55 +000013384/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13385/// when possible.
13386static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13387 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013388 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013389 if (N->getOpcode() == ISD::SHL) {
13390 SDValue V = PerformSHLCombine(N, DAG);
13391 if (V.getNode()) return V;
13392 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013393
Nate Begeman740ab032009-01-26 00:52:55 +000013394 // On X86 with SSE2 support, we can transform this to a vector shift if
13395 // all elements are shifted by the same amount. We can't do this in legalize
13396 // because the a constant vector is typically transformed to a constant pool
13397 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013398 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013399 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013400
Craig Topper7be5dfd2011-11-12 09:58:49 +000013401 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13402 (!Subtarget->hasAVX2() ||
13403 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013404 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013405
Mon P Wang3becd092009-01-28 08:12:05 +000013406 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013407 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013408 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013409 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013410 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13411 unsigned NumElts = VT.getVectorNumElements();
13412 unsigned i = 0;
13413 for (; i != NumElts; ++i) {
13414 SDValue Arg = ShAmtOp.getOperand(i);
13415 if (Arg.getOpcode() == ISD::UNDEF) continue;
13416 BaseShAmt = Arg;
13417 break;
13418 }
13419 for (; i != NumElts; ++i) {
13420 SDValue Arg = ShAmtOp.getOperand(i);
13421 if (Arg.getOpcode() == ISD::UNDEF) continue;
13422 if (Arg != BaseShAmt) {
13423 return SDValue();
13424 }
13425 }
13426 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013427 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013428 SDValue InVec = ShAmtOp.getOperand(0);
13429 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13430 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13431 unsigned i = 0;
13432 for (; i != NumElts; ++i) {
13433 SDValue Arg = InVec.getOperand(i);
13434 if (Arg.getOpcode() == ISD::UNDEF) continue;
13435 BaseShAmt = Arg;
13436 break;
13437 }
13438 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13439 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013440 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013441 if (C->getZExtValue() == SplatIdx)
13442 BaseShAmt = InVec.getOperand(1);
13443 }
13444 }
13445 if (BaseShAmt.getNode() == 0)
13446 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13447 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013448 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013449 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013450
Mon P Wangefa42202009-09-03 19:56:25 +000013451 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013452 if (EltVT.bitsGT(MVT::i32))
13453 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13454 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013455 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013456
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013457 // The shift amount is identical so we can do a vector shift.
13458 SDValue ValOp = N->getOperand(0);
13459 switch (N->getOpcode()) {
13460 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013461 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013462 break;
13463 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013464 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013465 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013466 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013467 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013468 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013469 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013470 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013471 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013472 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013473 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013474 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013475 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013476 if (VT == MVT::v4i64)
13477 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13478 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13479 ValOp, BaseShAmt);
13480 if (VT == MVT::v8i32)
13481 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13482 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13483 ValOp, BaseShAmt);
13484 if (VT == MVT::v16i16)
13485 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13486 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13487 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013488 break;
13489 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013490 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013491 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013492 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013493 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013494 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013495 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013496 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013497 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013498 if (VT == MVT::v8i32)
13499 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13500 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13501 ValOp, BaseShAmt);
13502 if (VT == MVT::v16i16)
13503 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13504 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13505 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013506 break;
13507 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013508 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013509 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013510 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013511 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013512 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013513 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013514 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013515 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013516 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013517 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013518 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013519 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013520 if (VT == MVT::v4i64)
13521 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13522 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13523 ValOp, BaseShAmt);
13524 if (VT == MVT::v8i32)
13525 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13526 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13527 ValOp, BaseShAmt);
13528 if (VT == MVT::v16i16)
13529 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13530 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13531 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013532 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013533 }
13534 return SDValue();
13535}
13536
Nate Begemanb65c1752010-12-17 22:55:37 +000013537
Stuart Hastings865f0932011-06-03 23:53:54 +000013538// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13539// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13540// and friends. Likewise for OR -> CMPNEQSS.
13541static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13542 TargetLowering::DAGCombinerInfo &DCI,
13543 const X86Subtarget *Subtarget) {
13544 unsigned opcode;
13545
13546 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13547 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013548 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013549 SDValue N0 = N->getOperand(0);
13550 SDValue N1 = N->getOperand(1);
13551 SDValue CMP0 = N0->getOperand(1);
13552 SDValue CMP1 = N1->getOperand(1);
13553 DebugLoc DL = N->getDebugLoc();
13554
13555 // The SETCCs should both refer to the same CMP.
13556 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13557 return SDValue();
13558
13559 SDValue CMP00 = CMP0->getOperand(0);
13560 SDValue CMP01 = CMP0->getOperand(1);
13561 EVT VT = CMP00.getValueType();
13562
13563 if (VT == MVT::f32 || VT == MVT::f64) {
13564 bool ExpectingFlags = false;
13565 // Check for any users that want flags:
13566 for (SDNode::use_iterator UI = N->use_begin(),
13567 UE = N->use_end();
13568 !ExpectingFlags && UI != UE; ++UI)
13569 switch (UI->getOpcode()) {
13570 default:
13571 case ISD::BR_CC:
13572 case ISD::BRCOND:
13573 case ISD::SELECT:
13574 ExpectingFlags = true;
13575 break;
13576 case ISD::CopyToReg:
13577 case ISD::SIGN_EXTEND:
13578 case ISD::ZERO_EXTEND:
13579 case ISD::ANY_EXTEND:
13580 break;
13581 }
13582
13583 if (!ExpectingFlags) {
13584 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13585 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13586
13587 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13588 X86::CondCode tmp = cc0;
13589 cc0 = cc1;
13590 cc1 = tmp;
13591 }
13592
13593 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13594 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13595 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13596 X86ISD::NodeType NTOperator = is64BitFP ?
13597 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13598 // FIXME: need symbolic constants for these magic numbers.
13599 // See X86ATTInstPrinter.cpp:printSSECC().
13600 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13601 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13602 DAG.getConstant(x86cc, MVT::i8));
13603 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13604 OnesOrZeroesF);
13605 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13606 DAG.getConstant(1, MVT::i32));
13607 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13608 return OneBitOfTruth;
13609 }
13610 }
13611 }
13612 }
13613 return SDValue();
13614}
13615
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013616/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13617/// so it can be folded inside ANDNP.
13618static bool CanFoldXORWithAllOnes(const SDNode *N) {
13619 EVT VT = N->getValueType(0);
13620
13621 // Match direct AllOnes for 128 and 256-bit vectors
13622 if (ISD::isBuildVectorAllOnes(N))
13623 return true;
13624
13625 // Look through a bit convert.
13626 if (N->getOpcode() == ISD::BITCAST)
13627 N = N->getOperand(0).getNode();
13628
13629 // Sometimes the operand may come from a insert_subvector building a 256-bit
13630 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013631 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013632 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13633 SDValue V1 = N->getOperand(0);
13634 SDValue V2 = N->getOperand(1);
13635
13636 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13637 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13638 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13639 ISD::isBuildVectorAllOnes(V2.getNode()))
13640 return true;
13641 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013642
13643 return false;
13644}
13645
Nate Begemanb65c1752010-12-17 22:55:37 +000013646static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13647 TargetLowering::DAGCombinerInfo &DCI,
13648 const X86Subtarget *Subtarget) {
13649 if (DCI.isBeforeLegalizeOps())
13650 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013651
Stuart Hastings865f0932011-06-03 23:53:54 +000013652 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13653 if (R.getNode())
13654 return R;
13655
Craig Topper54a11172011-10-14 07:06:56 +000013656 EVT VT = N->getValueType(0);
13657
Craig Topperb4c94572011-10-21 06:55:01 +000013658 // Create ANDN, BLSI, and BLSR instructions
13659 // BLSI is X & (-X)
13660 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013661 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13662 SDValue N0 = N->getOperand(0);
13663 SDValue N1 = N->getOperand(1);
13664 DebugLoc DL = N->getDebugLoc();
13665
13666 // Check LHS for not
13667 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13668 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13669 // Check RHS for not
13670 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13671 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13672
Craig Topperb4c94572011-10-21 06:55:01 +000013673 // Check LHS for neg
13674 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13675 isZero(N0.getOperand(0)))
13676 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13677
13678 // Check RHS for neg
13679 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13680 isZero(N1.getOperand(0)))
13681 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13682
13683 // Check LHS for X-1
13684 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13685 isAllOnes(N0.getOperand(1)))
13686 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13687
13688 // Check RHS for X-1
13689 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13690 isAllOnes(N1.getOperand(1)))
13691 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13692
Craig Topper54a11172011-10-14 07:06:56 +000013693 return SDValue();
13694 }
13695
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013696 // Want to form ANDNP nodes:
13697 // 1) In the hopes of then easily combining them with OR and AND nodes
13698 // to form PBLEND/PSIGN.
13699 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013700 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013701 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013702
Nate Begemanb65c1752010-12-17 22:55:37 +000013703 SDValue N0 = N->getOperand(0);
13704 SDValue N1 = N->getOperand(1);
13705 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013706
Nate Begemanb65c1752010-12-17 22:55:37 +000013707 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013708 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013709 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13710 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013711 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013712
13713 // Check RHS for vnot
13714 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013715 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13716 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013717 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013718
Nate Begemanb65c1752010-12-17 22:55:37 +000013719 return SDValue();
13720}
13721
Evan Cheng760d1942010-01-04 21:22:48 +000013722static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013723 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013724 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013725 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013726 return SDValue();
13727
Stuart Hastings865f0932011-06-03 23:53:54 +000013728 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13729 if (R.getNode())
13730 return R;
13731
Evan Cheng760d1942010-01-04 21:22:48 +000013732 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013733
Evan Cheng760d1942010-01-04 21:22:48 +000013734 SDValue N0 = N->getOperand(0);
13735 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013736
Nate Begemanb65c1752010-12-17 22:55:37 +000013737 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013738 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperc0d82852011-11-22 00:44:41 +000013739 if (!Subtarget->hasSSSE3orAVX() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013740 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13741 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013742
Craig Topper1666cb62011-11-19 07:07:26 +000013743 // Canonicalize pandn to RHS
13744 if (N0.getOpcode() == X86ISD::ANDNP)
13745 std::swap(N0, N1);
13746 // or (and (m, x), (pandn m, y))
13747 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13748 SDValue Mask = N1.getOperand(0);
13749 SDValue X = N1.getOperand(1);
13750 SDValue Y;
13751 if (N0.getOperand(0) == Mask)
13752 Y = N0.getOperand(1);
13753 if (N0.getOperand(1) == Mask)
13754 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013755
Craig Topper1666cb62011-11-19 07:07:26 +000013756 // Check to see if the mask appeared in both the AND and ANDNP and
13757 if (!Y.getNode())
13758 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013759
Craig Topper1666cb62011-11-19 07:07:26 +000013760 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13761 if (Mask.getOpcode() != ISD::BITCAST ||
13762 X.getOpcode() != ISD::BITCAST ||
13763 Y.getOpcode() != ISD::BITCAST)
13764 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013765
Craig Topper1666cb62011-11-19 07:07:26 +000013766 // Look through mask bitcast.
13767 Mask = Mask.getOperand(0);
13768 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013769
Craig Topper1666cb62011-11-19 07:07:26 +000013770 // Validate that the Mask operand is a vector sra node. The sra node
13771 // will be an intrinsic.
13772 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13773 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013774
Craig Topper1666cb62011-11-19 07:07:26 +000013775 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13776 // there is no psrai.b
13777 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13778 case Intrinsic::x86_sse2_psrai_w:
13779 case Intrinsic::x86_sse2_psrai_d:
13780 case Intrinsic::x86_avx2_psrai_w:
13781 case Intrinsic::x86_avx2_psrai_d:
13782 break;
13783 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013784 }
Craig Topper1666cb62011-11-19 07:07:26 +000013785
13786 // Check that the SRA is all signbits.
13787 SDValue SraC = Mask.getOperand(2);
13788 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13789 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13790 if ((SraAmt + 1) != EltBits)
13791 return SDValue();
13792
13793 DebugLoc DL = N->getDebugLoc();
13794
13795 // Now we know we at least have a plendvb with the mask val. See if
13796 // we can form a psignb/w/d.
13797 // psign = x.type == y.type == mask.type && y = sub(0, x);
13798 X = X.getOperand(0);
13799 Y = Y.getOperand(0);
13800 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13801 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013802 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13803 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13804 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13805 Mask.getOperand(1));
13806 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013807 }
13808 // PBLENDVB only available on SSE 4.1
Craig Topperc0d82852011-11-22 00:44:41 +000013809 if (!Subtarget->hasSSE41orAVX())
Craig Topper1666cb62011-11-19 07:07:26 +000013810 return SDValue();
13811
13812 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13813
13814 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13815 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13816 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013817 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013818 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013819 }
13820 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013821
Craig Topper1666cb62011-11-19 07:07:26 +000013822 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13823 return SDValue();
13824
Nate Begemanb65c1752010-12-17 22:55:37 +000013825 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013826 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13827 std::swap(N0, N1);
13828 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13829 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013830 if (!N0.hasOneUse() || !N1.hasOneUse())
13831 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013832
13833 SDValue ShAmt0 = N0.getOperand(1);
13834 if (ShAmt0.getValueType() != MVT::i8)
13835 return SDValue();
13836 SDValue ShAmt1 = N1.getOperand(1);
13837 if (ShAmt1.getValueType() != MVT::i8)
13838 return SDValue();
13839 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13840 ShAmt0 = ShAmt0.getOperand(0);
13841 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13842 ShAmt1 = ShAmt1.getOperand(0);
13843
13844 DebugLoc DL = N->getDebugLoc();
13845 unsigned Opc = X86ISD::SHLD;
13846 SDValue Op0 = N0.getOperand(0);
13847 SDValue Op1 = N1.getOperand(0);
13848 if (ShAmt0.getOpcode() == ISD::SUB) {
13849 Opc = X86ISD::SHRD;
13850 std::swap(Op0, Op1);
13851 std::swap(ShAmt0, ShAmt1);
13852 }
13853
Evan Cheng8b1190a2010-04-28 01:18:01 +000013854 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013855 if (ShAmt1.getOpcode() == ISD::SUB) {
13856 SDValue Sum = ShAmt1.getOperand(0);
13857 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013858 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13859 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13860 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13861 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013862 return DAG.getNode(Opc, DL, VT,
13863 Op0, Op1,
13864 DAG.getNode(ISD::TRUNCATE, DL,
13865 MVT::i8, ShAmt0));
13866 }
13867 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13868 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13869 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013870 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013871 return DAG.getNode(Opc, DL, VT,
13872 N0.getOperand(0), N1.getOperand(0),
13873 DAG.getNode(ISD::TRUNCATE, DL,
13874 MVT::i8, ShAmt0));
13875 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013876
Evan Cheng760d1942010-01-04 21:22:48 +000013877 return SDValue();
13878}
13879
Craig Topper3738ccd2011-12-27 06:27:23 +000013880// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000013881static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13882 TargetLowering::DAGCombinerInfo &DCI,
13883 const X86Subtarget *Subtarget) {
13884 if (DCI.isBeforeLegalizeOps())
13885 return SDValue();
13886
13887 EVT VT = N->getValueType(0);
13888
13889 if (VT != MVT::i32 && VT != MVT::i64)
13890 return SDValue();
13891
Craig Topper3738ccd2011-12-27 06:27:23 +000013892 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
13893
Craig Topperb4c94572011-10-21 06:55:01 +000013894 // Create BLSMSK instructions by finding X ^ (X-1)
13895 SDValue N0 = N->getOperand(0);
13896 SDValue N1 = N->getOperand(1);
13897 DebugLoc DL = N->getDebugLoc();
13898
13899 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13900 isAllOnes(N0.getOperand(1)))
13901 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13902
13903 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13904 isAllOnes(N1.getOperand(1)))
13905 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13906
13907 return SDValue();
13908}
13909
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013910/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13911static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13912 const X86Subtarget *Subtarget) {
13913 LoadSDNode *Ld = cast<LoadSDNode>(N);
13914 EVT RegVT = Ld->getValueType(0);
13915 EVT MemVT = Ld->getMemoryVT();
13916 DebugLoc dl = Ld->getDebugLoc();
13917 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13918
13919 ISD::LoadExtType Ext = Ld->getExtensionType();
13920
Nadav Rotemca6f2962011-09-18 19:00:23 +000013921 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013922 // shuffle. We need SSE4 for the shuffles.
13923 // TODO: It is possible to support ZExt by zeroing the undef values
13924 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000013925 if (RegVT.isVector() && RegVT.isInteger() &&
13926 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013927 assert(MemVT != RegVT && "Cannot extend to the same type");
13928 assert(MemVT.isVector() && "Must load a vector from memory");
13929
13930 unsigned NumElems = RegVT.getVectorNumElements();
13931 unsigned RegSz = RegVT.getSizeInBits();
13932 unsigned MemSz = MemVT.getSizeInBits();
13933 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000013934 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013935 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
13936
13937 // Attempt to load the original value using a single load op.
13938 // Find a scalar type which is equal to the loaded word size.
13939 MVT SclrLoadTy = MVT::i8;
13940 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13941 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13942 MVT Tp = (MVT::SimpleValueType)tp;
13943 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
13944 SclrLoadTy = Tp;
13945 break;
13946 }
13947 }
13948
13949 // Proceed if a load word is found.
13950 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
13951
13952 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
13953 RegSz/SclrLoadTy.getSizeInBits());
13954
13955 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
13956 RegSz/MemVT.getScalarType().getSizeInBits());
13957 // Can't shuffle using an illegal type.
13958 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13959
13960 // Perform a single load.
13961 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
13962 Ld->getBasePtr(),
13963 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013964 Ld->isNonTemporal(), Ld->isInvariant(),
13965 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013966
13967 // Insert the word loaded into a vector.
13968 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
13969 LoadUnitVecVT, ScalarLoad);
13970
13971 // Bitcast the loaded value to a vector of the original element type, in
13972 // the size of the target vector type.
13973 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
13974 unsigned SizeRatio = RegSz/MemSz;
13975
13976 // Redistribute the loaded elements into the different locations.
13977 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
13978 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
13979
13980 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
13981 DAG.getUNDEF(SlicedVec.getValueType()),
13982 ShuffleVec.data());
13983
13984 // Bitcast to the requested type.
13985 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
13986 // Replace the original load with the new sequence
13987 // and return the new chain.
13988 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
13989 return SDValue(ScalarLoad.getNode(), 1);
13990 }
13991
13992 return SDValue();
13993}
13994
Chris Lattner149a4e52008-02-22 02:09:43 +000013995/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013996static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000013997 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000013998 StoreSDNode *St = cast<StoreSDNode>(N);
13999 EVT VT = St->getValue().getValueType();
14000 EVT StVT = St->getMemoryVT();
14001 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014002 SDValue StoredVal = St->getOperand(1);
14003 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14004
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014005 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014006 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14007 // 128-bit ones. If in the future the cost becomes only one memory access the
14008 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014009 if (VT.getSizeInBits() == 256 &&
14010 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14011 StoredVal.getNumOperands() == 2) {
14012
14013 SDValue Value0 = StoredVal.getOperand(0);
14014 SDValue Value1 = StoredVal.getOperand(1);
14015
14016 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14017 SDValue Ptr0 = St->getBasePtr();
14018 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14019
14020 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14021 St->getPointerInfo(), St->isVolatile(),
14022 St->isNonTemporal(), St->getAlignment());
14023 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14024 St->getPointerInfo(), St->isVolatile(),
14025 St->isNonTemporal(), St->getAlignment());
14026 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14027 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014028
14029 // Optimize trunc store (of multiple scalars) to shuffle and store.
14030 // First, pack all of the elements in one place. Next, store to memory
14031 // in fewer chunks.
14032 if (St->isTruncatingStore() && VT.isVector()) {
14033 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14034 unsigned NumElems = VT.getVectorNumElements();
14035 assert(StVT != VT && "Cannot truncate to the same type");
14036 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14037 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14038
14039 // From, To sizes and ElemCount must be pow of two
14040 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014041 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014042 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014043 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014044
Nadav Rotem614061b2011-08-10 19:30:14 +000014045 unsigned SizeRatio = FromSz / ToSz;
14046
14047 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14048
14049 // Create a type on which we perform the shuffle
14050 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14051 StVT.getScalarType(), NumElems*SizeRatio);
14052
14053 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14054
14055 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14056 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14057 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14058
14059 // Can't shuffle using an illegal type
14060 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14061
14062 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14063 DAG.getUNDEF(WideVec.getValueType()),
14064 ShuffleVec.data());
14065 // At this point all of the data is stored at the bottom of the
14066 // register. We now need to save it to mem.
14067
14068 // Find the largest store unit
14069 MVT StoreType = MVT::i8;
14070 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14071 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14072 MVT Tp = (MVT::SimpleValueType)tp;
14073 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14074 StoreType = Tp;
14075 }
14076
14077 // Bitcast the original vector into a vector of store-size units
14078 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14079 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14080 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14081 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14082 SmallVector<SDValue, 8> Chains;
14083 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14084 TLI.getPointerTy());
14085 SDValue Ptr = St->getBasePtr();
14086
14087 // Perform one or more big stores into memory.
14088 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14089 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14090 StoreType, ShuffWide,
14091 DAG.getIntPtrConstant(i));
14092 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14093 St->getPointerInfo(), St->isVolatile(),
14094 St->isNonTemporal(), St->getAlignment());
14095 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14096 Chains.push_back(Ch);
14097 }
14098
14099 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14100 Chains.size());
14101 }
14102
14103
Chris Lattner149a4e52008-02-22 02:09:43 +000014104 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14105 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014106 // A preferable solution to the general problem is to figure out the right
14107 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014108
14109 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014110 if (VT.getSizeInBits() != 64)
14111 return SDValue();
14112
Devang Patel578efa92009-06-05 21:57:13 +000014113 const Function *F = DAG.getMachineFunction().getFunction();
14114 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014115 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014116 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014117 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014118 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014119 isa<LoadSDNode>(St->getValue()) &&
14120 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14121 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014122 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014123 LoadSDNode *Ld = 0;
14124 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014125 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014126 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014127 // Must be a store of a load. We currently handle two cases: the load
14128 // is a direct child, and it's under an intervening TokenFactor. It is
14129 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014130 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014131 Ld = cast<LoadSDNode>(St->getChain());
14132 else if (St->getValue().hasOneUse() &&
14133 ChainVal->getOpcode() == ISD::TokenFactor) {
14134 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014135 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014136 TokenFactorIndex = i;
14137 Ld = cast<LoadSDNode>(St->getValue());
14138 } else
14139 Ops.push_back(ChainVal->getOperand(i));
14140 }
14141 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014142
Evan Cheng536e6672009-03-12 05:59:15 +000014143 if (!Ld || !ISD::isNormalLoad(Ld))
14144 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014145
Evan Cheng536e6672009-03-12 05:59:15 +000014146 // If this is not the MMX case, i.e. we are just turning i64 load/store
14147 // into f64 load/store, avoid the transformation if there are multiple
14148 // uses of the loaded value.
14149 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14150 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014151
Evan Cheng536e6672009-03-12 05:59:15 +000014152 DebugLoc LdDL = Ld->getDebugLoc();
14153 DebugLoc StDL = N->getDebugLoc();
14154 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14155 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14156 // pair instead.
14157 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014158 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014159 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14160 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014161 Ld->isNonTemporal(), Ld->isInvariant(),
14162 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014163 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014164 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014165 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014166 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014167 Ops.size());
14168 }
Evan Cheng536e6672009-03-12 05:59:15 +000014169 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014170 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014171 St->isVolatile(), St->isNonTemporal(),
14172 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014173 }
Evan Cheng536e6672009-03-12 05:59:15 +000014174
14175 // Otherwise, lower to two pairs of 32-bit loads / stores.
14176 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014177 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14178 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014179
Owen Anderson825b72b2009-08-11 20:47:22 +000014180 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014181 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014182 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014183 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014184 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014185 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014186 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014187 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014188 MinAlign(Ld->getAlignment(), 4));
14189
14190 SDValue NewChain = LoLd.getValue(1);
14191 if (TokenFactorIndex != -1) {
14192 Ops.push_back(LoLd);
14193 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014194 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014195 Ops.size());
14196 }
14197
14198 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014199 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14200 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014201
14202 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014203 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014204 St->isVolatile(), St->isNonTemporal(),
14205 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014206 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014207 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014208 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014209 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014210 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014211 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014212 }
Dan Gohman475871a2008-07-27 21:46:04 +000014213 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014214}
14215
Duncan Sands17470be2011-09-22 20:15:48 +000014216/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14217/// and return the operands for the horizontal operation in LHS and RHS. A
14218/// horizontal operation performs the binary operation on successive elements
14219/// of its first operand, then on successive elements of its second operand,
14220/// returning the resulting values in a vector. For example, if
14221/// A = < float a0, float a1, float a2, float a3 >
14222/// and
14223/// B = < float b0, float b1, float b2, float b3 >
14224/// then the result of doing a horizontal operation on A and B is
14225/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14226/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14227/// A horizontal-op B, for some already available A and B, and if so then LHS is
14228/// set to A, RHS to B, and the routine returns 'true'.
14229/// Note that the binary operation should have the property that if one of the
14230/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014231static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014232 // Look for the following pattern: if
14233 // A = < float a0, float a1, float a2, float a3 >
14234 // B = < float b0, float b1, float b2, float b3 >
14235 // and
14236 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14237 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14238 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14239 // which is A horizontal-op B.
14240
14241 // At least one of the operands should be a vector shuffle.
14242 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14243 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14244 return false;
14245
14246 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014247
14248 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14249 "Unsupported vector type for horizontal add/sub");
14250
14251 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14252 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014253 unsigned NumElts = VT.getVectorNumElements();
14254 unsigned NumLanes = VT.getSizeInBits()/128;
14255 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014256 assert((NumLaneElts % 2 == 0) &&
14257 "Vector type should have an even number of elements in each lane");
14258 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014259
14260 // View LHS in the form
14261 // LHS = VECTOR_SHUFFLE A, B, LMask
14262 // If LHS is not a shuffle then pretend it is the shuffle
14263 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14264 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14265 // type VT.
14266 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014267 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014268 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14269 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14270 A = LHS.getOperand(0);
14271 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14272 B = LHS.getOperand(1);
14273 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14274 } else {
14275 if (LHS.getOpcode() != ISD::UNDEF)
14276 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014277 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014278 LMask[i] = i;
14279 }
14280
14281 // Likewise, view RHS in the form
14282 // RHS = VECTOR_SHUFFLE C, D, RMask
14283 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014284 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014285 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14286 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14287 C = RHS.getOperand(0);
14288 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14289 D = RHS.getOperand(1);
14290 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14291 } else {
14292 if (RHS.getOpcode() != ISD::UNDEF)
14293 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014294 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014295 RMask[i] = i;
14296 }
14297
14298 // Check that the shuffles are both shuffling the same vectors.
14299 if (!(A == C && B == D) && !(A == D && B == C))
14300 return false;
14301
14302 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14303 if (!A.getNode() && !B.getNode())
14304 return false;
14305
14306 // If A and B occur in reverse order in RHS, then "swap" them (which means
14307 // rewriting the mask).
14308 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014309 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014310
14311 // At this point LHS and RHS are equivalent to
14312 // LHS = VECTOR_SHUFFLE A, B, LMask
14313 // RHS = VECTOR_SHUFFLE A, B, RMask
14314 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014315 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014316 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014317
Craig Topperf8363302011-12-02 08:18:41 +000014318 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014319 if (LIdx < 0 || RIdx < 0 ||
14320 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14321 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014322 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014323
Craig Topperf8363302011-12-02 08:18:41 +000014324 // Check that successive elements are being operated on. If not, this is
14325 // not a horizontal operation.
14326 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14327 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014328 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014329 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014330 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014331 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014332 }
14333
14334 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14335 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14336 return true;
14337}
14338
14339/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14340static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14341 const X86Subtarget *Subtarget) {
14342 EVT VT = N->getValueType(0);
14343 SDValue LHS = N->getOperand(0);
14344 SDValue RHS = N->getOperand(1);
14345
14346 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topper138a5c62011-12-02 07:16:01 +000014347 if (((Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14348 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014349 isHorizontalBinOp(LHS, RHS, true))
14350 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14351 return SDValue();
14352}
14353
14354/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14355static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14356 const X86Subtarget *Subtarget) {
14357 EVT VT = N->getValueType(0);
14358 SDValue LHS = N->getOperand(0);
14359 SDValue RHS = N->getOperand(1);
14360
14361 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topper138a5c62011-12-02 07:16:01 +000014362 if (((Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14363 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014364 isHorizontalBinOp(LHS, RHS, false))
14365 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14366 return SDValue();
14367}
14368
Chris Lattner6cf73262008-01-25 06:14:17 +000014369/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14370/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014371static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014372 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14373 // F[X]OR(0.0, x) -> x
14374 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014375 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14376 if (C->getValueAPF().isPosZero())
14377 return N->getOperand(1);
14378 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14379 if (C->getValueAPF().isPosZero())
14380 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014381 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014382}
14383
14384/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014385static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014386 // FAND(0.0, x) -> 0.0
14387 // FAND(x, 0.0) -> 0.0
14388 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14389 if (C->getValueAPF().isPosZero())
14390 return N->getOperand(0);
14391 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14392 if (C->getValueAPF().isPosZero())
14393 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014394 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014395}
14396
Dan Gohmane5af2d32009-01-29 01:59:02 +000014397static SDValue PerformBTCombine(SDNode *N,
14398 SelectionDAG &DAG,
14399 TargetLowering::DAGCombinerInfo &DCI) {
14400 // BT ignores high bits in the bit index operand.
14401 SDValue Op1 = N->getOperand(1);
14402 if (Op1.hasOneUse()) {
14403 unsigned BitWidth = Op1.getValueSizeInBits();
14404 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14405 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014406 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14407 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014408 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014409 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14410 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14411 DCI.CommitTargetLoweringOpt(TLO);
14412 }
14413 return SDValue();
14414}
Chris Lattner83e6c992006-10-04 06:57:07 +000014415
Eli Friedman7a5e5552009-06-07 06:52:44 +000014416static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14417 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014418 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014419 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014420 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014421 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014422 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014423 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014424 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014425 }
14426 return SDValue();
14427}
14428
Evan Cheng2e489c42009-12-16 00:53:11 +000014429static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14430 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14431 // (and (i32 x86isd::setcc_carry), 1)
14432 // This eliminates the zext. This transformation is necessary because
14433 // ISD::SETCC is always legalized to i8.
14434 DebugLoc dl = N->getDebugLoc();
14435 SDValue N0 = N->getOperand(0);
14436 EVT VT = N->getValueType(0);
14437 if (N0.getOpcode() == ISD::AND &&
14438 N0.hasOneUse() &&
14439 N0.getOperand(0).hasOneUse()) {
14440 SDValue N00 = N0.getOperand(0);
14441 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14442 return SDValue();
14443 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14444 if (!C || C->getZExtValue() != 1)
14445 return SDValue();
14446 return DAG.getNode(ISD::AND, dl, VT,
14447 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14448 N00.getOperand(0), N00.getOperand(1)),
14449 DAG.getConstant(1, VT));
14450 }
14451
14452 return SDValue();
14453}
14454
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014455// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14456static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14457 unsigned X86CC = N->getConstantOperandVal(0);
14458 SDValue EFLAG = N->getOperand(1);
14459 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014460
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014461 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14462 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14463 // cases.
14464 if (X86CC == X86::COND_B)
14465 return DAG.getNode(ISD::AND, DL, MVT::i8,
14466 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14467 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14468 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014469
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014470 return SDValue();
14471}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014472
Benjamin Kramer1396c402011-06-18 11:09:41 +000014473static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14474 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014475 SDValue Op0 = N->getOperand(0);
14476 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14477 // a 32-bit target where SSE doesn't support i64->FP operations.
14478 if (Op0.getOpcode() == ISD::LOAD) {
14479 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14480 EVT VT = Ld->getValueType(0);
14481 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14482 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14483 !XTLI->getSubtarget()->is64Bit() &&
14484 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014485 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14486 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014487 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14488 return FILDChain;
14489 }
14490 }
14491 return SDValue();
14492}
14493
Chris Lattner23a01992010-12-20 01:37:09 +000014494// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14495static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14496 X86TargetLowering::DAGCombinerInfo &DCI) {
14497 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14498 // the result is either zero or one (depending on the input carry bit).
14499 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14500 if (X86::isZeroNode(N->getOperand(0)) &&
14501 X86::isZeroNode(N->getOperand(1)) &&
14502 // We don't have a good way to replace an EFLAGS use, so only do this when
14503 // dead right now.
14504 SDValue(N, 1).use_empty()) {
14505 DebugLoc DL = N->getDebugLoc();
14506 EVT VT = N->getValueType(0);
14507 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14508 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14509 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14510 DAG.getConstant(X86::COND_B,MVT::i8),
14511 N->getOperand(2)),
14512 DAG.getConstant(1, VT));
14513 return DCI.CombineTo(N, Res1, CarryOut);
14514 }
14515
14516 return SDValue();
14517}
14518
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014519// fold (add Y, (sete X, 0)) -> adc 0, Y
14520// (add Y, (setne X, 0)) -> sbb -1, Y
14521// (sub (sete X, 0), Y) -> sbb 0, Y
14522// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014523static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014524 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014525
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014526 // Look through ZExts.
14527 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14528 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14529 return SDValue();
14530
14531 SDValue SetCC = Ext.getOperand(0);
14532 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14533 return SDValue();
14534
14535 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14536 if (CC != X86::COND_E && CC != X86::COND_NE)
14537 return SDValue();
14538
14539 SDValue Cmp = SetCC.getOperand(1);
14540 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014541 !X86::isZeroNode(Cmp.getOperand(1)) ||
14542 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014543 return SDValue();
14544
14545 SDValue CmpOp0 = Cmp.getOperand(0);
14546 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14547 DAG.getConstant(1, CmpOp0.getValueType()));
14548
14549 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14550 if (CC == X86::COND_NE)
14551 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14552 DL, OtherVal.getValueType(), OtherVal,
14553 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14554 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14555 DL, OtherVal.getValueType(), OtherVal,
14556 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14557}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014558
Craig Topper54f952a2011-11-19 09:02:40 +000014559/// PerformADDCombine - Do target-specific dag combines on integer adds.
14560static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14561 const X86Subtarget *Subtarget) {
14562 EVT VT = N->getValueType(0);
14563 SDValue Op0 = N->getOperand(0);
14564 SDValue Op1 = N->getOperand(1);
14565
14566 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperb72039c2011-11-30 09:10:50 +000014567 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14568 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014569 isHorizontalBinOp(Op0, Op1, true))
14570 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14571
14572 return OptimizeConditionalInDecrement(N, DAG);
14573}
14574
14575static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14576 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014577 SDValue Op0 = N->getOperand(0);
14578 SDValue Op1 = N->getOperand(1);
14579
14580 // X86 can't encode an immediate LHS of a sub. See if we can push the
14581 // negation into a preceding instruction.
14582 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014583 // If the RHS of the sub is a XOR with one use and a constant, invert the
14584 // immediate. Then add one to the LHS of the sub so we can turn
14585 // X-Y -> X+~Y+1, saving one register.
14586 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14587 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014588 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014589 EVT VT = Op0.getValueType();
14590 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14591 Op1.getOperand(0),
14592 DAG.getConstant(~XorC, VT));
14593 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014594 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014595 }
14596 }
14597
Craig Topper54f952a2011-11-19 09:02:40 +000014598 // Try to synthesize horizontal adds from adds of shuffles.
14599 EVT VT = N->getValueType(0);
Craig Topperb72039c2011-11-30 09:10:50 +000014600 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14601 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14602 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014603 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14604
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014605 return OptimizeConditionalInDecrement(N, DAG);
14606}
14607
Dan Gohman475871a2008-07-27 21:46:04 +000014608SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014609 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014610 SelectionDAG &DAG = DCI.DAG;
14611 switch (N->getOpcode()) {
14612 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014613 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014614 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014615 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014616 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014617 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014618 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14619 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014620 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014621 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014622 case ISD::SHL:
14623 case ISD::SRA:
14624 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014625 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014626 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014627 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014628 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014629 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014630 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014631 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14632 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014633 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014634 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14635 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014636 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014637 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014638 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014639 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014640 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014641 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014642 case X86ISD::UNPCKH:
14643 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014644 case X86ISD::MOVHLPS:
14645 case X86ISD::MOVLHPS:
14646 case X86ISD::PSHUFD:
14647 case X86ISD::PSHUFHW:
14648 case X86ISD::PSHUFLW:
14649 case X86ISD::MOVSS:
14650 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014651 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014652 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014653 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014654 }
14655
Dan Gohman475871a2008-07-27 21:46:04 +000014656 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014657}
14658
Evan Chenge5b51ac2010-04-17 06:13:15 +000014659/// isTypeDesirableForOp - Return true if the target has native support for
14660/// the specified value type and it is 'desirable' to use the type for the
14661/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14662/// instruction encodings are longer and some i16 instructions are slow.
14663bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14664 if (!isTypeLegal(VT))
14665 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014666 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014667 return true;
14668
14669 switch (Opc) {
14670 default:
14671 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014672 case ISD::LOAD:
14673 case ISD::SIGN_EXTEND:
14674 case ISD::ZERO_EXTEND:
14675 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014676 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014677 case ISD::SRL:
14678 case ISD::SUB:
14679 case ISD::ADD:
14680 case ISD::MUL:
14681 case ISD::AND:
14682 case ISD::OR:
14683 case ISD::XOR:
14684 return false;
14685 }
14686}
14687
14688/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014689/// beneficial for dag combiner to promote the specified node. If true, it
14690/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014691bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014692 EVT VT = Op.getValueType();
14693 if (VT != MVT::i16)
14694 return false;
14695
Evan Cheng4c26e932010-04-19 19:29:22 +000014696 bool Promote = false;
14697 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014698 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014699 default: break;
14700 case ISD::LOAD: {
14701 LoadSDNode *LD = cast<LoadSDNode>(Op);
14702 // If the non-extending load has a single use and it's not live out, then it
14703 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014704 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14705 Op.hasOneUse()*/) {
14706 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14707 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14708 // The only case where we'd want to promote LOAD (rather then it being
14709 // promoted as an operand is when it's only use is liveout.
14710 if (UI->getOpcode() != ISD::CopyToReg)
14711 return false;
14712 }
14713 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014714 Promote = true;
14715 break;
14716 }
14717 case ISD::SIGN_EXTEND:
14718 case ISD::ZERO_EXTEND:
14719 case ISD::ANY_EXTEND:
14720 Promote = true;
14721 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014722 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014723 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014724 SDValue N0 = Op.getOperand(0);
14725 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014726 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014727 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014728 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014729 break;
14730 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014731 case ISD::ADD:
14732 case ISD::MUL:
14733 case ISD::AND:
14734 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014735 case ISD::XOR:
14736 Commute = true;
14737 // fallthrough
14738 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014739 SDValue N0 = Op.getOperand(0);
14740 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014741 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014742 return false;
14743 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014744 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014745 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014746 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014747 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014748 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014749 }
14750 }
14751
14752 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014753 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014754}
14755
Evan Cheng60c07e12006-07-05 22:17:51 +000014756//===----------------------------------------------------------------------===//
14757// X86 Inline Assembly Support
14758//===----------------------------------------------------------------------===//
14759
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014760namespace {
14761 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014762 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014763 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014764
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014765 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014766 StringRef piece(*args[i]);
14767 if (!s.startswith(piece)) // Check if the piece matches.
14768 return false;
14769
14770 s = s.substr(piece.size());
14771 StringRef::size_type pos = s.find_first_not_of(" \t");
14772 if (pos == 0) // We matched a prefix.
14773 return false;
14774
14775 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014776 }
14777
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014778 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014779 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014780 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014781}
14782
Chris Lattnerb8105652009-07-20 17:51:36 +000014783bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14784 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014785
14786 std::string AsmStr = IA->getAsmString();
14787
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014788 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
14789 if (!Ty || Ty->getBitWidth() % 16 != 0)
14790 return false;
14791
Chris Lattnerb8105652009-07-20 17:51:36 +000014792 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014793 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014794 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014795
14796 switch (AsmPieces.size()) {
14797 default: return false;
14798 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014799 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014800 // we will turn this bswap into something that will be lowered to logical
14801 // ops instead of emitting the bswap asm. For now, we don't support 486 or
14802 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014803 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014804 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
14805 matchAsm(AsmPieces[0], "bswapl", "$0") ||
14806 matchAsm(AsmPieces[0], "bswapq", "$0") ||
14807 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
14808 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
14809 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000014810 // No need to check constraints, nothing other than the equivalent of
14811 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000014812 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014813 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014814
Chris Lattnerb8105652009-07-20 17:51:36 +000014815 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014816 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014817 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014818 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
14819 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000014820 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014821 const std::string &ConstraintsStr = IA->getConstraintString();
14822 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014823 std::sort(AsmPieces.begin(), AsmPieces.end());
14824 if (AsmPieces.size() == 4 &&
14825 AsmPieces[0] == "~{cc}" &&
14826 AsmPieces[1] == "~{dirflag}" &&
14827 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014828 AsmPieces[3] == "~{fpsr}")
14829 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014830 }
14831 break;
14832 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014833 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014834 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014835 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
14836 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
14837 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014838 AsmPieces.clear();
14839 const std::string &ConstraintsStr = IA->getConstraintString();
14840 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
14841 std::sort(AsmPieces.begin(), AsmPieces.end());
14842 if (AsmPieces.size() == 4 &&
14843 AsmPieces[0] == "~{cc}" &&
14844 AsmPieces[1] == "~{dirflag}" &&
14845 AsmPieces[2] == "~{flags}" &&
14846 AsmPieces[3] == "~{fpsr}")
14847 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014848 }
Evan Cheng55d42002011-01-08 01:24:27 +000014849
14850 if (CI->getType()->isIntegerTy(64)) {
14851 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14852 if (Constraints.size() >= 2 &&
14853 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14854 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14855 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014856 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
14857 matchAsm(AsmPieces[1], "bswap", "%edx") &&
14858 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014859 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014860 }
14861 }
14862 break;
14863 }
14864 return false;
14865}
14866
14867
14868
Chris Lattnerf4dff842006-07-11 02:54:03 +000014869/// getConstraintType - Given a constraint letter, return the type of
14870/// constraint it is for this target.
14871X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014872X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14873 if (Constraint.size() == 1) {
14874 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014875 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014876 case 'q':
14877 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014878 case 'f':
14879 case 't':
14880 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014881 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014882 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014883 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014884 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014885 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014886 case 'a':
14887 case 'b':
14888 case 'c':
14889 case 'd':
14890 case 'S':
14891 case 'D':
14892 case 'A':
14893 return C_Register;
14894 case 'I':
14895 case 'J':
14896 case 'K':
14897 case 'L':
14898 case 'M':
14899 case 'N':
14900 case 'G':
14901 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014902 case 'e':
14903 case 'Z':
14904 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014905 default:
14906 break;
14907 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014908 }
Chris Lattner4234f572007-03-25 02:14:49 +000014909 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014910}
14911
John Thompson44ab89e2010-10-29 17:29:13 +000014912/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014913/// This object must already have been set up with the operand type
14914/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014915TargetLowering::ConstraintWeight
14916 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014917 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014918 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014919 Value *CallOperandVal = info.CallOperandVal;
14920 // If we don't have a value, we can't do a match,
14921 // but allow it at the lowest weight.
14922 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014923 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014924 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014925 // Look at the constraint type.
14926 switch (*constraint) {
14927 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014928 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14929 case 'R':
14930 case 'q':
14931 case 'Q':
14932 case 'a':
14933 case 'b':
14934 case 'c':
14935 case 'd':
14936 case 'S':
14937 case 'D':
14938 case 'A':
14939 if (CallOperandVal->getType()->isIntegerTy())
14940 weight = CW_SpecificReg;
14941 break;
14942 case 'f':
14943 case 't':
14944 case 'u':
14945 if (type->isFloatingPointTy())
14946 weight = CW_SpecificReg;
14947 break;
14948 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014949 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014950 weight = CW_SpecificReg;
14951 break;
14952 case 'x':
14953 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014954 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000014955 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014956 break;
14957 case 'I':
14958 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
14959 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000014960 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014961 }
14962 break;
John Thompson44ab89e2010-10-29 17:29:13 +000014963 case 'J':
14964 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14965 if (C->getZExtValue() <= 63)
14966 weight = CW_Constant;
14967 }
14968 break;
14969 case 'K':
14970 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14971 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
14972 weight = CW_Constant;
14973 }
14974 break;
14975 case 'L':
14976 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14977 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
14978 weight = CW_Constant;
14979 }
14980 break;
14981 case 'M':
14982 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14983 if (C->getZExtValue() <= 3)
14984 weight = CW_Constant;
14985 }
14986 break;
14987 case 'N':
14988 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14989 if (C->getZExtValue() <= 0xff)
14990 weight = CW_Constant;
14991 }
14992 break;
14993 case 'G':
14994 case 'C':
14995 if (dyn_cast<ConstantFP>(CallOperandVal)) {
14996 weight = CW_Constant;
14997 }
14998 break;
14999 case 'e':
15000 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15001 if ((C->getSExtValue() >= -0x80000000LL) &&
15002 (C->getSExtValue() <= 0x7fffffffLL))
15003 weight = CW_Constant;
15004 }
15005 break;
15006 case 'Z':
15007 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15008 if (C->getZExtValue() <= 0xffffffff)
15009 weight = CW_Constant;
15010 }
15011 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015012 }
15013 return weight;
15014}
15015
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015016/// LowerXConstraint - try to replace an X constraint, which matches anything,
15017/// with another that has more specific requirements based on the type of the
15018/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015019const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015020LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015021 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15022 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015023 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015024 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015025 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015026 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015027 return "x";
15028 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015029
Chris Lattner5e764232008-04-26 23:02:14 +000015030 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015031}
15032
Chris Lattner48884cd2007-08-25 00:47:38 +000015033/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15034/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015035void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015036 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015037 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015038 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015039 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015040
Eric Christopher100c8332011-06-02 23:16:42 +000015041 // Only support length 1 constraints for now.
15042 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015043
Eric Christopher100c8332011-06-02 23:16:42 +000015044 char ConstraintLetter = Constraint[0];
15045 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015046 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015047 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015048 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015049 if (C->getZExtValue() <= 31) {
15050 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015051 break;
15052 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015053 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015054 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015055 case 'J':
15056 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015057 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015058 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15059 break;
15060 }
15061 }
15062 return;
15063 case 'K':
15064 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015065 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015066 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15067 break;
15068 }
15069 }
15070 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015071 case 'N':
15072 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015073 if (C->getZExtValue() <= 255) {
15074 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015075 break;
15076 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015077 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015078 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015079 case 'e': {
15080 // 32-bit signed value
15081 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015082 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15083 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015084 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015085 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015086 break;
15087 }
15088 // FIXME gcc accepts some relocatable values here too, but only in certain
15089 // memory models; it's complicated.
15090 }
15091 return;
15092 }
15093 case 'Z': {
15094 // 32-bit unsigned value
15095 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015096 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15097 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015098 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15099 break;
15100 }
15101 }
15102 // FIXME gcc accepts some relocatable values here too, but only in certain
15103 // memory models; it's complicated.
15104 return;
15105 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015106 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015107 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015108 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015109 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015110 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015111 break;
15112 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015113
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015114 // In any sort of PIC mode addresses need to be computed at runtime by
15115 // adding in a register or some sort of table lookup. These can't
15116 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015117 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015118 return;
15119
Chris Lattnerdc43a882007-05-03 16:52:29 +000015120 // If we are in non-pic codegen mode, we allow the address of a global (with
15121 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015122 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015123 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015124
Chris Lattner49921962009-05-08 18:23:14 +000015125 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15126 while (1) {
15127 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15128 Offset += GA->getOffset();
15129 break;
15130 } else if (Op.getOpcode() == ISD::ADD) {
15131 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15132 Offset += C->getZExtValue();
15133 Op = Op.getOperand(0);
15134 continue;
15135 }
15136 } else if (Op.getOpcode() == ISD::SUB) {
15137 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15138 Offset += -C->getZExtValue();
15139 Op = Op.getOperand(0);
15140 continue;
15141 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015142 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015143
Chris Lattner49921962009-05-08 18:23:14 +000015144 // Otherwise, this isn't something we can handle, reject it.
15145 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015146 }
Eric Christopherfd179292009-08-27 18:07:15 +000015147
Dan Gohman46510a72010-04-15 01:51:59 +000015148 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015149 // If we require an extra load to get this address, as in PIC mode, we
15150 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015151 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15152 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015153 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015154
Devang Patel0d881da2010-07-06 22:08:15 +000015155 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15156 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015157 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015158 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015159 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015160
Gabor Greifba36cb52008-08-28 21:40:38 +000015161 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015162 Ops.push_back(Result);
15163 return;
15164 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015165 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015166}
15167
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015168std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015169X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015170 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015171 // First, see if this is a constraint that directly corresponds to an LLVM
15172 // register class.
15173 if (Constraint.size() == 1) {
15174 // GCC Constraint Letters
15175 switch (Constraint[0]) {
15176 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015177 // TODO: Slight differences here in allocation order and leaving
15178 // RIP in the class. Do they matter any more here than they do
15179 // in the normal allocation?
15180 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15181 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015182 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015183 return std::make_pair(0U, X86::GR32RegisterClass);
15184 else if (VT == MVT::i16)
15185 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015186 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015187 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015188 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015189 return std::make_pair(0U, X86::GR64RegisterClass);
15190 break;
15191 }
15192 // 32-bit fallthrough
15193 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015194 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015195 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15196 else if (VT == MVT::i16)
15197 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015198 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015199 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15200 else if (VT == MVT::i64)
15201 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15202 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015203 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015204 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015205 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015206 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015207 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015208 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015209 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015210 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015211 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015212 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015213 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015214 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15215 if (VT == MVT::i16)
15216 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15217 if (VT == MVT::i32 || !Subtarget->is64Bit())
15218 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15219 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015220 case 'f': // FP Stack registers.
15221 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15222 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015223 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015224 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015225 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015226 return std::make_pair(0U, X86::RFP64RegisterClass);
15227 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015228 case 'y': // MMX_REGS if MMX allowed.
15229 if (!Subtarget->hasMMX()) break;
15230 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015231 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015232 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015233 // FALL THROUGH.
15234 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015235 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015236
Owen Anderson825b72b2009-08-11 20:47:22 +000015237 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015238 default: break;
15239 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015240 case MVT::f32:
15241 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015242 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015243 case MVT::f64:
15244 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015245 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015246 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015247 case MVT::v16i8:
15248 case MVT::v8i16:
15249 case MVT::v4i32:
15250 case MVT::v2i64:
15251 case MVT::v4f32:
15252 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015253 return std::make_pair(0U, X86::VR128RegisterClass);
15254 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015255 break;
15256 }
15257 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015258
Chris Lattnerf76d1802006-07-31 23:26:50 +000015259 // Use the default implementation in TargetLowering to convert the register
15260 // constraint into a member of a register class.
15261 std::pair<unsigned, const TargetRegisterClass*> Res;
15262 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015263
15264 // Not found as a standard register?
15265 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015266 // Map st(0) -> st(7) -> ST0
15267 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15268 tolower(Constraint[1]) == 's' &&
15269 tolower(Constraint[2]) == 't' &&
15270 Constraint[3] == '(' &&
15271 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15272 Constraint[5] == ')' &&
15273 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015274
Chris Lattner56d77c72009-09-13 22:41:48 +000015275 Res.first = X86::ST0+Constraint[4]-'0';
15276 Res.second = X86::RFP80RegisterClass;
15277 return Res;
15278 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015279
Chris Lattner56d77c72009-09-13 22:41:48 +000015280 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015281 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015282 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015283 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015284 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015285 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015286
15287 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015288 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015289 Res.first = X86::EFLAGS;
15290 Res.second = X86::CCRRegisterClass;
15291 return Res;
15292 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015293
Dale Johannesen330169f2008-11-13 21:52:36 +000015294 // 'A' means EAX + EDX.
15295 if (Constraint == "A") {
15296 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015297 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015298 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015299 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015300 return Res;
15301 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015302
Chris Lattnerf76d1802006-07-31 23:26:50 +000015303 // Otherwise, check to see if this is a register class of the wrong value
15304 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15305 // turn into {ax},{dx}.
15306 if (Res.second->hasType(VT))
15307 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015308
Chris Lattnerf76d1802006-07-31 23:26:50 +000015309 // All of the single-register GCC register classes map their values onto
15310 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15311 // really want an 8-bit or 32-bit register, map to the appropriate register
15312 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015313 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015314 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015315 unsigned DestReg = 0;
15316 switch (Res.first) {
15317 default: break;
15318 case X86::AX: DestReg = X86::AL; break;
15319 case X86::DX: DestReg = X86::DL; break;
15320 case X86::CX: DestReg = X86::CL; break;
15321 case X86::BX: DestReg = X86::BL; break;
15322 }
15323 if (DestReg) {
15324 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015325 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015326 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015327 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015328 unsigned DestReg = 0;
15329 switch (Res.first) {
15330 default: break;
15331 case X86::AX: DestReg = X86::EAX; break;
15332 case X86::DX: DestReg = X86::EDX; break;
15333 case X86::CX: DestReg = X86::ECX; break;
15334 case X86::BX: DestReg = X86::EBX; break;
15335 case X86::SI: DestReg = X86::ESI; break;
15336 case X86::DI: DestReg = X86::EDI; break;
15337 case X86::BP: DestReg = X86::EBP; break;
15338 case X86::SP: DestReg = X86::ESP; break;
15339 }
15340 if (DestReg) {
15341 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015342 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015343 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015344 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015345 unsigned DestReg = 0;
15346 switch (Res.first) {
15347 default: break;
15348 case X86::AX: DestReg = X86::RAX; break;
15349 case X86::DX: DestReg = X86::RDX; break;
15350 case X86::CX: DestReg = X86::RCX; break;
15351 case X86::BX: DestReg = X86::RBX; break;
15352 case X86::SI: DestReg = X86::RSI; break;
15353 case X86::DI: DestReg = X86::RDI; break;
15354 case X86::BP: DestReg = X86::RBP; break;
15355 case X86::SP: DestReg = X86::RSP; break;
15356 }
15357 if (DestReg) {
15358 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015359 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015360 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015361 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015362 } else if (Res.second == X86::FR32RegisterClass ||
15363 Res.second == X86::FR64RegisterClass ||
15364 Res.second == X86::VR128RegisterClass) {
15365 // Handle references to XMM physical registers that got mapped into the
15366 // wrong class. This can happen with constraints like {xmm0} where the
15367 // target independent register mapper will just pick the first match it can
15368 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015369 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015370 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015371 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015372 Res.second = X86::FR64RegisterClass;
15373 else if (X86::VR128RegisterClass->hasType(VT))
15374 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015375 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015376
Chris Lattnerf76d1802006-07-31 23:26:50 +000015377 return Res;
15378}