blob: 00b46d2cf67b65d70ace35b2ada2db804909b9fa [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000056using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000057
Evan Chengb1712452010-01-27 06:25:16 +000058STATISTIC(NumTailCalls, "Number of tail calls");
59
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
David Greenea5f26012011-02-07 19:36:54 +000064static SDValue Insert128BitVector(SDValue Result,
65 SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000069
David Greenea5f26012011-02-07 19:36:54 +000070static SDValue Extract128BitVector(SDValue Vec,
71 SDValue Idx,
72 SelectionDAG &DAG,
73 DebugLoc dl);
74
75/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
76/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000077/// simple subregister reference. Idx is an index in the 128 bits we
78/// want. It need not be aligned to a 128-bit bounday. That makes
79/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000080static SDValue Extract128BitVector(SDValue Vec,
81 SDValue Idx,
82 SelectionDAG &DAG,
83 DebugLoc dl) {
84 EVT VT = Vec.getValueType();
85 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000086 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000087 int Factor = VT.getSizeInBits()/128;
88 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
89 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000090
91 // Extract from UNDEF is UNDEF.
92 if (Vec.getOpcode() == ISD::UNDEF)
93 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
94
95 if (isa<ConstantSDNode>(Idx)) {
96 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
97
98 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
99 // we can match to VEXTRACTF128.
100 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
101
102 // This is the index of the first element of the 128-bit chunk
103 // we want.
104 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
105 * ElemsPerChunk);
106
107 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000108 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
109 VecIdx);
110
111 return Result;
112 }
113
114 return SDValue();
115}
116
117/// Generate a DAG to put 128-bits into a vector > 128 bits. This
118/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000119/// simple superregister reference. Idx is an index in the 128 bits
120/// we want. It need not be aligned to a 128-bit bounday. That makes
121/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000122static SDValue Insert128BitVector(SDValue Result,
123 SDValue Vec,
124 SDValue Idx,
125 SelectionDAG &DAG,
126 DebugLoc dl) {
127 if (isa<ConstantSDNode>(Idx)) {
128 EVT VT = Vec.getValueType();
129 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
130
131 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000132 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000133 EVT ResultVT = Result.getValueType();
134
135 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000136 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000137
138 // This is the index of the first element of the 128-bit chunk
139 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000140 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000141 * ElemsPerChunk);
142
143 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000144 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
145 VecIdx);
146 return Result;
147 }
148
149 return SDValue();
150}
151
Chris Lattnerf0144122009-07-28 03:13:23 +0000152static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000153 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
154 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000155
Evan Cheng2bffee22011-02-01 01:14:13 +0000156 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000157 if (is64Bit)
158 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000159 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000160 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000161
Evan Cheng203576a2011-07-20 19:50:42 +0000162 if (Subtarget->isTargetELF())
163 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000164 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000165 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000166 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000167}
168
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000169X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000170 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000171 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000172 X86ScalarSSEf64 = Subtarget->hasXMMInt();
173 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000174 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000175
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000176 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000177 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000178
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000180 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181
182 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000183 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000184 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
185 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000186
Eric Christopherde5e1012011-03-11 01:05:58 +0000187 // For 64-bit since we have so many registers use the ILP scheduler, for
188 // 32-bit code use the register pressure specific scheduling.
189 if (Subtarget->is64Bit())
190 setSchedulingPreference(Sched::ILP);
191 else
192 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000193 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000194
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000195 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000196 // Setup Windows compiler runtime calls.
197 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000198 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000199 setLibcallName(RTLIB::SREM_I64, "_allrem");
200 setLibcallName(RTLIB::UREM_I64, "_aullrem");
201 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000203 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000204 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000205 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000206 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
208 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000209 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
210 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000211 }
212
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000213 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000214 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 setUseUnderscoreSetJmp(false);
216 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000217 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000218 // MS runtime is weird: it exports _setjmp, but longjmp!
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(false);
221 } else {
222 setUseUnderscoreSetJmp(true);
223 setUseUnderscoreLongJmp(true);
224 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000225
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000230 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000232
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000234
Scott Michelfdc40a02009-02-17 22:15:04 +0000235 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000237 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000239 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
241 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000242
243 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000250
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000251 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
252 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
255 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000256
Evan Cheng25ab6902006-09-08 06:48:29 +0000257 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000260 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000261 // We have an algorithm for SSE2->double, and we turn this into a
262 // 64-bit FILD followed by conditional FADD for other targets.
263 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000264 // We have an algorithm for SSE2, and we turn this into a 64-bit
265 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000266 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000268
269 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
270 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
272 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000274 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // SSE has no i16 to fp conversion, only i32
276 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000278 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000283 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000284 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
286 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000288
Dale Johannesen73328d12007-09-19 23:55:34 +0000289 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
290 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
292 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000293
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
295 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000298
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000299 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000301 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000303 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
305 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306 }
307
308 // Handle FP_TO_UINT by promoting the destination to a larger signed
309 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000313
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000317 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000318 // Since AVX is a superset of SSE3, only check for SSE here.
319 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 // Expand FP_TO_UINT into a select.
321 // FIXME: We would like to use a Custom expander here eventually to do
322 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000325 // With SSE3 we can use fisttpll to convert to a signed i64; without
326 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000329
Chris Lattner399610a2006-12-05 18:22:22 +0000330 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000331 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
333 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000334 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000336 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000337 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000338 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000339 }
Chris Lattner21f66852005-12-23 05:15:23 +0000340
Dan Gohmanb00ee212008-02-18 19:34:53 +0000341 // Scalar integer divide and remainder are lowered to use operations that
342 // produce two results, to match the available instructions. This exposes
343 // the two-result form to trivial CSE, which is able to combine x/y and x%y
344 // into a single instruction.
345 //
346 // Scalar integer multiply-high is also lowered to use two-result
347 // operations, to match the available instructions. However, plain multiply
348 // (low) operations are left as Legal, as there are single-result
349 // instructions for this in x86. Using the two-result multiply instructions
350 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000351 for (unsigned i = 0, e = 4; i != e; ++i) {
352 MVT VT = IntVTs[i];
353 setOperationAction(ISD::MULHS, VT, Expand);
354 setOperationAction(ISD::MULHU, VT, Expand);
355 setOperationAction(ISD::SDIV, VT, Expand);
356 setOperationAction(ISD::UDIV, VT, Expand);
357 setOperationAction(ISD::SREM, VT, Expand);
358 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000359
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000360 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000361 setOperationAction(ISD::ADDC, VT, Custom);
362 setOperationAction(ISD::ADDE, VT, Custom);
363 setOperationAction(ISD::SUBC, VT, Custom);
364 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000365 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000366
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
368 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
369 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
370 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000371 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
376 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f32 , Expand);
378 setOperationAction(ISD::FREM , MVT::f64 , Expand);
379 setOperationAction(ISD::FREM , MVT::f80 , Expand);
380 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000381
Chandler Carruth77821022011-12-24 12:12:34 +0000382 // Promote the i8 variants and force them on up to i32 which has a shorter
383 // encoding.
384 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
385 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
386 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
387 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000388 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
390 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
391 if (Subtarget->is64Bit())
392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000393 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000394 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
395 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
396 if (Subtarget->is64Bit())
397 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
398 }
Craig Topper37f21672011-10-11 06:44:02 +0000399
400 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000401 // When promoting the i8 variants, force them to i32 for a shorter
402 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000403 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000404 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
406 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
409 if (Subtarget->is64Bit())
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000411 } else {
412 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
418 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000419 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000420 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
421 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 }
423
Benjamin Kramer1292c222010-12-04 20:32:23 +0000424 if (Subtarget->hasPOPCNT()) {
425 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
426 } else {
427 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
428 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
429 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
430 if (Subtarget->is64Bit())
431 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
432 }
433
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
435 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000436
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000438 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000440 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000441 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
445 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
446 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000447 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
451 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000454 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000455 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000457
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000458 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
460 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
461 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
462 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000463 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
465 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000466 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000467 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
469 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
470 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
471 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000472 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000473 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000474 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
476 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
477 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000478 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
480 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
481 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000482 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000483
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000484 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000486
Eric Christopher9a9d2752010-07-22 02:48:34 +0000487 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000488 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000489
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000490 // On X86 and X86-64, atomic operations are lowered to locked instructions.
491 // Locked instructions, in turn, have implicit fence semantics (all memory
492 // operations are flushed before issuing the locked instruction, and they
493 // are not buffered), so we can fold away the common pattern of
494 // fence-atomic-fence.
495 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000496
Mon P Wang63307c32008-05-05 19:05:59 +0000497 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000498 for (unsigned i = 0, e = 4; i != e; ++i) {
499 MVT VT = IntVTs[i];
500 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000502 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000503 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000504
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000505 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000506 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
513 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000514 }
515
Eli Friedman43f51ae2011-08-26 21:21:21 +0000516 if (Subtarget->hasCmpxchg16b()) {
517 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
518 }
519
Evan Cheng3c992d22006-03-07 02:02:57 +0000520 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000521 if (!Subtarget->isTargetDarwin() &&
522 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000523 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000525 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000526
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
528 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
529 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
530 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000531 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000532 setExceptionPointerRegister(X86::RAX);
533 setExceptionSelectorRegister(X86::RDX);
534 } else {
535 setExceptionPointerRegister(X86::EAX);
536 setExceptionSelectorRegister(X86::EDX);
537 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
539 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000540
Duncan Sands4a544a72011-09-06 13:37:06 +0000541 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
542 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000543
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000545
Nate Begemanacc398c2006-01-25 18:21:52 +0000546 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VASTART , MVT::Other, Custom);
548 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Custom);
551 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::VAARG , MVT::Other, Expand);
554 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000555 }
Evan Chengae642192007-03-02 23:16:35 +0000556
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
558 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000559
560 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Custom);
566 else
567 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
568 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000569
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000570 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000571 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
574 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000575
Evan Cheng223547a2006-01-31 22:28:30 +0000576 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 setOperationAction(ISD::FABS , MVT::f64, Custom);
578 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000579
580 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000581 setOperationAction(ISD::FNEG , MVT::f64, Custom);
582 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000583
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
586 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000587
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000588 // Lower this to FGETSIGNx86 plus an AND.
589 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
590 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
591
Evan Chengd25e9e82006-02-02 00:28:23 +0000592 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000593 setOperationAction(ISD::FSIN , MVT::f64, Expand);
594 setOperationAction(ISD::FCOS , MVT::f64, Expand);
595 setOperationAction(ISD::FSIN , MVT::f32, Expand);
596 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000597
Chris Lattnera54aa942006-01-29 06:26:08 +0000598 // Expand FP immediates into loads from the stack, except for the special
599 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 addLegalFPImmediate(APFloat(+0.0)); // xorpd
601 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000602 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603 // Use SSE for f32, x87 for f64.
604 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
606 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
611 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000615
616 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
618 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000619
620 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::FSIN , MVT::f32, Expand);
622 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000623
Nate Begemane1795842008-02-14 08:57:00 +0000624 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000625 addLegalFPImmediate(APFloat(+0.0f)); // xorps
626 addLegalFPImmediate(APFloat(+0.0)); // FLD0
627 addLegalFPImmediate(APFloat(+1.0)); // FLD1
628 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
629 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
630
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000631 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
633 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000635 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000636 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000637 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
639 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000640
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
642 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
643 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
644 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000645
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000646 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
648 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000649 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000650 addLegalFPImmediate(APFloat(+0.0)); // FLD0
651 addLegalFPImmediate(APFloat(+1.0)); // FLD1
652 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
653 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000654 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
655 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
656 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
657 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000658 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000659
Cameron Zwarich33390842011-07-08 21:39:21 +0000660 // We don't support FMA.
661 setOperationAction(ISD::FMA, MVT::f64, Expand);
662 setOperationAction(ISD::FMA, MVT::f32, Expand);
663
Dale Johannesen59a58732007-08-05 18:49:15 +0000664 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000665 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
667 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
668 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000670 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000671 addLegalFPImmediate(TmpFlt); // FLD0
672 TmpFlt.changeSign();
673 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000674
675 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000676 APFloat TmpFlt2(+1.0);
677 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
678 &ignored);
679 addLegalFPImmediate(TmpFlt2); // FLD1
680 TmpFlt2.changeSign();
681 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
682 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000683
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000684 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
686 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000687 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000688
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000689 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
690 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
691 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
692 setOperationAction(ISD::FRINT, MVT::f80, Expand);
693 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000694 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000695 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000696
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000697 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
699 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
700 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FLOG, MVT::f80, Expand);
703 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
704 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
705 setOperationAction(ISD::FEXP, MVT::f80, Expand);
706 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000707
Mon P Wangf007a8b2008-11-06 05:31:54 +0000708 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000709 // (for widening) or expand (for scalarization). Then we will selectively
710 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
712 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
713 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000729 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
730 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000745 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000747 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000754 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000764 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
768 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000769 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000770 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
771 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
772 setTruncStoreAction((MVT::SimpleValueType)VT,
773 (MVT::SimpleValueType)InnerVT, Expand);
774 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
775 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
776 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000777 }
778
Evan Chengc7ce29b2009-02-13 22:36:38 +0000779 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
780 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000781 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000782 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000784 }
785
Dale Johannesen0488fb62010-09-30 23:57:10 +0000786 // MMX-sized vectors (other than x86mmx) are expected to be expanded
787 // into smaller operations.
788 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
789 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
790 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
791 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
792 setOperationAction(ISD::AND, MVT::v8i8, Expand);
793 setOperationAction(ISD::AND, MVT::v4i16, Expand);
794 setOperationAction(ISD::AND, MVT::v2i32, Expand);
795 setOperationAction(ISD::AND, MVT::v1i64, Expand);
796 setOperationAction(ISD::OR, MVT::v8i8, Expand);
797 setOperationAction(ISD::OR, MVT::v4i16, Expand);
798 setOperationAction(ISD::OR, MVT::v2i32, Expand);
799 setOperationAction(ISD::OR, MVT::v1i64, Expand);
800 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
801 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
802 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
803 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
806 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
807 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
808 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
809 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
810 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
811 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
812 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000813 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
815 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
816 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000817
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000818 if (!TM.Options.UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
823 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
824 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
825 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
826 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
827 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
828 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
829 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
830 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
831 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000832 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000833 }
834
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000835 if (!TM.Options.UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000837
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000838 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
839 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
841 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
842 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
843 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000844
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
846 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
847 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
848 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
849 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
850 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
851 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
852 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
853 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
854 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
855 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
857 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
858 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
859 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
860 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000861
Nadav Rotem354efd82011-09-18 14:57:03 +0000862 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000863 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
864 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
865 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
868 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
871 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
877 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
878
Evan Cheng2c3ae372006-04-12 21:21:57 +0000879 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
881 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000882 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000883 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000884 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000885 // Do not attempt to custom lower non-128-bit vectors
886 if (!VT.is128BitVector())
887 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 setOperationAction(ISD::BUILD_VECTOR,
889 VT.getSimpleVT().SimpleTy, Custom);
890 setOperationAction(ISD::VECTOR_SHUFFLE,
891 VT.getSimpleVT().SimpleTy, Custom);
892 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
893 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000894 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
897 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
898 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
899 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
900 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
901 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000902
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
905 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000906 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000907
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000908 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
910 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000911 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000912
913 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000914 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000915 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000916
Owen Andersond6662ad2009-08-10 20:46:15 +0000917 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000919 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000921 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000923 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000925 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000927 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000930
Evan Cheng2c3ae372006-04-12 21:21:57 +0000931 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
933 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
934 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
935 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000936
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
938 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000939 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000940
Craig Topperc0d82852011-11-22 00:44:41 +0000941 if (Subtarget->hasSSE41orAVX()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000942 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
943 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
944 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
945 setOperationAction(ISD::FRINT, MVT::f32, Legal);
946 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
947 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
948 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
949 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
950 setOperationAction(ISD::FRINT, MVT::f64, Legal);
951 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
952
Nate Begeman14d12ca2008-02-11 04:19:36 +0000953 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000956 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
959 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
960 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000961
Nate Begeman14d12ca2008-02-11 04:19:36 +0000962 // i8 and i16 vectors are custom , because the source register and source
963 // source memory operand types are not the same width. f32 vectors are
964 // custom since the immediate controlling the insert encodes additional
965 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
968 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
969 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000970
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
974 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975
Pete Coopera77214a2011-11-14 19:38:42 +0000976 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000977 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000979 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
980 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000981 }
982 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000983
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000984 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000985 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000989 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000990
Nadav Rotem43012222011-05-11 08:12:09 +0000991 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000992 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000993
994 if (Subtarget->hasAVX2()) {
995 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
999 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1000
1001 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1002 } else {
1003 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1007 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1008
1009 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1010 }
Nadav Rotem43012222011-05-11 08:12:09 +00001011 }
1012
Craig Topperc0d82852011-11-22 00:44:41 +00001013 if (Subtarget->hasSSE42orAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +00001014 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001015
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001016 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001017 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1020 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1021 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1022 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001023
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1026 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1039 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1040 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001041
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1043 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001044 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001045
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1050 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1051 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1058
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001060 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001061
Duncan Sands28b77e92011-09-06 19:07:46 +00001062 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1064 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1065 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001066
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001067 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1068 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1069 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1070
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1073 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1074 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001075
Craig Topperaaa643c2011-11-09 07:28:55 +00001076 if (Subtarget->hasAVX2()) {
1077 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1078 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1079 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1080 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001081
Craig Topperaaa643c2011-11-09 07:28:55 +00001082 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1083 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1084 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1085 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001086
Craig Topperaaa643c2011-11-09 07:28:55 +00001087 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1088 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1089 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001090 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001091
1092 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001093
1094 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1098 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1099
1100 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001101 } else {
1102 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1103 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1104 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1105 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1106
1107 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1108 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1109 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1110 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1111
1112 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1113 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1114 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1115 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001116
1117 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1121 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1122
1123 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001124 }
Craig Topper13894fa2011-08-24 06:14:18 +00001125
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001126 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001127 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001128 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1129 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1130 EVT VT = SVT;
1131
1132 // Extract subvector is special because the value type
1133 // (result) is 128-bit but the source is 256-bit wide.
1134 if (VT.is128BitVector())
1135 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1136
1137 // Do not attempt to custom lower other non-256-bit vectors
1138 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001139 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001140
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001141 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1142 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1143 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1144 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001145 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001146 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001147 }
1148
David Greene54d8eba2011-01-27 22:38:56 +00001149 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1151 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1152 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001153
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154 // Do not attempt to promote non-256-bit vectors
1155 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001156 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001157
1158 setOperationAction(ISD::AND, SVT, Promote);
1159 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1160 setOperationAction(ISD::OR, SVT, Promote);
1161 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1162 setOperationAction(ISD::XOR, SVT, Promote);
1163 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1164 setOperationAction(ISD::LOAD, SVT, Promote);
1165 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1166 setOperationAction(ISD::SELECT, SVT, Promote);
1167 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001168 }
David Greene9b9838d2009-06-29 16:47:10 +00001169 }
1170
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001171 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1172 // of this type with custom code.
1173 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1174 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001175 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1176 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001177 }
1178
Evan Cheng6be2c582006-04-05 23:38:46 +00001179 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001180 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001181
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001182
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1184 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001185 //
Eli Friedman962f5492010-06-02 19:35:46 +00001186 // FIXME: We really should do custom legalization for addition and
1187 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1188 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001189 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1190 // Add/Sub/Mul with overflow operations are custom lowered.
1191 MVT VT = IntVTs[i];
1192 setOperationAction(ISD::SADDO, VT, Custom);
1193 setOperationAction(ISD::UADDO, VT, Custom);
1194 setOperationAction(ISD::SSUBO, VT, Custom);
1195 setOperationAction(ISD::USUBO, VT, Custom);
1196 setOperationAction(ISD::SMULO, VT, Custom);
1197 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001198 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001199
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001200 // There are no 8-bit 3-address imul/mul instructions
1201 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1202 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001203
Evan Chengd54f2d52009-03-31 19:38:51 +00001204 if (!Subtarget->is64Bit()) {
1205 // These libcalls are not available in 32-bit.
1206 setLibcallName(RTLIB::SHL_I128, 0);
1207 setLibcallName(RTLIB::SRL_I128, 0);
1208 setLibcallName(RTLIB::SRA_I128, 0);
1209 }
1210
Evan Cheng206ee9d2006-07-07 08:33:52 +00001211 // We have target-specific dag combine patterns for the following nodes:
1212 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001213 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001214 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001215 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001216 setTargetDAGCombine(ISD::SHL);
1217 setTargetDAGCombine(ISD::SRA);
1218 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001219 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001220 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001222 setTargetDAGCombine(ISD::FADD);
1223 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001224 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001225 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001226 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001227 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001228 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001229 if (Subtarget->is64Bit())
1230 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001231 if (Subtarget->hasBMI())
1232 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001233
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001234 computeRegisterProperties();
1235
Evan Cheng05219282011-01-06 06:52:41 +00001236 // On Darwin, -Os means optimize for size without hurting performance,
1237 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001238 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001239 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001240 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001241 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1242 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1243 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001244 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001245 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001246
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001247 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001248}
1249
Scott Michel5b8f82e2008-03-10 15:42:14 +00001250
Duncan Sands28b77e92011-09-06 19:07:46 +00001251EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1252 if (!VT.isVector()) return MVT::i8;
1253 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001254}
1255
1256
Evan Cheng29286502008-01-23 23:17:41 +00001257/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1258/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001259static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001260 if (MaxAlign == 16)
1261 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001262 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001263 if (VTy->getBitWidth() == 128)
1264 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001265 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned EltAlign = 0;
1267 getMaxByValAlign(ATy->getElementType(), EltAlign);
1268 if (EltAlign > MaxAlign)
1269 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001270 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001271 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1272 unsigned EltAlign = 0;
1273 getMaxByValAlign(STy->getElementType(i), EltAlign);
1274 if (EltAlign > MaxAlign)
1275 MaxAlign = EltAlign;
1276 if (MaxAlign == 16)
1277 break;
1278 }
1279 }
1280 return;
1281}
1282
1283/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1284/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001285/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1286/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001287unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001288 if (Subtarget->is64Bit()) {
1289 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001290 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001291 if (TyAlign > 8)
1292 return TyAlign;
1293 return 8;
1294 }
1295
Evan Cheng29286502008-01-23 23:17:41 +00001296 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001297 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001298 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001299 return Align;
1300}
Chris Lattner2b02a442007-02-25 08:29:00 +00001301
Evan Chengf0df0312008-05-15 08:39:06 +00001302/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001303/// and store operations as a result of memset, memcpy, and memmove
1304/// lowering. If DstAlign is zero that means it's safe to destination
1305/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1306/// means there isn't a need to check it against alignment requirement,
1307/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001308/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001309/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1310/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1311/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001312/// It returns EVT::Other if the type should be determined using generic
1313/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001314EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001315X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1316 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001317 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001318 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001319 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001320 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1321 // linux. This is because the stack realignment code can't handle certain
1322 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001323 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001324 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001325 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001326 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001327 (Subtarget->isUnalignedMemAccessFast() ||
1328 ((DstAlign == 0 || DstAlign >= 16) &&
1329 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001330 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001331 if (Subtarget->hasAVX() &&
1332 Subtarget->getStackAlignment() >= 32)
1333 return MVT::v8f32;
1334 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001335 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001336 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001338 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001339 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001340 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001341 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001342 // Do not use f64 to lower memcpy if source is string constant. It's
1343 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001345 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001346 }
Evan Chengf0df0312008-05-15 08:39:06 +00001347 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 return MVT::i64;
1349 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001350}
1351
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001352/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1353/// current function. The returned value is a member of the
1354/// MachineJumpTableInfo::JTEntryKind enum.
1355unsigned X86TargetLowering::getJumpTableEncoding() const {
1356 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1357 // symbol.
1358 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1359 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001360 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001361
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001362 // Otherwise, use the normal jump table encoding heuristics.
1363 return TargetLowering::getJumpTableEncoding();
1364}
1365
Chris Lattnerc64daab2010-01-26 05:02:42 +00001366const MCExpr *
1367X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1368 const MachineBasicBlock *MBB,
1369 unsigned uid,MCContext &Ctx) const{
1370 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1371 Subtarget->isPICStyleGOT());
1372 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1373 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001374 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1375 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001376}
1377
Evan Chengcc415862007-11-09 01:32:10 +00001378/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1379/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001380SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001381 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001382 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001383 // This doesn't have DebugLoc associated with it, but is not really the
1384 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001385 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001386 return Table;
1387}
1388
Chris Lattner589c6f62010-01-26 06:28:43 +00001389/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1390/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1391/// MCExpr.
1392const MCExpr *X86TargetLowering::
1393getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1394 MCContext &Ctx) const {
1395 // X86-64 uses RIP relative addressing based on the jump table label.
1396 if (Subtarget->isPICStyleRIPRel())
1397 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1398
1399 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001400 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001401}
1402
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001403// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001404std::pair<const TargetRegisterClass*, uint8_t>
1405X86TargetLowering::findRepresentativeClass(EVT VT) const{
1406 const TargetRegisterClass *RRC = 0;
1407 uint8_t Cost = 1;
1408 switch (VT.getSimpleVT().SimpleTy) {
1409 default:
1410 return TargetLowering::findRepresentativeClass(VT);
1411 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1412 RRC = (Subtarget->is64Bit()
1413 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1414 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001415 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001416 RRC = X86::VR64RegisterClass;
1417 break;
1418 case MVT::f32: case MVT::f64:
1419 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1420 case MVT::v4f32: case MVT::v2f64:
1421 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1422 case MVT::v4f64:
1423 RRC = X86::VR128RegisterClass;
1424 break;
1425 }
1426 return std::make_pair(RRC, Cost);
1427}
1428
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001429bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1430 unsigned &Offset) const {
1431 if (!Subtarget->isTargetLinux())
1432 return false;
1433
1434 if (Subtarget->is64Bit()) {
1435 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1436 Offset = 0x28;
1437 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1438 AddressSpace = 256;
1439 else
1440 AddressSpace = 257;
1441 } else {
1442 // %gs:0x14 on i386
1443 Offset = 0x14;
1444 AddressSpace = 256;
1445 }
1446 return true;
1447}
1448
1449
Chris Lattner2b02a442007-02-25 08:29:00 +00001450//===----------------------------------------------------------------------===//
1451// Return Value Calling Convention Implementation
1452//===----------------------------------------------------------------------===//
1453
Chris Lattner59ed56b2007-02-28 04:55:35 +00001454#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001455
Michael J. Spencerec38de22010-10-10 22:04:20 +00001456bool
Eric Christopher471e4222011-06-08 23:55:35 +00001457X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1458 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001459 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001460 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001461 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001462 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001463 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001464 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001465}
1466
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467SDValue
1468X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001469 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001471 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001472 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001473 MachineFunction &MF = DAG.getMachineFunction();
1474 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001475
Chris Lattner9774c912007-02-27 05:28:59 +00001476 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001477 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 RVLocs, *DAG.getContext());
1479 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Evan Chengdcea1632010-02-04 02:40:39 +00001481 // Add the regs to the liveout set for the function.
1482 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1483 for (unsigned i = 0; i != RVLocs.size(); ++i)
1484 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1485 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Dan Gohman475871a2008-07-27 21:46:04 +00001487 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001490 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1491 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001492 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1493 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001495 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001496 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1497 CCValAssign &VA = RVLocs[i];
1498 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001499 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001500 EVT ValVT = ValToCopy.getValueType();
1501
Dale Johannesenc4510512010-09-24 19:05:48 +00001502 // If this is x86-64, and we disabled SSE, we can't return FP values,
1503 // or SSE or MMX vectors.
1504 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1505 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001506 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001507 report_fatal_error("SSE register return with SSE disabled");
1508 }
1509 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1510 // llvm-gcc has never done it right and no one has noticed, so this
1511 // should be OK for now.
1512 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001513 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001514 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001515
Chris Lattner447ff682008-03-11 03:23:40 +00001516 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1517 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001518 if (VA.getLocReg() == X86::ST0 ||
1519 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001520 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1521 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001522 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001524 RetOps.push_back(ValToCopy);
1525 // Don't emit a copytoreg.
1526 continue;
1527 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001528
Evan Cheng242b38b2009-02-23 09:03:22 +00001529 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1530 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001531 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001532 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001533 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001534 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001535 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1536 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001537 // If we don't have SSE2 available, convert to v4f32 so the generated
1538 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001539 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001541 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001542 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001543 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001544
Dale Johannesendd64c412009-02-04 00:33:20 +00001545 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001546 Flag = Chain.getValue(1);
1547 }
Dan Gohman61a92132008-04-21 23:59:07 +00001548
1549 // The x86-64 ABI for returning structs by value requires that we copy
1550 // the sret argument into %rax for the return. We saved the argument into
1551 // a virtual register in the entry block, so now we copy the value out
1552 // and into %rax.
1553 if (Subtarget->is64Bit() &&
1554 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1555 MachineFunction &MF = DAG.getMachineFunction();
1556 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1557 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001558 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001559 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001560 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001561
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001563 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001564
1565 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001566 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001567 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001568
Chris Lattner447ff682008-03-11 03:23:40 +00001569 RetOps[0] = Chain; // Update chain.
1570
1571 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001572 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001573 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
1575 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001577}
1578
Evan Cheng3d2125c2010-11-30 23:55:39 +00001579bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1580 if (N->getNumValues() != 1)
1581 return false;
1582 if (!N->hasNUsesOfValue(1, 0))
1583 return false;
1584
1585 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001586 if (Copy->getOpcode() != ISD::CopyToReg &&
1587 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001588 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001589
1590 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001591 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001592 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001593 if (UI->getOpcode() != X86ISD::RET_FLAG)
1594 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001595 HasRet = true;
1596 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599}
1600
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001601EVT
1602X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001603 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001604 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001605 // TODO: Is this also valid on 32-bit?
1606 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001607 ReturnMVT = MVT::i8;
1608 else
1609 ReturnMVT = MVT::i32;
1610
1611 EVT MinVT = getRegisterType(Context, ReturnMVT);
1612 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001613}
1614
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615/// LowerCallResult - Lower the result values of a call into the
1616/// appropriate copies out of appropriate physical registers.
1617///
1618SDValue
1619X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001620 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 const SmallVectorImpl<ISD::InputArg> &Ins,
1622 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001623 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001624
Chris Lattnere32bbf62007-02-28 07:09:55 +00001625 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001626 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001627 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001628 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1629 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001631
Chris Lattner3085e152007-02-25 08:59:22 +00001632 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001633 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001634 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001635 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001636
Torok Edwin3f142c32009-02-01 18:15:56 +00001637 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001639 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001640 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001641 }
1642
Evan Cheng79fb3b42009-02-20 20:43:02 +00001643 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001644
1645 // If this is a call to a function that returns an fp value on the floating
1646 // point stack, we must guarantee the the value is popped from the stack, so
1647 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001648 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001649 // instead.
1650 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1651 // If we prefer to use the value in xmm registers, copy it out as f80 and
1652 // use a truncate to move it from fp stack reg to xmm reg.
1653 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001654 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001655 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1656 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001657 Val = Chain.getValue(0);
1658
1659 // Round the f80 to the right size, which also moves it to the appropriate
1660 // xmm register.
1661 if (CopyVT != VA.getValVT())
1662 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1663 // This truncation won't change the value.
1664 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001665 } else {
1666 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1667 CopyVT, InFlag).getValue(1);
1668 Val = Chain.getValue(0);
1669 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001670 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001671 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001672 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001675}
1676
1677
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001678//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001679// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001680//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001681// StdCall calling convention seems to be standard for many Windows' API
1682// routines and around. It differs from C calling convention just a little:
1683// callee should clean up the stack, not caller. Symbols should be also
1684// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001685// For info on fast calling convention see Fast Calling Convention (tail call)
1686// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001687
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001689/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1691 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001692 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001695}
1696
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001697/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001698/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699static bool
1700ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1701 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001705}
1706
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001707/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1708/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001709/// the specific parameter attribute. The copy will be passed as a byval
1710/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001711static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001712CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001713 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1714 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001715 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001716
Dale Johannesendd64c412009-02-04 00:33:20 +00001717 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001718 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001719 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001720}
1721
Chris Lattner29689432010-03-11 00:22:57 +00001722/// IsTailCallConvention - Return true if the calling convention is one that
1723/// supports tail call optimization.
1724static bool IsTailCallConvention(CallingConv::ID CC) {
1725 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1726}
1727
Evan Cheng485fafc2011-03-21 01:19:09 +00001728bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1729 if (!CI->isTailCall())
1730 return false;
1731
1732 CallSite CS(CI);
1733 CallingConv::ID CalleeCC = CS.getCallingConv();
1734 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1735 return false;
1736
1737 return true;
1738}
1739
Evan Cheng0c439eb2010-01-27 00:07:07 +00001740/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1741/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001742static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1743 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001744 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001745}
1746
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747SDValue
1748X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001749 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001750 const SmallVectorImpl<ISD::InputArg> &Ins,
1751 DebugLoc dl, SelectionDAG &DAG,
1752 const CCValAssign &VA,
1753 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001754 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001755 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001757 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1758 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001759 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001760 EVT ValVT;
1761
1762 // If value is passed by pointer we have address passed instead of the value
1763 // itself.
1764 if (VA.getLocInfo() == CCValAssign::Indirect)
1765 ValVT = VA.getLocVT();
1766 else
1767 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001768
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001769 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001770 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001771 // In case of tail call optimization mark all arguments mutable. Since they
1772 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001773 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001774 unsigned Bytes = Flags.getByValSize();
1775 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1776 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001777 return DAG.getFrameIndex(FI, getPointerTy());
1778 } else {
1779 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001780 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001781 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1782 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001783 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001784 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001785 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001786}
1787
Dan Gohman475871a2008-07-27 21:46:04 +00001788SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001789X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001790 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 bool isVarArg,
1792 const SmallVectorImpl<ISD::InputArg> &Ins,
1793 DebugLoc dl,
1794 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001795 SmallVectorImpl<SDValue> &InVals)
1796 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001797 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001798 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001799
Gordon Henriksen86737662008-01-05 16:56:59 +00001800 const Function* Fn = MF.getFunction();
1801 if (Fn->hasExternalLinkage() &&
1802 Subtarget->isTargetCygMing() &&
1803 Fn->getName() == "main")
1804 FuncInfo->setForceFramePointer(true);
1805
Evan Cheng1bc78042006-04-26 01:20:17 +00001806 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001807 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001808 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001809
Chris Lattner29689432010-03-11 00:22:57 +00001810 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1811 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001812
Chris Lattner638402b2007-02-28 07:00:42 +00001813 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001814 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001815 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001816 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001817
1818 // Allocate shadow area for Win64
1819 if (IsWin64) {
1820 CCInfo.AllocateStack(32, 8);
1821 }
1822
Duncan Sands45907662010-10-31 13:21:44 +00001823 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001824
Chris Lattnerf39f7712007-02-28 05:46:49 +00001825 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001826 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1828 CCValAssign &VA = ArgLocs[i];
1829 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1830 // places.
1831 assert(VA.getValNo() != LastVal &&
1832 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001833 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001834 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001835
Chris Lattnerf39f7712007-02-28 05:46:49 +00001836 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001837 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001838 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001840 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001842 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001847 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1848 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001849 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001850 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001851 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001852 RC = X86::VR64RegisterClass;
1853 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001854 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001855
Devang Patel68e6bee2011-02-21 23:21:26 +00001856 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001858
Chris Lattnerf39f7712007-02-28 05:46:49 +00001859 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1860 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1861 // right size.
1862 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001863 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001864 DAG.getValueType(VA.getValVT()));
1865 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001866 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001867 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001868 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001869 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001870
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001871 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001872 // Handle MMX values passed in XMM regs.
1873 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001874 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1875 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001876 } else
1877 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001878 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001879 } else {
1880 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001881 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001882 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001883
1884 // If value is passed via pointer - do a load.
1885 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001886 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001887 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001888
Dan Gohman98ca4f22009-08-05 01:29:28 +00001889 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001890 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001891
Dan Gohman61a92132008-04-21 23:59:07 +00001892 // The x86-64 ABI for returning structs by value requires that we copy
1893 // the sret argument into %rax for the return. Save the argument into
1894 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001895 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001896 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1897 unsigned Reg = FuncInfo->getSRetReturnReg();
1898 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001899 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001900 FuncInfo->setSRetReturnReg(Reg);
1901 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001904 }
1905
Chris Lattnerf39f7712007-02-28 05:46:49 +00001906 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001907 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001908 if (FuncIsMadeTailCallSafe(CallConv,
1909 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001910 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001911
Evan Cheng1bc78042006-04-26 01:20:17 +00001912 // If the function takes variable number of arguments, make a frame index for
1913 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001914 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001915 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1916 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001917 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001918 }
1919 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001920 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1921
1922 // FIXME: We should really autogenerate these arrays
1923 static const unsigned GPR64ArgRegsWin64[] = {
1924 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001926 static const unsigned GPR64ArgRegs64Bit[] = {
1927 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1928 };
1929 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001930 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1931 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1932 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001933 const unsigned *GPR64ArgRegs;
1934 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001935
1936 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001937 // The XMM registers which might contain var arg parameters are shadowed
1938 // in their paired GPR. So we only need to save the GPR to their home
1939 // slots.
1940 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001941 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942 } else {
1943 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1944 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001945
Chad Rosier30450e82011-12-22 22:35:21 +00001946 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1947 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948 }
1949 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1950 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001951
Devang Patel578efa92009-06-05 21:57:13 +00001952 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001953 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001954 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001955 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1956 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001957 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001958 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
1959 !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001960 // Kernel mode asks for SSE to be disabled, so don't push them
1961 // on the stack.
1962 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001963
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001964 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001965 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001966 // Get to the caller-allocated home save location. Add 8 to account
1967 // for the return address.
1968 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001969 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001970 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001971 // Fixup to set vararg frame on shadow area (4 x i64).
1972 if (NumIntRegs < 4)
1973 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001974 } else {
1975 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001976 // registers, then we must store them to their spots on the stack so
1977 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001978 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1979 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1980 FuncInfo->setRegSaveFrameIndex(
1981 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001982 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001983 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001984
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001986 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001987 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1988 getPointerTy());
1989 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001990 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001991 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1992 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001993 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001994 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001997 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001998 MachinePointerInfo::getFixedStack(
1999 FuncInfo->getRegSaveFrameIndex(), Offset),
2000 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002001 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002002 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002004
Dan Gohmanface41a2009-08-16 21:24:25 +00002005 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2006 // Now store the XMM (fp + vector) parameter registers.
2007 SmallVector<SDValue, 11> SaveXMMOps;
2008 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002009
Devang Patel68e6bee2011-02-21 23:21:26 +00002010 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002011 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2012 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002013
Dan Gohman1e93df62010-04-17 14:41:14 +00002014 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2015 FuncInfo->getRegSaveFrameIndex()));
2016 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2017 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002018
Dan Gohmanface41a2009-08-16 21:24:25 +00002019 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002020 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002021 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002022 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2023 SaveXMMOps.push_back(Val);
2024 }
2025 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2026 MVT::Other,
2027 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002029
2030 if (!MemOps.empty())
2031 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2032 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002034 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002035
Gordon Henriksen86737662008-01-05 16:56:59 +00002036 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002037 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2038 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002039 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002040 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002041 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002042 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002043 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002044 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002045 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002046
Gordon Henriksen86737662008-01-05 16:56:59 +00002047 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002048 // RegSaveFrameIndex is X86-64 only.
2049 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002050 if (CallConv == CallingConv::X86_FastCall ||
2051 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 // fastcc functions can't have varargs.
2053 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002054 }
Evan Cheng25caf632006-05-23 21:06:34 +00002055
Rafael Espindola76927d752011-08-30 19:39:58 +00002056 FuncInfo->setArgumentStackSize(StackSize);
2057
Dan Gohman98ca4f22009-08-05 01:29:28 +00002058 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002059}
2060
Dan Gohman475871a2008-07-27 21:46:04 +00002061SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002062X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2063 SDValue StackPtr, SDValue Arg,
2064 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002065 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002066 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002067 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002068 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002069 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002070 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002071 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002072
2073 return DAG.getStore(Chain, dl, Arg, PtrOff,
2074 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002075 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002076}
2077
Bill Wendling64e87322009-01-16 19:25:27 +00002078/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002079/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002080SDValue
2081X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002082 SDValue &OutRetAddr, SDValue Chain,
2083 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002084 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002085 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002086 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002088
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002089 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002090 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002091 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002092 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093}
2094
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002095/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002097static SDValue
2098EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002100 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101 // Store the return address to the appropriate stack slot.
2102 if (!FPDiff) return Chain;
2103 // Calculate the new stack slot for the return address.
2104 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002105 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002106 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002108 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002109 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002110 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002111 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002112 return Chain;
2113}
2114
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002116X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002117 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002118 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002119 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002120 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121 const SmallVectorImpl<ISD::InputArg> &Ins,
2122 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002123 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 MachineFunction &MF = DAG.getMachineFunction();
2125 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002126 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002128 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129
Evan Cheng5f941932010-02-05 02:21:12 +00002130 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002131 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002132 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2133 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002134 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002135
2136 // Sibcalls are automatically detected tailcalls which do not require
2137 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002138 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002139 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002140
2141 if (isTailCall)
2142 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002143 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002144
Chris Lattner29689432010-03-11 00:22:57 +00002145 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2146 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002147
Chris Lattner638402b2007-02-28 07:00:42 +00002148 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002149 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002150 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002152
2153 // Allocate shadow area for Win64
2154 if (IsWin64) {
2155 CCInfo.AllocateStack(32, 8);
2156 }
2157
Duncan Sands45907662010-10-31 13:21:44 +00002158 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002159
Chris Lattner423c5f42007-02-28 05:31:48 +00002160 // Get a count of how many bytes are to be pushed on the stack.
2161 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002162 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002163 // This is a sibcall. The memory operands are available in caller's
2164 // own caller's stack.
2165 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002166 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2167 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002168 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002169
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002171 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002173 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002174 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2175 FPDiff = NumBytesCallerPushed - NumBytes;
2176
2177 // Set the delta of movement of the returnaddr stackslot.
2178 // But only set if delta is greater than previous delta.
2179 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2180 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2181 }
2182
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (!IsSibcall)
2184 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002185
Dan Gohman475871a2008-07-27 21:46:04 +00002186 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002187 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002188 if (isTailCall && FPDiff)
2189 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2190 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002191
Dan Gohman475871a2008-07-27 21:46:04 +00002192 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2193 SmallVector<SDValue, 8> MemOpChains;
2194 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002195
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002196 // Walk the register/memloc assignments, inserting copies/loads. In the case
2197 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002198 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2199 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002200 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002201 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002202 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002203 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002204
Chris Lattner423c5f42007-02-28 05:31:48 +00002205 // Promote the value if needed.
2206 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002207 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002208 case CCValAssign::Full: break;
2209 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002210 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002211 break;
2212 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002213 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002214 break;
2215 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002216 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2217 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002218 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002219 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2220 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002221 } else
2222 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2223 break;
2224 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002225 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002227 case CCValAssign::Indirect: {
2228 // Store the argument.
2229 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002230 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002231 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002232 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002233 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002234 Arg = SpillSlot;
2235 break;
2236 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002238
Chris Lattner423c5f42007-02-28 05:31:48 +00002239 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002240 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2241 if (isVarArg && IsWin64) {
2242 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2243 // shadow reg if callee is a varargs function.
2244 unsigned ShadowReg = 0;
2245 switch (VA.getLocReg()) {
2246 case X86::XMM0: ShadowReg = X86::RCX; break;
2247 case X86::XMM1: ShadowReg = X86::RDX; break;
2248 case X86::XMM2: ShadowReg = X86::R8; break;
2249 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002250 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002251 if (ShadowReg)
2252 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002253 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002254 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002255 assert(VA.isMemLoc());
2256 if (StackPtr.getNode() == 0)
2257 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2258 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2259 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002260 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002261 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002262
Evan Cheng32fe1032006-05-25 00:59:30 +00002263 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002264 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002265 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002266
Evan Cheng347d5f72006-04-28 21:29:37 +00002267 // Build a sequence of copy-to-reg nodes chained together with token chain
2268 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002269 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002270 // Tail call byval lowering might overwrite argument registers so in case of
2271 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002272 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002273 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002274 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002275 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002276 InFlag = Chain.getValue(1);
2277 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002278
Chris Lattner88e1fd52009-07-09 04:24:46 +00002279 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002280 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2281 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002282 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002283 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2284 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002285 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002286 InFlag);
2287 InFlag = Chain.getValue(1);
2288 } else {
2289 // If we are tail calling and generating PIC/GOT style code load the
2290 // address of the callee into ECX. The value in ecx is used as target of
2291 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2292 // for tail calls on PIC/GOT architectures. Normally we would just put the
2293 // address of GOT into ebx and then call target@PLT. But for tail calls
2294 // ebx would be restored (since ebx is callee saved) before jumping to the
2295 // target@PLT.
2296
2297 // Note: The actual moving to ECX is done further down.
2298 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2299 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2300 !G->getGlobal()->hasProtectedVisibility())
2301 Callee = LowerGlobalAddress(Callee, DAG);
2302 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002303 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002304 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002305 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002306
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002307 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002308 // From AMD64 ABI document:
2309 // For calls that may call functions that use varargs or stdargs
2310 // (prototype-less calls or calls to functions containing ellipsis (...) in
2311 // the declaration) %al is used as hidden argument to specify the number
2312 // of SSE registers used. The contents of %al do not need to match exactly
2313 // the number of registers, but must be an ubound on the number of SSE
2314 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002315
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // Count the number of XMM registers allocated.
2317 static const unsigned XMMArgRegs[] = {
2318 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2319 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2320 };
2321 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002322 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002323 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002324
Dale Johannesendd64c412009-02-04 00:33:20 +00002325 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002327 InFlag = Chain.getValue(1);
2328 }
2329
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002330
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002331 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002332 if (isTailCall) {
2333 // Force all the incoming stack arguments to be loaded from the stack
2334 // before any new outgoing arguments are stored to the stack, because the
2335 // outgoing stack slots may alias the incoming argument stack slots, and
2336 // the alias isn't otherwise explicit. This is slightly more conservative
2337 // than necessary, because it means that each store effectively depends
2338 // on every argument instead of just those arguments it would clobber.
2339 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2340
Dan Gohman475871a2008-07-27 21:46:04 +00002341 SmallVector<SDValue, 8> MemOpChains2;
2342 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002343 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002344 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002345 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002346 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002347 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2348 CCValAssign &VA = ArgLocs[i];
2349 if (VA.isRegLoc())
2350 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002351 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002352 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002353 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002354 // Create frame index.
2355 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002356 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002357 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002358 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002359
Duncan Sands276dcbd2008-03-21 09:14:45 +00002360 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002361 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002362 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002363 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002364 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002365 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002366 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002367
Dan Gohman98ca4f22009-08-05 01:29:28 +00002368 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2369 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002370 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002371 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002372 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002373 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002374 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002375 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002376 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002377 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002378 }
2379 }
2380
2381 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002383 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002384
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002385 // Copy arguments to their registers.
2386 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002387 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002388 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002389 InFlag = Chain.getValue(1);
2390 }
Dan Gohman475871a2008-07-27 21:46:04 +00002391 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002392
Gordon Henriksen86737662008-01-05 16:56:59 +00002393 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002394 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002395 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002396 }
2397
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002398 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2399 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2400 // In the 64-bit large code model, we have to make all calls
2401 // through a register, since the call instruction's 32-bit
2402 // pc-relative offset may not be large enough to hold the whole
2403 // address.
2404 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002405 // If the callee is a GlobalAddress node (quite common, every direct call
2406 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2407 // it.
2408
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002409 // We should use extra load for direct calls to dllimported functions in
2410 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002411 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002412 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002413 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002414 bool ExtraLoad = false;
2415 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002416
Chris Lattner48a7d022009-07-09 05:02:21 +00002417 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2418 // external symbols most go through the PLT in PIC mode. If the symbol
2419 // has hidden or protected visibility, or if it is static or local, then
2420 // we don't need to use the PLT - we can directly call it.
2421 if (Subtarget->isTargetELF() &&
2422 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002423 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002424 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002425 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002426 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002427 (!Subtarget->getTargetTriple().isMacOSX() ||
2428 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002429 // PC-relative references to external symbols should go through $stub,
2430 // unless we're building with the leopard linker or later, which
2431 // automatically synthesizes these stubs.
2432 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002433 } else if (Subtarget->isPICStyleRIPRel() &&
2434 isa<Function>(GV) &&
2435 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2436 // If the function is marked as non-lazy, generate an indirect call
2437 // which loads from the GOT directly. This avoids runtime overhead
2438 // at the cost of eager binding (and one extra byte of encoding).
2439 OpFlags = X86II::MO_GOTPCREL;
2440 WrapperKind = X86ISD::WrapperRIP;
2441 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002442 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002443
Devang Patel0d881da2010-07-06 22:08:15 +00002444 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002445 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002446
2447 // Add a wrapper if needed.
2448 if (WrapperKind != ISD::DELETED_NODE)
2449 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2450 // Add extra indirection if needed.
2451 if (ExtraLoad)
2452 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2453 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002454 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002455 }
Bill Wendling056292f2008-09-16 21:48:12 +00002456 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 unsigned char OpFlags = 0;
2458
Evan Cheng1bf891a2010-12-01 22:59:46 +00002459 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2460 // external symbols should go through the PLT.
2461 if (Subtarget->isTargetELF() &&
2462 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2463 OpFlags = X86II::MO_PLT;
2464 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002465 (!Subtarget->getTargetTriple().isMacOSX() ||
2466 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002467 // PC-relative references to external symbols should go through $stub,
2468 // unless we're building with the leopard linker or later, which
2469 // automatically synthesizes these stubs.
2470 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002471 }
Eric Christopherfd179292009-08-27 18:07:15 +00002472
Chris Lattner48a7d022009-07-09 05:02:21 +00002473 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2474 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002475 }
2476
Chris Lattnerd96d0722007-02-25 06:40:16 +00002477 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002478 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002479 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002480
Evan Chengf22f9b32010-02-06 03:28:46 +00002481 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002482 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2483 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002484 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002485 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002486
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002487 Ops.push_back(Chain);
2488 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002489
Dan Gohman98ca4f22009-08-05 01:29:28 +00002490 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002491 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002492
Gordon Henriksen86737662008-01-05 16:56:59 +00002493 // Add argument registers to the end of the list so that they are known live
2494 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002495 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2496 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2497 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002498
Evan Cheng586ccac2008-03-18 23:36:35 +00002499 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002500 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002501 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2502
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002503 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002504 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002505 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002506
Gabor Greifba36cb52008-08-28 21:40:38 +00002507 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002508 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002509
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002511 // We used to do:
2512 //// If this is the first return lowered for this function, add the regs
2513 //// to the liveout set for the function.
2514 // This isn't right, although it's probably harmless on x86; liveouts
2515 // should be computed from returns not tail calls. Consider a void
2516 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002517 return DAG.getNode(X86ISD::TC_RETURN, dl,
2518 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002519 }
2520
Dale Johannesenace16102009-02-03 19:33:06 +00002521 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002522 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002523
Chris Lattner2d297092006-05-23 18:50:38 +00002524 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002525 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002526 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2527 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002528 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002529 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002530 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002531 // pops the hidden struct pointer, so we have to push it back.
2532 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002533 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002534 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002535 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002536
Gordon Henriksenae636f82008-01-03 16:47:34 +00002537 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002538 if (!IsSibcall) {
2539 Chain = DAG.getCALLSEQ_END(Chain,
2540 DAG.getIntPtrConstant(NumBytes, true),
2541 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2542 true),
2543 InFlag);
2544 InFlag = Chain.getValue(1);
2545 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002546
Chris Lattner3085e152007-02-25 08:59:22 +00002547 // Handle result values, copying them out of physregs into vregs that we
2548 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002549 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2550 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002551}
2552
Evan Cheng25ab6902006-09-08 06:48:29 +00002553
2554//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002555// Fast Calling Convention (tail call) implementation
2556//===----------------------------------------------------------------------===//
2557
2558// Like std call, callee cleans arguments, convention except that ECX is
2559// reserved for storing the tail called function address. Only 2 registers are
2560// free for argument passing (inreg). Tail call optimization is performed
2561// provided:
2562// * tailcallopt is enabled
2563// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002564// On X86_64 architecture with GOT-style position independent code only local
2565// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002566// To keep the stack aligned according to platform abi the function
2567// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2568// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002569// If a tail called function callee has more arguments than the caller the
2570// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002571// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002572// original REtADDR, but before the saved framepointer or the spilled registers
2573// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2574// stack layout:
2575// arg1
2576// arg2
2577// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002578// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002579// move area ]
2580// (possible EBP)
2581// ESI
2582// EDI
2583// local1 ..
2584
2585/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2586/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002587unsigned
2588X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2589 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002590 MachineFunction &MF = DAG.getMachineFunction();
2591 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002592 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002593 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002594 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002595 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002596 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002597 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2598 // Number smaller than 12 so just add the difference.
2599 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2600 } else {
2601 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002602 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002603 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002604 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002605 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002606}
2607
Evan Cheng5f941932010-02-05 02:21:12 +00002608/// MatchingStackOffset - Return true if the given stack call argument is
2609/// already available in the same position (relatively) of the caller's
2610/// incoming argument stack.
2611static
2612bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2613 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2614 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002615 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2616 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002617 if (Arg.getOpcode() == ISD::CopyFromReg) {
2618 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002619 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002620 return false;
2621 MachineInstr *Def = MRI->getVRegDef(VR);
2622 if (!Def)
2623 return false;
2624 if (!Flags.isByVal()) {
2625 if (!TII->isLoadFromStackSlot(Def, FI))
2626 return false;
2627 } else {
2628 unsigned Opcode = Def->getOpcode();
2629 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2630 Def->getOperand(1).isFI()) {
2631 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002632 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002633 } else
2634 return false;
2635 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002636 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2637 if (Flags.isByVal())
2638 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002639 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002640 // define @foo(%struct.X* %A) {
2641 // tail call @bar(%struct.X* byval %A)
2642 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002643 return false;
2644 SDValue Ptr = Ld->getBasePtr();
2645 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2646 if (!FINode)
2647 return false;
2648 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002649 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002650 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002651 FI = FINode->getIndex();
2652 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002653 } else
2654 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002655
Evan Cheng4cae1332010-03-05 08:38:04 +00002656 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002657 if (!MFI->isFixedObjectIndex(FI))
2658 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002659 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002660}
2661
Dan Gohman98ca4f22009-08-05 01:29:28 +00002662/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2663/// for tail call optimization. Targets which want to do tail call
2664/// optimization should implement this function.
2665bool
2666X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002667 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002668 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002669 bool isCalleeStructRet,
2670 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002671 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002672 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002673 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002674 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002675 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002676 CalleeCC != CallingConv::C)
2677 return false;
2678
Evan Cheng7096ae42010-01-29 06:45:59 +00002679 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002680 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002681 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002682 CallingConv::ID CallerCC = CallerF->getCallingConv();
2683 bool CCMatch = CallerCC == CalleeCC;
2684
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002685 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002686 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002687 return true;
2688 return false;
2689 }
2690
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002691 // Look for obvious safe cases to perform tail call optimization that do not
2692 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002693
Evan Cheng2c12cb42010-03-26 16:26:03 +00002694 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2695 // emit a special epilogue.
2696 if (RegInfo->needsStackRealignment(MF))
2697 return false;
2698
Evan Chenga375d472010-03-15 18:54:48 +00002699 // Also avoid sibcall optimization if either caller or callee uses struct
2700 // return semantics.
2701 if (isCalleeStructRet || isCallerStructRet)
2702 return false;
2703
Chad Rosier2416da32011-06-24 21:15:36 +00002704 // An stdcall caller is expected to clean up its arguments; the callee
2705 // isn't going to do that.
2706 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2707 return false;
2708
Chad Rosier871f6642011-05-18 19:59:50 +00002709 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002710 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002711 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002712
2713 // Optimizing for varargs on Win64 is unlikely to be safe without
2714 // additional testing.
2715 if (Subtarget->isTargetWin64())
2716 return false;
2717
Chad Rosier871f6642011-05-18 19:59:50 +00002718 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002719 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2720 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002721
Chad Rosier871f6642011-05-18 19:59:50 +00002722 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2723 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2724 if (!ArgLocs[i].isRegLoc())
2725 return false;
2726 }
2727
Chad Rosier30450e82011-12-22 22:35:21 +00002728 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2729 // stack. Therefore, if it's not used by the call it is not safe to optimize
2730 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002731 bool Unused = false;
2732 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2733 if (!Ins[i].Used) {
2734 Unused = true;
2735 break;
2736 }
2737 }
2738 if (Unused) {
2739 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002740 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2741 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002742 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002743 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002744 CCValAssign &VA = RVLocs[i];
2745 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2746 return false;
2747 }
2748 }
2749
Evan Cheng13617962010-04-30 01:12:32 +00002750 // If the calling conventions do not match, then we'd better make sure the
2751 // results are returned in the same way as what the caller expects.
2752 if (!CCMatch) {
2753 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002754 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2755 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002756 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2757
2758 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002759 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2760 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002761 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2762
2763 if (RVLocs1.size() != RVLocs2.size())
2764 return false;
2765 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2766 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2767 return false;
2768 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2769 return false;
2770 if (RVLocs1[i].isRegLoc()) {
2771 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2772 return false;
2773 } else {
2774 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2775 return false;
2776 }
2777 }
2778 }
2779
Evan Chenga6bff982010-01-30 01:22:00 +00002780 // If the callee takes no arguments then go on to check the results of the
2781 // call.
2782 if (!Outs.empty()) {
2783 // Check if stack adjustment is needed. For now, do not do this if any
2784 // argument is passed on the stack.
2785 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002786 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2787 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002788
2789 // Allocate shadow area for Win64
2790 if (Subtarget->isTargetWin64()) {
2791 CCInfo.AllocateStack(32, 8);
2792 }
2793
Duncan Sands45907662010-10-31 13:21:44 +00002794 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002795 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002796 MachineFunction &MF = DAG.getMachineFunction();
2797 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2798 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002799
2800 // Check if the arguments are already laid out in the right way as
2801 // the caller's fixed stack objects.
2802 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002803 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2804 const X86InstrInfo *TII =
2805 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002806 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2807 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002808 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002809 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002810 if (VA.getLocInfo() == CCValAssign::Indirect)
2811 return false;
2812 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002813 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2814 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002815 return false;
2816 }
2817 }
2818 }
Evan Cheng9c044672010-05-29 01:35:22 +00002819
2820 // If the tailcall address may be in a register, then make sure it's
2821 // possible to register allocate for it. In 32-bit, the call address can
2822 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002823 // callee-saved registers are restored. These happen to be the same
2824 // registers used to pass 'inreg' arguments so watch out for those.
2825 if (!Subtarget->is64Bit() &&
2826 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002827 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002828 unsigned NumInRegs = 0;
2829 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2830 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002831 if (!VA.isRegLoc())
2832 continue;
2833 unsigned Reg = VA.getLocReg();
2834 switch (Reg) {
2835 default: break;
2836 case X86::EAX: case X86::EDX: case X86::ECX:
2837 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002838 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002839 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002840 }
2841 }
2842 }
Evan Chenga6bff982010-01-30 01:22:00 +00002843 }
Evan Chengb1712452010-01-27 06:25:16 +00002844
Evan Cheng86809cc2010-02-03 03:28:02 +00002845 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002846}
2847
Dan Gohman3df24e62008-09-03 23:12:08 +00002848FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002849X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2850 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002851}
2852
2853
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002854//===----------------------------------------------------------------------===//
2855// Other Lowering Hooks
2856//===----------------------------------------------------------------------===//
2857
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002858static bool MayFoldLoad(SDValue Op) {
2859 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2860}
2861
2862static bool MayFoldIntoStore(SDValue Op) {
2863 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2864}
2865
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002866static bool isTargetShuffle(unsigned Opcode) {
2867 switch(Opcode) {
2868 default: return false;
2869 case X86ISD::PSHUFD:
2870 case X86ISD::PSHUFHW:
2871 case X86ISD::PSHUFLW:
2872 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002873 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002874 case X86ISD::SHUFPS:
2875 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002876 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002877 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002878 case X86ISD::MOVLPS:
2879 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002880 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002881 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002882 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002883 case X86ISD::MOVSS:
2884 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002885 case X86ISD::UNPCKL:
2886 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002887 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002888 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002889 return true;
2890 }
2891 return false;
2892}
2893
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002894static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002895 SDValue V1, SelectionDAG &DAG) {
2896 switch(Opc) {
2897 default: llvm_unreachable("Unknown x86 shuffle node");
2898 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002899 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002900 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002901 return DAG.getNode(Opc, dl, VT, V1);
2902 }
2903
2904 return SDValue();
2905}
2906
2907static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002908 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002909 switch(Opc) {
2910 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002911 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002912 case X86ISD::PSHUFHW:
2913 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002914 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002915 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2916 }
2917
2918 return SDValue();
2919}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002920
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002921static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2922 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2923 switch(Opc) {
2924 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002925 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002926 case X86ISD::SHUFPD:
2927 case X86ISD::SHUFPS:
Craig Topperec24e612011-11-30 07:47:51 +00002928 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002929 return DAG.getNode(Opc, dl, VT, V1, V2,
2930 DAG.getConstant(TargetMask, MVT::i8));
2931 }
2932 return SDValue();
2933}
2934
2935static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2936 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2937 switch(Opc) {
2938 default: llvm_unreachable("Unknown x86 shuffle node");
2939 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002940 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002941 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002942 case X86ISD::MOVLPS:
2943 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002944 case X86ISD::MOVSS:
2945 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002946 case X86ISD::UNPCKL:
2947 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002948 return DAG.getNode(Opc, dl, VT, V1, V2);
2949 }
2950 return SDValue();
2951}
2952
Dan Gohmand858e902010-04-17 15:26:15 +00002953SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002954 MachineFunction &MF = DAG.getMachineFunction();
2955 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2956 int ReturnAddrIndex = FuncInfo->getRAIndex();
2957
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002958 if (ReturnAddrIndex == 0) {
2959 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002960 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002961 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002962 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002963 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002964 }
2965
Evan Cheng25ab6902006-09-08 06:48:29 +00002966 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002967}
2968
2969
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002970bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2971 bool hasSymbolicDisplacement) {
2972 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002973 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002974 return false;
2975
2976 // If we don't have a symbolic displacement - we don't have any extra
2977 // restrictions.
2978 if (!hasSymbolicDisplacement)
2979 return true;
2980
2981 // FIXME: Some tweaks might be needed for medium code model.
2982 if (M != CodeModel::Small && M != CodeModel::Kernel)
2983 return false;
2984
2985 // For small code model we assume that latest object is 16MB before end of 31
2986 // bits boundary. We may also accept pretty large negative constants knowing
2987 // that all objects are in the positive half of address space.
2988 if (M == CodeModel::Small && Offset < 16*1024*1024)
2989 return true;
2990
2991 // For kernel code model we know that all object resist in the negative half
2992 // of 32bits address space. We may not accept negative offsets, since they may
2993 // be just off and we may accept pretty large positive ones.
2994 if (M == CodeModel::Kernel && Offset > 0)
2995 return true;
2996
2997 return false;
2998}
2999
Evan Chengef41ff62011-06-23 17:54:54 +00003000/// isCalleePop - Determines whether the callee is required to pop its
3001/// own arguments. Callee pop is necessary to support tail calls.
3002bool X86::isCalleePop(CallingConv::ID CallingConv,
3003 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3004 if (IsVarArg)
3005 return false;
3006
3007 switch (CallingConv) {
3008 default:
3009 return false;
3010 case CallingConv::X86_StdCall:
3011 return !is64Bit;
3012 case CallingConv::X86_FastCall:
3013 return !is64Bit;
3014 case CallingConv::X86_ThisCall:
3015 return !is64Bit;
3016 case CallingConv::Fast:
3017 return TailCallOpt;
3018 case CallingConv::GHC:
3019 return TailCallOpt;
3020 }
3021}
3022
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003023/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3024/// specific condition code, returning the condition code and the LHS/RHS of the
3025/// comparison to make.
3026static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3027 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003028 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003029 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3030 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3031 // X > -1 -> X == 0, jump !sign.
3032 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003033 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003034 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3035 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003036 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003037 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003038 // X < 1 -> X <= 0
3039 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003040 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003041 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003042 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003043
Evan Chengd9558e02006-01-06 00:43:03 +00003044 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003045 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003046 case ISD::SETEQ: return X86::COND_E;
3047 case ISD::SETGT: return X86::COND_G;
3048 case ISD::SETGE: return X86::COND_GE;
3049 case ISD::SETLT: return X86::COND_L;
3050 case ISD::SETLE: return X86::COND_LE;
3051 case ISD::SETNE: return X86::COND_NE;
3052 case ISD::SETULT: return X86::COND_B;
3053 case ISD::SETUGT: return X86::COND_A;
3054 case ISD::SETULE: return X86::COND_BE;
3055 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003056 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003058
Chris Lattner4c78e022008-12-23 23:42:27 +00003059 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003060
Chris Lattner4c78e022008-12-23 23:42:27 +00003061 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003062 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3063 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003064 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3065 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003066 }
3067
Chris Lattner4c78e022008-12-23 23:42:27 +00003068 switch (SetCCOpcode) {
3069 default: break;
3070 case ISD::SETOLT:
3071 case ISD::SETOLE:
3072 case ISD::SETUGT:
3073 case ISD::SETUGE:
3074 std::swap(LHS, RHS);
3075 break;
3076 }
3077
3078 // On a floating point condition, the flags are set as follows:
3079 // ZF PF CF op
3080 // 0 | 0 | 0 | X > Y
3081 // 0 | 0 | 1 | X < Y
3082 // 1 | 0 | 0 | X == Y
3083 // 1 | 1 | 1 | unordered
3084 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003085 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003087 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003088 case ISD::SETOLT: // flipped
3089 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003090 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003091 case ISD::SETOLE: // flipped
3092 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003093 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003094 case ISD::SETUGT: // flipped
3095 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003096 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003097 case ISD::SETUGE: // flipped
3098 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003099 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003100 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003101 case ISD::SETNE: return X86::COND_NE;
3102 case ISD::SETUO: return X86::COND_P;
3103 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003104 case ISD::SETOEQ:
3105 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 }
Evan Chengd9558e02006-01-06 00:43:03 +00003107}
3108
Evan Cheng4a460802006-01-11 00:33:36 +00003109/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3110/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003111/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003112static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003113 switch (X86CC) {
3114 default:
3115 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003116 case X86::COND_B:
3117 case X86::COND_BE:
3118 case X86::COND_E:
3119 case X86::COND_P:
3120 case X86::COND_A:
3121 case X86::COND_AE:
3122 case X86::COND_NE:
3123 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003124 return true;
3125 }
3126}
3127
Evan Chengeb2f9692009-10-27 19:56:55 +00003128/// isFPImmLegal - Returns true if the target can instruction select the
3129/// specified FP immediate natively. If false, the legalizer will
3130/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003131bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003132 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3133 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3134 return true;
3135 }
3136 return false;
3137}
3138
Nate Begeman9008ca62009-04-27 18:41:29 +00003139/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3140/// the specified range (L, H].
3141static bool isUndefOrInRange(int Val, int Low, int Hi) {
3142 return (Val < 0) || (Val >= Low && Val < Hi);
3143}
3144
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003145/// isUndefOrInRange - Return true if every element in Mask, begining
3146/// from position Pos and ending in Pos+Size, falls within the specified
3147/// range (L, L+Pos]. or is undef.
3148static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3149 int Pos, int Size, int Low, int Hi) {
3150 for (int i = Pos, e = Pos+Size; i != e; ++i)
3151 if (!isUndefOrInRange(Mask[i], Low, Hi))
3152 return false;
3153 return true;
3154}
3155
Nate Begeman9008ca62009-04-27 18:41:29 +00003156/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3157/// specified value.
3158static bool isUndefOrEqual(int Val, int CmpVal) {
3159 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003160 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003162}
3163
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003164/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3165/// from position Pos and ending in Pos+Size, falls within the specified
3166/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003167static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3168 int Pos, int Size, int Low) {
3169 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3170 if (!isUndefOrEqual(Mask[i], Low))
3171 return false;
3172 return true;
3173}
3174
Nate Begeman9008ca62009-04-27 18:41:29 +00003175/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3176/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3177/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003178static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003179 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 return (Mask[0] < 2 && Mask[1] < 2);
3183 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003184}
3185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003187 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 N->getMask(M);
3189 return ::isPSHUFDMask(M, N->getValueType(0));
3190}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003191
Nate Begeman9008ca62009-04-27 18:41:29 +00003192/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3193/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003194static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003195 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003196 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003197
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 // Lower quadword copied in order or undef.
3199 for (int i = 0; i != 4; ++i)
3200 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003201 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003202
Evan Cheng506d3df2006-03-29 23:07:14 +00003203 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003204 for (int i = 4; i != 8; ++i)
3205 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003206 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003207
Evan Cheng506d3df2006-03-29 23:07:14 +00003208 return true;
3209}
3210
Nate Begeman9008ca62009-04-27 18:41:29 +00003211bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003212 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003213 N->getMask(M);
3214 return ::isPSHUFHWMask(M, N->getValueType(0));
3215}
Evan Cheng506d3df2006-03-29 23:07:14 +00003216
Nate Begeman9008ca62009-04-27 18:41:29 +00003217/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3218/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003219static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003221 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003222
Rafael Espindola15684b22009-04-24 12:40:33 +00003223 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 for (int i = 4; i != 8; ++i)
3225 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003226 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003227
Rafael Espindola15684b22009-04-24 12:40:33 +00003228 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003229 for (int i = 0; i != 4; ++i)
3230 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003231 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003232
Rafael Espindola15684b22009-04-24 12:40:33 +00003233 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003234}
3235
Nate Begeman9008ca62009-04-27 18:41:29 +00003236bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003237 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 N->getMask(M);
3239 return ::isPSHUFLWMask(M, N->getValueType(0));
3240}
3241
Nate Begemana09008b2009-10-19 02:17:23 +00003242/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3243/// is suitable for input to PALIGNR.
3244static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003245 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003246 int i, e = VT.getVectorNumElements();
Craig Topper1dc0fbc2011-12-05 07:27:14 +00003247 if (VT.getSizeInBits() != 128)
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003248 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003249
Nate Begemana09008b2009-10-19 02:17:23 +00003250 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003251 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003252 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003253
Nate Begemana09008b2009-10-19 02:17:23 +00003254 for (i = 0; i != e; ++i)
3255 if (Mask[i] >= 0)
3256 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003257
Nate Begemana09008b2009-10-19 02:17:23 +00003258 // All undef, not a palignr.
3259 if (i == e)
3260 return false;
3261
Eli Friedman63f8dde2011-07-25 21:36:45 +00003262 // Make sure we're shifting in the right direction.
3263 if (Mask[i] <= i)
3264 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003265
3266 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003267
Nate Begemana09008b2009-10-19 02:17:23 +00003268 // Check the rest of the elements to see if they are consecutive.
3269 for (++i; i != e; ++i) {
3270 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003271 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003272 return false;
3273 }
3274 return true;
3275}
3276
Craig Topper9d7025b2011-11-27 21:41:12 +00003277/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003278/// specifies a shuffle of elements that is suitable for input to 256-bit
3279/// VSHUFPSY.
Craig Topper9d7025b2011-11-27 21:41:12 +00003280static bool isVSHUFPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper1ff73d72011-12-06 04:59:07 +00003281 bool HasAVX, bool Commuted = false) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003282 int NumElems = VT.getVectorNumElements();
3283
Craig Topper71c4c122011-11-28 01:14:24 +00003284 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003285 return false;
3286
Craig Topper9d7025b2011-11-27 21:41:12 +00003287 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003288 return false;
3289
3290 // VSHUFPSY divides the resulting vector into 4 chunks.
3291 // The sources are also splitted into 4 chunks, and each destination
3292 // chunk must come from a different source chunk.
3293 //
3294 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3295 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3296 //
3297 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3298 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3299 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003300 // VSHUFPDY divides the resulting vector into 4 chunks.
3301 // The sources are also splitted into 4 chunks, and each destination
3302 // chunk must come from a different source chunk.
3303 //
3304 // SRC1 => X3 X2 X1 X0
3305 // SRC2 => Y3 Y2 Y1 Y0
3306 //
3307 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3308 //
Craig Topper1ff73d72011-12-06 04:59:07 +00003309 unsigned QuarterSize = NumElems/4;
3310 unsigned HalfSize = QuarterSize*2;
3311 for (unsigned l = 0; l != 2; ++l) {
3312 unsigned LaneStart = l*HalfSize;
3313 for (unsigned s = 0; s != 2; ++s) {
3314 unsigned QuarterStart = s*QuarterSize;
3315 unsigned Src = (Commuted) ? (1-s) : s;
3316 unsigned SrcStart = Src*NumElems + LaneStart;
3317 for (unsigned i = 0; i != QuarterSize; ++i) {
3318 int Idx = Mask[i+QuarterStart+LaneStart];
3319 if (!isUndefOrInRange(Idx, SrcStart, SrcStart+HalfSize))
3320 return false;
Chad Rosier30450e82011-12-22 22:35:21 +00003321 // For VSHUFPSY, the mask of the second half must be the same as the
3322 // first but with the appropriate offsets. This works in the same way as
Craig Topper1ff73d72011-12-06 04:59:07 +00003323 // VPERMILPS works with masks.
3324 if (NumElems == 4 || l == 0 || Mask[i+QuarterStart] < 0)
3325 continue;
3326 if (!isUndefOrEqual(Idx, Mask[i+QuarterStart]+HalfSize))
3327 return false;
3328 }
3329 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003330 }
3331
3332 return true;
3333}
3334
Craig Topper9d7025b2011-11-27 21:41:12 +00003335/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3336/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
3337static unsigned getShuffleVSHUFPYImmediate(SDNode *N) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003338 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3339 EVT VT = SVOp->getValueType(0);
3340 int NumElems = VT.getVectorNumElements();
3341
Craig Topper9d7025b2011-11-27 21:41:12 +00003342 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3343 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003344
3345 int HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003346 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003347 unsigned Mask = 0;
Craig Topper71c4c122011-11-28 01:14:24 +00003348 for (int i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003349 int Elt = SVOp->getMaskElt(i);
3350 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003351 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003352 Elt %= HalfSize;
3353 unsigned Shamt = i;
3354 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3355 if (NumElems == 8) Shamt %= HalfSize;
3356 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003357 }
3358
3359 return Mask;
3360}
3361
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003362/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3363/// the two vector operands have swapped position.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003364static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3365 unsigned NumElems) {
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003366 for (unsigned i = 0; i != NumElems; ++i) {
3367 int idx = Mask[i];
3368 if (idx < 0)
3369 continue;
3370 else if (idx < (int)NumElems)
3371 Mask[i] = idx + NumElems;
3372 else
3373 Mask[i] = idx - NumElems;
3374 }
3375}
3376
Evan Cheng14aed5e2006-03-24 01:18:28 +00003377/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003378/// specifies a shuffle of elements that is suitable for input to 128-bit
Craig Topper1ff73d72011-12-06 04:59:07 +00003379/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3380/// reverse of what x86 shuffles want.
3381static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3382 bool Commuted = false) {
3383 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003384
3385 if (VT.getSizeInBits() != 128)
3386 return false;
3387
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 if (NumElems != 2 && NumElems != 4)
3389 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003390
Craig Topper1ff73d72011-12-06 04:59:07 +00003391 unsigned Half = NumElems / 2;
3392 unsigned SrcStart = Commuted ? NumElems : 0;
3393 for (unsigned i = 0; i != Half; ++i)
3394 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003395 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003396 SrcStart = Commuted ? 0 : NumElems;
3397 for (unsigned i = Half; i != NumElems; ++i)
3398 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003399 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003400
Evan Cheng14aed5e2006-03-24 01:18:28 +00003401 return true;
3402}
3403
Nate Begeman9008ca62009-04-27 18:41:29 +00003404bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3405 SmallVector<int, 8> M;
3406 N->getMask(M);
3407 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003408}
3409
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003410/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3411/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003412bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003413 EVT VT = N->getValueType(0);
3414 unsigned NumElems = VT.getVectorNumElements();
3415
3416 if (VT.getSizeInBits() != 128)
3417 return false;
3418
3419 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003420 return false;
3421
Evan Cheng2064a2b2006-03-28 06:50:32 +00003422 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003423 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3424 isUndefOrEqual(N->getMaskElt(1), 7) &&
3425 isUndefOrEqual(N->getMaskElt(2), 2) &&
3426 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003427}
3428
Nate Begeman0b10b912009-11-07 23:17:15 +00003429/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3430/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3431/// <2, 3, 2, 3>
3432bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003433 EVT VT = N->getValueType(0);
3434 unsigned NumElems = VT.getVectorNumElements();
3435
3436 if (VT.getSizeInBits() != 128)
3437 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003438
Nate Begeman0b10b912009-11-07 23:17:15 +00003439 if (NumElems != 4)
3440 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003441
Nate Begeman0b10b912009-11-07 23:17:15 +00003442 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003443 isUndefOrEqual(N->getMaskElt(1), 3) &&
3444 isUndefOrEqual(N->getMaskElt(2), 2) &&
3445 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003446}
3447
Evan Cheng5ced1d82006-04-06 23:23:56 +00003448/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3449/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003450bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003451 EVT VT = N->getValueType(0);
3452
3453 if (VT.getSizeInBits() != 128)
3454 return false;
3455
Nate Begeman9008ca62009-04-27 18:41:29 +00003456 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003457
Evan Cheng5ced1d82006-04-06 23:23:56 +00003458 if (NumElems != 2 && NumElems != 4)
3459 return false;
3460
Evan Chengc5cdff22006-04-07 21:53:05 +00003461 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003462 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003463 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003464
Evan Chengc5cdff22006-04-07 21:53:05 +00003465 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003466 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003467 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003468
3469 return true;
3470}
3471
Nate Begeman0b10b912009-11-07 23:17:15 +00003472/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3473/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3474bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003475 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003476
David Greenea20244d2011-03-02 17:23:43 +00003477 if ((NumElems != 2 && NumElems != 4)
3478 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003479 return false;
3480
Evan Chengc5cdff22006-04-07 21:53:05 +00003481 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003482 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003483 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003484
Nate Begeman9008ca62009-04-27 18:41:29 +00003485 for (unsigned i = 0; i < NumElems/2; ++i)
3486 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003487 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003488
3489 return true;
3490}
3491
Evan Cheng0038e592006-03-28 00:39:58 +00003492/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3493/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003494static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003495 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003496 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003497
3498 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3499 "Unsupported vector type for unpckh");
3500
Craig Topper6347e862011-11-21 06:57:39 +00003501 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003502 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003503 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003504
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003505 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3506 // independently on 128-bit lanes.
3507 unsigned NumLanes = VT.getSizeInBits()/128;
3508 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003509
Craig Topper94438ba2011-12-16 08:06:31 +00003510 for (unsigned l = 0; l != NumLanes; ++l) {
3511 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3512 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003513 i += 2, ++j) {
3514 int BitI = Mask[i];
3515 int BitI1 = Mask[i+1];
3516 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003517 return false;
David Greenea20244d2011-03-02 17:23:43 +00003518 if (V2IsSplat) {
3519 if (!isUndefOrEqual(BitI1, NumElts))
3520 return false;
3521 } else {
3522 if (!isUndefOrEqual(BitI1, j + NumElts))
3523 return false;
3524 }
Evan Cheng39623da2006-04-20 08:58:49 +00003525 }
Evan Cheng0038e592006-03-28 00:39:58 +00003526 }
David Greenea20244d2011-03-02 17:23:43 +00003527
Evan Cheng0038e592006-03-28 00:39:58 +00003528 return true;
3529}
3530
Craig Topper6347e862011-11-21 06:57:39 +00003531bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003532 SmallVector<int, 8> M;
3533 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003534 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003535}
3536
Evan Cheng4fcb9222006-03-28 02:43:26 +00003537/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3538/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003539static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003540 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003541 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003542
3543 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3544 "Unsupported vector type for unpckh");
3545
Craig Topper6347e862011-11-21 06:57:39 +00003546 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003547 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003548 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003549
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003550 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3551 // independently on 128-bit lanes.
3552 unsigned NumLanes = VT.getSizeInBits()/128;
3553 unsigned NumLaneElts = NumElts/NumLanes;
3554
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003555 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003556 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3557 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003558 int BitI = Mask[i];
3559 int BitI1 = Mask[i+1];
3560 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003561 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003562 if (V2IsSplat) {
3563 if (isUndefOrEqual(BitI1, NumElts))
3564 return false;
3565 } else {
3566 if (!isUndefOrEqual(BitI1, j+NumElts))
3567 return false;
3568 }
Evan Cheng39623da2006-04-20 08:58:49 +00003569 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003570 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003571 return true;
3572}
3573
Craig Topper6347e862011-11-21 06:57:39 +00003574bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003575 SmallVector<int, 8> M;
3576 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003577 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003578}
3579
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003580/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3581/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3582/// <0, 0, 1, 1>
Craig Topper94438ba2011-12-16 08:06:31 +00003583static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3584 bool HasAVX2) {
3585 unsigned NumElts = VT.getVectorNumElements();
3586
3587 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3588 "Unsupported vector type for unpckh");
3589
3590 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3591 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003592 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003593
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003594 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3595 // FIXME: Need a better way to get rid of this, there's no latency difference
3596 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3597 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003598 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003599 return false;
3600
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003601 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3602 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003603 unsigned NumLanes = VT.getSizeInBits()/128;
3604 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003605
Craig Topper94438ba2011-12-16 08:06:31 +00003606 for (unsigned l = 0; l != NumLanes; ++l) {
3607 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3608 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003609 i += 2, ++j) {
3610 int BitI = Mask[i];
3611 int BitI1 = Mask[i+1];
3612
3613 if (!isUndefOrEqual(BitI, j))
3614 return false;
3615 if (!isUndefOrEqual(BitI1, j))
3616 return false;
3617 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003618 }
David Greenea20244d2011-03-02 17:23:43 +00003619
Rafael Espindola15684b22009-04-24 12:40:33 +00003620 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003621}
3622
Craig Topper94438ba2011-12-16 08:06:31 +00003623bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003624 SmallVector<int, 8> M;
3625 N->getMask(M);
Craig Topper94438ba2011-12-16 08:06:31 +00003626 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003627}
3628
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003629/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3630/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3631/// <2, 2, 3, 3>
Craig Topper94438ba2011-12-16 08:06:31 +00003632static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3633 bool HasAVX2) {
3634 unsigned NumElts = VT.getVectorNumElements();
3635
3636 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3637 "Unsupported vector type for unpckh");
3638
3639 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3640 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003641 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003642
Craig Topper94438ba2011-12-16 08:06:31 +00003643 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3644 // independently on 128-bit lanes.
3645 unsigned NumLanes = VT.getSizeInBits()/128;
3646 unsigned NumLaneElts = NumElts/NumLanes;
3647
3648 for (unsigned l = 0; l != NumLanes; ++l) {
3649 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3650 i != (l+1)*NumLaneElts; i += 2, ++j) {
3651 int BitI = Mask[i];
3652 int BitI1 = Mask[i+1];
3653 if (!isUndefOrEqual(BitI, j))
3654 return false;
3655 if (!isUndefOrEqual(BitI1, j))
3656 return false;
3657 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003658 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003659 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003660}
3661
Craig Topper94438ba2011-12-16 08:06:31 +00003662bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003663 SmallVector<int, 8> M;
3664 N->getMask(M);
Craig Topper94438ba2011-12-16 08:06:31 +00003665 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003666}
3667
Evan Cheng017dcc62006-04-21 01:05:10 +00003668/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3669/// specifies a shuffle of elements that is suitable for input to MOVSS,
3670/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003671static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003672 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003673 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003674 if (VT.getSizeInBits() == 256)
3675 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003676
3677 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003678
Nate Begeman9008ca62009-04-27 18:41:29 +00003679 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003680 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003681
Nate Begeman9008ca62009-04-27 18:41:29 +00003682 for (int i = 1; i < NumElts; ++i)
3683 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003684 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003685
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003686 return true;
3687}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003688
Nate Begeman9008ca62009-04-27 18:41:29 +00003689bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3690 SmallVector<int, 8> M;
3691 N->getMask(M);
3692 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003693}
3694
Craig Topper70b883b2011-11-28 10:14:51 +00003695/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003696/// as permutations between 128-bit chunks or halves. As an example: this
3697/// shuffle bellow:
3698/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3699/// The first half comes from the second half of V1 and the second half from the
3700/// the second half of V2.
Craig Topper70b883b2011-11-28 10:14:51 +00003701static bool isVPERM2X128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3702 bool HasAVX) {
3703 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003704 return false;
3705
3706 // The shuffle result is divided into half A and half B. In total the two
3707 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3708 // B must come from C, D, E or F.
3709 int HalfSize = VT.getVectorNumElements()/2;
3710 bool MatchA = false, MatchB = false;
3711
3712 // Check if A comes from one of C, D, E, F.
3713 for (int Half = 0; Half < 4; ++Half) {
3714 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3715 MatchA = true;
3716 break;
3717 }
3718 }
3719
3720 // Check if B comes from one of C, D, E, F.
3721 for (int Half = 0; Half < 4; ++Half) {
3722 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3723 MatchB = true;
3724 break;
3725 }
3726 }
3727
3728 return MatchA && MatchB;
3729}
3730
Craig Topper70b883b2011-11-28 10:14:51 +00003731/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3732/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003733static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003734 EVT VT = SVOp->getValueType(0);
3735
3736 int HalfSize = VT.getVectorNumElements()/2;
3737
3738 int FstHalf = 0, SndHalf = 0;
3739 for (int i = 0; i < HalfSize; ++i) {
3740 if (SVOp->getMaskElt(i) > 0) {
3741 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3742 break;
3743 }
3744 }
3745 for (int i = HalfSize; i < HalfSize*2; ++i) {
3746 if (SVOp->getMaskElt(i) > 0) {
3747 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3748 break;
3749 }
3750 }
3751
3752 return (FstHalf | (SndHalf << 4));
3753}
3754
Craig Topper70b883b2011-11-28 10:14:51 +00003755/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003756/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3757/// Note that VPERMIL mask matching is different depending whether theunderlying
3758/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3759/// to the same elements of the low, but to the higher half of the source.
3760/// In VPERMILPD the two lanes could be shuffled independently of each other
3761/// with the same restriction that lanes can't be crossed.
Craig Topper70b883b2011-11-28 10:14:51 +00003762static bool isVPERMILPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3763 bool HasAVX) {
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003764 int NumElts = VT.getVectorNumElements();
3765 int NumLanes = VT.getSizeInBits()/128;
3766
Craig Topper70b883b2011-11-28 10:14:51 +00003767 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003768 return false;
3769
Craig Topper70b883b2011-11-28 10:14:51 +00003770 // Only match 256-bit with 32/64-bit types
3771 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003772 return false;
3773
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003774 int LaneSize = NumElts/NumLanes;
Craig Topper70b883b2011-11-28 10:14:51 +00003775 for (int l = 0; l != NumLanes; ++l) {
3776 int LaneStart = l*LaneSize;
3777 for (int i = 0; i != LaneSize; ++i) {
3778 if (!isUndefOrInRange(Mask[i+LaneStart], LaneStart, LaneStart+LaneSize))
3779 return false;
3780 if (NumElts == 4 || l == 0)
3781 continue;
3782 // VPERMILPS handling
3783 if (Mask[i] < 0)
3784 continue;
3785 if (!isUndefOrEqual(Mask[i+LaneStart], Mask[i]+LaneSize))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003786 return false;
3787 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003788 }
3789
3790 return true;
3791}
3792
Craig Topper70b883b2011-11-28 10:14:51 +00003793/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3794/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003795static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003796 EVT VT = SVOp->getValueType(0);
3797
3798 int NumElts = VT.getVectorNumElements();
3799 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003800 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003801
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003802 // Although the mask is equal for both lanes do it twice to get the cases
3803 // where a mask will match because the same mask element is undef on the
3804 // first half but valid on the second. This would get pathological cases
3805 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003806 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003807 unsigned Mask = 0;
Craig Topper70b883b2011-11-28 10:14:51 +00003808 for (int i = 0; i != NumElts; ++i) {
3809 int MaskElt = SVOp->getMaskElt(i);
3810 if (MaskElt < 0)
3811 continue;
3812 MaskElt %= LaneSize;
3813 unsigned Shamt = i;
3814 // VPERMILPSY, the mask of the first half must be equal to the second one
3815 if (NumElts == 8) Shamt %= LaneSize;
3816 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003817 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003818
3819 return Mask;
3820}
3821
Evan Cheng017dcc62006-04-21 01:05:10 +00003822/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3823/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003824/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003825static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003826 bool V2IsSplat = false, bool V2IsUndef = false) {
3827 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003828 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003829 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003830
Nate Begeman9008ca62009-04-27 18:41:29 +00003831 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003832 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003833
Nate Begeman9008ca62009-04-27 18:41:29 +00003834 for (int i = 1; i < NumOps; ++i)
3835 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3836 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3837 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003838 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003839
Evan Cheng39623da2006-04-20 08:58:49 +00003840 return true;
3841}
3842
Nate Begeman9008ca62009-04-27 18:41:29 +00003843static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003844 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003845 SmallVector<int, 8> M;
3846 N->getMask(M);
3847 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003848}
3849
Evan Chengd9539472006-04-14 21:59:03 +00003850/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3851/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003852/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3853bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3854 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003855 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003856 return false;
3857
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003858 // The second vector must be undef
3859 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3860 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003861
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003862 EVT VT = N->getValueType(0);
3863 unsigned NumElems = VT.getVectorNumElements();
3864
3865 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3866 (VT.getSizeInBits() == 256 && NumElems != 8))
3867 return false;
3868
3869 // "i+1" is the value the indexed mask element must have
3870 for (unsigned i = 0; i < NumElems; i += 2)
3871 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3872 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003873 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003874
3875 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003876}
3877
3878/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3879/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003880/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3881bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3882 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003883 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003884 return false;
3885
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003886 // The second vector must be undef
3887 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3888 return false;
3889
3890 EVT VT = N->getValueType(0);
3891 unsigned NumElems = VT.getVectorNumElements();
3892
3893 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3894 (VT.getSizeInBits() == 256 && NumElems != 8))
3895 return false;
3896
3897 // "i" is the value the indexed mask element must have
3898 for (unsigned i = 0; i < NumElems; i += 2)
3899 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3900 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003901 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003902
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003903 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003904}
3905
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003906/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3907/// specifies a shuffle of elements that is suitable for input to 256-bit
3908/// version of MOVDDUP.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003909static bool isMOVDDUPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3910 bool HasAVX) {
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003911 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003912
Craig Topperbeabc6c2011-12-05 06:56:46 +00003913 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003914 return false;
3915
3916 for (int i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003917 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003918 return false;
3919 for (int i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003920 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003921 return false;
3922 return true;
3923}
3924
Evan Cheng0b457f02008-09-25 20:50:48 +00003925/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003926/// specifies a shuffle of elements that is suitable for input to 128-bit
3927/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003928bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003929 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003930
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003931 if (VT.getSizeInBits() != 128)
3932 return false;
3933
3934 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003935 for (int i = 0; i < e; ++i)
3936 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003937 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003938 for (int i = 0; i < e; ++i)
3939 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003940 return false;
3941 return true;
3942}
3943
David Greenec38a03e2011-02-03 15:50:00 +00003944/// isVEXTRACTF128Index - Return true if the specified
3945/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3946/// suitable for input to VEXTRACTF128.
3947bool X86::isVEXTRACTF128Index(SDNode *N) {
3948 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3949 return false;
3950
3951 // The index should be aligned on a 128-bit boundary.
3952 uint64_t Index =
3953 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3954
3955 unsigned VL = N->getValueType(0).getVectorNumElements();
3956 unsigned VBits = N->getValueType(0).getSizeInBits();
3957 unsigned ElSize = VBits / VL;
3958 bool Result = (Index * ElSize) % 128 == 0;
3959
3960 return Result;
3961}
3962
David Greeneccacdc12011-02-04 16:08:29 +00003963/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3964/// operand specifies a subvector insert that is suitable for input to
3965/// VINSERTF128.
3966bool X86::isVINSERTF128Index(SDNode *N) {
3967 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3968 return false;
3969
3970 // The index should be aligned on a 128-bit boundary.
3971 uint64_t Index =
3972 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3973
3974 unsigned VL = N->getValueType(0).getVectorNumElements();
3975 unsigned VBits = N->getValueType(0).getSizeInBits();
3976 unsigned ElSize = VBits / VL;
3977 bool Result = (Index * ElSize) % 128 == 0;
3978
3979 return Result;
3980}
3981
Evan Cheng63d33002006-03-22 08:01:21 +00003982/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003983/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003984unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3986 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3987
Evan Chengb9df0ca2006-03-22 02:53:00 +00003988 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3989 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003990 for (int i = 0; i < NumOperands; ++i) {
3991 int Val = SVOp->getMaskElt(NumOperands-i-1);
3992 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003993 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003994 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003995 if (i != NumOperands - 1)
3996 Mask <<= Shift;
3997 }
Evan Cheng63d33002006-03-22 08:01:21 +00003998 return Mask;
3999}
4000
Evan Cheng506d3df2006-03-29 23:07:14 +00004001/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004002/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004003unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004004 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004005 unsigned Mask = 0;
4006 // 8 nodes, but we only care about the last 4.
4007 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004008 int Val = SVOp->getMaskElt(i);
4009 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004010 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004011 if (i != 4)
4012 Mask <<= 2;
4013 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004014 return Mask;
4015}
4016
4017/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004018/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004019unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004021 unsigned Mask = 0;
4022 // 8 nodes, but we only care about the first 4.
4023 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004024 int Val = SVOp->getMaskElt(i);
4025 if (Val >= 0)
4026 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004027 if (i != 0)
4028 Mask <<= 2;
4029 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004030 return Mask;
4031}
4032
Nate Begemana09008b2009-10-19 02:17:23 +00004033/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4034/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004035static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4036 EVT VT = SVOp->getValueType(0);
4037 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004038 int Val = 0;
4039
4040 unsigned i, e;
Craig Topperd93e4c32011-12-11 19:12:35 +00004041 for (i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004042 Val = SVOp->getMaskElt(i);
4043 if (Val >= 0)
4044 break;
4045 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004046 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004047 return (Val - i) * EltSize;
4048}
4049
David Greenec38a03e2011-02-03 15:50:00 +00004050/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4051/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4052/// instructions.
4053unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4054 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4055 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4056
4057 uint64_t Index =
4058 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4059
4060 EVT VecVT = N->getOperand(0).getValueType();
4061 EVT ElVT = VecVT.getVectorElementType();
4062
4063 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004064 return Index / NumElemsPerChunk;
4065}
4066
David Greeneccacdc12011-02-04 16:08:29 +00004067/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4068/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4069/// instructions.
4070unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4071 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4072 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4073
4074 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004075 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004076
4077 EVT VecVT = N->getValueType(0);
4078 EVT ElVT = VecVT.getVectorElementType();
4079
4080 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004081 return Index / NumElemsPerChunk;
4082}
4083
Evan Cheng37b73872009-07-30 08:33:02 +00004084/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4085/// constant +0.0.
4086bool X86::isZeroNode(SDValue Elt) {
4087 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004088 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004089 (isa<ConstantFPSDNode>(Elt) &&
4090 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4091}
4092
Nate Begeman9008ca62009-04-27 18:41:29 +00004093/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4094/// their permute mask.
4095static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4096 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004097 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004098 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004099 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004100
Nate Begeman5a5ca152009-04-29 05:20:52 +00004101 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004102 int idx = SVOp->getMaskElt(i);
4103 if (idx < 0)
4104 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004105 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004107 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004108 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004109 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004110 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4111 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004112}
4113
Evan Cheng533a0aa2006-04-19 20:35:22 +00004114/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4115/// match movhlps. The lower half elements should come from upper half of
4116/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004117/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004118static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004119 EVT VT = Op->getValueType(0);
4120 if (VT.getSizeInBits() != 128)
4121 return false;
4122 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004123 return false;
4124 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004125 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004126 return false;
4127 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004128 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004129 return false;
4130 return true;
4131}
4132
Evan Cheng5ced1d82006-04-06 23:23:56 +00004133/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004134/// is promoted to a vector. It also returns the LoadSDNode by reference if
4135/// required.
4136static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004137 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4138 return false;
4139 N = N->getOperand(0).getNode();
4140 if (!ISD::isNON_EXTLoad(N))
4141 return false;
4142 if (LD)
4143 *LD = cast<LoadSDNode>(N);
4144 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004145}
4146
Dan Gohman65fd6562011-11-03 21:49:52 +00004147// Test whether the given value is a vector value which will be legalized
4148// into a load.
4149static bool WillBeConstantPoolLoad(SDNode *N) {
4150 if (N->getOpcode() != ISD::BUILD_VECTOR)
4151 return false;
4152
4153 // Check for any non-constant elements.
4154 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4155 switch (N->getOperand(i).getNode()->getOpcode()) {
4156 case ISD::UNDEF:
4157 case ISD::ConstantFP:
4158 case ISD::Constant:
4159 break;
4160 default:
4161 return false;
4162 }
4163
4164 // Vectors of all-zeros and all-ones are materialized with special
4165 // instructions rather than being loaded.
4166 return !ISD::isBuildVectorAllZeros(N) &&
4167 !ISD::isBuildVectorAllOnes(N);
4168}
4169
Evan Cheng533a0aa2006-04-19 20:35:22 +00004170/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4171/// match movlp{s|d}. The lower half elements should come from lower half of
4172/// V1 (and in order), and the upper half elements should come from the upper
4173/// half of V2 (and in order). And since V1 will become the source of the
4174/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004175static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4176 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004177 EVT VT = Op->getValueType(0);
4178 if (VT.getSizeInBits() != 128)
4179 return false;
4180
Evan Cheng466685d2006-10-09 20:57:25 +00004181 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004182 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004183 // Is V2 is a vector load, don't do this transformation. We will try to use
4184 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004185 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004186 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004187
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004188 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004189
Evan Cheng533a0aa2006-04-19 20:35:22 +00004190 if (NumElems != 2 && NumElems != 4)
4191 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004192 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004193 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004194 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004195 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004196 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004197 return false;
4198 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004199}
4200
Evan Cheng39623da2006-04-20 08:58:49 +00004201/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4202/// all the same.
4203static bool isSplatVector(SDNode *N) {
4204 if (N->getOpcode() != ISD::BUILD_VECTOR)
4205 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004206
Dan Gohman475871a2008-07-27 21:46:04 +00004207 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004208 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4209 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004210 return false;
4211 return true;
4212}
4213
Evan Cheng213d2cf2007-05-17 18:45:50 +00004214/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004215/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004216/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004217static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004218 SDValue V1 = N->getOperand(0);
4219 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004220 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4221 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004222 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004223 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004224 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004225 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4226 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004227 if (Opc != ISD::BUILD_VECTOR ||
4228 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 return false;
4230 } else if (Idx >= 0) {
4231 unsigned Opc = V1.getOpcode();
4232 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4233 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004234 if (Opc != ISD::BUILD_VECTOR ||
4235 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004236 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004237 }
4238 }
4239 return true;
4240}
4241
4242/// getZeroVector - Returns a vector of specified type with all zero elements.
4243///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004244static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004245 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004246 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004247
Dale Johannesen0488fb62010-09-30 23:57:10 +00004248 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004249 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004250 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004251 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004252 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004253 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4254 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4255 } else { // SSE1
4256 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4257 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4258 }
4259 } else if (VT.getSizeInBits() == 256) { // AVX
4260 // 256-bit logic and arithmetic instructions in AVX are
4261 // all floating-point, no support for integer ops. Default
4262 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004264 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4265 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004266 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004267 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004268}
4269
Chris Lattner8a594482007-11-25 00:24:49 +00004270/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004271/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4272/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4273/// Then bitcast to their original type, ensuring they get CSE'd.
4274static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4275 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004276 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004277 assert((VT.is128BitVector() || VT.is256BitVector())
4278 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004279
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004281 SDValue Vec;
4282 if (VT.getSizeInBits() == 256) {
4283 if (HasAVX2) { // AVX2
4284 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4285 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4286 } else { // AVX
4287 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4288 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4289 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4290 Vec = Insert128BitVector(InsV, Vec,
4291 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4292 }
4293 } else {
4294 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004295 }
4296
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004297 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004298}
4299
Evan Cheng39623da2006-04-20 08:58:49 +00004300/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4301/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004302static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004303 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004304 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004305
Evan Cheng39623da2006-04-20 08:58:49 +00004306 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 SmallVector<int, 8> MaskVec;
4308 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004309
Nate Begeman5a5ca152009-04-29 05:20:52 +00004310 for (unsigned i = 0; i != NumElems; ++i) {
4311 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 MaskVec[i] = NumElems;
4313 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004314 }
Evan Cheng39623da2006-04-20 08:58:49 +00004315 }
Evan Cheng39623da2006-04-20 08:58:49 +00004316 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4318 SVOp->getOperand(1), &MaskVec[0]);
4319 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004320}
4321
Evan Cheng017dcc62006-04-21 01:05:10 +00004322/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4323/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004324static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 SDValue V2) {
4326 unsigned NumElems = VT.getVectorNumElements();
4327 SmallVector<int, 8> Mask;
4328 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004329 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 Mask.push_back(i);
4331 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004332}
4333
Nate Begeman9008ca62009-04-27 18:41:29 +00004334/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004335static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004336 SDValue V2) {
4337 unsigned NumElems = VT.getVectorNumElements();
4338 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004339 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 Mask.push_back(i);
4341 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004342 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004344}
4345
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004346/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004347static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 SDValue V2) {
4349 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004350 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004351 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004352 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004353 Mask.push_back(i + Half);
4354 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004355 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004356 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004357}
4358
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004359// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004360// a generic shuffle instruction because the target has no such instructions.
4361// Generate shuffles which repeat i16 and i8 several times until they can be
4362// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004363static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004364 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004365 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004366 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004367
Nate Begeman9008ca62009-04-27 18:41:29 +00004368 while (NumElems > 4) {
4369 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004370 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004372 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004373 EltNo -= NumElems/2;
4374 }
4375 NumElems >>= 1;
4376 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004377 return V;
4378}
Eric Christopherfd179292009-08-27 18:07:15 +00004379
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004380/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4381static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4382 EVT VT = V.getValueType();
4383 DebugLoc dl = V.getDebugLoc();
4384 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4385 && "Vector size not supported");
4386
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004387 if (VT.getSizeInBits() == 128) {
4388 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004389 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004390 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4391 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004392 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004393 // To use VPERMILPS to splat scalars, the second half of indicies must
4394 // refer to the higher part, which is a duplication of the lower one,
4395 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004396 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4397 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004398
4399 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4400 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4401 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004402 }
4403
4404 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4405}
4406
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004407/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004408static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4409 EVT SrcVT = SV->getValueType(0);
4410 SDValue V1 = SV->getOperand(0);
4411 DebugLoc dl = SV->getDebugLoc();
4412
4413 int EltNo = SV->getSplatIndex();
4414 int NumElems = SrcVT.getVectorNumElements();
4415 unsigned Size = SrcVT.getSizeInBits();
4416
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004417 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4418 "Unknown how to promote splat for type");
4419
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004420 // Extract the 128-bit part containing the splat element and update
4421 // the splat element index when it refers to the higher register.
4422 if (Size == 256) {
4423 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4424 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4425 if (Idx > 0)
4426 EltNo -= NumElems/2;
4427 }
4428
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004429 // All i16 and i8 vector types can't be used directly by a generic shuffle
4430 // instruction because the target has no such instruction. Generate shuffles
4431 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004432 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004433 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004434 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004435 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004436
4437 // Recreate the 256-bit vector and place the same 128-bit vector
4438 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004439 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004440 if (Size == 256) {
4441 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4442 DAG.getConstant(0, MVT::i32), DAG, dl);
4443 V1 = Insert128BitVector(InsV, V1,
4444 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4445 }
4446
4447 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004448}
4449
Evan Chengba05f722006-04-21 23:03:30 +00004450/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004451/// vector of zero or undef vector. This produces a shuffle where the low
4452/// element of V2 is swizzled into the zero/undef vector, landing at element
4453/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004454static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004455 bool isZero, bool HasXMMInt,
4456 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004457 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004458 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004459 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004460 unsigned NumElems = VT.getVectorNumElements();
4461 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004462 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004463 // If this is the insertion idx, put the low elt of V2 here.
4464 MaskVec.push_back(i == Idx ? NumElems : i);
4465 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004466}
4467
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004468/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4469/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004470static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4471 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004472 if (Depth == 6)
4473 return SDValue(); // Limit search depth.
4474
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004475 SDValue V = SDValue(N, 0);
4476 EVT VT = V.getValueType();
4477 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004478
4479 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4480 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4481 Index = SV->getMaskElt(Index);
4482
4483 if (Index < 0)
4484 return DAG.getUNDEF(VT.getVectorElementType());
4485
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004486 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004487 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004488 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004489 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004490
4491 // Recurse into target specific vector shuffles to find scalars.
4492 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004493 int NumElems = VT.getVectorNumElements();
4494 SmallVector<unsigned, 16> ShuffleMask;
4495 SDValue ImmN;
4496
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004497 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004498 case X86ISD::SHUFPS:
4499 case X86ISD::SHUFPD:
4500 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004501 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4502 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004503 break;
Craig Topper34671b82011-12-06 08:21:25 +00004504 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004505 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004506 break;
Craig Topper34671b82011-12-06 08:21:25 +00004507 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004508 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004509 break;
4510 case X86ISD::MOVHLPS:
4511 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4512 break;
4513 case X86ISD::MOVLHPS:
4514 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4515 break;
4516 case X86ISD::PSHUFD:
4517 ImmN = N->getOperand(N->getNumOperands()-1);
4518 DecodePSHUFMask(NumElems,
4519 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4520 ShuffleMask);
4521 break;
4522 case X86ISD::PSHUFHW:
4523 ImmN = N->getOperand(N->getNumOperands()-1);
4524 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4525 ShuffleMask);
4526 break;
4527 case X86ISD::PSHUFLW:
4528 ImmN = N->getOperand(N->getNumOperands()-1);
4529 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4530 ShuffleMask);
4531 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004532 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004533 case X86ISD::MOVSD: {
4534 // The index 0 always comes from the first element of the second source,
4535 // this is why MOVSS and MOVSD are used in the first place. The other
4536 // elements come from the other positions of the first source vector.
4537 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004538 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4539 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004540 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004541 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004542 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004543 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004544 ShuffleMask);
4545 break;
Craig Topperec24e612011-11-30 07:47:51 +00004546 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004547 ImmN = N->getOperand(N->getNumOperands()-1);
4548 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4549 ShuffleMask);
4550 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004551 case X86ISD::MOVDDUP:
4552 case X86ISD::MOVLHPD:
4553 case X86ISD::MOVLPD:
4554 case X86ISD::MOVLPS:
4555 case X86ISD::MOVSHDUP:
4556 case X86ISD::MOVSLDUP:
4557 case X86ISD::PALIGN:
4558 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004559 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004560 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004561 return SDValue();
4562 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004563
4564 Index = ShuffleMask[Index];
4565 if (Index < 0)
4566 return DAG.getUNDEF(VT.getVectorElementType());
4567
4568 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4569 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4570 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004571 }
4572
4573 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004574 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004575 V = V.getOperand(0);
4576 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004577 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004578
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004579 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004580 return SDValue();
4581 }
4582
4583 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4584 return (Index == 0) ? V.getOperand(0)
4585 : DAG.getUNDEF(VT.getVectorElementType());
4586
4587 if (V.getOpcode() == ISD::BUILD_VECTOR)
4588 return V.getOperand(Index);
4589
4590 return SDValue();
4591}
4592
4593/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4594/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004595/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004596static
4597unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4598 bool ZerosFromLeft, SelectionDAG &DAG) {
4599 int i = 0;
4600
4601 while (i < NumElems) {
4602 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004603 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004604 if (!(Elt.getNode() &&
4605 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4606 break;
4607 ++i;
4608 }
4609
4610 return i;
4611}
4612
4613/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4614/// MaskE correspond consecutively to elements from one of the vector operands,
4615/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4616static
4617bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4618 int OpIdx, int NumElems, unsigned &OpNum) {
4619 bool SeenV1 = false;
4620 bool SeenV2 = false;
4621
4622 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4623 int Idx = SVOp->getMaskElt(i);
4624 // Ignore undef indicies
4625 if (Idx < 0)
4626 continue;
4627
4628 if (Idx < NumElems)
4629 SeenV1 = true;
4630 else
4631 SeenV2 = true;
4632
4633 // Only accept consecutive elements from the same vector
4634 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4635 return false;
4636 }
4637
4638 OpNum = SeenV1 ? 0 : 1;
4639 return true;
4640}
4641
4642/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4643/// logical left shift of a vector.
4644static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4645 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4646 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4647 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4648 false /* check zeros from right */, DAG);
4649 unsigned OpSrc;
4650
4651 if (!NumZeros)
4652 return false;
4653
4654 // Considering the elements in the mask that are not consecutive zeros,
4655 // check if they consecutively come from only one of the source vectors.
4656 //
4657 // V1 = {X, A, B, C} 0
4658 // \ \ \ /
4659 // vector_shuffle V1, V2 <1, 2, 3, X>
4660 //
4661 if (!isShuffleMaskConsecutive(SVOp,
4662 0, // Mask Start Index
4663 NumElems-NumZeros-1, // Mask End Index
4664 NumZeros, // Where to start looking in the src vector
4665 NumElems, // Number of elements in vector
4666 OpSrc)) // Which source operand ?
4667 return false;
4668
4669 isLeft = false;
4670 ShAmt = NumZeros;
4671 ShVal = SVOp->getOperand(OpSrc);
4672 return true;
4673}
4674
4675/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4676/// logical left shift of a vector.
4677static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4678 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4679 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4680 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4681 true /* check zeros from left */, DAG);
4682 unsigned OpSrc;
4683
4684 if (!NumZeros)
4685 return false;
4686
4687 // Considering the elements in the mask that are not consecutive zeros,
4688 // check if they consecutively come from only one of the source vectors.
4689 //
4690 // 0 { A, B, X, X } = V2
4691 // / \ / /
4692 // vector_shuffle V1, V2 <X, X, 4, 5>
4693 //
4694 if (!isShuffleMaskConsecutive(SVOp,
4695 NumZeros, // Mask Start Index
4696 NumElems-1, // Mask End Index
4697 0, // Where to start looking in the src vector
4698 NumElems, // Number of elements in vector
4699 OpSrc)) // Which source operand ?
4700 return false;
4701
4702 isLeft = true;
4703 ShAmt = NumZeros;
4704 ShVal = SVOp->getOperand(OpSrc);
4705 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004706}
4707
4708/// isVectorShift - Returns true if the shuffle can be implemented as a
4709/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004710static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004711 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004712 // Although the logic below support any bitwidth size, there are no
4713 // shift instructions which handle more than 128-bit vectors.
4714 if (SVOp->getValueType(0).getSizeInBits() > 128)
4715 return false;
4716
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004717 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4718 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4719 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004720
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004721 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004722}
4723
Evan Chengc78d3b42006-04-24 18:01:45 +00004724/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4725///
Dan Gohman475871a2008-07-27 21:46:04 +00004726static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004727 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004728 SelectionDAG &DAG,
4729 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004730 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004731 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004732
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004733 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004734 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004735 bool First = true;
4736 for (unsigned i = 0; i < 16; ++i) {
4737 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4738 if (ThisIsNonZero && First) {
4739 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004741 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004742 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004743 First = false;
4744 }
4745
4746 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004747 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004748 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4749 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004750 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004752 }
4753 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004754 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4755 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4756 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004757 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004758 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004759 } else
4760 ThisElt = LastElt;
4761
Gabor Greifba36cb52008-08-28 21:40:38 +00004762 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004763 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004764 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004765 }
4766 }
4767
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004768 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004769}
4770
Bill Wendlinga348c562007-03-22 18:42:45 +00004771/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004772///
Dan Gohman475871a2008-07-27 21:46:04 +00004773static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004774 unsigned NumNonZero, unsigned NumZero,
4775 SelectionDAG &DAG,
4776 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004777 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004778 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004779
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004780 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004781 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004782 bool First = true;
4783 for (unsigned i = 0; i < 8; ++i) {
4784 bool isNonZero = (NonZeros & (1 << i)) != 0;
4785 if (isNonZero) {
4786 if (First) {
4787 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004788 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004789 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004790 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004791 First = false;
4792 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004793 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004795 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004796 }
4797 }
4798
4799 return V;
4800}
4801
Evan Chengf26ffe92008-05-29 08:22:04 +00004802/// getVShift - Return a vector logical shift node.
4803///
Owen Andersone50ed302009-08-10 22:56:29 +00004804static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004805 unsigned NumBits, SelectionDAG &DAG,
4806 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004807 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004808 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004809 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004810 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4811 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004812 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004813 DAG.getConstant(NumBits,
4814 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004815}
4816
Dan Gohman475871a2008-07-27 21:46:04 +00004817SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004818X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004819 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004820
Evan Chengc3630942009-12-09 21:00:30 +00004821 // Check if the scalar load can be widened into a vector load. And if
4822 // the address is "base + cst" see if the cst can be "absorbed" into
4823 // the shuffle mask.
4824 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4825 SDValue Ptr = LD->getBasePtr();
4826 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4827 return SDValue();
4828 EVT PVT = LD->getValueType(0);
4829 if (PVT != MVT::i32 && PVT != MVT::f32)
4830 return SDValue();
4831
4832 int FI = -1;
4833 int64_t Offset = 0;
4834 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4835 FI = FINode->getIndex();
4836 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004837 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004838 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4839 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4840 Offset = Ptr.getConstantOperandVal(1);
4841 Ptr = Ptr.getOperand(0);
4842 } else {
4843 return SDValue();
4844 }
4845
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004846 // FIXME: 256-bit vector instructions don't require a strict alignment,
4847 // improve this code to support it better.
4848 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004849 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004850 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004851 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004852 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004853 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004854 // Can't change the alignment. FIXME: It's possible to compute
4855 // the exact stack offset and reference FI + adjust offset instead.
4856 // If someone *really* cares about this. That's the way to implement it.
4857 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004858 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004859 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004860 }
4861 }
4862
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004863 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004864 // Ptr + (Offset & ~15).
4865 if (Offset < 0)
4866 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004867 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004868 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004869 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004870 if (StartOffset)
4871 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4872 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4873
4874 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004875 int NumElems = VT.getVectorNumElements();
4876
4877 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4878 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4879 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004880 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004881 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004882
4883 // Canonicalize it to a v4i32 or v8i32 shuffle.
4884 SmallVector<int, 8> Mask;
4885 for (int i = 0; i < NumElems; ++i)
4886 Mask.push_back(EltNo);
4887
4888 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4889 return DAG.getNode(ISD::BITCAST, dl, NVT,
4890 DAG.getVectorShuffle(CanonVT, dl, V1,
4891 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004892 }
4893
4894 return SDValue();
4895}
4896
Michael J. Spencerec38de22010-10-10 22:04:20 +00004897/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4898/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004899/// load which has the same value as a build_vector whose operands are 'elts'.
4900///
4901/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004902///
Nate Begeman1449f292010-03-24 22:19:06 +00004903/// FIXME: we'd also like to handle the case where the last elements are zero
4904/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4905/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004906static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004907 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004908 EVT EltVT = VT.getVectorElementType();
4909 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004910
Nate Begemanfdea31a2010-03-24 20:49:50 +00004911 LoadSDNode *LDBase = NULL;
4912 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004913
Nate Begeman1449f292010-03-24 22:19:06 +00004914 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004915 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004916 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004917 for (unsigned i = 0; i < NumElems; ++i) {
4918 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004919
Nate Begemanfdea31a2010-03-24 20:49:50 +00004920 if (!Elt.getNode() ||
4921 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4922 return SDValue();
4923 if (!LDBase) {
4924 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4925 return SDValue();
4926 LDBase = cast<LoadSDNode>(Elt.getNode());
4927 LastLoadedElt = i;
4928 continue;
4929 }
4930 if (Elt.getOpcode() == ISD::UNDEF)
4931 continue;
4932
4933 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4934 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4935 return SDValue();
4936 LastLoadedElt = i;
4937 }
Nate Begeman1449f292010-03-24 22:19:06 +00004938
4939 // If we have found an entire vector of loads and undefs, then return a large
4940 // load of the entire vector width starting at the base pointer. If we found
4941 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004942 if (LastLoadedElt == NumElems - 1) {
4943 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004944 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004945 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004946 LDBase->isVolatile(), LDBase->isNonTemporal(),
4947 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004948 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004949 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004950 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004951 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004952 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4953 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004954 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4955 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004956 SDValue ResNode =
4957 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4958 LDBase->getPointerInfo(),
4959 LDBase->getAlignment(),
4960 false/*isVolatile*/, true/*ReadMem*/,
4961 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004962 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004963 }
4964 return SDValue();
4965}
4966
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004967/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4968/// a vbroadcast node. We support two patterns:
4969/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4970/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4971/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004972/// The scalar load node is returned when a pattern is found,
4973/// or SDValue() otherwise.
4974static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004975 EVT VT = Op.getValueType();
4976 SDValue V = Op;
4977
4978 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4979 V = V.getOperand(0);
4980
4981 //A suspected load to be broadcasted.
4982 SDValue Ld;
4983
4984 switch (V.getOpcode()) {
4985 default:
4986 // Unknown pattern found.
4987 return SDValue();
4988
4989 case ISD::BUILD_VECTOR: {
4990 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004991 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004992 return SDValue();
4993
4994 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004995
4996 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004997 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004998 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004999 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005000 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005001 }
5002
5003 case ISD::VECTOR_SHUFFLE: {
5004 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5005
5006 // Shuffles must have a splat mask where the first element is
5007 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005008 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005009 return SDValue();
5010
5011 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005012 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005013 return SDValue();
5014
5015 Ld = Sc.getOperand(0);
5016
5017 // The scalar_to_vector node and the suspected
5018 // load node must have exactly one user.
5019 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5020 return SDValue();
5021 break;
5022 }
5023 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005024
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005025 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005026 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005027 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005028
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005029 bool Is256 = VT.getSizeInBits() == 256;
5030 bool Is128 = VT.getSizeInBits() == 128;
5031 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5032
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005033 if (hasAVX2) {
5034 // VBroadcast to YMM
5035 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5036 ScalarSize == 32 || ScalarSize == 64 ))
5037 return Ld;
5038
5039 // VBroadcast to XMM
5040 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5041 ScalarSize == 16 || ScalarSize == 64 ))
5042 return Ld;
5043 }
5044
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005045 // VBroadcast to YMM
5046 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5047 return Ld;
5048
5049 // VBroadcast to XMM
5050 if (Is128 && (ScalarSize == 32))
5051 return Ld;
5052
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005053
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005054 // Unsupported broadcast.
5055 return SDValue();
5056}
5057
Evan Chengc3630942009-12-09 21:00:30 +00005058SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005059X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005060 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005061
David Greenef125a292011-02-08 19:04:41 +00005062 EVT VT = Op.getValueType();
5063 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005064 unsigned NumElems = Op.getNumOperands();
5065
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005066 // Vectors containing all zeros can be matched by pxor and xorps later
5067 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5068 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5069 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005070 if (Op.getValueType() == MVT::v4i32 ||
5071 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005072 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005073
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005074 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005075 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005076
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005077 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005078 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5079 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005080 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005081 if (Op.getValueType() == MVT::v4i32 ||
5082 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005083 return Op;
5084
Craig Topper745a86b2011-11-19 22:34:59 +00005085 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005086 }
5087
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005088 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005089 if (Subtarget->hasAVX() && LD.getNode())
5090 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5091
Owen Andersone50ed302009-08-10 22:56:29 +00005092 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005093
Evan Cheng0db9fe62006-04-25 20:13:52 +00005094 unsigned NumZero = 0;
5095 unsigned NumNonZero = 0;
5096 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005097 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005098 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005099 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005100 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005101 if (Elt.getOpcode() == ISD::UNDEF)
5102 continue;
5103 Values.insert(Elt);
5104 if (Elt.getOpcode() != ISD::Constant &&
5105 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005106 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005107 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005108 NumZero++;
5109 else {
5110 NonZeros |= (1 << i);
5111 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005112 }
5113 }
5114
Chris Lattner97a2a562010-08-26 05:24:29 +00005115 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5116 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005117 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005118
Chris Lattner67f453a2008-03-09 05:42:06 +00005119 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005120 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005121 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005122 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005123
Chris Lattner62098042008-03-09 01:05:04 +00005124 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5125 // the value are obviously zero, truncate the value to i32 and do the
5126 // insertion that way. Only do this if the value is non-constant or if the
5127 // value is a constant being inserted into element 0. It is cheaper to do
5128 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005130 (!IsAllConstants || Idx == 0)) {
5131 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005132 // Handle SSE only.
5133 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5134 EVT VecVT = MVT::v4i32;
5135 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005136
Chris Lattner62098042008-03-09 01:05:04 +00005137 // Truncate the value (which may itself be a constant) to i32, and
5138 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005140 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005141 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005142 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005143
Chris Lattner62098042008-03-09 01:05:04 +00005144 // Now we have our 32-bit value zero extended in the low element of
5145 // a vector. If Idx != 0, swizzle it into place.
5146 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005147 SmallVector<int, 4> Mask;
5148 Mask.push_back(Idx);
5149 for (unsigned i = 1; i != VecElts; ++i)
5150 Mask.push_back(i);
5151 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005152 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005153 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005154 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005155 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005156 }
5157 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005158
Chris Lattner19f79692008-03-08 22:59:52 +00005159 // If we have a constant or non-constant insertion into the low element of
5160 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5161 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005162 // depending on what the source datatype is.
5163 if (Idx == 0) {
5164 if (NumZero == 0) {
5165 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005166 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5167 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005168 if (VT.getSizeInBits() == 256) {
5169
5170 EVT VT128 = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems / 2);
5171 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Item);
5172 SDValue ZeroVec = getZeroVector(VT, true, DAG, dl);
5173 return Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5174 DAG, dl);
5175 }
Eli Friedman10415532009-06-06 06:05:10 +00005176 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5177 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005178 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005179 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005180 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5181 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005182 if (VT.getSizeInBits() == 256) {
5183
5184 EVT VT128 = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems / 2);
5185 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Item);
5186 SDValue ZeroVec = getZeroVector(VT, true, DAG, dl);
5187 return Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5188 DAG, dl);
5189 }
5190 assert (VT.getSizeInBits() == 128 || "Expected an SSE value type!");
5191 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005192 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5193 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005194 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005195 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005196 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005197 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005198
5199 // Is it a vector logical left shift?
5200 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005201 X86::isZeroNode(Op.getOperand(0)) &&
5202 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005203 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005204 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005205 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005206 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005207 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005208 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005209
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005210 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005211 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005212
Chris Lattner19f79692008-03-08 22:59:52 +00005213 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5214 // is a non-constant being inserted into an element other than the low one,
5215 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5216 // movd/movss) to move this into the low element, then shuffle it into
5217 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005218 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005219 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005220
Evan Cheng0db9fe62006-04-25 20:13:52 +00005221 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005222 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005223 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005224 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005225 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005226 MaskVec.push_back(i == Idx ? 0 : 1);
5227 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005228 }
5229 }
5230
Chris Lattner67f453a2008-03-09 05:42:06 +00005231 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005232 if (Values.size() == 1) {
5233 if (EVTBits == 32) {
5234 // Instead of a shuffle like this:
5235 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5236 // Check if it's possible to issue this instead.
5237 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5238 unsigned Idx = CountTrailingZeros_32(NonZeros);
5239 SDValue Item = Op.getOperand(Idx);
5240 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5241 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5242 }
Dan Gohman475871a2008-07-27 21:46:04 +00005243 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005244 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005245
Dan Gohmana3941172007-07-24 22:55:08 +00005246 // A vector full of immediates; various special cases are already
5247 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005248 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005249 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005250
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005251 // For AVX-length vectors, build the individual 128-bit pieces and use
5252 // shuffles to put them in place.
5253 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5254 SmallVector<SDValue, 32> V;
5255 for (unsigned i = 0; i < NumElems; ++i)
5256 V.push_back(Op.getOperand(i));
5257
5258 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5259
5260 // Build both the lower and upper subvector.
5261 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5262 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5263 NumElems/2);
5264
5265 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005266 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5267 DAG.getConstant(0, MVT::i32), DAG, dl);
5268 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005269 DAG, dl);
5270 }
5271
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005272 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005273 if (EVTBits == 64) {
5274 if (NumNonZero == 1) {
5275 // One half is zero or undef.
5276 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005277 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005278 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005279 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005280 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005281 }
Dan Gohman475871a2008-07-27 21:46:04 +00005282 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005283 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005284
5285 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005286 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005287 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005288 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005289 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005290 }
5291
Bill Wendling826f36f2007-03-28 00:57:11 +00005292 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005293 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005294 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005295 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296 }
5297
5298 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005299 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005300 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005301 if (NumElems == 4 && NumZero > 0) {
5302 for (unsigned i = 0; i < 4; ++i) {
5303 bool isZero = !(NonZeros & (1 << i));
5304 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005305 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005306 else
Dale Johannesenace16102009-02-03 19:33:06 +00005307 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005308 }
5309
5310 for (unsigned i = 0; i < 2; ++i) {
5311 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5312 default: break;
5313 case 0:
5314 V[i] = V[i*2]; // Must be a zero vector.
5315 break;
5316 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005317 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 break;
5319 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005320 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005321 break;
5322 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005323 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005324 break;
5325 }
5326 }
5327
Nate Begeman9008ca62009-04-27 18:41:29 +00005328 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005329 bool Reverse = (NonZeros & 0x3) == 2;
5330 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005331 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005332 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5333 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005334 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5335 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005336 }
5337
Nate Begemanfdea31a2010-03-24 20:49:50 +00005338 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5339 // Check for a build vector of consecutive loads.
5340 for (unsigned i = 0; i < NumElems; ++i)
5341 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005342
Nate Begemanfdea31a2010-03-24 20:49:50 +00005343 // Check for elements which are consecutive loads.
5344 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5345 if (LD.getNode())
5346 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005347
5348 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperc0d82852011-11-22 00:44:41 +00005349 if (getSubtarget()->hasSSE41orAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005350 SDValue Result;
5351 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5352 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5353 else
5354 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005355
Chris Lattner24faf612010-08-28 17:59:08 +00005356 for (unsigned i = 1; i < NumElems; ++i) {
5357 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5358 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005359 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005360 }
5361 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005362 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005363
Chris Lattner6e80e442010-08-28 17:15:43 +00005364 // Otherwise, expand into a number of unpckl*, start by extending each of
5365 // our (non-undef) elements to the full vector width with the element in the
5366 // bottom slot of the vector (which generates no code for SSE).
5367 for (unsigned i = 0; i < NumElems; ++i) {
5368 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5369 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5370 else
5371 V[i] = DAG.getUNDEF(VT);
5372 }
5373
5374 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005375 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5376 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5377 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005378 unsigned EltStride = NumElems >> 1;
5379 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005380 for (unsigned i = 0; i < EltStride; ++i) {
5381 // If V[i+EltStride] is undef and this is the first round of mixing,
5382 // then it is safe to just drop this shuffle: V[i] is already in the
5383 // right place, the one element (since it's the first round) being
5384 // inserted as undef can be dropped. This isn't safe for successive
5385 // rounds because they will permute elements within both vectors.
5386 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5387 EltStride == NumElems/2)
5388 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005389
Chris Lattner6e80e442010-08-28 17:15:43 +00005390 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005391 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005392 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005393 }
5394 return V[0];
5395 }
Dan Gohman475871a2008-07-27 21:46:04 +00005396 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005397}
5398
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005399// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5400// them in a MMX register. This is better than doing a stack convert.
5401static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005402 DebugLoc dl = Op.getDebugLoc();
5403 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005404
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005405 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5406 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5407 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005408 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005409 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5410 InVec = Op.getOperand(1);
5411 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5412 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005413 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005414 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5415 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5416 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005417 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005418 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5419 Mask[0] = 0; Mask[1] = 2;
5420 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5421 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005422 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005423}
5424
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005425// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5426// to create 256-bit vectors from two other 128-bit ones.
5427static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5428 DebugLoc dl = Op.getDebugLoc();
5429 EVT ResVT = Op.getValueType();
5430
5431 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5432
5433 SDValue V1 = Op.getOperand(0);
5434 SDValue V2 = Op.getOperand(1);
5435 unsigned NumElems = ResVT.getVectorNumElements();
5436
5437 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5438 DAG.getConstant(0, MVT::i32), DAG, dl);
5439 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5440 DAG, dl);
5441}
5442
5443SDValue
5444X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005445 EVT ResVT = Op.getValueType();
5446
5447 assert(Op.getNumOperands() == 2);
5448 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5449 "Unsupported CONCAT_VECTORS for value type");
5450
5451 // We support concatenate two MMX registers and place them in a MMX register.
5452 // This is better than doing a stack convert.
5453 if (ResVT.is128BitVector())
5454 return LowerMMXCONCAT_VECTORS(Op, DAG);
5455
5456 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5457 // from two other 128-bit ones.
5458 return LowerAVXCONCAT_VECTORS(Op, DAG);
5459}
5460
Nate Begemanb9a47b82009-02-23 08:49:38 +00005461// v8i16 shuffles - Prefer shuffles in the following order:
5462// 1. [all] pshuflw, pshufhw, optional move
5463// 2. [ssse3] 1 x pshufb
5464// 3. [ssse3] 2 x pshufb + 1 x por
5465// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005466SDValue
5467X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5468 SelectionDAG &DAG) const {
5469 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005470 SDValue V1 = SVOp->getOperand(0);
5471 SDValue V2 = SVOp->getOperand(1);
5472 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005473 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005474
Nate Begemanb9a47b82009-02-23 08:49:38 +00005475 // Determine if more than 1 of the words in each of the low and high quadwords
5476 // of the result come from the same quadword of one of the two inputs. Undef
5477 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005478 unsigned LoQuad[] = { 0, 0, 0, 0 };
5479 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005480 BitVector InputQuads(4);
5481 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005482 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005483 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005484 MaskVals.push_back(EltIdx);
5485 if (EltIdx < 0) {
5486 ++Quad[0];
5487 ++Quad[1];
5488 ++Quad[2];
5489 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005490 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005491 }
5492 ++Quad[EltIdx / 4];
5493 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005494 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005495
Nate Begemanb9a47b82009-02-23 08:49:38 +00005496 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005497 unsigned MaxQuad = 1;
5498 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005499 if (LoQuad[i] > MaxQuad) {
5500 BestLoQuad = i;
5501 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005502 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005503 }
5504
Nate Begemanb9a47b82009-02-23 08:49:38 +00005505 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005506 MaxQuad = 1;
5507 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005508 if (HiQuad[i] > MaxQuad) {
5509 BestHiQuad = i;
5510 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005511 }
5512 }
5513
Nate Begemanb9a47b82009-02-23 08:49:38 +00005514 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005515 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005516 // single pshufb instruction is necessary. If There are more than 2 input
5517 // quads, disable the next transformation since it does not help SSSE3.
5518 bool V1Used = InputQuads[0] || InputQuads[1];
5519 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperc0d82852011-11-22 00:44:41 +00005520 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005521 if (InputQuads.count() == 2 && V1Used && V2Used) {
5522 BestLoQuad = InputQuads.find_first();
5523 BestHiQuad = InputQuads.find_next(BestLoQuad);
5524 }
5525 if (InputQuads.count() > 2) {
5526 BestLoQuad = -1;
5527 BestHiQuad = -1;
5528 }
5529 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005530
Nate Begemanb9a47b82009-02-23 08:49:38 +00005531 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5532 // the shuffle mask. If a quad is scored as -1, that means that it contains
5533 // words from all 4 input quadwords.
5534 SDValue NewV;
5535 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005536 SmallVector<int, 8> MaskV;
5537 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5538 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005539 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005540 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5541 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5542 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005543
Nate Begemanb9a47b82009-02-23 08:49:38 +00005544 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5545 // source words for the shuffle, to aid later transformations.
5546 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005547 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005548 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005550 if (idx != (int)i)
5551 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005552 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005553 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 AllWordsInNewV = false;
5555 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005556 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005557
Nate Begemanb9a47b82009-02-23 08:49:38 +00005558 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5559 if (AllWordsInNewV) {
5560 for (int i = 0; i != 8; ++i) {
5561 int idx = MaskVals[i];
5562 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005563 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005564 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005565 if ((idx != i) && idx < 4)
5566 pshufhw = false;
5567 if ((idx != i) && idx > 3)
5568 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005569 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005570 V1 = NewV;
5571 V2Used = false;
5572 BestLoQuad = 0;
5573 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005574 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005575
Nate Begemanb9a47b82009-02-23 08:49:38 +00005576 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5577 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005578 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005579 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5580 unsigned TargetMask = 0;
5581 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005582 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005583 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5584 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5585 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005586 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005587 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005588 }
Eric Christopherfd179292009-08-27 18:07:15 +00005589
Nate Begemanb9a47b82009-02-23 08:49:38 +00005590 // If we have SSSE3, and all words of the result are from 1 input vector,
5591 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5592 // is present, fall back to case 4.
Craig Topperc0d82852011-11-22 00:44:41 +00005593 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005594 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005595
Nate Begemanb9a47b82009-02-23 08:49:38 +00005596 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005597 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598 // mask, and elements that come from V1 in the V2 mask, so that the two
5599 // results can be OR'd together.
5600 bool TwoInputs = V1Used && V2Used;
5601 for (unsigned i = 0; i != 8; ++i) {
5602 int EltIdx = MaskVals[i] * 2;
5603 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005604 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5605 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005606 continue;
5607 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005608 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5609 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005611 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005612 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005613 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005615 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005616 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005617
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 // Calculate the shuffle mask for the second input, shuffle it, and
5619 // OR it with the first shuffled input.
5620 pshufbMask.clear();
5621 for (unsigned i = 0; i != 8; ++i) {
5622 int EltIdx = MaskVals[i] * 2;
5623 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5625 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005626 continue;
5627 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5629 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005631 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005632 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005633 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 MVT::v16i8, &pshufbMask[0], 16));
5635 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005636 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005637 }
5638
5639 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5640 // and update MaskVals with new element order.
5641 BitVector InOrder(8);
5642 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005643 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005644 for (int i = 0; i != 4; ++i) {
5645 int idx = MaskVals[i];
5646 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005647 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 InOrder.set(i);
5649 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005650 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 InOrder.set(i);
5652 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005653 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005654 }
5655 }
5656 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005657 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005659 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005660
Craig Topperc0d82852011-11-22 00:44:41 +00005661 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005662 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5663 NewV.getOperand(0),
5664 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5665 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005666 }
Eric Christopherfd179292009-08-27 18:07:15 +00005667
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5669 // and update MaskVals with the new element order.
5670 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005671 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005672 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005673 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 for (unsigned i = 4; i != 8; ++i) {
5675 int idx = MaskVals[i];
5676 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005677 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 InOrder.set(i);
5679 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005680 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 InOrder.set(i);
5682 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005683 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005684 }
5685 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005687 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005688
Craig Topperc0d82852011-11-22 00:44:41 +00005689 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005690 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5691 NewV.getOperand(0),
5692 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5693 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005694 }
Eric Christopherfd179292009-08-27 18:07:15 +00005695
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 // In case BestHi & BestLo were both -1, which means each quadword has a word
5697 // from each of the four input quadwords, calculate the InOrder bitvector now
5698 // before falling through to the insert/extract cleanup.
5699 if (BestLoQuad == -1 && BestHiQuad == -1) {
5700 NewV = V1;
5701 for (int i = 0; i != 8; ++i)
5702 if (MaskVals[i] < 0 || MaskVals[i] == i)
5703 InOrder.set(i);
5704 }
Eric Christopherfd179292009-08-27 18:07:15 +00005705
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 // The other elements are put in the right place using pextrw and pinsrw.
5707 for (unsigned i = 0; i != 8; ++i) {
5708 if (InOrder[i])
5709 continue;
5710 int EltIdx = MaskVals[i];
5711 if (EltIdx < 0)
5712 continue;
5713 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005715 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005716 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005718 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005719 DAG.getIntPtrConstant(i));
5720 }
5721 return NewV;
5722}
5723
5724// v16i8 shuffles - Prefer shuffles in the following order:
5725// 1. [ssse3] 1 x pshufb
5726// 2. [ssse3] 2 x pshufb + 1 x por
5727// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5728static
Nate Begeman9008ca62009-04-27 18:41:29 +00005729SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005730 SelectionDAG &DAG,
5731 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005732 SDValue V1 = SVOp->getOperand(0);
5733 SDValue V2 = SVOp->getOperand(1);
5734 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005736 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005737
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005739 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005740 // present, fall back to case 3.
5741 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5742 bool V1Only = true;
5743 bool V2Only = true;
5744 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005745 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005746 if (EltIdx < 0)
5747 continue;
5748 if (EltIdx < 16)
5749 V2Only = false;
5750 else
5751 V1Only = false;
5752 }
Eric Christopherfd179292009-08-27 18:07:15 +00005753
Nate Begemanb9a47b82009-02-23 08:49:38 +00005754 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperc0d82852011-11-22 00:44:41 +00005755 if (TLI.getSubtarget()->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005756 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005757
Nate Begemanb9a47b82009-02-23 08:49:38 +00005758 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005759 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 //
5761 // Otherwise, we have elements from both input vectors, and must zero out
5762 // elements that come from V2 in the first mask, and V1 in the second mask
5763 // so that we can OR them together.
5764 bool TwoInputs = !(V1Only || V2Only);
5765 for (unsigned i = 0; i != 16; ++i) {
5766 int EltIdx = MaskVals[i];
5767 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 continue;
5770 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005772 }
5773 // If all the elements are from V2, assign it to V1 and return after
5774 // building the first pshufb.
5775 if (V2Only)
5776 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005778 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005779 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005780 if (!TwoInputs)
5781 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005782
Nate Begemanb9a47b82009-02-23 08:49:38 +00005783 // Calculate the shuffle mask for the second input, shuffle it, and
5784 // OR it with the first shuffled input.
5785 pshufbMask.clear();
5786 for (unsigned i = 0; i != 16; ++i) {
5787 int EltIdx = MaskVals[i];
5788 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005789 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 continue;
5791 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005793 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005794 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005795 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 MVT::v16i8, &pshufbMask[0], 16));
5797 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005798 }
Eric Christopherfd179292009-08-27 18:07:15 +00005799
Nate Begemanb9a47b82009-02-23 08:49:38 +00005800 // No SSSE3 - Calculate in place words and then fix all out of place words
5801 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5802 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005803 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5804 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005805 SDValue NewV = V2Only ? V2 : V1;
5806 for (int i = 0; i != 8; ++i) {
5807 int Elt0 = MaskVals[i*2];
5808 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005809
Nate Begemanb9a47b82009-02-23 08:49:38 +00005810 // This word of the result is all undef, skip it.
5811 if (Elt0 < 0 && Elt1 < 0)
5812 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005813
Nate Begemanb9a47b82009-02-23 08:49:38 +00005814 // This word of the result is already in the correct place, skip it.
5815 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5816 continue;
5817 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5818 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005819
Nate Begemanb9a47b82009-02-23 08:49:38 +00005820 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5821 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5822 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005823
5824 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5825 // using a single extract together, load it and store it.
5826 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005828 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005829 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005830 DAG.getIntPtrConstant(i));
5831 continue;
5832 }
5833
Nate Begemanb9a47b82009-02-23 08:49:38 +00005834 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005835 // source byte is not also odd, shift the extracted word left 8 bits
5836 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005837 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005839 DAG.getIntPtrConstant(Elt1 / 2));
5840 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005841 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005842 DAG.getConstant(8,
5843 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005844 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005845 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5846 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005847 }
5848 // If Elt0 is defined, extract it from the appropriate source. If the
5849 // source byte is not also even, shift the extracted word right 8 bits. If
5850 // Elt1 was also defined, OR the extracted values together before
5851 // inserting them in the result.
5852 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005853 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005854 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5855 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005856 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005857 DAG.getConstant(8,
5858 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005859 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005860 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5861 DAG.getConstant(0x00FF, MVT::i16));
5862 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005863 : InsElt0;
5864 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005865 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005866 DAG.getIntPtrConstant(i));
5867 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005868 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005869}
5870
Evan Cheng7a831ce2007-12-15 03:00:47 +00005871/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005872/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005873/// done when every pair / quad of shuffle mask elements point to elements in
5874/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005875/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005876static
Nate Begeman9008ca62009-04-27 18:41:29 +00005877SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005878 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005879 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005880 SDValue V1 = SVOp->getOperand(0);
5881 SDValue V2 = SVOp->getOperand(1);
5882 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005883 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005884 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005885 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005886 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005887 case MVT::v4f32: NewVT = MVT::v2f64; break;
5888 case MVT::v4i32: NewVT = MVT::v2i64; break;
5889 case MVT::v8i16: NewVT = MVT::v4i32; break;
5890 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005891 }
5892
Nate Begeman9008ca62009-04-27 18:41:29 +00005893 int Scale = NumElems / NewWidth;
5894 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005895 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005896 int StartIdx = -1;
5897 for (int j = 0; j < Scale; ++j) {
5898 int EltIdx = SVOp->getMaskElt(i+j);
5899 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005900 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005901 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005902 StartIdx = EltIdx - (EltIdx % Scale);
5903 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005904 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005905 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005906 if (StartIdx == -1)
5907 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005908 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005909 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005910 }
5911
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005912 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5913 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005914 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005915}
5916
Evan Chengd880b972008-05-09 21:53:03 +00005917/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005918///
Owen Andersone50ed302009-08-10 22:56:29 +00005919static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005920 SDValue SrcOp, SelectionDAG &DAG,
5921 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005922 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005923 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005924 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005925 LD = dyn_cast<LoadSDNode>(SrcOp);
5926 if (!LD) {
5927 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5928 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005929 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005930 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005931 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005932 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005933 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005934 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005935 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005936 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005937 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5938 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5939 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005940 SrcOp.getOperand(0)
5941 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005942 }
5943 }
5944 }
5945
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005946 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005947 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005948 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005949 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005950}
5951
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005952/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5953/// shuffle node referes to only one lane in the sources.
5954static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5955 EVT VT = SVOp->getValueType(0);
5956 int NumElems = VT.getVectorNumElements();
5957 int HalfSize = NumElems/2;
5958 SmallVector<int, 16> M;
5959 SVOp->getMask(M);
5960 bool MatchA = false, MatchB = false;
5961
5962 for (int l = 0; l < NumElems*2; l += HalfSize) {
5963 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5964 MatchA = true;
5965 break;
5966 }
5967 }
5968
5969 for (int l = 0; l < NumElems*2; l += HalfSize) {
5970 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5971 MatchB = true;
5972 break;
5973 }
5974 }
5975
5976 return MatchA && MatchB;
5977}
5978
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005979/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5980/// which could not be matched by any known target speficic shuffle
5981static SDValue
5982LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005983 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5984 // If each half of a vector shuffle node referes to only one lane in the
5985 // source vectors, extract each used 128-bit lane and shuffle them using
5986 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5987 // the work to the legalizer.
5988 DebugLoc dl = SVOp->getDebugLoc();
5989 EVT VT = SVOp->getValueType(0);
5990 int NumElems = VT.getVectorNumElements();
5991 int HalfSize = NumElems/2;
5992
5993 // Extract the reference for each half
5994 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5995 int FstVecOpNum = 0, SndVecOpNum = 0;
5996 for (int i = 0; i < HalfSize; ++i) {
5997 int Elt = SVOp->getMaskElt(i);
5998 if (SVOp->getMaskElt(i) < 0)
5999 continue;
6000 FstVecOpNum = Elt/NumElems;
6001 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6002 break;
6003 }
6004 for (int i = HalfSize; i < NumElems; ++i) {
6005 int Elt = SVOp->getMaskElt(i);
6006 if (SVOp->getMaskElt(i) < 0)
6007 continue;
6008 SndVecOpNum = Elt/NumElems;
6009 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6010 break;
6011 }
6012
6013 // Extract the subvectors
6014 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6015 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6016 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6017 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6018
6019 // Generate 128-bit shuffles
6020 SmallVector<int, 16> MaskV1, MaskV2;
6021 for (int i = 0; i < HalfSize; ++i) {
6022 int Elt = SVOp->getMaskElt(i);
6023 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6024 }
6025 for (int i = HalfSize; i < NumElems; ++i) {
6026 int Elt = SVOp->getMaskElt(i);
6027 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6028 }
6029
6030 EVT NVT = V1.getValueType();
6031 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6032 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6033
6034 // Concatenate the result back
6035 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6036 DAG.getConstant(0, MVT::i32), DAG, dl);
6037 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6038 DAG, dl);
6039 }
6040
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006041 return SDValue();
6042}
6043
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006044/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6045/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006046static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006047LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006048 SDValue V1 = SVOp->getOperand(0);
6049 SDValue V2 = SVOp->getOperand(1);
6050 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006051 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006052
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006053 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6054
Evan Chengace3c172008-07-22 21:13:36 +00006055 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006056 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006057 SmallVector<int, 8> Mask1(4U, -1);
6058 SmallVector<int, 8> PermMask;
6059 SVOp->getMask(PermMask);
6060
Evan Chengace3c172008-07-22 21:13:36 +00006061 unsigned NumHi = 0;
6062 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006063 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006064 int Idx = PermMask[i];
6065 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006066 Locs[i] = std::make_pair(-1, -1);
6067 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006068 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6069 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006070 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006071 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006072 NumLo++;
6073 } else {
6074 Locs[i] = std::make_pair(1, NumHi);
6075 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006076 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006077 NumHi++;
6078 }
6079 }
6080 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006081
Evan Chengace3c172008-07-22 21:13:36 +00006082 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006083 // If no more than two elements come from either vector. This can be
6084 // implemented with two shuffles. First shuffle gather the elements.
6085 // The second shuffle, which takes the first shuffle as both of its
6086 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006087 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006088
Nate Begeman9008ca62009-04-27 18:41:29 +00006089 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006090
Evan Chengace3c172008-07-22 21:13:36 +00006091 for (unsigned i = 0; i != 4; ++i) {
6092 if (Locs[i].first == -1)
6093 continue;
6094 else {
6095 unsigned Idx = (i < 2) ? 0 : 4;
6096 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006097 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006098 }
6099 }
6100
Nate Begeman9008ca62009-04-27 18:41:29 +00006101 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006102 } else if (NumLo == 3 || NumHi == 3) {
6103 // Otherwise, we must have three elements from one vector, call it X, and
6104 // one element from the other, call it Y. First, use a shufps to build an
6105 // intermediate vector with the one element from Y and the element from X
6106 // that will be in the same half in the final destination (the indexes don't
6107 // matter). Then, use a shufps to build the final vector, taking the half
6108 // containing the element from Y from the intermediate, and the other half
6109 // from X.
6110 if (NumHi == 3) {
6111 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006112 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006113 std::swap(V1, V2);
6114 }
6115
6116 // Find the element from V2.
6117 unsigned HiIndex;
6118 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006119 int Val = PermMask[HiIndex];
6120 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006121 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006122 if (Val >= 4)
6123 break;
6124 }
6125
Nate Begeman9008ca62009-04-27 18:41:29 +00006126 Mask1[0] = PermMask[HiIndex];
6127 Mask1[1] = -1;
6128 Mask1[2] = PermMask[HiIndex^1];
6129 Mask1[3] = -1;
6130 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006131
6132 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006133 Mask1[0] = PermMask[0];
6134 Mask1[1] = PermMask[1];
6135 Mask1[2] = HiIndex & 1 ? 6 : 4;
6136 Mask1[3] = HiIndex & 1 ? 4 : 6;
6137 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006138 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006139 Mask1[0] = HiIndex & 1 ? 2 : 0;
6140 Mask1[1] = HiIndex & 1 ? 0 : 2;
6141 Mask1[2] = PermMask[2];
6142 Mask1[3] = PermMask[3];
6143 if (Mask1[2] >= 0)
6144 Mask1[2] += 4;
6145 if (Mask1[3] >= 0)
6146 Mask1[3] += 4;
6147 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006148 }
Evan Chengace3c172008-07-22 21:13:36 +00006149 }
6150
6151 // Break it into (shuffle shuffle_hi, shuffle_lo).
6152 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006153 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006154 SmallVector<int,8> LoMask(4U, -1);
6155 SmallVector<int,8> HiMask(4U, -1);
6156
6157 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006158 unsigned MaskIdx = 0;
6159 unsigned LoIdx = 0;
6160 unsigned HiIdx = 2;
6161 for (unsigned i = 0; i != 4; ++i) {
6162 if (i == 2) {
6163 MaskPtr = &HiMask;
6164 MaskIdx = 1;
6165 LoIdx = 0;
6166 HiIdx = 2;
6167 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006168 int Idx = PermMask[i];
6169 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006170 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006171 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006172 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006173 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006174 LoIdx++;
6175 } else {
6176 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006177 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006178 HiIdx++;
6179 }
6180 }
6181
Nate Begeman9008ca62009-04-27 18:41:29 +00006182 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6183 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6184 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006185 for (unsigned i = 0; i != 4; ++i) {
6186 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006187 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006188 } else {
6189 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006190 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006191 }
6192 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006193 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006194}
6195
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006196static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006197 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006198 V = V.getOperand(0);
6199 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6200 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006201 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6202 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6203 // BUILD_VECTOR (load), undef
6204 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006205 if (MayFoldLoad(V))
6206 return true;
6207 return false;
6208}
6209
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006210// FIXME: the version above should always be used. Since there's
6211// a bug where several vector shuffles can't be folded because the
6212// DAG is not updated during lowering and a node claims to have two
6213// uses while it only has one, use this version, and let isel match
6214// another instruction if the load really happens to have more than
6215// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006216// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006217static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006218 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006219 V = V.getOperand(0);
6220 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6221 V = V.getOperand(0);
6222 if (ISD::isNormalLoad(V.getNode()))
6223 return true;
6224 return false;
6225}
6226
6227/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6228/// a vector extract, and if both can be later optimized into a single load.
6229/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6230/// here because otherwise a target specific shuffle node is going to be
6231/// emitted for this shuffle, and the optimization not done.
6232/// FIXME: This is probably not the best approach, but fix the problem
6233/// until the right path is decided.
6234static
6235bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6236 const TargetLowering &TLI) {
6237 EVT VT = V.getValueType();
6238 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6239
6240 // Be sure that the vector shuffle is present in a pattern like this:
6241 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6242 if (!V.hasOneUse())
6243 return false;
6244
6245 SDNode *N = *V.getNode()->use_begin();
6246 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6247 return false;
6248
6249 SDValue EltNo = N->getOperand(1);
6250 if (!isa<ConstantSDNode>(EltNo))
6251 return false;
6252
6253 // If the bit convert changed the number of elements, it is unsafe
6254 // to examine the mask.
6255 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006256 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006257 EVT SrcVT = V.getOperand(0).getValueType();
6258 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6259 return false;
6260 V = V.getOperand(0);
6261 HasShuffleIntoBitcast = true;
6262 }
6263
6264 // Select the input vector, guarding against out of range extract vector.
6265 unsigned NumElems = VT.getVectorNumElements();
6266 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6267 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6268 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6269
6270 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006271 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006272 V = V.getOperand(0);
6273
6274 if (ISD::isNormalLoad(V.getNode())) {
6275 // Is the original load suitable?
6276 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6277
6278 // FIXME: avoid the multi-use bug that is preventing lots of
6279 // of foldings to be detected, this is still wrong of course, but
6280 // give the temporary desired behavior, and if it happens that
6281 // the load has real more uses, during isel it will not fold, and
6282 // will generate poor code.
6283 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6284 return false;
6285
6286 if (!HasShuffleIntoBitcast)
6287 return true;
6288
6289 // If there's a bitcast before the shuffle, check if the load type and
6290 // alignment is valid.
6291 unsigned Align = LN0->getAlignment();
6292 unsigned NewAlign =
6293 TLI.getTargetData()->getABITypeAlignment(
6294 VT.getTypeForEVT(*DAG.getContext()));
6295
6296 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6297 return false;
6298 }
6299
6300 return true;
6301}
6302
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006303static
Evan Cheng835580f2010-10-07 20:50:20 +00006304SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6305 EVT VT = Op.getValueType();
6306
6307 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006308 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6309 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006310 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6311 V1, DAG));
6312}
6313
6314static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006315SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006316 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006317 SDValue V1 = Op.getOperand(0);
6318 SDValue V2 = Op.getOperand(1);
6319 EVT VT = Op.getValueType();
6320
6321 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6322
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006323 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006324 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6325
Evan Cheng0899f5c2011-08-31 02:05:24 +00006326 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6327 return DAG.getNode(ISD::BITCAST, dl, VT,
6328 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6329 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6330 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006331}
6332
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006333static
6334SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6335 SDValue V1 = Op.getOperand(0);
6336 SDValue V2 = Op.getOperand(1);
6337 EVT VT = Op.getValueType();
6338
6339 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6340 "unsupported shuffle type");
6341
6342 if (V2.getOpcode() == ISD::UNDEF)
6343 V2 = V1;
6344
6345 // v4i32 or v4f32
6346 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6347}
6348
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006349static inline unsigned getSHUFPOpcode(EVT VT) {
6350 switch(VT.getSimpleVT().SimpleTy) {
6351 case MVT::v8i32: // Use fp unit for int unpack.
6352 case MVT::v8f32:
6353 case MVT::v4i32: // Use fp unit for int unpack.
6354 case MVT::v4f32: return X86ISD::SHUFPS;
6355 case MVT::v4i64: // Use fp unit for int unpack.
6356 case MVT::v4f64:
6357 case MVT::v2i64: // Use fp unit for int unpack.
6358 case MVT::v2f64: return X86ISD::SHUFPD;
6359 default:
6360 llvm_unreachable("Unknown type for shufp*");
6361 }
6362 return 0;
6363}
6364
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006365static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006366SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006367 SDValue V1 = Op.getOperand(0);
6368 SDValue V2 = Op.getOperand(1);
6369 EVT VT = Op.getValueType();
6370 unsigned NumElems = VT.getVectorNumElements();
6371
6372 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6373 // operand of these instructions is only memory, so check if there's a
6374 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6375 // same masks.
6376 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006377
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006378 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006379 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006380 CanFoldLoad = true;
6381
6382 // When V1 is a load, it can be folded later into a store in isel, example:
6383 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6384 // turns into:
6385 // (MOVLPSmr addr:$src1, VR128:$src2)
6386 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006387 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006388 CanFoldLoad = true;
6389
Dan Gohman65fd6562011-11-03 21:49:52 +00006390 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006391 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006392 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006393 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6394
6395 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006396 // If we don't care about the second element, procede to use movss.
6397 if (SVOp->getMaskElt(1) != -1)
6398 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006399 }
6400
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006401 // movl and movlp will both match v2i64, but v2i64 is never matched by
6402 // movl earlier because we make it strict to avoid messing with the movlp load
6403 // folding logic (see the code above getMOVLP call). Match it here then,
6404 // this is horrible, but will stay like this until we move all shuffle
6405 // matching to x86 specific nodes. Note that for the 1st condition all
6406 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006407 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006408 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6409 // as to remove this logic from here, as much as possible
6410 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006411 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006412 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006413 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006414
6415 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6416
6417 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006418 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006419 X86::getShuffleSHUFImmediate(SVOp), DAG);
6420}
6421
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006422static
6423SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006424 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006425 const X86Subtarget *Subtarget) {
6426 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6427 EVT VT = Op.getValueType();
6428 DebugLoc dl = Op.getDebugLoc();
6429 SDValue V1 = Op.getOperand(0);
6430 SDValue V2 = Op.getOperand(1);
6431
6432 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006433 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006434
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006435 // Handle splat operations
6436 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006437 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006438 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006439 // Special case, this is the only place now where it's allowed to return
6440 // a vector_shuffle operation without using a target specific node, because
6441 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6442 // this be moved to DAGCombine instead?
6443 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006444 return Op;
6445
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006446 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006447 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006448 if (Subtarget->hasAVX() && LD.getNode())
6449 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006450
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006451 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006452 if ((Size == 128 && NumElem <= 4) ||
6453 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006454 return SDValue();
6455
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006456 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006457 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006458 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006459
6460 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6461 // do it!
6462 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6463 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6464 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006465 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006466 } else if ((VT == MVT::v4i32 ||
6467 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006468 // FIXME: Figure out a cleaner way to do this.
6469 // Try to make use of movq to zero out the top part.
6470 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6471 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6472 if (NewOp.getNode()) {
6473 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6474 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6475 DAG, Subtarget, dl);
6476 }
6477 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6478 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6479 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6480 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6481 DAG, Subtarget, dl);
6482 }
6483 }
6484 return SDValue();
6485}
6486
Dan Gohman475871a2008-07-27 21:46:04 +00006487SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006488X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006489 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006490 SDValue V1 = Op.getOperand(0);
6491 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006492 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006493 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006494 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006495 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006496 bool V1IsSplat = false;
6497 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006498 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006499 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006500 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006501 MachineFunction &MF = DAG.getMachineFunction();
6502 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006503
Craig Topper3426a3e2011-11-14 06:46:21 +00006504 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006505
Craig Topper38034c52011-11-26 22:55:48 +00006506 assert(V1.getOpcode() != ISD::UNDEF && "Op 1 of shuffle should not be undef");
6507
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006508 // Vector shuffle lowering takes 3 steps:
6509 //
6510 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6511 // narrowing and commutation of operands should be handled.
6512 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6513 // shuffle nodes.
6514 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6515 // so the shuffle can be broken into other shuffles and the legalizer can
6516 // try the lowering again.
6517 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006518 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006519 // be matched during isel, all of them must be converted to a target specific
6520 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006521
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006522 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6523 // narrowing and commutation of operands should be handled. The actual code
6524 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006525 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006526 if (NewOp.getNode())
6527 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006528
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006529 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6530 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006531 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006532 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006533 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006534 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006535
Craig Topperc0d82852011-11-22 00:44:41 +00006536 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3orAVX() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006537 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006538 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006539
Dale Johannesen0488fb62010-09-30 23:57:10 +00006540 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006541 return getMOVHighToLow(Op, dl, DAG);
6542
6543 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006544 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006545 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006546 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006547
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006548 if (X86::isPSHUFDMask(SVOp)) {
6549 // The actual implementation will match the mask in the if above and then
6550 // during isel it can match several different instructions, not only pshufd
6551 // as its name says, sad but true, emulate the behavior for now...
6552 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6553 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6554
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006555 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6556
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006557 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006558 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6559
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006560 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6561 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006562 }
Eric Christopherfd179292009-08-27 18:07:15 +00006563
Evan Chengf26ffe92008-05-29 08:22:04 +00006564 // Check if this can be converted into a logical shift.
6565 bool isLeft = false;
6566 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006567 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006568 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006569 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006570 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006571 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006572 EVT EltVT = VT.getVectorElementType();
6573 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006574 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006575 }
Eric Christopherfd179292009-08-27 18:07:15 +00006576
Nate Begeman9008ca62009-04-27 18:41:29 +00006577 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006578 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006579 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006580 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006581 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006582 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6583
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006584 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006585 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6586 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006587 }
Eric Christopherfd179292009-08-27 18:07:15 +00006588
Nate Begeman9008ca62009-04-27 18:41:29 +00006589 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006590 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006591 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006592
Dale Johannesen0488fb62010-09-30 23:57:10 +00006593 if (X86::isMOVHLPSMask(SVOp))
6594 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006595
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006596 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006597 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006598
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006599 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006600 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006601
Dale Johannesen0488fb62010-09-30 23:57:10 +00006602 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006603 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006604
Nate Begeman9008ca62009-04-27 18:41:29 +00006605 if (ShouldXformToMOVHLPS(SVOp) ||
6606 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6607 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006608
Evan Chengf26ffe92008-05-29 08:22:04 +00006609 if (isShift) {
6610 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006611 EVT EltVT = VT.getVectorElementType();
6612 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006613 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006614 }
Eric Christopherfd179292009-08-27 18:07:15 +00006615
Evan Cheng9eca5e82006-10-25 21:49:50 +00006616 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006617 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6618 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006619 V1IsSplat = isSplatVector(V1.getNode());
6620 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006621
Chris Lattner8a594482007-11-25 00:24:49 +00006622 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006623 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006624 Op = CommuteVectorShuffle(SVOp, DAG);
6625 SVOp = cast<ShuffleVectorSDNode>(Op);
6626 V1 = SVOp->getOperand(0);
6627 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006628 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006629 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006630 }
6631
Craig Topperbeabc6c2011-12-05 06:56:46 +00006632 SmallVector<int, 32> M;
6633 SVOp->getMask(M);
6634
6635 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006636 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006637 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006638 return V1;
6639 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6640 // the instruction selector will not match, so get a canonical MOVL with
6641 // swapped operands to undo the commute.
6642 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006643 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006644
Craig Topperbeabc6c2011-12-05 06:56:46 +00006645 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006646 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006647
Craig Topperbeabc6c2011-12-05 06:56:46 +00006648 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006649 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006650
Evan Cheng9bbbb982006-10-25 20:48:19 +00006651 if (V2IsSplat) {
6652 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006653 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006654 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006655 SDValue NewMask = NormalizeMask(SVOp, DAG);
6656 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6657 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006658 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006659 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006660 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006661 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006662 }
6663 }
6664 }
6665
Evan Cheng9eca5e82006-10-25 21:49:50 +00006666 if (Commuted) {
6667 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006668 // FIXME: this seems wrong.
6669 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6670 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006671
Craig Topperc0d82852011-11-22 00:44:41 +00006672 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006673 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006674
Craig Topperc0d82852011-11-22 00:44:41 +00006675 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006676 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006677 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006678
Nate Begeman9008ca62009-04-27 18:41:29 +00006679 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1ff73d72011-12-06 04:59:07 +00006680 if (!V2IsUndef && (isSHUFPMask(M, VT, /* Commuted */ true) ||
6681 isVSHUFPYMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006682 return CommuteVectorShuffle(SVOp, DAG);
6683
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006684 // The checks below are all present in isShuffleMaskLegal, but they are
6685 // inlined here right now to enable us to directly emit target specific
6686 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006687
Craig Topperc0d82852011-11-22 00:44:41 +00006688 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006689 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006690 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006691 DAG);
6692
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006693 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6694 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006695 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006696 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006697 }
6698
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006699 if (isPSHUFHWMask(M, VT))
6700 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6701 X86::getShufflePSHUFHWImmediate(SVOp),
6702 DAG);
6703
6704 if (isPSHUFLWMask(M, VT))
6705 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6706 X86::getShufflePSHUFLWImmediate(SVOp),
6707 DAG);
6708
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006709 if (isSHUFPMask(M, VT))
6710 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6711 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006712
Craig Topper94438ba2011-12-16 08:06:31 +00006713 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006714 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006715 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006716 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006717
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006718 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006719 // Generate target specific nodes for 128 or 256-bit shuffles only
6720 // supported in the AVX instruction set.
6721 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006722
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006723 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006724 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006725 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6726
Craig Topper70b883b2011-11-28 10:14:51 +00006727 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006728 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006729 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006730 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006731
Craig Topper70b883b2011-11-28 10:14:51 +00006732 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006733 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006734 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006735 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006736
Craig Topper70b883b2011-11-28 10:14:51 +00006737 // Handle VSHUFPS/DY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006738 if (isVSHUFPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006739 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006740 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006741
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006742 //===--------------------------------------------------------------------===//
6743 // Since no target specific shuffle was selected for this generic one,
6744 // lower it into other known shuffles. FIXME: this isn't true yet, but
6745 // this is the plan.
6746 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006747
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006748 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6749 if (VT == MVT::v8i16) {
6750 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6751 if (NewOp.getNode())
6752 return NewOp;
6753 }
6754
6755 if (VT == MVT::v16i8) {
6756 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6757 if (NewOp.getNode())
6758 return NewOp;
6759 }
6760
6761 // Handle all 128-bit wide vectors with 4 elements, and match them with
6762 // several different shuffle types.
6763 if (NumElems == 4 && VT.getSizeInBits() == 128)
6764 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6765
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006766 // Handle general 256-bit shuffles
6767 if (VT.is256BitVector())
6768 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6769
Dan Gohman475871a2008-07-27 21:46:04 +00006770 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006771}
6772
Dan Gohman475871a2008-07-27 21:46:04 +00006773SDValue
6774X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006775 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006776 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006777 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006778
6779 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6780 return SDValue();
6781
Duncan Sands83ec4b62008-06-06 12:08:01 +00006782 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006783 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006784 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006785 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006786 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006787 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006788 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006789 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6790 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6791 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006792 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6793 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006794 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006795 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006796 Op.getOperand(0)),
6797 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006798 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006799 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006800 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006801 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006802 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006803 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006804 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6805 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006806 // result has a single use which is a store or a bitcast to i32. And in
6807 // the case of a store, it's not worth it if the index is a constant 0,
6808 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006809 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006810 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006811 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006812 if ((User->getOpcode() != ISD::STORE ||
6813 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6814 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006815 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006816 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006817 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006818 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006819 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006820 Op.getOperand(0)),
6821 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006822 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006823 } else if (VT == MVT::i32 || VT == MVT::i64) {
6824 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006825 if (isa<ConstantSDNode>(Op.getOperand(1)))
6826 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006827 }
Dan Gohman475871a2008-07-27 21:46:04 +00006828 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006829}
6830
6831
Dan Gohman475871a2008-07-27 21:46:04 +00006832SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006833X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6834 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006835 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006836 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006837
David Greene74a579d2011-02-10 16:57:36 +00006838 SDValue Vec = Op.getOperand(0);
6839 EVT VecVT = Vec.getValueType();
6840
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006841 // If this is a 256-bit vector result, first extract the 128-bit vector and
6842 // then extract the element from the 128-bit vector.
6843 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006844 DebugLoc dl = Op.getNode()->getDebugLoc();
6845 unsigned NumElems = VecVT.getVectorNumElements();
6846 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006847 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6848
6849 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006850 bool Upper = IdxVal >= NumElems/2;
6851 Vec = Extract128BitVector(Vec,
6852 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006853
David Greene74a579d2011-02-10 16:57:36 +00006854 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006855 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006856 }
6857
6858 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6859
Craig Topperc0d82852011-11-22 00:44:41 +00006860 if (Subtarget->hasSSE41orAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006861 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006862 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006863 return Res;
6864 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006865
Owen Andersone50ed302009-08-10 22:56:29 +00006866 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006867 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006868 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006869 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006870 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006871 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006872 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006873 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6874 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006875 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006876 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006877 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006878 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006879 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006880 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006881 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006882 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006883 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006884 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006885 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006886 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006887 if (Idx == 0)
6888 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006889
Evan Cheng0db9fe62006-04-25 20:13:52 +00006890 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006891 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006892 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006893 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006894 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006895 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006896 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006897 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006898 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6899 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6900 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006901 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006902 if (Idx == 0)
6903 return Op;
6904
6905 // UNPCKHPD the element to the lowest double word, then movsd.
6906 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6907 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006908 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006909 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006910 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006911 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006912 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006913 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006914 }
6915
Dan Gohman475871a2008-07-27 21:46:04 +00006916 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006917}
6918
Dan Gohman475871a2008-07-27 21:46:04 +00006919SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006920X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6921 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006922 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006923 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006924 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006925
Dan Gohman475871a2008-07-27 21:46:04 +00006926 SDValue N0 = Op.getOperand(0);
6927 SDValue N1 = Op.getOperand(1);
6928 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006929
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006930 if (VT.getSizeInBits() == 256)
6931 return SDValue();
6932
Dan Gohman8a55ce42009-09-23 21:02:20 +00006933 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006934 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006935 unsigned Opc;
6936 if (VT == MVT::v8i16)
6937 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006938 else if (VT == MVT::v16i8)
6939 Opc = X86ISD::PINSRB;
6940 else
6941 Opc = X86ISD::PINSRB;
6942
Nate Begeman14d12ca2008-02-11 04:19:36 +00006943 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6944 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006945 if (N1.getValueType() != MVT::i32)
6946 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6947 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006948 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006949 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006950 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006951 // Bits [7:6] of the constant are the source select. This will always be
6952 // zero here. The DAG Combiner may combine an extract_elt index into these
6953 // bits. For example (insert (extract, 3), 2) could be matched by putting
6954 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006955 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006956 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006957 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006958 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006959 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006960 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006961 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006962 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006963 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6964 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006965 // PINSR* works with constant index.
6966 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006967 }
Dan Gohman475871a2008-07-27 21:46:04 +00006968 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006969}
6970
Dan Gohman475871a2008-07-27 21:46:04 +00006971SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006972X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006973 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006974 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006975
David Greene6b381262011-02-09 15:32:06 +00006976 DebugLoc dl = Op.getDebugLoc();
6977 SDValue N0 = Op.getOperand(0);
6978 SDValue N1 = Op.getOperand(1);
6979 SDValue N2 = Op.getOperand(2);
6980
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006981 // If this is a 256-bit vector result, first extract the 128-bit vector,
6982 // insert the element into the extracted half and then place it back.
6983 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006984 if (!isa<ConstantSDNode>(N2))
6985 return SDValue();
6986
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006987 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006988 unsigned NumElems = VT.getVectorNumElements();
6989 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006990 bool Upper = IdxVal >= NumElems/2;
6991 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6992 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006993
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006994 // Insert the element into the desired half.
6995 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6996 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006997
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006998 // Insert the changed part back to the 256-bit vector
6999 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007000 }
7001
Craig Topperc0d82852011-11-22 00:44:41 +00007002 if (Subtarget->hasSSE41orAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007003 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7004
Dan Gohman8a55ce42009-09-23 21:02:20 +00007005 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007006 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007007
Dan Gohman8a55ce42009-09-23 21:02:20 +00007008 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007009 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7010 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007011 if (N1.getValueType() != MVT::i32)
7012 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7013 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007014 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007015 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007016 }
Dan Gohman475871a2008-07-27 21:46:04 +00007017 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007018}
7019
Dan Gohman475871a2008-07-27 21:46:04 +00007020SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007021X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007022 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007023 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007024 EVT OpVT = Op.getValueType();
7025
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007026 // If this is a 256-bit vector result, first insert into a 128-bit
7027 // vector and then insert into the 256-bit vector.
7028 if (OpVT.getSizeInBits() > 128) {
7029 // Insert into a 128-bit vector.
7030 EVT VT128 = EVT::getVectorVT(*Context,
7031 OpVT.getVectorElementType(),
7032 OpVT.getVectorNumElements() / 2);
7033
7034 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7035
7036 // Insert the 128-bit vector.
7037 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7038 DAG.getConstant(0, MVT::i32),
7039 DAG, dl);
7040 }
7041
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007042 if (Op.getValueType() == MVT::v1i64 &&
7043 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007044 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007045
Owen Anderson825b72b2009-08-11 20:47:22 +00007046 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007047 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7048 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007049 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007050 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007051}
7052
David Greene91585092011-01-26 15:38:49 +00007053// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7054// a simple subregister reference or explicit instructions to grab
7055// upper bits of a vector.
7056SDValue
7057X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7058 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007059 DebugLoc dl = Op.getNode()->getDebugLoc();
7060 SDValue Vec = Op.getNode()->getOperand(0);
7061 SDValue Idx = Op.getNode()->getOperand(1);
7062
7063 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7064 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7065 return Extract128BitVector(Vec, Idx, DAG, dl);
7066 }
David Greene91585092011-01-26 15:38:49 +00007067 }
7068 return SDValue();
7069}
7070
David Greenecfe33c42011-01-26 19:13:22 +00007071// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7072// simple superregister reference or explicit instructions to insert
7073// the upper bits of a vector.
7074SDValue
7075X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7076 if (Subtarget->hasAVX()) {
7077 DebugLoc dl = Op.getNode()->getDebugLoc();
7078 SDValue Vec = Op.getNode()->getOperand(0);
7079 SDValue SubVec = Op.getNode()->getOperand(1);
7080 SDValue Idx = Op.getNode()->getOperand(2);
7081
7082 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7083 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007084 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007085 }
7086 }
7087 return SDValue();
7088}
7089
Bill Wendling056292f2008-09-16 21:48:12 +00007090// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7091// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7092// one of the above mentioned nodes. It has to be wrapped because otherwise
7093// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7094// be used to form addressing mode. These wrapped nodes will be selected
7095// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007096SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007097X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007098 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007099
Chris Lattner41621a22009-06-26 19:22:52 +00007100 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7101 // global base reg.
7102 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007103 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007104 CodeModel::Model M = getTargetMachine().getCodeModel();
7105
Chris Lattner4f066492009-07-11 20:29:19 +00007106 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007107 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007108 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007109 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007110 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007111 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007112 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007113
Evan Cheng1606e8e2009-03-13 07:51:59 +00007114 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007115 CP->getAlignment(),
7116 CP->getOffset(), OpFlag);
7117 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007118 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007119 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007120 if (OpFlag) {
7121 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007122 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007123 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007124 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007125 }
7126
7127 return Result;
7128}
7129
Dan Gohmand858e902010-04-17 15:26:15 +00007130SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007131 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007132
Chris Lattner18c59872009-06-27 04:16:01 +00007133 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7134 // global base reg.
7135 unsigned char OpFlag = 0;
7136 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007137 CodeModel::Model M = getTargetMachine().getCodeModel();
7138
Chris Lattner4f066492009-07-11 20:29:19 +00007139 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007140 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007141 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007142 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007143 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007144 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007145 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007146
Chris Lattner18c59872009-06-27 04:16:01 +00007147 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7148 OpFlag);
7149 DebugLoc DL = JT->getDebugLoc();
7150 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007151
Chris Lattner18c59872009-06-27 04:16:01 +00007152 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007153 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007154 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7155 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007156 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007157 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007158
Chris Lattner18c59872009-06-27 04:16:01 +00007159 return Result;
7160}
7161
7162SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007163X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007164 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007165
Chris Lattner18c59872009-06-27 04:16:01 +00007166 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7167 // global base reg.
7168 unsigned char OpFlag = 0;
7169 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007170 CodeModel::Model M = getTargetMachine().getCodeModel();
7171
Chris Lattner4f066492009-07-11 20:29:19 +00007172 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007173 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7174 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7175 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007176 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007177 } else if (Subtarget->isPICStyleGOT()) {
7178 OpFlag = X86II::MO_GOT;
7179 } else if (Subtarget->isPICStyleStubPIC()) {
7180 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7181 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7182 OpFlag = X86II::MO_DARWIN_NONLAZY;
7183 }
Eric Christopherfd179292009-08-27 18:07:15 +00007184
Chris Lattner18c59872009-06-27 04:16:01 +00007185 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007186
Chris Lattner18c59872009-06-27 04:16:01 +00007187 DebugLoc DL = Op.getDebugLoc();
7188 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007189
7190
Chris Lattner18c59872009-06-27 04:16:01 +00007191 // With PIC, the address is actually $g + Offset.
7192 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007193 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007194 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7195 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007196 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007197 Result);
7198 }
Eric Christopherfd179292009-08-27 18:07:15 +00007199
Eli Friedman586272d2011-08-11 01:48:05 +00007200 // For symbols that require a load from a stub to get the address, emit the
7201 // load.
7202 if (isGlobalStubReference(OpFlag))
7203 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007204 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007205
Chris Lattner18c59872009-06-27 04:16:01 +00007206 return Result;
7207}
7208
Dan Gohman475871a2008-07-27 21:46:04 +00007209SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007210X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007211 // Create the TargetBlockAddressAddress node.
7212 unsigned char OpFlags =
7213 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007214 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007215 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007216 DebugLoc dl = Op.getDebugLoc();
7217 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7218 /*isTarget=*/true, OpFlags);
7219
Dan Gohmanf705adb2009-10-30 01:28:02 +00007220 if (Subtarget->isPICStyleRIPRel() &&
7221 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007222 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7223 else
7224 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007225
Dan Gohman29cbade2009-11-20 23:18:13 +00007226 // With PIC, the address is actually $g + Offset.
7227 if (isGlobalRelativeToPICBase(OpFlags)) {
7228 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7229 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7230 Result);
7231 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007232
7233 return Result;
7234}
7235
7236SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007237X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007238 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007239 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007240 // Create the TargetGlobalAddress node, folding in the constant
7241 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007242 unsigned char OpFlags =
7243 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007244 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007245 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007246 if (OpFlags == X86II::MO_NO_FLAG &&
7247 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007248 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007249 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007250 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007251 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007252 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007253 }
Eric Christopherfd179292009-08-27 18:07:15 +00007254
Chris Lattner4f066492009-07-11 20:29:19 +00007255 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007256 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007257 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7258 else
7259 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007260
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007261 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007262 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007263 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7264 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007265 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007266 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007267
Chris Lattner36c25012009-07-10 07:34:39 +00007268 // For globals that require a load from a stub to get the address, emit the
7269 // load.
7270 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007271 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007272 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007273
Dan Gohman6520e202008-10-18 02:06:02 +00007274 // If there was a non-zero offset that we didn't fold, create an explicit
7275 // addition for it.
7276 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007277 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007278 DAG.getConstant(Offset, getPointerTy()));
7279
Evan Cheng0db9fe62006-04-25 20:13:52 +00007280 return Result;
7281}
7282
Evan Chengda43bcf2008-09-24 00:05:32 +00007283SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007284X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007285 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007286 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007287 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007288}
7289
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007290static SDValue
7291GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007292 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007293 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007294 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007295 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007296 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007297 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007298 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007299 GA->getOffset(),
7300 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007301 if (InFlag) {
7302 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007303 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007304 } else {
7305 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007306 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007307 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007308
7309 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007310 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007311
Rafael Espindola15f1b662009-04-24 12:59:40 +00007312 SDValue Flag = Chain.getValue(1);
7313 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007314}
7315
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007316// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007317static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007318LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007319 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007320 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007321 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7322 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007323 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007324 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007325 InFlag = Chain.getValue(1);
7326
Chris Lattnerb903bed2009-06-26 21:20:29 +00007327 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007328}
7329
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007330// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007331static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007332LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007333 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007334 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7335 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007336}
7337
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007338// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7339// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007340static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007341 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007342 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007343 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007344
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007345 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7346 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7347 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007348
Michael J. Spencerec38de22010-10-10 22:04:20 +00007349 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007350 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007351 MachinePointerInfo(Ptr),
7352 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007353
Chris Lattnerb903bed2009-06-26 21:20:29 +00007354 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007355 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7356 // initialexec.
7357 unsigned WrapperKind = X86ISD::Wrapper;
7358 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007359 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007360 } else if (is64Bit) {
7361 assert(model == TLSModel::InitialExec);
7362 OperandFlags = X86II::MO_GOTTPOFF;
7363 WrapperKind = X86ISD::WrapperRIP;
7364 } else {
7365 assert(model == TLSModel::InitialExec);
7366 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007367 }
Eric Christopherfd179292009-08-27 18:07:15 +00007368
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007369 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7370 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007371 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007372 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007373 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007374 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007375
Rafael Espindola9a580232009-02-27 13:37:18 +00007376 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007377 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007378 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007379
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007380 // The address of the thread local variable is the add of the thread
7381 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007382 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007383}
7384
Dan Gohman475871a2008-07-27 21:46:04 +00007385SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007386X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007387
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007388 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007389 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007390
Eric Christopher30ef0e52010-06-03 04:07:48 +00007391 if (Subtarget->isTargetELF()) {
7392 // TODO: implement the "local dynamic" model
7393 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007394
Eric Christopher30ef0e52010-06-03 04:07:48 +00007395 // If GV is an alias then use the aliasee for determining
7396 // thread-localness.
7397 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7398 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007399
7400 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007401 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007402
Eric Christopher30ef0e52010-06-03 04:07:48 +00007403 switch (model) {
7404 case TLSModel::GeneralDynamic:
7405 case TLSModel::LocalDynamic: // not implemented
7406 if (Subtarget->is64Bit())
7407 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7408 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007409
Eric Christopher30ef0e52010-06-03 04:07:48 +00007410 case TLSModel::InitialExec:
7411 case TLSModel::LocalExec:
7412 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7413 Subtarget->is64Bit());
7414 }
7415 } else if (Subtarget->isTargetDarwin()) {
7416 // Darwin only has one model of TLS. Lower to that.
7417 unsigned char OpFlag = 0;
7418 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7419 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007420
Eric Christopher30ef0e52010-06-03 04:07:48 +00007421 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7422 // global base reg.
7423 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7424 !Subtarget->is64Bit();
7425 if (PIC32)
7426 OpFlag = X86II::MO_TLVP_PIC_BASE;
7427 else
7428 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007429 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007430 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007431 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007432 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007433 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007434
Eric Christopher30ef0e52010-06-03 04:07:48 +00007435 // With PIC32, the address is actually $g + Offset.
7436 if (PIC32)
7437 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7438 DAG.getNode(X86ISD::GlobalBaseReg,
7439 DebugLoc(), getPointerTy()),
7440 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007441
Eric Christopher30ef0e52010-06-03 04:07:48 +00007442 // Lowering the machine isd will make sure everything is in the right
7443 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007444 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007445 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007446 SDValue Args[] = { Chain, Offset };
7447 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007448
Eric Christopher30ef0e52010-06-03 04:07:48 +00007449 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7450 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7451 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007452
Eric Christopher30ef0e52010-06-03 04:07:48 +00007453 // And our return value (tls address) is in the standard call return value
7454 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007455 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007456 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7457 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007458 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007459
Eric Christopher30ef0e52010-06-03 04:07:48 +00007460 assert(false &&
7461 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007462
Torok Edwinc23197a2009-07-14 16:55:14 +00007463 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007464 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007465}
7466
Evan Cheng0db9fe62006-04-25 20:13:52 +00007467
Nadav Rotem43012222011-05-11 08:12:09 +00007468/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007469/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007470SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007471 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007472 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007473 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007474 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007475 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007476 SDValue ShOpLo = Op.getOperand(0);
7477 SDValue ShOpHi = Op.getOperand(1);
7478 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007479 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007480 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007481 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007482
Dan Gohman475871a2008-07-27 21:46:04 +00007483 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007484 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007485 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7486 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007487 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007488 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7489 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007490 }
Evan Chenge3413162006-01-09 18:33:28 +00007491
Owen Anderson825b72b2009-08-11 20:47:22 +00007492 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7493 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007494 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007496
Dan Gohman475871a2008-07-27 21:46:04 +00007497 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007499 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7500 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007501
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007502 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007503 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7504 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007505 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007506 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7507 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007508 }
7509
Dan Gohman475871a2008-07-27 21:46:04 +00007510 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007511 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007512}
Evan Chenga3195e82006-01-12 22:54:21 +00007513
Dan Gohmand858e902010-04-17 15:26:15 +00007514SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7515 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007516 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007517
Dale Johannesen0488fb62010-09-30 23:57:10 +00007518 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007519 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007520
Owen Anderson825b72b2009-08-11 20:47:22 +00007521 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007522 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007523
Eli Friedman36df4992009-05-27 00:47:34 +00007524 // These are really Legal; return the operand so the caller accepts it as
7525 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007526 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007527 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007528 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007529 Subtarget->is64Bit()) {
7530 return Op;
7531 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007532
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007533 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007534 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007535 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007536 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007537 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007538 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007539 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007540 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007541 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007542 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7543}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007544
Owen Andersone50ed302009-08-10 22:56:29 +00007545SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007546 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007547 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007548 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007549 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007550 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007551 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007552 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007553 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007554 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007555 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007556
Chris Lattner492a43e2010-09-22 01:28:21 +00007557 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007558
Stuart Hastings84be9582011-06-02 15:57:11 +00007559 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7560 MachineMemOperand *MMO;
7561 if (FI) {
7562 int SSFI = FI->getIndex();
7563 MMO =
7564 DAG.getMachineFunction()
7565 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7566 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7567 } else {
7568 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7569 StackSlot = StackSlot.getOperand(1);
7570 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007571 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007572 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7573 X86ISD::FILD, DL,
7574 Tys, Ops, array_lengthof(Ops),
7575 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007576
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007577 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007578 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007579 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007580
7581 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7582 // shouldn't be necessary except that RFP cannot be live across
7583 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007584 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007585 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7586 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007587 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007588 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007589 SDValue Ops[] = {
7590 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7591 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007592 MachineMemOperand *MMO =
7593 DAG.getMachineFunction()
7594 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007595 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007596
Chris Lattner492a43e2010-09-22 01:28:21 +00007597 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7598 Ops, array_lengthof(Ops),
7599 Op.getValueType(), MMO);
7600 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007601 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007602 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007603 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007604
Evan Cheng0db9fe62006-04-25 20:13:52 +00007605 return Result;
7606}
7607
Bill Wendling8b8a6362009-01-17 03:56:04 +00007608// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007609SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7610 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007611 // This algorithm is not obvious. Here it is in C code, more or less:
7612 /*
7613 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7614 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7615 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007616
Bill Wendling8b8a6362009-01-17 03:56:04 +00007617 // Copy ints to xmm registers.
7618 __m128i xh = _mm_cvtsi32_si128( hi );
7619 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007620
Bill Wendling8b8a6362009-01-17 03:56:04 +00007621 // Combine into low half of a single xmm register.
7622 __m128i x = _mm_unpacklo_epi32( xh, xl );
7623 __m128d d;
7624 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007625
Bill Wendling8b8a6362009-01-17 03:56:04 +00007626 // Merge in appropriate exponents to give the integer bits the right
7627 // magnitude.
7628 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007629
Bill Wendling8b8a6362009-01-17 03:56:04 +00007630 // Subtract away the biases to deal with the IEEE-754 double precision
7631 // implicit 1.
7632 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007633
Bill Wendling8b8a6362009-01-17 03:56:04 +00007634 // All conversions up to here are exact. The correctly rounded result is
7635 // calculated using the current rounding mode using the following
7636 // horizontal add.
7637 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7638 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7639 // store doesn't really need to be here (except
7640 // maybe to zero the other double)
7641 return sd;
7642 }
7643 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007644
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007645 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007646 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007647
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007648 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007649 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007650 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7651 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7652 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7653 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007654 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007655 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007656
Chad Rosier01d426e2011-12-15 01:16:09 +00007657 SmallVector<Constant*,2> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007658 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007659 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007660 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007661 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007662 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007663 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007664
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7666 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007667 Op.getOperand(0),
7668 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007669 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7670 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007671 Op.getOperand(0),
7672 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007673 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7674 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007675 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007676 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007677 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007678 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007679 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007680 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007681 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007682 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007683
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007684 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007685 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007686 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7687 DAG.getUNDEF(MVT::v2f64), ShufMask);
7688 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7689 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007690 DAG.getIntPtrConstant(0));
7691}
7692
Bill Wendling8b8a6362009-01-17 03:56:04 +00007693// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007694SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7695 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007696 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007697 // FP constant to bias correct the final result.
7698 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007700
7701 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007702 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007703 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007704
Eli Friedmanf3704762011-08-29 21:15:46 +00007705 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007706 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7707 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007708
Owen Anderson825b72b2009-08-11 20:47:22 +00007709 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007710 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007711 DAG.getIntPtrConstant(0));
7712
7713 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007714 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007715 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007716 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007717 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007718 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007719 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007720 MVT::v2f64, Bias)));
7721 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007722 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007723 DAG.getIntPtrConstant(0));
7724
7725 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007726 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007727
7728 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007729 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007730
Owen Anderson825b72b2009-08-11 20:47:22 +00007731 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007732 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007733 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007734 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007735 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007736 }
7737
7738 // Handle final rounding.
7739 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007740}
7741
Dan Gohmand858e902010-04-17 15:26:15 +00007742SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7743 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007744 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007745 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007746
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007747 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007748 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7749 // the optimization here.
7750 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007751 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007752
Owen Andersone50ed302009-08-10 22:56:29 +00007753 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007754 EVT DstVT = Op.getValueType();
7755 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007756 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007757 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007758 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007759
7760 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007761 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007762 if (SrcVT == MVT::i32) {
7763 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7764 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7765 getPointerTy(), StackSlot, WordOff);
7766 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007767 StackSlot, MachinePointerInfo(),
7768 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007769 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007770 OffsetSlot, MachinePointerInfo(),
7771 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007772 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7773 return Fild;
7774 }
7775
7776 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7777 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007778 StackSlot, MachinePointerInfo(),
7779 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007780 // For i64 source, we need to add the appropriate power of 2 if the input
7781 // was negative. This is the same as the optimization in
7782 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7783 // we must be careful to do the computation in x87 extended precision, not
7784 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007785 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7786 MachineMemOperand *MMO =
7787 DAG.getMachineFunction()
7788 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7789 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007790
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007791 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7792 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007793 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7794 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007795
7796 APInt FF(32, 0x5F800000ULL);
7797
7798 // Check whether the sign bit is set.
7799 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7800 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7801 ISD::SETLT);
7802
7803 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7804 SDValue FudgePtr = DAG.getConstantPool(
7805 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7806 getPointerTy());
7807
7808 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7809 SDValue Zero = DAG.getIntPtrConstant(0);
7810 SDValue Four = DAG.getIntPtrConstant(4);
7811 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7812 Zero, Four);
7813 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7814
7815 // Load the value out, extending it from f32 to f80.
7816 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007817 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007818 FudgePtr, MachinePointerInfo::getConstantPool(),
7819 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007820 // Extend everything to 80 bits to force it to be done on x87.
7821 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7822 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007823}
7824
Dan Gohman475871a2008-07-27 21:46:04 +00007825std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007826FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007827 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007828
Owen Andersone50ed302009-08-10 22:56:29 +00007829 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007830
7831 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007832 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7833 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007834 }
7835
Owen Anderson825b72b2009-08-11 20:47:22 +00007836 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7837 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007838 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007839
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007840 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007841 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007842 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007843 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007844 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007845 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007846 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007847 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007848
Evan Cheng87c89352007-10-15 20:11:21 +00007849 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7850 // stack slot.
7851 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007852 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007853 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007854 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007855
Michael J. Spencerec38de22010-10-10 22:04:20 +00007856
7857
Evan Cheng0db9fe62006-04-25 20:13:52 +00007858 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007859 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007860 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007861 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7862 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7863 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007864 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007865
Dan Gohman475871a2008-07-27 21:46:04 +00007866 SDValue Chain = DAG.getEntryNode();
7867 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007868 EVT TheVT = Op.getOperand(0).getValueType();
7869 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007870 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007871 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007872 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007873 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007874 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007875 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007876 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007877 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007878
Chris Lattner492a43e2010-09-22 01:28:21 +00007879 MachineMemOperand *MMO =
7880 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7881 MachineMemOperand::MOLoad, MemSize, MemSize);
7882 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7883 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007884 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007885 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007886 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7887 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007888
Chris Lattner07290932010-09-22 01:05:16 +00007889 MachineMemOperand *MMO =
7890 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7891 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007892
Evan Cheng0db9fe62006-04-25 20:13:52 +00007893 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007894 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007895 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7896 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007897
Chris Lattner27a6c732007-11-24 07:07:01 +00007898 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007899}
7900
Dan Gohmand858e902010-04-17 15:26:15 +00007901SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7902 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007903 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007904 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007905
Eli Friedman948e95a2009-05-23 09:59:16 +00007906 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007907 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007908 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7909 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007910
Chris Lattner27a6c732007-11-24 07:07:01 +00007911 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007912 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007913 FIST, StackSlot, MachinePointerInfo(),
7914 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007915}
7916
Dan Gohmand858e902010-04-17 15:26:15 +00007917SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7918 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007919 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7920 SDValue FIST = Vals.first, StackSlot = Vals.second;
7921 assert(FIST.getNode() && "Unexpected failure");
7922
7923 // Load the result.
7924 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007925 FIST, StackSlot, MachinePointerInfo(),
7926 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007927}
7928
Dan Gohmand858e902010-04-17 15:26:15 +00007929SDValue X86TargetLowering::LowerFABS(SDValue Op,
7930 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007931 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007932 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007933 EVT VT = Op.getValueType();
7934 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007935 if (VT.isVector())
7936 EltVT = VT.getVectorElementType();
Chad Rosier01d426e2011-12-15 01:16:09 +00007937 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007938 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007939 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007940 CV.assign(2, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007941 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007942 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007943 CV.assign(4, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007944 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007945 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007946 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007947 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007948 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007949 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007950 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007951}
7952
Dan Gohmand858e902010-04-17 15:26:15 +00007953SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007954 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007955 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007956 EVT VT = Op.getValueType();
7957 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007958 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7959 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007960 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007961 NumElts = VT.getVectorNumElements();
7962 }
7963 SmallVector<Constant*,8> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007964 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007965 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Chad Rosiera860b182011-12-15 01:02:25 +00007966 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007967 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007968 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Chad Rosiera860b182011-12-15 01:02:25 +00007969 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007970 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007971 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007972 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007973 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007974 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007975 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007976 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007977 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007978 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007979 DAG.getNode(ISD::XOR, dl, XORVT,
7980 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007981 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007982 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007983 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007984 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007985 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007986}
7987
Dan Gohmand858e902010-04-17 15:26:15 +00007988SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007989 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007990 SDValue Op0 = Op.getOperand(0);
7991 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007992 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007993 EVT VT = Op.getValueType();
7994 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007995
7996 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007997 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007998 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007999 SrcVT = VT;
8000 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008001 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008002 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008003 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008004 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008005 }
8006
8007 // At this point the operands and the result should have the same
8008 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008009
Evan Cheng68c47cb2007-01-05 07:55:56 +00008010 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008011 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008012 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008013 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8014 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008015 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008016 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8017 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8018 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8019 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008020 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008021 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008022 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008023 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008024 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008025 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008026 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008027
8028 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008029 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008030 // Op0 is MVT::f32, Op1 is MVT::f64.
8031 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8032 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8033 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008034 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008035 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008036 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008037 }
8038
Evan Cheng73d6cf12007-01-05 21:37:56 +00008039 // Clear first operand sign bit.
8040 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008041 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008042 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8043 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008044 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008045 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8046 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8047 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8048 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008049 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008050 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008051 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008052 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008053 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008054 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008055 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008056
8057 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008058 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008059}
8060
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008061SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8062 SDValue N0 = Op.getOperand(0);
8063 DebugLoc dl = Op.getDebugLoc();
8064 EVT VT = Op.getValueType();
8065
8066 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8067 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8068 DAG.getConstant(1, VT));
8069 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8070}
8071
Dan Gohman076aee32009-03-04 19:44:21 +00008072/// Emit nodes that will be selected as "test Op0,Op0", or something
8073/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008074SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008075 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008076 DebugLoc dl = Op.getDebugLoc();
8077
Dan Gohman31125812009-03-07 01:58:32 +00008078 // CF and OF aren't always set the way we want. Determine which
8079 // of these we need.
8080 bool NeedCF = false;
8081 bool NeedOF = false;
8082 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008083 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008084 case X86::COND_A: case X86::COND_AE:
8085 case X86::COND_B: case X86::COND_BE:
8086 NeedCF = true;
8087 break;
8088 case X86::COND_G: case X86::COND_GE:
8089 case X86::COND_L: case X86::COND_LE:
8090 case X86::COND_O: case X86::COND_NO:
8091 NeedOF = true;
8092 break;
Dan Gohman31125812009-03-07 01:58:32 +00008093 }
8094
Dan Gohman076aee32009-03-04 19:44:21 +00008095 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008096 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8097 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008098 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8099 // Emit a CMP with 0, which is the TEST pattern.
8100 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8101 DAG.getConstant(0, Op.getValueType()));
8102
8103 unsigned Opcode = 0;
8104 unsigned NumOperands = 0;
8105 switch (Op.getNode()->getOpcode()) {
8106 case ISD::ADD:
8107 // Due to an isel shortcoming, be conservative if this add is likely to be
8108 // selected as part of a load-modify-store instruction. When the root node
8109 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8110 // uses of other nodes in the match, such as the ADD in this case. This
8111 // leads to the ADD being left around and reselected, with the result being
8112 // two adds in the output. Alas, even if none our users are stores, that
8113 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8114 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8115 // climbing the DAG back to the root, and it doesn't seem to be worth the
8116 // effort.
8117 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008118 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8119 if (UI->getOpcode() != ISD::CopyToReg &&
8120 UI->getOpcode() != ISD::SETCC &&
8121 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008122 goto default_case;
8123
8124 if (ConstantSDNode *C =
8125 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8126 // An add of one will be selected as an INC.
8127 if (C->getAPIntValue() == 1) {
8128 Opcode = X86ISD::INC;
8129 NumOperands = 1;
8130 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008131 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008132
8133 // An add of negative one (subtract of one) will be selected as a DEC.
8134 if (C->getAPIntValue().isAllOnesValue()) {
8135 Opcode = X86ISD::DEC;
8136 NumOperands = 1;
8137 break;
8138 }
Dan Gohman076aee32009-03-04 19:44:21 +00008139 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008140
8141 // Otherwise use a regular EFLAGS-setting add.
8142 Opcode = X86ISD::ADD;
8143 NumOperands = 2;
8144 break;
8145 case ISD::AND: {
8146 // If the primary and result isn't used, don't bother using X86ISD::AND,
8147 // because a TEST instruction will be better.
8148 bool NonFlagUse = false;
8149 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8150 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8151 SDNode *User = *UI;
8152 unsigned UOpNo = UI.getOperandNo();
8153 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8154 // Look pass truncate.
8155 UOpNo = User->use_begin().getOperandNo();
8156 User = *User->use_begin();
8157 }
8158
8159 if (User->getOpcode() != ISD::BRCOND &&
8160 User->getOpcode() != ISD::SETCC &&
8161 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8162 NonFlagUse = true;
8163 break;
8164 }
Dan Gohman076aee32009-03-04 19:44:21 +00008165 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008166
8167 if (!NonFlagUse)
8168 break;
8169 }
8170 // FALL THROUGH
8171 case ISD::SUB:
8172 case ISD::OR:
8173 case ISD::XOR:
8174 // Due to the ISEL shortcoming noted above, be conservative if this op is
8175 // likely to be selected as part of a load-modify-store instruction.
8176 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8177 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8178 if (UI->getOpcode() == ISD::STORE)
8179 goto default_case;
8180
8181 // Otherwise use a regular EFLAGS-setting instruction.
8182 switch (Op.getNode()->getOpcode()) {
8183 default: llvm_unreachable("unexpected operator!");
8184 case ISD::SUB: Opcode = X86ISD::SUB; break;
8185 case ISD::OR: Opcode = X86ISD::OR; break;
8186 case ISD::XOR: Opcode = X86ISD::XOR; break;
8187 case ISD::AND: Opcode = X86ISD::AND; break;
8188 }
8189
8190 NumOperands = 2;
8191 break;
8192 case X86ISD::ADD:
8193 case X86ISD::SUB:
8194 case X86ISD::INC:
8195 case X86ISD::DEC:
8196 case X86ISD::OR:
8197 case X86ISD::XOR:
8198 case X86ISD::AND:
8199 return SDValue(Op.getNode(), 1);
8200 default:
8201 default_case:
8202 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008203 }
8204
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008205 if (Opcode == 0)
8206 // Emit a CMP with 0, which is the TEST pattern.
8207 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8208 DAG.getConstant(0, Op.getValueType()));
8209
8210 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8211 SmallVector<SDValue, 4> Ops;
8212 for (unsigned i = 0; i != NumOperands; ++i)
8213 Ops.push_back(Op.getOperand(i));
8214
8215 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8216 DAG.ReplaceAllUsesWith(Op, New);
8217 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008218}
8219
8220/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8221/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008222SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008223 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008224 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8225 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008226 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008227
8228 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008229 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008230}
8231
Evan Chengd40d03e2010-01-06 19:38:29 +00008232/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8233/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008234SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8235 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008236 SDValue Op0 = And.getOperand(0);
8237 SDValue Op1 = And.getOperand(1);
8238 if (Op0.getOpcode() == ISD::TRUNCATE)
8239 Op0 = Op0.getOperand(0);
8240 if (Op1.getOpcode() == ISD::TRUNCATE)
8241 Op1 = Op1.getOperand(0);
8242
Evan Chengd40d03e2010-01-06 19:38:29 +00008243 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008244 if (Op1.getOpcode() == ISD::SHL)
8245 std::swap(Op0, Op1);
8246 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008247 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8248 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008249 // If we looked past a truncate, check that it's only truncating away
8250 // known zeros.
8251 unsigned BitWidth = Op0.getValueSizeInBits();
8252 unsigned AndBitWidth = And.getValueSizeInBits();
8253 if (BitWidth > AndBitWidth) {
8254 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8255 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8256 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8257 return SDValue();
8258 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008259 LHS = Op1;
8260 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008261 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008262 } else if (Op1.getOpcode() == ISD::Constant) {
8263 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008264 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008265 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008266
8267 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008268 LHS = AndLHS.getOperand(0);
8269 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008270 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008271
8272 // Use BT if the immediate can't be encoded in a TEST instruction.
8273 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8274 LHS = AndLHS;
8275 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8276 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008277 }
Evan Cheng0488db92007-09-25 01:57:46 +00008278
Evan Chengd40d03e2010-01-06 19:38:29 +00008279 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008280 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008281 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008282 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008283 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008284 // Also promote i16 to i32 for performance / code size reason.
8285 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008286 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008287 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008288
Evan Chengd40d03e2010-01-06 19:38:29 +00008289 // If the operand types disagree, extend the shift amount to match. Since
8290 // BT ignores high bits (like shifts) we can use anyextend.
8291 if (LHS.getValueType() != RHS.getValueType())
8292 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008293
Evan Chengd40d03e2010-01-06 19:38:29 +00008294 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8295 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8296 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8297 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008298 }
8299
Evan Cheng54de3ea2010-01-05 06:52:31 +00008300 return SDValue();
8301}
8302
Dan Gohmand858e902010-04-17 15:26:15 +00008303SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008304
8305 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8306
Evan Cheng54de3ea2010-01-05 06:52:31 +00008307 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8308 SDValue Op0 = Op.getOperand(0);
8309 SDValue Op1 = Op.getOperand(1);
8310 DebugLoc dl = Op.getDebugLoc();
8311 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8312
8313 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008314 // Lower (X & (1 << N)) == 0 to BT(X, N).
8315 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8316 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008317 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008318 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008319 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008320 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8321 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8322 if (NewSetCC.getNode())
8323 return NewSetCC;
8324 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008325
Chris Lattner481eebc2010-12-19 21:23:48 +00008326 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8327 // these.
8328 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008329 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008330 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8331 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008332
Chris Lattner481eebc2010-12-19 21:23:48 +00008333 // If the input is a setcc, then reuse the input setcc or use a new one with
8334 // the inverted condition.
8335 if (Op0.getOpcode() == X86ISD::SETCC) {
8336 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8337 bool Invert = (CC == ISD::SETNE) ^
8338 cast<ConstantSDNode>(Op1)->isNullValue();
8339 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008340
Evan Cheng2c755ba2010-02-27 07:36:59 +00008341 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008342 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8343 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8344 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008345 }
8346
Evan Chenge5b51ac2010-04-17 06:13:15 +00008347 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008348 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008349 if (X86CC == X86::COND_INVALID)
8350 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008351
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008352 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008353 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008354 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008355}
8356
Craig Topper89af15e2011-09-18 08:03:58 +00008357// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008358// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008359static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008360 EVT VT = Op.getValueType();
8361
Duncan Sands28b77e92011-09-06 19:07:46 +00008362 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008363 "Unsupported value type for operation");
8364
8365 int NumElems = VT.getVectorNumElements();
8366 DebugLoc dl = Op.getDebugLoc();
8367 SDValue CC = Op.getOperand(2);
8368 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8369 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8370
8371 // Extract the LHS vectors
8372 SDValue LHS = Op.getOperand(0);
8373 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8374 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8375
8376 // Extract the RHS vectors
8377 SDValue RHS = Op.getOperand(1);
8378 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8379 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8380
8381 // Issue the operation on the smaller types and concatenate the result back
8382 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8383 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8384 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8385 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8386 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8387}
8388
8389
Dan Gohmand858e902010-04-17 15:26:15 +00008390SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008391 SDValue Cond;
8392 SDValue Op0 = Op.getOperand(0);
8393 SDValue Op1 = Op.getOperand(1);
8394 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008395 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008396 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8397 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008398 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008399
8400 if (isFP) {
8401 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008402 EVT EltVT = Op0.getValueType().getVectorElementType();
8403 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8404
8405 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008406 bool Swap = false;
8407
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008408 // SSE Condition code mapping:
8409 // 0 - EQ
8410 // 1 - LT
8411 // 2 - LE
8412 // 3 - UNORD
8413 // 4 - NEQ
8414 // 5 - NLT
8415 // 6 - NLE
8416 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008417 switch (SetCCOpcode) {
8418 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008419 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008420 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008421 case ISD::SETOGT:
8422 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008423 case ISD::SETLT:
8424 case ISD::SETOLT: SSECC = 1; break;
8425 case ISD::SETOGE:
8426 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008427 case ISD::SETLE:
8428 case ISD::SETOLE: SSECC = 2; break;
8429 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008430 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008431 case ISD::SETNE: SSECC = 4; break;
8432 case ISD::SETULE: Swap = true;
8433 case ISD::SETUGE: SSECC = 5; break;
8434 case ISD::SETULT: Swap = true;
8435 case ISD::SETUGT: SSECC = 6; break;
8436 case ISD::SETO: SSECC = 7; break;
8437 }
8438 if (Swap)
8439 std::swap(Op0, Op1);
8440
Nate Begemanfb8ead02008-07-25 19:05:58 +00008441 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008442 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008443 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008444 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008445 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8446 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008447 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008448 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008449 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008450 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8451 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008452 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008453 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008454 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008455 }
8456 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008457 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008458 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008459
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008460 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008461 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008462 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008463
Nate Begeman30a0de92008-07-17 16:51:19 +00008464 // We are handling one of the integer comparisons here. Since SSE only has
8465 // GT and EQ comparisons for integer, swapping operands and multiple
8466 // operations may be required for some comparisons.
8467 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8468 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008469
Craig Topper0a150352011-11-09 08:06:13 +00008470 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008471 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008472 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8473 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8474 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8475 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008476 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008477
Nate Begeman30a0de92008-07-17 16:51:19 +00008478 switch (SetCCOpcode) {
8479 default: break;
8480 case ISD::SETNE: Invert = true;
8481 case ISD::SETEQ: Opc = EQOpc; break;
8482 case ISD::SETLT: Swap = true;
8483 case ISD::SETGT: Opc = GTOpc; break;
8484 case ISD::SETGE: Swap = true;
8485 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8486 case ISD::SETULT: Swap = true;
8487 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8488 case ISD::SETUGE: Swap = true;
8489 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8490 }
8491 if (Swap)
8492 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008493
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008494 // Check that the operation in question is available (most are plain SSE2,
8495 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperc0d82852011-11-22 00:44:41 +00008496 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008497 return SDValue();
Craig Topperc0d82852011-11-22 00:44:41 +00008498 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008499 return SDValue();
8500
Nate Begeman30a0de92008-07-17 16:51:19 +00008501 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8502 // bits of the inputs before performing those operations.
8503 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008504 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008505 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8506 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008507 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008508 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8509 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008510 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8511 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008512 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008513
Dale Johannesenace16102009-02-03 19:33:06 +00008514 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008515
8516 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008517 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008518 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008519
Nate Begeman30a0de92008-07-17 16:51:19 +00008520 return Result;
8521}
Evan Cheng0488db92007-09-25 01:57:46 +00008522
Evan Cheng370e5342008-12-03 08:38:43 +00008523// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008524static bool isX86LogicalCmp(SDValue Op) {
8525 unsigned Opc = Op.getNode()->getOpcode();
8526 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8527 return true;
8528 if (Op.getResNo() == 1 &&
8529 (Opc == X86ISD::ADD ||
8530 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008531 Opc == X86ISD::ADC ||
8532 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008533 Opc == X86ISD::SMUL ||
8534 Opc == X86ISD::UMUL ||
8535 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008536 Opc == X86ISD::DEC ||
8537 Opc == X86ISD::OR ||
8538 Opc == X86ISD::XOR ||
8539 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008540 return true;
8541
Chris Lattner9637d5b2010-12-05 07:49:54 +00008542 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8543 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008544
Dan Gohman076aee32009-03-04 19:44:21 +00008545 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008546}
8547
Chris Lattnera2b56002010-12-05 01:23:24 +00008548static bool isZero(SDValue V) {
8549 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8550 return C && C->isNullValue();
8551}
8552
Chris Lattner96908b12010-12-05 02:00:51 +00008553static bool isAllOnes(SDValue V) {
8554 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8555 return C && C->isAllOnesValue();
8556}
8557
Dan Gohmand858e902010-04-17 15:26:15 +00008558SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008559 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008560 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008561 SDValue Op1 = Op.getOperand(1);
8562 SDValue Op2 = Op.getOperand(2);
8563 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008564 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008565
Dan Gohman1a492952009-10-20 16:22:37 +00008566 if (Cond.getOpcode() == ISD::SETCC) {
8567 SDValue NewCond = LowerSETCC(Cond, DAG);
8568 if (NewCond.getNode())
8569 Cond = NewCond;
8570 }
Evan Cheng734503b2006-09-11 02:19:56 +00008571
Chris Lattnera2b56002010-12-05 01:23:24 +00008572 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008573 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008574 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008575 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008576 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008577 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8578 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008579 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008580
Chris Lattnera2b56002010-12-05 01:23:24 +00008581 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008582
8583 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008584 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8585 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008586
8587 SDValue CmpOp0 = Cmp.getOperand(0);
8588 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8589 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008590
Chris Lattner96908b12010-12-05 02:00:51 +00008591 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008592 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8593 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008594
Chris Lattner96908b12010-12-05 02:00:51 +00008595 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8596 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008597
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008598 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008599 if (N2C == 0 || !N2C->isNullValue())
8600 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8601 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008602 }
8603 }
8604
Chris Lattnera2b56002010-12-05 01:23:24 +00008605 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008606 if (Cond.getOpcode() == ISD::AND &&
8607 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8608 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008609 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008610 Cond = Cond.getOperand(0);
8611 }
8612
Evan Cheng3f41d662007-10-08 22:16:29 +00008613 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8614 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008615 unsigned CondOpcode = Cond.getOpcode();
8616 if (CondOpcode == X86ISD::SETCC ||
8617 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008618 CC = Cond.getOperand(0);
8619
Dan Gohman475871a2008-07-27 21:46:04 +00008620 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008621 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008622 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008623
Evan Cheng3f41d662007-10-08 22:16:29 +00008624 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008625 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008626 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008627 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008628
Chris Lattnerd1980a52009-03-12 06:52:53 +00008629 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8630 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008631 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008632 addTest = false;
8633 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008634 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8635 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8636 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8637 Cond.getOperand(0).getValueType() != MVT::i8)) {
8638 SDValue LHS = Cond.getOperand(0);
8639 SDValue RHS = Cond.getOperand(1);
8640 unsigned X86Opcode;
8641 unsigned X86Cond;
8642 SDVTList VTs;
8643 switch (CondOpcode) {
8644 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8645 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8646 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8647 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8648 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8649 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8650 default: llvm_unreachable("unexpected overflowing operator");
8651 }
8652 if (CondOpcode == ISD::UMULO)
8653 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8654 MVT::i32);
8655 else
8656 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8657
8658 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8659
8660 if (CondOpcode == ISD::UMULO)
8661 Cond = X86Op.getValue(2);
8662 else
8663 Cond = X86Op.getValue(1);
8664
8665 CC = DAG.getConstant(X86Cond, MVT::i8);
8666 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008667 }
8668
8669 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008670 // Look pass the truncate.
8671 if (Cond.getOpcode() == ISD::TRUNCATE)
8672 Cond = Cond.getOperand(0);
8673
8674 // We know the result of AND is compared against zero. Try to match
8675 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008676 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008677 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008678 if (NewSetCC.getNode()) {
8679 CC = NewSetCC.getOperand(0);
8680 Cond = NewSetCC.getOperand(1);
8681 addTest = false;
8682 }
8683 }
8684 }
8685
8686 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008687 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008688 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008689 }
8690
Benjamin Kramere915ff32010-12-22 23:09:28 +00008691 // a < b ? -1 : 0 -> RES = ~setcc_carry
8692 // a < b ? 0 : -1 -> RES = setcc_carry
8693 // a >= b ? -1 : 0 -> RES = setcc_carry
8694 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8695 if (Cond.getOpcode() == X86ISD::CMP) {
8696 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8697
8698 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8699 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8700 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8701 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8702 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8703 return DAG.getNOT(DL, Res, Res.getValueType());
8704 return Res;
8705 }
8706 }
8707
Evan Cheng0488db92007-09-25 01:57:46 +00008708 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8709 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008710 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008711 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008712 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008713}
8714
Evan Cheng370e5342008-12-03 08:38:43 +00008715// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8716// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8717// from the AND / OR.
8718static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8719 Opc = Op.getOpcode();
8720 if (Opc != ISD::OR && Opc != ISD::AND)
8721 return false;
8722 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8723 Op.getOperand(0).hasOneUse() &&
8724 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8725 Op.getOperand(1).hasOneUse());
8726}
8727
Evan Cheng961d6d42009-02-02 08:19:07 +00008728// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8729// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008730static bool isXor1OfSetCC(SDValue Op) {
8731 if (Op.getOpcode() != ISD::XOR)
8732 return false;
8733 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8734 if (N1C && N1C->getAPIntValue() == 1) {
8735 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8736 Op.getOperand(0).hasOneUse();
8737 }
8738 return false;
8739}
8740
Dan Gohmand858e902010-04-17 15:26:15 +00008741SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008742 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008743 SDValue Chain = Op.getOperand(0);
8744 SDValue Cond = Op.getOperand(1);
8745 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008746 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008747 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008748 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008749
Dan Gohman1a492952009-10-20 16:22:37 +00008750 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008751 // Check for setcc([su]{add,sub,mul}o == 0).
8752 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8753 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8754 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8755 Cond.getOperand(0).getResNo() == 1 &&
8756 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8757 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8758 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8759 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8760 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8761 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8762 Inverted = true;
8763 Cond = Cond.getOperand(0);
8764 } else {
8765 SDValue NewCond = LowerSETCC(Cond, DAG);
8766 if (NewCond.getNode())
8767 Cond = NewCond;
8768 }
Dan Gohman1a492952009-10-20 16:22:37 +00008769 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008770#if 0
8771 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008772 else if (Cond.getOpcode() == X86ISD::ADD ||
8773 Cond.getOpcode() == X86ISD::SUB ||
8774 Cond.getOpcode() == X86ISD::SMUL ||
8775 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008776 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008777#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008778
Evan Chengad9c0a32009-12-15 00:53:42 +00008779 // Look pass (and (setcc_carry (cmp ...)), 1).
8780 if (Cond.getOpcode() == ISD::AND &&
8781 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8782 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008783 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008784 Cond = Cond.getOperand(0);
8785 }
8786
Evan Cheng3f41d662007-10-08 22:16:29 +00008787 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8788 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008789 unsigned CondOpcode = Cond.getOpcode();
8790 if (CondOpcode == X86ISD::SETCC ||
8791 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008792 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008793
Dan Gohman475871a2008-07-27 21:46:04 +00008794 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008795 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008796 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008797 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008798 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008799 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008800 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008801 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008802 default: break;
8803 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008804 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008805 // These can only come from an arithmetic instruction with overflow,
8806 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008807 Cond = Cond.getNode()->getOperand(1);
8808 addTest = false;
8809 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008810 }
Evan Cheng0488db92007-09-25 01:57:46 +00008811 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008812 }
8813 CondOpcode = Cond.getOpcode();
8814 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8815 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8816 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8817 Cond.getOperand(0).getValueType() != MVT::i8)) {
8818 SDValue LHS = Cond.getOperand(0);
8819 SDValue RHS = Cond.getOperand(1);
8820 unsigned X86Opcode;
8821 unsigned X86Cond;
8822 SDVTList VTs;
8823 switch (CondOpcode) {
8824 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8825 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8826 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8827 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8828 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8829 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8830 default: llvm_unreachable("unexpected overflowing operator");
8831 }
8832 if (Inverted)
8833 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8834 if (CondOpcode == ISD::UMULO)
8835 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8836 MVT::i32);
8837 else
8838 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8839
8840 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8841
8842 if (CondOpcode == ISD::UMULO)
8843 Cond = X86Op.getValue(2);
8844 else
8845 Cond = X86Op.getValue(1);
8846
8847 CC = DAG.getConstant(X86Cond, MVT::i8);
8848 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008849 } else {
8850 unsigned CondOpc;
8851 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8852 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008853 if (CondOpc == ISD::OR) {
8854 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8855 // two branches instead of an explicit OR instruction with a
8856 // separate test.
8857 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008858 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008859 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008860 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008861 Chain, Dest, CC, Cmp);
8862 CC = Cond.getOperand(1).getOperand(0);
8863 Cond = Cmp;
8864 addTest = false;
8865 }
8866 } else { // ISD::AND
8867 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8868 // two branches instead of an explicit AND instruction with a
8869 // separate test. However, we only do this if this block doesn't
8870 // have a fall-through edge, because this requires an explicit
8871 // jmp when the condition is false.
8872 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008873 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008874 Op.getNode()->hasOneUse()) {
8875 X86::CondCode CCode =
8876 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8877 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008878 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008879 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008880 // Look for an unconditional branch following this conditional branch.
8881 // We need this because we need to reverse the successors in order
8882 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008883 if (User->getOpcode() == ISD::BR) {
8884 SDValue FalseBB = User->getOperand(1);
8885 SDNode *NewBR =
8886 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008887 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008888 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008889 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008890
Dale Johannesene4d209d2009-02-03 20:21:25 +00008891 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008892 Chain, Dest, CC, Cmp);
8893 X86::CondCode CCode =
8894 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8895 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008896 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008897 Cond = Cmp;
8898 addTest = false;
8899 }
8900 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008901 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008902 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8903 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8904 // It should be transformed during dag combiner except when the condition
8905 // is set by a arithmetics with overflow node.
8906 X86::CondCode CCode =
8907 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8908 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008909 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008910 Cond = Cond.getOperand(0).getOperand(1);
8911 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008912 } else if (Cond.getOpcode() == ISD::SETCC &&
8913 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8914 // For FCMP_OEQ, we can emit
8915 // two branches instead of an explicit AND instruction with a
8916 // separate test. However, we only do this if this block doesn't
8917 // have a fall-through edge, because this requires an explicit
8918 // jmp when the condition is false.
8919 if (Op.getNode()->hasOneUse()) {
8920 SDNode *User = *Op.getNode()->use_begin();
8921 // Look for an unconditional branch following this conditional branch.
8922 // We need this because we need to reverse the successors in order
8923 // to implement FCMP_OEQ.
8924 if (User->getOpcode() == ISD::BR) {
8925 SDValue FalseBB = User->getOperand(1);
8926 SDNode *NewBR =
8927 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8928 assert(NewBR == User);
8929 (void)NewBR;
8930 Dest = FalseBB;
8931
8932 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8933 Cond.getOperand(0), Cond.getOperand(1));
8934 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8935 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8936 Chain, Dest, CC, Cmp);
8937 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8938 Cond = Cmp;
8939 addTest = false;
8940 }
8941 }
8942 } else if (Cond.getOpcode() == ISD::SETCC &&
8943 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8944 // For FCMP_UNE, we can emit
8945 // two branches instead of an explicit AND instruction with a
8946 // separate test. However, we only do this if this block doesn't
8947 // have a fall-through edge, because this requires an explicit
8948 // jmp when the condition is false.
8949 if (Op.getNode()->hasOneUse()) {
8950 SDNode *User = *Op.getNode()->use_begin();
8951 // Look for an unconditional branch following this conditional branch.
8952 // We need this because we need to reverse the successors in order
8953 // to implement FCMP_UNE.
8954 if (User->getOpcode() == ISD::BR) {
8955 SDValue FalseBB = User->getOperand(1);
8956 SDNode *NewBR =
8957 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8958 assert(NewBR == User);
8959 (void)NewBR;
8960
8961 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8962 Cond.getOperand(0), Cond.getOperand(1));
8963 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8964 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8965 Chain, Dest, CC, Cmp);
8966 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8967 Cond = Cmp;
8968 addTest = false;
8969 Dest = FalseBB;
8970 }
8971 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008972 }
Evan Cheng0488db92007-09-25 01:57:46 +00008973 }
8974
8975 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008976 // Look pass the truncate.
8977 if (Cond.getOpcode() == ISD::TRUNCATE)
8978 Cond = Cond.getOperand(0);
8979
8980 // We know the result of AND is compared against zero. Try to match
8981 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008982 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008983 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8984 if (NewSetCC.getNode()) {
8985 CC = NewSetCC.getOperand(0);
8986 Cond = NewSetCC.getOperand(1);
8987 addTest = false;
8988 }
8989 }
8990 }
8991
8992 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008993 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008994 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008995 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008996 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008997 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008998}
8999
Anton Korobeynikove060b532007-04-17 19:34:00 +00009000
9001// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9002// Calls to _alloca is needed to probe the stack when allocating more than 4k
9003// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9004// that the guard pages used by the OS virtual memory manager are allocated in
9005// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009006SDValue
9007X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009008 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009009 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009010 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009011 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009012 "are being used");
9013 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009014 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009015
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009016 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009017 SDValue Chain = Op.getOperand(0);
9018 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009019 // FIXME: Ensure alignment here
9020
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009021 bool Is64Bit = Subtarget->is64Bit();
9022 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009023
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009024 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009025 MachineFunction &MF = DAG.getMachineFunction();
9026 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009027
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009028 if (Is64Bit) {
9029 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009030 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009031 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009032
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009033 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9034 I != E; I++)
9035 if (I->hasNestAttr())
9036 report_fatal_error("Cannot use segmented stacks with functions that "
9037 "have nested arguments.");
9038 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009039
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009040 const TargetRegisterClass *AddrRegClass =
9041 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9042 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9043 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9044 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9045 DAG.getRegister(Vreg, SPTy));
9046 SDValue Ops1[2] = { Value, Chain };
9047 return DAG.getMergeValues(Ops1, 2, dl);
9048 } else {
9049 SDValue Flag;
9050 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009051
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009052 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9053 Flag = Chain.getValue(1);
9054 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009055
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009056 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9057 Flag = Chain.getValue(1);
9058
9059 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9060
9061 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9062 return DAG.getMergeValues(Ops1, 2, dl);
9063 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009064}
9065
Dan Gohmand858e902010-04-17 15:26:15 +00009066SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009067 MachineFunction &MF = DAG.getMachineFunction();
9068 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9069
Dan Gohman69de1932008-02-06 22:27:42 +00009070 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009071 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009072
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009073 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009074 // vastart just stores the address of the VarArgsFrameIndex slot into the
9075 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009076 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9077 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009078 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9079 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009080 }
9081
9082 // __va_list_tag:
9083 // gp_offset (0 - 6 * 8)
9084 // fp_offset (48 - 48 + 8 * 16)
9085 // overflow_arg_area (point to parameters coming in memory).
9086 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009087 SmallVector<SDValue, 8> MemOps;
9088 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009089 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009090 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009091 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9092 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009093 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009094 MemOps.push_back(Store);
9095
9096 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009097 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009098 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009099 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009100 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9101 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009102 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009103 MemOps.push_back(Store);
9104
9105 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009106 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009107 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009108 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9109 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009110 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9111 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009112 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009113 MemOps.push_back(Store);
9114
9115 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009116 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009117 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009118 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9119 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009120 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9121 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009122 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009123 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009124 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009125}
9126
Dan Gohmand858e902010-04-17 15:26:15 +00009127SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009128 assert(Subtarget->is64Bit() &&
9129 "LowerVAARG only handles 64-bit va_arg!");
9130 assert((Subtarget->isTargetLinux() ||
9131 Subtarget->isTargetDarwin()) &&
9132 "Unhandled target in LowerVAARG");
9133 assert(Op.getNode()->getNumOperands() == 4);
9134 SDValue Chain = Op.getOperand(0);
9135 SDValue SrcPtr = Op.getOperand(1);
9136 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9137 unsigned Align = Op.getConstantOperandVal(3);
9138 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009139
Dan Gohman320afb82010-10-12 18:00:49 +00009140 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009141 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009142 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9143 uint8_t ArgMode;
9144
9145 // Decide which area this value should be read from.
9146 // TODO: Implement the AMD64 ABI in its entirety. This simple
9147 // selection mechanism works only for the basic types.
9148 if (ArgVT == MVT::f80) {
9149 llvm_unreachable("va_arg for f80 not yet implemented");
9150 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9151 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9152 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9153 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9154 } else {
9155 llvm_unreachable("Unhandled argument type in LowerVAARG");
9156 }
9157
9158 if (ArgMode == 2) {
9159 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009160 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009161 !(DAG.getMachineFunction()
9162 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009163 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009164 }
9165
9166 // Insert VAARG_64 node into the DAG
9167 // VAARG_64 returns two values: Variable Argument Address, Chain
9168 SmallVector<SDValue, 11> InstOps;
9169 InstOps.push_back(Chain);
9170 InstOps.push_back(SrcPtr);
9171 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9172 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9173 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9174 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9175 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9176 VTs, &InstOps[0], InstOps.size(),
9177 MVT::i64,
9178 MachinePointerInfo(SV),
9179 /*Align=*/0,
9180 /*Volatile=*/false,
9181 /*ReadMem=*/true,
9182 /*WriteMem=*/true);
9183 Chain = VAARG.getValue(1);
9184
9185 // Load the next argument and return it
9186 return DAG.getLoad(ArgVT, dl,
9187 Chain,
9188 VAARG,
9189 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009190 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009191}
9192
Dan Gohmand858e902010-04-17 15:26:15 +00009193SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009194 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009195 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009196 SDValue Chain = Op.getOperand(0);
9197 SDValue DstPtr = Op.getOperand(1);
9198 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009199 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9200 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009201 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009202
Chris Lattnere72f2022010-09-21 05:40:29 +00009203 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009204 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009205 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009206 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009207}
9208
Dan Gohman475871a2008-07-27 21:46:04 +00009209SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009210X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009211 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009212 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009213 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009214 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009215 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009216 case Intrinsic::x86_sse_comieq_ss:
9217 case Intrinsic::x86_sse_comilt_ss:
9218 case Intrinsic::x86_sse_comile_ss:
9219 case Intrinsic::x86_sse_comigt_ss:
9220 case Intrinsic::x86_sse_comige_ss:
9221 case Intrinsic::x86_sse_comineq_ss:
9222 case Intrinsic::x86_sse_ucomieq_ss:
9223 case Intrinsic::x86_sse_ucomilt_ss:
9224 case Intrinsic::x86_sse_ucomile_ss:
9225 case Intrinsic::x86_sse_ucomigt_ss:
9226 case Intrinsic::x86_sse_ucomige_ss:
9227 case Intrinsic::x86_sse_ucomineq_ss:
9228 case Intrinsic::x86_sse2_comieq_sd:
9229 case Intrinsic::x86_sse2_comilt_sd:
9230 case Intrinsic::x86_sse2_comile_sd:
9231 case Intrinsic::x86_sse2_comigt_sd:
9232 case Intrinsic::x86_sse2_comige_sd:
9233 case Intrinsic::x86_sse2_comineq_sd:
9234 case Intrinsic::x86_sse2_ucomieq_sd:
9235 case Intrinsic::x86_sse2_ucomilt_sd:
9236 case Intrinsic::x86_sse2_ucomile_sd:
9237 case Intrinsic::x86_sse2_ucomigt_sd:
9238 case Intrinsic::x86_sse2_ucomige_sd:
9239 case Intrinsic::x86_sse2_ucomineq_sd: {
9240 unsigned Opc = 0;
9241 ISD::CondCode CC = ISD::SETCC_INVALID;
9242 switch (IntNo) {
9243 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009244 case Intrinsic::x86_sse_comieq_ss:
9245 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009246 Opc = X86ISD::COMI;
9247 CC = ISD::SETEQ;
9248 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009249 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009250 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009251 Opc = X86ISD::COMI;
9252 CC = ISD::SETLT;
9253 break;
9254 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009255 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009256 Opc = X86ISD::COMI;
9257 CC = ISD::SETLE;
9258 break;
9259 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009260 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009261 Opc = X86ISD::COMI;
9262 CC = ISD::SETGT;
9263 break;
9264 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009265 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009266 Opc = X86ISD::COMI;
9267 CC = ISD::SETGE;
9268 break;
9269 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009270 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009271 Opc = X86ISD::COMI;
9272 CC = ISD::SETNE;
9273 break;
9274 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009275 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009276 Opc = X86ISD::UCOMI;
9277 CC = ISD::SETEQ;
9278 break;
9279 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009280 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009281 Opc = X86ISD::UCOMI;
9282 CC = ISD::SETLT;
9283 break;
9284 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009285 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009286 Opc = X86ISD::UCOMI;
9287 CC = ISD::SETLE;
9288 break;
9289 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009290 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009291 Opc = X86ISD::UCOMI;
9292 CC = ISD::SETGT;
9293 break;
9294 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009295 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009296 Opc = X86ISD::UCOMI;
9297 CC = ISD::SETGE;
9298 break;
9299 case Intrinsic::x86_sse_ucomineq_ss:
9300 case Intrinsic::x86_sse2_ucomineq_sd:
9301 Opc = X86ISD::UCOMI;
9302 CC = ISD::SETNE;
9303 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009304 }
Evan Cheng734503b2006-09-11 02:19:56 +00009305
Dan Gohman475871a2008-07-27 21:46:04 +00009306 SDValue LHS = Op.getOperand(1);
9307 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009308 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009309 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009310 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9311 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9312 DAG.getConstant(X86CC, MVT::i8), Cond);
9313 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009314 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009315 // Arithmetic intrinsics.
9316 case Intrinsic::x86_sse3_hadd_ps:
9317 case Intrinsic::x86_sse3_hadd_pd:
9318 case Intrinsic::x86_avx_hadd_ps_256:
9319 case Intrinsic::x86_avx_hadd_pd_256:
9320 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9321 Op.getOperand(1), Op.getOperand(2));
9322 case Intrinsic::x86_sse3_hsub_ps:
9323 case Intrinsic::x86_sse3_hsub_pd:
9324 case Intrinsic::x86_avx_hsub_ps_256:
9325 case Intrinsic::x86_avx_hsub_pd_256:
9326 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9327 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009328 case Intrinsic::x86_avx2_psllv_d:
9329 case Intrinsic::x86_avx2_psllv_q:
9330 case Intrinsic::x86_avx2_psllv_d_256:
9331 case Intrinsic::x86_avx2_psllv_q_256:
9332 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9333 Op.getOperand(1), Op.getOperand(2));
9334 case Intrinsic::x86_avx2_psrlv_d:
9335 case Intrinsic::x86_avx2_psrlv_q:
9336 case Intrinsic::x86_avx2_psrlv_d_256:
9337 case Intrinsic::x86_avx2_psrlv_q_256:
9338 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9339 Op.getOperand(1), Op.getOperand(2));
9340 case Intrinsic::x86_avx2_psrav_d:
9341 case Intrinsic::x86_avx2_psrav_d_256:
9342 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9343 Op.getOperand(1), Op.getOperand(2));
9344
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009345 // ptest and testp intrinsics. The intrinsic these come from are designed to
9346 // return an integer value, not just an instruction so lower it to the ptest
9347 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009348 case Intrinsic::x86_sse41_ptestz:
9349 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009350 case Intrinsic::x86_sse41_ptestnzc:
9351 case Intrinsic::x86_avx_ptestz_256:
9352 case Intrinsic::x86_avx_ptestc_256:
9353 case Intrinsic::x86_avx_ptestnzc_256:
9354 case Intrinsic::x86_avx_vtestz_ps:
9355 case Intrinsic::x86_avx_vtestc_ps:
9356 case Intrinsic::x86_avx_vtestnzc_ps:
9357 case Intrinsic::x86_avx_vtestz_pd:
9358 case Intrinsic::x86_avx_vtestc_pd:
9359 case Intrinsic::x86_avx_vtestnzc_pd:
9360 case Intrinsic::x86_avx_vtestz_ps_256:
9361 case Intrinsic::x86_avx_vtestc_ps_256:
9362 case Intrinsic::x86_avx_vtestnzc_ps_256:
9363 case Intrinsic::x86_avx_vtestz_pd_256:
9364 case Intrinsic::x86_avx_vtestc_pd_256:
9365 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9366 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009367 unsigned X86CC = 0;
9368 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009369 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009370 case Intrinsic::x86_avx_vtestz_ps:
9371 case Intrinsic::x86_avx_vtestz_pd:
9372 case Intrinsic::x86_avx_vtestz_ps_256:
9373 case Intrinsic::x86_avx_vtestz_pd_256:
9374 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009375 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009376 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009377 // ZF = 1
9378 X86CC = X86::COND_E;
9379 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009380 case Intrinsic::x86_avx_vtestc_ps:
9381 case Intrinsic::x86_avx_vtestc_pd:
9382 case Intrinsic::x86_avx_vtestc_ps_256:
9383 case Intrinsic::x86_avx_vtestc_pd_256:
9384 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009385 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009386 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009387 // CF = 1
9388 X86CC = X86::COND_B;
9389 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009390 case Intrinsic::x86_avx_vtestnzc_ps:
9391 case Intrinsic::x86_avx_vtestnzc_pd:
9392 case Intrinsic::x86_avx_vtestnzc_ps_256:
9393 case Intrinsic::x86_avx_vtestnzc_pd_256:
9394 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009395 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009396 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009397 // ZF and CF = 0
9398 X86CC = X86::COND_A;
9399 break;
9400 }
Eric Christopherfd179292009-08-27 18:07:15 +00009401
Eric Christopher71c67532009-07-29 00:28:05 +00009402 SDValue LHS = Op.getOperand(1);
9403 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009404 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9405 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009406 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9407 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9408 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009409 }
Evan Cheng5759f972008-05-04 09:15:50 +00009410
9411 // Fix vector shift instructions where the last operand is a non-immediate
9412 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009413 case Intrinsic::x86_avx2_pslli_w:
9414 case Intrinsic::x86_avx2_pslli_d:
9415 case Intrinsic::x86_avx2_pslli_q:
9416 case Intrinsic::x86_avx2_psrli_w:
9417 case Intrinsic::x86_avx2_psrli_d:
9418 case Intrinsic::x86_avx2_psrli_q:
9419 case Intrinsic::x86_avx2_psrai_w:
9420 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009421 case Intrinsic::x86_sse2_pslli_w:
9422 case Intrinsic::x86_sse2_pslli_d:
9423 case Intrinsic::x86_sse2_pslli_q:
9424 case Intrinsic::x86_sse2_psrli_w:
9425 case Intrinsic::x86_sse2_psrli_d:
9426 case Intrinsic::x86_sse2_psrli_q:
9427 case Intrinsic::x86_sse2_psrai_w:
9428 case Intrinsic::x86_sse2_psrai_d:
9429 case Intrinsic::x86_mmx_pslli_w:
9430 case Intrinsic::x86_mmx_pslli_d:
9431 case Intrinsic::x86_mmx_pslli_q:
9432 case Intrinsic::x86_mmx_psrli_w:
9433 case Intrinsic::x86_mmx_psrli_d:
9434 case Intrinsic::x86_mmx_psrli_q:
9435 case Intrinsic::x86_mmx_psrai_w:
9436 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009437 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009438 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009439 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009440
9441 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009442 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009443 switch (IntNo) {
9444 case Intrinsic::x86_sse2_pslli_w:
9445 NewIntNo = Intrinsic::x86_sse2_psll_w;
9446 break;
9447 case Intrinsic::x86_sse2_pslli_d:
9448 NewIntNo = Intrinsic::x86_sse2_psll_d;
9449 break;
9450 case Intrinsic::x86_sse2_pslli_q:
9451 NewIntNo = Intrinsic::x86_sse2_psll_q;
9452 break;
9453 case Intrinsic::x86_sse2_psrli_w:
9454 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9455 break;
9456 case Intrinsic::x86_sse2_psrli_d:
9457 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9458 break;
9459 case Intrinsic::x86_sse2_psrli_q:
9460 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9461 break;
9462 case Intrinsic::x86_sse2_psrai_w:
9463 NewIntNo = Intrinsic::x86_sse2_psra_w;
9464 break;
9465 case Intrinsic::x86_sse2_psrai_d:
9466 NewIntNo = Intrinsic::x86_sse2_psra_d;
9467 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009468 case Intrinsic::x86_avx2_pslli_w:
9469 NewIntNo = Intrinsic::x86_avx2_psll_w;
9470 break;
9471 case Intrinsic::x86_avx2_pslli_d:
9472 NewIntNo = Intrinsic::x86_avx2_psll_d;
9473 break;
9474 case Intrinsic::x86_avx2_pslli_q:
9475 NewIntNo = Intrinsic::x86_avx2_psll_q;
9476 break;
9477 case Intrinsic::x86_avx2_psrli_w:
9478 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9479 break;
9480 case Intrinsic::x86_avx2_psrli_d:
9481 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9482 break;
9483 case Intrinsic::x86_avx2_psrli_q:
9484 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9485 break;
9486 case Intrinsic::x86_avx2_psrai_w:
9487 NewIntNo = Intrinsic::x86_avx2_psra_w;
9488 break;
9489 case Intrinsic::x86_avx2_psrai_d:
9490 NewIntNo = Intrinsic::x86_avx2_psra_d;
9491 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009492 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009493 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009494 switch (IntNo) {
9495 case Intrinsic::x86_mmx_pslli_w:
9496 NewIntNo = Intrinsic::x86_mmx_psll_w;
9497 break;
9498 case Intrinsic::x86_mmx_pslli_d:
9499 NewIntNo = Intrinsic::x86_mmx_psll_d;
9500 break;
9501 case Intrinsic::x86_mmx_pslli_q:
9502 NewIntNo = Intrinsic::x86_mmx_psll_q;
9503 break;
9504 case Intrinsic::x86_mmx_psrli_w:
9505 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9506 break;
9507 case Intrinsic::x86_mmx_psrli_d:
9508 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9509 break;
9510 case Intrinsic::x86_mmx_psrli_q:
9511 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9512 break;
9513 case Intrinsic::x86_mmx_psrai_w:
9514 NewIntNo = Intrinsic::x86_mmx_psra_w;
9515 break;
9516 case Intrinsic::x86_mmx_psrai_d:
9517 NewIntNo = Intrinsic::x86_mmx_psra_d;
9518 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009519 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009520 }
9521 break;
9522 }
9523 }
Mon P Wangefa42202009-09-03 19:56:25 +00009524
9525 // The vector shift intrinsics with scalars uses 32b shift amounts but
9526 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9527 // to be zero.
9528 SDValue ShOps[4];
9529 ShOps[0] = ShAmt;
9530 ShOps[1] = DAG.getConstant(0, MVT::i32);
9531 if (ShAmtVT == MVT::v4i32) {
9532 ShOps[2] = DAG.getUNDEF(MVT::i32);
9533 ShOps[3] = DAG.getUNDEF(MVT::i32);
9534 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9535 } else {
9536 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009537// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009538 }
9539
Owen Andersone50ed302009-08-10 22:56:29 +00009540 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009541 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009542 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009543 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009544 Op.getOperand(1), ShAmt);
9545 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009546 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009547}
Evan Cheng72261582005-12-20 06:22:03 +00009548
Dan Gohmand858e902010-04-17 15:26:15 +00009549SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9550 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009551 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9552 MFI->setReturnAddressIsTaken(true);
9553
Bill Wendling64e87322009-01-16 19:25:27 +00009554 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009555 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009556
9557 if (Depth > 0) {
9558 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9559 SDValue Offset =
9560 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009561 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009562 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009563 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009564 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009565 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009566 }
9567
9568 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009569 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009570 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009571 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009572}
9573
Dan Gohmand858e902010-04-17 15:26:15 +00009574SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009575 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9576 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009577
Owen Andersone50ed302009-08-10 22:56:29 +00009578 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009579 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009580 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9581 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009582 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009583 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009584 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9585 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009586 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009587 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009588}
9589
Dan Gohman475871a2008-07-27 21:46:04 +00009590SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009591 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009592 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009593}
9594
Dan Gohmand858e902010-04-17 15:26:15 +00009595SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009596 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009597 SDValue Chain = Op.getOperand(0);
9598 SDValue Offset = Op.getOperand(1);
9599 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009600 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009601
Dan Gohmand8816272010-08-11 18:14:00 +00009602 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9603 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9604 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009605 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009606
Dan Gohmand8816272010-08-11 18:14:00 +00009607 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9608 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009609 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009610 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9611 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009612 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009613 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009614
Dale Johannesene4d209d2009-02-03 20:21:25 +00009615 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009616 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009617 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009618}
9619
Duncan Sands4a544a72011-09-06 13:37:06 +00009620SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9621 SelectionDAG &DAG) const {
9622 return Op.getOperand(0);
9623}
9624
9625SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9626 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009627 SDValue Root = Op.getOperand(0);
9628 SDValue Trmp = Op.getOperand(1); // trampoline
9629 SDValue FPtr = Op.getOperand(2); // nested function
9630 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009631 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009632
Dan Gohman69de1932008-02-06 22:27:42 +00009633 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009634
9635 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009636 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009637
9638 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009639 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9640 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009641
Evan Cheng0e6a0522011-07-18 20:57:22 +00009642 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9643 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009644
9645 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9646
9647 // Load the pointer to the nested function into R11.
9648 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009649 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009650 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009651 Addr, MachinePointerInfo(TrmpAddr),
9652 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009653
Owen Anderson825b72b2009-08-11 20:47:22 +00009654 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9655 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009656 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9657 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009658 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009659
9660 // Load the 'nest' parameter value into R10.
9661 // R10 is specified in X86CallingConv.td
9662 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009663 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9664 DAG.getConstant(10, MVT::i64));
9665 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009666 Addr, MachinePointerInfo(TrmpAddr, 10),
9667 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009668
Owen Anderson825b72b2009-08-11 20:47:22 +00009669 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9670 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009671 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9672 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009673 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009674
9675 // Jump to the nested function.
9676 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009677 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9678 DAG.getConstant(20, MVT::i64));
9679 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009680 Addr, MachinePointerInfo(TrmpAddr, 20),
9681 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009682
9683 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009684 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9685 DAG.getConstant(22, MVT::i64));
9686 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009687 MachinePointerInfo(TrmpAddr, 22),
9688 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009689
Duncan Sands4a544a72011-09-06 13:37:06 +00009690 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009691 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009692 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009693 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009694 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009695 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009696
9697 switch (CC) {
9698 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009699 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009700 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009701 case CallingConv::X86_StdCall: {
9702 // Pass 'nest' parameter in ECX.
9703 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009704 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009705
9706 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009707 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009708 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009709
Chris Lattner58d74912008-03-12 17:45:29 +00009710 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009711 unsigned InRegCount = 0;
9712 unsigned Idx = 1;
9713
9714 for (FunctionType::param_iterator I = FTy->param_begin(),
9715 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009716 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009717 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009718 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009719
9720 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009721 report_fatal_error("Nest register in use - reduce number of inreg"
9722 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009723 }
9724 }
9725 break;
9726 }
9727 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009728 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009729 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009730 // Pass 'nest' parameter in EAX.
9731 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009732 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009733 break;
9734 }
9735
Dan Gohman475871a2008-07-27 21:46:04 +00009736 SDValue OutChains[4];
9737 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009738
Owen Anderson825b72b2009-08-11 20:47:22 +00009739 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9740 DAG.getConstant(10, MVT::i32));
9741 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009742
Chris Lattnera62fe662010-02-05 19:20:30 +00009743 // This is storing the opcode for MOV32ri.
9744 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009745 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009746 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009747 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009748 Trmp, MachinePointerInfo(TrmpAddr),
9749 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009750
Owen Anderson825b72b2009-08-11 20:47:22 +00009751 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9752 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009753 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9754 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009755 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009756
Chris Lattnera62fe662010-02-05 19:20:30 +00009757 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009758 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9759 DAG.getConstant(5, MVT::i32));
9760 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009761 MachinePointerInfo(TrmpAddr, 5),
9762 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009763
Owen Anderson825b72b2009-08-11 20:47:22 +00009764 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9765 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009766 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9767 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009768 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009769
Duncan Sands4a544a72011-09-06 13:37:06 +00009770 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009771 }
9772}
9773
Dan Gohmand858e902010-04-17 15:26:15 +00009774SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9775 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009776 /*
9777 The rounding mode is in bits 11:10 of FPSR, and has the following
9778 settings:
9779 00 Round to nearest
9780 01 Round to -inf
9781 10 Round to +inf
9782 11 Round to 0
9783
9784 FLT_ROUNDS, on the other hand, expects the following:
9785 -1 Undefined
9786 0 Round to 0
9787 1 Round to nearest
9788 2 Round to +inf
9789 3 Round to -inf
9790
9791 To perform the conversion, we do:
9792 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9793 */
9794
9795 MachineFunction &MF = DAG.getMachineFunction();
9796 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009797 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009798 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009799 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009800 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009801
9802 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009803 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009804 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009805
Michael J. Spencerec38de22010-10-10 22:04:20 +00009806
Chris Lattner2156b792010-09-22 01:11:26 +00009807 MachineMemOperand *MMO =
9808 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9809 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009810
Chris Lattner2156b792010-09-22 01:11:26 +00009811 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9812 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9813 DAG.getVTList(MVT::Other),
9814 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009815
9816 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009817 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009818 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009819
9820 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009821 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009822 DAG.getNode(ISD::SRL, DL, MVT::i16,
9823 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009824 CWD, DAG.getConstant(0x800, MVT::i16)),
9825 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009826 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009827 DAG.getNode(ISD::SRL, DL, MVT::i16,
9828 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009829 CWD, DAG.getConstant(0x400, MVT::i16)),
9830 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009831
Dan Gohman475871a2008-07-27 21:46:04 +00009832 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009833 DAG.getNode(ISD::AND, DL, MVT::i16,
9834 DAG.getNode(ISD::ADD, DL, MVT::i16,
9835 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009836 DAG.getConstant(1, MVT::i16)),
9837 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009838
9839
Duncan Sands83ec4b62008-06-06 12:08:01 +00009840 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009841 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009842}
9843
Dan Gohmand858e902010-04-17 15:26:15 +00009844SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009845 EVT VT = Op.getValueType();
9846 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009847 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009848 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009849
9850 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009851 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009852 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009853 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009854 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009855 }
Evan Cheng18efe262007-12-14 02:13:44 +00009856
Evan Cheng152804e2007-12-14 08:30:15 +00009857 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009858 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009859 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009860
9861 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009862 SDValue Ops[] = {
9863 Op,
9864 DAG.getConstant(NumBits+NumBits-1, OpVT),
9865 DAG.getConstant(X86::COND_E, MVT::i8),
9866 Op.getValue(1)
9867 };
9868 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009869
9870 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009871 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009872
Owen Anderson825b72b2009-08-11 20:47:22 +00009873 if (VT == MVT::i8)
9874 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009875 return Op;
9876}
9877
Chandler Carruthacc068e2011-12-24 10:55:54 +00009878SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9879 SelectionDAG &DAG) const {
9880 EVT VT = Op.getValueType();
9881 EVT OpVT = VT;
9882 unsigned NumBits = VT.getSizeInBits();
9883 DebugLoc dl = Op.getDebugLoc();
9884
9885 Op = Op.getOperand(0);
9886 if (VT == MVT::i8) {
9887 // Zero extend to i32 since there is not an i8 bsr.
9888 OpVT = MVT::i32;
9889 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9890 }
9891
9892 // Issue a bsr (scan bits in reverse).
9893 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
9894 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
9895
9896 // And xor with NumBits-1.
9897 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
9898
9899 if (VT == MVT::i8)
9900 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
9901 return Op;
9902}
9903
Dan Gohmand858e902010-04-17 15:26:15 +00009904SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009905 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00009906 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009907 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009908 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +00009909
9910 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +00009911 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009912 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009913
9914 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009915 SDValue Ops[] = {
9916 Op,
Chandler Carruth77821022011-12-24 12:12:34 +00009917 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009918 DAG.getConstant(X86::COND_E, MVT::i8),
9919 Op.getValue(1)
9920 };
Chandler Carruth77821022011-12-24 12:12:34 +00009921 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +00009922}
9923
Craig Topper13894fa2011-08-24 06:14:18 +00009924// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9925// ones, and then concatenate the result back.
9926static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009927 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009928
9929 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9930 "Unsupported value type for operation");
9931
9932 int NumElems = VT.getVectorNumElements();
9933 DebugLoc dl = Op.getDebugLoc();
9934 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9935 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9936
9937 // Extract the LHS vectors
9938 SDValue LHS = Op.getOperand(0);
9939 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9940 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9941
9942 // Extract the RHS vectors
9943 SDValue RHS = Op.getOperand(1);
9944 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9945 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9946
9947 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9948 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9949
9950 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9951 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9952 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9953}
9954
9955SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9956 assert(Op.getValueType().getSizeInBits() == 256 &&
9957 Op.getValueType().isInteger() &&
9958 "Only handle AVX 256-bit vector integer operation");
9959 return Lower256IntArith(Op, DAG);
9960}
9961
9962SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9963 assert(Op.getValueType().getSizeInBits() == 256 &&
9964 Op.getValueType().isInteger() &&
9965 "Only handle AVX 256-bit vector integer operation");
9966 return Lower256IntArith(Op, DAG);
9967}
9968
9969SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9970 EVT VT = Op.getValueType();
9971
9972 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +00009973 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +00009974 return Lower256IntArith(Op, DAG);
9975
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009976 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009977
Craig Topperaaa643c2011-11-09 07:28:55 +00009978 SDValue A = Op.getOperand(0);
9979 SDValue B = Op.getOperand(1);
9980
9981 if (VT == MVT::v4i64) {
9982 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
9983
9984 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
9985 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
9986 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
9987 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
9988 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
9989 //
9990 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
9991 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
9992 // return AloBlo + AloBhi + AhiBlo;
9993
9994 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9995 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9996 A, DAG.getConstant(32, MVT::i32));
9997 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9998 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9999 B, DAG.getConstant(32, MVT::i32));
10000 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10001 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10002 A, B);
10003 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10004 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10005 A, Bhi);
10006 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10007 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10008 Ahi, B);
10009 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10010 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10011 AloBhi, DAG.getConstant(32, MVT::i32));
10012 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10013 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10014 AhiBlo, DAG.getConstant(32, MVT::i32));
10015 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10016 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10017 return Res;
10018 }
10019
10020 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10021
Mon P Wangaf9b9522008-12-18 21:42:19 +000010022 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10023 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10024 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10025 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10026 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10027 //
10028 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10029 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10030 // return AloBlo + AloBhi + AhiBlo;
10031
Dale Johannesene4d209d2009-02-03 20:21:25 +000010032 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010033 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10034 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010035 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010036 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10037 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010038 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010039 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010040 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010041 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010042 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010043 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010044 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010045 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010046 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010047 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010048 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10049 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010050 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010051 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10052 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010053 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10054 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010055 return Res;
10056}
10057
Nadav Rotem43012222011-05-11 08:12:09 +000010058SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10059
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010060 EVT VT = Op.getValueType();
10061 DebugLoc dl = Op.getDebugLoc();
10062 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010063 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010064 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010065
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010066 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010067 return SDValue();
10068
Nadav Rotem43012222011-05-11 08:12:09 +000010069 // Optimize shl/srl/sra with constant shift amount.
10070 if (isSplatVector(Amt.getNode())) {
10071 SDValue SclrAmt = Amt->getOperand(0);
10072 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10073 uint64_t ShiftAmt = C->getZExtValue();
10074
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010075 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10076 // Make a large shift.
10077 SDValue SHL =
10078 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10079 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10080 R, DAG.getConstant(ShiftAmt, MVT::i32));
10081 // Zero out the rightmost bits.
10082 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10083 MVT::i8));
10084 return DAG.getNode(ISD::AND, dl, VT, SHL,
10085 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10086 }
10087
Nadav Rotem43012222011-05-11 08:12:09 +000010088 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10089 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10090 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10091 R, DAG.getConstant(ShiftAmt, MVT::i32));
10092
10093 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10094 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10095 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10096 R, DAG.getConstant(ShiftAmt, MVT::i32));
10097
10098 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10099 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10100 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10101 R, DAG.getConstant(ShiftAmt, MVT::i32));
10102
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010103 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10104 // Make a large shift.
10105 SDValue SRL =
10106 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10107 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10108 R, DAG.getConstant(ShiftAmt, MVT::i32));
10109 // Zero out the leftmost bits.
10110 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10111 MVT::i8));
10112 return DAG.getNode(ISD::AND, dl, VT, SRL,
10113 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10114 }
10115
Nadav Rotem43012222011-05-11 08:12:09 +000010116 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10117 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10118 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10119 R, DAG.getConstant(ShiftAmt, MVT::i32));
10120
10121 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10122 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10123 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10124 R, DAG.getConstant(ShiftAmt, MVT::i32));
10125
10126 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10127 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10128 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10129 R, DAG.getConstant(ShiftAmt, MVT::i32));
10130
10131 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10132 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10133 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10134 R, DAG.getConstant(ShiftAmt, MVT::i32));
10135
10136 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10137 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10138 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10139 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010140
10141 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10142 if (ShiftAmt == 7) {
10143 // R s>> 7 === R s< 0
10144 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10145 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10146 }
10147
10148 // R s>> a === ((R u>> a) ^ m) - m
10149 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10150 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10151 MVT::i8));
10152 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10153 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10154 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10155 return Res;
10156 }
Craig Topper46154eb2011-11-11 07:39:23 +000010157
Craig Topper0d86d462011-11-20 00:12:05 +000010158 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10159 if (Op.getOpcode() == ISD::SHL) {
10160 // Make a large shift.
10161 SDValue SHL =
10162 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10163 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10164 R, DAG.getConstant(ShiftAmt, MVT::i32));
10165 // Zero out the rightmost bits.
10166 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10167 MVT::i8));
10168 return DAG.getNode(ISD::AND, dl, VT, SHL,
10169 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010170 }
Craig Topper0d86d462011-11-20 00:12:05 +000010171 if (Op.getOpcode() == ISD::SRL) {
10172 // Make a large shift.
10173 SDValue SRL =
10174 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10175 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10176 R, DAG.getConstant(ShiftAmt, MVT::i32));
10177 // Zero out the leftmost bits.
10178 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10179 MVT::i8));
10180 return DAG.getNode(ISD::AND, dl, VT, SRL,
10181 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10182 }
10183 if (Op.getOpcode() == ISD::SRA) {
10184 if (ShiftAmt == 7) {
10185 // R s>> 7 === R s< 0
10186 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10187 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10188 }
10189
10190 // R s>> a === ((R u>> a) ^ m) - m
10191 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10192 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10193 MVT::i8));
10194 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10195 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10196 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10197 return Res;
10198 }
10199 }
Nadav Rotem43012222011-05-11 08:12:09 +000010200 }
10201 }
10202
10203 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010204 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010205 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10206 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10207 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10208
10209 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010210
Nate Begeman51409212010-07-28 00:21:48 +000010211 std::vector<Constant*> CV(4, CI);
10212 Constant *C = ConstantVector::get(CV);
10213 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10214 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010215 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010216 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010217
10218 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010219 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010220 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10221 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10222 }
Nadav Rotem43012222011-05-11 08:12:09 +000010223 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Lang Hames8b99c1e2011-12-17 01:08:46 +000010224 assert((Subtarget->hasSSE2() || Subtarget->hasAVX()) &&
10225 "Need SSE2 for pslli/pcmpeq.");
10226
Nate Begeman51409212010-07-28 00:21:48 +000010227 // a = a << 5;
10228 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10229 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10230 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10231
Lang Hames8b99c1e2011-12-17 01:08:46 +000010232 // Turn 'a' into a mask suitable for VSELECT
10233 SDValue VSelM = DAG.getConstant(0x80, VT);
10234 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10235 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10236 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10237 OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010238
Lang Hames8b99c1e2011-12-17 01:08:46 +000010239 SDValue CM1 = DAG.getConstant(0x0f, VT);
10240 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010241
Lang Hames8b99c1e2011-12-17 01:08:46 +000010242 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10243 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Nate Begeman51409212010-07-28 00:21:48 +000010244 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10245 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10246 DAG.getConstant(4, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010247 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10248
Nate Begeman51409212010-07-28 00:21:48 +000010249 // a += a
10250 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010251 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10252 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10253 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10254 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010255
Lang Hames8b99c1e2011-12-17 01:08:46 +000010256 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10257 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Nate Begeman51409212010-07-28 00:21:48 +000010258 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10259 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10260 DAG.getConstant(2, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010261 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10262
Nate Begeman51409212010-07-28 00:21:48 +000010263 // a += a
10264 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010265 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10266 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10267 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10268 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010269
Lang Hames8b99c1e2011-12-17 01:08:46 +000010270 // return VSELECT(r, r+r, a);
10271 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010272 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010273 return R;
10274 }
Craig Topper46154eb2011-11-11 07:39:23 +000010275
10276 // Decompose 256-bit shifts into smaller 128-bit shifts.
10277 if (VT.getSizeInBits() == 256) {
10278 int NumElems = VT.getVectorNumElements();
10279 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10280 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10281
10282 // Extract the two vectors
10283 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10284 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10285 DAG, dl);
10286
10287 // Recreate the shift amount vectors
10288 SDValue Amt1, Amt2;
10289 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10290 // Constant shift amount
10291 SmallVector<SDValue, 4> Amt1Csts;
10292 SmallVector<SDValue, 4> Amt2Csts;
10293 for (int i = 0; i < NumElems/2; ++i)
10294 Amt1Csts.push_back(Amt->getOperand(i));
10295 for (int i = NumElems/2; i < NumElems; ++i)
10296 Amt2Csts.push_back(Amt->getOperand(i));
10297
10298 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10299 &Amt1Csts[0], NumElems/2);
10300 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10301 &Amt2Csts[0], NumElems/2);
10302 } else {
10303 // Variable shift amount
10304 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10305 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10306 DAG, dl);
10307 }
10308
10309 // Issue new vector shifts for the smaller types
10310 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10311 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10312
10313 // Concatenate the result back
10314 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10315 }
10316
Nate Begeman51409212010-07-28 00:21:48 +000010317 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010318}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010319
Dan Gohmand858e902010-04-17 15:26:15 +000010320SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010321 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10322 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010323 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10324 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010325 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010326 SDValue LHS = N->getOperand(0);
10327 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010328 unsigned BaseOp = 0;
10329 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010330 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010331 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010332 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010333 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010334 // A subtract of one will be selected as a INC. Note that INC doesn't
10335 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010336 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10337 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010338 BaseOp = X86ISD::INC;
10339 Cond = X86::COND_O;
10340 break;
10341 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010342 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010343 Cond = X86::COND_O;
10344 break;
10345 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010346 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010347 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010348 break;
10349 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010350 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10351 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010352 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10353 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010354 BaseOp = X86ISD::DEC;
10355 Cond = X86::COND_O;
10356 break;
10357 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010358 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010359 Cond = X86::COND_O;
10360 break;
10361 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010362 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010363 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010364 break;
10365 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010366 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010367 Cond = X86::COND_O;
10368 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010369 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10370 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10371 MVT::i32);
10372 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010373
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010374 SDValue SetCC =
10375 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10376 DAG.getConstant(X86::COND_O, MVT::i32),
10377 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010378
Dan Gohman6e5fda22011-07-22 18:45:15 +000010379 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010380 }
Bill Wendling74c37652008-12-09 22:08:41 +000010381 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010382
Bill Wendling61edeb52008-12-02 01:06:39 +000010383 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010384 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010385 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010386
Bill Wendling61edeb52008-12-02 01:06:39 +000010387 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010388 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10389 DAG.getConstant(Cond, MVT::i32),
10390 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010391
Dan Gohman6e5fda22011-07-22 18:45:15 +000010392 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010393}
10394
Chad Rosier30450e82011-12-22 22:35:21 +000010395SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10396 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010397 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010398 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10399 EVT VT = Op.getValueType();
10400
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010401 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010402 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10403 ExtraVT.getScalarType().getSizeInBits();
10404 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10405
10406 unsigned SHLIntrinsicsID = 0;
10407 unsigned SRAIntrinsicsID = 0;
10408 switch (VT.getSimpleVT().SimpleTy) {
10409 default:
10410 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010411 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010412 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10413 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10414 break;
Craig Toppera124f942011-11-21 01:12:36 +000010415 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010416 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10417 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10418 break;
Craig Toppera124f942011-11-21 01:12:36 +000010419 case MVT::v8i32:
10420 case MVT::v16i16:
10421 if (!Subtarget->hasAVX())
10422 return SDValue();
10423 if (!Subtarget->hasAVX2()) {
10424 // needs to be split
10425 int NumElems = VT.getVectorNumElements();
10426 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10427 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10428
10429 // Extract the LHS vectors
10430 SDValue LHS = Op.getOperand(0);
10431 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10432 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10433
10434 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10435 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10436
10437 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10438 int ExtraNumElems = ExtraVT.getVectorNumElements();
10439 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10440 ExtraNumElems/2);
10441 SDValue Extra = DAG.getValueType(ExtraVT);
10442
10443 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10444 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10445
10446 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10447 }
10448 if (VT == MVT::v8i32) {
10449 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10450 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10451 } else {
10452 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10453 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10454 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010455 }
10456
10457 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10458 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010459 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010460
Nadav Rotema7934dd2011-10-10 19:31:45 +000010461 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10462 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10463 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010464 }
10465
10466 return SDValue();
10467}
10468
10469
Eric Christopher9a9d2752010-07-22 02:48:34 +000010470SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10471 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010472
Eric Christopher77ed1352011-07-08 00:04:56 +000010473 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10474 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010475 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010476 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010477 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010478 SDValue Ops[] = {
10479 DAG.getRegister(X86::ESP, MVT::i32), // Base
10480 DAG.getTargetConstant(1, MVT::i8), // Scale
10481 DAG.getRegister(0, MVT::i32), // Index
10482 DAG.getTargetConstant(0, MVT::i32), // Disp
10483 DAG.getRegister(0, MVT::i32), // Segment.
10484 Zero,
10485 Chain
10486 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010487 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010488 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10489 array_lengthof(Ops));
10490 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010491 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010492
Eric Christopher9a9d2752010-07-22 02:48:34 +000010493 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010494 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010495 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010496
Chris Lattner132929a2010-08-14 17:26:09 +000010497 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10498 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10499 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10500 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010501
Chris Lattner132929a2010-08-14 17:26:09 +000010502 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10503 if (!Op1 && !Op2 && !Op3 && Op4)
10504 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010505
Chris Lattner132929a2010-08-14 17:26:09 +000010506 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10507 if (Op1 && !Op2 && !Op3 && !Op4)
10508 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010509
10510 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010511 // (MFENCE)>;
10512 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010513}
10514
Eli Friedman14648462011-07-27 22:21:52 +000010515SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10516 SelectionDAG &DAG) const {
10517 DebugLoc dl = Op.getDebugLoc();
10518 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10519 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10520 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10521 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10522
10523 // The only fence that needs an instruction is a sequentially-consistent
10524 // cross-thread fence.
10525 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10526 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10527 // no-sse2). There isn't any reason to disable it if the target processor
10528 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010529 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010530 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10531
10532 SDValue Chain = Op.getOperand(0);
10533 SDValue Zero = DAG.getConstant(0, MVT::i32);
10534 SDValue Ops[] = {
10535 DAG.getRegister(X86::ESP, MVT::i32), // Base
10536 DAG.getTargetConstant(1, MVT::i8), // Scale
10537 DAG.getRegister(0, MVT::i32), // Index
10538 DAG.getTargetConstant(0, MVT::i32), // Disp
10539 DAG.getRegister(0, MVT::i32), // Segment.
10540 Zero,
10541 Chain
10542 };
10543 SDNode *Res =
10544 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10545 array_lengthof(Ops));
10546 return SDValue(Res, 0);
10547 }
10548
10549 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10550 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10551}
10552
10553
Dan Gohmand858e902010-04-17 15:26:15 +000010554SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010555 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010556 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010557 unsigned Reg = 0;
10558 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010559 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010560 default:
10561 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010562 case MVT::i8: Reg = X86::AL; size = 1; break;
10563 case MVT::i16: Reg = X86::AX; size = 2; break;
10564 case MVT::i32: Reg = X86::EAX; size = 4; break;
10565 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010566 assert(Subtarget->is64Bit() && "Node not type legal!");
10567 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010568 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010569 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010570 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010571 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010572 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010573 Op.getOperand(1),
10574 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010575 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010576 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010577 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010578 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10579 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10580 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010581 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010582 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010583 return cpOut;
10584}
10585
Duncan Sands1607f052008-12-01 11:39:25 +000010586SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010587 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010588 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010589 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010590 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010591 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010592 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010593 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10594 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010595 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010596 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10597 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010598 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010599 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010600 rdx.getValue(1)
10601 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010602 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010603}
10604
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010605SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010606 SelectionDAG &DAG) const {
10607 EVT SrcVT = Op.getOperand(0).getValueType();
10608 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010609 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010610 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010611 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010612 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010613 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010614 // i64 <=> MMX conversions are Legal.
10615 if (SrcVT==MVT::i64 && DstVT.isVector())
10616 return Op;
10617 if (DstVT==MVT::i64 && SrcVT.isVector())
10618 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010619 // MMX <=> MMX conversions are Legal.
10620 if (SrcVT.isVector() && DstVT.isVector())
10621 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010622 // All other conversions need to be expanded.
10623 return SDValue();
10624}
Chris Lattner5b856542010-12-20 00:59:46 +000010625
Dan Gohmand858e902010-04-17 15:26:15 +000010626SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010627 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010628 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010629 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010630 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010631 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010632 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010633 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010634 Node->getOperand(0),
10635 Node->getOperand(1), negOp,
10636 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010637 cast<AtomicSDNode>(Node)->getAlignment(),
10638 cast<AtomicSDNode>(Node)->getOrdering(),
10639 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010640}
10641
Eli Friedman327236c2011-08-24 20:50:09 +000010642static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10643 SDNode *Node = Op.getNode();
10644 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010645 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010646
10647 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010648 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10649 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10650 // (The only way to get a 16-byte store is cmpxchg16b)
10651 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10652 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10653 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010654 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10655 cast<AtomicSDNode>(Node)->getMemoryVT(),
10656 Node->getOperand(0),
10657 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010658 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010659 cast<AtomicSDNode>(Node)->getOrdering(),
10660 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010661 return Swap.getValue(1);
10662 }
10663 // Other atomic stores have a simple pattern.
10664 return Op;
10665}
10666
Chris Lattner5b856542010-12-20 00:59:46 +000010667static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10668 EVT VT = Op.getNode()->getValueType(0);
10669
10670 // Let legalize expand this if it isn't a legal type yet.
10671 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10672 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010673
Chris Lattner5b856542010-12-20 00:59:46 +000010674 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010675
Chris Lattner5b856542010-12-20 00:59:46 +000010676 unsigned Opc;
10677 bool ExtraOp = false;
10678 switch (Op.getOpcode()) {
10679 default: assert(0 && "Invalid code");
10680 case ISD::ADDC: Opc = X86ISD::ADD; break;
10681 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10682 case ISD::SUBC: Opc = X86ISD::SUB; break;
10683 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10684 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010685
Chris Lattner5b856542010-12-20 00:59:46 +000010686 if (!ExtraOp)
10687 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10688 Op.getOperand(1));
10689 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10690 Op.getOperand(1), Op.getOperand(2));
10691}
10692
Evan Cheng0db9fe62006-04-25 20:13:52 +000010693/// LowerOperation - Provide custom lowering hooks for some operations.
10694///
Dan Gohmand858e902010-04-17 15:26:15 +000010695SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010696 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010697 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010698 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010699 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010700 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010701 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10702 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010703 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010704 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010705 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010706 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10707 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10708 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010709 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010710 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010711 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10712 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10713 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010714 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010715 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010716 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010717 case ISD::SHL_PARTS:
10718 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010719 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010720 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010721 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010722 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010723 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010724 case ISD::FABS: return LowerFABS(Op, DAG);
10725 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010726 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010727 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010728 case ISD::SETCC: return LowerSETCC(Op, DAG);
10729 case ISD::SELECT: return LowerSELECT(Op, DAG);
10730 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010731 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010732 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010733 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010734 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010735 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010736 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10737 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010738 case ISD::FRAME_TO_ARGS_OFFSET:
10739 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010740 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010741 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010742 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10743 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010744 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010745 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010746 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010747 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010748 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010749 case ISD::SRA:
10750 case ISD::SRL:
10751 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010752 case ISD::SADDO:
10753 case ISD::UADDO:
10754 case ISD::SSUBO:
10755 case ISD::USUBO:
10756 case ISD::SMULO:
10757 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010758 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010759 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010760 case ISD::ADDC:
10761 case ISD::ADDE:
10762 case ISD::SUBC:
10763 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010764 case ISD::ADD: return LowerADD(Op, DAG);
10765 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010766 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010767}
10768
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010769static void ReplaceATOMIC_LOAD(SDNode *Node,
10770 SmallVectorImpl<SDValue> &Results,
10771 SelectionDAG &DAG) {
10772 DebugLoc dl = Node->getDebugLoc();
10773 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10774
10775 // Convert wide load -> cmpxchg8b/cmpxchg16b
10776 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10777 // (The only way to get a 16-byte load is cmpxchg16b)
10778 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010779 SDValue Zero = DAG.getConstant(0, VT);
10780 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010781 Node->getOperand(0),
10782 Node->getOperand(1), Zero, Zero,
10783 cast<AtomicSDNode>(Node)->getMemOperand(),
10784 cast<AtomicSDNode>(Node)->getOrdering(),
10785 cast<AtomicSDNode>(Node)->getSynchScope());
10786 Results.push_back(Swap.getValue(0));
10787 Results.push_back(Swap.getValue(1));
10788}
10789
Duncan Sands1607f052008-12-01 11:39:25 +000010790void X86TargetLowering::
10791ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010792 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010793 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010794 assert (Node->getValueType(0) == MVT::i64 &&
10795 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010796
10797 SDValue Chain = Node->getOperand(0);
10798 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010799 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010800 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010801 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010802 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010803 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010804 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010805 SDValue Result =
10806 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10807 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010808 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010809 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010810 Results.push_back(Result.getValue(2));
10811}
10812
Duncan Sands126d9072008-07-04 11:47:58 +000010813/// ReplaceNodeResults - Replace a node with an illegal result type
10814/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010815void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10816 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010817 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010818 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010819 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010820 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010821 assert(false && "Do not know how to custom type legalize this operation!");
10822 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010823 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010824 case ISD::ADDC:
10825 case ISD::ADDE:
10826 case ISD::SUBC:
10827 case ISD::SUBE:
10828 // We don't want to expand or promote these.
10829 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010830 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010831 std::pair<SDValue,SDValue> Vals =
10832 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010833 SDValue FIST = Vals.first, StackSlot = Vals.second;
10834 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010835 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010836 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010837 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010838 MachinePointerInfo(),
10839 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010840 }
10841 return;
10842 }
10843 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010844 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010845 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010846 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010847 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010848 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010849 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010850 eax.getValue(2));
10851 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10852 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010853 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010854 Results.push_back(edx.getValue(1));
10855 return;
10856 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010857 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010858 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010859 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010860 bool Regs64bit = T == MVT::i128;
10861 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010862 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010863 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10864 DAG.getConstant(0, HalfT));
10865 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10866 DAG.getConstant(1, HalfT));
10867 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10868 Regs64bit ? X86::RAX : X86::EAX,
10869 cpInL, SDValue());
10870 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10871 Regs64bit ? X86::RDX : X86::EDX,
10872 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010873 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010874 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10875 DAG.getConstant(0, HalfT));
10876 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10877 DAG.getConstant(1, HalfT));
10878 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10879 Regs64bit ? X86::RBX : X86::EBX,
10880 swapInL, cpInH.getValue(1));
10881 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10882 Regs64bit ? X86::RCX : X86::ECX,
10883 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010884 SDValue Ops[] = { swapInH.getValue(0),
10885 N->getOperand(1),
10886 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010887 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010888 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010889 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10890 X86ISD::LCMPXCHG8_DAG;
10891 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010892 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010893 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10894 Regs64bit ? X86::RAX : X86::EAX,
10895 HalfT, Result.getValue(1));
10896 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10897 Regs64bit ? X86::RDX : X86::EDX,
10898 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010899 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010900 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010901 Results.push_back(cpOutH.getValue(1));
10902 return;
10903 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010904 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010905 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10906 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010907 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010908 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10909 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010910 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010911 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10912 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010913 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010914 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10915 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010916 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010917 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10918 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010919 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010920 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10921 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010922 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010923 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10924 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010925 case ISD::ATOMIC_LOAD:
10926 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010927 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010928}
10929
Evan Cheng72261582005-12-20 06:22:03 +000010930const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10931 switch (Opcode) {
10932 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010933 case X86ISD::BSF: return "X86ISD::BSF";
10934 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010935 case X86ISD::SHLD: return "X86ISD::SHLD";
10936 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010937 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010938 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010939 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010940 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010941 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010942 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010943 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10944 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10945 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010946 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010947 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010948 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010949 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010950 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010951 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010952 case X86ISD::COMI: return "X86ISD::COMI";
10953 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010954 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010955 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010956 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10957 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010958 case X86ISD::CMOV: return "X86ISD::CMOV";
10959 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010960 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010961 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10962 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010963 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010964 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010965 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010966 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010967 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010968 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10969 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010970 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010971 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010972 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010973 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010974 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010975 case X86ISD::HADD: return "X86ISD::HADD";
10976 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010977 case X86ISD::FHADD: return "X86ISD::FHADD";
10978 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010979 case X86ISD::FMAX: return "X86ISD::FMAX";
10980 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010981 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10982 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010983 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010984 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010985 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010986 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010987 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010988 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10989 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010990 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10991 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10992 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10993 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10994 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10995 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010996 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10997 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010998 case X86ISD::VSHL: return "X86ISD::VSHL";
10999 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000011000 case X86ISD::CMPPD: return "X86ISD::CMPPD";
11001 case X86ISD::CMPPS: return "X86ISD::CMPPS";
11002 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
11003 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
11004 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
11005 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
11006 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
11007 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
11008 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
11009 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011010 case X86ISD::ADD: return "X86ISD::ADD";
11011 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011012 case X86ISD::ADC: return "X86ISD::ADC";
11013 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011014 case X86ISD::SMUL: return "X86ISD::SMUL";
11015 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011016 case X86ISD::INC: return "X86ISD::INC";
11017 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011018 case X86ISD::OR: return "X86ISD::OR";
11019 case X86ISD::XOR: return "X86ISD::XOR";
11020 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011021 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011022 case X86ISD::BLSI: return "X86ISD::BLSI";
11023 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11024 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011025 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011026 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011027 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011028 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11029 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11030 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11031 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11032 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11033 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
11034 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
11035 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
11036 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011037 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011038 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011039 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11040 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011041 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11042 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11043 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11044 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11045 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11046 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11047 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011048 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11049 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011050 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011051 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011052 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011053 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011054 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011055 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011056 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011057 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011058 }
11059}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011060
Chris Lattnerc9addb72007-03-30 23:15:24 +000011061// isLegalAddressingMode - Return true if the addressing mode represented
11062// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011063bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011064 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011065 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011066 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011067 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011068
Chris Lattnerc9addb72007-03-30 23:15:24 +000011069 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011070 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011071 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011072
Chris Lattnerc9addb72007-03-30 23:15:24 +000011073 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011074 unsigned GVFlags =
11075 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011076
Chris Lattnerdfed4132009-07-10 07:38:24 +000011077 // If a reference to this global requires an extra load, we can't fold it.
11078 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011079 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011080
Chris Lattnerdfed4132009-07-10 07:38:24 +000011081 // If BaseGV requires a register for the PIC base, we cannot also have a
11082 // BaseReg specified.
11083 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011084 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011085
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011086 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011087 if ((M != CodeModel::Small || R != Reloc::Static) &&
11088 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011089 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011090 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011091
Chris Lattnerc9addb72007-03-30 23:15:24 +000011092 switch (AM.Scale) {
11093 case 0:
11094 case 1:
11095 case 2:
11096 case 4:
11097 case 8:
11098 // These scales always work.
11099 break;
11100 case 3:
11101 case 5:
11102 case 9:
11103 // These scales are formed with basereg+scalereg. Only accept if there is
11104 // no basereg yet.
11105 if (AM.HasBaseReg)
11106 return false;
11107 break;
11108 default: // Other stuff never works.
11109 return false;
11110 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011111
Chris Lattnerc9addb72007-03-30 23:15:24 +000011112 return true;
11113}
11114
11115
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011116bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011117 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011118 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011119 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11120 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011121 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011122 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011123 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011124}
11125
Owen Andersone50ed302009-08-10 22:56:29 +000011126bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011127 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011128 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011129 unsigned NumBits1 = VT1.getSizeInBits();
11130 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011131 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011132 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011133 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011134}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011135
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011136bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011137 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011138 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011139}
11140
Owen Andersone50ed302009-08-10 22:56:29 +000011141bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011142 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011143 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011144}
11145
Owen Andersone50ed302009-08-10 22:56:29 +000011146bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011147 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011148 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011149}
11150
Evan Cheng60c07e12006-07-05 22:17:51 +000011151/// isShuffleMaskLegal - Targets can use this to indicate that they only
11152/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11153/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11154/// are assumed to be legal.
11155bool
Eric Christopherfd179292009-08-27 18:07:15 +000011156X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011157 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011158 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011159 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011160 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011161
Nate Begemana09008b2009-10-19 02:17:23 +000011162 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011163 return (VT.getVectorNumElements() == 2 ||
11164 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11165 isMOVLMask(M, VT) ||
11166 isSHUFPMask(M, VT) ||
11167 isPSHUFDMask(M, VT) ||
11168 isPSHUFHWMask(M, VT) ||
11169 isPSHUFLWMask(M, VT) ||
Craig Topperc0d82852011-11-22 00:44:41 +000011170 isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011171 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11172 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011173 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11174 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011175}
11176
Dan Gohman7d8143f2008-04-09 20:09:42 +000011177bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011178X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011179 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011180 unsigned NumElts = VT.getVectorNumElements();
11181 // FIXME: This collection of masks seems suspect.
11182 if (NumElts == 2)
11183 return true;
11184 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11185 return (isMOVLMask(Mask, VT) ||
11186 isCommutedMOVLMask(Mask, VT, true) ||
11187 isSHUFPMask(Mask, VT) ||
Craig Topper1ff73d72011-12-06 04:59:07 +000011188 isSHUFPMask(Mask, VT, /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011189 }
11190 return false;
11191}
11192
11193//===----------------------------------------------------------------------===//
11194// X86 Scheduler Hooks
11195//===----------------------------------------------------------------------===//
11196
Mon P Wang63307c32008-05-05 19:05:59 +000011197// private utility function
11198MachineBasicBlock *
11199X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11200 MachineBasicBlock *MBB,
11201 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011202 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011203 unsigned LoadOpc,
11204 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011205 unsigned notOpc,
11206 unsigned EAXreg,
11207 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011208 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011209 // For the atomic bitwise operator, we generate
11210 // thisMBB:
11211 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011212 // ld t1 = [bitinstr.addr]
11213 // op t2 = t1, [bitinstr.val]
11214 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011215 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11216 // bz newMBB
11217 // fallthrough -->nextMBB
11218 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11219 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011220 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011221 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011222
Mon P Wang63307c32008-05-05 19:05:59 +000011223 /// First build the CFG
11224 MachineFunction *F = MBB->getParent();
11225 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011226 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11227 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11228 F->insert(MBBIter, newMBB);
11229 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011230
Dan Gohman14152b42010-07-06 20:24:04 +000011231 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11232 nextMBB->splice(nextMBB->begin(), thisMBB,
11233 llvm::next(MachineBasicBlock::iterator(bInstr)),
11234 thisMBB->end());
11235 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011236
Mon P Wang63307c32008-05-05 19:05:59 +000011237 // Update thisMBB to fall through to newMBB
11238 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011239
Mon P Wang63307c32008-05-05 19:05:59 +000011240 // newMBB jumps to itself and fall through to nextMBB
11241 newMBB->addSuccessor(nextMBB);
11242 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011243
Mon P Wang63307c32008-05-05 19:05:59 +000011244 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011245 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011246 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011247 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011248 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011249 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011250 int numArgs = bInstr->getNumOperands() - 1;
11251 for (int i=0; i < numArgs; ++i)
11252 argOpers[i] = &bInstr->getOperand(i+1);
11253
11254 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011255 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011256 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011257
Dale Johannesen140be2d2008-08-19 18:47:28 +000011258 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011259 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011260 for (int i=0; i <= lastAddrIndx; ++i)
11261 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011262
Dale Johannesen140be2d2008-08-19 18:47:28 +000011263 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011264 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011265 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011266 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011267 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011268 tt = t1;
11269
Dale Johannesen140be2d2008-08-19 18:47:28 +000011270 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011271 assert((argOpers[valArgIndx]->isReg() ||
11272 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011273 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011274 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011275 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011276 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011277 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011278 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011279 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011280
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011281 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011282 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011283
Dale Johannesene4d209d2009-02-03 20:21:25 +000011284 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011285 for (int i=0; i <= lastAddrIndx; ++i)
11286 (*MIB).addOperand(*argOpers[i]);
11287 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011288 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011289 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11290 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011291
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011292 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011293 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011294
Mon P Wang63307c32008-05-05 19:05:59 +000011295 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011296 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011297
Dan Gohman14152b42010-07-06 20:24:04 +000011298 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011299 return nextMBB;
11300}
11301
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011302// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011303MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011304X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11305 MachineBasicBlock *MBB,
11306 unsigned regOpcL,
11307 unsigned regOpcH,
11308 unsigned immOpcL,
11309 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011310 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011311 // For the atomic bitwise operator, we generate
11312 // thisMBB (instructions are in pairs, except cmpxchg8b)
11313 // ld t1,t2 = [bitinstr.addr]
11314 // newMBB:
11315 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11316 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011317 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011318 // mov ECX, EBX <- t5, t6
11319 // mov EAX, EDX <- t1, t2
11320 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11321 // mov t3, t4 <- EAX, EDX
11322 // bz newMBB
11323 // result in out1, out2
11324 // fallthrough -->nextMBB
11325
11326 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11327 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011328 const unsigned NotOpc = X86::NOT32r;
11329 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11330 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11331 MachineFunction::iterator MBBIter = MBB;
11332 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011333
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011334 /// First build the CFG
11335 MachineFunction *F = MBB->getParent();
11336 MachineBasicBlock *thisMBB = MBB;
11337 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11338 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11339 F->insert(MBBIter, newMBB);
11340 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011341
Dan Gohman14152b42010-07-06 20:24:04 +000011342 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11343 nextMBB->splice(nextMBB->begin(), thisMBB,
11344 llvm::next(MachineBasicBlock::iterator(bInstr)),
11345 thisMBB->end());
11346 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011347
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011348 // Update thisMBB to fall through to newMBB
11349 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011350
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011351 // newMBB jumps to itself and fall through to nextMBB
11352 newMBB->addSuccessor(nextMBB);
11353 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011354
Dale Johannesene4d209d2009-02-03 20:21:25 +000011355 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011356 // Insert instructions into newMBB based on incoming instruction
11357 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011358 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011359 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011360 MachineOperand& dest1Oper = bInstr->getOperand(0);
11361 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011362 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11363 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011364 argOpers[i] = &bInstr->getOperand(i+2);
11365
Dan Gohman71ea4e52010-05-14 21:01:44 +000011366 // We use some of the operands multiple times, so conservatively just
11367 // clear any kill flags that might be present.
11368 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11369 argOpers[i]->setIsKill(false);
11370 }
11371
Evan Chengad5b52f2010-01-08 19:14:57 +000011372 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011373 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011374
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011375 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011376 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011377 for (int i=0; i <= lastAddrIndx; ++i)
11378 (*MIB).addOperand(*argOpers[i]);
11379 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011380 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011381 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011382 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011383 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011384 MachineOperand newOp3 = *(argOpers[3]);
11385 if (newOp3.isImm())
11386 newOp3.setImm(newOp3.getImm()+4);
11387 else
11388 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011389 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011390 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011391
11392 // t3/4 are defined later, at the bottom of the loop
11393 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11394 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011395 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011396 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011397 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011398 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11399
Evan Cheng306b4ca2010-01-08 23:41:50 +000011400 // The subsequent operations should be using the destination registers of
11401 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011402 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011403 t1 = F->getRegInfo().createVirtualRegister(RC);
11404 t2 = F->getRegInfo().createVirtualRegister(RC);
11405 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11406 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011407 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011408 t1 = dest1Oper.getReg();
11409 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011410 }
11411
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011412 int valArgIndx = lastAddrIndx + 1;
11413 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011414 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011415 "invalid operand");
11416 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11417 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011418 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011419 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011420 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011421 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011422 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011423 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011424 (*MIB).addOperand(*argOpers[valArgIndx]);
11425 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011426 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011427 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011428 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011429 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011430 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011431 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011432 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011433 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011434 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011435 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011436
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011437 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011438 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011439 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011440 MIB.addReg(t2);
11441
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011442 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011443 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011444 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011445 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011446
Dale Johannesene4d209d2009-02-03 20:21:25 +000011447 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011448 for (int i=0; i <= lastAddrIndx; ++i)
11449 (*MIB).addOperand(*argOpers[i]);
11450
11451 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011452 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11453 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011454
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011455 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011456 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011457 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011458 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011459
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011460 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011461 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011462
Dan Gohman14152b42010-07-06 20:24:04 +000011463 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011464 return nextMBB;
11465}
11466
11467// private utility function
11468MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011469X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11470 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011471 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011472 // For the atomic min/max operator, we generate
11473 // thisMBB:
11474 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011475 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011476 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011477 // cmp t1, t2
11478 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011479 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011480 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11481 // bz newMBB
11482 // fallthrough -->nextMBB
11483 //
11484 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11485 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011486 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011487 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011488
Mon P Wang63307c32008-05-05 19:05:59 +000011489 /// First build the CFG
11490 MachineFunction *F = MBB->getParent();
11491 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011492 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11493 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11494 F->insert(MBBIter, newMBB);
11495 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011496
Dan Gohman14152b42010-07-06 20:24:04 +000011497 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11498 nextMBB->splice(nextMBB->begin(), thisMBB,
11499 llvm::next(MachineBasicBlock::iterator(mInstr)),
11500 thisMBB->end());
11501 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011502
Mon P Wang63307c32008-05-05 19:05:59 +000011503 // Update thisMBB to fall through to newMBB
11504 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011505
Mon P Wang63307c32008-05-05 19:05:59 +000011506 // newMBB jumps to newMBB and fall through to nextMBB
11507 newMBB->addSuccessor(nextMBB);
11508 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011509
Dale Johannesene4d209d2009-02-03 20:21:25 +000011510 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011511 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011512 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011513 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011514 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011515 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011516 int numArgs = mInstr->getNumOperands() - 1;
11517 for (int i=0; i < numArgs; ++i)
11518 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011519
Mon P Wang63307c32008-05-05 19:05:59 +000011520 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011521 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011522 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011523
Mon P Wangab3e7472008-05-05 22:56:23 +000011524 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011525 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011526 for (int i=0; i <= lastAddrIndx; ++i)
11527 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011528
Mon P Wang63307c32008-05-05 19:05:59 +000011529 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011530 assert((argOpers[valArgIndx]->isReg() ||
11531 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011532 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011533
11534 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011535 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011536 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011537 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011538 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011539 (*MIB).addOperand(*argOpers[valArgIndx]);
11540
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011541 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011542 MIB.addReg(t1);
11543
Dale Johannesene4d209d2009-02-03 20:21:25 +000011544 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011545 MIB.addReg(t1);
11546 MIB.addReg(t2);
11547
11548 // Generate movc
11549 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011550 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011551 MIB.addReg(t2);
11552 MIB.addReg(t1);
11553
11554 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011555 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011556 for (int i=0; i <= lastAddrIndx; ++i)
11557 (*MIB).addOperand(*argOpers[i]);
11558 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011559 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011560 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11561 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011562
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011563 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011564 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011565
Mon P Wang63307c32008-05-05 19:05:59 +000011566 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011567 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011568
Dan Gohman14152b42010-07-06 20:24:04 +000011569 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011570 return nextMBB;
11571}
11572
Eric Christopherf83a5de2009-08-27 18:08:16 +000011573// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011574// or XMM0_V32I8 in AVX all of this code can be replaced with that
11575// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011576MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011577X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011578 unsigned numArgs, bool memArg) const {
Craig Topperc0d82852011-11-22 00:44:41 +000011579 assert(Subtarget->hasSSE42orAVX() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011580 "Target must have SSE4.2 or AVX features enabled");
11581
Eric Christopherb120ab42009-08-18 22:50:32 +000011582 DebugLoc dl = MI->getDebugLoc();
11583 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011584 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011585 if (!Subtarget->hasAVX()) {
11586 if (memArg)
11587 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11588 else
11589 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11590 } else {
11591 if (memArg)
11592 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11593 else
11594 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11595 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011596
Eric Christopher41c902f2010-11-30 08:20:21 +000011597 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011598 for (unsigned i = 0; i < numArgs; ++i) {
11599 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011600 if (!(Op.isReg() && Op.isImplicit()))
11601 MIB.addOperand(Op);
11602 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011603 BuildMI(*BB, MI, dl,
11604 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11605 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011606 .addReg(X86::XMM0);
11607
Dan Gohman14152b42010-07-06 20:24:04 +000011608 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011609 return BB;
11610}
11611
11612MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011613X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011614 DebugLoc dl = MI->getDebugLoc();
11615 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011616
Eric Christopher228232b2010-11-30 07:20:12 +000011617 // Address into RAX/EAX, other two args into ECX, EDX.
11618 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11619 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11620 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11621 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011622 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011623
Eric Christopher228232b2010-11-30 07:20:12 +000011624 unsigned ValOps = X86::AddrNumOperands;
11625 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11626 .addReg(MI->getOperand(ValOps).getReg());
11627 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11628 .addReg(MI->getOperand(ValOps+1).getReg());
11629
11630 // The instruction doesn't actually take any operands though.
11631 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011632
Eric Christopher228232b2010-11-30 07:20:12 +000011633 MI->eraseFromParent(); // The pseudo is gone now.
11634 return BB;
11635}
11636
11637MachineBasicBlock *
11638X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011639 DebugLoc dl = MI->getDebugLoc();
11640 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011641
Eric Christopher228232b2010-11-30 07:20:12 +000011642 // First arg in ECX, the second in EAX.
11643 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11644 .addReg(MI->getOperand(0).getReg());
11645 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11646 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011647
Eric Christopher228232b2010-11-30 07:20:12 +000011648 // The instruction doesn't actually take any operands though.
11649 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011650
Eric Christopher228232b2010-11-30 07:20:12 +000011651 MI->eraseFromParent(); // The pseudo is gone now.
11652 return BB;
11653}
11654
11655MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011656X86TargetLowering::EmitVAARG64WithCustomInserter(
11657 MachineInstr *MI,
11658 MachineBasicBlock *MBB) const {
11659 // Emit va_arg instruction on X86-64.
11660
11661 // Operands to this pseudo-instruction:
11662 // 0 ) Output : destination address (reg)
11663 // 1-5) Input : va_list address (addr, i64mem)
11664 // 6 ) ArgSize : Size (in bytes) of vararg type
11665 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11666 // 8 ) Align : Alignment of type
11667 // 9 ) EFLAGS (implicit-def)
11668
11669 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11670 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11671
11672 unsigned DestReg = MI->getOperand(0).getReg();
11673 MachineOperand &Base = MI->getOperand(1);
11674 MachineOperand &Scale = MI->getOperand(2);
11675 MachineOperand &Index = MI->getOperand(3);
11676 MachineOperand &Disp = MI->getOperand(4);
11677 MachineOperand &Segment = MI->getOperand(5);
11678 unsigned ArgSize = MI->getOperand(6).getImm();
11679 unsigned ArgMode = MI->getOperand(7).getImm();
11680 unsigned Align = MI->getOperand(8).getImm();
11681
11682 // Memory Reference
11683 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11684 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11685 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11686
11687 // Machine Information
11688 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11689 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11690 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11691 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11692 DebugLoc DL = MI->getDebugLoc();
11693
11694 // struct va_list {
11695 // i32 gp_offset
11696 // i32 fp_offset
11697 // i64 overflow_area (address)
11698 // i64 reg_save_area (address)
11699 // }
11700 // sizeof(va_list) = 24
11701 // alignment(va_list) = 8
11702
11703 unsigned TotalNumIntRegs = 6;
11704 unsigned TotalNumXMMRegs = 8;
11705 bool UseGPOffset = (ArgMode == 1);
11706 bool UseFPOffset = (ArgMode == 2);
11707 unsigned MaxOffset = TotalNumIntRegs * 8 +
11708 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11709
11710 /* Align ArgSize to a multiple of 8 */
11711 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11712 bool NeedsAlign = (Align > 8);
11713
11714 MachineBasicBlock *thisMBB = MBB;
11715 MachineBasicBlock *overflowMBB;
11716 MachineBasicBlock *offsetMBB;
11717 MachineBasicBlock *endMBB;
11718
11719 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11720 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11721 unsigned OffsetReg = 0;
11722
11723 if (!UseGPOffset && !UseFPOffset) {
11724 // If we only pull from the overflow region, we don't create a branch.
11725 // We don't need to alter control flow.
11726 OffsetDestReg = 0; // unused
11727 OverflowDestReg = DestReg;
11728
11729 offsetMBB = NULL;
11730 overflowMBB = thisMBB;
11731 endMBB = thisMBB;
11732 } else {
11733 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11734 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11735 // If not, pull from overflow_area. (branch to overflowMBB)
11736 //
11737 // thisMBB
11738 // | .
11739 // | .
11740 // offsetMBB overflowMBB
11741 // | .
11742 // | .
11743 // endMBB
11744
11745 // Registers for the PHI in endMBB
11746 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11747 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11748
11749 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11750 MachineFunction *MF = MBB->getParent();
11751 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11752 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11753 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11754
11755 MachineFunction::iterator MBBIter = MBB;
11756 ++MBBIter;
11757
11758 // Insert the new basic blocks
11759 MF->insert(MBBIter, offsetMBB);
11760 MF->insert(MBBIter, overflowMBB);
11761 MF->insert(MBBIter, endMBB);
11762
11763 // Transfer the remainder of MBB and its successor edges to endMBB.
11764 endMBB->splice(endMBB->begin(), thisMBB,
11765 llvm::next(MachineBasicBlock::iterator(MI)),
11766 thisMBB->end());
11767 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11768
11769 // Make offsetMBB and overflowMBB successors of thisMBB
11770 thisMBB->addSuccessor(offsetMBB);
11771 thisMBB->addSuccessor(overflowMBB);
11772
11773 // endMBB is a successor of both offsetMBB and overflowMBB
11774 offsetMBB->addSuccessor(endMBB);
11775 overflowMBB->addSuccessor(endMBB);
11776
11777 // Load the offset value into a register
11778 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11779 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11780 .addOperand(Base)
11781 .addOperand(Scale)
11782 .addOperand(Index)
11783 .addDisp(Disp, UseFPOffset ? 4 : 0)
11784 .addOperand(Segment)
11785 .setMemRefs(MMOBegin, MMOEnd);
11786
11787 // Check if there is enough room left to pull this argument.
11788 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11789 .addReg(OffsetReg)
11790 .addImm(MaxOffset + 8 - ArgSizeA8);
11791
11792 // Branch to "overflowMBB" if offset >= max
11793 // Fall through to "offsetMBB" otherwise
11794 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11795 .addMBB(overflowMBB);
11796 }
11797
11798 // In offsetMBB, emit code to use the reg_save_area.
11799 if (offsetMBB) {
11800 assert(OffsetReg != 0);
11801
11802 // Read the reg_save_area address.
11803 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11804 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11805 .addOperand(Base)
11806 .addOperand(Scale)
11807 .addOperand(Index)
11808 .addDisp(Disp, 16)
11809 .addOperand(Segment)
11810 .setMemRefs(MMOBegin, MMOEnd);
11811
11812 // Zero-extend the offset
11813 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11814 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11815 .addImm(0)
11816 .addReg(OffsetReg)
11817 .addImm(X86::sub_32bit);
11818
11819 // Add the offset to the reg_save_area to get the final address.
11820 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11821 .addReg(OffsetReg64)
11822 .addReg(RegSaveReg);
11823
11824 // Compute the offset for the next argument
11825 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11826 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11827 .addReg(OffsetReg)
11828 .addImm(UseFPOffset ? 16 : 8);
11829
11830 // Store it back into the va_list.
11831 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11832 .addOperand(Base)
11833 .addOperand(Scale)
11834 .addOperand(Index)
11835 .addDisp(Disp, UseFPOffset ? 4 : 0)
11836 .addOperand(Segment)
11837 .addReg(NextOffsetReg)
11838 .setMemRefs(MMOBegin, MMOEnd);
11839
11840 // Jump to endMBB
11841 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11842 .addMBB(endMBB);
11843 }
11844
11845 //
11846 // Emit code to use overflow area
11847 //
11848
11849 // Load the overflow_area address into a register.
11850 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11851 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11852 .addOperand(Base)
11853 .addOperand(Scale)
11854 .addOperand(Index)
11855 .addDisp(Disp, 8)
11856 .addOperand(Segment)
11857 .setMemRefs(MMOBegin, MMOEnd);
11858
11859 // If we need to align it, do so. Otherwise, just copy the address
11860 // to OverflowDestReg.
11861 if (NeedsAlign) {
11862 // Align the overflow address
11863 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11864 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11865
11866 // aligned_addr = (addr + (align-1)) & ~(align-1)
11867 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11868 .addReg(OverflowAddrReg)
11869 .addImm(Align-1);
11870
11871 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11872 .addReg(TmpReg)
11873 .addImm(~(uint64_t)(Align-1));
11874 } else {
11875 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11876 .addReg(OverflowAddrReg);
11877 }
11878
11879 // Compute the next overflow address after this argument.
11880 // (the overflow address should be kept 8-byte aligned)
11881 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11882 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11883 .addReg(OverflowDestReg)
11884 .addImm(ArgSizeA8);
11885
11886 // Store the new overflow address.
11887 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11888 .addOperand(Base)
11889 .addOperand(Scale)
11890 .addOperand(Index)
11891 .addDisp(Disp, 8)
11892 .addOperand(Segment)
11893 .addReg(NextAddrReg)
11894 .setMemRefs(MMOBegin, MMOEnd);
11895
11896 // If we branched, emit the PHI to the front of endMBB.
11897 if (offsetMBB) {
11898 BuildMI(*endMBB, endMBB->begin(), DL,
11899 TII->get(X86::PHI), DestReg)
11900 .addReg(OffsetDestReg).addMBB(offsetMBB)
11901 .addReg(OverflowDestReg).addMBB(overflowMBB);
11902 }
11903
11904 // Erase the pseudo instruction
11905 MI->eraseFromParent();
11906
11907 return endMBB;
11908}
11909
11910MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011911X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11912 MachineInstr *MI,
11913 MachineBasicBlock *MBB) const {
11914 // Emit code to save XMM registers to the stack. The ABI says that the
11915 // number of registers to save is given in %al, so it's theoretically
11916 // possible to do an indirect jump trick to avoid saving all of them,
11917 // however this code takes a simpler approach and just executes all
11918 // of the stores if %al is non-zero. It's less code, and it's probably
11919 // easier on the hardware branch predictor, and stores aren't all that
11920 // expensive anyway.
11921
11922 // Create the new basic blocks. One block contains all the XMM stores,
11923 // and one block is the final destination regardless of whether any
11924 // stores were performed.
11925 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11926 MachineFunction *F = MBB->getParent();
11927 MachineFunction::iterator MBBIter = MBB;
11928 ++MBBIter;
11929 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11930 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11931 F->insert(MBBIter, XMMSaveMBB);
11932 F->insert(MBBIter, EndMBB);
11933
Dan Gohman14152b42010-07-06 20:24:04 +000011934 // Transfer the remainder of MBB and its successor edges to EndMBB.
11935 EndMBB->splice(EndMBB->begin(), MBB,
11936 llvm::next(MachineBasicBlock::iterator(MI)),
11937 MBB->end());
11938 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11939
Dan Gohmand6708ea2009-08-15 01:38:56 +000011940 // The original block will now fall through to the XMM save block.
11941 MBB->addSuccessor(XMMSaveMBB);
11942 // The XMMSaveMBB will fall through to the end block.
11943 XMMSaveMBB->addSuccessor(EndMBB);
11944
11945 // Now add the instructions.
11946 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11947 DebugLoc DL = MI->getDebugLoc();
11948
11949 unsigned CountReg = MI->getOperand(0).getReg();
11950 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11951 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11952
11953 if (!Subtarget->isTargetWin64()) {
11954 // If %al is 0, branch around the XMM save block.
11955 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011956 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011957 MBB->addSuccessor(EndMBB);
11958 }
11959
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011960 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011961 // In the XMM save block, save all the XMM argument registers.
11962 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11963 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011964 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011965 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011966 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011967 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011968 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011969 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011970 .addFrameIndex(RegSaveFrameIndex)
11971 .addImm(/*Scale=*/1)
11972 .addReg(/*IndexReg=*/0)
11973 .addImm(/*Disp=*/Offset)
11974 .addReg(/*Segment=*/0)
11975 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011976 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011977 }
11978
Dan Gohman14152b42010-07-06 20:24:04 +000011979 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011980
11981 return EndMBB;
11982}
Mon P Wang63307c32008-05-05 19:05:59 +000011983
Evan Cheng60c07e12006-07-05 22:17:51 +000011984MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011985X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011986 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011987 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11988 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011989
Chris Lattner52600972009-09-02 05:57:00 +000011990 // To "insert" a SELECT_CC instruction, we actually have to insert the
11991 // diamond control-flow pattern. The incoming instruction knows the
11992 // destination vreg to set, the condition code register to branch on, the
11993 // true/false values to select between, and a branch opcode to use.
11994 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11995 MachineFunction::iterator It = BB;
11996 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011997
Chris Lattner52600972009-09-02 05:57:00 +000011998 // thisMBB:
11999 // ...
12000 // TrueVal = ...
12001 // cmpTY ccX, r1, r2
12002 // bCC copy1MBB
12003 // fallthrough --> copy0MBB
12004 MachineBasicBlock *thisMBB = BB;
12005 MachineFunction *F = BB->getParent();
12006 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12007 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012008 F->insert(It, copy0MBB);
12009 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012010
Bill Wendling730c07e2010-06-25 20:48:10 +000012011 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12012 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012013 if (!MI->killsRegister(X86::EFLAGS)) {
12014 copy0MBB->addLiveIn(X86::EFLAGS);
12015 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012016 }
12017
Dan Gohman14152b42010-07-06 20:24:04 +000012018 // Transfer the remainder of BB and its successor edges to sinkMBB.
12019 sinkMBB->splice(sinkMBB->begin(), BB,
12020 llvm::next(MachineBasicBlock::iterator(MI)),
12021 BB->end());
12022 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12023
12024 // Add the true and fallthrough blocks as its successors.
12025 BB->addSuccessor(copy0MBB);
12026 BB->addSuccessor(sinkMBB);
12027
12028 // Create the conditional branch instruction.
12029 unsigned Opc =
12030 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12031 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12032
Chris Lattner52600972009-09-02 05:57:00 +000012033 // copy0MBB:
12034 // %FalseValue = ...
12035 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012036 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012037
Chris Lattner52600972009-09-02 05:57:00 +000012038 // sinkMBB:
12039 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12040 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012041 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12042 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012043 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12044 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12045
Dan Gohman14152b42010-07-06 20:24:04 +000012046 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012047 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012048}
12049
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012050MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012051X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12052 bool Is64Bit) const {
12053 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12054 DebugLoc DL = MI->getDebugLoc();
12055 MachineFunction *MF = BB->getParent();
12056 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12057
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012058 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012059
12060 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12061 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12062
12063 // BB:
12064 // ... [Till the alloca]
12065 // If stacklet is not large enough, jump to mallocMBB
12066 //
12067 // bumpMBB:
12068 // Allocate by subtracting from RSP
12069 // Jump to continueMBB
12070 //
12071 // mallocMBB:
12072 // Allocate by call to runtime
12073 //
12074 // continueMBB:
12075 // ...
12076 // [rest of original BB]
12077 //
12078
12079 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12080 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12081 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12082
12083 MachineRegisterInfo &MRI = MF->getRegInfo();
12084 const TargetRegisterClass *AddrRegClass =
12085 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12086
12087 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12088 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12089 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012090 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012091 sizeVReg = MI->getOperand(1).getReg(),
12092 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12093
12094 MachineFunction::iterator MBBIter = BB;
12095 ++MBBIter;
12096
12097 MF->insert(MBBIter, bumpMBB);
12098 MF->insert(MBBIter, mallocMBB);
12099 MF->insert(MBBIter, continueMBB);
12100
12101 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12102 (MachineBasicBlock::iterator(MI)), BB->end());
12103 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12104
12105 // Add code to the main basic block to check if the stack limit has been hit,
12106 // and if so, jump to mallocMBB otherwise to bumpMBB.
12107 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012108 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012109 .addReg(tmpSPVReg).addReg(sizeVReg);
12110 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12111 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012112 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012113 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12114
12115 // bumpMBB simply decreases the stack pointer, since we know the current
12116 // stacklet has enough space.
12117 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012118 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012119 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012120 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012121 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12122
12123 // Calls into a routine in libgcc to allocate more space from the heap.
12124 if (Is64Bit) {
12125 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12126 .addReg(sizeVReg);
12127 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12128 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12129 } else {
12130 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12131 .addImm(12);
12132 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12133 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12134 .addExternalSymbol("__morestack_allocate_stack_space");
12135 }
12136
12137 if (!Is64Bit)
12138 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12139 .addImm(16);
12140
12141 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12142 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12143 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12144
12145 // Set up the CFG correctly.
12146 BB->addSuccessor(bumpMBB);
12147 BB->addSuccessor(mallocMBB);
12148 mallocMBB->addSuccessor(continueMBB);
12149 bumpMBB->addSuccessor(continueMBB);
12150
12151 // Take care of the PHI nodes.
12152 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12153 MI->getOperand(0).getReg())
12154 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12155 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12156
12157 // Delete the original pseudo instruction.
12158 MI->eraseFromParent();
12159
12160 // And we're done.
12161 return continueMBB;
12162}
12163
12164MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012165X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012166 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012167 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12168 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012169
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012170 assert(!Subtarget->isTargetEnvMacho());
12171
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012172 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12173 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012174
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012175 if (Subtarget->isTargetWin64()) {
12176 if (Subtarget->isTargetCygMing()) {
12177 // ___chkstk(Mingw64):
12178 // Clobbers R10, R11, RAX and EFLAGS.
12179 // Updates RSP.
12180 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12181 .addExternalSymbol("___chkstk")
12182 .addReg(X86::RAX, RegState::Implicit)
12183 .addReg(X86::RSP, RegState::Implicit)
12184 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12185 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12186 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12187 } else {
12188 // __chkstk(MSVCRT): does not update stack pointer.
12189 // Clobbers R10, R11 and EFLAGS.
12190 // FIXME: RAX(allocated size) might be reused and not killed.
12191 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12192 .addExternalSymbol("__chkstk")
12193 .addReg(X86::RAX, RegState::Implicit)
12194 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12195 // RAX has the offset to subtracted from RSP.
12196 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12197 .addReg(X86::RSP)
12198 .addReg(X86::RAX);
12199 }
12200 } else {
12201 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012202 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12203
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012204 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12205 .addExternalSymbol(StackProbeSymbol)
12206 .addReg(X86::EAX, RegState::Implicit)
12207 .addReg(X86::ESP, RegState::Implicit)
12208 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12209 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12210 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12211 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012212
Dan Gohman14152b42010-07-06 20:24:04 +000012213 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012214 return BB;
12215}
Chris Lattner52600972009-09-02 05:57:00 +000012216
12217MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012218X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12219 MachineBasicBlock *BB) const {
12220 // This is pretty easy. We're taking the value that we received from
12221 // our load from the relocation, sticking it in either RDI (x86-64)
12222 // or EAX and doing an indirect call. The return value will then
12223 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012224 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012225 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012226 DebugLoc DL = MI->getDebugLoc();
12227 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012228
12229 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012230 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012231
Eric Christopher30ef0e52010-06-03 04:07:48 +000012232 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012233 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12234 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012235 .addReg(X86::RIP)
12236 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012237 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012238 MI->getOperand(3).getTargetFlags())
12239 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012240 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012241 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012242 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012243 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12244 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012245 .addReg(0)
12246 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012247 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012248 MI->getOperand(3).getTargetFlags())
12249 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012250 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012251 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012252 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012253 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12254 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012255 .addReg(TII->getGlobalBaseReg(F))
12256 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012257 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012258 MI->getOperand(3).getTargetFlags())
12259 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012260 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012261 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012262 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012263
Dan Gohman14152b42010-07-06 20:24:04 +000012264 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012265 return BB;
12266}
12267
12268MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012269X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012270 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012271 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012272 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012273 case X86::TAILJMPd64:
12274 case X86::TAILJMPr64:
12275 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012276 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012277 case X86::TCRETURNdi64:
12278 case X86::TCRETURNri64:
12279 case X86::TCRETURNmi64:
12280 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12281 // On AMD64, additional defs should be added before register allocation.
12282 if (!Subtarget->isTargetWin64()) {
12283 MI->addRegisterDefined(X86::RSI);
12284 MI->addRegisterDefined(X86::RDI);
12285 MI->addRegisterDefined(X86::XMM6);
12286 MI->addRegisterDefined(X86::XMM7);
12287 MI->addRegisterDefined(X86::XMM8);
12288 MI->addRegisterDefined(X86::XMM9);
12289 MI->addRegisterDefined(X86::XMM10);
12290 MI->addRegisterDefined(X86::XMM11);
12291 MI->addRegisterDefined(X86::XMM12);
12292 MI->addRegisterDefined(X86::XMM13);
12293 MI->addRegisterDefined(X86::XMM14);
12294 MI->addRegisterDefined(X86::XMM15);
12295 }
12296 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012297 case X86::WIN_ALLOCA:
12298 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012299 case X86::SEG_ALLOCA_32:
12300 return EmitLoweredSegAlloca(MI, BB, false);
12301 case X86::SEG_ALLOCA_64:
12302 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012303 case X86::TLSCall_32:
12304 case X86::TLSCall_64:
12305 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012306 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012307 case X86::CMOV_FR32:
12308 case X86::CMOV_FR64:
12309 case X86::CMOV_V4F32:
12310 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012311 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012312 case X86::CMOV_V8F32:
12313 case X86::CMOV_V4F64:
12314 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012315 case X86::CMOV_GR16:
12316 case X86::CMOV_GR32:
12317 case X86::CMOV_RFP32:
12318 case X86::CMOV_RFP64:
12319 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012320 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012321
Dale Johannesen849f2142007-07-03 00:53:03 +000012322 case X86::FP32_TO_INT16_IN_MEM:
12323 case X86::FP32_TO_INT32_IN_MEM:
12324 case X86::FP32_TO_INT64_IN_MEM:
12325 case X86::FP64_TO_INT16_IN_MEM:
12326 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012327 case X86::FP64_TO_INT64_IN_MEM:
12328 case X86::FP80_TO_INT16_IN_MEM:
12329 case X86::FP80_TO_INT32_IN_MEM:
12330 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012331 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12332 DebugLoc DL = MI->getDebugLoc();
12333
Evan Cheng60c07e12006-07-05 22:17:51 +000012334 // Change the floating point control register to use "round towards zero"
12335 // mode when truncating to an integer value.
12336 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012337 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012338 addFrameReference(BuildMI(*BB, MI, DL,
12339 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012340
12341 // Load the old value of the high byte of the control word...
12342 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012343 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012344 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012345 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012346
12347 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012348 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012349 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012350
12351 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012352 addFrameReference(BuildMI(*BB, MI, DL,
12353 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012354
12355 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012356 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012357 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012358
12359 // Get the X86 opcode to use.
12360 unsigned Opc;
12361 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012362 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012363 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12364 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12365 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12366 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12367 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12368 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012369 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12370 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12371 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012372 }
12373
12374 X86AddressMode AM;
12375 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012376 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012377 AM.BaseType = X86AddressMode::RegBase;
12378 AM.Base.Reg = Op.getReg();
12379 } else {
12380 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012381 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012382 }
12383 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012384 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012385 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012386 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012387 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012388 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012389 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012390 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012391 AM.GV = Op.getGlobal();
12392 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012393 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012394 }
Dan Gohman14152b42010-07-06 20:24:04 +000012395 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012396 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012397
12398 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012399 addFrameReference(BuildMI(*BB, MI, DL,
12400 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012401
Dan Gohman14152b42010-07-06 20:24:04 +000012402 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012403 return BB;
12404 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012405 // String/text processing lowering.
12406 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012407 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012408 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12409 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012410 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012411 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12412 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012413 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012414 return EmitPCMP(MI, BB, 5, false /* in mem */);
12415 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012416 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012417 return EmitPCMP(MI, BB, 5, true /* in mem */);
12418
Eric Christopher228232b2010-11-30 07:20:12 +000012419 // Thread synchronization.
12420 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012421 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012422 case X86::MWAIT:
12423 return EmitMwait(MI, BB);
12424
Eric Christopherb120ab42009-08-18 22:50:32 +000012425 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012426 case X86::ATOMAND32:
12427 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012428 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012429 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012430 X86::NOT32r, X86::EAX,
12431 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012432 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012433 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12434 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012435 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012436 X86::NOT32r, X86::EAX,
12437 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012438 case X86::ATOMXOR32:
12439 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012440 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012441 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012442 X86::NOT32r, X86::EAX,
12443 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012444 case X86::ATOMNAND32:
12445 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012446 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012447 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012448 X86::NOT32r, X86::EAX,
12449 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012450 case X86::ATOMMIN32:
12451 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12452 case X86::ATOMMAX32:
12453 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12454 case X86::ATOMUMIN32:
12455 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12456 case X86::ATOMUMAX32:
12457 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012458
12459 case X86::ATOMAND16:
12460 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12461 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012462 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012463 X86::NOT16r, X86::AX,
12464 X86::GR16RegisterClass);
12465 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012466 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012467 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012468 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012469 X86::NOT16r, X86::AX,
12470 X86::GR16RegisterClass);
12471 case X86::ATOMXOR16:
12472 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12473 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012474 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012475 X86::NOT16r, X86::AX,
12476 X86::GR16RegisterClass);
12477 case X86::ATOMNAND16:
12478 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12479 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012480 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012481 X86::NOT16r, X86::AX,
12482 X86::GR16RegisterClass, true);
12483 case X86::ATOMMIN16:
12484 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12485 case X86::ATOMMAX16:
12486 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12487 case X86::ATOMUMIN16:
12488 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12489 case X86::ATOMUMAX16:
12490 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12491
12492 case X86::ATOMAND8:
12493 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12494 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012495 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012496 X86::NOT8r, X86::AL,
12497 X86::GR8RegisterClass);
12498 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012499 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012500 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012501 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012502 X86::NOT8r, X86::AL,
12503 X86::GR8RegisterClass);
12504 case X86::ATOMXOR8:
12505 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12506 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012507 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012508 X86::NOT8r, X86::AL,
12509 X86::GR8RegisterClass);
12510 case X86::ATOMNAND8:
12511 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12512 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012513 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012514 X86::NOT8r, X86::AL,
12515 X86::GR8RegisterClass, true);
12516 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012517 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012518 case X86::ATOMAND64:
12519 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012520 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012521 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012522 X86::NOT64r, X86::RAX,
12523 X86::GR64RegisterClass);
12524 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012525 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12526 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012527 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012528 X86::NOT64r, X86::RAX,
12529 X86::GR64RegisterClass);
12530 case X86::ATOMXOR64:
12531 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012532 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012533 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012534 X86::NOT64r, X86::RAX,
12535 X86::GR64RegisterClass);
12536 case X86::ATOMNAND64:
12537 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12538 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012539 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012540 X86::NOT64r, X86::RAX,
12541 X86::GR64RegisterClass, true);
12542 case X86::ATOMMIN64:
12543 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12544 case X86::ATOMMAX64:
12545 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12546 case X86::ATOMUMIN64:
12547 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12548 case X86::ATOMUMAX64:
12549 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012550
12551 // This group does 64-bit operations on a 32-bit host.
12552 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012553 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012554 X86::AND32rr, X86::AND32rr,
12555 X86::AND32ri, X86::AND32ri,
12556 false);
12557 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012558 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012559 X86::OR32rr, X86::OR32rr,
12560 X86::OR32ri, X86::OR32ri,
12561 false);
12562 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012563 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012564 X86::XOR32rr, X86::XOR32rr,
12565 X86::XOR32ri, X86::XOR32ri,
12566 false);
12567 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012568 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012569 X86::AND32rr, X86::AND32rr,
12570 X86::AND32ri, X86::AND32ri,
12571 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012572 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012573 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012574 X86::ADD32rr, X86::ADC32rr,
12575 X86::ADD32ri, X86::ADC32ri,
12576 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012577 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012578 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012579 X86::SUB32rr, X86::SBB32rr,
12580 X86::SUB32ri, X86::SBB32ri,
12581 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012582 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012583 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012584 X86::MOV32rr, X86::MOV32rr,
12585 X86::MOV32ri, X86::MOV32ri,
12586 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012587 case X86::VASTART_SAVE_XMM_REGS:
12588 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012589
12590 case X86::VAARG_64:
12591 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012592 }
12593}
12594
12595//===----------------------------------------------------------------------===//
12596// X86 Optimization Hooks
12597//===----------------------------------------------------------------------===//
12598
Dan Gohman475871a2008-07-27 21:46:04 +000012599void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012600 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012601 APInt &KnownZero,
12602 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012603 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012604 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012605 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012606 assert((Opc >= ISD::BUILTIN_OP_END ||
12607 Opc == ISD::INTRINSIC_WO_CHAIN ||
12608 Opc == ISD::INTRINSIC_W_CHAIN ||
12609 Opc == ISD::INTRINSIC_VOID) &&
12610 "Should use MaskedValueIsZero if you don't know whether Op"
12611 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012612
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012613 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012614 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012615 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012616 case X86ISD::ADD:
12617 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012618 case X86ISD::ADC:
12619 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012620 case X86ISD::SMUL:
12621 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012622 case X86ISD::INC:
12623 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012624 case X86ISD::OR:
12625 case X86ISD::XOR:
12626 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012627 // These nodes' second result is a boolean.
12628 if (Op.getResNo() == 0)
12629 break;
12630 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012631 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012632 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12633 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012634 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012635 case ISD::INTRINSIC_WO_CHAIN: {
12636 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12637 unsigned NumLoBits = 0;
12638 switch (IntId) {
12639 default: break;
12640 case Intrinsic::x86_sse_movmsk_ps:
12641 case Intrinsic::x86_avx_movmsk_ps_256:
12642 case Intrinsic::x86_sse2_movmsk_pd:
12643 case Intrinsic::x86_avx_movmsk_pd_256:
12644 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012645 case Intrinsic::x86_sse2_pmovmskb_128:
12646 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012647 // High bits of movmskp{s|d}, pmovmskb are known zero.
12648 switch (IntId) {
12649 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12650 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12651 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12652 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12653 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12654 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012655 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012656 }
12657 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12658 Mask.getBitWidth() - NumLoBits);
12659 break;
12660 }
12661 }
12662 break;
12663 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012664 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012665}
Chris Lattner259e97c2006-01-31 19:43:35 +000012666
Owen Andersonbc146b02010-09-21 20:42:50 +000012667unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12668 unsigned Depth) const {
12669 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12670 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12671 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012672
Owen Andersonbc146b02010-09-21 20:42:50 +000012673 // Fallback case.
12674 return 1;
12675}
12676
Evan Cheng206ee9d2006-07-07 08:33:52 +000012677/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012678/// node is a GlobalAddress + offset.
12679bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012680 const GlobalValue* &GA,
12681 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012682 if (N->getOpcode() == X86ISD::Wrapper) {
12683 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012684 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012685 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012686 return true;
12687 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012688 }
Evan Chengad4196b2008-05-12 19:56:52 +000012689 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012690}
12691
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012692/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12693/// same as extracting the high 128-bit part of 256-bit vector and then
12694/// inserting the result into the low part of a new 256-bit vector
12695static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12696 EVT VT = SVOp->getValueType(0);
12697 int NumElems = VT.getVectorNumElements();
12698
12699 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12700 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12701 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12702 SVOp->getMaskElt(j) >= 0)
12703 return false;
12704
12705 return true;
12706}
12707
12708/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12709/// same as extracting the low 128-bit part of 256-bit vector and then
12710/// inserting the result into the high part of a new 256-bit vector
12711static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12712 EVT VT = SVOp->getValueType(0);
12713 int NumElems = VT.getVectorNumElements();
12714
12715 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12716 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12717 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12718 SVOp->getMaskElt(j) >= 0)
12719 return false;
12720
12721 return true;
12722}
12723
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012724/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12725static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12726 TargetLowering::DAGCombinerInfo &DCI) {
12727 DebugLoc dl = N->getDebugLoc();
12728 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12729 SDValue V1 = SVOp->getOperand(0);
12730 SDValue V2 = SVOp->getOperand(1);
12731 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012732 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012733
12734 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12735 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12736 //
12737 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012738 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012739 // V UNDEF BUILD_VECTOR UNDEF
12740 // \ / \ /
12741 // CONCAT_VECTOR CONCAT_VECTOR
12742 // \ /
12743 // \ /
12744 // RESULT: V + zero extended
12745 //
12746 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12747 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12748 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12749 return SDValue();
12750
12751 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12752 return SDValue();
12753
12754 // To match the shuffle mask, the first half of the mask should
12755 // be exactly the first vector, and all the rest a splat with the
12756 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012757 for (int i = 0; i < NumElems/2; ++i)
12758 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12759 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12760 return SDValue();
12761
12762 // Emit a zeroed vector and insert the desired subvector on its
12763 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012764 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012765 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12766 DAG.getConstant(0, MVT::i32), DAG, dl);
12767 return DCI.CombineTo(N, InsV);
12768 }
12769
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012770 //===--------------------------------------------------------------------===//
12771 // Combine some shuffles into subvector extracts and inserts:
12772 //
12773
12774 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12775 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12776 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12777 DAG, dl);
12778 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12779 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12780 return DCI.CombineTo(N, InsV);
12781 }
12782
12783 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12784 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12785 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12786 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12787 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12788 return DCI.CombineTo(N, InsV);
12789 }
12790
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012791 return SDValue();
12792}
12793
12794/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012795static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012796 TargetLowering::DAGCombinerInfo &DCI,
12797 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012798 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012799 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012800
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012801 // Don't create instructions with illegal types after legalize types has run.
12802 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12803 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12804 return SDValue();
12805
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012806 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12807 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12808 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012809 return PerformShuffleCombine256(N, DAG, DCI);
12810
12811 // Only handle 128 wide vector from here on.
12812 if (VT.getSizeInBits() != 128)
12813 return SDValue();
12814
12815 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12816 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12817 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012818 SmallVector<SDValue, 16> Elts;
12819 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012820 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012821
Nate Begemanfdea31a2010-03-24 20:49:50 +000012822 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012823}
Evan Chengd880b972008-05-09 21:53:03 +000012824
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012825/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12826/// generation and convert it from being a bunch of shuffles and extracts
12827/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012828static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12829 const TargetLowering &TLI) {
12830 SDValue InputVector = N->getOperand(0);
12831
12832 // Only operate on vectors of 4 elements, where the alternative shuffling
12833 // gets to be more expensive.
12834 if (InputVector.getValueType() != MVT::v4i32)
12835 return SDValue();
12836
12837 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12838 // single use which is a sign-extend or zero-extend, and all elements are
12839 // used.
12840 SmallVector<SDNode *, 4> Uses;
12841 unsigned ExtractedElements = 0;
12842 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12843 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12844 if (UI.getUse().getResNo() != InputVector.getResNo())
12845 return SDValue();
12846
12847 SDNode *Extract = *UI;
12848 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12849 return SDValue();
12850
12851 if (Extract->getValueType(0) != MVT::i32)
12852 return SDValue();
12853 if (!Extract->hasOneUse())
12854 return SDValue();
12855 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12856 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12857 return SDValue();
12858 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12859 return SDValue();
12860
12861 // Record which element was extracted.
12862 ExtractedElements |=
12863 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12864
12865 Uses.push_back(Extract);
12866 }
12867
12868 // If not all the elements were used, this may not be worthwhile.
12869 if (ExtractedElements != 15)
12870 return SDValue();
12871
12872 // Ok, we've now decided to do the transformation.
12873 DebugLoc dl = InputVector.getDebugLoc();
12874
12875 // Store the value to a temporary stack slot.
12876 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012877 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12878 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012879
12880 // Replace each use (extract) with a load of the appropriate element.
12881 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12882 UE = Uses.end(); UI != UE; ++UI) {
12883 SDNode *Extract = *UI;
12884
Nadav Rotem86694292011-05-17 08:31:57 +000012885 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012886 SDValue Idx = Extract->getOperand(1);
12887 unsigned EltSize =
12888 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12889 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12890 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12891
Nadav Rotem86694292011-05-17 08:31:57 +000012892 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012893 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012894
12895 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012896 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012897 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012898 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012899
12900 // Replace the exact with the load.
12901 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12902 }
12903
12904 // The replacement was made in place; don't return anything.
12905 return SDValue();
12906}
12907
Duncan Sands6bcd2192011-09-17 16:49:39 +000012908/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12909/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012910static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012911 const X86Subtarget *Subtarget) {
12912 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012913 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012914 // Get the LHS/RHS of the select.
12915 SDValue LHS = N->getOperand(1);
12916 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012917 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012918
Dan Gohman670e5392009-09-21 18:03:22 +000012919 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012920 // instructions match the semantics of the common C idiom x<y?x:y but not
12921 // x<=y?x:y, because of how they handle negative zero (which can be
12922 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012923 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12924 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
12925 (Subtarget->hasXMMInt() ||
12926 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012927 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012928
Chris Lattner47b4ce82009-03-11 05:48:52 +000012929 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012930 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012931 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12932 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012933 switch (CC) {
12934 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012935 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012936 // Converting this to a min would handle NaNs incorrectly, and swapping
12937 // the operands would cause it to handle comparisons between positive
12938 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012939 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012940 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012941 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12942 break;
12943 std::swap(LHS, RHS);
12944 }
Dan Gohman670e5392009-09-21 18:03:22 +000012945 Opcode = X86ISD::FMIN;
12946 break;
12947 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012948 // Converting this to a min would handle comparisons between positive
12949 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012950 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012951 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12952 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012953 Opcode = X86ISD::FMIN;
12954 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012955 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012956 // Converting this to a min would handle both negative zeros and NaNs
12957 // incorrectly, but we can swap the operands to fix both.
12958 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012959 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012960 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012961 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012962 Opcode = X86ISD::FMIN;
12963 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012964
Dan Gohman670e5392009-09-21 18:03:22 +000012965 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012966 // Converting this to a max would handle comparisons between positive
12967 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012968 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012969 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012970 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012971 Opcode = X86ISD::FMAX;
12972 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012973 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012974 // Converting this to a max would handle NaNs incorrectly, and swapping
12975 // the operands would cause it to handle comparisons between positive
12976 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012977 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012978 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012979 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12980 break;
12981 std::swap(LHS, RHS);
12982 }
Dan Gohman670e5392009-09-21 18:03:22 +000012983 Opcode = X86ISD::FMAX;
12984 break;
12985 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012986 // Converting this to a max would handle both negative zeros and NaNs
12987 // incorrectly, but we can swap the operands to fix both.
12988 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012989 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012990 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012991 case ISD::SETGE:
12992 Opcode = X86ISD::FMAX;
12993 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012994 }
Dan Gohman670e5392009-09-21 18:03:22 +000012995 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012996 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12997 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012998 switch (CC) {
12999 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013000 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013001 // Converting this to a min would handle comparisons between positive
13002 // and negative zero incorrectly, and swapping the operands would
13003 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013004 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013005 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013006 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013007 break;
13008 std::swap(LHS, RHS);
13009 }
Dan Gohman670e5392009-09-21 18:03:22 +000013010 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013011 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013012 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013013 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013014 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013015 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13016 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013017 Opcode = X86ISD::FMIN;
13018 break;
13019 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013020 // Converting this to a min would handle both negative zeros and NaNs
13021 // incorrectly, but we can swap the operands to fix both.
13022 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013023 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013024 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013025 case ISD::SETGE:
13026 Opcode = X86ISD::FMIN;
13027 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013028
Dan Gohman670e5392009-09-21 18:03:22 +000013029 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013030 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013031 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013032 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013033 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013034 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013035 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013036 // Converting this to a max would handle comparisons between positive
13037 // and negative zero incorrectly, and swapping the operands would
13038 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013039 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013040 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013041 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013042 break;
13043 std::swap(LHS, RHS);
13044 }
Dan Gohman670e5392009-09-21 18:03:22 +000013045 Opcode = X86ISD::FMAX;
13046 break;
13047 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013048 // Converting this to a max would handle both negative zeros and NaNs
13049 // incorrectly, but we can swap the operands to fix both.
13050 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013051 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013052 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013053 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013054 Opcode = X86ISD::FMAX;
13055 break;
13056 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013057 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013058
Chris Lattner47b4ce82009-03-11 05:48:52 +000013059 if (Opcode)
13060 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013061 }
Eric Christopherfd179292009-08-27 18:07:15 +000013062
Chris Lattnerd1980a52009-03-12 06:52:53 +000013063 // If this is a select between two integer constants, try to do some
13064 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013065 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13066 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013067 // Don't do this for crazy integer types.
13068 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13069 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013070 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013071 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013072
Chris Lattnercee56e72009-03-13 05:53:31 +000013073 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013074 // Efficiently invertible.
13075 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13076 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13077 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13078 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013079 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013080 }
Eric Christopherfd179292009-08-27 18:07:15 +000013081
Chris Lattnerd1980a52009-03-12 06:52:53 +000013082 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013083 if (FalseC->getAPIntValue() == 0 &&
13084 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013085 if (NeedsCondInvert) // Invert the condition if needed.
13086 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13087 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013088
Chris Lattnerd1980a52009-03-12 06:52:53 +000013089 // Zero extend the condition if needed.
13090 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013091
Chris Lattnercee56e72009-03-13 05:53:31 +000013092 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013093 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013094 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013095 }
Eric Christopherfd179292009-08-27 18:07:15 +000013096
Chris Lattner97a29a52009-03-13 05:22:11 +000013097 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013098 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013099 if (NeedsCondInvert) // Invert the condition if needed.
13100 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13101 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013102
Chris Lattner97a29a52009-03-13 05:22:11 +000013103 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013104 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13105 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013106 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013107 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013108 }
Eric Christopherfd179292009-08-27 18:07:15 +000013109
Chris Lattnercee56e72009-03-13 05:53:31 +000013110 // Optimize cases that will turn into an LEA instruction. This requires
13111 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013112 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013113 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013114 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013115
Chris Lattnercee56e72009-03-13 05:53:31 +000013116 bool isFastMultiplier = false;
13117 if (Diff < 10) {
13118 switch ((unsigned char)Diff) {
13119 default: break;
13120 case 1: // result = add base, cond
13121 case 2: // result = lea base( , cond*2)
13122 case 3: // result = lea base(cond, cond*2)
13123 case 4: // result = lea base( , cond*4)
13124 case 5: // result = lea base(cond, cond*4)
13125 case 8: // result = lea base( , cond*8)
13126 case 9: // result = lea base(cond, cond*8)
13127 isFastMultiplier = true;
13128 break;
13129 }
13130 }
Eric Christopherfd179292009-08-27 18:07:15 +000013131
Chris Lattnercee56e72009-03-13 05:53:31 +000013132 if (isFastMultiplier) {
13133 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13134 if (NeedsCondInvert) // Invert the condition if needed.
13135 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13136 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013137
Chris Lattnercee56e72009-03-13 05:53:31 +000013138 // Zero extend the condition if needed.
13139 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13140 Cond);
13141 // Scale the condition by the difference.
13142 if (Diff != 1)
13143 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13144 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013145
Chris Lattnercee56e72009-03-13 05:53:31 +000013146 // Add the base if non-zero.
13147 if (FalseC->getAPIntValue() != 0)
13148 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13149 SDValue(FalseC, 0));
13150 return Cond;
13151 }
Eric Christopherfd179292009-08-27 18:07:15 +000013152 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013153 }
13154 }
Eric Christopherfd179292009-08-27 18:07:15 +000013155
Dan Gohman475871a2008-07-27 21:46:04 +000013156 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013157}
13158
Chris Lattnerd1980a52009-03-12 06:52:53 +000013159/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13160static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13161 TargetLowering::DAGCombinerInfo &DCI) {
13162 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013163
Chris Lattnerd1980a52009-03-12 06:52:53 +000013164 // If the flag operand isn't dead, don't touch this CMOV.
13165 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13166 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013167
Evan Chengb5a55d92011-05-24 01:48:22 +000013168 SDValue FalseOp = N->getOperand(0);
13169 SDValue TrueOp = N->getOperand(1);
13170 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13171 SDValue Cond = N->getOperand(3);
13172 if (CC == X86::COND_E || CC == X86::COND_NE) {
13173 switch (Cond.getOpcode()) {
13174 default: break;
13175 case X86ISD::BSR:
13176 case X86ISD::BSF:
13177 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13178 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13179 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13180 }
13181 }
13182
Chris Lattnerd1980a52009-03-12 06:52:53 +000013183 // If this is a select between two integer constants, try to do some
13184 // optimizations. Note that the operands are ordered the opposite of SELECT
13185 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013186 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13187 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013188 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13189 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013190 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13191 CC = X86::GetOppositeBranchCondition(CC);
13192 std::swap(TrueC, FalseC);
13193 }
Eric Christopherfd179292009-08-27 18:07:15 +000013194
Chris Lattnerd1980a52009-03-12 06:52:53 +000013195 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013196 // This is efficient for any integer data type (including i8/i16) and
13197 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013198 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013199 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13200 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013201
Chris Lattnerd1980a52009-03-12 06:52:53 +000013202 // Zero extend the condition if needed.
13203 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013204
Chris Lattnerd1980a52009-03-12 06:52:53 +000013205 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13206 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013207 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013208 if (N->getNumValues() == 2) // Dead flag value?
13209 return DCI.CombineTo(N, Cond, SDValue());
13210 return Cond;
13211 }
Eric Christopherfd179292009-08-27 18:07:15 +000013212
Chris Lattnercee56e72009-03-13 05:53:31 +000013213 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13214 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013215 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013216 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13217 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013218
Chris Lattner97a29a52009-03-13 05:22:11 +000013219 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013220 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13221 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013222 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13223 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013224
Chris Lattner97a29a52009-03-13 05:22:11 +000013225 if (N->getNumValues() == 2) // Dead flag value?
13226 return DCI.CombineTo(N, Cond, SDValue());
13227 return Cond;
13228 }
Eric Christopherfd179292009-08-27 18:07:15 +000013229
Chris Lattnercee56e72009-03-13 05:53:31 +000013230 // Optimize cases that will turn into an LEA instruction. This requires
13231 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013232 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013233 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013234 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013235
Chris Lattnercee56e72009-03-13 05:53:31 +000013236 bool isFastMultiplier = false;
13237 if (Diff < 10) {
13238 switch ((unsigned char)Diff) {
13239 default: break;
13240 case 1: // result = add base, cond
13241 case 2: // result = lea base( , cond*2)
13242 case 3: // result = lea base(cond, cond*2)
13243 case 4: // result = lea base( , cond*4)
13244 case 5: // result = lea base(cond, cond*4)
13245 case 8: // result = lea base( , cond*8)
13246 case 9: // result = lea base(cond, cond*8)
13247 isFastMultiplier = true;
13248 break;
13249 }
13250 }
Eric Christopherfd179292009-08-27 18:07:15 +000013251
Chris Lattnercee56e72009-03-13 05:53:31 +000013252 if (isFastMultiplier) {
13253 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013254 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13255 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013256 // Zero extend the condition if needed.
13257 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13258 Cond);
13259 // Scale the condition by the difference.
13260 if (Diff != 1)
13261 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13262 DAG.getConstant(Diff, Cond.getValueType()));
13263
13264 // Add the base if non-zero.
13265 if (FalseC->getAPIntValue() != 0)
13266 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13267 SDValue(FalseC, 0));
13268 if (N->getNumValues() == 2) // Dead flag value?
13269 return DCI.CombineTo(N, Cond, SDValue());
13270 return Cond;
13271 }
Eric Christopherfd179292009-08-27 18:07:15 +000013272 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013273 }
13274 }
13275 return SDValue();
13276}
13277
13278
Evan Cheng0b0cd912009-03-28 05:57:29 +000013279/// PerformMulCombine - Optimize a single multiply with constant into two
13280/// in order to implement it with two cheaper instructions, e.g.
13281/// LEA + SHL, LEA + LEA.
13282static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13283 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013284 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13285 return SDValue();
13286
Owen Andersone50ed302009-08-10 22:56:29 +000013287 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013288 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013289 return SDValue();
13290
13291 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13292 if (!C)
13293 return SDValue();
13294 uint64_t MulAmt = C->getZExtValue();
13295 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13296 return SDValue();
13297
13298 uint64_t MulAmt1 = 0;
13299 uint64_t MulAmt2 = 0;
13300 if ((MulAmt % 9) == 0) {
13301 MulAmt1 = 9;
13302 MulAmt2 = MulAmt / 9;
13303 } else if ((MulAmt % 5) == 0) {
13304 MulAmt1 = 5;
13305 MulAmt2 = MulAmt / 5;
13306 } else if ((MulAmt % 3) == 0) {
13307 MulAmt1 = 3;
13308 MulAmt2 = MulAmt / 3;
13309 }
13310 if (MulAmt2 &&
13311 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13312 DebugLoc DL = N->getDebugLoc();
13313
13314 if (isPowerOf2_64(MulAmt2) &&
13315 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13316 // If second multiplifer is pow2, issue it first. We want the multiply by
13317 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13318 // is an add.
13319 std::swap(MulAmt1, MulAmt2);
13320
13321 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013322 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013323 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013324 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013325 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013326 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013327 DAG.getConstant(MulAmt1, VT));
13328
Eric Christopherfd179292009-08-27 18:07:15 +000013329 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013330 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013331 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013332 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013333 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013334 DAG.getConstant(MulAmt2, VT));
13335
13336 // Do not add new nodes to DAG combiner worklist.
13337 DCI.CombineTo(N, NewMul, false);
13338 }
13339 return SDValue();
13340}
13341
Evan Chengad9c0a32009-12-15 00:53:42 +000013342static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13343 SDValue N0 = N->getOperand(0);
13344 SDValue N1 = N->getOperand(1);
13345 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13346 EVT VT = N0.getValueType();
13347
13348 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13349 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013350 if (VT.isInteger() && !VT.isVector() &&
13351 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013352 N0.getOperand(1).getOpcode() == ISD::Constant) {
13353 SDValue N00 = N0.getOperand(0);
13354 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13355 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13356 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13357 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13358 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13359 APInt ShAmt = N1C->getAPIntValue();
13360 Mask = Mask.shl(ShAmt);
13361 if (Mask != 0)
13362 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13363 N00, DAG.getConstant(Mask, VT));
13364 }
13365 }
13366
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013367
13368 // Hardware support for vector shifts is sparse which makes us scalarize the
13369 // vector operations in many cases. Also, on sandybridge ADD is faster than
13370 // shl.
13371 // (shl V, 1) -> add V,V
13372 if (isSplatVector(N1.getNode())) {
13373 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13374 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13375 // We shift all of the values by one. In many cases we do not have
13376 // hardware support for this operation. This is better expressed as an ADD
13377 // of two values.
13378 if (N1C && (1 == N1C->getZExtValue())) {
13379 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13380 }
13381 }
13382
Evan Chengad9c0a32009-12-15 00:53:42 +000013383 return SDValue();
13384}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013385
Nate Begeman740ab032009-01-26 00:52:55 +000013386/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13387/// when possible.
13388static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13389 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013390 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013391 if (N->getOpcode() == ISD::SHL) {
13392 SDValue V = PerformSHLCombine(N, DAG);
13393 if (V.getNode()) return V;
13394 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013395
Nate Begeman740ab032009-01-26 00:52:55 +000013396 // On X86 with SSE2 support, we can transform this to a vector shift if
13397 // all elements are shifted by the same amount. We can't do this in legalize
13398 // because the a constant vector is typically transformed to a constant pool
13399 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013400 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013401 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013402
Craig Topper7be5dfd2011-11-12 09:58:49 +000013403 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13404 (!Subtarget->hasAVX2() ||
13405 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013406 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013407
Mon P Wang3becd092009-01-28 08:12:05 +000013408 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013409 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013410 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013411 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013412 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13413 unsigned NumElts = VT.getVectorNumElements();
13414 unsigned i = 0;
13415 for (; i != NumElts; ++i) {
13416 SDValue Arg = ShAmtOp.getOperand(i);
13417 if (Arg.getOpcode() == ISD::UNDEF) continue;
13418 BaseShAmt = Arg;
13419 break;
13420 }
13421 for (; i != NumElts; ++i) {
13422 SDValue Arg = ShAmtOp.getOperand(i);
13423 if (Arg.getOpcode() == ISD::UNDEF) continue;
13424 if (Arg != BaseShAmt) {
13425 return SDValue();
13426 }
13427 }
13428 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013429 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013430 SDValue InVec = ShAmtOp.getOperand(0);
13431 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13432 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13433 unsigned i = 0;
13434 for (; i != NumElts; ++i) {
13435 SDValue Arg = InVec.getOperand(i);
13436 if (Arg.getOpcode() == ISD::UNDEF) continue;
13437 BaseShAmt = Arg;
13438 break;
13439 }
13440 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13441 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013442 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013443 if (C->getZExtValue() == SplatIdx)
13444 BaseShAmt = InVec.getOperand(1);
13445 }
13446 }
13447 if (BaseShAmt.getNode() == 0)
13448 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13449 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013450 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013451 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013452
Mon P Wangefa42202009-09-03 19:56:25 +000013453 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013454 if (EltVT.bitsGT(MVT::i32))
13455 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13456 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013457 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013458
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013459 // The shift amount is identical so we can do a vector shift.
13460 SDValue ValOp = N->getOperand(0);
13461 switch (N->getOpcode()) {
13462 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013463 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013464 break;
13465 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013466 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013467 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013468 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013469 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013470 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013471 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013472 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013473 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013474 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013475 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013476 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013477 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013478 if (VT == MVT::v4i64)
13479 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13480 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13481 ValOp, BaseShAmt);
13482 if (VT == MVT::v8i32)
13483 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13484 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13485 ValOp, BaseShAmt);
13486 if (VT == MVT::v16i16)
13487 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13488 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13489 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013490 break;
13491 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013492 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013493 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013494 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013495 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013496 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013497 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013498 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013499 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013500 if (VT == MVT::v8i32)
13501 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13502 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13503 ValOp, BaseShAmt);
13504 if (VT == MVT::v16i16)
13505 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13506 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13507 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013508 break;
13509 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013510 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013511 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013512 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013513 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013514 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013515 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013516 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013517 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013518 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013519 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013520 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013521 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013522 if (VT == MVT::v4i64)
13523 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13524 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13525 ValOp, BaseShAmt);
13526 if (VT == MVT::v8i32)
13527 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13528 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13529 ValOp, BaseShAmt);
13530 if (VT == MVT::v16i16)
13531 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13532 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13533 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013534 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013535 }
13536 return SDValue();
13537}
13538
Nate Begemanb65c1752010-12-17 22:55:37 +000013539
Stuart Hastings865f0932011-06-03 23:53:54 +000013540// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13541// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13542// and friends. Likewise for OR -> CMPNEQSS.
13543static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13544 TargetLowering::DAGCombinerInfo &DCI,
13545 const X86Subtarget *Subtarget) {
13546 unsigned opcode;
13547
13548 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13549 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013550 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013551 SDValue N0 = N->getOperand(0);
13552 SDValue N1 = N->getOperand(1);
13553 SDValue CMP0 = N0->getOperand(1);
13554 SDValue CMP1 = N1->getOperand(1);
13555 DebugLoc DL = N->getDebugLoc();
13556
13557 // The SETCCs should both refer to the same CMP.
13558 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13559 return SDValue();
13560
13561 SDValue CMP00 = CMP0->getOperand(0);
13562 SDValue CMP01 = CMP0->getOperand(1);
13563 EVT VT = CMP00.getValueType();
13564
13565 if (VT == MVT::f32 || VT == MVT::f64) {
13566 bool ExpectingFlags = false;
13567 // Check for any users that want flags:
13568 for (SDNode::use_iterator UI = N->use_begin(),
13569 UE = N->use_end();
13570 !ExpectingFlags && UI != UE; ++UI)
13571 switch (UI->getOpcode()) {
13572 default:
13573 case ISD::BR_CC:
13574 case ISD::BRCOND:
13575 case ISD::SELECT:
13576 ExpectingFlags = true;
13577 break;
13578 case ISD::CopyToReg:
13579 case ISD::SIGN_EXTEND:
13580 case ISD::ZERO_EXTEND:
13581 case ISD::ANY_EXTEND:
13582 break;
13583 }
13584
13585 if (!ExpectingFlags) {
13586 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13587 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13588
13589 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13590 X86::CondCode tmp = cc0;
13591 cc0 = cc1;
13592 cc1 = tmp;
13593 }
13594
13595 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13596 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13597 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13598 X86ISD::NodeType NTOperator = is64BitFP ?
13599 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13600 // FIXME: need symbolic constants for these magic numbers.
13601 // See X86ATTInstPrinter.cpp:printSSECC().
13602 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13603 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13604 DAG.getConstant(x86cc, MVT::i8));
13605 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13606 OnesOrZeroesF);
13607 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13608 DAG.getConstant(1, MVT::i32));
13609 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13610 return OneBitOfTruth;
13611 }
13612 }
13613 }
13614 }
13615 return SDValue();
13616}
13617
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013618/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13619/// so it can be folded inside ANDNP.
13620static bool CanFoldXORWithAllOnes(const SDNode *N) {
13621 EVT VT = N->getValueType(0);
13622
13623 // Match direct AllOnes for 128 and 256-bit vectors
13624 if (ISD::isBuildVectorAllOnes(N))
13625 return true;
13626
13627 // Look through a bit convert.
13628 if (N->getOpcode() == ISD::BITCAST)
13629 N = N->getOperand(0).getNode();
13630
13631 // Sometimes the operand may come from a insert_subvector building a 256-bit
13632 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013633 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013634 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13635 SDValue V1 = N->getOperand(0);
13636 SDValue V2 = N->getOperand(1);
13637
13638 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13639 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13640 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13641 ISD::isBuildVectorAllOnes(V2.getNode()))
13642 return true;
13643 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013644
13645 return false;
13646}
13647
Nate Begemanb65c1752010-12-17 22:55:37 +000013648static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13649 TargetLowering::DAGCombinerInfo &DCI,
13650 const X86Subtarget *Subtarget) {
13651 if (DCI.isBeforeLegalizeOps())
13652 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013653
Stuart Hastings865f0932011-06-03 23:53:54 +000013654 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13655 if (R.getNode())
13656 return R;
13657
Craig Topper54a11172011-10-14 07:06:56 +000013658 EVT VT = N->getValueType(0);
13659
Craig Topperb4c94572011-10-21 06:55:01 +000013660 // Create ANDN, BLSI, and BLSR instructions
13661 // BLSI is X & (-X)
13662 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013663 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13664 SDValue N0 = N->getOperand(0);
13665 SDValue N1 = N->getOperand(1);
13666 DebugLoc DL = N->getDebugLoc();
13667
13668 // Check LHS for not
13669 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13670 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13671 // Check RHS for not
13672 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13673 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13674
Craig Topperb4c94572011-10-21 06:55:01 +000013675 // Check LHS for neg
13676 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13677 isZero(N0.getOperand(0)))
13678 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13679
13680 // Check RHS for neg
13681 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13682 isZero(N1.getOperand(0)))
13683 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13684
13685 // Check LHS for X-1
13686 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13687 isAllOnes(N0.getOperand(1)))
13688 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13689
13690 // Check RHS for X-1
13691 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13692 isAllOnes(N1.getOperand(1)))
13693 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13694
Craig Topper54a11172011-10-14 07:06:56 +000013695 return SDValue();
13696 }
13697
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013698 // Want to form ANDNP nodes:
13699 // 1) In the hopes of then easily combining them with OR and AND nodes
13700 // to form PBLEND/PSIGN.
13701 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013702 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013703 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013704
Nate Begemanb65c1752010-12-17 22:55:37 +000013705 SDValue N0 = N->getOperand(0);
13706 SDValue N1 = N->getOperand(1);
13707 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013708
Nate Begemanb65c1752010-12-17 22:55:37 +000013709 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013710 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013711 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13712 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013713 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013714
13715 // Check RHS for vnot
13716 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013717 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13718 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013719 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013720
Nate Begemanb65c1752010-12-17 22:55:37 +000013721 return SDValue();
13722}
13723
Evan Cheng760d1942010-01-04 21:22:48 +000013724static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013725 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013726 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013727 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013728 return SDValue();
13729
Stuart Hastings865f0932011-06-03 23:53:54 +000013730 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13731 if (R.getNode())
13732 return R;
13733
Evan Cheng760d1942010-01-04 21:22:48 +000013734 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013735
Evan Cheng760d1942010-01-04 21:22:48 +000013736 SDValue N0 = N->getOperand(0);
13737 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013738
Nate Begemanb65c1752010-12-17 22:55:37 +000013739 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013740 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperc0d82852011-11-22 00:44:41 +000013741 if (!Subtarget->hasSSSE3orAVX() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013742 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13743 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013744
Craig Topper1666cb62011-11-19 07:07:26 +000013745 // Canonicalize pandn to RHS
13746 if (N0.getOpcode() == X86ISD::ANDNP)
13747 std::swap(N0, N1);
13748 // or (and (m, x), (pandn m, y))
13749 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13750 SDValue Mask = N1.getOperand(0);
13751 SDValue X = N1.getOperand(1);
13752 SDValue Y;
13753 if (N0.getOperand(0) == Mask)
13754 Y = N0.getOperand(1);
13755 if (N0.getOperand(1) == Mask)
13756 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013757
Craig Topper1666cb62011-11-19 07:07:26 +000013758 // Check to see if the mask appeared in both the AND and ANDNP and
13759 if (!Y.getNode())
13760 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013761
Craig Topper1666cb62011-11-19 07:07:26 +000013762 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13763 if (Mask.getOpcode() != ISD::BITCAST ||
13764 X.getOpcode() != ISD::BITCAST ||
13765 Y.getOpcode() != ISD::BITCAST)
13766 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013767
Craig Topper1666cb62011-11-19 07:07:26 +000013768 // Look through mask bitcast.
13769 Mask = Mask.getOperand(0);
13770 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013771
Craig Topper1666cb62011-11-19 07:07:26 +000013772 // Validate that the Mask operand is a vector sra node. The sra node
13773 // will be an intrinsic.
13774 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13775 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013776
Craig Topper1666cb62011-11-19 07:07:26 +000013777 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13778 // there is no psrai.b
13779 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13780 case Intrinsic::x86_sse2_psrai_w:
13781 case Intrinsic::x86_sse2_psrai_d:
13782 case Intrinsic::x86_avx2_psrai_w:
13783 case Intrinsic::x86_avx2_psrai_d:
13784 break;
13785 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013786 }
Craig Topper1666cb62011-11-19 07:07:26 +000013787
13788 // Check that the SRA is all signbits.
13789 SDValue SraC = Mask.getOperand(2);
13790 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13791 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13792 if ((SraAmt + 1) != EltBits)
13793 return SDValue();
13794
13795 DebugLoc DL = N->getDebugLoc();
13796
13797 // Now we know we at least have a plendvb with the mask val. See if
13798 // we can form a psignb/w/d.
13799 // psign = x.type == y.type == mask.type && y = sub(0, x);
13800 X = X.getOperand(0);
13801 Y = Y.getOperand(0);
13802 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13803 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013804 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13805 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13806 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13807 Mask.getOperand(1));
13808 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013809 }
13810 // PBLENDVB only available on SSE 4.1
Craig Topperc0d82852011-11-22 00:44:41 +000013811 if (!Subtarget->hasSSE41orAVX())
Craig Topper1666cb62011-11-19 07:07:26 +000013812 return SDValue();
13813
13814 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13815
13816 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13817 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13818 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013819 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013820 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013821 }
13822 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013823
Craig Topper1666cb62011-11-19 07:07:26 +000013824 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13825 return SDValue();
13826
Nate Begemanb65c1752010-12-17 22:55:37 +000013827 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013828 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13829 std::swap(N0, N1);
13830 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13831 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013832 if (!N0.hasOneUse() || !N1.hasOneUse())
13833 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013834
13835 SDValue ShAmt0 = N0.getOperand(1);
13836 if (ShAmt0.getValueType() != MVT::i8)
13837 return SDValue();
13838 SDValue ShAmt1 = N1.getOperand(1);
13839 if (ShAmt1.getValueType() != MVT::i8)
13840 return SDValue();
13841 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13842 ShAmt0 = ShAmt0.getOperand(0);
13843 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13844 ShAmt1 = ShAmt1.getOperand(0);
13845
13846 DebugLoc DL = N->getDebugLoc();
13847 unsigned Opc = X86ISD::SHLD;
13848 SDValue Op0 = N0.getOperand(0);
13849 SDValue Op1 = N1.getOperand(0);
13850 if (ShAmt0.getOpcode() == ISD::SUB) {
13851 Opc = X86ISD::SHRD;
13852 std::swap(Op0, Op1);
13853 std::swap(ShAmt0, ShAmt1);
13854 }
13855
Evan Cheng8b1190a2010-04-28 01:18:01 +000013856 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013857 if (ShAmt1.getOpcode() == ISD::SUB) {
13858 SDValue Sum = ShAmt1.getOperand(0);
13859 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013860 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13861 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13862 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13863 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013864 return DAG.getNode(Opc, DL, VT,
13865 Op0, Op1,
13866 DAG.getNode(ISD::TRUNCATE, DL,
13867 MVT::i8, ShAmt0));
13868 }
13869 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13870 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13871 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013872 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013873 return DAG.getNode(Opc, DL, VT,
13874 N0.getOperand(0), N1.getOperand(0),
13875 DAG.getNode(ISD::TRUNCATE, DL,
13876 MVT::i8, ShAmt0));
13877 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013878
Evan Cheng760d1942010-01-04 21:22:48 +000013879 return SDValue();
13880}
13881
Craig Topper3738ccd2011-12-27 06:27:23 +000013882// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000013883static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13884 TargetLowering::DAGCombinerInfo &DCI,
13885 const X86Subtarget *Subtarget) {
13886 if (DCI.isBeforeLegalizeOps())
13887 return SDValue();
13888
13889 EVT VT = N->getValueType(0);
13890
13891 if (VT != MVT::i32 && VT != MVT::i64)
13892 return SDValue();
13893
Craig Topper3738ccd2011-12-27 06:27:23 +000013894 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
13895
Craig Topperb4c94572011-10-21 06:55:01 +000013896 // Create BLSMSK instructions by finding X ^ (X-1)
13897 SDValue N0 = N->getOperand(0);
13898 SDValue N1 = N->getOperand(1);
13899 DebugLoc DL = N->getDebugLoc();
13900
13901 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13902 isAllOnes(N0.getOperand(1)))
13903 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13904
13905 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13906 isAllOnes(N1.getOperand(1)))
13907 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13908
13909 return SDValue();
13910}
13911
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013912/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13913static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13914 const X86Subtarget *Subtarget) {
13915 LoadSDNode *Ld = cast<LoadSDNode>(N);
13916 EVT RegVT = Ld->getValueType(0);
13917 EVT MemVT = Ld->getMemoryVT();
13918 DebugLoc dl = Ld->getDebugLoc();
13919 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13920
13921 ISD::LoadExtType Ext = Ld->getExtensionType();
13922
Nadav Rotemca6f2962011-09-18 19:00:23 +000013923 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013924 // shuffle. We need SSE4 for the shuffles.
13925 // TODO: It is possible to support ZExt by zeroing the undef values
13926 // during the shuffle phase or after the shuffle.
13927 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
13928 assert(MemVT != RegVT && "Cannot extend to the same type");
13929 assert(MemVT.isVector() && "Must load a vector from memory");
13930
13931 unsigned NumElems = RegVT.getVectorNumElements();
13932 unsigned RegSz = RegVT.getSizeInBits();
13933 unsigned MemSz = MemVT.getSizeInBits();
13934 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000013935 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013936 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
13937
13938 // Attempt to load the original value using a single load op.
13939 // Find a scalar type which is equal to the loaded word size.
13940 MVT SclrLoadTy = MVT::i8;
13941 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13942 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13943 MVT Tp = (MVT::SimpleValueType)tp;
13944 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
13945 SclrLoadTy = Tp;
13946 break;
13947 }
13948 }
13949
13950 // Proceed if a load word is found.
13951 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
13952
13953 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
13954 RegSz/SclrLoadTy.getSizeInBits());
13955
13956 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
13957 RegSz/MemVT.getScalarType().getSizeInBits());
13958 // Can't shuffle using an illegal type.
13959 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13960
13961 // Perform a single load.
13962 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
13963 Ld->getBasePtr(),
13964 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013965 Ld->isNonTemporal(), Ld->isInvariant(),
13966 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013967
13968 // Insert the word loaded into a vector.
13969 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
13970 LoadUnitVecVT, ScalarLoad);
13971
13972 // Bitcast the loaded value to a vector of the original element type, in
13973 // the size of the target vector type.
13974 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
13975 unsigned SizeRatio = RegSz/MemSz;
13976
13977 // Redistribute the loaded elements into the different locations.
13978 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
13979 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
13980
13981 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
13982 DAG.getUNDEF(SlicedVec.getValueType()),
13983 ShuffleVec.data());
13984
13985 // Bitcast to the requested type.
13986 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
13987 // Replace the original load with the new sequence
13988 // and return the new chain.
13989 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
13990 return SDValue(ScalarLoad.getNode(), 1);
13991 }
13992
13993 return SDValue();
13994}
13995
Chris Lattner149a4e52008-02-22 02:09:43 +000013996/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013997static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000013998 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000013999 StoreSDNode *St = cast<StoreSDNode>(N);
14000 EVT VT = St->getValue().getValueType();
14001 EVT StVT = St->getMemoryVT();
14002 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014003 SDValue StoredVal = St->getOperand(1);
14004 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14005
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014006 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014007 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14008 // 128-bit ones. If in the future the cost becomes only one memory access the
14009 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014010 if (VT.getSizeInBits() == 256 &&
14011 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14012 StoredVal.getNumOperands() == 2) {
14013
14014 SDValue Value0 = StoredVal.getOperand(0);
14015 SDValue Value1 = StoredVal.getOperand(1);
14016
14017 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14018 SDValue Ptr0 = St->getBasePtr();
14019 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14020
14021 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14022 St->getPointerInfo(), St->isVolatile(),
14023 St->isNonTemporal(), St->getAlignment());
14024 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14025 St->getPointerInfo(), St->isVolatile(),
14026 St->isNonTemporal(), St->getAlignment());
14027 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14028 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014029
14030 // Optimize trunc store (of multiple scalars) to shuffle and store.
14031 // First, pack all of the elements in one place. Next, store to memory
14032 // in fewer chunks.
14033 if (St->isTruncatingStore() && VT.isVector()) {
14034 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14035 unsigned NumElems = VT.getVectorNumElements();
14036 assert(StVT != VT && "Cannot truncate to the same type");
14037 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14038 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14039
14040 // From, To sizes and ElemCount must be pow of two
14041 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014042 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014043 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014044 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014045
Nadav Rotem614061b2011-08-10 19:30:14 +000014046 unsigned SizeRatio = FromSz / ToSz;
14047
14048 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14049
14050 // Create a type on which we perform the shuffle
14051 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14052 StVT.getScalarType(), NumElems*SizeRatio);
14053
14054 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14055
14056 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14057 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14058 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14059
14060 // Can't shuffle using an illegal type
14061 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14062
14063 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14064 DAG.getUNDEF(WideVec.getValueType()),
14065 ShuffleVec.data());
14066 // At this point all of the data is stored at the bottom of the
14067 // register. We now need to save it to mem.
14068
14069 // Find the largest store unit
14070 MVT StoreType = MVT::i8;
14071 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14072 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14073 MVT Tp = (MVT::SimpleValueType)tp;
14074 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14075 StoreType = Tp;
14076 }
14077
14078 // Bitcast the original vector into a vector of store-size units
14079 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14080 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14081 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14082 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14083 SmallVector<SDValue, 8> Chains;
14084 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14085 TLI.getPointerTy());
14086 SDValue Ptr = St->getBasePtr();
14087
14088 // Perform one or more big stores into memory.
14089 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14090 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14091 StoreType, ShuffWide,
14092 DAG.getIntPtrConstant(i));
14093 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14094 St->getPointerInfo(), St->isVolatile(),
14095 St->isNonTemporal(), St->getAlignment());
14096 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14097 Chains.push_back(Ch);
14098 }
14099
14100 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14101 Chains.size());
14102 }
14103
14104
Chris Lattner149a4e52008-02-22 02:09:43 +000014105 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14106 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014107 // A preferable solution to the general problem is to figure out the right
14108 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014109
14110 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014111 if (VT.getSizeInBits() != 64)
14112 return SDValue();
14113
Devang Patel578efa92009-06-05 21:57:13 +000014114 const Function *F = DAG.getMachineFunction().getFunction();
14115 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014116 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014117 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014118 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014119 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014120 isa<LoadSDNode>(St->getValue()) &&
14121 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14122 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014123 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014124 LoadSDNode *Ld = 0;
14125 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014126 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014127 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014128 // Must be a store of a load. We currently handle two cases: the load
14129 // is a direct child, and it's under an intervening TokenFactor. It is
14130 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014131 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014132 Ld = cast<LoadSDNode>(St->getChain());
14133 else if (St->getValue().hasOneUse() &&
14134 ChainVal->getOpcode() == ISD::TokenFactor) {
14135 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014136 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014137 TokenFactorIndex = i;
14138 Ld = cast<LoadSDNode>(St->getValue());
14139 } else
14140 Ops.push_back(ChainVal->getOperand(i));
14141 }
14142 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014143
Evan Cheng536e6672009-03-12 05:59:15 +000014144 if (!Ld || !ISD::isNormalLoad(Ld))
14145 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014146
Evan Cheng536e6672009-03-12 05:59:15 +000014147 // If this is not the MMX case, i.e. we are just turning i64 load/store
14148 // into f64 load/store, avoid the transformation if there are multiple
14149 // uses of the loaded value.
14150 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14151 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014152
Evan Cheng536e6672009-03-12 05:59:15 +000014153 DebugLoc LdDL = Ld->getDebugLoc();
14154 DebugLoc StDL = N->getDebugLoc();
14155 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14156 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14157 // pair instead.
14158 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014159 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014160 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14161 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014162 Ld->isNonTemporal(), Ld->isInvariant(),
14163 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014164 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014165 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014166 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014167 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014168 Ops.size());
14169 }
Evan Cheng536e6672009-03-12 05:59:15 +000014170 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014171 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014172 St->isVolatile(), St->isNonTemporal(),
14173 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014174 }
Evan Cheng536e6672009-03-12 05:59:15 +000014175
14176 // Otherwise, lower to two pairs of 32-bit loads / stores.
14177 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014178 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14179 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014180
Owen Anderson825b72b2009-08-11 20:47:22 +000014181 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014182 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014183 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014184 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014185 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014186 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014187 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014188 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014189 MinAlign(Ld->getAlignment(), 4));
14190
14191 SDValue NewChain = LoLd.getValue(1);
14192 if (TokenFactorIndex != -1) {
14193 Ops.push_back(LoLd);
14194 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014195 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014196 Ops.size());
14197 }
14198
14199 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014200 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14201 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014202
14203 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014204 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014205 St->isVolatile(), St->isNonTemporal(),
14206 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014207 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014208 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014209 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014210 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014211 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014212 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014213 }
Dan Gohman475871a2008-07-27 21:46:04 +000014214 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014215}
14216
Duncan Sands17470be2011-09-22 20:15:48 +000014217/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14218/// and return the operands for the horizontal operation in LHS and RHS. A
14219/// horizontal operation performs the binary operation on successive elements
14220/// of its first operand, then on successive elements of its second operand,
14221/// returning the resulting values in a vector. For example, if
14222/// A = < float a0, float a1, float a2, float a3 >
14223/// and
14224/// B = < float b0, float b1, float b2, float b3 >
14225/// then the result of doing a horizontal operation on A and B is
14226/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14227/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14228/// A horizontal-op B, for some already available A and B, and if so then LHS is
14229/// set to A, RHS to B, and the routine returns 'true'.
14230/// Note that the binary operation should have the property that if one of the
14231/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014232static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014233 // Look for the following pattern: if
14234 // A = < float a0, float a1, float a2, float a3 >
14235 // B = < float b0, float b1, float b2, float b3 >
14236 // and
14237 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14238 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14239 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14240 // which is A horizontal-op B.
14241
14242 // At least one of the operands should be a vector shuffle.
14243 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14244 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14245 return false;
14246
14247 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014248
14249 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14250 "Unsupported vector type for horizontal add/sub");
14251
14252 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14253 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014254 unsigned NumElts = VT.getVectorNumElements();
14255 unsigned NumLanes = VT.getSizeInBits()/128;
14256 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014257 assert((NumLaneElts % 2 == 0) &&
14258 "Vector type should have an even number of elements in each lane");
14259 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014260
14261 // View LHS in the form
14262 // LHS = VECTOR_SHUFFLE A, B, LMask
14263 // If LHS is not a shuffle then pretend it is the shuffle
14264 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14265 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14266 // type VT.
14267 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014268 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014269 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14270 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14271 A = LHS.getOperand(0);
14272 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14273 B = LHS.getOperand(1);
14274 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14275 } else {
14276 if (LHS.getOpcode() != ISD::UNDEF)
14277 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014278 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014279 LMask[i] = i;
14280 }
14281
14282 // Likewise, view RHS in the form
14283 // RHS = VECTOR_SHUFFLE C, D, RMask
14284 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014285 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014286 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14287 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14288 C = RHS.getOperand(0);
14289 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14290 D = RHS.getOperand(1);
14291 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14292 } else {
14293 if (RHS.getOpcode() != ISD::UNDEF)
14294 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014295 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014296 RMask[i] = i;
14297 }
14298
14299 // Check that the shuffles are both shuffling the same vectors.
14300 if (!(A == C && B == D) && !(A == D && B == C))
14301 return false;
14302
14303 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14304 if (!A.getNode() && !B.getNode())
14305 return false;
14306
14307 // If A and B occur in reverse order in RHS, then "swap" them (which means
14308 // rewriting the mask).
14309 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014310 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014311
14312 // At this point LHS and RHS are equivalent to
14313 // LHS = VECTOR_SHUFFLE A, B, LMask
14314 // RHS = VECTOR_SHUFFLE A, B, RMask
14315 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014316 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014317 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014318
Craig Topperf8363302011-12-02 08:18:41 +000014319 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014320 if (LIdx < 0 || RIdx < 0 ||
14321 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14322 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014323 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014324
Craig Topperf8363302011-12-02 08:18:41 +000014325 // Check that successive elements are being operated on. If not, this is
14326 // not a horizontal operation.
14327 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14328 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014329 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014330 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014331 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014332 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014333 }
14334
14335 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14336 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14337 return true;
14338}
14339
14340/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14341static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14342 const X86Subtarget *Subtarget) {
14343 EVT VT = N->getValueType(0);
14344 SDValue LHS = N->getOperand(0);
14345 SDValue RHS = N->getOperand(1);
14346
14347 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topper138a5c62011-12-02 07:16:01 +000014348 if (((Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14349 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014350 isHorizontalBinOp(LHS, RHS, true))
14351 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14352 return SDValue();
14353}
14354
14355/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14356static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14357 const X86Subtarget *Subtarget) {
14358 EVT VT = N->getValueType(0);
14359 SDValue LHS = N->getOperand(0);
14360 SDValue RHS = N->getOperand(1);
14361
14362 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topper138a5c62011-12-02 07:16:01 +000014363 if (((Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14364 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014365 isHorizontalBinOp(LHS, RHS, false))
14366 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14367 return SDValue();
14368}
14369
Chris Lattner6cf73262008-01-25 06:14:17 +000014370/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14371/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014372static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014373 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14374 // F[X]OR(0.0, x) -> x
14375 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014376 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14377 if (C->getValueAPF().isPosZero())
14378 return N->getOperand(1);
14379 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14380 if (C->getValueAPF().isPosZero())
14381 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014382 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014383}
14384
14385/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014386static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014387 // FAND(0.0, x) -> 0.0
14388 // FAND(x, 0.0) -> 0.0
14389 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14390 if (C->getValueAPF().isPosZero())
14391 return N->getOperand(0);
14392 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14393 if (C->getValueAPF().isPosZero())
14394 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014395 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014396}
14397
Dan Gohmane5af2d32009-01-29 01:59:02 +000014398static SDValue PerformBTCombine(SDNode *N,
14399 SelectionDAG &DAG,
14400 TargetLowering::DAGCombinerInfo &DCI) {
14401 // BT ignores high bits in the bit index operand.
14402 SDValue Op1 = N->getOperand(1);
14403 if (Op1.hasOneUse()) {
14404 unsigned BitWidth = Op1.getValueSizeInBits();
14405 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14406 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014407 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14408 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014409 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014410 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14411 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14412 DCI.CommitTargetLoweringOpt(TLO);
14413 }
14414 return SDValue();
14415}
Chris Lattner83e6c992006-10-04 06:57:07 +000014416
Eli Friedman7a5e5552009-06-07 06:52:44 +000014417static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14418 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014419 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014420 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014421 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014422 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014423 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014424 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014425 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014426 }
14427 return SDValue();
14428}
14429
Evan Cheng2e489c42009-12-16 00:53:11 +000014430static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14431 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14432 // (and (i32 x86isd::setcc_carry), 1)
14433 // This eliminates the zext. This transformation is necessary because
14434 // ISD::SETCC is always legalized to i8.
14435 DebugLoc dl = N->getDebugLoc();
14436 SDValue N0 = N->getOperand(0);
14437 EVT VT = N->getValueType(0);
14438 if (N0.getOpcode() == ISD::AND &&
14439 N0.hasOneUse() &&
14440 N0.getOperand(0).hasOneUse()) {
14441 SDValue N00 = N0.getOperand(0);
14442 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14443 return SDValue();
14444 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14445 if (!C || C->getZExtValue() != 1)
14446 return SDValue();
14447 return DAG.getNode(ISD::AND, dl, VT,
14448 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14449 N00.getOperand(0), N00.getOperand(1)),
14450 DAG.getConstant(1, VT));
14451 }
14452
14453 return SDValue();
14454}
14455
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014456// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14457static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14458 unsigned X86CC = N->getConstantOperandVal(0);
14459 SDValue EFLAG = N->getOperand(1);
14460 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014461
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014462 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14463 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14464 // cases.
14465 if (X86CC == X86::COND_B)
14466 return DAG.getNode(ISD::AND, DL, MVT::i8,
14467 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14468 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14469 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014470
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014471 return SDValue();
14472}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014473
Benjamin Kramer1396c402011-06-18 11:09:41 +000014474static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14475 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014476 SDValue Op0 = N->getOperand(0);
14477 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14478 // a 32-bit target where SSE doesn't support i64->FP operations.
14479 if (Op0.getOpcode() == ISD::LOAD) {
14480 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14481 EVT VT = Ld->getValueType(0);
14482 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14483 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14484 !XTLI->getSubtarget()->is64Bit() &&
14485 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014486 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14487 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014488 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14489 return FILDChain;
14490 }
14491 }
14492 return SDValue();
14493}
14494
Chris Lattner23a01992010-12-20 01:37:09 +000014495// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14496static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14497 X86TargetLowering::DAGCombinerInfo &DCI) {
14498 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14499 // the result is either zero or one (depending on the input carry bit).
14500 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14501 if (X86::isZeroNode(N->getOperand(0)) &&
14502 X86::isZeroNode(N->getOperand(1)) &&
14503 // We don't have a good way to replace an EFLAGS use, so only do this when
14504 // dead right now.
14505 SDValue(N, 1).use_empty()) {
14506 DebugLoc DL = N->getDebugLoc();
14507 EVT VT = N->getValueType(0);
14508 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14509 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14510 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14511 DAG.getConstant(X86::COND_B,MVT::i8),
14512 N->getOperand(2)),
14513 DAG.getConstant(1, VT));
14514 return DCI.CombineTo(N, Res1, CarryOut);
14515 }
14516
14517 return SDValue();
14518}
14519
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014520// fold (add Y, (sete X, 0)) -> adc 0, Y
14521// (add Y, (setne X, 0)) -> sbb -1, Y
14522// (sub (sete X, 0), Y) -> sbb 0, Y
14523// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014524static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014525 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014526
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014527 // Look through ZExts.
14528 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14529 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14530 return SDValue();
14531
14532 SDValue SetCC = Ext.getOperand(0);
14533 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14534 return SDValue();
14535
14536 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14537 if (CC != X86::COND_E && CC != X86::COND_NE)
14538 return SDValue();
14539
14540 SDValue Cmp = SetCC.getOperand(1);
14541 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014542 !X86::isZeroNode(Cmp.getOperand(1)) ||
14543 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014544 return SDValue();
14545
14546 SDValue CmpOp0 = Cmp.getOperand(0);
14547 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14548 DAG.getConstant(1, CmpOp0.getValueType()));
14549
14550 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14551 if (CC == X86::COND_NE)
14552 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14553 DL, OtherVal.getValueType(), OtherVal,
14554 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14555 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14556 DL, OtherVal.getValueType(), OtherVal,
14557 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14558}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014559
Craig Topper54f952a2011-11-19 09:02:40 +000014560/// PerformADDCombine - Do target-specific dag combines on integer adds.
14561static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14562 const X86Subtarget *Subtarget) {
14563 EVT VT = N->getValueType(0);
14564 SDValue Op0 = N->getOperand(0);
14565 SDValue Op1 = N->getOperand(1);
14566
14567 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperb72039c2011-11-30 09:10:50 +000014568 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14569 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014570 isHorizontalBinOp(Op0, Op1, true))
14571 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14572
14573 return OptimizeConditionalInDecrement(N, DAG);
14574}
14575
14576static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14577 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014578 SDValue Op0 = N->getOperand(0);
14579 SDValue Op1 = N->getOperand(1);
14580
14581 // X86 can't encode an immediate LHS of a sub. See if we can push the
14582 // negation into a preceding instruction.
14583 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014584 // If the RHS of the sub is a XOR with one use and a constant, invert the
14585 // immediate. Then add one to the LHS of the sub so we can turn
14586 // X-Y -> X+~Y+1, saving one register.
14587 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14588 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014589 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014590 EVT VT = Op0.getValueType();
14591 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14592 Op1.getOperand(0),
14593 DAG.getConstant(~XorC, VT));
14594 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014595 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014596 }
14597 }
14598
Craig Topper54f952a2011-11-19 09:02:40 +000014599 // Try to synthesize horizontal adds from adds of shuffles.
14600 EVT VT = N->getValueType(0);
Craig Topperb72039c2011-11-30 09:10:50 +000014601 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14602 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14603 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014604 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14605
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014606 return OptimizeConditionalInDecrement(N, DAG);
14607}
14608
Dan Gohman475871a2008-07-27 21:46:04 +000014609SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014610 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014611 SelectionDAG &DAG = DCI.DAG;
14612 switch (N->getOpcode()) {
14613 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014614 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014615 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014616 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014617 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014618 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014619 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14620 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014621 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014622 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014623 case ISD::SHL:
14624 case ISD::SRA:
14625 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014626 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014627 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014628 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014629 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014630 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014631 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014632 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14633 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014634 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014635 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14636 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014637 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014638 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014639 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014640 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014641 case X86ISD::SHUFPS: // Handle all target specific shuffles
14642 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014643 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014644 case X86ISD::UNPCKH:
14645 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014646 case X86ISD::MOVHLPS:
14647 case X86ISD::MOVLHPS:
14648 case X86ISD::PSHUFD:
14649 case X86ISD::PSHUFHW:
14650 case X86ISD::PSHUFLW:
14651 case X86ISD::MOVSS:
14652 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014653 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014654 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014655 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014656 }
14657
Dan Gohman475871a2008-07-27 21:46:04 +000014658 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014659}
14660
Evan Chenge5b51ac2010-04-17 06:13:15 +000014661/// isTypeDesirableForOp - Return true if the target has native support for
14662/// the specified value type and it is 'desirable' to use the type for the
14663/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14664/// instruction encodings are longer and some i16 instructions are slow.
14665bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14666 if (!isTypeLegal(VT))
14667 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014668 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014669 return true;
14670
14671 switch (Opc) {
14672 default:
14673 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014674 case ISD::LOAD:
14675 case ISD::SIGN_EXTEND:
14676 case ISD::ZERO_EXTEND:
14677 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014678 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014679 case ISD::SRL:
14680 case ISD::SUB:
14681 case ISD::ADD:
14682 case ISD::MUL:
14683 case ISD::AND:
14684 case ISD::OR:
14685 case ISD::XOR:
14686 return false;
14687 }
14688}
14689
14690/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014691/// beneficial for dag combiner to promote the specified node. If true, it
14692/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014693bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014694 EVT VT = Op.getValueType();
14695 if (VT != MVT::i16)
14696 return false;
14697
Evan Cheng4c26e932010-04-19 19:29:22 +000014698 bool Promote = false;
14699 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014700 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014701 default: break;
14702 case ISD::LOAD: {
14703 LoadSDNode *LD = cast<LoadSDNode>(Op);
14704 // If the non-extending load has a single use and it's not live out, then it
14705 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014706 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14707 Op.hasOneUse()*/) {
14708 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14709 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14710 // The only case where we'd want to promote LOAD (rather then it being
14711 // promoted as an operand is when it's only use is liveout.
14712 if (UI->getOpcode() != ISD::CopyToReg)
14713 return false;
14714 }
14715 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014716 Promote = true;
14717 break;
14718 }
14719 case ISD::SIGN_EXTEND:
14720 case ISD::ZERO_EXTEND:
14721 case ISD::ANY_EXTEND:
14722 Promote = true;
14723 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014724 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014725 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014726 SDValue N0 = Op.getOperand(0);
14727 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014728 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014729 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014730 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014731 break;
14732 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014733 case ISD::ADD:
14734 case ISD::MUL:
14735 case ISD::AND:
14736 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014737 case ISD::XOR:
14738 Commute = true;
14739 // fallthrough
14740 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014741 SDValue N0 = Op.getOperand(0);
14742 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014743 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014744 return false;
14745 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014746 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014747 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014748 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014749 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014750 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014751 }
14752 }
14753
14754 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014755 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014756}
14757
Evan Cheng60c07e12006-07-05 22:17:51 +000014758//===----------------------------------------------------------------------===//
14759// X86 Inline Assembly Support
14760//===----------------------------------------------------------------------===//
14761
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014762namespace {
14763 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014764 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014765 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014766
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014767 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014768 StringRef piece(*args[i]);
14769 if (!s.startswith(piece)) // Check if the piece matches.
14770 return false;
14771
14772 s = s.substr(piece.size());
14773 StringRef::size_type pos = s.find_first_not_of(" \t");
14774 if (pos == 0) // We matched a prefix.
14775 return false;
14776
14777 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014778 }
14779
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014780 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014781 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014782 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014783}
14784
Chris Lattnerb8105652009-07-20 17:51:36 +000014785bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14786 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014787
14788 std::string AsmStr = IA->getAsmString();
14789
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014790 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
14791 if (!Ty || Ty->getBitWidth() % 16 != 0)
14792 return false;
14793
Chris Lattnerb8105652009-07-20 17:51:36 +000014794 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014795 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014796 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014797
14798 switch (AsmPieces.size()) {
14799 default: return false;
14800 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014801 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014802 // we will turn this bswap into something that will be lowered to logical
14803 // ops instead of emitting the bswap asm. For now, we don't support 486 or
14804 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014805 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014806 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
14807 matchAsm(AsmPieces[0], "bswapl", "$0") ||
14808 matchAsm(AsmPieces[0], "bswapq", "$0") ||
14809 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
14810 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
14811 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000014812 // No need to check constraints, nothing other than the equivalent of
14813 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000014814 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014815 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014816
Chris Lattnerb8105652009-07-20 17:51:36 +000014817 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014818 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014819 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014820 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
14821 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000014822 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014823 const std::string &ConstraintsStr = IA->getConstraintString();
14824 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014825 std::sort(AsmPieces.begin(), AsmPieces.end());
14826 if (AsmPieces.size() == 4 &&
14827 AsmPieces[0] == "~{cc}" &&
14828 AsmPieces[1] == "~{dirflag}" &&
14829 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014830 AsmPieces[3] == "~{fpsr}")
14831 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014832 }
14833 break;
14834 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014835 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014836 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014837 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
14838 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
14839 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014840 AsmPieces.clear();
14841 const std::string &ConstraintsStr = IA->getConstraintString();
14842 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
14843 std::sort(AsmPieces.begin(), AsmPieces.end());
14844 if (AsmPieces.size() == 4 &&
14845 AsmPieces[0] == "~{cc}" &&
14846 AsmPieces[1] == "~{dirflag}" &&
14847 AsmPieces[2] == "~{flags}" &&
14848 AsmPieces[3] == "~{fpsr}")
14849 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014850 }
Evan Cheng55d42002011-01-08 01:24:27 +000014851
14852 if (CI->getType()->isIntegerTy(64)) {
14853 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14854 if (Constraints.size() >= 2 &&
14855 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14856 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14857 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014858 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
14859 matchAsm(AsmPieces[1], "bswap", "%edx") &&
14860 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014861 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014862 }
14863 }
14864 break;
14865 }
14866 return false;
14867}
14868
14869
14870
Chris Lattnerf4dff842006-07-11 02:54:03 +000014871/// getConstraintType - Given a constraint letter, return the type of
14872/// constraint it is for this target.
14873X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014874X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14875 if (Constraint.size() == 1) {
14876 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014877 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014878 case 'q':
14879 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014880 case 'f':
14881 case 't':
14882 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014883 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014884 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014885 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014886 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014887 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014888 case 'a':
14889 case 'b':
14890 case 'c':
14891 case 'd':
14892 case 'S':
14893 case 'D':
14894 case 'A':
14895 return C_Register;
14896 case 'I':
14897 case 'J':
14898 case 'K':
14899 case 'L':
14900 case 'M':
14901 case 'N':
14902 case 'G':
14903 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014904 case 'e':
14905 case 'Z':
14906 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014907 default:
14908 break;
14909 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014910 }
Chris Lattner4234f572007-03-25 02:14:49 +000014911 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014912}
14913
John Thompson44ab89e2010-10-29 17:29:13 +000014914/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014915/// This object must already have been set up with the operand type
14916/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014917TargetLowering::ConstraintWeight
14918 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014919 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014920 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014921 Value *CallOperandVal = info.CallOperandVal;
14922 // If we don't have a value, we can't do a match,
14923 // but allow it at the lowest weight.
14924 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014925 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014926 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014927 // Look at the constraint type.
14928 switch (*constraint) {
14929 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014930 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14931 case 'R':
14932 case 'q':
14933 case 'Q':
14934 case 'a':
14935 case 'b':
14936 case 'c':
14937 case 'd':
14938 case 'S':
14939 case 'D':
14940 case 'A':
14941 if (CallOperandVal->getType()->isIntegerTy())
14942 weight = CW_SpecificReg;
14943 break;
14944 case 'f':
14945 case 't':
14946 case 'u':
14947 if (type->isFloatingPointTy())
14948 weight = CW_SpecificReg;
14949 break;
14950 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014951 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014952 weight = CW_SpecificReg;
14953 break;
14954 case 'x':
14955 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014956 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000014957 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014958 break;
14959 case 'I':
14960 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
14961 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000014962 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014963 }
14964 break;
John Thompson44ab89e2010-10-29 17:29:13 +000014965 case 'J':
14966 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14967 if (C->getZExtValue() <= 63)
14968 weight = CW_Constant;
14969 }
14970 break;
14971 case 'K':
14972 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14973 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
14974 weight = CW_Constant;
14975 }
14976 break;
14977 case 'L':
14978 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14979 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
14980 weight = CW_Constant;
14981 }
14982 break;
14983 case 'M':
14984 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14985 if (C->getZExtValue() <= 3)
14986 weight = CW_Constant;
14987 }
14988 break;
14989 case 'N':
14990 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14991 if (C->getZExtValue() <= 0xff)
14992 weight = CW_Constant;
14993 }
14994 break;
14995 case 'G':
14996 case 'C':
14997 if (dyn_cast<ConstantFP>(CallOperandVal)) {
14998 weight = CW_Constant;
14999 }
15000 break;
15001 case 'e':
15002 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15003 if ((C->getSExtValue() >= -0x80000000LL) &&
15004 (C->getSExtValue() <= 0x7fffffffLL))
15005 weight = CW_Constant;
15006 }
15007 break;
15008 case 'Z':
15009 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15010 if (C->getZExtValue() <= 0xffffffff)
15011 weight = CW_Constant;
15012 }
15013 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015014 }
15015 return weight;
15016}
15017
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015018/// LowerXConstraint - try to replace an X constraint, which matches anything,
15019/// with another that has more specific requirements based on the type of the
15020/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015021const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015022LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015023 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15024 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015025 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015026 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015027 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015028 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015029 return "x";
15030 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015031
Chris Lattner5e764232008-04-26 23:02:14 +000015032 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015033}
15034
Chris Lattner48884cd2007-08-25 00:47:38 +000015035/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15036/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015037void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015038 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015039 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015040 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015041 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015042
Eric Christopher100c8332011-06-02 23:16:42 +000015043 // Only support length 1 constraints for now.
15044 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015045
Eric Christopher100c8332011-06-02 23:16:42 +000015046 char ConstraintLetter = Constraint[0];
15047 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015048 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015049 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015050 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015051 if (C->getZExtValue() <= 31) {
15052 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015053 break;
15054 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015055 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015056 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015057 case 'J':
15058 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015059 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015060 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15061 break;
15062 }
15063 }
15064 return;
15065 case 'K':
15066 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015067 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015068 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15069 break;
15070 }
15071 }
15072 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015073 case 'N':
15074 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015075 if (C->getZExtValue() <= 255) {
15076 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015077 break;
15078 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015079 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015080 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015081 case 'e': {
15082 // 32-bit signed value
15083 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015084 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15085 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015086 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015087 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015088 break;
15089 }
15090 // FIXME gcc accepts some relocatable values here too, but only in certain
15091 // memory models; it's complicated.
15092 }
15093 return;
15094 }
15095 case 'Z': {
15096 // 32-bit unsigned value
15097 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015098 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15099 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015100 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15101 break;
15102 }
15103 }
15104 // FIXME gcc accepts some relocatable values here too, but only in certain
15105 // memory models; it's complicated.
15106 return;
15107 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015108 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015109 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015110 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015111 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015112 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015113 break;
15114 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015115
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015116 // In any sort of PIC mode addresses need to be computed at runtime by
15117 // adding in a register or some sort of table lookup. These can't
15118 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015119 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015120 return;
15121
Chris Lattnerdc43a882007-05-03 16:52:29 +000015122 // If we are in non-pic codegen mode, we allow the address of a global (with
15123 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015124 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015125 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015126
Chris Lattner49921962009-05-08 18:23:14 +000015127 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15128 while (1) {
15129 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15130 Offset += GA->getOffset();
15131 break;
15132 } else if (Op.getOpcode() == ISD::ADD) {
15133 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15134 Offset += C->getZExtValue();
15135 Op = Op.getOperand(0);
15136 continue;
15137 }
15138 } else if (Op.getOpcode() == ISD::SUB) {
15139 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15140 Offset += -C->getZExtValue();
15141 Op = Op.getOperand(0);
15142 continue;
15143 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015144 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015145
Chris Lattner49921962009-05-08 18:23:14 +000015146 // Otherwise, this isn't something we can handle, reject it.
15147 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015148 }
Eric Christopherfd179292009-08-27 18:07:15 +000015149
Dan Gohman46510a72010-04-15 01:51:59 +000015150 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015151 // If we require an extra load to get this address, as in PIC mode, we
15152 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015153 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15154 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015155 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015156
Devang Patel0d881da2010-07-06 22:08:15 +000015157 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15158 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015159 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015160 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015161 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015162
Gabor Greifba36cb52008-08-28 21:40:38 +000015163 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015164 Ops.push_back(Result);
15165 return;
15166 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015167 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015168}
15169
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015170std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015171X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015172 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015173 // First, see if this is a constraint that directly corresponds to an LLVM
15174 // register class.
15175 if (Constraint.size() == 1) {
15176 // GCC Constraint Letters
15177 switch (Constraint[0]) {
15178 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015179 // TODO: Slight differences here in allocation order and leaving
15180 // RIP in the class. Do they matter any more here than they do
15181 // in the normal allocation?
15182 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15183 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015184 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015185 return std::make_pair(0U, X86::GR32RegisterClass);
15186 else if (VT == MVT::i16)
15187 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015188 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015189 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015190 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015191 return std::make_pair(0U, X86::GR64RegisterClass);
15192 break;
15193 }
15194 // 32-bit fallthrough
15195 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015196 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015197 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15198 else if (VT == MVT::i16)
15199 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015200 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015201 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15202 else if (VT == MVT::i64)
15203 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15204 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015205 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015206 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015207 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015208 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015209 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015210 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015211 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015212 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015213 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015214 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015215 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015216 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15217 if (VT == MVT::i16)
15218 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15219 if (VT == MVT::i32 || !Subtarget->is64Bit())
15220 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15221 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015222 case 'f': // FP Stack registers.
15223 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15224 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015225 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015226 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015227 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015228 return std::make_pair(0U, X86::RFP64RegisterClass);
15229 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015230 case 'y': // MMX_REGS if MMX allowed.
15231 if (!Subtarget->hasMMX()) break;
15232 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015233 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015234 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015235 // FALL THROUGH.
15236 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015237 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015238
Owen Anderson825b72b2009-08-11 20:47:22 +000015239 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015240 default: break;
15241 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015242 case MVT::f32:
15243 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015244 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015245 case MVT::f64:
15246 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015247 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015248 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015249 case MVT::v16i8:
15250 case MVT::v8i16:
15251 case MVT::v4i32:
15252 case MVT::v2i64:
15253 case MVT::v4f32:
15254 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015255 return std::make_pair(0U, X86::VR128RegisterClass);
15256 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015257 break;
15258 }
15259 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015260
Chris Lattnerf76d1802006-07-31 23:26:50 +000015261 // Use the default implementation in TargetLowering to convert the register
15262 // constraint into a member of a register class.
15263 std::pair<unsigned, const TargetRegisterClass*> Res;
15264 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015265
15266 // Not found as a standard register?
15267 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015268 // Map st(0) -> st(7) -> ST0
15269 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15270 tolower(Constraint[1]) == 's' &&
15271 tolower(Constraint[2]) == 't' &&
15272 Constraint[3] == '(' &&
15273 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15274 Constraint[5] == ')' &&
15275 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015276
Chris Lattner56d77c72009-09-13 22:41:48 +000015277 Res.first = X86::ST0+Constraint[4]-'0';
15278 Res.second = X86::RFP80RegisterClass;
15279 return Res;
15280 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015281
Chris Lattner56d77c72009-09-13 22:41:48 +000015282 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015283 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015284 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015285 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015286 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015287 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015288
15289 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015290 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015291 Res.first = X86::EFLAGS;
15292 Res.second = X86::CCRRegisterClass;
15293 return Res;
15294 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015295
Dale Johannesen330169f2008-11-13 21:52:36 +000015296 // 'A' means EAX + EDX.
15297 if (Constraint == "A") {
15298 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015299 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015300 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015301 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015302 return Res;
15303 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015304
Chris Lattnerf76d1802006-07-31 23:26:50 +000015305 // Otherwise, check to see if this is a register class of the wrong value
15306 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15307 // turn into {ax},{dx}.
15308 if (Res.second->hasType(VT))
15309 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015310
Chris Lattnerf76d1802006-07-31 23:26:50 +000015311 // All of the single-register GCC register classes map their values onto
15312 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15313 // really want an 8-bit or 32-bit register, map to the appropriate register
15314 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015315 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015316 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015317 unsigned DestReg = 0;
15318 switch (Res.first) {
15319 default: break;
15320 case X86::AX: DestReg = X86::AL; break;
15321 case X86::DX: DestReg = X86::DL; break;
15322 case X86::CX: DestReg = X86::CL; break;
15323 case X86::BX: DestReg = X86::BL; break;
15324 }
15325 if (DestReg) {
15326 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015327 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015328 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015329 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015330 unsigned DestReg = 0;
15331 switch (Res.first) {
15332 default: break;
15333 case X86::AX: DestReg = X86::EAX; break;
15334 case X86::DX: DestReg = X86::EDX; break;
15335 case X86::CX: DestReg = X86::ECX; break;
15336 case X86::BX: DestReg = X86::EBX; break;
15337 case X86::SI: DestReg = X86::ESI; break;
15338 case X86::DI: DestReg = X86::EDI; break;
15339 case X86::BP: DestReg = X86::EBP; break;
15340 case X86::SP: DestReg = X86::ESP; break;
15341 }
15342 if (DestReg) {
15343 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015344 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015345 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015346 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015347 unsigned DestReg = 0;
15348 switch (Res.first) {
15349 default: break;
15350 case X86::AX: DestReg = X86::RAX; break;
15351 case X86::DX: DestReg = X86::RDX; break;
15352 case X86::CX: DestReg = X86::RCX; break;
15353 case X86::BX: DestReg = X86::RBX; break;
15354 case X86::SI: DestReg = X86::RSI; break;
15355 case X86::DI: DestReg = X86::RDI; break;
15356 case X86::BP: DestReg = X86::RBP; break;
15357 case X86::SP: DestReg = X86::RSP; break;
15358 }
15359 if (DestReg) {
15360 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015361 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015362 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015363 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015364 } else if (Res.second == X86::FR32RegisterClass ||
15365 Res.second == X86::FR64RegisterClass ||
15366 Res.second == X86::VR128RegisterClass) {
15367 // Handle references to XMM physical registers that got mapped into the
15368 // wrong class. This can happen with constraints like {xmm0} where the
15369 // target independent register mapper will just pick the first match it can
15370 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015371 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015372 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015373 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015374 Res.second = X86::FR64RegisterClass;
15375 else if (X86::VR128RegisterClass->hasType(VT))
15376 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015377 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015378
Chris Lattnerf76d1802006-07-31 23:26:50 +000015379 return Res;
15380}