blob: 7b542b477a4eef31bde50ccde505cb950b78829d [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
Chon Ming Leeef9348c2014-04-09 13:28:18 +030052
Matt Roper465c1202014-05-29 08:06:54 -070053/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Jesse Barnes79e53942008-11-07 14:24:08 -080076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void intel_dp_set_m_n(struct intel_crtc *crtc);
95static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
98 struct intel_link_m_n *m_n);
99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Dave Airlie0e32b392014-05-02 14:02:48 +1000104static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
105{
106 if (!connector->mst_port)
107 return connector->encoder;
108 else
109 return &connector->mst_port->mst_encoders[pipe]->base;
110}
111
Jesse Barnes79e53942008-11-07 14:24:08 -0800112typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800114} intel_range_t;
115
116typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 int dot_limit;
118 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800119} intel_p2_t;
120
Ma Lingd4906092009-03-18 20:13:27 +0800121typedef struct intel_limit intel_limit_t;
122struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 intel_range_t dot, vco, n, m, m1, m2, p, p1;
124 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800125};
Jesse Barnes79e53942008-11-07 14:24:08 -0800126
Daniel Vetterd2acd212012-10-20 20:57:43 +0200127int
128intel_pch_rawclk(struct drm_device *dev)
129{
130 struct drm_i915_private *dev_priv = dev->dev_private;
131
132 WARN_ON(!HAS_PCH_SPLIT(dev));
133
134 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
135}
136
Chris Wilson021357a2010-09-07 20:54:59 +0100137static inline u32 /* units of 100MHz */
138intel_fdi_link_freq(struct drm_device *dev)
139{
Chris Wilson8b99e682010-10-13 09:59:17 +0100140 if (IS_GEN5(dev)) {
141 struct drm_i915_private *dev_priv = dev->dev_private;
142 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
143 } else
144 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100145}
146
Daniel Vetter5d536e22013-07-06 12:52:06 +0200147static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200149 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200150 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .m = { .min = 96, .max = 140 },
152 .m1 = { .min = 18, .max = 26 },
153 .m2 = { .min = 6, .max = 16 },
154 .p = { .min = 4, .max = 128 },
155 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 165000,
157 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700158};
159
Daniel Vetter5d536e22013-07-06 12:52:06 +0200160static const intel_limit_t intel_limits_i8xx_dvo = {
161 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200162 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200163 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200164 .m = { .min = 96, .max = 140 },
165 .m1 = { .min = 18, .max = 26 },
166 .m2 = { .min = 6, .max = 16 },
167 .p = { .min = 4, .max = 128 },
168 .p1 = { .min = 2, .max = 33 },
169 .p2 = { .dot_limit = 165000,
170 .p2_slow = 4, .p2_fast = 4 },
171};
172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400174 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200175 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200176 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400177 .m = { .min = 96, .max = 140 },
178 .m1 = { .min = 18, .max = 26 },
179 .m2 = { .min = 6, .max = 16 },
180 .p = { .min = 4, .max = 128 },
181 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700184};
Eric Anholt273e27c2011-03-30 13:01:10 -0700185
Keith Packarde4b36692009-06-05 19:22:17 -0700186static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400187 .dot = { .min = 20000, .max = 400000 },
188 .vco = { .min = 1400000, .max = 2800000 },
189 .n = { .min = 1, .max = 6 },
190 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100191 .m1 = { .min = 8, .max = 18 },
192 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400193 .p = { .min = 5, .max = 80 },
194 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700195 .p2 = { .dot_limit = 200000,
196 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .dot = { .min = 20000, .max = 400000 },
201 .vco = { .min = 1400000, .max = 2800000 },
202 .n = { .min = 1, .max = 6 },
203 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100204 .m1 = { .min = 8, .max = 18 },
205 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400206 .p = { .min = 7, .max = 98 },
207 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700208 .p2 = { .dot_limit = 112000,
209 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700210};
211
Eric Anholt273e27c2011-03-30 13:01:10 -0700212
Keith Packarde4b36692009-06-05 19:22:17 -0700213static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 25000, .max = 270000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 10, .max = 30 },
221 .p1 = { .min = 1, .max = 3},
222 .p2 = { .dot_limit = 270000,
223 .p2_slow = 10,
224 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 22000, .max = 400000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 4 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 16, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 5, .max = 80 },
236 .p1 = { .min = 1, .max = 8},
237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
241static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 .dot = { .min = 20000, .max = 115000 },
243 .vco = { .min = 1750000, .max = 3500000 },
244 .n = { .min = 1, .max = 3 },
245 .m = { .min = 104, .max = 138 },
246 .m1 = { .min = 17, .max = 23 },
247 .m2 = { .min = 5, .max = 11 },
248 .p = { .min = 28, .max = 112 },
249 .p1 = { .min = 2, .max = 8 },
250 .p2 = { .dot_limit = 0,
251 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800252 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
255static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 80000, .max = 224000 },
257 .vco = { .min = 1750000, .max = 3500000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 104, .max = 138 },
260 .m1 = { .min = 17, .max = 23 },
261 .m2 = { .min = 5, .max = 11 },
262 .p = { .min = 14, .max = 42 },
263 .p1 = { .min = 2, .max = 6 },
264 .p2 = { .dot_limit = 0,
265 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800266 },
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500269static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400270 .dot = { .min = 20000, .max = 400000},
271 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400273 .n = { .min = 3, .max = 6 },
274 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 .p2 = { .dot_limit = 200000,
281 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500284static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .dot = { .min = 20000, .max = 400000 },
286 .vco = { .min = 1700000, .max = 3500000 },
287 .n = { .min = 3, .max = 6 },
288 .m = { .min = 2, .max = 256 },
289 .m1 = { .min = 0, .max = 0 },
290 .m2 = { .min = 0, .max = 254 },
291 .p = { .min = 7, .max = 112 },
292 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .p2 = { .dot_limit = 112000,
294 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Eric Anholt273e27c2011-03-30 13:01:10 -0700297/* Ironlake / Sandybridge
298 *
299 * We calculate clock using (register_value + 2) for N/M1/M2, so here
300 * the range value for them is (actual_value - 2).
301 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800302static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 5 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 .dot = { .min = 25000, .max = 350000 },
317 .vco = { .min = 1760000, .max = 3510000 },
318 .n = { .min = 1, .max = 3 },
319 .m = { .min = 79, .max = 118 },
320 .m1 = { .min = 12, .max = 22 },
321 .m2 = { .min = 5, .max = 9 },
322 .p = { .min = 28, .max = 112 },
323 .p1 = { .min = 2, .max = 8 },
324 .p2 = { .dot_limit = 225000,
325 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 127 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 56 },
336 .p1 = { .min = 2, .max = 8 },
337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339};
340
Eric Anholt273e27c2011-03-30 13:01:10 -0700341/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800342static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .dot = { .min = 25000, .max = 350000 },
344 .vco = { .min = 1760000, .max = 3510000 },
345 .n = { .min = 1, .max = 2 },
346 .m = { .min = 79, .max = 126 },
347 .m1 = { .min = 12, .max = 22 },
348 .m2 = { .min = 5, .max = 9 },
349 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .p2 = { .dot_limit = 225000,
352 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353};
354
355static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .dot = { .min = 25000, .max = 350000 },
357 .vco = { .min = 1760000, .max = 3510000 },
358 .n = { .min = 1, .max = 3 },
359 .m = { .min = 79, .max = 126 },
360 .m1 = { .min = 12, .max = 22 },
361 .m2 = { .min = 5, .max = 9 },
362 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400363 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .p2 = { .dot_limit = 225000,
365 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800366};
367
Ville Syrjälädc730512013-09-24 21:26:30 +0300368static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300369 /*
370 * These are the data rate limits (measured in fast clocks)
371 * since those are the strictest limits we have. The fast
372 * clock and actual rate limits are more relaxed, so checking
373 * them would make no difference.
374 */
375 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200376 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700377 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700378 .m1 = { .min = 2, .max = 3 },
379 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300380 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300381 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700382};
383
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300384static const intel_limit_t intel_limits_chv = {
385 /*
386 * These are the data rate limits (measured in fast clocks)
387 * since those are the strictest limits we have. The fast
388 * clock and actual rate limits are more relaxed, so checking
389 * them would make no difference.
390 */
391 .dot = { .min = 25000 * 5, .max = 540000 * 5},
392 .vco = { .min = 4860000, .max = 6700000 },
393 .n = { .min = 1, .max = 1 },
394 .m1 = { .min = 2, .max = 2 },
395 .m2 = { .min = 24 << 22, .max = 175 << 22 },
396 .p1 = { .min = 2, .max = 4 },
397 .p2 = { .p2_slow = 1, .p2_fast = 14 },
398};
399
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400static void vlv_clock(int refclk, intel_clock_t *clock)
401{
402 clock->m = clock->m1 * clock->m2;
403 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200404 if (WARN_ON(clock->n == 0 || clock->p == 0))
405 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300406 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
407 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300408}
409
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300410/**
411 * Returns whether any output on the specified pipe is of the specified type
412 */
413static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
414{
415 struct drm_device *dev = crtc->dev;
416 struct intel_encoder *encoder;
417
418 for_each_encoder_on_crtc(dev, crtc, encoder)
419 if (encoder->type == type)
420 return true;
421
422 return false;
423}
424
Chris Wilson1b894b52010-12-14 20:04:54 +0000425static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
426 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800427{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800429 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430
431 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100432 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000433 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800434 limit = &intel_limits_ironlake_dual_lvds_100m;
435 else
436 limit = &intel_limits_ironlake_dual_lvds;
437 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000438 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800439 limit = &intel_limits_ironlake_single_lvds_100m;
440 else
441 limit = &intel_limits_ironlake_single_lvds;
442 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200443 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800444 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445
446 return limit;
447}
448
Ma Ling044c7c42009-03-18 20:13:23 +0800449static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
450{
451 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800452 const intel_limit_t *limit;
453
454 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100455 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700456 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800457 else
Keith Packarde4b36692009-06-05 19:22:17 -0700458 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800459 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
460 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700461 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800462 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700463 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800464 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700465 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800466
467 return limit;
468}
469
Chris Wilson1b894b52010-12-14 20:04:54 +0000470static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800471{
472 struct drm_device *dev = crtc->dev;
473 const intel_limit_t *limit;
474
Eric Anholtbad720f2009-10-22 16:11:14 -0700475 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000476 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800477 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800478 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500479 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800480 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500481 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800482 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500483 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300484 } else if (IS_CHERRYVIEW(dev)) {
485 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700486 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300487 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100488 } else if (!IS_GEN2(dev)) {
489 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
490 limit = &intel_limits_i9xx_lvds;
491 else
492 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 } else {
494 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700495 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200496 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700497 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200498 else
499 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 }
501 return limit;
502}
503
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500504/* m1 is reserved as 0 in Pineview, n is a ring counter */
505static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800506{
Shaohua Li21778322009-02-23 15:19:16 +0800507 clock->m = clock->m2 + 2;
508 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200509 if (WARN_ON(clock->n == 0 || clock->p == 0))
510 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300511 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
512 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800513}
514
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200515static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
516{
517 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
518}
519
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200520static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800521{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200522 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200524 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
525 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300526 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
527 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800528}
529
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300530static void chv_clock(int refclk, intel_clock_t *clock)
531{
532 clock->m = clock->m1 * clock->m2;
533 clock->p = clock->p1 * clock->p2;
534 if (WARN_ON(clock->n == 0 || clock->p == 0))
535 return;
536 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
537 clock->n << 22);
538 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
539}
540
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800541#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800542/**
543 * Returns whether the given set of divisors are valid for a given refclk with
544 * the given connectors.
545 */
546
Chris Wilson1b894b52010-12-14 20:04:54 +0000547static bool intel_PLL_is_valid(struct drm_device *dev,
548 const intel_limit_t *limit,
549 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800550{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300551 if (clock->n < limit->n.min || limit->n.max < clock->n)
552 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400556 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400558 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300559
560 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
561 if (clock->m1 <= clock->m2)
562 INTELPllInvalid("m1 <= m2\n");
563
564 if (!IS_VALLEYVIEW(dev)) {
565 if (clock->p < limit->p.min || limit->p.max < clock->p)
566 INTELPllInvalid("p out of range\n");
567 if (clock->m < limit->m.min || limit->m.max < clock->m)
568 INTELPllInvalid("m out of range\n");
569 }
570
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
574 * connector, etc., rather than just a single range.
575 */
576 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800578
579 return true;
580}
581
Ma Lingd4906092009-03-18 20:13:27 +0800582static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200583i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800584 int target, int refclk, intel_clock_t *match_clock,
585 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800586{
587 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 int err = target;
590
Daniel Vettera210b022012-11-26 17:22:08 +0100591 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100593 * For LVDS just rely on its current settings for dual-channel.
594 * We haven't figured out how to reliably set up different
595 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800596 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100597 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800598 clock.p2 = limit->p2.p2_fast;
599 else
600 clock.p2 = limit->p2.p2_slow;
601 } else {
602 if (target < limit->p2.dot_limit)
603 clock.p2 = limit->p2.p2_slow;
604 else
605 clock.p2 = limit->p2.p2_fast;
606 }
607
Akshay Joshi0206e352011-08-16 15:34:10 -0400608 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800609
Zhao Yakui42158662009-11-20 11:24:18 +0800610 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
611 clock.m1++) {
612 for (clock.m2 = limit->m2.min;
613 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200614 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800615 break;
616 for (clock.n = limit->n.min;
617 clock.n <= limit->n.max; clock.n++) {
618 for (clock.p1 = limit->p1.min;
619 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 int this_err;
621
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200622 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000623 if (!intel_PLL_is_valid(dev, limit,
624 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800626 if (match_clock &&
627 clock.p != match_clock->p)
628 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800629
630 this_err = abs(clock.dot - target);
631 if (this_err < err) {
632 *best_clock = clock;
633 err = this_err;
634 }
635 }
636 }
637 }
638 }
639
640 return (err != target);
641}
642
Ma Lingd4906092009-03-18 20:13:27 +0800643static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200644pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
645 int target, int refclk, intel_clock_t *match_clock,
646 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200647{
648 struct drm_device *dev = crtc->dev;
649 intel_clock_t clock;
650 int err = target;
651
652 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
653 /*
654 * For LVDS just rely on its current settings for dual-channel.
655 * We haven't figured out how to reliably set up different
656 * single/dual channel state, if we even can.
657 */
658 if (intel_is_dual_link_lvds(dev))
659 clock.p2 = limit->p2.p2_fast;
660 else
661 clock.p2 = limit->p2.p2_slow;
662 } else {
663 if (target < limit->p2.dot_limit)
664 clock.p2 = limit->p2.p2_slow;
665 else
666 clock.p2 = limit->p2.p2_fast;
667 }
668
669 memset(best_clock, 0, sizeof(*best_clock));
670
671 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
672 clock.m1++) {
673 for (clock.m2 = limit->m2.min;
674 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200675 for (clock.n = limit->n.min;
676 clock.n <= limit->n.max; clock.n++) {
677 for (clock.p1 = limit->p1.min;
678 clock.p1 <= limit->p1.max; clock.p1++) {
679 int this_err;
680
681 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 if (!intel_PLL_is_valid(dev, limit,
683 &clock))
684 continue;
685 if (match_clock &&
686 clock.p != match_clock->p)
687 continue;
688
689 this_err = abs(clock.dot - target);
690 if (this_err < err) {
691 *best_clock = clock;
692 err = this_err;
693 }
694 }
695 }
696 }
697 }
698
699 return (err != target);
700}
701
Ma Lingd4906092009-03-18 20:13:27 +0800702static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200703g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
704 int target, int refclk, intel_clock_t *match_clock,
705 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800706{
707 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800708 intel_clock_t clock;
709 int max_n;
710 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400711 /* approximately equals target * 0.00585 */
712 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800713 found = false;
714
715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100716 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800717 clock.p2 = limit->p2.p2_fast;
718 else
719 clock.p2 = limit->p2.p2_slow;
720 } else {
721 if (target < limit->p2.dot_limit)
722 clock.p2 = limit->p2.p2_slow;
723 else
724 clock.p2 = limit->p2.p2_fast;
725 }
726
727 memset(best_clock, 0, sizeof(*best_clock));
728 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200729 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800730 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200731 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800732 for (clock.m1 = limit->m1.max;
733 clock.m1 >= limit->m1.min; clock.m1--) {
734 for (clock.m2 = limit->m2.max;
735 clock.m2 >= limit->m2.min; clock.m2--) {
736 for (clock.p1 = limit->p1.max;
737 clock.p1 >= limit->p1.min; clock.p1--) {
738 int this_err;
739
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200740 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000741 if (!intel_PLL_is_valid(dev, limit,
742 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800743 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000744
745 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800746 if (this_err < err_most) {
747 *best_clock = clock;
748 err_most = this_err;
749 max_n = clock.n;
750 found = true;
751 }
752 }
753 }
754 }
755 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800756 return found;
757}
Ma Lingd4906092009-03-18 20:13:27 +0800758
Zhenyu Wang2c072452009-06-05 15:38:42 +0800759static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200760vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
761 int target, int refclk, intel_clock_t *match_clock,
762 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700763{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300764 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300765 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300766 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300767 /* min update 19.2 MHz */
768 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300769 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700770
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300771 target *= 5; /* fast clock */
772
773 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700774
775 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300776 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300777 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300778 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300779 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300780 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700781 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300782 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300783 unsigned int ppm, diff;
784
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300785 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
786 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300787
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300788 vlv_clock(refclk, &clock);
789
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300790 if (!intel_PLL_is_valid(dev, limit,
791 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300792 continue;
793
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300794 diff = abs(clock.dot - target);
795 ppm = div_u64(1000000ULL * diff, target);
796
797 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300798 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300799 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300800 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300801 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300802
Ville Syrjäläc6861222013-09-24 21:26:21 +0300803 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300804 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300805 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300806 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700807 }
808 }
809 }
810 }
811 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700812
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300813 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700814}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700815
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300816static bool
817chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
818 int target, int refclk, intel_clock_t *match_clock,
819 intel_clock_t *best_clock)
820{
821 struct drm_device *dev = crtc->dev;
822 intel_clock_t clock;
823 uint64_t m2;
824 int found = false;
825
826 memset(best_clock, 0, sizeof(*best_clock));
827
828 /*
829 * Based on hardware doc, the n always set to 1, and m1 always
830 * set to 2. If requires to support 200Mhz refclk, we need to
831 * revisit this because n may not 1 anymore.
832 */
833 clock.n = 1, clock.m1 = 2;
834 target *= 5; /* fast clock */
835
836 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
837 for (clock.p2 = limit->p2.p2_fast;
838 clock.p2 >= limit->p2.p2_slow;
839 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
840
841 clock.p = clock.p1 * clock.p2;
842
843 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
844 clock.n) << 22, refclk * clock.m1);
845
846 if (m2 > INT_MAX/clock.m1)
847 continue;
848
849 clock.m2 = m2;
850
851 chv_clock(refclk, &clock);
852
853 if (!intel_PLL_is_valid(dev, limit, &clock))
854 continue;
855
856 /* based on hardware requirement, prefer bigger p
857 */
858 if (clock.p > best_clock->p) {
859 *best_clock = clock;
860 found = true;
861 }
862 }
863 }
864
865 return found;
866}
867
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300868bool intel_crtc_active(struct drm_crtc *crtc)
869{
870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
871
872 /* Be paranoid as we can arrive here with only partial
873 * state retrieved from the hardware during setup.
874 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100875 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300876 * as Haswell has gained clock readout/fastboot support.
877 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000878 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300879 * properly reconstruct framebuffers.
880 */
Matt Roperf4510a22014-04-01 15:22:40 -0700881 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100882 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300883}
884
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200885enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
886 enum pipe pipe)
887{
888 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890
Daniel Vetter3b117c82013-04-17 20:15:07 +0200891 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200892}
893
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200894static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300895{
896 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200897 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300898
899 frame = I915_READ(frame_reg);
900
901 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700902 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300903}
904
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700905/**
906 * intel_wait_for_vblank - wait for vblank on a given pipe
907 * @dev: drm device
908 * @pipe: pipe to wait for
909 *
910 * Wait for vblank to occur on a given pipe. Needed for various bits of
911 * mode setting code.
912 */
913void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800914{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700915 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800916 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700917
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200918 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
919 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300920 return;
921 }
922
Chris Wilson300387c2010-09-05 20:25:43 +0100923 /* Clear existing vblank status. Note this will clear any other
924 * sticky status fields as well.
925 *
926 * This races with i915_driver_irq_handler() with the result
927 * that either function could miss a vblank event. Here it is not
928 * fatal, as we will either wait upon the next vblank interrupt or
929 * timeout. Generally speaking intel_wait_for_vblank() is only
930 * called during modeset at which time the GPU should be idle and
931 * should *not* be performing page flips and thus not waiting on
932 * vblanks...
933 * Currently, the result of us stealing a vblank from the irq
934 * handler is that a single frame will be skipped during swapbuffers.
935 */
936 I915_WRITE(pipestat_reg,
937 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
938
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700939 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100940 if (wait_for(I915_READ(pipestat_reg) &
941 PIPE_VBLANK_INTERRUPT_STATUS,
942 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700943 DRM_DEBUG_KMS("vblank wait timed out\n");
944}
945
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300946static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
947{
948 struct drm_i915_private *dev_priv = dev->dev_private;
949 u32 reg = PIPEDSL(pipe);
950 u32 line1, line2;
951 u32 line_mask;
952
953 if (IS_GEN2(dev))
954 line_mask = DSL_LINEMASK_GEN2;
955 else
956 line_mask = DSL_LINEMASK_GEN3;
957
958 line1 = I915_READ(reg) & line_mask;
959 mdelay(5);
960 line2 = I915_READ(reg) & line_mask;
961
962 return line1 == line2;
963}
964
Keith Packardab7ad7f2010-10-03 00:33:06 -0700965/*
966 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700967 * @dev: drm device
968 * @pipe: pipe to wait for
969 *
970 * After disabling a pipe, we can't wait for vblank in the usual way,
971 * spinning on the vblank interrupt status bit, since we won't actually
972 * see an interrupt when the pipe is disabled.
973 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700974 * On Gen4 and above:
975 * wait for the pipe register state bit to turn off
976 *
977 * Otherwise:
978 * wait for the display line value to settle (it usually
979 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100980 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700981 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100982void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700983{
984 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200985 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
986 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700987
Keith Packardab7ad7f2010-10-03 00:33:06 -0700988 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200989 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700990
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100992 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
993 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200994 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700995 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300997 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200998 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700999 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001000}
1001
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001002/*
1003 * ibx_digital_port_connected - is the specified port connected?
1004 * @dev_priv: i915 private structure
1005 * @port: the port to test
1006 *
1007 * Returns true if @port is connected, false otherwise.
1008 */
1009bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1010 struct intel_digital_port *port)
1011{
1012 u32 bit;
1013
Damien Lespiauc36346e2012-12-13 16:09:03 +00001014 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001015 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001016 case PORT_B:
1017 bit = SDE_PORTB_HOTPLUG;
1018 break;
1019 case PORT_C:
1020 bit = SDE_PORTC_HOTPLUG;
1021 break;
1022 case PORT_D:
1023 bit = SDE_PORTD_HOTPLUG;
1024 break;
1025 default:
1026 return true;
1027 }
1028 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001029 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001030 case PORT_B:
1031 bit = SDE_PORTB_HOTPLUG_CPT;
1032 break;
1033 case PORT_C:
1034 bit = SDE_PORTC_HOTPLUG_CPT;
1035 break;
1036 case PORT_D:
1037 bit = SDE_PORTD_HOTPLUG_CPT;
1038 break;
1039 default:
1040 return true;
1041 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001042 }
1043
1044 return I915_READ(SDEISR) & bit;
1045}
1046
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047static const char *state_string(bool enabled)
1048{
1049 return enabled ? "on" : "off";
1050}
1051
1052/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001053void assert_pll(struct drm_i915_private *dev_priv,
1054 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001055{
1056 int reg;
1057 u32 val;
1058 bool cur_state;
1059
1060 reg = DPLL(pipe);
1061 val = I915_READ(reg);
1062 cur_state = !!(val & DPLL_VCO_ENABLE);
1063 WARN(cur_state != state,
1064 "PLL state assertion failure (expected %s, current %s)\n",
1065 state_string(state), state_string(cur_state));
1066}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001067
Jani Nikula23538ef2013-08-27 15:12:22 +03001068/* XXX: the dsi pll is shared between MIPI DSI ports */
1069static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1070{
1071 u32 val;
1072 bool cur_state;
1073
1074 mutex_lock(&dev_priv->dpio_lock);
1075 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1076 mutex_unlock(&dev_priv->dpio_lock);
1077
1078 cur_state = val & DSI_PLL_VCO_EN;
1079 WARN(cur_state != state,
1080 "DSI PLL state assertion failure (expected %s, current %s)\n",
1081 state_string(state), state_string(cur_state));
1082}
1083#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1084#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1085
Daniel Vetter55607e82013-06-16 21:42:39 +02001086struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001087intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001088{
Daniel Vettere2b78262013-06-07 23:10:03 +02001089 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1090
Daniel Vettera43f6e02013-06-07 23:10:32 +02001091 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001092 return NULL;
1093
Daniel Vettera43f6e02013-06-07 23:10:32 +02001094 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001095}
1096
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001098void assert_shared_dpll(struct drm_i915_private *dev_priv,
1099 struct intel_shared_dpll *pll,
1100 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001101{
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001103 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001104
Chris Wilson92b27b02012-05-20 18:10:50 +01001105 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001106 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001107 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001108
Daniel Vetter53589012013-06-05 13:34:16 +02001109 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001110 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001111 "%s assertion failure (expected %s, current %s)\n",
1112 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001113}
Jesse Barnes040484a2011-01-03 12:14:26 -08001114
1115static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1116 enum pipe pipe, bool state)
1117{
1118 int reg;
1119 u32 val;
1120 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001121 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1122 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001123
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001124 if (HAS_DDI(dev_priv->dev)) {
1125 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001126 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001127 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001128 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001129 } else {
1130 reg = FDI_TX_CTL(pipe);
1131 val = I915_READ(reg);
1132 cur_state = !!(val & FDI_TX_ENABLE);
1133 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001134 WARN(cur_state != state,
1135 "FDI TX state assertion failure (expected %s, current %s)\n",
1136 state_string(state), state_string(cur_state));
1137}
1138#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1139#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1140
1141static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
1143{
1144 int reg;
1145 u32 val;
1146 bool cur_state;
1147
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
1150 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001151 WARN(cur_state != state,
1152 "FDI RX state assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
1154}
1155#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1156#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1157
1158static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
1160{
1161 int reg;
1162 u32 val;
1163
1164 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001165 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001166 return;
1167
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001168 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001169 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001170 return;
1171
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 reg = FDI_TX_CTL(pipe);
1173 val = I915_READ(reg);
1174 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1175}
1176
Daniel Vetter55607e82013-06-16 21:42:39 +02001177void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1178 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001179{
1180 int reg;
1181 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001182 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001183
1184 reg = FDI_RX_CTL(pipe);
1185 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001186 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1187 WARN(cur_state != state,
1188 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1189 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001190}
1191
Jesse Barnesea0760c2011-01-04 15:09:32 -08001192static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1193 enum pipe pipe)
1194{
1195 int pp_reg, lvds_reg;
1196 u32 val;
1197 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001198 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001199
1200 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1201 pp_reg = PCH_PP_CONTROL;
1202 lvds_reg = PCH_LVDS;
1203 } else {
1204 pp_reg = PP_CONTROL;
1205 lvds_reg = LVDS;
1206 }
1207
1208 val = I915_READ(pp_reg);
1209 if (!(val & PANEL_POWER_ON) ||
1210 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1211 locked = false;
1212
1213 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1214 panel_pipe = PIPE_B;
1215
1216 WARN(panel_pipe == pipe && locked,
1217 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001218 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001219}
1220
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001221static void assert_cursor(struct drm_i915_private *dev_priv,
1222 enum pipe pipe, bool state)
1223{
1224 struct drm_device *dev = dev_priv->dev;
1225 bool cur_state;
1226
Paulo Zanonid9d82082014-02-27 16:30:56 -03001227 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001228 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001229 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001230 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001231
1232 WARN(cur_state != state,
1233 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1234 pipe_name(pipe), state_string(state), state_string(cur_state));
1235}
1236#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1237#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1238
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001239void assert_pipe(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241{
1242 int reg;
1243 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001244 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001245 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1246 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001247
Daniel Vetter8e636782012-01-22 01:36:48 +01001248 /* if we need the pipe A quirk it must be always on */
1249 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1250 state = true;
1251
Imre Deakda7e29b2014-02-18 00:02:02 +02001252 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001253 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001254 cur_state = false;
1255 } else {
1256 reg = PIPECONF(cpu_transcoder);
1257 val = I915_READ(reg);
1258 cur_state = !!(val & PIPECONF_ENABLE);
1259 }
1260
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001261 WARN(cur_state != state,
1262 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001263 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001264}
1265
Chris Wilson931872f2012-01-16 23:01:13 +00001266static void assert_plane(struct drm_i915_private *dev_priv,
1267 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268{
1269 int reg;
1270 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001271 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272
1273 reg = DSPCNTR(plane);
1274 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001275 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1276 WARN(cur_state != state,
1277 "plane %c assertion failure (expected %s, current %s)\n",
1278 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001279}
1280
Chris Wilson931872f2012-01-16 23:01:13 +00001281#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1282#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1283
Jesse Barnesb24e7172011-01-04 15:09:30 -08001284static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
1286{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001287 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288 int reg, i;
1289 u32 val;
1290 int cur_pipe;
1291
Ville Syrjälä653e1022013-06-04 13:49:05 +03001292 /* Primary planes are fixed to pipes on gen4+ */
1293 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001294 reg = DSPCNTR(pipe);
1295 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001296 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001297 "plane %c assertion failure, should be disabled but not\n",
1298 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001299 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001300 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001301
Jesse Barnesb24e7172011-01-04 15:09:30 -08001302 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001303 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001304 reg = DSPCNTR(i);
1305 val = I915_READ(reg);
1306 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1307 DISPPLANE_SEL_PIPE_SHIFT;
1308 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001309 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1310 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001311 }
1312}
1313
Jesse Barnes19332d72013-03-28 09:55:38 -07001314static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1315 enum pipe pipe)
1316{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001317 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001318 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001319 u32 val;
1320
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001322 for_each_sprite(pipe, sprite) {
1323 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001324 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001325 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001326 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001327 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001328 }
1329 } else if (INTEL_INFO(dev)->gen >= 7) {
1330 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001331 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001332 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001333 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001334 plane_name(pipe), pipe_name(pipe));
1335 } else if (INTEL_INFO(dev)->gen >= 5) {
1336 reg = DVSCNTR(pipe);
1337 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001338 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001339 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1340 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001341 }
1342}
1343
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001344static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001345{
1346 u32 val;
1347 bool enabled;
1348
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001349 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001350
Jesse Barnes92f25842011-01-04 15:09:34 -08001351 val = I915_READ(PCH_DREF_CONTROL);
1352 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1353 DREF_SUPERSPREAD_SOURCE_MASK));
1354 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1355}
1356
Daniel Vetterab9412b2013-05-03 11:49:46 +02001357static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1358 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001359{
1360 int reg;
1361 u32 val;
1362 bool enabled;
1363
Daniel Vetterab9412b2013-05-03 11:49:46 +02001364 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001365 val = I915_READ(reg);
1366 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001367 WARN(enabled,
1368 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1369 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001370}
1371
Keith Packard4e634382011-08-06 10:39:45 -07001372static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001374{
1375 if ((val & DP_PORT_EN) == 0)
1376 return false;
1377
1378 if (HAS_PCH_CPT(dev_priv->dev)) {
1379 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1380 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1381 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1382 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001383 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1384 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1385 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001386 } else {
1387 if ((val & DP_PIPE_MASK) != (pipe << 30))
1388 return false;
1389 }
1390 return true;
1391}
1392
Keith Packard1519b992011-08-06 10:35:34 -07001393static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1394 enum pipe pipe, u32 val)
1395{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001396 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001397 return false;
1398
1399 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001402 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1403 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1404 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001405 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001406 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001407 return false;
1408 }
1409 return true;
1410}
1411
1412static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1413 enum pipe pipe, u32 val)
1414{
1415 if ((val & LVDS_PORT_EN) == 0)
1416 return false;
1417
1418 if (HAS_PCH_CPT(dev_priv->dev)) {
1419 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1420 return false;
1421 } else {
1422 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1423 return false;
1424 }
1425 return true;
1426}
1427
1428static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1429 enum pipe pipe, u32 val)
1430{
1431 if ((val & ADPA_DAC_ENABLE) == 0)
1432 return false;
1433 if (HAS_PCH_CPT(dev_priv->dev)) {
1434 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1435 return false;
1436 } else {
1437 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1438 return false;
1439 }
1440 return true;
1441}
1442
Jesse Barnes291906f2011-02-02 12:28:03 -08001443static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001444 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001445{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001446 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001447 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001448 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001449 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450
Daniel Vetter75c5da22012-09-10 21:58:29 +02001451 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1452 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001453 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001454}
1455
1456static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1457 enum pipe pipe, int reg)
1458{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001459 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001460 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001461 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001462 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001464 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001465 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001466 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001467}
1468
1469static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe)
1471{
1472 int reg;
1473 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001474
Keith Packardf0575e92011-07-25 22:12:43 -07001475 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1477 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001478
1479 reg = PCH_ADPA;
1480 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001481 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
1485 reg = PCH_LVDS;
1486 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001487 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001488 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001489 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001490
Paulo Zanonie2debe92013-02-18 19:00:27 -03001491 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1492 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1493 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001494}
1495
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001496static void intel_init_dpio(struct drm_device *dev)
1497{
1498 struct drm_i915_private *dev_priv = dev->dev_private;
1499
1500 if (!IS_VALLEYVIEW(dev))
1501 return;
1502
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001503 /*
1504 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1505 * CHV x1 PHY (DP/HDMI D)
1506 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1507 */
1508 if (IS_CHERRYVIEW(dev)) {
1509 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1510 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1511 } else {
1512 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1513 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001514}
1515
1516static void intel_reset_dpio(struct drm_device *dev)
1517{
1518 struct drm_i915_private *dev_priv = dev->dev_private;
1519
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001520 if (IS_CHERRYVIEW(dev)) {
1521 enum dpio_phy phy;
1522 u32 val;
1523
1524 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1525 /* Poll for phypwrgood signal */
1526 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1527 PHY_POWERGOOD(phy), 1))
1528 DRM_ERROR("Display PHY %d is not power up\n", phy);
1529
1530 /*
1531 * Deassert common lane reset for PHY.
1532 *
1533 * This should only be done on init and resume from S3
1534 * with both PLLs disabled, or we risk losing DPIO and
1535 * PLL synchronization.
1536 */
1537 val = I915_READ(DISPLAY_PHY_CONTROL);
1538 I915_WRITE(DISPLAY_PHY_CONTROL,
1539 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1540 }
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001541 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001542}
1543
Daniel Vetter426115c2013-07-11 22:13:42 +02001544static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545{
Daniel Vetter426115c2013-07-11 22:13:42 +02001546 struct drm_device *dev = crtc->base.dev;
1547 struct drm_i915_private *dev_priv = dev->dev_private;
1548 int reg = DPLL(crtc->pipe);
1549 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001550
Daniel Vetter426115c2013-07-11 22:13:42 +02001551 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001552
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001553 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001554 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1555
1556 /* PLL is protected by panel, make sure we can write it */
1557 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001558 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001559
Daniel Vetter426115c2013-07-11 22:13:42 +02001560 I915_WRITE(reg, dpll);
1561 POSTING_READ(reg);
1562 udelay(150);
1563
1564 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1565 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1566
1567 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1568 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001569
1570 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001572 POSTING_READ(reg);
1573 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001574 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001575 POSTING_READ(reg);
1576 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001577 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001578 POSTING_READ(reg);
1579 udelay(150); /* wait for warmup */
1580}
1581
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001582static void chv_enable_pll(struct intel_crtc *crtc)
1583{
1584 struct drm_device *dev = crtc->base.dev;
1585 struct drm_i915_private *dev_priv = dev->dev_private;
1586 int pipe = crtc->pipe;
1587 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001588 u32 tmp;
1589
1590 assert_pipe_disabled(dev_priv, crtc->pipe);
1591
1592 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1593
1594 mutex_lock(&dev_priv->dpio_lock);
1595
1596 /* Enable back the 10bit clock to display controller */
1597 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1598 tmp |= DPIO_DCLKP_EN;
1599 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1600
1601 /*
1602 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1603 */
1604 udelay(1);
1605
1606 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001607 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608
1609 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001610 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001611 DRM_ERROR("PLL %d failed to lock\n", pipe);
1612
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001613 /* not sure when this should be written */
1614 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1615 POSTING_READ(DPLL_MD(pipe));
1616
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001617 mutex_unlock(&dev_priv->dpio_lock);
1618}
1619
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001620static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001621{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001622 struct drm_device *dev = crtc->base.dev;
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 int reg = DPLL(crtc->pipe);
1625 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001626
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628
1629 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001630 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001631
1632 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001633 if (IS_MOBILE(dev) && !IS_I830(dev))
1634 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001635
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001636 I915_WRITE(reg, dpll);
1637
1638 /* Wait for the clocks to stabilize. */
1639 POSTING_READ(reg);
1640 udelay(150);
1641
1642 if (INTEL_INFO(dev)->gen >= 4) {
1643 I915_WRITE(DPLL_MD(crtc->pipe),
1644 crtc->config.dpll_hw_state.dpll_md);
1645 } else {
1646 /* The pixel multiplier can only be updated once the
1647 * DPLL is enabled and the clocks are stable.
1648 *
1649 * So write it again.
1650 */
1651 I915_WRITE(reg, dpll);
1652 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653
1654 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001655 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 POSTING_READ(reg);
1657 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001661 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001662 POSTING_READ(reg);
1663 udelay(150); /* wait for warmup */
1664}
1665
1666/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001667 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001668 * @dev_priv: i915 private structure
1669 * @pipe: pipe PLL to disable
1670 *
1671 * Disable the PLL for @pipe, making sure the pipe is off first.
1672 *
1673 * Note! This is for pre-ILK only.
1674 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001675static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001676{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001677 /* Don't disable pipe A or pipe A PLLs if needed */
1678 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1679 return;
1680
1681 /* Make sure the pipe isn't still relying on us */
1682 assert_pipe_disabled(dev_priv, pipe);
1683
Daniel Vetter50b44a42013-06-05 13:34:33 +02001684 I915_WRITE(DPLL(pipe), 0);
1685 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001686}
1687
Jesse Barnesf6071162013-10-01 10:41:38 -07001688static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1689{
1690 u32 val = 0;
1691
1692 /* Make sure the pipe isn't still relying on us */
1693 assert_pipe_disabled(dev_priv, pipe);
1694
Imre Deake5cbfbf2014-01-09 17:08:16 +02001695 /*
1696 * Leave integrated clock source and reference clock enabled for pipe B.
1697 * The latter is needed for VGA hotplug / manual detection.
1698 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001699 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001700 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001701 I915_WRITE(DPLL(pipe), val);
1702 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001703
1704}
1705
1706static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1707{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001708 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001709 u32 val;
1710
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001711 /* Make sure the pipe isn't still relying on us */
1712 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001713
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001714 /* Set PLL en = 0 */
1715 val = DPLL_SSC_REF_CLOCK_CHV;
1716 if (pipe != PIPE_A)
1717 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1718 I915_WRITE(DPLL(pipe), val);
1719 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001720
1721 mutex_lock(&dev_priv->dpio_lock);
1722
1723 /* Disable 10bit clock to display controller */
1724 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1725 val &= ~DPIO_DCLKP_EN;
1726 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1727
Ville Syrjälä61407f62014-05-27 16:32:55 +03001728 /* disable left/right clock distribution */
1729 if (pipe != PIPE_B) {
1730 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1731 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1732 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1733 } else {
1734 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1735 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1736 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1737 }
1738
Ville Syrjäläd7520482014-04-09 13:28:59 +03001739 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001740}
1741
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001742void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1743 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001744{
1745 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001746 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001748 switch (dport->port) {
1749 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001751 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001752 break;
1753 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001754 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001755 dpll_reg = DPLL(0);
1756 break;
1757 case PORT_D:
1758 port_mask = DPLL_PORTD_READY_MASK;
1759 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001760 break;
1761 default:
1762 BUG();
1763 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001764
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001765 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001766 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001767 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001768}
1769
Daniel Vetterb14b1052014-04-24 23:55:13 +02001770static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1771{
1772 struct drm_device *dev = crtc->base.dev;
1773 struct drm_i915_private *dev_priv = dev->dev_private;
1774 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1775
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001776 if (WARN_ON(pll == NULL))
1777 return;
1778
Daniel Vetterb14b1052014-04-24 23:55:13 +02001779 WARN_ON(!pll->refcount);
1780 if (pll->active == 0) {
1781 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1782 WARN_ON(pll->on);
1783 assert_shared_dpll_disabled(dev_priv, pll);
1784
1785 pll->mode_set(dev_priv, pll);
1786 }
1787}
1788
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001789/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001790 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001791 * @dev_priv: i915 private structure
1792 * @pipe: pipe PLL to enable
1793 *
1794 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1795 * drives the transcoder clock.
1796 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001797static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001798{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001799 struct drm_device *dev = crtc->base.dev;
1800 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001801 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001802
Daniel Vetter87a875b2013-06-05 13:34:19 +02001803 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001804 return;
1805
1806 if (WARN_ON(pll->refcount == 0))
1807 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001808
Daniel Vetter46edb022013-06-05 13:34:12 +02001809 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1810 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001811 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001812
Daniel Vettercdbd2312013-06-05 13:34:03 +02001813 if (pll->active++) {
1814 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001815 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001816 return;
1817 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001818 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001819
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001820 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1821
Daniel Vetter46edb022013-06-05 13:34:12 +02001822 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001823 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001824 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001825}
1826
Daniel Vetter716c2e52014-06-25 22:02:02 +03001827void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001828{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001829 struct drm_device *dev = crtc->base.dev;
1830 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001831 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001832
Jesse Barnes92f25842011-01-04 15:09:34 -08001833 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001834 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001835 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001836 return;
1837
Chris Wilson48da64a2012-05-13 20:16:12 +01001838 if (WARN_ON(pll->refcount == 0))
1839 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001840
Daniel Vetter46edb022013-06-05 13:34:12 +02001841 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1842 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001843 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001844
Chris Wilson48da64a2012-05-13 20:16:12 +01001845 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001846 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001847 return;
1848 }
1849
Daniel Vettere9d69442013-06-05 13:34:15 +02001850 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001851 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001852 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001853 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001854
Daniel Vetter46edb022013-06-05 13:34:12 +02001855 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001856 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001857 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001858
1859 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001860}
1861
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001862static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1863 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001864{
Daniel Vetter23670b322012-11-01 09:15:30 +01001865 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001866 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001868 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001869
1870 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001871 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001872
1873 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001874 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001875 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001876
1877 /* FDI must be feeding us bits for PCH ports */
1878 assert_fdi_tx_enabled(dev_priv, pipe);
1879 assert_fdi_rx_enabled(dev_priv, pipe);
1880
Daniel Vetter23670b322012-11-01 09:15:30 +01001881 if (HAS_PCH_CPT(dev)) {
1882 /* Workaround: Set the timing override bit before enabling the
1883 * pch transcoder. */
1884 reg = TRANS_CHICKEN2(pipe);
1885 val = I915_READ(reg);
1886 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1887 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001888 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001889
Daniel Vetterab9412b2013-05-03 11:49:46 +02001890 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001891 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001892 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001893
1894 if (HAS_PCH_IBX(dev_priv->dev)) {
1895 /*
1896 * make the BPC in transcoder be consistent with
1897 * that in pipeconf reg.
1898 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001899 val &= ~PIPECONF_BPC_MASK;
1900 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001901 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001902
1903 val &= ~TRANS_INTERLACE_MASK;
1904 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001905 if (HAS_PCH_IBX(dev_priv->dev) &&
1906 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1907 val |= TRANS_LEGACY_INTERLACED_ILK;
1908 else
1909 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001910 else
1911 val |= TRANS_PROGRESSIVE;
1912
Jesse Barnes040484a2011-01-03 12:14:26 -08001913 I915_WRITE(reg, val | TRANS_ENABLE);
1914 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001915 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001916}
1917
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001918static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001919 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001920{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001921 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922
1923 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001924 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001925
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001926 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001927 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001928 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001929
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001930 /* Workaround: set timing override bit. */
1931 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001932 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001933 I915_WRITE(_TRANSA_CHICKEN2, val);
1934
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001935 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001936 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001937
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001938 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1939 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001940 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001941 else
1942 val |= TRANS_PROGRESSIVE;
1943
Daniel Vetterab9412b2013-05-03 11:49:46 +02001944 I915_WRITE(LPT_TRANSCONF, val);
1945 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001946 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001947}
1948
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001949static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1950 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001951{
Daniel Vetter23670b322012-11-01 09:15:30 +01001952 struct drm_device *dev = dev_priv->dev;
1953 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001954
1955 /* FDI relies on the transcoder */
1956 assert_fdi_tx_disabled(dev_priv, pipe);
1957 assert_fdi_rx_disabled(dev_priv, pipe);
1958
Jesse Barnes291906f2011-02-02 12:28:03 -08001959 /* Ports must be off as well */
1960 assert_pch_ports_disabled(dev_priv, pipe);
1961
Daniel Vetterab9412b2013-05-03 11:49:46 +02001962 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001963 val = I915_READ(reg);
1964 val &= ~TRANS_ENABLE;
1965 I915_WRITE(reg, val);
1966 /* wait for PCH transcoder off, transcoder state */
1967 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001968 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001969
1970 if (!HAS_PCH_IBX(dev)) {
1971 /* Workaround: Clear the timing override chicken bit again. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
1976 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001977}
1978
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001979static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001980{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001981 u32 val;
1982
Daniel Vetterab9412b2013-05-03 11:49:46 +02001983 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001984 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001985 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001987 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001988 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001989
1990 /* Workaround: clear timing override bit. */
1991 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001992 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001993 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001994}
1995
1996/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001997 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001998 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001999 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002000 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002001 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002002 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002003static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004{
Paulo Zanoni03722642014-01-17 13:51:09 -02002005 struct drm_device *dev = crtc->base.dev;
2006 struct drm_i915_private *dev_priv = dev->dev_private;
2007 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002008 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2009 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002010 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002011 int reg;
2012 u32 val;
2013
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002014 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002015 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002016 assert_sprites_disabled(dev_priv, pipe);
2017
Paulo Zanoni681e5812012-12-06 11:12:38 -02002018 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002019 pch_transcoder = TRANSCODER_A;
2020 else
2021 pch_transcoder = pipe;
2022
Jesse Barnesb24e7172011-01-04 15:09:30 -08002023 /*
2024 * A pipe without a PLL won't actually be able to drive bits from
2025 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2026 * need the check.
2027 */
2028 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002029 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002030 assert_dsi_pll_enabled(dev_priv);
2031 else
2032 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002033 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002034 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002035 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002036 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002037 assert_fdi_tx_pll_enabled(dev_priv,
2038 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002039 }
2040 /* FIXME: assert CPU port conditions for SNB+ */
2041 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002042
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002043 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002044 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002045 if (val & PIPECONF_ENABLE) {
2046 WARN_ON(!(pipe == PIPE_A &&
2047 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002048 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002049 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002050
2051 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002052 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002053}
2054
2055/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002056 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002057 * @dev_priv: i915 private structure
2058 * @pipe: pipe to disable
2059 *
2060 * Disable @pipe, making sure that various hardware specific requirements
2061 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2062 *
2063 * @pipe should be %PIPE_A or %PIPE_B.
2064 *
2065 * Will wait until the pipe has shut down before returning.
2066 */
2067static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2068 enum pipe pipe)
2069{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002070 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2071 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072 int reg;
2073 u32 val;
2074
2075 /*
2076 * Make sure planes won't keep trying to pump pixels to us,
2077 * or we might hang the display.
2078 */
2079 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002080 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002081 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002082
2083 /* Don't disable pipe A or pipe A PLLs if needed */
2084 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2085 return;
2086
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002087 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002089 if ((val & PIPECONF_ENABLE) == 0)
2090 return;
2091
2092 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2094}
2095
Keith Packardd74362c2011-07-28 14:47:14 -07002096/*
2097 * Plane regs are double buffered, going from enabled->disabled needs a
2098 * trigger in order to latch. The display address reg provides this.
2099 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002100void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2101 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002102{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002103 struct drm_device *dev = dev_priv->dev;
2104 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002105
2106 I915_WRITE(reg, I915_READ(reg));
2107 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002108}
2109
Jesse Barnesb24e7172011-01-04 15:09:30 -08002110/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002111 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 * @dev_priv: i915 private structure
2113 * @plane: plane to enable
2114 * @pipe: pipe being fed
2115 *
2116 * Enable @plane on @pipe, making sure that @pipe is running first.
2117 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002118static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2119 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120{
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002121 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002122 struct intel_crtc *intel_crtc =
2123 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 int reg;
2125 u32 val;
2126
2127 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2128 assert_pipe_enabled(dev_priv, pipe);
2129
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002130 if (intel_crtc->primary_enabled)
2131 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002132
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002133 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002134
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135 reg = DSPCNTR(plane);
2136 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002137 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002138
2139 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002140 intel_flush_primary_plane(dev_priv, plane);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002141
2142 /*
2143 * BDW signals flip done immediately if the plane
2144 * is disabled, even if the plane enable is already
2145 * armed to occur at the next vblank :(
2146 */
2147 if (IS_BROADWELL(dev))
2148 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002149}
2150
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002152 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002153 * @dev_priv: i915 private structure
2154 * @plane: plane to disable
2155 * @pipe: pipe consuming the data
2156 *
2157 * Disable @plane; should be an independent operation.
2158 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002159static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2160 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002162 struct intel_crtc *intel_crtc =
2163 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 int reg;
2165 u32 val;
2166
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002167 if (!intel_crtc->primary_enabled)
2168 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002169
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002170 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002171
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172 reg = DSPCNTR(plane);
2173 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002174 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002175
2176 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002177 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178}
2179
Chris Wilson693db182013-03-05 14:52:39 +00002180static bool need_vtd_wa(struct drm_device *dev)
2181{
2182#ifdef CONFIG_INTEL_IOMMU
2183 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2184 return true;
2185#endif
2186 return false;
2187}
2188
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002189static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2190{
2191 int tile_height;
2192
2193 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2194 return ALIGN(height, tile_height);
2195}
2196
Chris Wilson127bd2a2010-07-23 23:32:05 +01002197int
Chris Wilson48b956c2010-09-14 12:50:34 +01002198intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002199 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002200 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002201{
Chris Wilsonce453d82011-02-21 14:43:56 +00002202 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002203 u32 alignment;
2204 int ret;
2205
Matt Roperebcdd392014-07-09 16:22:11 -07002206 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2207
Chris Wilson05394f32010-11-08 19:18:58 +00002208 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002209 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002210 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2211 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002212 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002213 alignment = 4 * 1024;
2214 else
2215 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002216 break;
2217 case I915_TILING_X:
2218 /* pin() will align the object as required by fence */
2219 alignment = 0;
2220 break;
2221 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002222 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002223 return -EINVAL;
2224 default:
2225 BUG();
2226 }
2227
Chris Wilson693db182013-03-05 14:52:39 +00002228 /* Note that the w/a also requires 64 PTE of padding following the
2229 * bo. We currently fill all unused PTE with the shadow page and so
2230 * we should always have valid PTE following the scanout preventing
2231 * the VT-d warning.
2232 */
2233 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2234 alignment = 256 * 1024;
2235
Chris Wilsonce453d82011-02-21 14:43:56 +00002236 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002237 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002238 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002239 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002240
2241 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2242 * fence, whereas 965+ only requires a fence if using
2243 * framebuffer compression. For simplicity, we always install
2244 * a fence as the cost is not that onerous.
2245 */
Chris Wilson06d98132012-04-17 15:31:24 +01002246 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002247 if (ret)
2248 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002249
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002250 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002251
Chris Wilsonce453d82011-02-21 14:43:56 +00002252 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002253 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002254
2255err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002256 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002257err_interruptible:
2258 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002259 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002260}
2261
Chris Wilson1690e1e2011-12-14 13:57:08 +01002262void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2263{
Matt Roperebcdd392014-07-09 16:22:11 -07002264 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2265
Chris Wilson1690e1e2011-12-14 13:57:08 +01002266 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002267 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002268}
2269
Daniel Vetterc2c75132012-07-05 12:17:30 +02002270/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2271 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002272unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2273 unsigned int tiling_mode,
2274 unsigned int cpp,
2275 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002276{
Chris Wilsonbc752862013-02-21 20:04:31 +00002277 if (tiling_mode != I915_TILING_NONE) {
2278 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002279
Chris Wilsonbc752862013-02-21 20:04:31 +00002280 tile_rows = *y / 8;
2281 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002282
Chris Wilsonbc752862013-02-21 20:04:31 +00002283 tiles = *x / (512/cpp);
2284 *x %= 512/cpp;
2285
2286 return tile_rows * pitch * 8 + tiles * 4096;
2287 } else {
2288 unsigned int offset;
2289
2290 offset = *y * pitch + *x * cpp;
2291 *y = 0;
2292 *x = (offset & 4095) / cpp;
2293 return offset & -4096;
2294 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002295}
2296
Jesse Barnes46f297f2014-03-07 08:57:48 -08002297int intel_format_to_fourcc(int format)
2298{
2299 switch (format) {
2300 case DISPPLANE_8BPP:
2301 return DRM_FORMAT_C8;
2302 case DISPPLANE_BGRX555:
2303 return DRM_FORMAT_XRGB1555;
2304 case DISPPLANE_BGRX565:
2305 return DRM_FORMAT_RGB565;
2306 default:
2307 case DISPPLANE_BGRX888:
2308 return DRM_FORMAT_XRGB8888;
2309 case DISPPLANE_RGBX888:
2310 return DRM_FORMAT_XBGR8888;
2311 case DISPPLANE_BGRX101010:
2312 return DRM_FORMAT_XRGB2101010;
2313 case DISPPLANE_RGBX101010:
2314 return DRM_FORMAT_XBGR2101010;
2315 }
2316}
2317
Jesse Barnes484b41d2014-03-07 08:57:55 -08002318static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002319 struct intel_plane_config *plane_config)
2320{
2321 struct drm_device *dev = crtc->base.dev;
2322 struct drm_i915_gem_object *obj = NULL;
2323 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2324 u32 base = plane_config->base;
2325
Chris Wilsonff2652e2014-03-10 08:07:02 +00002326 if (plane_config->size == 0)
2327 return false;
2328
Jesse Barnes46f297f2014-03-07 08:57:48 -08002329 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2330 plane_config->size);
2331 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002332 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002333
2334 if (plane_config->tiled) {
2335 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002336 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002337 }
2338
Dave Airlie66e514c2014-04-03 07:51:54 +10002339 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2340 mode_cmd.width = crtc->base.primary->fb->width;
2341 mode_cmd.height = crtc->base.primary->fb->height;
2342 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002343
2344 mutex_lock(&dev->struct_mutex);
2345
Dave Airlie66e514c2014-04-03 07:51:54 +10002346 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002347 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002348 DRM_DEBUG_KMS("intel fb init failed\n");
2349 goto out_unref_obj;
2350 }
2351
Daniel Vettera071fa02014-06-18 23:28:09 +02002352 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002353 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002354
2355 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2356 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002357
2358out_unref_obj:
2359 drm_gem_object_unreference(&obj->base);
2360 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002361 return false;
2362}
2363
2364static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2365 struct intel_plane_config *plane_config)
2366{
2367 struct drm_device *dev = intel_crtc->base.dev;
2368 struct drm_crtc *c;
2369 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002370 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002371
Dave Airlie66e514c2014-04-03 07:51:54 +10002372 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002373 return;
2374
2375 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2376 return;
2377
Dave Airlie66e514c2014-04-03 07:51:54 +10002378 kfree(intel_crtc->base.primary->fb);
2379 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002380
2381 /*
2382 * Failed to alloc the obj, check to see if we should share
2383 * an fb with another CRTC instead
2384 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002385 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002386 i = to_intel_crtc(c);
2387
2388 if (c == &intel_crtc->base)
2389 continue;
2390
Matt Roper2ff8fde2014-07-08 07:50:07 -07002391 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002392 continue;
2393
Matt Roper2ff8fde2014-07-08 07:50:07 -07002394 obj = intel_fb_obj(c->primary->fb);
2395 if (obj == NULL)
2396 continue;
2397
2398 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002399 drm_framebuffer_reference(c->primary->fb);
2400 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002401 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002402 break;
2403 }
2404 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002405}
2406
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002407static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2408 struct drm_framebuffer *fb,
2409 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002410{
2411 struct drm_device *dev = crtc->dev;
2412 struct drm_i915_private *dev_priv = dev->dev_private;
2413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002414 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002415 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002416 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002417 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002419
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 reg = DSPCNTR(plane);
2421 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002422 /* Mask out pixel format bits in case we change it */
2423 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002424 switch (fb->pixel_format) {
2425 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002426 dspcntr |= DISPPLANE_8BPP;
2427 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002428 case DRM_FORMAT_XRGB1555:
2429 case DRM_FORMAT_ARGB1555:
2430 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002431 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002432 case DRM_FORMAT_RGB565:
2433 dspcntr |= DISPPLANE_BGRX565;
2434 break;
2435 case DRM_FORMAT_XRGB8888:
2436 case DRM_FORMAT_ARGB8888:
2437 dspcntr |= DISPPLANE_BGRX888;
2438 break;
2439 case DRM_FORMAT_XBGR8888:
2440 case DRM_FORMAT_ABGR8888:
2441 dspcntr |= DISPPLANE_RGBX888;
2442 break;
2443 case DRM_FORMAT_XRGB2101010:
2444 case DRM_FORMAT_ARGB2101010:
2445 dspcntr |= DISPPLANE_BGRX101010;
2446 break;
2447 case DRM_FORMAT_XBGR2101010:
2448 case DRM_FORMAT_ABGR2101010:
2449 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002450 break;
2451 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002452 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002453 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002454
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002455 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002456 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002457 dspcntr |= DISPPLANE_TILED;
2458 else
2459 dspcntr &= ~DISPPLANE_TILED;
2460 }
2461
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002462 if (IS_G4X(dev))
2463 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2464
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002466
Daniel Vettere506a0c2012-07-05 12:17:29 +02002467 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002468
Daniel Vetterc2c75132012-07-05 12:17:30 +02002469 if (INTEL_INFO(dev)->gen >= 4) {
2470 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002471 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2472 fb->bits_per_pixel / 8,
2473 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002474 linear_offset -= intel_crtc->dspaddr_offset;
2475 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002476 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002477 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002478
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002479 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2480 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2481 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002482 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002483 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002484 I915_WRITE(DSPSURF(plane),
2485 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002487 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002488 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002489 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002491}
2492
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002493static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2494 struct drm_framebuffer *fb,
2495 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002496{
2497 struct drm_device *dev = crtc->dev;
2498 struct drm_i915_private *dev_priv = dev->dev_private;
2499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002500 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002501 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002502 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002503 u32 dspcntr;
2504 u32 reg;
2505
Jesse Barnes17638cd2011-06-24 12:19:23 -07002506 reg = DSPCNTR(plane);
2507 dspcntr = I915_READ(reg);
2508 /* Mask out pixel format bits in case we change it */
2509 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002510 switch (fb->pixel_format) {
2511 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002512 dspcntr |= DISPPLANE_8BPP;
2513 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002514 case DRM_FORMAT_RGB565:
2515 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002516 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002517 case DRM_FORMAT_XRGB8888:
2518 case DRM_FORMAT_ARGB8888:
2519 dspcntr |= DISPPLANE_BGRX888;
2520 break;
2521 case DRM_FORMAT_XBGR8888:
2522 case DRM_FORMAT_ABGR8888:
2523 dspcntr |= DISPPLANE_RGBX888;
2524 break;
2525 case DRM_FORMAT_XRGB2101010:
2526 case DRM_FORMAT_ARGB2101010:
2527 dspcntr |= DISPPLANE_BGRX101010;
2528 break;
2529 case DRM_FORMAT_XBGR2101010:
2530 case DRM_FORMAT_ABGR2101010:
2531 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002532 break;
2533 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002534 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002535 }
2536
2537 if (obj->tiling_mode != I915_TILING_NONE)
2538 dspcntr |= DISPPLANE_TILED;
2539 else
2540 dspcntr &= ~DISPPLANE_TILED;
2541
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002542 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002543 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2544 else
2545 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002546
2547 I915_WRITE(reg, dspcntr);
2548
Daniel Vettere506a0c2012-07-05 12:17:29 +02002549 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002550 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002551 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2552 fb->bits_per_pixel / 8,
2553 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002554 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002555
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002556 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2557 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2558 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002559 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002560 I915_WRITE(DSPSURF(plane),
2561 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002562 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002563 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2564 } else {
2565 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2566 I915_WRITE(DSPLINOFF(plane), linear_offset);
2567 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002568 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002569}
2570
2571/* Assume fb object is pinned & idle & fenced and just update base pointers */
2572static int
2573intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2574 int x, int y, enum mode_set_atomic state)
2575{
2576 struct drm_device *dev = crtc->dev;
2577 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002578
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002579 if (dev_priv->display.disable_fbc)
2580 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002581 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002582
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002583 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2584
2585 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002586}
2587
Ville Syrjälä96a02912013-02-18 19:08:49 +02002588void intel_display_handle_reset(struct drm_device *dev)
2589{
2590 struct drm_i915_private *dev_priv = dev->dev_private;
2591 struct drm_crtc *crtc;
2592
2593 /*
2594 * Flips in the rings have been nuked by the reset,
2595 * so complete all pending flips so that user space
2596 * will get its events and not get stuck.
2597 *
2598 * Also update the base address of all primary
2599 * planes to the the last fb to make sure we're
2600 * showing the correct fb after a reset.
2601 *
2602 * Need to make two loops over the crtcs so that we
2603 * don't try to grab a crtc mutex before the
2604 * pending_flip_queue really got woken up.
2605 */
2606
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002607 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2609 enum plane plane = intel_crtc->plane;
2610
2611 intel_prepare_page_flip(dev, plane);
2612 intel_finish_page_flip_plane(dev, plane);
2613 }
2614
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002615 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2617
Rob Clark51fd3712013-11-19 12:10:12 -05002618 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002619 /*
2620 * FIXME: Once we have proper support for primary planes (and
2621 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002622 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002623 */
Matt Roperf4510a22014-04-01 15:22:40 -07002624 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002625 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002626 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002627 crtc->x,
2628 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002629 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002630 }
2631}
2632
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002633static int
Chris Wilson14667a42012-04-03 17:58:35 +01002634intel_finish_fb(struct drm_framebuffer *old_fb)
2635{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002636 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002637 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2638 bool was_interruptible = dev_priv->mm.interruptible;
2639 int ret;
2640
Chris Wilson14667a42012-04-03 17:58:35 +01002641 /* Big Hammer, we also need to ensure that any pending
2642 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2643 * current scanout is retired before unpinning the old
2644 * framebuffer.
2645 *
2646 * This should only fail upon a hung GPU, in which case we
2647 * can safely continue.
2648 */
2649 dev_priv->mm.interruptible = false;
2650 ret = i915_gem_object_finish_gpu(obj);
2651 dev_priv->mm.interruptible = was_interruptible;
2652
2653 return ret;
2654}
2655
Chris Wilson7d5e3792014-03-04 13:15:08 +00002656static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2657{
2658 struct drm_device *dev = crtc->dev;
2659 struct drm_i915_private *dev_priv = dev->dev_private;
2660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2661 unsigned long flags;
2662 bool pending;
2663
2664 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2665 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2666 return false;
2667
2668 spin_lock_irqsave(&dev->event_lock, flags);
2669 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2670 spin_unlock_irqrestore(&dev->event_lock, flags);
2671
2672 return pending;
2673}
2674
Chris Wilson14667a42012-04-03 17:58:35 +01002675static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002676intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002677 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002678{
2679 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002680 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002682 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002683 struct drm_framebuffer *old_fb = crtc->primary->fb;
2684 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2685 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002686 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002687
Chris Wilson7d5e3792014-03-04 13:15:08 +00002688 if (intel_crtc_has_pending_flip(crtc)) {
2689 DRM_ERROR("pipe is still busy with an old pageflip\n");
2690 return -EBUSY;
2691 }
2692
Jesse Barnes79e53942008-11-07 14:24:08 -08002693 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002694 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002695 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002696 return 0;
2697 }
2698
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002699 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002700 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2701 plane_name(intel_crtc->plane),
2702 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002703 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002704 }
2705
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002706 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002707 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2708 if (ret == 0)
Matt Roper91565c82014-06-24 17:05:02 -07002709 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002710 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002711 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002712 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002713 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002714 return ret;
2715 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002716
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002717 /*
2718 * Update pipe size and adjust fitter if needed: the reason for this is
2719 * that in compute_mode_changes we check the native mode (not the pfit
2720 * mode) to see if we can flip rather than do a full mode set. In the
2721 * fastboot case, we'll flip, but if we don't update the pipesrc and
2722 * pfit state, we'll end up with a big fb scanned out into the wrong
2723 * sized surface.
2724 *
2725 * To fix this properly, we need to hoist the checks up into
2726 * compute_mode_changes (or above), check the actual pfit state and
2727 * whether the platform allows pfit disable with pipe active, and only
2728 * then update the pipesrc and pfit state, even on the flip path.
2729 */
Jani Nikulad330a952014-01-21 11:24:25 +02002730 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002731 const struct drm_display_mode *adjusted_mode =
2732 &intel_crtc->config.adjusted_mode;
2733
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002734 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002735 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2736 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002737 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002738 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2739 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2740 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2741 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2742 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2743 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002744 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2745 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002746 }
2747
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002748 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002749
Daniel Vetterf99d7062014-06-19 16:01:59 +02002750 if (intel_crtc->active)
2751 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2752
Matt Roperf4510a22014-04-01 15:22:40 -07002753 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002754 crtc->x = x;
2755 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002756
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002757 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002758 if (intel_crtc->active && old_fb != fb)
2759 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002760 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002761 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002762 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002763 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002764
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002765 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002766 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002767 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002768
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002769 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002770}
2771
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002772static void intel_fdi_normal_train(struct drm_crtc *crtc)
2773{
2774 struct drm_device *dev = crtc->dev;
2775 struct drm_i915_private *dev_priv = dev->dev_private;
2776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2777 int pipe = intel_crtc->pipe;
2778 u32 reg, temp;
2779
2780 /* enable normal train */
2781 reg = FDI_TX_CTL(pipe);
2782 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002783 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002784 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2785 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002786 } else {
2787 temp &= ~FDI_LINK_TRAIN_NONE;
2788 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002789 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002790 I915_WRITE(reg, temp);
2791
2792 reg = FDI_RX_CTL(pipe);
2793 temp = I915_READ(reg);
2794 if (HAS_PCH_CPT(dev)) {
2795 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2796 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2797 } else {
2798 temp &= ~FDI_LINK_TRAIN_NONE;
2799 temp |= FDI_LINK_TRAIN_NONE;
2800 }
2801 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2802
2803 /* wait one idle pattern time */
2804 POSTING_READ(reg);
2805 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002806
2807 /* IVB wants error correction enabled */
2808 if (IS_IVYBRIDGE(dev))
2809 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2810 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002811}
2812
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002813static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002814{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002815 return crtc->base.enabled && crtc->active &&
2816 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002817}
2818
Daniel Vetter01a415f2012-10-27 15:58:40 +02002819static void ivb_modeset_global_resources(struct drm_device *dev)
2820{
2821 struct drm_i915_private *dev_priv = dev->dev_private;
2822 struct intel_crtc *pipe_B_crtc =
2823 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2824 struct intel_crtc *pipe_C_crtc =
2825 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2826 uint32_t temp;
2827
Daniel Vetter1e833f42013-02-19 22:31:57 +01002828 /*
2829 * When everything is off disable fdi C so that we could enable fdi B
2830 * with all lanes. Note that we don't care about enabled pipes without
2831 * an enabled pch encoder.
2832 */
2833 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2834 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002835 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2836 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2837
2838 temp = I915_READ(SOUTH_CHICKEN1);
2839 temp &= ~FDI_BC_BIFURCATION_SELECT;
2840 DRM_DEBUG_KMS("disabling fdi C rx\n");
2841 I915_WRITE(SOUTH_CHICKEN1, temp);
2842 }
2843}
2844
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002845/* The FDI link training functions for ILK/Ibexpeak. */
2846static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2847{
2848 struct drm_device *dev = crtc->dev;
2849 struct drm_i915_private *dev_priv = dev->dev_private;
2850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2851 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002852 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002853
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002854 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002855 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002856
Adam Jacksone1a44742010-06-25 15:32:14 -04002857 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2858 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002859 reg = FDI_RX_IMR(pipe);
2860 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002861 temp &= ~FDI_RX_SYMBOL_LOCK;
2862 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002863 I915_WRITE(reg, temp);
2864 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002865 udelay(150);
2866
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002867 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002868 reg = FDI_TX_CTL(pipe);
2869 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002870 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2871 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002872 temp &= ~FDI_LINK_TRAIN_NONE;
2873 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002874 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002875
Chris Wilson5eddb702010-09-11 13:48:45 +01002876 reg = FDI_RX_CTL(pipe);
2877 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002878 temp &= ~FDI_LINK_TRAIN_NONE;
2879 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002880 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2881
2882 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002883 udelay(150);
2884
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002885 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002886 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2887 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2888 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002889
Chris Wilson5eddb702010-09-11 13:48:45 +01002890 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002891 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002892 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002893 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2894
2895 if ((temp & FDI_RX_BIT_LOCK)) {
2896 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002897 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002898 break;
2899 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002900 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002901 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002902 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002903
2904 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002905 reg = FDI_TX_CTL(pipe);
2906 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002907 temp &= ~FDI_LINK_TRAIN_NONE;
2908 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002909 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002910
Chris Wilson5eddb702010-09-11 13:48:45 +01002911 reg = FDI_RX_CTL(pipe);
2912 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002913 temp &= ~FDI_LINK_TRAIN_NONE;
2914 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002915 I915_WRITE(reg, temp);
2916
2917 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002918 udelay(150);
2919
Chris Wilson5eddb702010-09-11 13:48:45 +01002920 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002921 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002922 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002923 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2924
2925 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002926 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002927 DRM_DEBUG_KMS("FDI train 2 done.\n");
2928 break;
2929 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002930 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002931 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002932 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002933
2934 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002935
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002936}
2937
Akshay Joshi0206e352011-08-16 15:34:10 -04002938static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002939 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2940 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2941 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2942 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2943};
2944
2945/* The FDI link training functions for SNB/Cougarpoint. */
2946static void gen6_fdi_link_train(struct drm_crtc *crtc)
2947{
2948 struct drm_device *dev = crtc->dev;
2949 struct drm_i915_private *dev_priv = dev->dev_private;
2950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2951 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002952 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002953
Adam Jacksone1a44742010-06-25 15:32:14 -04002954 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2955 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002956 reg = FDI_RX_IMR(pipe);
2957 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002958 temp &= ~FDI_RX_SYMBOL_LOCK;
2959 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002960 I915_WRITE(reg, temp);
2961
2962 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002963 udelay(150);
2964
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002965 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002966 reg = FDI_TX_CTL(pipe);
2967 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002968 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2969 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002970 temp &= ~FDI_LINK_TRAIN_NONE;
2971 temp |= FDI_LINK_TRAIN_PATTERN_1;
2972 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2973 /* SNB-B */
2974 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002975 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002976
Daniel Vetterd74cf322012-10-26 10:58:13 +02002977 I915_WRITE(FDI_RX_MISC(pipe),
2978 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2979
Chris Wilson5eddb702010-09-11 13:48:45 +01002980 reg = FDI_RX_CTL(pipe);
2981 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002982 if (HAS_PCH_CPT(dev)) {
2983 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2984 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2985 } else {
2986 temp &= ~FDI_LINK_TRAIN_NONE;
2987 temp |= FDI_LINK_TRAIN_PATTERN_1;
2988 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002989 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2990
2991 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002992 udelay(150);
2993
Akshay Joshi0206e352011-08-16 15:34:10 -04002994 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002995 reg = FDI_TX_CTL(pipe);
2996 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002997 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2998 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002999 I915_WRITE(reg, temp);
3000
3001 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003002 udelay(500);
3003
Sean Paulfa37d392012-03-02 12:53:39 -05003004 for (retry = 0; retry < 5; retry++) {
3005 reg = FDI_RX_IIR(pipe);
3006 temp = I915_READ(reg);
3007 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3008 if (temp & FDI_RX_BIT_LOCK) {
3009 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3010 DRM_DEBUG_KMS("FDI train 1 done.\n");
3011 break;
3012 }
3013 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003014 }
Sean Paulfa37d392012-03-02 12:53:39 -05003015 if (retry < 5)
3016 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003017 }
3018 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003020
3021 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003022 reg = FDI_TX_CTL(pipe);
3023 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003024 temp &= ~FDI_LINK_TRAIN_NONE;
3025 temp |= FDI_LINK_TRAIN_PATTERN_2;
3026 if (IS_GEN6(dev)) {
3027 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3028 /* SNB-B */
3029 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3030 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003031 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003032
Chris Wilson5eddb702010-09-11 13:48:45 +01003033 reg = FDI_RX_CTL(pipe);
3034 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003035 if (HAS_PCH_CPT(dev)) {
3036 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3037 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3038 } else {
3039 temp &= ~FDI_LINK_TRAIN_NONE;
3040 temp |= FDI_LINK_TRAIN_PATTERN_2;
3041 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003042 I915_WRITE(reg, temp);
3043
3044 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003045 udelay(150);
3046
Akshay Joshi0206e352011-08-16 15:34:10 -04003047 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003048 reg = FDI_TX_CTL(pipe);
3049 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003050 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3051 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003052 I915_WRITE(reg, temp);
3053
3054 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003055 udelay(500);
3056
Sean Paulfa37d392012-03-02 12:53:39 -05003057 for (retry = 0; retry < 5; retry++) {
3058 reg = FDI_RX_IIR(pipe);
3059 temp = I915_READ(reg);
3060 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3061 if (temp & FDI_RX_SYMBOL_LOCK) {
3062 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3063 DRM_DEBUG_KMS("FDI train 2 done.\n");
3064 break;
3065 }
3066 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003067 }
Sean Paulfa37d392012-03-02 12:53:39 -05003068 if (retry < 5)
3069 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003070 }
3071 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003072 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003073
3074 DRM_DEBUG_KMS("FDI train done.\n");
3075}
3076
Jesse Barnes357555c2011-04-28 15:09:55 -07003077/* Manual link training for Ivy Bridge A0 parts */
3078static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3079{
3080 struct drm_device *dev = crtc->dev;
3081 struct drm_i915_private *dev_priv = dev->dev_private;
3082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3083 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003084 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003085
3086 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3087 for train result */
3088 reg = FDI_RX_IMR(pipe);
3089 temp = I915_READ(reg);
3090 temp &= ~FDI_RX_SYMBOL_LOCK;
3091 temp &= ~FDI_RX_BIT_LOCK;
3092 I915_WRITE(reg, temp);
3093
3094 POSTING_READ(reg);
3095 udelay(150);
3096
Daniel Vetter01a415f2012-10-27 15:58:40 +02003097 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3098 I915_READ(FDI_RX_IIR(pipe)));
3099
Jesse Barnes139ccd32013-08-19 11:04:55 -07003100 /* Try each vswing and preemphasis setting twice before moving on */
3101 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3102 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003103 reg = FDI_TX_CTL(pipe);
3104 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003105 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3106 temp &= ~FDI_TX_ENABLE;
3107 I915_WRITE(reg, temp);
3108
3109 reg = FDI_RX_CTL(pipe);
3110 temp = I915_READ(reg);
3111 temp &= ~FDI_LINK_TRAIN_AUTO;
3112 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3113 temp &= ~FDI_RX_ENABLE;
3114 I915_WRITE(reg, temp);
3115
3116 /* enable CPU FDI TX and PCH FDI RX */
3117 reg = FDI_TX_CTL(pipe);
3118 temp = I915_READ(reg);
3119 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3120 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3121 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003122 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003123 temp |= snb_b_fdi_train_param[j/2];
3124 temp |= FDI_COMPOSITE_SYNC;
3125 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3126
3127 I915_WRITE(FDI_RX_MISC(pipe),
3128 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3129
3130 reg = FDI_RX_CTL(pipe);
3131 temp = I915_READ(reg);
3132 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3133 temp |= FDI_COMPOSITE_SYNC;
3134 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3135
3136 POSTING_READ(reg);
3137 udelay(1); /* should be 0.5us */
3138
3139 for (i = 0; i < 4; i++) {
3140 reg = FDI_RX_IIR(pipe);
3141 temp = I915_READ(reg);
3142 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3143
3144 if (temp & FDI_RX_BIT_LOCK ||
3145 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3146 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3147 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3148 i);
3149 break;
3150 }
3151 udelay(1); /* should be 0.5us */
3152 }
3153 if (i == 4) {
3154 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3155 continue;
3156 }
3157
3158 /* Train 2 */
3159 reg = FDI_TX_CTL(pipe);
3160 temp = I915_READ(reg);
3161 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3162 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3163 I915_WRITE(reg, temp);
3164
3165 reg = FDI_RX_CTL(pipe);
3166 temp = I915_READ(reg);
3167 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3168 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003169 I915_WRITE(reg, temp);
3170
3171 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003172 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003173
Jesse Barnes139ccd32013-08-19 11:04:55 -07003174 for (i = 0; i < 4; i++) {
3175 reg = FDI_RX_IIR(pipe);
3176 temp = I915_READ(reg);
3177 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003178
Jesse Barnes139ccd32013-08-19 11:04:55 -07003179 if (temp & FDI_RX_SYMBOL_LOCK ||
3180 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3181 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3182 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3183 i);
3184 goto train_done;
3185 }
3186 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003187 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003188 if (i == 4)
3189 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003190 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003191
Jesse Barnes139ccd32013-08-19 11:04:55 -07003192train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003193 DRM_DEBUG_KMS("FDI train done.\n");
3194}
3195
Daniel Vetter88cefb62012-08-12 19:27:14 +02003196static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003197{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003198 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003199 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003200 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003201 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003202
Jesse Barnesc64e3112010-09-10 11:27:03 -07003203
Jesse Barnes0e23b992010-09-10 11:10:00 -07003204 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003205 reg = FDI_RX_CTL(pipe);
3206 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003207 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3208 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003209 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003210 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3211
3212 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003213 udelay(200);
3214
3215 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 temp = I915_READ(reg);
3217 I915_WRITE(reg, temp | FDI_PCDCLK);
3218
3219 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003220 udelay(200);
3221
Paulo Zanoni20749732012-11-23 15:30:38 -02003222 /* Enable CPU FDI TX PLL, always on for Ironlake */
3223 reg = FDI_TX_CTL(pipe);
3224 temp = I915_READ(reg);
3225 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3226 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003227
Paulo Zanoni20749732012-11-23 15:30:38 -02003228 POSTING_READ(reg);
3229 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003230 }
3231}
3232
Daniel Vetter88cefb62012-08-12 19:27:14 +02003233static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3234{
3235 struct drm_device *dev = intel_crtc->base.dev;
3236 struct drm_i915_private *dev_priv = dev->dev_private;
3237 int pipe = intel_crtc->pipe;
3238 u32 reg, temp;
3239
3240 /* Switch from PCDclk to Rawclk */
3241 reg = FDI_RX_CTL(pipe);
3242 temp = I915_READ(reg);
3243 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3244
3245 /* Disable CPU FDI TX PLL */
3246 reg = FDI_TX_CTL(pipe);
3247 temp = I915_READ(reg);
3248 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3249
3250 POSTING_READ(reg);
3251 udelay(100);
3252
3253 reg = FDI_RX_CTL(pipe);
3254 temp = I915_READ(reg);
3255 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3256
3257 /* Wait for the clocks to turn off. */
3258 POSTING_READ(reg);
3259 udelay(100);
3260}
3261
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003262static void ironlake_fdi_disable(struct drm_crtc *crtc)
3263{
3264 struct drm_device *dev = crtc->dev;
3265 struct drm_i915_private *dev_priv = dev->dev_private;
3266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3267 int pipe = intel_crtc->pipe;
3268 u32 reg, temp;
3269
3270 /* disable CPU FDI tx and PCH FDI rx */
3271 reg = FDI_TX_CTL(pipe);
3272 temp = I915_READ(reg);
3273 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3274 POSTING_READ(reg);
3275
3276 reg = FDI_RX_CTL(pipe);
3277 temp = I915_READ(reg);
3278 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003279 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003280 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3281
3282 POSTING_READ(reg);
3283 udelay(100);
3284
3285 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003286 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003287 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003288
3289 /* still set train pattern 1 */
3290 reg = FDI_TX_CTL(pipe);
3291 temp = I915_READ(reg);
3292 temp &= ~FDI_LINK_TRAIN_NONE;
3293 temp |= FDI_LINK_TRAIN_PATTERN_1;
3294 I915_WRITE(reg, temp);
3295
3296 reg = FDI_RX_CTL(pipe);
3297 temp = I915_READ(reg);
3298 if (HAS_PCH_CPT(dev)) {
3299 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3300 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3301 } else {
3302 temp &= ~FDI_LINK_TRAIN_NONE;
3303 temp |= FDI_LINK_TRAIN_PATTERN_1;
3304 }
3305 /* BPC in FDI rx is consistent with that in PIPECONF */
3306 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003307 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003308 I915_WRITE(reg, temp);
3309
3310 POSTING_READ(reg);
3311 udelay(100);
3312}
3313
Chris Wilson5dce5b932014-01-20 10:17:36 +00003314bool intel_has_pending_fb_unpin(struct drm_device *dev)
3315{
3316 struct intel_crtc *crtc;
3317
3318 /* Note that we don't need to be called with mode_config.lock here
3319 * as our list of CRTC objects is static for the lifetime of the
3320 * device and so cannot disappear as we iterate. Similarly, we can
3321 * happily treat the predicates as racy, atomic checks as userspace
3322 * cannot claim and pin a new fb without at least acquring the
3323 * struct_mutex and so serialising with us.
3324 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003325 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003326 if (atomic_read(&crtc->unpin_work_count) == 0)
3327 continue;
3328
3329 if (crtc->unpin_work)
3330 intel_wait_for_vblank(dev, crtc->pipe);
3331
3332 return true;
3333 }
3334
3335 return false;
3336}
3337
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003338void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003339{
Chris Wilson0f911282012-04-17 10:05:38 +01003340 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003341 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003342
Matt Roperf4510a22014-04-01 15:22:40 -07003343 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003344 return;
3345
Daniel Vetter2c10d572012-12-20 21:24:07 +01003346 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3347
Daniel Vettereed6d672014-05-19 16:09:35 +02003348 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3349 !intel_crtc_has_pending_flip(crtc),
3350 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003351
Chris Wilson0f911282012-04-17 10:05:38 +01003352 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003353 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003354 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003355}
3356
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003357/* Program iCLKIP clock to the desired frequency */
3358static void lpt_program_iclkip(struct drm_crtc *crtc)
3359{
3360 struct drm_device *dev = crtc->dev;
3361 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003362 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003363 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3364 u32 temp;
3365
Daniel Vetter09153002012-12-12 14:06:44 +01003366 mutex_lock(&dev_priv->dpio_lock);
3367
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003368 /* It is necessary to ungate the pixclk gate prior to programming
3369 * the divisors, and gate it back when it is done.
3370 */
3371 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3372
3373 /* Disable SSCCTL */
3374 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003375 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3376 SBI_SSCCTL_DISABLE,
3377 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003378
3379 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003380 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003381 auxdiv = 1;
3382 divsel = 0x41;
3383 phaseinc = 0x20;
3384 } else {
3385 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003386 * but the adjusted_mode->crtc_clock in in KHz. To get the
3387 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003388 * convert the virtual clock precision to KHz here for higher
3389 * precision.
3390 */
3391 u32 iclk_virtual_root_freq = 172800 * 1000;
3392 u32 iclk_pi_range = 64;
3393 u32 desired_divisor, msb_divisor_value, pi_value;
3394
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003395 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003396 msb_divisor_value = desired_divisor / iclk_pi_range;
3397 pi_value = desired_divisor % iclk_pi_range;
3398
3399 auxdiv = 0;
3400 divsel = msb_divisor_value - 2;
3401 phaseinc = pi_value;
3402 }
3403
3404 /* This should not happen with any sane values */
3405 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3406 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3407 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3408 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3409
3410 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003411 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003412 auxdiv,
3413 divsel,
3414 phasedir,
3415 phaseinc);
3416
3417 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003418 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003419 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3420 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3421 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3422 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3423 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3424 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003425 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003426
3427 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003428 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003429 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3430 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003431 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003432
3433 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003434 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003435 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003436 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003437
3438 /* Wait for initialization time */
3439 udelay(24);
3440
3441 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003442
3443 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003444}
3445
Daniel Vetter275f01b22013-05-03 11:49:47 +02003446static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3447 enum pipe pch_transcoder)
3448{
3449 struct drm_device *dev = crtc->base.dev;
3450 struct drm_i915_private *dev_priv = dev->dev_private;
3451 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3452
3453 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3454 I915_READ(HTOTAL(cpu_transcoder)));
3455 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3456 I915_READ(HBLANK(cpu_transcoder)));
3457 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3458 I915_READ(HSYNC(cpu_transcoder)));
3459
3460 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3461 I915_READ(VTOTAL(cpu_transcoder)));
3462 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3463 I915_READ(VBLANK(cpu_transcoder)));
3464 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3465 I915_READ(VSYNC(cpu_transcoder)));
3466 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3467 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3468}
3469
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003470static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3471{
3472 struct drm_i915_private *dev_priv = dev->dev_private;
3473 uint32_t temp;
3474
3475 temp = I915_READ(SOUTH_CHICKEN1);
3476 if (temp & FDI_BC_BIFURCATION_SELECT)
3477 return;
3478
3479 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3480 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3481
3482 temp |= FDI_BC_BIFURCATION_SELECT;
3483 DRM_DEBUG_KMS("enabling fdi C rx\n");
3484 I915_WRITE(SOUTH_CHICKEN1, temp);
3485 POSTING_READ(SOUTH_CHICKEN1);
3486}
3487
3488static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3489{
3490 struct drm_device *dev = intel_crtc->base.dev;
3491 struct drm_i915_private *dev_priv = dev->dev_private;
3492
3493 switch (intel_crtc->pipe) {
3494 case PIPE_A:
3495 break;
3496 case PIPE_B:
3497 if (intel_crtc->config.fdi_lanes > 2)
3498 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3499 else
3500 cpt_enable_fdi_bc_bifurcation(dev);
3501
3502 break;
3503 case PIPE_C:
3504 cpt_enable_fdi_bc_bifurcation(dev);
3505
3506 break;
3507 default:
3508 BUG();
3509 }
3510}
3511
Jesse Barnesf67a5592011-01-05 10:31:48 -08003512/*
3513 * Enable PCH resources required for PCH ports:
3514 * - PCH PLLs
3515 * - FDI training & RX/TX
3516 * - update transcoder timings
3517 * - DP transcoding bits
3518 * - transcoder
3519 */
3520static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003521{
3522 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003523 struct drm_i915_private *dev_priv = dev->dev_private;
3524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3525 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003526 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003527
Daniel Vetterab9412b2013-05-03 11:49:46 +02003528 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003529
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003530 if (IS_IVYBRIDGE(dev))
3531 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3532
Daniel Vettercd986ab2012-10-26 10:58:12 +02003533 /* Write the TU size bits before fdi link training, so that error
3534 * detection works. */
3535 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3536 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3537
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003538 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003539 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003540
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003541 /* We need to program the right clock selection before writing the pixel
3542 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003543 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003544 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003545
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003546 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003547 temp |= TRANS_DPLL_ENABLE(pipe);
3548 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003549 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003550 temp |= sel;
3551 else
3552 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003553 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003554 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003555
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003556 /* XXX: pch pll's can be enabled any time before we enable the PCH
3557 * transcoder, and we actually should do this to not upset any PCH
3558 * transcoder that already use the clock when we share it.
3559 *
3560 * Note that enable_shared_dpll tries to do the right thing, but
3561 * get_shared_dpll unconditionally resets the pll - we need that to have
3562 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003563 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003564
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003565 /* set transcoder timing, panel must allow it */
3566 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003567 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003568
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003569 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003570
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003571 /* For PCH DP, enable TRANS_DP_CTL */
3572 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003573 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3574 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003575 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 reg = TRANS_DP_CTL(pipe);
3577 temp = I915_READ(reg);
3578 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003579 TRANS_DP_SYNC_MASK |
3580 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003581 temp |= (TRANS_DP_OUTPUT_ENABLE |
3582 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003583 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003584
3585 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003586 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003587 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003589
3590 switch (intel_trans_dp_port_sel(crtc)) {
3591 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003592 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003593 break;
3594 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003596 break;
3597 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003598 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003599 break;
3600 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003601 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003602 }
3603
Chris Wilson5eddb702010-09-11 13:48:45 +01003604 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003605 }
3606
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003607 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003608}
3609
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003610static void lpt_pch_enable(struct drm_crtc *crtc)
3611{
3612 struct drm_device *dev = crtc->dev;
3613 struct drm_i915_private *dev_priv = dev->dev_private;
3614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003615 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003616
Daniel Vetterab9412b2013-05-03 11:49:46 +02003617 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003618
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003619 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003620
Paulo Zanoni0540e482012-10-31 18:12:40 -02003621 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003622 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003623
Paulo Zanoni937bb612012-10-31 18:12:47 -02003624 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003625}
3626
Daniel Vetter716c2e52014-06-25 22:02:02 +03003627void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003628{
Daniel Vettere2b78262013-06-07 23:10:03 +02003629 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003630
3631 if (pll == NULL)
3632 return;
3633
3634 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003635 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003636 return;
3637 }
3638
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003639 if (--pll->refcount == 0) {
3640 WARN_ON(pll->on);
3641 WARN_ON(pll->active);
3642 }
3643
Daniel Vettera43f6e02013-06-07 23:10:32 +02003644 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003645}
3646
Daniel Vetter716c2e52014-06-25 22:02:02 +03003647struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003648{
Daniel Vettere2b78262013-06-07 23:10:03 +02003649 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3650 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3651 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003652
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003653 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003654 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3655 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003656 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003657 }
3658
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003659 if (HAS_PCH_IBX(dev_priv->dev)) {
3660 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003661 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003662 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003663
Daniel Vetter46edb022013-06-05 13:34:12 +02003664 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3665 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003666
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003667 WARN_ON(pll->refcount);
3668
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003669 goto found;
3670 }
3671
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003672 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3673 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003674
3675 /* Only want to check enabled timings first */
3676 if (pll->refcount == 0)
3677 continue;
3678
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003679 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3680 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003681 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003682 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003683 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003684
3685 goto found;
3686 }
3687 }
3688
3689 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003690 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3691 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003692 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003693 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3694 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003695 goto found;
3696 }
3697 }
3698
3699 return NULL;
3700
3701found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003702 if (pll->refcount == 0)
3703 pll->hw_state = crtc->config.dpll_hw_state;
3704
Daniel Vettera43f6e02013-06-07 23:10:32 +02003705 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003706 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3707 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003708
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003709 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003710
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003711 return pll;
3712}
3713
Daniel Vettera1520312013-05-03 11:49:50 +02003714static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003715{
3716 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003717 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003718 u32 temp;
3719
3720 temp = I915_READ(dslreg);
3721 udelay(500);
3722 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003723 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003724 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003725 }
3726}
3727
Jesse Barnesb074cec2013-04-25 12:55:02 -07003728static void ironlake_pfit_enable(struct intel_crtc *crtc)
3729{
3730 struct drm_device *dev = crtc->base.dev;
3731 struct drm_i915_private *dev_priv = dev->dev_private;
3732 int pipe = crtc->pipe;
3733
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003734 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003735 /* Force use of hard-coded filter coefficients
3736 * as some pre-programmed values are broken,
3737 * e.g. x201.
3738 */
3739 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3740 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3741 PF_PIPE_SEL_IVB(pipe));
3742 else
3743 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3744 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3745 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003746 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003747}
3748
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003749static void intel_enable_planes(struct drm_crtc *crtc)
3750{
3751 struct drm_device *dev = crtc->dev;
3752 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003753 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003754 struct intel_plane *intel_plane;
3755
Matt Roperaf2b6532014-04-01 15:22:32 -07003756 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3757 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003758 if (intel_plane->pipe == pipe)
3759 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003760 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003761}
3762
3763static void intel_disable_planes(struct drm_crtc *crtc)
3764{
3765 struct drm_device *dev = crtc->dev;
3766 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003767 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003768 struct intel_plane *intel_plane;
3769
Matt Roperaf2b6532014-04-01 15:22:32 -07003770 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3771 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003772 if (intel_plane->pipe == pipe)
3773 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003774 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003775}
3776
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003777void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003778{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003779 struct drm_device *dev = crtc->base.dev;
3780 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003781
3782 if (!crtc->config.ips_enabled)
3783 return;
3784
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003785 /* We can only enable IPS after we enable a plane and wait for a vblank */
3786 intel_wait_for_vblank(dev, crtc->pipe);
3787
Paulo Zanonid77e4532013-09-24 13:52:55 -03003788 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003789 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003790 mutex_lock(&dev_priv->rps.hw_lock);
3791 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3792 mutex_unlock(&dev_priv->rps.hw_lock);
3793 /* Quoting Art Runyan: "its not safe to expect any particular
3794 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003795 * mailbox." Moreover, the mailbox may return a bogus state,
3796 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003797 */
3798 } else {
3799 I915_WRITE(IPS_CTL, IPS_ENABLE);
3800 /* The bit only becomes 1 in the next vblank, so this wait here
3801 * is essentially intel_wait_for_vblank. If we don't have this
3802 * and don't wait for vblanks until the end of crtc_enable, then
3803 * the HW state readout code will complain that the expected
3804 * IPS_CTL value is not the one we read. */
3805 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3806 DRM_ERROR("Timed out waiting for IPS enable\n");
3807 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003808}
3809
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003810void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003811{
3812 struct drm_device *dev = crtc->base.dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814
3815 if (!crtc->config.ips_enabled)
3816 return;
3817
3818 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003819 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003820 mutex_lock(&dev_priv->rps.hw_lock);
3821 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3822 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003823 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3824 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3825 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003826 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003827 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003828 POSTING_READ(IPS_CTL);
3829 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003830
3831 /* We need to wait for a vblank before we can disable the plane. */
3832 intel_wait_for_vblank(dev, crtc->pipe);
3833}
3834
3835/** Loads the palette/gamma unit for the CRTC with the prepared values */
3836static void intel_crtc_load_lut(struct drm_crtc *crtc)
3837{
3838 struct drm_device *dev = crtc->dev;
3839 struct drm_i915_private *dev_priv = dev->dev_private;
3840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3841 enum pipe pipe = intel_crtc->pipe;
3842 int palreg = PALETTE(pipe);
3843 int i;
3844 bool reenable_ips = false;
3845
3846 /* The clocks have to be on to load the palette. */
3847 if (!crtc->enabled || !intel_crtc->active)
3848 return;
3849
3850 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3851 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3852 assert_dsi_pll_enabled(dev_priv);
3853 else
3854 assert_pll_enabled(dev_priv, pipe);
3855 }
3856
3857 /* use legacy palette for Ironlake */
3858 if (HAS_PCH_SPLIT(dev))
3859 palreg = LGC_PALETTE(pipe);
3860
3861 /* Workaround : Do not read or write the pipe palette/gamma data while
3862 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3863 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003864 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003865 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3866 GAMMA_MODE_MODE_SPLIT)) {
3867 hsw_disable_ips(intel_crtc);
3868 reenable_ips = true;
3869 }
3870
3871 for (i = 0; i < 256; i++) {
3872 I915_WRITE(palreg + 4 * i,
3873 (intel_crtc->lut_r[i] << 16) |
3874 (intel_crtc->lut_g[i] << 8) |
3875 intel_crtc->lut_b[i]);
3876 }
3877
3878 if (reenable_ips)
3879 hsw_enable_ips(intel_crtc);
3880}
3881
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003882static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3883{
3884 if (!enable && intel_crtc->overlay) {
3885 struct drm_device *dev = intel_crtc->base.dev;
3886 struct drm_i915_private *dev_priv = dev->dev_private;
3887
3888 mutex_lock(&dev->struct_mutex);
3889 dev_priv->mm.interruptible = false;
3890 (void) intel_overlay_switch_off(intel_crtc->overlay);
3891 dev_priv->mm.interruptible = true;
3892 mutex_unlock(&dev->struct_mutex);
3893 }
3894
3895 /* Let userspace switch the overlay on again. In most cases userspace
3896 * has to recompute where to put it anyway.
3897 */
3898}
3899
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003900static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003901{
3902 struct drm_device *dev = crtc->dev;
3903 struct drm_i915_private *dev_priv = dev->dev_private;
3904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3905 int pipe = intel_crtc->pipe;
3906 int plane = intel_crtc->plane;
3907
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003908 drm_vblank_on(dev, pipe);
3909
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003910 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3911 intel_enable_planes(crtc);
3912 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003913 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003914
3915 hsw_enable_ips(intel_crtc);
3916
3917 mutex_lock(&dev->struct_mutex);
3918 intel_update_fbc(dev);
3919 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003920
3921 /*
3922 * FIXME: Once we grow proper nuclear flip support out of this we need
3923 * to compute the mask of flip planes precisely. For the time being
3924 * consider this a flip from a NULL plane.
3925 */
3926 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003927}
3928
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003929static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003930{
3931 struct drm_device *dev = crtc->dev;
3932 struct drm_i915_private *dev_priv = dev->dev_private;
3933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3934 int pipe = intel_crtc->pipe;
3935 int plane = intel_crtc->plane;
3936
3937 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003938
3939 if (dev_priv->fbc.plane == plane)
3940 intel_disable_fbc(dev);
3941
3942 hsw_disable_ips(intel_crtc);
3943
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003944 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003945 intel_crtc_update_cursor(crtc, false);
3946 intel_disable_planes(crtc);
3947 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003948
Daniel Vetterf99d7062014-06-19 16:01:59 +02003949 /*
3950 * FIXME: Once we grow proper nuclear flip support out of this we need
3951 * to compute the mask of flip planes precisely. For the time being
3952 * consider this a flip to a NULL plane.
3953 */
3954 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
3955
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003956 drm_vblank_off(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003957}
3958
Jesse Barnesf67a5592011-01-05 10:31:48 -08003959static void ironlake_crtc_enable(struct drm_crtc *crtc)
3960{
3961 struct drm_device *dev = crtc->dev;
3962 struct drm_i915_private *dev_priv = dev->dev_private;
3963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003964 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003965 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02003966 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003967
Daniel Vetter08a48462012-07-02 11:43:47 +02003968 WARN_ON(!crtc->enabled);
3969
Jesse Barnesf67a5592011-01-05 10:31:48 -08003970 if (intel_crtc->active)
3971 return;
3972
Daniel Vetterb14b1052014-04-24 23:55:13 +02003973 if (intel_crtc->config.has_pch_encoder)
3974 intel_prepare_shared_dpll(intel_crtc);
3975
Daniel Vetter29407aa2014-04-24 23:55:08 +02003976 if (intel_crtc->config.has_dp_encoder)
3977 intel_dp_set_m_n(intel_crtc);
3978
3979 intel_set_pipe_timings(intel_crtc);
3980
3981 if (intel_crtc->config.has_pch_encoder) {
3982 intel_cpu_transcoder_set_m_n(intel_crtc,
3983 &intel_crtc->config.fdi_m_n);
3984 }
3985
3986 ironlake_set_pipeconf(crtc);
3987
3988 /* Set up the display plane register */
3989 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
3990 POSTING_READ(DSPCNTR(plane));
3991
3992 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
3993 crtc->x, crtc->y);
3994
Jesse Barnesf67a5592011-01-05 10:31:48 -08003995 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003996
3997 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3998 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3999
Daniel Vetterf6736a12013-06-05 13:34:30 +02004000 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004001 if (encoder->pre_enable)
4002 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004003
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004004 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004005 /* Note: FDI PLL enabling _must_ be done before we enable the
4006 * cpu pipes, hence this is separate from all the other fdi/pch
4007 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004008 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004009 } else {
4010 assert_fdi_tx_disabled(dev_priv, pipe);
4011 assert_fdi_rx_disabled(dev_priv, pipe);
4012 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004013
Jesse Barnesb074cec2013-04-25 12:55:02 -07004014 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004015
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004016 /*
4017 * On ILK+ LUT must be loaded before the pipe is running but with
4018 * clocks enabled
4019 */
4020 intel_crtc_load_lut(crtc);
4021
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004022 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004023 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004024
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004025 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004026 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004027
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004028 for_each_encoder_on_crtc(dev, crtc, encoder)
4029 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004030
4031 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004032 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004033
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004034 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004035}
4036
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004037/* IPS only exists on ULT machines and is tied to pipe A. */
4038static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4039{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004040 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004041}
4042
Paulo Zanonie4916942013-09-20 16:21:19 -03004043/*
4044 * This implements the workaround described in the "notes" section of the mode
4045 * set sequence documentation. When going from no pipes or single pipe to
4046 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4047 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4048 */
4049static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4050{
4051 struct drm_device *dev = crtc->base.dev;
4052 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4053
4054 /* We want to get the other_active_crtc only if there's only 1 other
4055 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004056 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004057 if (!crtc_it->active || crtc_it == crtc)
4058 continue;
4059
4060 if (other_active_crtc)
4061 return;
4062
4063 other_active_crtc = crtc_it;
4064 }
4065 if (!other_active_crtc)
4066 return;
4067
4068 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4069 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4070}
4071
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004072static void haswell_crtc_enable(struct drm_crtc *crtc)
4073{
4074 struct drm_device *dev = crtc->dev;
4075 struct drm_i915_private *dev_priv = dev->dev_private;
4076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4077 struct intel_encoder *encoder;
4078 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004079 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004080
4081 WARN_ON(!crtc->enabled);
4082
4083 if (intel_crtc->active)
4084 return;
4085
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004086 if (intel_crtc_to_shared_dpll(intel_crtc))
4087 intel_enable_shared_dpll(intel_crtc);
4088
Daniel Vetter229fca92014-04-24 23:55:09 +02004089 if (intel_crtc->config.has_dp_encoder)
4090 intel_dp_set_m_n(intel_crtc);
4091
4092 intel_set_pipe_timings(intel_crtc);
4093
4094 if (intel_crtc->config.has_pch_encoder) {
4095 intel_cpu_transcoder_set_m_n(intel_crtc,
4096 &intel_crtc->config.fdi_m_n);
4097 }
4098
4099 haswell_set_pipeconf(crtc);
4100
4101 intel_set_pipe_csc(crtc);
4102
4103 /* Set up the display plane register */
4104 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4105 POSTING_READ(DSPCNTR(plane));
4106
4107 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4108 crtc->x, crtc->y);
4109
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004110 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004111
4112 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004113 for_each_encoder_on_crtc(dev, crtc, encoder)
4114 if (encoder->pre_enable)
4115 encoder->pre_enable(encoder);
4116
Imre Deak4fe94672014-06-25 22:01:49 +03004117 if (intel_crtc->config.has_pch_encoder) {
4118 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4119 dev_priv->display.fdi_link_train(crtc);
4120 }
4121
Paulo Zanoni1f544382012-10-24 11:32:00 -02004122 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004123
Jesse Barnesb074cec2013-04-25 12:55:02 -07004124 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004125
4126 /*
4127 * On ILK+ LUT must be loaded before the pipe is running but with
4128 * clocks enabled
4129 */
4130 intel_crtc_load_lut(crtc);
4131
Paulo Zanoni1f544382012-10-24 11:32:00 -02004132 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004133 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004134
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004135 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004136 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004137
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004138 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004139 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004140
Dave Airlie0e32b392014-05-02 14:02:48 +10004141 if (intel_crtc->config.dp_encoder_is_mst)
4142 intel_ddi_set_vc_payload_alloc(crtc, true);
4143
Jani Nikula8807e552013-08-30 19:40:32 +03004144 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004145 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004146 intel_opregion_notify_encoder(encoder, true);
4147 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004148
Paulo Zanonie4916942013-09-20 16:21:19 -03004149 /* If we change the relative order between pipe/planes enabling, we need
4150 * to change the workaround. */
4151 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004152 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004153}
4154
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004155static void ironlake_pfit_disable(struct intel_crtc *crtc)
4156{
4157 struct drm_device *dev = crtc->base.dev;
4158 struct drm_i915_private *dev_priv = dev->dev_private;
4159 int pipe = crtc->pipe;
4160
4161 /* To avoid upsetting the power well on haswell only disable the pfit if
4162 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004163 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004164 I915_WRITE(PF_CTL(pipe), 0);
4165 I915_WRITE(PF_WIN_POS(pipe), 0);
4166 I915_WRITE(PF_WIN_SZ(pipe), 0);
4167 }
4168}
4169
Jesse Barnes6be4a602010-09-10 10:26:01 -07004170static void ironlake_crtc_disable(struct drm_crtc *crtc)
4171{
4172 struct drm_device *dev = crtc->dev;
4173 struct drm_i915_private *dev_priv = dev->dev_private;
4174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004175 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004176 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004177 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004178
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004179 if (!intel_crtc->active)
4180 return;
4181
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004182 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004183
Daniel Vetterea9d7582012-07-10 10:42:52 +02004184 for_each_encoder_on_crtc(dev, crtc, encoder)
4185 encoder->disable(encoder);
4186
Daniel Vetterd925c592013-06-05 13:34:04 +02004187 if (intel_crtc->config.has_pch_encoder)
4188 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4189
Jesse Barnesb24e7172011-01-04 15:09:30 -08004190 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004191
Dave Airlie0e32b392014-05-02 14:02:48 +10004192 if (intel_crtc->config.dp_encoder_is_mst)
4193 intel_ddi_set_vc_payload_alloc(crtc, false);
4194
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004195 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004196
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004197 for_each_encoder_on_crtc(dev, crtc, encoder)
4198 if (encoder->post_disable)
4199 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004200
Daniel Vetterd925c592013-06-05 13:34:04 +02004201 if (intel_crtc->config.has_pch_encoder) {
4202 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004203
Daniel Vetterd925c592013-06-05 13:34:04 +02004204 ironlake_disable_pch_transcoder(dev_priv, pipe);
4205 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004206
Daniel Vetterd925c592013-06-05 13:34:04 +02004207 if (HAS_PCH_CPT(dev)) {
4208 /* disable TRANS_DP_CTL */
4209 reg = TRANS_DP_CTL(pipe);
4210 temp = I915_READ(reg);
4211 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4212 TRANS_DP_PORT_SEL_MASK);
4213 temp |= TRANS_DP_PORT_SEL_NONE;
4214 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004215
Daniel Vetterd925c592013-06-05 13:34:04 +02004216 /* disable DPLL_SEL */
4217 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004218 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004219 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004220 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004221
4222 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004223 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004224
4225 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004226 }
4227
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004228 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004229 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004230
4231 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004232 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004233 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004234}
4235
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004236static void haswell_crtc_disable(struct drm_crtc *crtc)
4237{
4238 struct drm_device *dev = crtc->dev;
4239 struct drm_i915_private *dev_priv = dev->dev_private;
4240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4241 struct intel_encoder *encoder;
4242 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004243 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004244
4245 if (!intel_crtc->active)
4246 return;
4247
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004248 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004249
Jani Nikula8807e552013-08-30 19:40:32 +03004250 for_each_encoder_on_crtc(dev, crtc, encoder) {
4251 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004252 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004253 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004254
Paulo Zanoni86642812013-04-12 17:57:57 -03004255 if (intel_crtc->config.has_pch_encoder)
4256 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004257 intel_disable_pipe(dev_priv, pipe);
4258
Paulo Zanoniad80a812012-10-24 16:06:19 -02004259 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004260
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004261 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004262
Paulo Zanoni1f544382012-10-24 11:32:00 -02004263 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004264
Daniel Vetter88adfff2013-03-28 10:42:01 +01004265 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004266 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004267 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004268 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004269 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004270
Imre Deak97b040a2014-06-25 22:01:50 +03004271 for_each_encoder_on_crtc(dev, crtc, encoder)
4272 if (encoder->post_disable)
4273 encoder->post_disable(encoder);
4274
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004275 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004276 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004277
4278 mutex_lock(&dev->struct_mutex);
4279 intel_update_fbc(dev);
4280 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004281
4282 if (intel_crtc_to_shared_dpll(intel_crtc))
4283 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004284}
4285
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004286static void ironlake_crtc_off(struct drm_crtc *crtc)
4287{
4288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004289 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004290}
4291
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004292
Jesse Barnes2dd24552013-04-25 12:55:01 -07004293static void i9xx_pfit_enable(struct intel_crtc *crtc)
4294{
4295 struct drm_device *dev = crtc->base.dev;
4296 struct drm_i915_private *dev_priv = dev->dev_private;
4297 struct intel_crtc_config *pipe_config = &crtc->config;
4298
Daniel Vetter328d8e82013-05-08 10:36:31 +02004299 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004300 return;
4301
Daniel Vetterc0b03412013-05-28 12:05:54 +02004302 /*
4303 * The panel fitter should only be adjusted whilst the pipe is disabled,
4304 * according to register description and PRM.
4305 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004306 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4307 assert_pipe_disabled(dev_priv, crtc->pipe);
4308
Jesse Barnesb074cec2013-04-25 12:55:02 -07004309 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4310 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004311
4312 /* Border color in case we don't scale up to the full screen. Black by
4313 * default, change to something else for debugging. */
4314 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004315}
4316
Dave Airlied05410f2014-06-05 13:22:59 +10004317static enum intel_display_power_domain port_to_power_domain(enum port port)
4318{
4319 switch (port) {
4320 case PORT_A:
4321 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4322 case PORT_B:
4323 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4324 case PORT_C:
4325 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4326 case PORT_D:
4327 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4328 default:
4329 WARN_ON_ONCE(1);
4330 return POWER_DOMAIN_PORT_OTHER;
4331 }
4332}
4333
Imre Deak77d22dc2014-03-05 16:20:52 +02004334#define for_each_power_domain(domain, mask) \
4335 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4336 if ((1 << (domain)) & (mask))
4337
Imre Deak319be8a2014-03-04 19:22:57 +02004338enum intel_display_power_domain
4339intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004340{
Imre Deak319be8a2014-03-04 19:22:57 +02004341 struct drm_device *dev = intel_encoder->base.dev;
4342 struct intel_digital_port *intel_dig_port;
4343
4344 switch (intel_encoder->type) {
4345 case INTEL_OUTPUT_UNKNOWN:
4346 /* Only DDI platforms should ever use this output type */
4347 WARN_ON_ONCE(!HAS_DDI(dev));
4348 case INTEL_OUTPUT_DISPLAYPORT:
4349 case INTEL_OUTPUT_HDMI:
4350 case INTEL_OUTPUT_EDP:
4351 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004352 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004353 case INTEL_OUTPUT_DP_MST:
4354 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4355 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004356 case INTEL_OUTPUT_ANALOG:
4357 return POWER_DOMAIN_PORT_CRT;
4358 case INTEL_OUTPUT_DSI:
4359 return POWER_DOMAIN_PORT_DSI;
4360 default:
4361 return POWER_DOMAIN_PORT_OTHER;
4362 }
4363}
4364
4365static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4366{
4367 struct drm_device *dev = crtc->dev;
4368 struct intel_encoder *intel_encoder;
4369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4370 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004371 unsigned long mask;
4372 enum transcoder transcoder;
4373
4374 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4375
4376 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4377 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004378 if (intel_crtc->config.pch_pfit.enabled ||
4379 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004380 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4381
Imre Deak319be8a2014-03-04 19:22:57 +02004382 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4383 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4384
Imre Deak77d22dc2014-03-05 16:20:52 +02004385 return mask;
4386}
4387
4388void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4389 bool enable)
4390{
4391 if (dev_priv->power_domains.init_power_on == enable)
4392 return;
4393
4394 if (enable)
4395 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4396 else
4397 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4398
4399 dev_priv->power_domains.init_power_on = enable;
4400}
4401
4402static void modeset_update_crtc_power_domains(struct drm_device *dev)
4403{
4404 struct drm_i915_private *dev_priv = dev->dev_private;
4405 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4406 struct intel_crtc *crtc;
4407
4408 /*
4409 * First get all needed power domains, then put all unneeded, to avoid
4410 * any unnecessary toggling of the power wells.
4411 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004412 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004413 enum intel_display_power_domain domain;
4414
4415 if (!crtc->base.enabled)
4416 continue;
4417
Imre Deak319be8a2014-03-04 19:22:57 +02004418 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004419
4420 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4421 intel_display_power_get(dev_priv, domain);
4422 }
4423
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004424 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004425 enum intel_display_power_domain domain;
4426
4427 for_each_power_domain(domain, crtc->enabled_power_domains)
4428 intel_display_power_put(dev_priv, domain);
4429
4430 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4431 }
4432
4433 intel_display_set_init_power(dev_priv, false);
4434}
4435
Ville Syrjälädfcab172014-06-13 13:37:47 +03004436/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004437static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004438{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004439 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004440
Jesse Barnes586f49d2013-11-04 16:06:59 -08004441 /* Obtain SKU information */
4442 mutex_lock(&dev_priv->dpio_lock);
4443 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4444 CCK_FUSE_HPLL_FREQ_MASK;
4445 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004446
Ville Syrjälädfcab172014-06-13 13:37:47 +03004447 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004448}
4449
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004450static void vlv_update_cdclk(struct drm_device *dev)
4451{
4452 struct drm_i915_private *dev_priv = dev->dev_private;
4453
4454 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4455 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4456 dev_priv->vlv_cdclk_freq);
4457
4458 /*
4459 * Program the gmbus_freq based on the cdclk frequency.
4460 * BSpec erroneously claims we should aim for 4MHz, but
4461 * in fact 1MHz is the correct frequency.
4462 */
4463 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004464}
4465
4466/* Adjust CDclk dividers to allow high res or save power if possible */
4467static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4468{
4469 struct drm_i915_private *dev_priv = dev->dev_private;
4470 u32 val, cmd;
4471
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004472 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004473
Ville Syrjälädfcab172014-06-13 13:37:47 +03004474 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004475 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004476 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004477 cmd = 1;
4478 else
4479 cmd = 0;
4480
4481 mutex_lock(&dev_priv->rps.hw_lock);
4482 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4483 val &= ~DSPFREQGUAR_MASK;
4484 val |= (cmd << DSPFREQGUAR_SHIFT);
4485 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4486 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4487 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4488 50)) {
4489 DRM_ERROR("timed out waiting for CDclk change\n");
4490 }
4491 mutex_unlock(&dev_priv->rps.hw_lock);
4492
Ville Syrjälädfcab172014-06-13 13:37:47 +03004493 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004494 u32 divider, vco;
4495
4496 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004497 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004498
4499 mutex_lock(&dev_priv->dpio_lock);
4500 /* adjust cdclk divider */
4501 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004502 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004503 val |= divider;
4504 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004505
4506 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4507 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4508 50))
4509 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004510 mutex_unlock(&dev_priv->dpio_lock);
4511 }
4512
4513 mutex_lock(&dev_priv->dpio_lock);
4514 /* adjust self-refresh exit latency value */
4515 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4516 val &= ~0x7f;
4517
4518 /*
4519 * For high bandwidth configs, we set a higher latency in the bunit
4520 * so that the core display fetch happens in time to avoid underruns.
4521 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004522 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004523 val |= 4500 / 250; /* 4.5 usec */
4524 else
4525 val |= 3000 / 250; /* 3.0 usec */
4526 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4527 mutex_unlock(&dev_priv->dpio_lock);
4528
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004529 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004530}
4531
4532static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4533 int max_pixclk)
4534{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004535 int vco = valleyview_get_vco(dev_priv);
4536 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4537
Jesse Barnes30a970c2013-11-04 13:48:12 -08004538 /*
4539 * Really only a few cases to deal with, as only 4 CDclks are supported:
4540 * 200MHz
4541 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004542 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004543 * 400MHz
4544 * So we check to see whether we're above 90% of the lower bin and
4545 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004546 *
4547 * We seem to get an unstable or solid color picture at 200MHz.
4548 * Not sure what's wrong. For now use 200MHz only when all pipes
4549 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004550 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004551 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004552 return 400000;
4553 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004554 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004555 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004556 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004557 else
4558 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004559}
4560
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004561/* compute the max pixel clock for new configuration */
4562static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004563{
4564 struct drm_device *dev = dev_priv->dev;
4565 struct intel_crtc *intel_crtc;
4566 int max_pixclk = 0;
4567
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004568 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004569 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004570 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004571 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004572 }
4573
4574 return max_pixclk;
4575}
4576
4577static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004578 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004579{
4580 struct drm_i915_private *dev_priv = dev->dev_private;
4581 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004582 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004583
Imre Deakd60c4472014-03-27 17:45:10 +02004584 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4585 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004586 return;
4587
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004588 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004589 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004590 if (intel_crtc->base.enabled)
4591 *prepare_pipes |= (1 << intel_crtc->pipe);
4592}
4593
4594static void valleyview_modeset_global_resources(struct drm_device *dev)
4595{
4596 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004597 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004598 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4599
Imre Deakd60c4472014-03-27 17:45:10 +02004600 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004601 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004602 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004603}
4604
Jesse Barnes89b667f2013-04-18 14:51:36 -07004605static void valleyview_crtc_enable(struct drm_crtc *crtc)
4606{
4607 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004608 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4610 struct intel_encoder *encoder;
4611 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004612 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004613 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004614 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004615
4616 WARN_ON(!crtc->enabled);
4617
4618 if (intel_crtc->active)
4619 return;
4620
Shobhit Kumar8525a232014-06-25 12:20:39 +05304621 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4622
4623 if (!is_dsi && !IS_CHERRYVIEW(dev))
4624 vlv_prepare_pll(intel_crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004625
Daniel Vetter5b18e572014-04-24 23:55:06 +02004626 /* Set up the display plane register */
4627 dspcntr = DISPPLANE_GAMMA_ENABLE;
4628
4629 if (intel_crtc->config.has_dp_encoder)
4630 intel_dp_set_m_n(intel_crtc);
4631
4632 intel_set_pipe_timings(intel_crtc);
4633
4634 /* pipesrc and dspsize control the size that is scaled from,
4635 * which should always be the user's requested size.
4636 */
4637 I915_WRITE(DSPSIZE(plane),
4638 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4639 (intel_crtc->config.pipe_src_w - 1));
4640 I915_WRITE(DSPPOS(plane), 0);
4641
4642 i9xx_set_pipeconf(intel_crtc);
4643
4644 I915_WRITE(DSPCNTR(plane), dspcntr);
4645 POSTING_READ(DSPCNTR(plane));
4646
4647 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4648 crtc->x, crtc->y);
4649
Jesse Barnes89b667f2013-04-18 14:51:36 -07004650 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004651
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004652 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4653
Jesse Barnes89b667f2013-04-18 14:51:36 -07004654 for_each_encoder_on_crtc(dev, crtc, encoder)
4655 if (encoder->pre_pll_enable)
4656 encoder->pre_pll_enable(encoder);
4657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004658 if (!is_dsi) {
4659 if (IS_CHERRYVIEW(dev))
4660 chv_enable_pll(intel_crtc);
4661 else
4662 vlv_enable_pll(intel_crtc);
4663 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004664
4665 for_each_encoder_on_crtc(dev, crtc, encoder)
4666 if (encoder->pre_enable)
4667 encoder->pre_enable(encoder);
4668
Jesse Barnes2dd24552013-04-25 12:55:01 -07004669 i9xx_pfit_enable(intel_crtc);
4670
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004671 intel_crtc_load_lut(crtc);
4672
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004673 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004674 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004675
Jani Nikula50049452013-07-30 12:20:32 +03004676 for_each_encoder_on_crtc(dev, crtc, encoder)
4677 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004678
4679 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004680
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004681 /* Underruns don't raise interrupts, so check manually. */
4682 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004683}
4684
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004685static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4686{
4687 struct drm_device *dev = crtc->base.dev;
4688 struct drm_i915_private *dev_priv = dev->dev_private;
4689
4690 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4691 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4692}
4693
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004694static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004695{
4696 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004697 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004699 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004700 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004701 int plane = intel_crtc->plane;
4702 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004703
Daniel Vetter08a48462012-07-02 11:43:47 +02004704 WARN_ON(!crtc->enabled);
4705
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004706 if (intel_crtc->active)
4707 return;
4708
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004709 i9xx_set_pll_dividers(intel_crtc);
4710
Daniel Vetter5b18e572014-04-24 23:55:06 +02004711 /* Set up the display plane register */
4712 dspcntr = DISPPLANE_GAMMA_ENABLE;
4713
4714 if (pipe == 0)
4715 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4716 else
4717 dspcntr |= DISPPLANE_SEL_PIPE_B;
4718
4719 if (intel_crtc->config.has_dp_encoder)
4720 intel_dp_set_m_n(intel_crtc);
4721
4722 intel_set_pipe_timings(intel_crtc);
4723
4724 /* pipesrc and dspsize control the size that is scaled from,
4725 * which should always be the user's requested size.
4726 */
4727 I915_WRITE(DSPSIZE(plane),
4728 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4729 (intel_crtc->config.pipe_src_w - 1));
4730 I915_WRITE(DSPPOS(plane), 0);
4731
4732 i9xx_set_pipeconf(intel_crtc);
4733
4734 I915_WRITE(DSPCNTR(plane), dspcntr);
4735 POSTING_READ(DSPCNTR(plane));
4736
4737 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4738 crtc->x, crtc->y);
4739
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004740 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004741
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004742 if (!IS_GEN2(dev))
4743 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4744
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004745 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004746 if (encoder->pre_enable)
4747 encoder->pre_enable(encoder);
4748
Daniel Vetterf6736a12013-06-05 13:34:30 +02004749 i9xx_enable_pll(intel_crtc);
4750
Jesse Barnes2dd24552013-04-25 12:55:01 -07004751 i9xx_pfit_enable(intel_crtc);
4752
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004753 intel_crtc_load_lut(crtc);
4754
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004755 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004756 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004757
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004758 for_each_encoder_on_crtc(dev, crtc, encoder)
4759 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004760
4761 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004762
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004763 /*
4764 * Gen2 reports pipe underruns whenever all planes are disabled.
4765 * So don't enable underrun reporting before at least some planes
4766 * are enabled.
4767 * FIXME: Need to fix the logic to work when we turn off all planes
4768 * but leave the pipe running.
4769 */
4770 if (IS_GEN2(dev))
4771 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4772
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004773 /* Underruns don't raise interrupts, so check manually. */
4774 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004775}
4776
Daniel Vetter87476d62013-04-11 16:29:06 +02004777static void i9xx_pfit_disable(struct intel_crtc *crtc)
4778{
4779 struct drm_device *dev = crtc->base.dev;
4780 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004781
4782 if (!crtc->config.gmch_pfit.control)
4783 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004784
4785 assert_pipe_disabled(dev_priv, crtc->pipe);
4786
Daniel Vetter328d8e82013-05-08 10:36:31 +02004787 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4788 I915_READ(PFIT_CONTROL));
4789 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004790}
4791
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004792static void i9xx_crtc_disable(struct drm_crtc *crtc)
4793{
4794 struct drm_device *dev = crtc->dev;
4795 struct drm_i915_private *dev_priv = dev->dev_private;
4796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004797 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004798 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004799
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004800 if (!intel_crtc->active)
4801 return;
4802
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004803 /*
4804 * Gen2 reports pipe underruns whenever all planes are disabled.
4805 * So diasble underrun reporting before all the planes get disabled.
4806 * FIXME: Need to fix the logic to work when we turn off all planes
4807 * but leave the pipe running.
4808 */
4809 if (IS_GEN2(dev))
4810 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4811
Imre Deak564ed192014-06-13 14:54:21 +03004812 /*
4813 * Vblank time updates from the shadow to live plane control register
4814 * are blocked if the memory self-refresh mode is active at that
4815 * moment. So to make sure the plane gets truly disabled, disable
4816 * first the self-refresh mode. The self-refresh enable bit in turn
4817 * will be checked/applied by the HW only at the next frame start
4818 * event which is after the vblank start event, so we need to have a
4819 * wait-for-vblank between disabling the plane and the pipe.
4820 */
4821 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004822 intel_crtc_disable_planes(crtc);
4823
Daniel Vetterea9d7582012-07-10 10:42:52 +02004824 for_each_encoder_on_crtc(dev, crtc, encoder)
4825 encoder->disable(encoder);
4826
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004827 /*
4828 * On gen2 planes are double buffered but the pipe isn't, so we must
4829 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004830 * We also need to wait on all gmch platforms because of the
4831 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004832 */
Imre Deak564ed192014-06-13 14:54:21 +03004833 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004834
Jesse Barnesb24e7172011-01-04 15:09:30 -08004835 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004836
Daniel Vetter87476d62013-04-11 16:29:06 +02004837 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004838
Jesse Barnes89b667f2013-04-18 14:51:36 -07004839 for_each_encoder_on_crtc(dev, crtc, encoder)
4840 if (encoder->post_disable)
4841 encoder->post_disable(encoder);
4842
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004843 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4844 if (IS_CHERRYVIEW(dev))
4845 chv_disable_pll(dev_priv, pipe);
4846 else if (IS_VALLEYVIEW(dev))
4847 vlv_disable_pll(dev_priv, pipe);
4848 else
4849 i9xx_disable_pll(dev_priv, pipe);
4850 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004851
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004852 if (!IS_GEN2(dev))
4853 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4854
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004855 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004856 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004857
Daniel Vetterefa96242014-04-24 23:55:02 +02004858 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004859 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004860 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004861}
4862
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004863static void i9xx_crtc_off(struct drm_crtc *crtc)
4864{
4865}
4866
Daniel Vetter976f8a22012-07-08 22:34:21 +02004867static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4868 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004869{
4870 struct drm_device *dev = crtc->dev;
4871 struct drm_i915_master_private *master_priv;
4872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4873 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004874
4875 if (!dev->primary->master)
4876 return;
4877
4878 master_priv = dev->primary->master->driver_priv;
4879 if (!master_priv->sarea_priv)
4880 return;
4881
Jesse Barnes79e53942008-11-07 14:24:08 -08004882 switch (pipe) {
4883 case 0:
4884 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4885 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4886 break;
4887 case 1:
4888 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4889 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4890 break;
4891 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004892 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004893 break;
4894 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004895}
4896
Daniel Vetter976f8a22012-07-08 22:34:21 +02004897/**
4898 * Sets the power management mode of the pipe and plane.
4899 */
4900void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004901{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004902 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004903 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004904 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004905 struct intel_encoder *intel_encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004906 enum intel_display_power_domain domain;
4907 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004908 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004909
Daniel Vetter976f8a22012-07-08 22:34:21 +02004910 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4911 enable |= intel_encoder->connectors_active;
4912
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004913 if (enable) {
4914 if (!intel_crtc->active) {
4915 /*
4916 * FIXME: DDI plls and relevant code isn't converted
4917 * yet, so do runtime PM for DPMS only for all other
4918 * platforms for now.
4919 */
4920 if (!HAS_DDI(dev)) {
4921 domains = get_crtc_power_domains(crtc);
4922 for_each_power_domain(domain, domains)
4923 intel_display_power_get(dev_priv, domain);
4924 intel_crtc->enabled_power_domains = domains;
4925 }
4926
4927 dev_priv->display.crtc_enable(crtc);
4928 }
4929 } else {
4930 if (intel_crtc->active) {
4931 dev_priv->display.crtc_disable(crtc);
4932
4933 if (!HAS_DDI(dev)) {
4934 domains = intel_crtc->enabled_power_domains;
4935 for_each_power_domain(domain, domains)
4936 intel_display_power_put(dev_priv, domain);
4937 intel_crtc->enabled_power_domains = 0;
4938 }
4939 }
4940 }
Daniel Vetter976f8a22012-07-08 22:34:21 +02004941
4942 intel_crtc_update_sarea(crtc, enable);
4943}
4944
Daniel Vetter976f8a22012-07-08 22:34:21 +02004945static void intel_crtc_disable(struct drm_crtc *crtc)
4946{
4947 struct drm_device *dev = crtc->dev;
4948 struct drm_connector *connector;
4949 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07004950 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02004951 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004952
4953 /* crtc should still be enabled when we disable it. */
4954 WARN_ON(!crtc->enabled);
4955
4956 dev_priv->display.crtc_disable(crtc);
4957 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004958 dev_priv->display.off(crtc);
4959
Chris Wilson931872f2012-01-16 23:01:13 +00004960 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Daniel Vettera071fa02014-06-18 23:28:09 +02004961 assert_cursor_disabled(dev_priv, pipe);
4962 assert_pipe_disabled(dev->dev_private, pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004963
Matt Roperf4510a22014-04-01 15:22:40 -07004964 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004965 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02004966 intel_unpin_fb_obj(old_obj);
4967 i915_gem_track_fb(old_obj, NULL,
4968 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01004969 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004970 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004971 }
4972
4973 /* Update computed state. */
4974 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4975 if (!connector->encoder || !connector->encoder->crtc)
4976 continue;
4977
4978 if (connector->encoder->crtc != crtc)
4979 continue;
4980
4981 connector->dpms = DRM_MODE_DPMS_OFF;
4982 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004983 }
4984}
4985
Chris Wilsonea5b2132010-08-04 13:50:23 +01004986void intel_encoder_destroy(struct drm_encoder *encoder)
4987{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004988 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004989
Chris Wilsonea5b2132010-08-04 13:50:23 +01004990 drm_encoder_cleanup(encoder);
4991 kfree(intel_encoder);
4992}
4993
Damien Lespiau92373292013-08-08 22:28:57 +01004994/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004995 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4996 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004997static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004998{
4999 if (mode == DRM_MODE_DPMS_ON) {
5000 encoder->connectors_active = true;
5001
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005002 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005003 } else {
5004 encoder->connectors_active = false;
5005
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005006 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005007 }
5008}
5009
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005010/* Cross check the actual hw state with our own modeset state tracking (and it's
5011 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005012static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005013{
5014 if (connector->get_hw_state(connector)) {
5015 struct intel_encoder *encoder = connector->encoder;
5016 struct drm_crtc *crtc;
5017 bool encoder_enabled;
5018 enum pipe pipe;
5019
5020 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5021 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005022 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005023
Dave Airlie0e32b392014-05-02 14:02:48 +10005024 /* there is no real hw state for MST connectors */
5025 if (connector->mst_port)
5026 return;
5027
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005028 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5029 "wrong connector dpms state\n");
5030 WARN(connector->base.encoder != &encoder->base,
5031 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005032
Dave Airlie36cd7442014-05-02 13:44:18 +10005033 if (encoder) {
5034 WARN(!encoder->connectors_active,
5035 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005036
Dave Airlie36cd7442014-05-02 13:44:18 +10005037 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5038 WARN(!encoder_enabled, "encoder not enabled\n");
5039 if (WARN_ON(!encoder->base.crtc))
5040 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005041
Dave Airlie36cd7442014-05-02 13:44:18 +10005042 crtc = encoder->base.crtc;
5043
5044 WARN(!crtc->enabled, "crtc not enabled\n");
5045 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5046 WARN(pipe != to_intel_crtc(crtc)->pipe,
5047 "encoder active on the wrong pipe\n");
5048 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005049 }
5050}
5051
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005052/* Even simpler default implementation, if there's really no special case to
5053 * consider. */
5054void intel_connector_dpms(struct drm_connector *connector, int mode)
5055{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005056 /* All the simple cases only support two dpms states. */
5057 if (mode != DRM_MODE_DPMS_ON)
5058 mode = DRM_MODE_DPMS_OFF;
5059
5060 if (mode == connector->dpms)
5061 return;
5062
5063 connector->dpms = mode;
5064
5065 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005066 if (connector->encoder)
5067 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005068
Daniel Vetterb9805142012-08-31 17:37:33 +02005069 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005070}
5071
Daniel Vetterf0947c32012-07-02 13:10:34 +02005072/* Simple connector->get_hw_state implementation for encoders that support only
5073 * one connector and no cloning and hence the encoder state determines the state
5074 * of the connector. */
5075bool intel_connector_get_hw_state(struct intel_connector *connector)
5076{
Daniel Vetter24929352012-07-02 20:28:59 +02005077 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005078 struct intel_encoder *encoder = connector->encoder;
5079
5080 return encoder->get_hw_state(encoder, &pipe);
5081}
5082
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005083static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5084 struct intel_crtc_config *pipe_config)
5085{
5086 struct drm_i915_private *dev_priv = dev->dev_private;
5087 struct intel_crtc *pipe_B_crtc =
5088 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5089
5090 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5091 pipe_name(pipe), pipe_config->fdi_lanes);
5092 if (pipe_config->fdi_lanes > 4) {
5093 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5094 pipe_name(pipe), pipe_config->fdi_lanes);
5095 return false;
5096 }
5097
Paulo Zanonibafb6552013-11-02 21:07:44 -07005098 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005099 if (pipe_config->fdi_lanes > 2) {
5100 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5101 pipe_config->fdi_lanes);
5102 return false;
5103 } else {
5104 return true;
5105 }
5106 }
5107
5108 if (INTEL_INFO(dev)->num_pipes == 2)
5109 return true;
5110
5111 /* Ivybridge 3 pipe is really complicated */
5112 switch (pipe) {
5113 case PIPE_A:
5114 return true;
5115 case PIPE_B:
5116 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5117 pipe_config->fdi_lanes > 2) {
5118 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5119 pipe_name(pipe), pipe_config->fdi_lanes);
5120 return false;
5121 }
5122 return true;
5123 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005124 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005125 pipe_B_crtc->config.fdi_lanes <= 2) {
5126 if (pipe_config->fdi_lanes > 2) {
5127 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5128 pipe_name(pipe), pipe_config->fdi_lanes);
5129 return false;
5130 }
5131 } else {
5132 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5133 return false;
5134 }
5135 return true;
5136 default:
5137 BUG();
5138 }
5139}
5140
Daniel Vettere29c22c2013-02-21 00:00:16 +01005141#define RETRY 1
5142static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5143 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005144{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005145 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005146 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005147 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005148 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005149
Daniel Vettere29c22c2013-02-21 00:00:16 +01005150retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005151 /* FDI is a binary signal running at ~2.7GHz, encoding
5152 * each output octet as 10 bits. The actual frequency
5153 * is stored as a divider into a 100MHz clock, and the
5154 * mode pixel clock is stored in units of 1KHz.
5155 * Hence the bw of each lane in terms of the mode signal
5156 * is:
5157 */
5158 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5159
Damien Lespiau241bfc32013-09-25 16:45:37 +01005160 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005161
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005162 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005163 pipe_config->pipe_bpp);
5164
5165 pipe_config->fdi_lanes = lane;
5166
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005167 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005168 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005169
Daniel Vettere29c22c2013-02-21 00:00:16 +01005170 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5171 intel_crtc->pipe, pipe_config);
5172 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5173 pipe_config->pipe_bpp -= 2*3;
5174 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5175 pipe_config->pipe_bpp);
5176 needs_recompute = true;
5177 pipe_config->bw_constrained = true;
5178
5179 goto retry;
5180 }
5181
5182 if (needs_recompute)
5183 return RETRY;
5184
5185 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005186}
5187
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005188static void hsw_compute_ips_config(struct intel_crtc *crtc,
5189 struct intel_crtc_config *pipe_config)
5190{
Jani Nikulad330a952014-01-21 11:24:25 +02005191 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005192 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005193 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005194}
5195
Daniel Vettera43f6e02013-06-07 23:10:32 +02005196static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005197 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005198{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005199 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005200 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005201
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005202 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005203 if (INTEL_INFO(dev)->gen < 4) {
5204 struct drm_i915_private *dev_priv = dev->dev_private;
5205 int clock_limit =
5206 dev_priv->display.get_display_clock_speed(dev);
5207
5208 /*
5209 * Enable pixel doubling when the dot clock
5210 * is > 90% of the (display) core speed.
5211 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005212 * GDG double wide on either pipe,
5213 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005214 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005215 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005216 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005217 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005218 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005219 }
5220
Damien Lespiau241bfc32013-09-25 16:45:37 +01005221 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005222 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005223 }
Chris Wilson89749352010-09-12 18:25:19 +01005224
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005225 /*
5226 * Pipe horizontal size must be even in:
5227 * - DVO ganged mode
5228 * - LVDS dual channel mode
5229 * - Double wide pipe
5230 */
5231 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5232 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5233 pipe_config->pipe_src_w &= ~1;
5234
Damien Lespiau8693a822013-05-03 18:48:11 +01005235 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5236 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005237 */
5238 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5239 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005240 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005241
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005242 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005243 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005244 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005245 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5246 * for lvds. */
5247 pipe_config->pipe_bpp = 8*3;
5248 }
5249
Damien Lespiauf5adf942013-06-24 18:29:34 +01005250 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005251 hsw_compute_ips_config(crtc, pipe_config);
5252
Daniel Vetter12030432014-06-25 22:02:00 +03005253 /*
5254 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5255 * old clock survives for now.
5256 */
5257 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005258 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005259
Daniel Vetter877d48d2013-04-19 11:24:43 +02005260 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005261 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005262
Daniel Vettere29c22c2013-02-21 00:00:16 +01005263 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005264}
5265
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005266static int valleyview_get_display_clock_speed(struct drm_device *dev)
5267{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005268 struct drm_i915_private *dev_priv = dev->dev_private;
5269 int vco = valleyview_get_vco(dev_priv);
5270 u32 val;
5271 int divider;
5272
5273 mutex_lock(&dev_priv->dpio_lock);
5274 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5275 mutex_unlock(&dev_priv->dpio_lock);
5276
5277 divider = val & DISPLAY_FREQUENCY_VALUES;
5278
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005279 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5280 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5281 "cdclk change in progress\n");
5282
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005283 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005284}
5285
Jesse Barnese70236a2009-09-21 10:42:27 -07005286static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005287{
Jesse Barnese70236a2009-09-21 10:42:27 -07005288 return 400000;
5289}
Jesse Barnes79e53942008-11-07 14:24:08 -08005290
Jesse Barnese70236a2009-09-21 10:42:27 -07005291static int i915_get_display_clock_speed(struct drm_device *dev)
5292{
5293 return 333000;
5294}
Jesse Barnes79e53942008-11-07 14:24:08 -08005295
Jesse Barnese70236a2009-09-21 10:42:27 -07005296static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5297{
5298 return 200000;
5299}
Jesse Barnes79e53942008-11-07 14:24:08 -08005300
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005301static int pnv_get_display_clock_speed(struct drm_device *dev)
5302{
5303 u16 gcfgc = 0;
5304
5305 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5306
5307 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5308 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5309 return 267000;
5310 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5311 return 333000;
5312 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5313 return 444000;
5314 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5315 return 200000;
5316 default:
5317 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5318 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5319 return 133000;
5320 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5321 return 167000;
5322 }
5323}
5324
Jesse Barnese70236a2009-09-21 10:42:27 -07005325static int i915gm_get_display_clock_speed(struct drm_device *dev)
5326{
5327 u16 gcfgc = 0;
5328
5329 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5330
5331 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005332 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005333 else {
5334 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5335 case GC_DISPLAY_CLOCK_333_MHZ:
5336 return 333000;
5337 default:
5338 case GC_DISPLAY_CLOCK_190_200_MHZ:
5339 return 190000;
5340 }
5341 }
5342}
Jesse Barnes79e53942008-11-07 14:24:08 -08005343
Jesse Barnese70236a2009-09-21 10:42:27 -07005344static int i865_get_display_clock_speed(struct drm_device *dev)
5345{
5346 return 266000;
5347}
5348
5349static int i855_get_display_clock_speed(struct drm_device *dev)
5350{
5351 u16 hpllcc = 0;
5352 /* Assume that the hardware is in the high speed state. This
5353 * should be the default.
5354 */
5355 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5356 case GC_CLOCK_133_200:
5357 case GC_CLOCK_100_200:
5358 return 200000;
5359 case GC_CLOCK_166_250:
5360 return 250000;
5361 case GC_CLOCK_100_133:
5362 return 133000;
5363 }
5364
5365 /* Shouldn't happen */
5366 return 0;
5367}
5368
5369static int i830_get_display_clock_speed(struct drm_device *dev)
5370{
5371 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005372}
5373
Zhenyu Wang2c072452009-06-05 15:38:42 +08005374static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005375intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005376{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005377 while (*num > DATA_LINK_M_N_MASK ||
5378 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005379 *num >>= 1;
5380 *den >>= 1;
5381 }
5382}
5383
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005384static void compute_m_n(unsigned int m, unsigned int n,
5385 uint32_t *ret_m, uint32_t *ret_n)
5386{
5387 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5388 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5389 intel_reduce_m_n_ratio(ret_m, ret_n);
5390}
5391
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005392void
5393intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5394 int pixel_clock, int link_clock,
5395 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005396{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005397 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005398
5399 compute_m_n(bits_per_pixel * pixel_clock,
5400 link_clock * nlanes * 8,
5401 &m_n->gmch_m, &m_n->gmch_n);
5402
5403 compute_m_n(pixel_clock, link_clock,
5404 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005405}
5406
Chris Wilsona7615032011-01-12 17:04:08 +00005407static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5408{
Jani Nikulad330a952014-01-21 11:24:25 +02005409 if (i915.panel_use_ssc >= 0)
5410 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005411 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005412 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005413}
5414
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005415static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5416{
5417 struct drm_device *dev = crtc->dev;
5418 struct drm_i915_private *dev_priv = dev->dev_private;
5419 int refclk;
5420
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005421 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005422 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005423 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005424 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005425 refclk = dev_priv->vbt.lvds_ssc_freq;
5426 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005427 } else if (!IS_GEN2(dev)) {
5428 refclk = 96000;
5429 } else {
5430 refclk = 48000;
5431 }
5432
5433 return refclk;
5434}
5435
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005436static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005437{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005438 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005439}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005440
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005441static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5442{
5443 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005444}
5445
Daniel Vetterf47709a2013-03-28 10:42:02 +01005446static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005447 intel_clock_t *reduced_clock)
5448{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005449 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005450 u32 fp, fp2 = 0;
5451
5452 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005453 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005454 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005455 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005456 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005457 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005458 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005459 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005460 }
5461
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005462 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005463
Daniel Vetterf47709a2013-03-28 10:42:02 +01005464 crtc->lowfreq_avail = false;
5465 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005466 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005467 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005468 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005469 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005470 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005471 }
5472}
5473
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005474static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5475 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005476{
5477 u32 reg_val;
5478
5479 /*
5480 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5481 * and set it to a reasonable value instead.
5482 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005483 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005484 reg_val &= 0xffffff00;
5485 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005486 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005487
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005488 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005489 reg_val &= 0x8cffffff;
5490 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005491 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005492
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005493 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005494 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005495 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005496
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005497 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005498 reg_val &= 0x00ffffff;
5499 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005500 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005501}
5502
Daniel Vetterb5518422013-05-03 11:49:48 +02005503static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5504 struct intel_link_m_n *m_n)
5505{
5506 struct drm_device *dev = crtc->base.dev;
5507 struct drm_i915_private *dev_priv = dev->dev_private;
5508 int pipe = crtc->pipe;
5509
Daniel Vettere3b95f12013-05-03 11:49:49 +02005510 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5511 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5512 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5513 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005514}
5515
5516static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5517 struct intel_link_m_n *m_n)
5518{
5519 struct drm_device *dev = crtc->base.dev;
5520 struct drm_i915_private *dev_priv = dev->dev_private;
5521 int pipe = crtc->pipe;
5522 enum transcoder transcoder = crtc->config.cpu_transcoder;
5523
5524 if (INTEL_INFO(dev)->gen >= 5) {
5525 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5526 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5527 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5528 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5529 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005530 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5531 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5532 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5533 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005534 }
5535}
5536
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005537static void intel_dp_set_m_n(struct intel_crtc *crtc)
5538{
5539 if (crtc->config.has_pch_encoder)
5540 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5541 else
5542 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5543}
5544
Daniel Vetterf47709a2013-03-28 10:42:02 +01005545static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005546{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005547 u32 dpll, dpll_md;
5548
5549 /*
5550 * Enable DPIO clock input. We should never disable the reference
5551 * clock for pipe B, since VGA hotplug / manual detection depends
5552 * on it.
5553 */
5554 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5555 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5556 /* We should never disable this, set it here for state tracking */
5557 if (crtc->pipe == PIPE_B)
5558 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5559 dpll |= DPLL_VCO_ENABLE;
5560 crtc->config.dpll_hw_state.dpll = dpll;
5561
5562 dpll_md = (crtc->config.pixel_multiplier - 1)
5563 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5564 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5565}
5566
5567static void vlv_prepare_pll(struct intel_crtc *crtc)
5568{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005569 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005570 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005571 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005572 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005573 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005574 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005575
Daniel Vetter09153002012-12-12 14:06:44 +01005576 mutex_lock(&dev_priv->dpio_lock);
5577
Daniel Vetterf47709a2013-03-28 10:42:02 +01005578 bestn = crtc->config.dpll.n;
5579 bestm1 = crtc->config.dpll.m1;
5580 bestm2 = crtc->config.dpll.m2;
5581 bestp1 = crtc->config.dpll.p1;
5582 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005583
Jesse Barnes89b667f2013-04-18 14:51:36 -07005584 /* See eDP HDMI DPIO driver vbios notes doc */
5585
5586 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005587 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005588 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005589
5590 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005591 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005592
5593 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005594 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005595 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005596 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005597
5598 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005599 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005600
5601 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005602 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5603 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5604 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005605 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005606
5607 /*
5608 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5609 * but we don't support that).
5610 * Note: don't use the DAC post divider as it seems unstable.
5611 */
5612 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005613 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005614
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005615 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005616 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005617
Jesse Barnes89b667f2013-04-18 14:51:36 -07005618 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005619 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005620 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005621 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005622 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005623 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005624 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005625 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005626 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005627
Jesse Barnes89b667f2013-04-18 14:51:36 -07005628 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5629 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5630 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005631 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005632 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005633 0x0df40000);
5634 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005635 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005636 0x0df70000);
5637 } else { /* HDMI or VGA */
5638 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005639 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005640 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005641 0x0df70000);
5642 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005643 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005644 0x0df40000);
5645 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005646
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005647 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005648 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5649 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5650 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5651 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005652 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005653
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005654 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005655 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005656}
5657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005658static void chv_update_pll(struct intel_crtc *crtc)
5659{
5660 struct drm_device *dev = crtc->base.dev;
5661 struct drm_i915_private *dev_priv = dev->dev_private;
5662 int pipe = crtc->pipe;
5663 int dpll_reg = DPLL(crtc->pipe);
5664 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005665 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005666 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5667 int refclk;
5668
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005669 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5670 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5671 DPLL_VCO_ENABLE;
5672 if (pipe != PIPE_A)
5673 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5674
5675 crtc->config.dpll_hw_state.dpll_md =
5676 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005677
5678 bestn = crtc->config.dpll.n;
5679 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5680 bestm1 = crtc->config.dpll.m1;
5681 bestm2 = crtc->config.dpll.m2 >> 22;
5682 bestp1 = crtc->config.dpll.p1;
5683 bestp2 = crtc->config.dpll.p2;
5684
5685 /*
5686 * Enable Refclk and SSC
5687 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005688 I915_WRITE(dpll_reg,
5689 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5690
5691 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005692
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005693 /* p1 and p2 divider */
5694 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5695 5 << DPIO_CHV_S1_DIV_SHIFT |
5696 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5697 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5698 1 << DPIO_CHV_K_DIV_SHIFT);
5699
5700 /* Feedback post-divider - m2 */
5701 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5702
5703 /* Feedback refclk divider - n and m1 */
5704 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5705 DPIO_CHV_M1_DIV_BY_2 |
5706 1 << DPIO_CHV_N_DIV_SHIFT);
5707
5708 /* M2 fraction division */
5709 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5710
5711 /* M2 fraction division enable */
5712 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5713 DPIO_CHV_FRAC_DIV_EN |
5714 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5715
5716 /* Loop filter */
5717 refclk = i9xx_get_refclk(&crtc->base, 0);
5718 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5719 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5720 if (refclk == 100000)
5721 intcoeff = 11;
5722 else if (refclk == 38400)
5723 intcoeff = 10;
5724 else
5725 intcoeff = 9;
5726 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5727 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5728
5729 /* AFC Recal */
5730 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5731 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5732 DPIO_AFC_RECAL);
5733
5734 mutex_unlock(&dev_priv->dpio_lock);
5735}
5736
Daniel Vetterf47709a2013-03-28 10:42:02 +01005737static void i9xx_update_pll(struct intel_crtc *crtc,
5738 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005739 int num_connectors)
5740{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005741 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005742 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005743 u32 dpll;
5744 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005745 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005746
Daniel Vetterf47709a2013-03-28 10:42:02 +01005747 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305748
Daniel Vetterf47709a2013-03-28 10:42:02 +01005749 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5750 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005751
5752 dpll = DPLL_VGA_MODE_DIS;
5753
Daniel Vetterf47709a2013-03-28 10:42:02 +01005754 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005755 dpll |= DPLLB_MODE_LVDS;
5756 else
5757 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005758
Daniel Vetteref1b4602013-06-01 17:17:04 +02005759 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005760 dpll |= (crtc->config.pixel_multiplier - 1)
5761 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005762 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005763
5764 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005765 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005766
Daniel Vetterf47709a2013-03-28 10:42:02 +01005767 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005768 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005769
5770 /* compute bitmask from p1 value */
5771 if (IS_PINEVIEW(dev))
5772 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5773 else {
5774 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5775 if (IS_G4X(dev) && reduced_clock)
5776 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5777 }
5778 switch (clock->p2) {
5779 case 5:
5780 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5781 break;
5782 case 7:
5783 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5784 break;
5785 case 10:
5786 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5787 break;
5788 case 14:
5789 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5790 break;
5791 }
5792 if (INTEL_INFO(dev)->gen >= 4)
5793 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5794
Daniel Vetter09ede542013-04-30 14:01:45 +02005795 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005796 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005797 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005798 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5799 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5800 else
5801 dpll |= PLL_REF_INPUT_DREFCLK;
5802
5803 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005804 crtc->config.dpll_hw_state.dpll = dpll;
5805
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005806 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005807 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5808 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005809 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005810 }
5811}
5812
Daniel Vetterf47709a2013-03-28 10:42:02 +01005813static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005814 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005815 int num_connectors)
5816{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005817 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005818 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005819 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005820 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005821
Daniel Vetterf47709a2013-03-28 10:42:02 +01005822 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305823
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005824 dpll = DPLL_VGA_MODE_DIS;
5825
Daniel Vetterf47709a2013-03-28 10:42:02 +01005826 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005827 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5828 } else {
5829 if (clock->p1 == 2)
5830 dpll |= PLL_P1_DIVIDE_BY_TWO;
5831 else
5832 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5833 if (clock->p2 == 4)
5834 dpll |= PLL_P2_DIVIDE_BY_4;
5835 }
5836
Daniel Vetter4a33e482013-07-06 12:52:05 +02005837 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5838 dpll |= DPLL_DVO_2X_MODE;
5839
Daniel Vetterf47709a2013-03-28 10:42:02 +01005840 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005841 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5842 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5843 else
5844 dpll |= PLL_REF_INPUT_DREFCLK;
5845
5846 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005847 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005848}
5849
Daniel Vetter8a654f32013-06-01 17:16:22 +02005850static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005851{
5852 struct drm_device *dev = intel_crtc->base.dev;
5853 struct drm_i915_private *dev_priv = dev->dev_private;
5854 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005855 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005856 struct drm_display_mode *adjusted_mode =
5857 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005858 uint32_t crtc_vtotal, crtc_vblank_end;
5859 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005860
5861 /* We need to be careful not to changed the adjusted mode, for otherwise
5862 * the hw state checker will get angry at the mismatch. */
5863 crtc_vtotal = adjusted_mode->crtc_vtotal;
5864 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005865
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005866 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005867 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005868 crtc_vtotal -= 1;
5869 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005870
5871 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5872 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5873 else
5874 vsyncshift = adjusted_mode->crtc_hsync_start -
5875 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005876 if (vsyncshift < 0)
5877 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005878 }
5879
5880 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005881 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005882
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005883 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005884 (adjusted_mode->crtc_hdisplay - 1) |
5885 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005886 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005887 (adjusted_mode->crtc_hblank_start - 1) |
5888 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005889 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005890 (adjusted_mode->crtc_hsync_start - 1) |
5891 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5892
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005893 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005894 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005895 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005896 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005897 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005898 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005899 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005900 (adjusted_mode->crtc_vsync_start - 1) |
5901 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5902
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005903 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5904 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5905 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5906 * bits. */
5907 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5908 (pipe == PIPE_B || pipe == PIPE_C))
5909 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5910
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005911 /* pipesrc controls the size that is scaled from, which should
5912 * always be the user's requested size.
5913 */
5914 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005915 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5916 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005917}
5918
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005919static void intel_get_pipe_timings(struct intel_crtc *crtc,
5920 struct intel_crtc_config *pipe_config)
5921{
5922 struct drm_device *dev = crtc->base.dev;
5923 struct drm_i915_private *dev_priv = dev->dev_private;
5924 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5925 uint32_t tmp;
5926
5927 tmp = I915_READ(HTOTAL(cpu_transcoder));
5928 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5929 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5930 tmp = I915_READ(HBLANK(cpu_transcoder));
5931 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5932 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5933 tmp = I915_READ(HSYNC(cpu_transcoder));
5934 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5935 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5936
5937 tmp = I915_READ(VTOTAL(cpu_transcoder));
5938 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5939 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5940 tmp = I915_READ(VBLANK(cpu_transcoder));
5941 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5942 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5943 tmp = I915_READ(VSYNC(cpu_transcoder));
5944 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5945 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5946
5947 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5948 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5949 pipe_config->adjusted_mode.crtc_vtotal += 1;
5950 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5951 }
5952
5953 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005954 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5955 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5956
5957 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5958 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005959}
5960
Daniel Vetterf6a83282014-02-11 15:28:57 -08005961void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5962 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005963{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005964 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5965 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5966 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5967 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005968
Daniel Vetterf6a83282014-02-11 15:28:57 -08005969 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5970 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5971 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5972 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005973
Daniel Vetterf6a83282014-02-11 15:28:57 -08005974 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005975
Daniel Vetterf6a83282014-02-11 15:28:57 -08005976 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5977 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005978}
5979
Daniel Vetter84b046f2013-02-19 18:48:54 +01005980static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5981{
5982 struct drm_device *dev = intel_crtc->base.dev;
5983 struct drm_i915_private *dev_priv = dev->dev_private;
5984 uint32_t pipeconf;
5985
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005986 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005987
Daniel Vetter67c72a12013-09-24 11:46:14 +02005988 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5989 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5990 pipeconf |= PIPECONF_ENABLE;
5991
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005992 if (intel_crtc->config.double_wide)
5993 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005994
Daniel Vetterff9ce462013-04-24 14:57:17 +02005995 /* only g4x and later have fancy bpc/dither controls */
5996 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005997 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5998 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5999 pipeconf |= PIPECONF_DITHER_EN |
6000 PIPECONF_DITHER_TYPE_SP;
6001
6002 switch (intel_crtc->config.pipe_bpp) {
6003 case 18:
6004 pipeconf |= PIPECONF_6BPC;
6005 break;
6006 case 24:
6007 pipeconf |= PIPECONF_8BPC;
6008 break;
6009 case 30:
6010 pipeconf |= PIPECONF_10BPC;
6011 break;
6012 default:
6013 /* Case prevented by intel_choose_pipe_bpp_dither. */
6014 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006015 }
6016 }
6017
6018 if (HAS_PIPE_CXSR(dev)) {
6019 if (intel_crtc->lowfreq_avail) {
6020 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6021 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6022 } else {
6023 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006024 }
6025 }
6026
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006027 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6028 if (INTEL_INFO(dev)->gen < 4 ||
6029 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6030 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6031 else
6032 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6033 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006034 pipeconf |= PIPECONF_PROGRESSIVE;
6035
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006036 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6037 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006038
Daniel Vetter84b046f2013-02-19 18:48:54 +01006039 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6040 POSTING_READ(PIPECONF(intel_crtc->pipe));
6041}
6042
Eric Anholtf564048e2011-03-30 13:01:02 -07006043static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006044 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006045 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006046{
6047 struct drm_device *dev = crtc->dev;
6048 struct drm_i915_private *dev_priv = dev->dev_private;
6049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006050 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006051 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006052 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006053 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006054 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006055 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006056
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006057 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006058 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006059 case INTEL_OUTPUT_LVDS:
6060 is_lvds = true;
6061 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006062 case INTEL_OUTPUT_DSI:
6063 is_dsi = true;
6064 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006065 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006066
Eric Anholtc751ce42010-03-25 11:48:48 -07006067 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006068 }
6069
Jani Nikulaf2335332013-09-13 11:03:09 +03006070 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006071 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006072
Jani Nikulaf2335332013-09-13 11:03:09 +03006073 if (!intel_crtc->config.clock_set) {
6074 refclk = i9xx_get_refclk(crtc, num_connectors);
6075
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006076 /*
6077 * Returns a set of divisors for the desired target clock with
6078 * the given refclk, or FALSE. The returned values represent
6079 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6080 * 2) / p1 / p2.
6081 */
6082 limit = intel_limit(crtc, refclk);
6083 ok = dev_priv->display.find_dpll(limit, crtc,
6084 intel_crtc->config.port_clock,
6085 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006086 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006087 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6088 return -EINVAL;
6089 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006090
Jani Nikulaf2335332013-09-13 11:03:09 +03006091 if (is_lvds && dev_priv->lvds_downclock_avail) {
6092 /*
6093 * Ensure we match the reduced clock's P to the target
6094 * clock. If the clocks don't match, we can't switch
6095 * the display clock by using the FP0/FP1. In such case
6096 * we will disable the LVDS downclock feature.
6097 */
6098 has_reduced_clock =
6099 dev_priv->display.find_dpll(limit, crtc,
6100 dev_priv->lvds_downclock,
6101 refclk, &clock,
6102 &reduced_clock);
6103 }
6104 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006105 intel_crtc->config.dpll.n = clock.n;
6106 intel_crtc->config.dpll.m1 = clock.m1;
6107 intel_crtc->config.dpll.m2 = clock.m2;
6108 intel_crtc->config.dpll.p1 = clock.p1;
6109 intel_crtc->config.dpll.p2 = clock.p2;
6110 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006111
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006112 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006113 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306114 has_reduced_clock ? &reduced_clock : NULL,
6115 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006116 } else if (IS_CHERRYVIEW(dev)) {
6117 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006118 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006119 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006120 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006121 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006122 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006123 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006124 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006125
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006126 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006127}
6128
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006129static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6130 struct intel_crtc_config *pipe_config)
6131{
6132 struct drm_device *dev = crtc->base.dev;
6133 struct drm_i915_private *dev_priv = dev->dev_private;
6134 uint32_t tmp;
6135
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006136 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6137 return;
6138
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006139 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006140 if (!(tmp & PFIT_ENABLE))
6141 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006142
Daniel Vetter06922822013-07-11 13:35:40 +02006143 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006144 if (INTEL_INFO(dev)->gen < 4) {
6145 if (crtc->pipe != PIPE_B)
6146 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006147 } else {
6148 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6149 return;
6150 }
6151
Daniel Vetter06922822013-07-11 13:35:40 +02006152 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006153 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6154 if (INTEL_INFO(dev)->gen < 5)
6155 pipe_config->gmch_pfit.lvds_border_bits =
6156 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6157}
6158
Jesse Barnesacbec812013-09-20 11:29:32 -07006159static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6160 struct intel_crtc_config *pipe_config)
6161{
6162 struct drm_device *dev = crtc->base.dev;
6163 struct drm_i915_private *dev_priv = dev->dev_private;
6164 int pipe = pipe_config->cpu_transcoder;
6165 intel_clock_t clock;
6166 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006167 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006168
6169 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006170 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006171 mutex_unlock(&dev_priv->dpio_lock);
6172
6173 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6174 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6175 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6176 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6177 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6178
Ville Syrjäläf6466282013-10-14 14:50:31 +03006179 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006180
Ville Syrjäläf6466282013-10-14 14:50:31 +03006181 /* clock.dot is the fast clock */
6182 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006183}
6184
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006185static void i9xx_get_plane_config(struct intel_crtc *crtc,
6186 struct intel_plane_config *plane_config)
6187{
6188 struct drm_device *dev = crtc->base.dev;
6189 struct drm_i915_private *dev_priv = dev->dev_private;
6190 u32 val, base, offset;
6191 int pipe = crtc->pipe, plane = crtc->plane;
6192 int fourcc, pixel_format;
6193 int aligned_height;
6194
Dave Airlie66e514c2014-04-03 07:51:54 +10006195 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6196 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006197 DRM_DEBUG_KMS("failed to alloc fb\n");
6198 return;
6199 }
6200
6201 val = I915_READ(DSPCNTR(plane));
6202
6203 if (INTEL_INFO(dev)->gen >= 4)
6204 if (val & DISPPLANE_TILED)
6205 plane_config->tiled = true;
6206
6207 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6208 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006209 crtc->base.primary->fb->pixel_format = fourcc;
6210 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006211 drm_format_plane_cpp(fourcc, 0) * 8;
6212
6213 if (INTEL_INFO(dev)->gen >= 4) {
6214 if (plane_config->tiled)
6215 offset = I915_READ(DSPTILEOFF(plane));
6216 else
6217 offset = I915_READ(DSPLINOFF(plane));
6218 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6219 } else {
6220 base = I915_READ(DSPADDR(plane));
6221 }
6222 plane_config->base = base;
6223
6224 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006225 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6226 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006227
6228 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006229 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006230
Dave Airlie66e514c2014-04-03 07:51:54 +10006231 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006232 plane_config->tiled);
6233
Fabian Frederick1267a262014-07-01 20:39:41 +02006234 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6235 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006236
6237 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006238 pipe, plane, crtc->base.primary->fb->width,
6239 crtc->base.primary->fb->height,
6240 crtc->base.primary->fb->bits_per_pixel, base,
6241 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006242 plane_config->size);
6243
6244}
6245
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006246static void chv_crtc_clock_get(struct intel_crtc *crtc,
6247 struct intel_crtc_config *pipe_config)
6248{
6249 struct drm_device *dev = crtc->base.dev;
6250 struct drm_i915_private *dev_priv = dev->dev_private;
6251 int pipe = pipe_config->cpu_transcoder;
6252 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6253 intel_clock_t clock;
6254 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6255 int refclk = 100000;
6256
6257 mutex_lock(&dev_priv->dpio_lock);
6258 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6259 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6260 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6261 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6262 mutex_unlock(&dev_priv->dpio_lock);
6263
6264 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6265 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6266 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6267 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6268 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6269
6270 chv_clock(refclk, &clock);
6271
6272 /* clock.dot is the fast clock */
6273 pipe_config->port_clock = clock.dot / 5;
6274}
6275
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006276static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6277 struct intel_crtc_config *pipe_config)
6278{
6279 struct drm_device *dev = crtc->base.dev;
6280 struct drm_i915_private *dev_priv = dev->dev_private;
6281 uint32_t tmp;
6282
Imre Deakb5482bd2014-03-05 16:20:55 +02006283 if (!intel_display_power_enabled(dev_priv,
6284 POWER_DOMAIN_PIPE(crtc->pipe)))
6285 return false;
6286
Daniel Vettere143a212013-07-04 12:01:15 +02006287 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006288 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006289
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006290 tmp = I915_READ(PIPECONF(crtc->pipe));
6291 if (!(tmp & PIPECONF_ENABLE))
6292 return false;
6293
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006294 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6295 switch (tmp & PIPECONF_BPC_MASK) {
6296 case PIPECONF_6BPC:
6297 pipe_config->pipe_bpp = 18;
6298 break;
6299 case PIPECONF_8BPC:
6300 pipe_config->pipe_bpp = 24;
6301 break;
6302 case PIPECONF_10BPC:
6303 pipe_config->pipe_bpp = 30;
6304 break;
6305 default:
6306 break;
6307 }
6308 }
6309
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006310 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6311 pipe_config->limited_color_range = true;
6312
Ville Syrjälä282740f2013-09-04 18:30:03 +03006313 if (INTEL_INFO(dev)->gen < 4)
6314 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6315
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006316 intel_get_pipe_timings(crtc, pipe_config);
6317
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006318 i9xx_get_pfit_config(crtc, pipe_config);
6319
Daniel Vetter6c49f242013-06-06 12:45:25 +02006320 if (INTEL_INFO(dev)->gen >= 4) {
6321 tmp = I915_READ(DPLL_MD(crtc->pipe));
6322 pipe_config->pixel_multiplier =
6323 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6324 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006325 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006326 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6327 tmp = I915_READ(DPLL(crtc->pipe));
6328 pipe_config->pixel_multiplier =
6329 ((tmp & SDVO_MULTIPLIER_MASK)
6330 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6331 } else {
6332 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6333 * port and will be fixed up in the encoder->get_config
6334 * function. */
6335 pipe_config->pixel_multiplier = 1;
6336 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006337 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6338 if (!IS_VALLEYVIEW(dev)) {
6339 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6340 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006341 } else {
6342 /* Mask out read-only status bits. */
6343 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6344 DPLL_PORTC_READY_MASK |
6345 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006346 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006347
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006348 if (IS_CHERRYVIEW(dev))
6349 chv_crtc_clock_get(crtc, pipe_config);
6350 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006351 vlv_crtc_clock_get(crtc, pipe_config);
6352 else
6353 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006354
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006355 return true;
6356}
6357
Paulo Zanonidde86e22012-12-01 12:04:25 -02006358static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006359{
6360 struct drm_i915_private *dev_priv = dev->dev_private;
6361 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006362 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006363 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006364 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006365 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006366 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006367 bool has_ck505 = false;
6368 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006369
6370 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006371 list_for_each_entry(encoder, &mode_config->encoder_list,
6372 base.head) {
6373 switch (encoder->type) {
6374 case INTEL_OUTPUT_LVDS:
6375 has_panel = true;
6376 has_lvds = true;
6377 break;
6378 case INTEL_OUTPUT_EDP:
6379 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006380 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006381 has_cpu_edp = true;
6382 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006383 }
6384 }
6385
Keith Packard99eb6a02011-09-26 14:29:12 -07006386 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006387 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006388 can_ssc = has_ck505;
6389 } else {
6390 has_ck505 = false;
6391 can_ssc = true;
6392 }
6393
Imre Deak2de69052013-05-08 13:14:04 +03006394 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6395 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006396
6397 /* Ironlake: try to setup display ref clock before DPLL
6398 * enabling. This is only under driver's control after
6399 * PCH B stepping, previous chipset stepping should be
6400 * ignoring this setting.
6401 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006402 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006403
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006404 /* As we must carefully and slowly disable/enable each source in turn,
6405 * compute the final state we want first and check if we need to
6406 * make any changes at all.
6407 */
6408 final = val;
6409 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006410 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006411 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006412 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006413 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6414
6415 final &= ~DREF_SSC_SOURCE_MASK;
6416 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6417 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006418
Keith Packard199e5d72011-09-22 12:01:57 -07006419 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006420 final |= DREF_SSC_SOURCE_ENABLE;
6421
6422 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6423 final |= DREF_SSC1_ENABLE;
6424
6425 if (has_cpu_edp) {
6426 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6427 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6428 else
6429 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6430 } else
6431 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6432 } else {
6433 final |= DREF_SSC_SOURCE_DISABLE;
6434 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6435 }
6436
6437 if (final == val)
6438 return;
6439
6440 /* Always enable nonspread source */
6441 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6442
6443 if (has_ck505)
6444 val |= DREF_NONSPREAD_CK505_ENABLE;
6445 else
6446 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6447
6448 if (has_panel) {
6449 val &= ~DREF_SSC_SOURCE_MASK;
6450 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006451
Keith Packard199e5d72011-09-22 12:01:57 -07006452 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006453 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006454 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006455 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006456 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006457 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006458
6459 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006460 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006461 POSTING_READ(PCH_DREF_CONTROL);
6462 udelay(200);
6463
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006464 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006465
6466 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006467 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006468 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006469 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006470 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006471 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006472 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006473 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006474 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006475
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006476 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006477 POSTING_READ(PCH_DREF_CONTROL);
6478 udelay(200);
6479 } else {
6480 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6481
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006482 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006483
6484 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006485 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006486
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006487 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006488 POSTING_READ(PCH_DREF_CONTROL);
6489 udelay(200);
6490
6491 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006492 val &= ~DREF_SSC_SOURCE_MASK;
6493 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006494
6495 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006496 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006497
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006498 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006499 POSTING_READ(PCH_DREF_CONTROL);
6500 udelay(200);
6501 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006502
6503 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006504}
6505
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006506static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006507{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006508 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006509
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006510 tmp = I915_READ(SOUTH_CHICKEN2);
6511 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6512 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006513
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006514 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6515 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6516 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006517
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006518 tmp = I915_READ(SOUTH_CHICKEN2);
6519 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6520 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006521
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006522 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6523 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6524 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006525}
6526
6527/* WaMPhyProgramming:hsw */
6528static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6529{
6530 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006531
6532 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6533 tmp &= ~(0xFF << 24);
6534 tmp |= (0x12 << 24);
6535 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6536
Paulo Zanonidde86e22012-12-01 12:04:25 -02006537 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6538 tmp |= (1 << 11);
6539 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6540
6541 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6542 tmp |= (1 << 11);
6543 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6544
Paulo Zanonidde86e22012-12-01 12:04:25 -02006545 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6546 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6547 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6548
6549 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6550 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6551 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6552
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006553 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6554 tmp &= ~(7 << 13);
6555 tmp |= (5 << 13);
6556 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006557
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006558 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6559 tmp &= ~(7 << 13);
6560 tmp |= (5 << 13);
6561 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006562
6563 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6564 tmp &= ~0xFF;
6565 tmp |= 0x1C;
6566 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6567
6568 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6569 tmp &= ~0xFF;
6570 tmp |= 0x1C;
6571 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6572
6573 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6574 tmp &= ~(0xFF << 16);
6575 tmp |= (0x1C << 16);
6576 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6577
6578 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6579 tmp &= ~(0xFF << 16);
6580 tmp |= (0x1C << 16);
6581 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6582
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006583 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6584 tmp |= (1 << 27);
6585 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006586
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006587 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6588 tmp |= (1 << 27);
6589 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006590
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006591 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6592 tmp &= ~(0xF << 28);
6593 tmp |= (4 << 28);
6594 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006595
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006596 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6597 tmp &= ~(0xF << 28);
6598 tmp |= (4 << 28);
6599 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006600}
6601
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006602/* Implements 3 different sequences from BSpec chapter "Display iCLK
6603 * Programming" based on the parameters passed:
6604 * - Sequence to enable CLKOUT_DP
6605 * - Sequence to enable CLKOUT_DP without spread
6606 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6607 */
6608static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6609 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006610{
6611 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006612 uint32_t reg, tmp;
6613
6614 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6615 with_spread = true;
6616 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6617 with_fdi, "LP PCH doesn't have FDI\n"))
6618 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006619
6620 mutex_lock(&dev_priv->dpio_lock);
6621
6622 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6623 tmp &= ~SBI_SSCCTL_DISABLE;
6624 tmp |= SBI_SSCCTL_PATHALT;
6625 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6626
6627 udelay(24);
6628
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006629 if (with_spread) {
6630 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6631 tmp &= ~SBI_SSCCTL_PATHALT;
6632 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006633
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006634 if (with_fdi) {
6635 lpt_reset_fdi_mphy(dev_priv);
6636 lpt_program_fdi_mphy(dev_priv);
6637 }
6638 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006639
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006640 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6641 SBI_GEN0 : SBI_DBUFF0;
6642 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6643 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6644 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006645
6646 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006647}
6648
Paulo Zanoni47701c32013-07-23 11:19:25 -03006649/* Sequence to disable CLKOUT_DP */
6650static void lpt_disable_clkout_dp(struct drm_device *dev)
6651{
6652 struct drm_i915_private *dev_priv = dev->dev_private;
6653 uint32_t reg, tmp;
6654
6655 mutex_lock(&dev_priv->dpio_lock);
6656
6657 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6658 SBI_GEN0 : SBI_DBUFF0;
6659 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6660 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6661 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6662
6663 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6664 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6665 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6666 tmp |= SBI_SSCCTL_PATHALT;
6667 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6668 udelay(32);
6669 }
6670 tmp |= SBI_SSCCTL_DISABLE;
6671 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6672 }
6673
6674 mutex_unlock(&dev_priv->dpio_lock);
6675}
6676
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006677static void lpt_init_pch_refclk(struct drm_device *dev)
6678{
6679 struct drm_mode_config *mode_config = &dev->mode_config;
6680 struct intel_encoder *encoder;
6681 bool has_vga = false;
6682
6683 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6684 switch (encoder->type) {
6685 case INTEL_OUTPUT_ANALOG:
6686 has_vga = true;
6687 break;
6688 }
6689 }
6690
Paulo Zanoni47701c32013-07-23 11:19:25 -03006691 if (has_vga)
6692 lpt_enable_clkout_dp(dev, true, true);
6693 else
6694 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006695}
6696
Paulo Zanonidde86e22012-12-01 12:04:25 -02006697/*
6698 * Initialize reference clocks when the driver loads
6699 */
6700void intel_init_pch_refclk(struct drm_device *dev)
6701{
6702 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6703 ironlake_init_pch_refclk(dev);
6704 else if (HAS_PCH_LPT(dev))
6705 lpt_init_pch_refclk(dev);
6706}
6707
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006708static int ironlake_get_refclk(struct drm_crtc *crtc)
6709{
6710 struct drm_device *dev = crtc->dev;
6711 struct drm_i915_private *dev_priv = dev->dev_private;
6712 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006713 int num_connectors = 0;
6714 bool is_lvds = false;
6715
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006716 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006717 switch (encoder->type) {
6718 case INTEL_OUTPUT_LVDS:
6719 is_lvds = true;
6720 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006721 }
6722 num_connectors++;
6723 }
6724
6725 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006726 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006727 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006728 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006729 }
6730
6731 return 120000;
6732}
6733
Daniel Vetter6ff93602013-04-19 11:24:36 +02006734static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006735{
6736 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6738 int pipe = intel_crtc->pipe;
6739 uint32_t val;
6740
Daniel Vetter78114072013-06-13 00:54:57 +02006741 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006742
Daniel Vetter965e0c42013-03-27 00:44:57 +01006743 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006744 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006745 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006746 break;
6747 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006748 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006749 break;
6750 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006751 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006752 break;
6753 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006754 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006755 break;
6756 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006757 /* Case prevented by intel_choose_pipe_bpp_dither. */
6758 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006759 }
6760
Daniel Vetterd8b32242013-04-25 17:54:44 +02006761 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006762 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6763
Daniel Vetter6ff93602013-04-19 11:24:36 +02006764 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006765 val |= PIPECONF_INTERLACED_ILK;
6766 else
6767 val |= PIPECONF_PROGRESSIVE;
6768
Daniel Vetter50f3b012013-03-27 00:44:56 +01006769 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006770 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006771
Paulo Zanonic8203562012-09-12 10:06:29 -03006772 I915_WRITE(PIPECONF(pipe), val);
6773 POSTING_READ(PIPECONF(pipe));
6774}
6775
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006776/*
6777 * Set up the pipe CSC unit.
6778 *
6779 * Currently only full range RGB to limited range RGB conversion
6780 * is supported, but eventually this should handle various
6781 * RGB<->YCbCr scenarios as well.
6782 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006783static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006784{
6785 struct drm_device *dev = crtc->dev;
6786 struct drm_i915_private *dev_priv = dev->dev_private;
6787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6788 int pipe = intel_crtc->pipe;
6789 uint16_t coeff = 0x7800; /* 1.0 */
6790
6791 /*
6792 * TODO: Check what kind of values actually come out of the pipe
6793 * with these coeff/postoff values and adjust to get the best
6794 * accuracy. Perhaps we even need to take the bpc value into
6795 * consideration.
6796 */
6797
Daniel Vetter50f3b012013-03-27 00:44:56 +01006798 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006799 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6800
6801 /*
6802 * GY/GU and RY/RU should be the other way around according
6803 * to BSpec, but reality doesn't agree. Just set them up in
6804 * a way that results in the correct picture.
6805 */
6806 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6807 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6808
6809 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6810 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6811
6812 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6813 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6814
6815 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6816 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6817 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6818
6819 if (INTEL_INFO(dev)->gen > 6) {
6820 uint16_t postoff = 0;
6821
Daniel Vetter50f3b012013-03-27 00:44:56 +01006822 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006823 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006824
6825 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6826 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6827 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6828
6829 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6830 } else {
6831 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6832
Daniel Vetter50f3b012013-03-27 00:44:56 +01006833 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006834 mode |= CSC_BLACK_SCREEN_OFFSET;
6835
6836 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6837 }
6838}
6839
Daniel Vetter6ff93602013-04-19 11:24:36 +02006840static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006841{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006842 struct drm_device *dev = crtc->dev;
6843 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006845 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006846 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006847 uint32_t val;
6848
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006849 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006850
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006851 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006852 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6853
Daniel Vetter6ff93602013-04-19 11:24:36 +02006854 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006855 val |= PIPECONF_INTERLACED_ILK;
6856 else
6857 val |= PIPECONF_PROGRESSIVE;
6858
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006859 I915_WRITE(PIPECONF(cpu_transcoder), val);
6860 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006861
6862 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6863 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006864
6865 if (IS_BROADWELL(dev)) {
6866 val = 0;
6867
6868 switch (intel_crtc->config.pipe_bpp) {
6869 case 18:
6870 val |= PIPEMISC_DITHER_6_BPC;
6871 break;
6872 case 24:
6873 val |= PIPEMISC_DITHER_8_BPC;
6874 break;
6875 case 30:
6876 val |= PIPEMISC_DITHER_10_BPC;
6877 break;
6878 case 36:
6879 val |= PIPEMISC_DITHER_12_BPC;
6880 break;
6881 default:
6882 /* Case prevented by pipe_config_set_bpp. */
6883 BUG();
6884 }
6885
6886 if (intel_crtc->config.dither)
6887 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6888
6889 I915_WRITE(PIPEMISC(pipe), val);
6890 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006891}
6892
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006893static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006894 intel_clock_t *clock,
6895 bool *has_reduced_clock,
6896 intel_clock_t *reduced_clock)
6897{
6898 struct drm_device *dev = crtc->dev;
6899 struct drm_i915_private *dev_priv = dev->dev_private;
6900 struct intel_encoder *intel_encoder;
6901 int refclk;
6902 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006903 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006904
6905 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6906 switch (intel_encoder->type) {
6907 case INTEL_OUTPUT_LVDS:
6908 is_lvds = true;
6909 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006910 }
6911 }
6912
6913 refclk = ironlake_get_refclk(crtc);
6914
6915 /*
6916 * Returns a set of divisors for the desired target clock with the given
6917 * refclk, or FALSE. The returned values represent the clock equation:
6918 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6919 */
6920 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006921 ret = dev_priv->display.find_dpll(limit, crtc,
6922 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006923 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006924 if (!ret)
6925 return false;
6926
6927 if (is_lvds && dev_priv->lvds_downclock_avail) {
6928 /*
6929 * Ensure we match the reduced clock's P to the target clock.
6930 * If the clocks don't match, we can't switch the display clock
6931 * by using the FP0/FP1. In such case we will disable the LVDS
6932 * downclock feature.
6933 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006934 *has_reduced_clock =
6935 dev_priv->display.find_dpll(limit, crtc,
6936 dev_priv->lvds_downclock,
6937 refclk, clock,
6938 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006939 }
6940
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006941 return true;
6942}
6943
Paulo Zanonid4b19312012-11-29 11:29:32 -02006944int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6945{
6946 /*
6947 * Account for spread spectrum to avoid
6948 * oversubscribing the link. Max center spread
6949 * is 2.5%; use 5% for safety's sake.
6950 */
6951 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006952 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006953}
6954
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006955static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006956{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006957 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006958}
6959
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006960static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006961 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006962 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006963{
6964 struct drm_crtc *crtc = &intel_crtc->base;
6965 struct drm_device *dev = crtc->dev;
6966 struct drm_i915_private *dev_priv = dev->dev_private;
6967 struct intel_encoder *intel_encoder;
6968 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006969 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006970 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006971
6972 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6973 switch (intel_encoder->type) {
6974 case INTEL_OUTPUT_LVDS:
6975 is_lvds = true;
6976 break;
6977 case INTEL_OUTPUT_SDVO:
6978 case INTEL_OUTPUT_HDMI:
6979 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006980 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006981 }
6982
6983 num_connectors++;
6984 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006985
Chris Wilsonc1858122010-12-03 21:35:48 +00006986 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006987 factor = 21;
6988 if (is_lvds) {
6989 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006990 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006991 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006992 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006993 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006994 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006995
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006996 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006997 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006998
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006999 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7000 *fp2 |= FP_CB_TUNE;
7001
Chris Wilson5eddb702010-09-11 13:48:45 +01007002 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007003
Eric Anholta07d6782011-03-30 13:01:08 -07007004 if (is_lvds)
7005 dpll |= DPLLB_MODE_LVDS;
7006 else
7007 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007008
Daniel Vetteref1b4602013-06-01 17:17:04 +02007009 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7010 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007011
7012 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007013 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007014 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007015 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007016
Eric Anholta07d6782011-03-30 13:01:08 -07007017 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007018 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007019 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007020 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007021
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007022 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007023 case 5:
7024 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7025 break;
7026 case 7:
7027 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7028 break;
7029 case 10:
7030 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7031 break;
7032 case 14:
7033 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7034 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007035 }
7036
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007037 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007038 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007039 else
7040 dpll |= PLL_REF_INPUT_DREFCLK;
7041
Daniel Vetter959e16d2013-06-05 13:34:21 +02007042 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007043}
7044
Jesse Barnes79e53942008-11-07 14:24:08 -08007045static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007046 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007047 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007048{
7049 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007051 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007052 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007053 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007054 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007055 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007056 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007057 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007058
7059 for_each_encoder_on_crtc(dev, crtc, encoder) {
7060 switch (encoder->type) {
7061 case INTEL_OUTPUT_LVDS:
7062 is_lvds = true;
7063 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007064 }
7065
7066 num_connectors++;
7067 }
7068
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007069 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7070 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7071
Daniel Vetterff9a6752013-06-01 17:16:21 +02007072 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007073 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007074 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007075 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7076 return -EINVAL;
7077 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007078 /* Compat-code for transition, will disappear. */
7079 if (!intel_crtc->config.clock_set) {
7080 intel_crtc->config.dpll.n = clock.n;
7081 intel_crtc->config.dpll.m1 = clock.m1;
7082 intel_crtc->config.dpll.m2 = clock.m2;
7083 intel_crtc->config.dpll.p1 = clock.p1;
7084 intel_crtc->config.dpll.p2 = clock.p2;
7085 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007086
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007087 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007088 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007089 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007090 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007091 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007092
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007093 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007094 &fp, &reduced_clock,
7095 has_reduced_clock ? &fp2 : NULL);
7096
Daniel Vetter959e16d2013-06-05 13:34:21 +02007097 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007098 intel_crtc->config.dpll_hw_state.fp0 = fp;
7099 if (has_reduced_clock)
7100 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7101 else
7102 intel_crtc->config.dpll_hw_state.fp1 = fp;
7103
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007104 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007105 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007106 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007107 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007108 return -EINVAL;
7109 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007110 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007111 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007112
Jani Nikulad330a952014-01-21 11:24:25 +02007113 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007114 intel_crtc->lowfreq_avail = true;
7115 else
7116 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007117
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007118 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007119}
7120
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007121static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7122 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007123{
7124 struct drm_device *dev = crtc->base.dev;
7125 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007126 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007127
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007128 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7129 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7130 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7131 & ~TU_SIZE_MASK;
7132 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7133 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7134 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7135}
7136
7137static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7138 enum transcoder transcoder,
7139 struct intel_link_m_n *m_n)
7140{
7141 struct drm_device *dev = crtc->base.dev;
7142 struct drm_i915_private *dev_priv = dev->dev_private;
7143 enum pipe pipe = crtc->pipe;
7144
7145 if (INTEL_INFO(dev)->gen >= 5) {
7146 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7147 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7148 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7149 & ~TU_SIZE_MASK;
7150 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7151 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7152 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7153 } else {
7154 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7155 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7156 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7157 & ~TU_SIZE_MASK;
7158 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7159 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7160 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7161 }
7162}
7163
7164void intel_dp_get_m_n(struct intel_crtc *crtc,
7165 struct intel_crtc_config *pipe_config)
7166{
7167 if (crtc->config.has_pch_encoder)
7168 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7169 else
7170 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7171 &pipe_config->dp_m_n);
7172}
7173
Daniel Vetter72419202013-04-04 13:28:53 +02007174static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7175 struct intel_crtc_config *pipe_config)
7176{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007177 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7178 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02007179}
7180
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007181static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7182 struct intel_crtc_config *pipe_config)
7183{
7184 struct drm_device *dev = crtc->base.dev;
7185 struct drm_i915_private *dev_priv = dev->dev_private;
7186 uint32_t tmp;
7187
7188 tmp = I915_READ(PF_CTL(crtc->pipe));
7189
7190 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007191 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007192 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7193 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007194
7195 /* We currently do not free assignements of panel fitters on
7196 * ivb/hsw (since we don't use the higher upscaling modes which
7197 * differentiates them) so just WARN about this case for now. */
7198 if (IS_GEN7(dev)) {
7199 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7200 PF_PIPE_SEL_IVB(crtc->pipe));
7201 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007202 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007203}
7204
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007205static void ironlake_get_plane_config(struct intel_crtc *crtc,
7206 struct intel_plane_config *plane_config)
7207{
7208 struct drm_device *dev = crtc->base.dev;
7209 struct drm_i915_private *dev_priv = dev->dev_private;
7210 u32 val, base, offset;
7211 int pipe = crtc->pipe, plane = crtc->plane;
7212 int fourcc, pixel_format;
7213 int aligned_height;
7214
Dave Airlie66e514c2014-04-03 07:51:54 +10007215 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7216 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007217 DRM_DEBUG_KMS("failed to alloc fb\n");
7218 return;
7219 }
7220
7221 val = I915_READ(DSPCNTR(plane));
7222
7223 if (INTEL_INFO(dev)->gen >= 4)
7224 if (val & DISPPLANE_TILED)
7225 plane_config->tiled = true;
7226
7227 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7228 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007229 crtc->base.primary->fb->pixel_format = fourcc;
7230 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007231 drm_format_plane_cpp(fourcc, 0) * 8;
7232
7233 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7234 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7235 offset = I915_READ(DSPOFFSET(plane));
7236 } else {
7237 if (plane_config->tiled)
7238 offset = I915_READ(DSPTILEOFF(plane));
7239 else
7240 offset = I915_READ(DSPLINOFF(plane));
7241 }
7242 plane_config->base = base;
7243
7244 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007245 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7246 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007247
7248 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007249 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007250
Dave Airlie66e514c2014-04-03 07:51:54 +10007251 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007252 plane_config->tiled);
7253
Fabian Frederick1267a262014-07-01 20:39:41 +02007254 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7255 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007256
7257 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007258 pipe, plane, crtc->base.primary->fb->width,
7259 crtc->base.primary->fb->height,
7260 crtc->base.primary->fb->bits_per_pixel, base,
7261 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007262 plane_config->size);
7263}
7264
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007265static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7266 struct intel_crtc_config *pipe_config)
7267{
7268 struct drm_device *dev = crtc->base.dev;
7269 struct drm_i915_private *dev_priv = dev->dev_private;
7270 uint32_t tmp;
7271
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007272 if (!intel_display_power_enabled(dev_priv,
7273 POWER_DOMAIN_PIPE(crtc->pipe)))
7274 return false;
7275
Daniel Vettere143a212013-07-04 12:01:15 +02007276 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007277 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007278
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007279 tmp = I915_READ(PIPECONF(crtc->pipe));
7280 if (!(tmp & PIPECONF_ENABLE))
7281 return false;
7282
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007283 switch (tmp & PIPECONF_BPC_MASK) {
7284 case PIPECONF_6BPC:
7285 pipe_config->pipe_bpp = 18;
7286 break;
7287 case PIPECONF_8BPC:
7288 pipe_config->pipe_bpp = 24;
7289 break;
7290 case PIPECONF_10BPC:
7291 pipe_config->pipe_bpp = 30;
7292 break;
7293 case PIPECONF_12BPC:
7294 pipe_config->pipe_bpp = 36;
7295 break;
7296 default:
7297 break;
7298 }
7299
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007300 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7301 pipe_config->limited_color_range = true;
7302
Daniel Vetterab9412b2013-05-03 11:49:46 +02007303 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007304 struct intel_shared_dpll *pll;
7305
Daniel Vetter88adfff2013-03-28 10:42:01 +01007306 pipe_config->has_pch_encoder = true;
7307
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007308 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7309 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7310 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007311
7312 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007313
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007314 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007315 pipe_config->shared_dpll =
7316 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007317 } else {
7318 tmp = I915_READ(PCH_DPLL_SEL);
7319 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7320 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7321 else
7322 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7323 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007324
7325 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7326
7327 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7328 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007329
7330 tmp = pipe_config->dpll_hw_state.dpll;
7331 pipe_config->pixel_multiplier =
7332 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7333 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007334
7335 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007336 } else {
7337 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007338 }
7339
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007340 intel_get_pipe_timings(crtc, pipe_config);
7341
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007342 ironlake_get_pfit_config(crtc, pipe_config);
7343
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007344 return true;
7345}
7346
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007347static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7348{
7349 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007350 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007351
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007352 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007353 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007354 pipe_name(crtc->pipe));
7355
7356 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007357 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7358 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7359 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007360 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7361 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7362 "CPU PWM1 enabled\n");
7363 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7364 "CPU PWM2 enabled\n");
7365 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7366 "PCH PWM1 enabled\n");
7367 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7368 "Utility pin enabled\n");
7369 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7370
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007371 /*
7372 * In theory we can still leave IRQs enabled, as long as only the HPD
7373 * interrupts remain enabled. We used to check for that, but since it's
7374 * gen-specific and since we only disable LCPLL after we fully disable
7375 * the interrupts, the check below should be enough.
7376 */
7377 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007378}
7379
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007380static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7381{
7382 struct drm_device *dev = dev_priv->dev;
7383
7384 if (IS_HASWELL(dev))
7385 return I915_READ(D_COMP_HSW);
7386 else
7387 return I915_READ(D_COMP_BDW);
7388}
7389
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007390static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7391{
7392 struct drm_device *dev = dev_priv->dev;
7393
7394 if (IS_HASWELL(dev)) {
7395 mutex_lock(&dev_priv->rps.hw_lock);
7396 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7397 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007398 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007399 mutex_unlock(&dev_priv->rps.hw_lock);
7400 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007401 I915_WRITE(D_COMP_BDW, val);
7402 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007403 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007404}
7405
7406/*
7407 * This function implements pieces of two sequences from BSpec:
7408 * - Sequence for display software to disable LCPLL
7409 * - Sequence for display software to allow package C8+
7410 * The steps implemented here are just the steps that actually touch the LCPLL
7411 * register. Callers should take care of disabling all the display engine
7412 * functions, doing the mode unset, fixing interrupts, etc.
7413 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007414static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7415 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007416{
7417 uint32_t val;
7418
7419 assert_can_disable_lcpll(dev_priv);
7420
7421 val = I915_READ(LCPLL_CTL);
7422
7423 if (switch_to_fclk) {
7424 val |= LCPLL_CD_SOURCE_FCLK;
7425 I915_WRITE(LCPLL_CTL, val);
7426
7427 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7428 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7429 DRM_ERROR("Switching to FCLK failed\n");
7430
7431 val = I915_READ(LCPLL_CTL);
7432 }
7433
7434 val |= LCPLL_PLL_DISABLE;
7435 I915_WRITE(LCPLL_CTL, val);
7436 POSTING_READ(LCPLL_CTL);
7437
7438 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7439 DRM_ERROR("LCPLL still locked\n");
7440
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007441 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007442 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007443 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007444 ndelay(100);
7445
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007446 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7447 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007448 DRM_ERROR("D_COMP RCOMP still in progress\n");
7449
7450 if (allow_power_down) {
7451 val = I915_READ(LCPLL_CTL);
7452 val |= LCPLL_POWER_DOWN_ALLOW;
7453 I915_WRITE(LCPLL_CTL, val);
7454 POSTING_READ(LCPLL_CTL);
7455 }
7456}
7457
7458/*
7459 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7460 * source.
7461 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007462static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007463{
7464 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007465 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007466
7467 val = I915_READ(LCPLL_CTL);
7468
7469 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7470 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7471 return;
7472
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007473 /*
7474 * Make sure we're not on PC8 state before disabling PC8, otherwise
7475 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7476 *
7477 * The other problem is that hsw_restore_lcpll() is called as part of
7478 * the runtime PM resume sequence, so we can't just call
7479 * gen6_gt_force_wake_get() because that function calls
7480 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7481 * while we are on the resume sequence. So to solve this problem we have
7482 * to call special forcewake code that doesn't touch runtime PM and
7483 * doesn't enable the forcewake delayed work.
7484 */
7485 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7486 if (dev_priv->uncore.forcewake_count++ == 0)
7487 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7488 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007489
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007490 if (val & LCPLL_POWER_DOWN_ALLOW) {
7491 val &= ~LCPLL_POWER_DOWN_ALLOW;
7492 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007493 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007494 }
7495
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007496 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007497 val |= D_COMP_COMP_FORCE;
7498 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007499 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007500
7501 val = I915_READ(LCPLL_CTL);
7502 val &= ~LCPLL_PLL_DISABLE;
7503 I915_WRITE(LCPLL_CTL, val);
7504
7505 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7506 DRM_ERROR("LCPLL not locked yet\n");
7507
7508 if (val & LCPLL_CD_SOURCE_FCLK) {
7509 val = I915_READ(LCPLL_CTL);
7510 val &= ~LCPLL_CD_SOURCE_FCLK;
7511 I915_WRITE(LCPLL_CTL, val);
7512
7513 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7514 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7515 DRM_ERROR("Switching back to LCPLL failed\n");
7516 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007517
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007518 /* See the big comment above. */
7519 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7520 if (--dev_priv->uncore.forcewake_count == 0)
7521 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7522 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007523}
7524
Paulo Zanoni765dab62014-03-07 20:08:18 -03007525/*
7526 * Package states C8 and deeper are really deep PC states that can only be
7527 * reached when all the devices on the system allow it, so even if the graphics
7528 * device allows PC8+, it doesn't mean the system will actually get to these
7529 * states. Our driver only allows PC8+ when going into runtime PM.
7530 *
7531 * The requirements for PC8+ are that all the outputs are disabled, the power
7532 * well is disabled and most interrupts are disabled, and these are also
7533 * requirements for runtime PM. When these conditions are met, we manually do
7534 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7535 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7536 * hang the machine.
7537 *
7538 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7539 * the state of some registers, so when we come back from PC8+ we need to
7540 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7541 * need to take care of the registers kept by RC6. Notice that this happens even
7542 * if we don't put the device in PCI D3 state (which is what currently happens
7543 * because of the runtime PM support).
7544 *
7545 * For more, read "Display Sequences for Package C8" on the hardware
7546 * documentation.
7547 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007548void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007549{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007550 struct drm_device *dev = dev_priv->dev;
7551 uint32_t val;
7552
Paulo Zanonic67a4702013-08-19 13:18:09 -03007553 DRM_DEBUG_KMS("Enabling package C8+\n");
7554
Paulo Zanonic67a4702013-08-19 13:18:09 -03007555 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7556 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7557 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7558 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7559 }
7560
7561 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007562 hsw_disable_lcpll(dev_priv, true, true);
7563}
7564
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007565void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007566{
7567 struct drm_device *dev = dev_priv->dev;
7568 uint32_t val;
7569
Paulo Zanonic67a4702013-08-19 13:18:09 -03007570 DRM_DEBUG_KMS("Disabling package C8+\n");
7571
7572 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007573 lpt_init_pch_refclk(dev);
7574
7575 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7576 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7577 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7578 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7579 }
7580
7581 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007582}
7583
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007584static void snb_modeset_global_resources(struct drm_device *dev)
7585{
7586 modeset_update_crtc_power_domains(dev);
7587}
7588
Imre Deak4f074122013-10-16 17:25:51 +03007589static void haswell_modeset_global_resources(struct drm_device *dev)
7590{
Paulo Zanonida723562013-12-19 11:54:51 -02007591 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007592}
7593
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007594static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007595 int x, int y,
7596 struct drm_framebuffer *fb)
7597{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007599
Paulo Zanoni566b7342013-11-25 15:27:08 -02007600 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007601 return -EINVAL;
7602
Daniel Vetter644cef32014-04-24 23:55:07 +02007603 intel_crtc->lowfreq_avail = false;
7604
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007605 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007606}
7607
Daniel Vetter26804af2014-06-25 22:01:55 +03007608static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7609 struct intel_crtc_config *pipe_config)
7610{
7611 struct drm_device *dev = crtc->base.dev;
7612 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007613 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007614 enum port port;
7615 uint32_t tmp;
7616
7617 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7618
7619 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7620
7621 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Daniel Vetter9cd86932014-06-25 22:01:57 +03007622
7623 switch (pipe_config->ddi_pll_sel) {
7624 case PORT_CLK_SEL_WRPLL1:
7625 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7626 break;
7627 case PORT_CLK_SEL_WRPLL2:
7628 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7629 break;
7630 }
7631
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007632 if (pipe_config->shared_dpll >= 0) {
7633 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7634
7635 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7636 &pipe_config->dpll_hw_state));
7637 }
7638
Daniel Vetter26804af2014-06-25 22:01:55 +03007639 /*
7640 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7641 * DDI E. So just check whether this pipe is wired to DDI E and whether
7642 * the PCH transcoder is on.
7643 */
7644 if ((port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7645 pipe_config->has_pch_encoder = true;
7646
7647 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7648 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7649 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7650
7651 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7652 }
7653}
7654
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007655static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7656 struct intel_crtc_config *pipe_config)
7657{
7658 struct drm_device *dev = crtc->base.dev;
7659 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007660 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007661 uint32_t tmp;
7662
Imre Deakb5482bd2014-03-05 16:20:55 +02007663 if (!intel_display_power_enabled(dev_priv,
7664 POWER_DOMAIN_PIPE(crtc->pipe)))
7665 return false;
7666
Daniel Vettere143a212013-07-04 12:01:15 +02007667 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007668 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7669
Daniel Vettereccb1402013-05-22 00:50:22 +02007670 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7671 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7672 enum pipe trans_edp_pipe;
7673 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7674 default:
7675 WARN(1, "unknown pipe linked to edp transcoder\n");
7676 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7677 case TRANS_DDI_EDP_INPUT_A_ON:
7678 trans_edp_pipe = PIPE_A;
7679 break;
7680 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7681 trans_edp_pipe = PIPE_B;
7682 break;
7683 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7684 trans_edp_pipe = PIPE_C;
7685 break;
7686 }
7687
7688 if (trans_edp_pipe == crtc->pipe)
7689 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7690 }
7691
Imre Deakda7e29b2014-02-18 00:02:02 +02007692 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007693 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007694 return false;
7695
Daniel Vettereccb1402013-05-22 00:50:22 +02007696 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007697 if (!(tmp & PIPECONF_ENABLE))
7698 return false;
7699
Daniel Vetter26804af2014-06-25 22:01:55 +03007700 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007701
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007702 intel_get_pipe_timings(crtc, pipe_config);
7703
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007704 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007705 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007706 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007707
Jesse Barnese59150d2014-01-07 13:30:45 -08007708 if (IS_HASWELL(dev))
7709 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7710 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007711
Daniel Vetter6c49f242013-06-06 12:45:25 +02007712 pipe_config->pixel_multiplier = 1;
7713
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007714 return true;
7715}
7716
Jani Nikula1a915102013-10-16 12:34:48 +03007717static struct {
7718 int clock;
7719 u32 config;
7720} hdmi_audio_clock[] = {
7721 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7722 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7723 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7724 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7725 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7726 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7727 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7728 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7729 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7730 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7731};
7732
7733/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7734static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7735{
7736 int i;
7737
7738 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7739 if (mode->clock == hdmi_audio_clock[i].clock)
7740 break;
7741 }
7742
7743 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7744 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7745 i = 1;
7746 }
7747
7748 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7749 hdmi_audio_clock[i].clock,
7750 hdmi_audio_clock[i].config);
7751
7752 return hdmi_audio_clock[i].config;
7753}
7754
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007755static bool intel_eld_uptodate(struct drm_connector *connector,
7756 int reg_eldv, uint32_t bits_eldv,
7757 int reg_elda, uint32_t bits_elda,
7758 int reg_edid)
7759{
7760 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7761 uint8_t *eld = connector->eld;
7762 uint32_t i;
7763
7764 i = I915_READ(reg_eldv);
7765 i &= bits_eldv;
7766
7767 if (!eld[0])
7768 return !i;
7769
7770 if (!i)
7771 return false;
7772
7773 i = I915_READ(reg_elda);
7774 i &= ~bits_elda;
7775 I915_WRITE(reg_elda, i);
7776
7777 for (i = 0; i < eld[2]; i++)
7778 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7779 return false;
7780
7781 return true;
7782}
7783
Wu Fengguange0dac652011-09-05 14:25:34 +08007784static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007785 struct drm_crtc *crtc,
7786 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007787{
7788 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7789 uint8_t *eld = connector->eld;
7790 uint32_t eldv;
7791 uint32_t len;
7792 uint32_t i;
7793
7794 i = I915_READ(G4X_AUD_VID_DID);
7795
7796 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7797 eldv = G4X_ELDV_DEVCL_DEVBLC;
7798 else
7799 eldv = G4X_ELDV_DEVCTG;
7800
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007801 if (intel_eld_uptodate(connector,
7802 G4X_AUD_CNTL_ST, eldv,
7803 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7804 G4X_HDMIW_HDMIEDID))
7805 return;
7806
Wu Fengguange0dac652011-09-05 14:25:34 +08007807 i = I915_READ(G4X_AUD_CNTL_ST);
7808 i &= ~(eldv | G4X_ELD_ADDR);
7809 len = (i >> 9) & 0x1f; /* ELD buffer size */
7810 I915_WRITE(G4X_AUD_CNTL_ST, i);
7811
7812 if (!eld[0])
7813 return;
7814
7815 len = min_t(uint8_t, eld[2], len);
7816 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7817 for (i = 0; i < len; i++)
7818 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7819
7820 i = I915_READ(G4X_AUD_CNTL_ST);
7821 i |= eldv;
7822 I915_WRITE(G4X_AUD_CNTL_ST, i);
7823}
7824
Wang Xingchao83358c852012-08-16 22:43:37 +08007825static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007826 struct drm_crtc *crtc,
7827 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007828{
7829 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7830 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007831 uint32_t eldv;
7832 uint32_t i;
7833 int len;
7834 int pipe = to_intel_crtc(crtc)->pipe;
7835 int tmp;
7836
7837 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7838 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7839 int aud_config = HSW_AUD_CFG(pipe);
7840 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7841
Wang Xingchao83358c852012-08-16 22:43:37 +08007842 /* Audio output enable */
7843 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7844 tmp = I915_READ(aud_cntrl_st2);
7845 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7846 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007847 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007848
Daniel Vetterc7905792014-04-16 16:56:09 +02007849 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007850
7851 /* Set ELD valid state */
7852 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007853 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007854 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7855 I915_WRITE(aud_cntrl_st2, tmp);
7856 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007857 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007858
7859 /* Enable HDMI mode */
7860 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007861 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007862 /* clear N_programing_enable and N_value_index */
7863 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7864 I915_WRITE(aud_config, tmp);
7865
7866 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7867
7868 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7869
7870 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7871 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7872 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7873 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007874 } else {
7875 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7876 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007877
7878 if (intel_eld_uptodate(connector,
7879 aud_cntrl_st2, eldv,
7880 aud_cntl_st, IBX_ELD_ADDRESS,
7881 hdmiw_hdmiedid))
7882 return;
7883
7884 i = I915_READ(aud_cntrl_st2);
7885 i &= ~eldv;
7886 I915_WRITE(aud_cntrl_st2, i);
7887
7888 if (!eld[0])
7889 return;
7890
7891 i = I915_READ(aud_cntl_st);
7892 i &= ~IBX_ELD_ADDRESS;
7893 I915_WRITE(aud_cntl_st, i);
7894 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7895 DRM_DEBUG_DRIVER("port num:%d\n", i);
7896
7897 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7898 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7899 for (i = 0; i < len; i++)
7900 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7901
7902 i = I915_READ(aud_cntrl_st2);
7903 i |= eldv;
7904 I915_WRITE(aud_cntrl_st2, i);
7905
7906}
7907
Wu Fengguange0dac652011-09-05 14:25:34 +08007908static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007909 struct drm_crtc *crtc,
7910 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007911{
7912 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7913 uint8_t *eld = connector->eld;
7914 uint32_t eldv;
7915 uint32_t i;
7916 int len;
7917 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007918 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007919 int aud_cntl_st;
7920 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007921 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007922
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007923 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007924 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7925 aud_config = IBX_AUD_CFG(pipe);
7926 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007927 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007928 } else if (IS_VALLEYVIEW(connector->dev)) {
7929 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7930 aud_config = VLV_AUD_CFG(pipe);
7931 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7932 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007933 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007934 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7935 aud_config = CPT_AUD_CFG(pipe);
7936 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007937 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007938 }
7939
Wang Xingchao9b138a82012-08-09 16:52:18 +08007940 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007941
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007942 if (IS_VALLEYVIEW(connector->dev)) {
7943 struct intel_encoder *intel_encoder;
7944 struct intel_digital_port *intel_dig_port;
7945
7946 intel_encoder = intel_attached_encoder(connector);
7947 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7948 i = intel_dig_port->port;
7949 } else {
7950 i = I915_READ(aud_cntl_st);
7951 i = (i >> 29) & DIP_PORT_SEL_MASK;
7952 /* DIP_Port_Select, 0x1 = PortB */
7953 }
7954
Wu Fengguange0dac652011-09-05 14:25:34 +08007955 if (!i) {
7956 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7957 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007958 eldv = IBX_ELD_VALIDB;
7959 eldv |= IBX_ELD_VALIDB << 4;
7960 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007961 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007962 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007963 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007964 }
7965
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007966 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7967 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7968 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007969 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007970 } else {
7971 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7972 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007973
7974 if (intel_eld_uptodate(connector,
7975 aud_cntrl_st2, eldv,
7976 aud_cntl_st, IBX_ELD_ADDRESS,
7977 hdmiw_hdmiedid))
7978 return;
7979
Wu Fengguange0dac652011-09-05 14:25:34 +08007980 i = I915_READ(aud_cntrl_st2);
7981 i &= ~eldv;
7982 I915_WRITE(aud_cntrl_st2, i);
7983
7984 if (!eld[0])
7985 return;
7986
Wu Fengguange0dac652011-09-05 14:25:34 +08007987 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007988 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007989 I915_WRITE(aud_cntl_st, i);
7990
7991 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7992 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7993 for (i = 0; i < len; i++)
7994 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7995
7996 i = I915_READ(aud_cntrl_st2);
7997 i |= eldv;
7998 I915_WRITE(aud_cntrl_st2, i);
7999}
8000
8001void intel_write_eld(struct drm_encoder *encoder,
8002 struct drm_display_mode *mode)
8003{
8004 struct drm_crtc *crtc = encoder->crtc;
8005 struct drm_connector *connector;
8006 struct drm_device *dev = encoder->dev;
8007 struct drm_i915_private *dev_priv = dev->dev_private;
8008
8009 connector = drm_select_eld(encoder, mode);
8010 if (!connector)
8011 return;
8012
8013 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8014 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008015 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008016 connector->encoder->base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +03008017 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008018
8019 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8020
8021 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008022 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008023}
8024
Chris Wilson560b85b2010-08-07 11:01:38 +01008025static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8026{
8027 struct drm_device *dev = crtc->dev;
8028 struct drm_i915_private *dev_priv = dev->dev_private;
8029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008030 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008031
Chris Wilson4b0e3332014-05-30 16:35:26 +03008032 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01008033 /* On these chipsets we can only modify the base whilst
8034 * the cursor is disabled.
8035 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03008036 if (intel_crtc->cursor_cntl) {
8037 I915_WRITE(_CURACNTR, 0);
8038 POSTING_READ(_CURACNTR);
8039 intel_crtc->cursor_cntl = 0;
8040 }
8041
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008042 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008043 POSTING_READ(_CURABASE);
8044 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008045
Chris Wilson4b0e3332014-05-30 16:35:26 +03008046 /* XXX width must be 64, stride 256 => 0x00 << 28 */
8047 cntl = 0;
8048 if (base)
8049 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01008050 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03008051 CURSOR_FORMAT_ARGB);
8052 if (intel_crtc->cursor_cntl != cntl) {
8053 I915_WRITE(_CURACNTR, cntl);
8054 POSTING_READ(_CURACNTR);
8055 intel_crtc->cursor_cntl = cntl;
8056 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008057}
8058
8059static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8060{
8061 struct drm_device *dev = crtc->dev;
8062 struct drm_i915_private *dev_priv = dev->dev_private;
8063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8064 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008065 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008066
Chris Wilson4b0e3332014-05-30 16:35:26 +03008067 cntl = 0;
8068 if (base) {
8069 cntl = MCURSOR_GAMMA_ENABLE;
8070 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308071 case 64:
8072 cntl |= CURSOR_MODE_64_ARGB_AX;
8073 break;
8074 case 128:
8075 cntl |= CURSOR_MODE_128_ARGB_AX;
8076 break;
8077 case 256:
8078 cntl |= CURSOR_MODE_256_ARGB_AX;
8079 break;
8080 default:
8081 WARN_ON(1);
8082 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008083 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008084 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008085 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008086 if (intel_crtc->cursor_cntl != cntl) {
8087 I915_WRITE(CURCNTR(pipe), cntl);
8088 POSTING_READ(CURCNTR(pipe));
8089 intel_crtc->cursor_cntl = cntl;
8090 }
8091
Chris Wilson560b85b2010-08-07 11:01:38 +01008092 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008093 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01008094 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01008095}
8096
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008097static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8098{
8099 struct drm_device *dev = crtc->dev;
8100 struct drm_i915_private *dev_priv = dev->dev_private;
8101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8102 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008103 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008104
Chris Wilson4b0e3332014-05-30 16:35:26 +03008105 cntl = 0;
8106 if (base) {
8107 cntl = MCURSOR_GAMMA_ENABLE;
8108 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308109 case 64:
8110 cntl |= CURSOR_MODE_64_ARGB_AX;
8111 break;
8112 case 128:
8113 cntl |= CURSOR_MODE_128_ARGB_AX;
8114 break;
8115 case 256:
8116 cntl |= CURSOR_MODE_256_ARGB_AX;
8117 break;
8118 default:
8119 WARN_ON(1);
8120 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008121 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008122 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008123 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8124 cntl |= CURSOR_PIPE_CSC_ENABLE;
8125
8126 if (intel_crtc->cursor_cntl != cntl) {
8127 I915_WRITE(CURCNTR(pipe), cntl);
8128 POSTING_READ(CURCNTR(pipe));
8129 intel_crtc->cursor_cntl = cntl;
8130 }
8131
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008132 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008133 I915_WRITE(CURBASE(pipe), base);
8134 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008135}
8136
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008137/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008138static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8139 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008140{
8141 struct drm_device *dev = crtc->dev;
8142 struct drm_i915_private *dev_priv = dev->dev_private;
8143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8144 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008145 int x = crtc->cursor_x;
8146 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008147 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008148
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008149 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008150 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008151
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008152 if (x >= intel_crtc->config.pipe_src_w)
8153 base = 0;
8154
8155 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008156 base = 0;
8157
8158 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008159 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008160 base = 0;
8161
8162 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8163 x = -x;
8164 }
8165 pos |= x << CURSOR_X_SHIFT;
8166
8167 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008168 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008169 base = 0;
8170
8171 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8172 y = -y;
8173 }
8174 pos |= y << CURSOR_Y_SHIFT;
8175
Chris Wilson4b0e3332014-05-30 16:35:26 +03008176 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008177 return;
8178
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008179 I915_WRITE(CURPOS(pipe), pos);
8180
8181 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008182 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008183 else if (IS_845G(dev) || IS_I865G(dev))
8184 i845_update_cursor(crtc, base);
8185 else
8186 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008187 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008188}
8189
Matt Ropere3287952014-06-10 08:28:12 -07008190/*
8191 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8192 *
8193 * Note that the object's reference will be consumed if the update fails. If
8194 * the update succeeds, the reference of the old object (if any) will be
8195 * consumed.
8196 */
8197static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8198 struct drm_i915_gem_object *obj,
8199 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008200{
8201 struct drm_device *dev = crtc->dev;
8202 struct drm_i915_private *dev_priv = dev->dev_private;
8203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008204 enum pipe pipe = intel_crtc->pipe;
Chris Wilson64f962e2014-03-26 12:38:15 +00008205 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008206 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008207 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008208
Jesse Barnes79e53942008-11-07 14:24:08 -08008209 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008210 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008211 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008212 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008213 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008214 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008215 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008216 }
8217
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308218 /* Check for which cursor types we support */
8219 if (!((width == 64 && height == 64) ||
8220 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8221 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8222 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008223 return -EINVAL;
8224 }
8225
Chris Wilson05394f32010-11-08 19:18:58 +00008226 if (obj->base.size < width * height * 4) {
Matt Ropere3287952014-06-10 08:28:12 -07008227 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008228 ret = -ENOMEM;
8229 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008230 }
8231
Dave Airlie71acb5e2008-12-30 20:31:46 +10008232 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008233 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008234 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008235 unsigned alignment;
8236
Chris Wilsond9e86c02010-11-10 16:40:20 +00008237 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008238 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008239 ret = -EINVAL;
8240 goto fail_locked;
8241 }
8242
Chris Wilson693db182013-03-05 14:52:39 +00008243 /* Note that the w/a also requires 2 PTE of padding following
8244 * the bo. We currently fill all unused PTE with the shadow
8245 * page and so we should always have valid PTE following the
8246 * cursor preventing the VT-d warning.
8247 */
8248 alignment = 0;
8249 if (need_vtd_wa(dev))
8250 alignment = 64*1024;
8251
8252 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008253 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008254 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008255 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008256 }
8257
Chris Wilsond9e86c02010-11-10 16:40:20 +00008258 ret = i915_gem_object_put_fence(obj);
8259 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008260 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008261 goto fail_unpin;
8262 }
8263
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008264 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008265 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008266 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008267 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008268 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008269 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008270 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008271 }
Chris Wilson00731152014-05-21 12:42:56 +01008272 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008273 }
8274
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008275 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04008276 I915_WRITE(CURSIZE, (height << 12) | width);
8277
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008278 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008279 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008280 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008281 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008282 }
Jesse Barnes80824002009-09-10 15:28:06 -07008283
Daniel Vettera071fa02014-06-18 23:28:09 +02008284 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8285 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008286 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008287
Chris Wilson64f962e2014-03-26 12:38:15 +00008288 old_width = intel_crtc->cursor_width;
8289
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008290 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008291 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008292 intel_crtc->cursor_width = width;
8293 intel_crtc->cursor_height = height;
8294
Chris Wilson64f962e2014-03-26 12:38:15 +00008295 if (intel_crtc->active) {
8296 if (old_width != width)
8297 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008298 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008299 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008300
Daniel Vetterf99d7062014-06-19 16:01:59 +02008301 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8302
Jesse Barnes79e53942008-11-07 14:24:08 -08008303 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008304fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008305 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008306fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008307 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008308fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008309 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008310 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008311}
8312
Jesse Barnes79e53942008-11-07 14:24:08 -08008313static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008314 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008315{
James Simmons72034252010-08-03 01:33:19 +01008316 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008318
James Simmons72034252010-08-03 01:33:19 +01008319 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008320 intel_crtc->lut_r[i] = red[i] >> 8;
8321 intel_crtc->lut_g[i] = green[i] >> 8;
8322 intel_crtc->lut_b[i] = blue[i] >> 8;
8323 }
8324
8325 intel_crtc_load_lut(crtc);
8326}
8327
Jesse Barnes79e53942008-11-07 14:24:08 -08008328/* VESA 640x480x72Hz mode to set on the pipe */
8329static struct drm_display_mode load_detect_mode = {
8330 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8331 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8332};
8333
Daniel Vettera8bb6812014-02-10 18:00:39 +01008334struct drm_framebuffer *
8335__intel_framebuffer_create(struct drm_device *dev,
8336 struct drm_mode_fb_cmd2 *mode_cmd,
8337 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008338{
8339 struct intel_framebuffer *intel_fb;
8340 int ret;
8341
8342 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8343 if (!intel_fb) {
8344 drm_gem_object_unreference_unlocked(&obj->base);
8345 return ERR_PTR(-ENOMEM);
8346 }
8347
8348 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008349 if (ret)
8350 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008351
8352 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008353err:
8354 drm_gem_object_unreference_unlocked(&obj->base);
8355 kfree(intel_fb);
8356
8357 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008358}
8359
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008360static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008361intel_framebuffer_create(struct drm_device *dev,
8362 struct drm_mode_fb_cmd2 *mode_cmd,
8363 struct drm_i915_gem_object *obj)
8364{
8365 struct drm_framebuffer *fb;
8366 int ret;
8367
8368 ret = i915_mutex_lock_interruptible(dev);
8369 if (ret)
8370 return ERR_PTR(ret);
8371 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8372 mutex_unlock(&dev->struct_mutex);
8373
8374 return fb;
8375}
8376
Chris Wilsond2dff872011-04-19 08:36:26 +01008377static u32
8378intel_framebuffer_pitch_for_width(int width, int bpp)
8379{
8380 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8381 return ALIGN(pitch, 64);
8382}
8383
8384static u32
8385intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8386{
8387 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008388 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008389}
8390
8391static struct drm_framebuffer *
8392intel_framebuffer_create_for_mode(struct drm_device *dev,
8393 struct drm_display_mode *mode,
8394 int depth, int bpp)
8395{
8396 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008397 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008398
8399 obj = i915_gem_alloc_object(dev,
8400 intel_framebuffer_size_for_mode(mode, bpp));
8401 if (obj == NULL)
8402 return ERR_PTR(-ENOMEM);
8403
8404 mode_cmd.width = mode->hdisplay;
8405 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008406 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8407 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008408 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008409
8410 return intel_framebuffer_create(dev, &mode_cmd, obj);
8411}
8412
8413static struct drm_framebuffer *
8414mode_fits_in_fbdev(struct drm_device *dev,
8415 struct drm_display_mode *mode)
8416{
Daniel Vetter4520f532013-10-09 09:18:51 +02008417#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008418 struct drm_i915_private *dev_priv = dev->dev_private;
8419 struct drm_i915_gem_object *obj;
8420 struct drm_framebuffer *fb;
8421
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008422 if (!dev_priv->fbdev)
8423 return NULL;
8424
8425 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008426 return NULL;
8427
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008428 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008429 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008430
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008431 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008432 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8433 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008434 return NULL;
8435
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008436 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008437 return NULL;
8438
8439 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008440#else
8441 return NULL;
8442#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008443}
8444
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008445bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008446 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008447 struct intel_load_detect_pipe *old,
8448 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008449{
8450 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008451 struct intel_encoder *intel_encoder =
8452 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008453 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008454 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008455 struct drm_crtc *crtc = NULL;
8456 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008457 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008458 struct drm_mode_config *config = &dev->mode_config;
8459 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008460
Chris Wilsond2dff872011-04-19 08:36:26 +01008461 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008462 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008463 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008464
Rob Clark51fd3712013-11-19 12:10:12 -05008465 drm_modeset_acquire_init(ctx, 0);
8466
8467retry:
8468 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8469 if (ret)
8470 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008471
Jesse Barnes79e53942008-11-07 14:24:08 -08008472 /*
8473 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008474 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008475 * - if the connector already has an assigned crtc, use it (but make
8476 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008477 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008478 * - try to find the first unused crtc that can drive this connector,
8479 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008480 */
8481
8482 /* See if we already have a CRTC for this connector */
8483 if (encoder->crtc) {
8484 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008485
Rob Clark51fd3712013-11-19 12:10:12 -05008486 ret = drm_modeset_lock(&crtc->mutex, ctx);
8487 if (ret)
8488 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008489
Daniel Vetter24218aa2012-08-12 19:27:11 +02008490 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008491 old->load_detect_temp = false;
8492
8493 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008494 if (connector->dpms != DRM_MODE_DPMS_ON)
8495 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008496
Chris Wilson71731882011-04-19 23:10:58 +01008497 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008498 }
8499
8500 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008501 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008502 i++;
8503 if (!(encoder->possible_crtcs & (1 << i)))
8504 continue;
8505 if (!possible_crtc->enabled) {
8506 crtc = possible_crtc;
8507 break;
8508 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008509 }
8510
8511 /*
8512 * If we didn't find an unused CRTC, don't use any.
8513 */
8514 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008515 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008516 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008517 }
8518
Rob Clark51fd3712013-11-19 12:10:12 -05008519 ret = drm_modeset_lock(&crtc->mutex, ctx);
8520 if (ret)
8521 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008522 intel_encoder->new_crtc = to_intel_crtc(crtc);
8523 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008524
8525 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008526 intel_crtc->new_enabled = true;
8527 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008528 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008529 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008530 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008531
Chris Wilson64927112011-04-20 07:25:26 +01008532 if (!mode)
8533 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008534
Chris Wilsond2dff872011-04-19 08:36:26 +01008535 /* We need a framebuffer large enough to accommodate all accesses
8536 * that the plane may generate whilst we perform load detection.
8537 * We can not rely on the fbcon either being present (we get called
8538 * during its initialisation to detect all boot displays, or it may
8539 * not even exist) or that it is large enough to satisfy the
8540 * requested mode.
8541 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008542 fb = mode_fits_in_fbdev(dev, mode);
8543 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008544 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008545 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8546 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008547 } else
8548 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008549 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008550 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008551 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008552 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008553
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008554 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008555 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008556 if (old->release_fb)
8557 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008558 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008559 }
Chris Wilson71731882011-04-19 23:10:58 +01008560
Jesse Barnes79e53942008-11-07 14:24:08 -08008561 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008562 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008563 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008564
8565 fail:
8566 intel_crtc->new_enabled = crtc->enabled;
8567 if (intel_crtc->new_enabled)
8568 intel_crtc->new_config = &intel_crtc->config;
8569 else
8570 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008571fail_unlock:
8572 if (ret == -EDEADLK) {
8573 drm_modeset_backoff(ctx);
8574 goto retry;
8575 }
8576
8577 drm_modeset_drop_locks(ctx);
8578 drm_modeset_acquire_fini(ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008579
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008580 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008581}
8582
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008583void intel_release_load_detect_pipe(struct drm_connector *connector,
Rob Clark51fd3712013-11-19 12:10:12 -05008584 struct intel_load_detect_pipe *old,
8585 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008586{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008587 struct intel_encoder *intel_encoder =
8588 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008589 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008590 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008592
Chris Wilsond2dff872011-04-19 08:36:26 +01008593 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008594 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008595 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008596
Chris Wilson8261b192011-04-19 23:18:09 +01008597 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008598 to_intel_connector(connector)->new_encoder = NULL;
8599 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008600 intel_crtc->new_enabled = false;
8601 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008602 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008603
Daniel Vetter36206362012-12-10 20:42:17 +01008604 if (old->release_fb) {
8605 drm_framebuffer_unregister_private(old->release_fb);
8606 drm_framebuffer_unreference(old->release_fb);
8607 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008608
Rob Clark51fd3712013-11-19 12:10:12 -05008609 goto unlock;
Chris Wilson0622a532011-04-21 09:32:11 +01008610 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008611 }
8612
Eric Anholtc751ce42010-03-25 11:48:48 -07008613 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008614 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8615 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008616
Rob Clark51fd3712013-11-19 12:10:12 -05008617unlock:
8618 drm_modeset_drop_locks(ctx);
8619 drm_modeset_acquire_fini(ctx);
Jesse Barnes79e53942008-11-07 14:24:08 -08008620}
8621
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008622static int i9xx_pll_refclk(struct drm_device *dev,
8623 const struct intel_crtc_config *pipe_config)
8624{
8625 struct drm_i915_private *dev_priv = dev->dev_private;
8626 u32 dpll = pipe_config->dpll_hw_state.dpll;
8627
8628 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008629 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008630 else if (HAS_PCH_SPLIT(dev))
8631 return 120000;
8632 else if (!IS_GEN2(dev))
8633 return 96000;
8634 else
8635 return 48000;
8636}
8637
Jesse Barnes79e53942008-11-07 14:24:08 -08008638/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008639static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8640 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008641{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008642 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008643 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008644 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008645 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008646 u32 fp;
8647 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008648 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008649
8650 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008651 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008652 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008653 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008654
8655 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008656 if (IS_PINEVIEW(dev)) {
8657 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8658 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008659 } else {
8660 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8661 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8662 }
8663
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008664 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008665 if (IS_PINEVIEW(dev))
8666 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8667 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008668 else
8669 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008670 DPLL_FPA01_P1_POST_DIV_SHIFT);
8671
8672 switch (dpll & DPLL_MODE_MASK) {
8673 case DPLLB_MODE_DAC_SERIAL:
8674 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8675 5 : 10;
8676 break;
8677 case DPLLB_MODE_LVDS:
8678 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8679 7 : 14;
8680 break;
8681 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008682 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008683 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008684 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008685 }
8686
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008687 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008688 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008689 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008690 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008691 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008692 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008693 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008694
8695 if (is_lvds) {
8696 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8697 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008698
8699 if (lvds & LVDS_CLKB_POWER_UP)
8700 clock.p2 = 7;
8701 else
8702 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008703 } else {
8704 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8705 clock.p1 = 2;
8706 else {
8707 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8708 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8709 }
8710 if (dpll & PLL_P2_DIVIDE_BY_4)
8711 clock.p2 = 4;
8712 else
8713 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008714 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008715
8716 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008717 }
8718
Ville Syrjälä18442d02013-09-13 16:00:08 +03008719 /*
8720 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008721 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008722 * encoder's get_config() function.
8723 */
8724 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008725}
8726
Ville Syrjälä6878da02013-09-13 15:59:11 +03008727int intel_dotclock_calculate(int link_freq,
8728 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008729{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008730 /*
8731 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008732 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008733 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008734 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008735 *
8736 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008737 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008738 */
8739
Ville Syrjälä6878da02013-09-13 15:59:11 +03008740 if (!m_n->link_n)
8741 return 0;
8742
8743 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8744}
8745
Ville Syrjälä18442d02013-09-13 16:00:08 +03008746static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8747 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008748{
8749 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008750
8751 /* read out port_clock from the DPLL */
8752 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008753
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008754 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008755 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008756 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008757 * agree once we know their relationship in the encoder's
8758 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008759 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008760 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008761 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8762 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008763}
8764
8765/** Returns the currently programmed mode of the given pipe. */
8766struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8767 struct drm_crtc *crtc)
8768{
Jesse Barnes548f2452011-02-17 10:40:53 -08008769 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008771 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008772 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008773 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008774 int htot = I915_READ(HTOTAL(cpu_transcoder));
8775 int hsync = I915_READ(HSYNC(cpu_transcoder));
8776 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8777 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008778 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008779
8780 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8781 if (!mode)
8782 return NULL;
8783
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008784 /*
8785 * Construct a pipe_config sufficient for getting the clock info
8786 * back out of crtc_clock_get.
8787 *
8788 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8789 * to use a real value here instead.
8790 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008791 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008792 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008793 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8794 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8795 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008796 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8797
Ville Syrjälä773ae032013-09-23 17:48:20 +03008798 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008799 mode->hdisplay = (htot & 0xffff) + 1;
8800 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8801 mode->hsync_start = (hsync & 0xffff) + 1;
8802 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8803 mode->vdisplay = (vtot & 0xffff) + 1;
8804 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8805 mode->vsync_start = (vsync & 0xffff) + 1;
8806 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8807
8808 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008809
8810 return mode;
8811}
8812
Daniel Vettercc365132014-06-18 13:59:13 +02008813static void intel_increase_pllclock(struct drm_device *dev,
8814 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008815{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008816 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008817 int dpll_reg = DPLL(pipe);
8818 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008819
Eric Anholtbad720f2009-10-22 16:11:14 -07008820 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008821 return;
8822
8823 if (!dev_priv->lvds_downclock_avail)
8824 return;
8825
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008826 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008827 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008828 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008829
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008830 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008831
8832 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8833 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008834 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008835
Jesse Barnes652c3932009-08-17 13:31:43 -07008836 dpll = I915_READ(dpll_reg);
8837 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008838 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008839 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008840}
8841
8842static void intel_decrease_pllclock(struct drm_crtc *crtc)
8843{
8844 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008845 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008847
Eric Anholtbad720f2009-10-22 16:11:14 -07008848 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008849 return;
8850
8851 if (!dev_priv->lvds_downclock_avail)
8852 return;
8853
8854 /*
8855 * Since this is called by a timer, we should never get here in
8856 * the manual case.
8857 */
8858 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008859 int pipe = intel_crtc->pipe;
8860 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008861 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008862
Zhao Yakui44d98a62009-10-09 11:39:40 +08008863 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008864
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008865 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008866
Chris Wilson074b5e12012-05-02 12:07:06 +01008867 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008868 dpll |= DISPLAY_RATE_SELECT_FPA1;
8869 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008870 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008871 dpll = I915_READ(dpll_reg);
8872 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008873 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008874 }
8875
8876}
8877
Chris Wilsonf047e392012-07-21 12:31:41 +01008878void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008879{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008880 struct drm_i915_private *dev_priv = dev->dev_private;
8881
Chris Wilsonf62a0072014-02-21 17:55:39 +00008882 if (dev_priv->mm.busy)
8883 return;
8884
Paulo Zanoni43694d62014-03-07 20:08:08 -03008885 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008886 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008887 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008888}
8889
8890void intel_mark_idle(struct drm_device *dev)
8891{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008892 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008893 struct drm_crtc *crtc;
8894
Chris Wilsonf62a0072014-02-21 17:55:39 +00008895 if (!dev_priv->mm.busy)
8896 return;
8897
8898 dev_priv->mm.busy = false;
8899
Jani Nikulad330a952014-01-21 11:24:25 +02008900 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008901 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008902
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008903 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008904 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008905 continue;
8906
8907 intel_decrease_pllclock(crtc);
8908 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008909
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008910 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008911 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008912
8913out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008914 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008915}
8916
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07008917
Daniel Vetterf99d7062014-06-19 16:01:59 +02008918/**
8919 * intel_mark_fb_busy - mark given planes as busy
8920 * @dev: DRM device
8921 * @frontbuffer_bits: bits for the affected planes
8922 * @ring: optional ring for asynchronous commands
8923 *
8924 * This function gets called every time the screen contents change. It can be
8925 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8926 */
8927static void intel_mark_fb_busy(struct drm_device *dev,
8928 unsigned frontbuffer_bits,
8929 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008930{
Daniel Vettercc365132014-06-18 13:59:13 +02008931 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07008932
Jani Nikulad330a952014-01-21 11:24:25 +02008933 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008934 return;
8935
Daniel Vettercc365132014-06-18 13:59:13 +02008936 for_each_pipe(pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02008937 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07008938 continue;
8939
Daniel Vettercc365132014-06-18 13:59:13 +02008940 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008941 if (ring && intel_fbc_enabled(dev))
8942 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008943 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008944}
8945
Daniel Vetterf99d7062014-06-19 16:01:59 +02008946/**
8947 * intel_fb_obj_invalidate - invalidate frontbuffer object
8948 * @obj: GEM object to invalidate
8949 * @ring: set for asynchronous rendering
8950 *
8951 * This function gets called every time rendering on the given object starts and
8952 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
8953 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
8954 * until the rendering completes or a flip on this frontbuffer plane is
8955 * scheduled.
8956 */
8957void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
8958 struct intel_engine_cs *ring)
8959{
8960 struct drm_device *dev = obj->base.dev;
8961 struct drm_i915_private *dev_priv = dev->dev_private;
8962
8963 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8964
8965 if (!obj->frontbuffer_bits)
8966 return;
8967
8968 if (ring) {
8969 mutex_lock(&dev_priv->fb_tracking.lock);
8970 dev_priv->fb_tracking.busy_bits
8971 |= obj->frontbuffer_bits;
8972 dev_priv->fb_tracking.flip_bits
8973 &= ~obj->frontbuffer_bits;
8974 mutex_unlock(&dev_priv->fb_tracking.lock);
8975 }
8976
8977 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
8978
8979 intel_edp_psr_exit(dev);
8980}
8981
8982/**
8983 * intel_frontbuffer_flush - flush frontbuffer
8984 * @dev: DRM device
8985 * @frontbuffer_bits: frontbuffer plane tracking bits
8986 *
8987 * This function gets called every time rendering on the given planes has
8988 * completed and frontbuffer caching can be started again. Flushes will get
8989 * delayed if they're blocked by some oustanding asynchronous rendering.
8990 *
8991 * Can be called without any locks held.
8992 */
8993void intel_frontbuffer_flush(struct drm_device *dev,
8994 unsigned frontbuffer_bits)
8995{
8996 struct drm_i915_private *dev_priv = dev->dev_private;
8997
8998 /* Delay flushing when rings are still busy.*/
8999 mutex_lock(&dev_priv->fb_tracking.lock);
9000 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
9001 mutex_unlock(&dev_priv->fb_tracking.lock);
9002
9003 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
9004
9005 intel_edp_psr_exit(dev);
9006}
9007
9008/**
9009 * intel_fb_obj_flush - flush frontbuffer object
9010 * @obj: GEM object to flush
9011 * @retire: set when retiring asynchronous rendering
9012 *
9013 * This function gets called every time rendering on the given object has
9014 * completed and frontbuffer caching can be started again. If @retire is true
9015 * then any delayed flushes will be unblocked.
9016 */
9017void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
9018 bool retire)
9019{
9020 struct drm_device *dev = obj->base.dev;
9021 struct drm_i915_private *dev_priv = dev->dev_private;
9022 unsigned frontbuffer_bits;
9023
9024 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9025
9026 if (!obj->frontbuffer_bits)
9027 return;
9028
9029 frontbuffer_bits = obj->frontbuffer_bits;
9030
9031 if (retire) {
9032 mutex_lock(&dev_priv->fb_tracking.lock);
9033 /* Filter out new bits since rendering started. */
9034 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
9035
9036 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
9037 mutex_unlock(&dev_priv->fb_tracking.lock);
9038 }
9039
9040 intel_frontbuffer_flush(dev, frontbuffer_bits);
9041}
9042
9043/**
9044 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
9045 * @dev: DRM device
9046 * @frontbuffer_bits: frontbuffer plane tracking bits
9047 *
9048 * This function gets called after scheduling a flip on @obj. The actual
9049 * frontbuffer flushing will be delayed until completion is signalled with
9050 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9051 * flush will be cancelled.
9052 *
9053 * Can be called without any locks held.
9054 */
9055void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9056 unsigned frontbuffer_bits)
9057{
9058 struct drm_i915_private *dev_priv = dev->dev_private;
9059
9060 mutex_lock(&dev_priv->fb_tracking.lock);
9061 dev_priv->fb_tracking.flip_bits
9062 |= frontbuffer_bits;
9063 mutex_unlock(&dev_priv->fb_tracking.lock);
9064}
9065
9066/**
9067 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9068 * @dev: DRM device
9069 * @frontbuffer_bits: frontbuffer plane tracking bits
9070 *
9071 * This function gets called after the flip has been latched and will complete
9072 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9073 *
9074 * Can be called without any locks held.
9075 */
9076void intel_frontbuffer_flip_complete(struct drm_device *dev,
9077 unsigned frontbuffer_bits)
9078{
9079 struct drm_i915_private *dev_priv = dev->dev_private;
9080
9081 mutex_lock(&dev_priv->fb_tracking.lock);
9082 /* Mask any cancelled flips. */
9083 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9084 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9085 mutex_unlock(&dev_priv->fb_tracking.lock);
9086
9087 intel_frontbuffer_flush(dev, frontbuffer_bits);
9088}
9089
Jesse Barnes79e53942008-11-07 14:24:08 -08009090static void intel_crtc_destroy(struct drm_crtc *crtc)
9091{
9092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009093 struct drm_device *dev = crtc->dev;
9094 struct intel_unpin_work *work;
9095 unsigned long flags;
9096
9097 spin_lock_irqsave(&dev->event_lock, flags);
9098 work = intel_crtc->unpin_work;
9099 intel_crtc->unpin_work = NULL;
9100 spin_unlock_irqrestore(&dev->event_lock, flags);
9101
9102 if (work) {
9103 cancel_work_sync(&work->work);
9104 kfree(work);
9105 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009106
9107 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009108
Jesse Barnes79e53942008-11-07 14:24:08 -08009109 kfree(intel_crtc);
9110}
9111
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009112static void intel_unpin_work_fn(struct work_struct *__work)
9113{
9114 struct intel_unpin_work *work =
9115 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009116 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009117 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009118
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009119 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009120 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009121 drm_gem_object_unreference(&work->pending_flip_obj->base);
9122 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009123
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009124 intel_update_fbc(dev);
9125 mutex_unlock(&dev->struct_mutex);
9126
Daniel Vetterf99d7062014-06-19 16:01:59 +02009127 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9128
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009129 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9130 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9131
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009132 kfree(work);
9133}
9134
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009135static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009136 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009137{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009138 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9140 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009141 unsigned long flags;
9142
9143 /* Ignore early vblank irqs */
9144 if (intel_crtc == NULL)
9145 return;
9146
9147 spin_lock_irqsave(&dev->event_lock, flags);
9148 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009149
9150 /* Ensure we don't miss a work->pending update ... */
9151 smp_rmb();
9152
9153 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009154 spin_unlock_irqrestore(&dev->event_lock, flags);
9155 return;
9156 }
9157
Chris Wilsone7d841c2012-12-03 11:36:30 +00009158 /* and that the unpin work is consistent wrt ->pending. */
9159 smp_rmb();
9160
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009161 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009162
Rob Clark45a066e2012-10-08 14:50:40 -05009163 if (work->event)
9164 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009165
Daniel Vetter87b6b102014-05-15 15:33:46 +02009166 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009167
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009168 spin_unlock_irqrestore(&dev->event_lock, flags);
9169
Daniel Vetter2c10d572012-12-20 21:24:07 +01009170 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009171
9172 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07009173
9174 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009175}
9176
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009177void intel_finish_page_flip(struct drm_device *dev, int pipe)
9178{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009179 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009180 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9181
Mario Kleiner49b14a52010-12-09 07:00:07 +01009182 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009183}
9184
9185void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9186{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009187 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009188 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9189
Mario Kleiner49b14a52010-12-09 07:00:07 +01009190 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009191}
9192
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009193/* Is 'a' after or equal to 'b'? */
9194static bool g4x_flip_count_after_eq(u32 a, u32 b)
9195{
9196 return !((a - b) & 0x80000000);
9197}
9198
9199static bool page_flip_finished(struct intel_crtc *crtc)
9200{
9201 struct drm_device *dev = crtc->base.dev;
9202 struct drm_i915_private *dev_priv = dev->dev_private;
9203
9204 /*
9205 * The relevant registers doen't exist on pre-ctg.
9206 * As the flip done interrupt doesn't trigger for mmio
9207 * flips on gmch platforms, a flip count check isn't
9208 * really needed there. But since ctg has the registers,
9209 * include it in the check anyway.
9210 */
9211 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9212 return true;
9213
9214 /*
9215 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9216 * used the same base address. In that case the mmio flip might
9217 * have completed, but the CS hasn't even executed the flip yet.
9218 *
9219 * A flip count check isn't enough as the CS might have updated
9220 * the base address just after start of vblank, but before we
9221 * managed to process the interrupt. This means we'd complete the
9222 * CS flip too soon.
9223 *
9224 * Combining both checks should get us a good enough result. It may
9225 * still happen that the CS flip has been executed, but has not
9226 * yet actually completed. But in case the base address is the same
9227 * anyway, we don't really care.
9228 */
9229 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9230 crtc->unpin_work->gtt_offset &&
9231 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9232 crtc->unpin_work->flip_count);
9233}
9234
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009235void intel_prepare_page_flip(struct drm_device *dev, int plane)
9236{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009237 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009238 struct intel_crtc *intel_crtc =
9239 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9240 unsigned long flags;
9241
Chris Wilsone7d841c2012-12-03 11:36:30 +00009242 /* NB: An MMIO update of the plane base pointer will also
9243 * generate a page-flip completion irq, i.e. every modeset
9244 * is also accompanied by a spurious intel_prepare_page_flip().
9245 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009246 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009247 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009248 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009249 spin_unlock_irqrestore(&dev->event_lock, flags);
9250}
9251
Robin Schroereba905b2014-05-18 02:24:50 +02009252static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009253{
9254 /* Ensure that the work item is consistent when activating it ... */
9255 smp_wmb();
9256 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9257 /* and that it is marked active as soon as the irq could fire. */
9258 smp_wmb();
9259}
9260
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009261static int intel_gen2_queue_flip(struct drm_device *dev,
9262 struct drm_crtc *crtc,
9263 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009264 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009265 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009266 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009267{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009269 u32 flip_mask;
9270 int ret;
9271
Daniel Vetter6d90c952012-04-26 23:28:05 +02009272 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009273 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009274 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009275
9276 /* Can't queue multiple flips, so wait for the previous
9277 * one to finish before executing the next.
9278 */
9279 if (intel_crtc->plane)
9280 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9281 else
9282 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009283 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9284 intel_ring_emit(ring, MI_NOOP);
9285 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9286 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9287 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009288 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009289 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009290
9291 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009292 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009293 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009294}
9295
9296static int intel_gen3_queue_flip(struct drm_device *dev,
9297 struct drm_crtc *crtc,
9298 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009299 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009300 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009301 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009302{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009304 u32 flip_mask;
9305 int ret;
9306
Daniel Vetter6d90c952012-04-26 23:28:05 +02009307 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009308 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009309 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009310
9311 if (intel_crtc->plane)
9312 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9313 else
9314 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009315 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9316 intel_ring_emit(ring, MI_NOOP);
9317 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9318 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9319 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009320 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009321 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009322
Chris Wilsone7d841c2012-12-03 11:36:30 +00009323 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009324 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009325 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009326}
9327
9328static int intel_gen4_queue_flip(struct drm_device *dev,
9329 struct drm_crtc *crtc,
9330 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009331 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009332 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009333 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009334{
9335 struct drm_i915_private *dev_priv = dev->dev_private;
9336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9337 uint32_t pf, pipesrc;
9338 int ret;
9339
Daniel Vetter6d90c952012-04-26 23:28:05 +02009340 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009341 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009342 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009343
9344 /* i965+ uses the linear or tiled offsets from the
9345 * Display Registers (which do not change across a page-flip)
9346 * so we need only reprogram the base address.
9347 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009348 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9349 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9350 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009351 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009352 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009353
9354 /* XXX Enabling the panel-fitter across page-flip is so far
9355 * untested on non-native modes, so ignore it for now.
9356 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9357 */
9358 pf = 0;
9359 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009360 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009361
9362 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009363 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009364 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009365}
9366
9367static int intel_gen6_queue_flip(struct drm_device *dev,
9368 struct drm_crtc *crtc,
9369 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009370 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009371 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009372 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009373{
9374 struct drm_i915_private *dev_priv = dev->dev_private;
9375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9376 uint32_t pf, pipesrc;
9377 int ret;
9378
Daniel Vetter6d90c952012-04-26 23:28:05 +02009379 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009380 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009381 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009382
Daniel Vetter6d90c952012-04-26 23:28:05 +02009383 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9384 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9385 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009386 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009387
Chris Wilson99d9acd2012-04-17 20:37:00 +01009388 /* Contrary to the suggestions in the documentation,
9389 * "Enable Panel Fitter" does not seem to be required when page
9390 * flipping with a non-native mode, and worse causes a normal
9391 * modeset to fail.
9392 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9393 */
9394 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009395 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009396 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009397
9398 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009399 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009400 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009401}
9402
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009403static int intel_gen7_queue_flip(struct drm_device *dev,
9404 struct drm_crtc *crtc,
9405 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009406 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009407 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009408 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009409{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009411 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009412 int len, ret;
9413
Robin Schroereba905b2014-05-18 02:24:50 +02009414 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009415 case PLANE_A:
9416 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9417 break;
9418 case PLANE_B:
9419 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9420 break;
9421 case PLANE_C:
9422 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9423 break;
9424 default:
9425 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009426 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009427 }
9428
Chris Wilsonffe74d72013-08-26 20:58:12 +01009429 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009430 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009431 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009432 /*
9433 * On Gen 8, SRM is now taking an extra dword to accommodate
9434 * 48bits addresses, and we need a NOOP for the batch size to
9435 * stay even.
9436 */
9437 if (IS_GEN8(dev))
9438 len += 2;
9439 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009440
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009441 /*
9442 * BSpec MI_DISPLAY_FLIP for IVB:
9443 * "The full packet must be contained within the same cache line."
9444 *
9445 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9446 * cacheline, if we ever start emitting more commands before
9447 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9448 * then do the cacheline alignment, and finally emit the
9449 * MI_DISPLAY_FLIP.
9450 */
9451 ret = intel_ring_cacheline_align(ring);
9452 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009453 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009454
Chris Wilsonffe74d72013-08-26 20:58:12 +01009455 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009456 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009457 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009458
Chris Wilsonffe74d72013-08-26 20:58:12 +01009459 /* Unmask the flip-done completion message. Note that the bspec says that
9460 * we should do this for both the BCS and RCS, and that we must not unmask
9461 * more than one flip event at any time (or ensure that one flip message
9462 * can be sent by waiting for flip-done prior to queueing new flips).
9463 * Experimentation says that BCS works despite DERRMR masking all
9464 * flip-done completion events and that unmasking all planes at once
9465 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9466 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9467 */
9468 if (ring->id == RCS) {
9469 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9470 intel_ring_emit(ring, DERRMR);
9471 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9472 DERRMR_PIPEB_PRI_FLIP_DONE |
9473 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009474 if (IS_GEN8(dev))
9475 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9476 MI_SRM_LRM_GLOBAL_GTT);
9477 else
9478 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9479 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009480 intel_ring_emit(ring, DERRMR);
9481 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009482 if (IS_GEN8(dev)) {
9483 intel_ring_emit(ring, 0);
9484 intel_ring_emit(ring, MI_NOOP);
9485 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009486 }
9487
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009488 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009489 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009490 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009491 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009492
9493 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009494 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009495 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009496}
9497
Sourab Gupta84c33a62014-06-02 16:47:17 +05309498static bool use_mmio_flip(struct intel_engine_cs *ring,
9499 struct drm_i915_gem_object *obj)
9500{
9501 /*
9502 * This is not being used for older platforms, because
9503 * non-availability of flip done interrupt forces us to use
9504 * CS flips. Older platforms derive flip done using some clever
9505 * tricks involving the flip_pending status bits and vblank irqs.
9506 * So using MMIO flips there would disrupt this mechanism.
9507 */
9508
Chris Wilson8e09bf82014-07-08 10:40:30 +01009509 if (ring == NULL)
9510 return true;
9511
Sourab Gupta84c33a62014-06-02 16:47:17 +05309512 if (INTEL_INFO(ring->dev)->gen < 5)
9513 return false;
9514
9515 if (i915.use_mmio_flip < 0)
9516 return false;
9517 else if (i915.use_mmio_flip > 0)
9518 return true;
9519 else
9520 return ring != obj->ring;
9521}
9522
9523static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9524{
9525 struct drm_device *dev = intel_crtc->base.dev;
9526 struct drm_i915_private *dev_priv = dev->dev_private;
9527 struct intel_framebuffer *intel_fb =
9528 to_intel_framebuffer(intel_crtc->base.primary->fb);
9529 struct drm_i915_gem_object *obj = intel_fb->obj;
9530 u32 dspcntr;
9531 u32 reg;
9532
9533 intel_mark_page_flip_active(intel_crtc);
9534
9535 reg = DSPCNTR(intel_crtc->plane);
9536 dspcntr = I915_READ(reg);
9537
9538 if (INTEL_INFO(dev)->gen >= 4) {
9539 if (obj->tiling_mode != I915_TILING_NONE)
9540 dspcntr |= DISPPLANE_TILED;
9541 else
9542 dspcntr &= ~DISPPLANE_TILED;
9543 }
9544 I915_WRITE(reg, dspcntr);
9545
9546 I915_WRITE(DSPSURF(intel_crtc->plane),
9547 intel_crtc->unpin_work->gtt_offset);
9548 POSTING_READ(DSPSURF(intel_crtc->plane));
9549}
9550
9551static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9552{
9553 struct intel_engine_cs *ring;
9554 int ret;
9555
9556 lockdep_assert_held(&obj->base.dev->struct_mutex);
9557
9558 if (!obj->last_write_seqno)
9559 return 0;
9560
9561 ring = obj->ring;
9562
9563 if (i915_seqno_passed(ring->get_seqno(ring, true),
9564 obj->last_write_seqno))
9565 return 0;
9566
9567 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9568 if (ret)
9569 return ret;
9570
9571 if (WARN_ON(!ring->irq_get(ring)))
9572 return 0;
9573
9574 return 1;
9575}
9576
9577void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9578{
9579 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9580 struct intel_crtc *intel_crtc;
9581 unsigned long irq_flags;
9582 u32 seqno;
9583
9584 seqno = ring->get_seqno(ring, false);
9585
9586 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9587 for_each_intel_crtc(ring->dev, intel_crtc) {
9588 struct intel_mmio_flip *mmio_flip;
9589
9590 mmio_flip = &intel_crtc->mmio_flip;
9591 if (mmio_flip->seqno == 0)
9592 continue;
9593
9594 if (ring->id != mmio_flip->ring_id)
9595 continue;
9596
9597 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9598 intel_do_mmio_flip(intel_crtc);
9599 mmio_flip->seqno = 0;
9600 ring->irq_put(ring);
9601 }
9602 }
9603 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9604}
9605
9606static int intel_queue_mmio_flip(struct drm_device *dev,
9607 struct drm_crtc *crtc,
9608 struct drm_framebuffer *fb,
9609 struct drm_i915_gem_object *obj,
9610 struct intel_engine_cs *ring,
9611 uint32_t flags)
9612{
9613 struct drm_i915_private *dev_priv = dev->dev_private;
9614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9615 unsigned long irq_flags;
9616 int ret;
9617
9618 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9619 return -EBUSY;
9620
9621 ret = intel_postpone_flip(obj);
9622 if (ret < 0)
9623 return ret;
9624 if (ret == 0) {
9625 intel_do_mmio_flip(intel_crtc);
9626 return 0;
9627 }
9628
9629 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9630 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9631 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9632 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9633
9634 /*
9635 * Double check to catch cases where irq fired before
9636 * mmio flip data was ready
9637 */
9638 intel_notify_mmio_flip(obj->ring);
9639 return 0;
9640}
9641
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009642static int intel_default_queue_flip(struct drm_device *dev,
9643 struct drm_crtc *crtc,
9644 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009645 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009646 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009647 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009648{
9649 return -ENODEV;
9650}
9651
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009652static int intel_crtc_page_flip(struct drm_crtc *crtc,
9653 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009654 struct drm_pending_vblank_event *event,
9655 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009656{
9657 struct drm_device *dev = crtc->dev;
9658 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009659 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009660 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009662 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009663 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009664 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009665 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009666 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009667
Matt Roper2ff8fde2014-07-08 07:50:07 -07009668 /*
9669 * drm_mode_page_flip_ioctl() should already catch this, but double
9670 * check to be safe. In the future we may enable pageflipping from
9671 * a disabled primary plane.
9672 */
9673 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9674 return -EBUSY;
9675
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009676 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009677 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009678 return -EINVAL;
9679
9680 /*
9681 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9682 * Note that pitch changes could also affect these register.
9683 */
9684 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009685 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9686 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009687 return -EINVAL;
9688
Chris Wilsonf900db42014-02-20 09:26:13 +00009689 if (i915_terminally_wedged(&dev_priv->gpu_error))
9690 goto out_hang;
9691
Daniel Vetterb14c5672013-09-19 12:18:32 +02009692 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009693 if (work == NULL)
9694 return -ENOMEM;
9695
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009696 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009697 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009698 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009699 INIT_WORK(&work->work, intel_unpin_work_fn);
9700
Daniel Vetter87b6b102014-05-15 15:33:46 +02009701 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009702 if (ret)
9703 goto free_work;
9704
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009705 /* We borrow the event spin lock for protecting unpin_work */
9706 spin_lock_irqsave(&dev->event_lock, flags);
9707 if (intel_crtc->unpin_work) {
9708 spin_unlock_irqrestore(&dev->event_lock, flags);
9709 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009710 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009711
9712 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009713 return -EBUSY;
9714 }
9715 intel_crtc->unpin_work = work;
9716 spin_unlock_irqrestore(&dev->event_lock, flags);
9717
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009718 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9719 flush_workqueue(dev_priv->wq);
9720
Chris Wilson79158102012-05-23 11:13:58 +01009721 ret = i915_mutex_lock_interruptible(dev);
9722 if (ret)
9723 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009724
Jesse Barnes75dfca82010-02-10 15:09:44 -08009725 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009726 drm_gem_object_reference(&work->old_fb_obj->base);
9727 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009728
Matt Roperf4510a22014-04-01 15:22:40 -07009729 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009730
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009731 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009732
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009733 work->enable_stall_check = true;
9734
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009735 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009736 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009737
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009738 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009739 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009740
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009741 if (IS_VALLEYVIEW(dev)) {
9742 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009743 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9744 /* vlv: DISPLAY_FLIP fails to change tiling */
9745 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009746 } else if (IS_IVYBRIDGE(dev)) {
9747 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009748 } else if (INTEL_INFO(dev)->gen >= 7) {
9749 ring = obj->ring;
9750 if (ring == NULL || ring->id != RCS)
9751 ring = &dev_priv->ring[BCS];
9752 } else {
9753 ring = &dev_priv->ring[RCS];
9754 }
9755
9756 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009757 if (ret)
9758 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009759
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009760 work->gtt_offset =
9761 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9762
Sourab Gupta84c33a62014-06-02 16:47:17 +05309763 if (use_mmio_flip(ring, obj))
9764 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9765 page_flip_flags);
9766 else
9767 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9768 page_flip_flags);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009769 if (ret)
9770 goto cleanup_unpin;
9771
Daniel Vettera071fa02014-06-18 23:28:09 +02009772 i915_gem_track_fb(work->old_fb_obj, obj,
9773 INTEL_FRONTBUFFER_PRIMARY(pipe));
9774
Chris Wilson7782de32011-07-08 12:22:41 +01009775 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009776 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009777 mutex_unlock(&dev->struct_mutex);
9778
Jesse Barnese5510fa2010-07-01 16:48:37 -07009779 trace_i915_flip_request(intel_crtc->plane, obj);
9780
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009781 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009782
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009783cleanup_unpin:
9784 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009785cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009786 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009787 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009788 drm_gem_object_unreference(&work->old_fb_obj->base);
9789 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009790 mutex_unlock(&dev->struct_mutex);
9791
Chris Wilson79158102012-05-23 11:13:58 +01009792cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009793 spin_lock_irqsave(&dev->event_lock, flags);
9794 intel_crtc->unpin_work = NULL;
9795 spin_unlock_irqrestore(&dev->event_lock, flags);
9796
Daniel Vetter87b6b102014-05-15 15:33:46 +02009797 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009798free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009799 kfree(work);
9800
Chris Wilsonf900db42014-02-20 09:26:13 +00009801 if (ret == -EIO) {
9802out_hang:
9803 intel_crtc_wait_for_pending_flips(crtc);
9804 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9805 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +02009806 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +00009807 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009808 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009809}
9810
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009811static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009812 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9813 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009814};
9815
Daniel Vetter9a935852012-07-05 22:34:27 +02009816/**
9817 * intel_modeset_update_staged_output_state
9818 *
9819 * Updates the staged output configuration state, e.g. after we've read out the
9820 * current hw state.
9821 */
9822static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9823{
Ville Syrjälä76688512014-01-10 11:28:06 +02009824 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009825 struct intel_encoder *encoder;
9826 struct intel_connector *connector;
9827
9828 list_for_each_entry(connector, &dev->mode_config.connector_list,
9829 base.head) {
9830 connector->new_encoder =
9831 to_intel_encoder(connector->base.encoder);
9832 }
9833
9834 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9835 base.head) {
9836 encoder->new_crtc =
9837 to_intel_crtc(encoder->base.crtc);
9838 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009839
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009840 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009841 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009842
9843 if (crtc->new_enabled)
9844 crtc->new_config = &crtc->config;
9845 else
9846 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009847 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009848}
9849
9850/**
9851 * intel_modeset_commit_output_state
9852 *
9853 * This function copies the stage display pipe configuration to the real one.
9854 */
9855static void intel_modeset_commit_output_state(struct drm_device *dev)
9856{
Ville Syrjälä76688512014-01-10 11:28:06 +02009857 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009858 struct intel_encoder *encoder;
9859 struct intel_connector *connector;
9860
9861 list_for_each_entry(connector, &dev->mode_config.connector_list,
9862 base.head) {
9863 connector->base.encoder = &connector->new_encoder->base;
9864 }
9865
9866 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9867 base.head) {
9868 encoder->base.crtc = &encoder->new_crtc->base;
9869 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009870
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009871 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009872 crtc->base.enabled = crtc->new_enabled;
9873 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009874}
9875
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009876static void
Robin Schroereba905b2014-05-18 02:24:50 +02009877connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009878 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009879{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009880 int bpp = pipe_config->pipe_bpp;
9881
9882 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9883 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009884 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009885
9886 /* Don't use an invalid EDID bpc value */
9887 if (connector->base.display_info.bpc &&
9888 connector->base.display_info.bpc * 3 < bpp) {
9889 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9890 bpp, connector->base.display_info.bpc*3);
9891 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9892 }
9893
9894 /* Clamp bpp to 8 on screens without EDID 1.4 */
9895 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9896 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9897 bpp);
9898 pipe_config->pipe_bpp = 24;
9899 }
9900}
9901
9902static int
9903compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9904 struct drm_framebuffer *fb,
9905 struct intel_crtc_config *pipe_config)
9906{
9907 struct drm_device *dev = crtc->base.dev;
9908 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009909 int bpp;
9910
Daniel Vetterd42264b2013-03-28 16:38:08 +01009911 switch (fb->pixel_format) {
9912 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009913 bpp = 8*3; /* since we go through a colormap */
9914 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009915 case DRM_FORMAT_XRGB1555:
9916 case DRM_FORMAT_ARGB1555:
9917 /* checked in intel_framebuffer_init already */
9918 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9919 return -EINVAL;
9920 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009921 bpp = 6*3; /* min is 18bpp */
9922 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009923 case DRM_FORMAT_XBGR8888:
9924 case DRM_FORMAT_ABGR8888:
9925 /* checked in intel_framebuffer_init already */
9926 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9927 return -EINVAL;
9928 case DRM_FORMAT_XRGB8888:
9929 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009930 bpp = 8*3;
9931 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009932 case DRM_FORMAT_XRGB2101010:
9933 case DRM_FORMAT_ARGB2101010:
9934 case DRM_FORMAT_XBGR2101010:
9935 case DRM_FORMAT_ABGR2101010:
9936 /* checked in intel_framebuffer_init already */
9937 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009938 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009939 bpp = 10*3;
9940 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009941 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009942 default:
9943 DRM_DEBUG_KMS("unsupported depth\n");
9944 return -EINVAL;
9945 }
9946
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009947 pipe_config->pipe_bpp = bpp;
9948
9949 /* Clamp display bpp to EDID value */
9950 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009951 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009952 if (!connector->new_encoder ||
9953 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009954 continue;
9955
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009956 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009957 }
9958
9959 return bpp;
9960}
9961
Daniel Vetter644db712013-09-19 14:53:58 +02009962static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9963{
9964 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9965 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009966 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009967 mode->crtc_hdisplay, mode->crtc_hsync_start,
9968 mode->crtc_hsync_end, mode->crtc_htotal,
9969 mode->crtc_vdisplay, mode->crtc_vsync_start,
9970 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9971}
9972
Daniel Vetterc0b03412013-05-28 12:05:54 +02009973static void intel_dump_pipe_config(struct intel_crtc *crtc,
9974 struct intel_crtc_config *pipe_config,
9975 const char *context)
9976{
9977 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9978 context, pipe_name(crtc->pipe));
9979
9980 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9981 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9982 pipe_config->pipe_bpp, pipe_config->dither);
9983 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9984 pipe_config->has_pch_encoder,
9985 pipe_config->fdi_lanes,
9986 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9987 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9988 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009989 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9990 pipe_config->has_dp_encoder,
9991 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9992 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9993 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009994 DRM_DEBUG_KMS("requested mode:\n");
9995 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9996 DRM_DEBUG_KMS("adjusted mode:\n");
9997 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009998 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009999 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010000 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10001 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010002 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10003 pipe_config->gmch_pfit.control,
10004 pipe_config->gmch_pfit.pgm_ratios,
10005 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010006 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010007 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010008 pipe_config->pch_pfit.size,
10009 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010010 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010011 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010012}
10013
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010014static bool encoders_cloneable(const struct intel_encoder *a,
10015 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010016{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010017 /* masks could be asymmetric, so check both ways */
10018 return a == b || (a->cloneable & (1 << b->type) &&
10019 b->cloneable & (1 << a->type));
10020}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010021
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010022static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10023 struct intel_encoder *encoder)
10024{
10025 struct drm_device *dev = crtc->base.dev;
10026 struct intel_encoder *source_encoder;
10027
10028 list_for_each_entry(source_encoder,
10029 &dev->mode_config.encoder_list, base.head) {
10030 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010031 continue;
10032
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010033 if (!encoders_cloneable(encoder, source_encoder))
10034 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010035 }
10036
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010037 return true;
10038}
10039
10040static bool check_encoder_cloning(struct intel_crtc *crtc)
10041{
10042 struct drm_device *dev = crtc->base.dev;
10043 struct intel_encoder *encoder;
10044
10045 list_for_each_entry(encoder,
10046 &dev->mode_config.encoder_list, base.head) {
10047 if (encoder->new_crtc != crtc)
10048 continue;
10049
10050 if (!check_single_encoder_cloning(crtc, encoder))
10051 return false;
10052 }
10053
10054 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010055}
10056
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010057static struct intel_crtc_config *
10058intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010059 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010060 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010061{
10062 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010063 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010064 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010065 int plane_bpp, ret = -EINVAL;
10066 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010067
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010068 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010069 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10070 return ERR_PTR(-EINVAL);
10071 }
10072
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010073 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10074 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010075 return ERR_PTR(-ENOMEM);
10076
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010077 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10078 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010079
Daniel Vettere143a212013-07-04 12:01:15 +020010080 pipe_config->cpu_transcoder =
10081 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010082 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010083
Imre Deak2960bc92013-07-30 13:36:32 +030010084 /*
10085 * Sanitize sync polarity flags based on requested ones. If neither
10086 * positive or negative polarity is requested, treat this as meaning
10087 * negative polarity.
10088 */
10089 if (!(pipe_config->adjusted_mode.flags &
10090 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10091 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10092
10093 if (!(pipe_config->adjusted_mode.flags &
10094 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10095 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10096
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010097 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10098 * plane pixel format and any sink constraints into account. Returns the
10099 * source plane bpp so that dithering can be selected on mismatches
10100 * after encoders and crtc also have had their say. */
10101 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10102 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010103 if (plane_bpp < 0)
10104 goto fail;
10105
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010106 /*
10107 * Determine the real pipe dimensions. Note that stereo modes can
10108 * increase the actual pipe size due to the frame doubling and
10109 * insertion of additional space for blanks between the frame. This
10110 * is stored in the crtc timings. We use the requested mode to do this
10111 * computation to clearly distinguish it from the adjusted mode, which
10112 * can be changed by the connectors in the below retry loop.
10113 */
10114 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10115 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10116 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10117
Daniel Vettere29c22c2013-02-21 00:00:16 +010010118encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010119 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010120 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010121 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010122
Daniel Vetter135c81b2013-07-21 21:37:09 +020010123 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010124 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010125
Daniel Vetter7758a112012-07-08 19:40:39 +020010126 /* Pass our mode to the connectors and the CRTC to give them a chance to
10127 * adjust it according to limitations or connector properties, and also
10128 * a chance to reject the mode entirely.
10129 */
10130 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10131 base.head) {
10132
10133 if (&encoder->new_crtc->base != crtc)
10134 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010135
Daniel Vetterefea6e82013-07-21 21:36:59 +020010136 if (!(encoder->compute_config(encoder, pipe_config))) {
10137 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010138 goto fail;
10139 }
10140 }
10141
Daniel Vetterff9a6752013-06-01 17:16:21 +020010142 /* Set default port clock if not overwritten by the encoder. Needs to be
10143 * done afterwards in case the encoder adjusts the mode. */
10144 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010145 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10146 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010147
Daniel Vettera43f6e02013-06-07 23:10:32 +020010148 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010149 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010150 DRM_DEBUG_KMS("CRTC fixup failed\n");
10151 goto fail;
10152 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010153
10154 if (ret == RETRY) {
10155 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10156 ret = -EINVAL;
10157 goto fail;
10158 }
10159
10160 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10161 retry = false;
10162 goto encoder_retry;
10163 }
10164
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010165 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10166 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10167 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10168
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010169 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010170fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010171 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010172 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010173}
10174
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010175/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10176 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10177static void
10178intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10179 unsigned *prepare_pipes, unsigned *disable_pipes)
10180{
10181 struct intel_crtc *intel_crtc;
10182 struct drm_device *dev = crtc->dev;
10183 struct intel_encoder *encoder;
10184 struct intel_connector *connector;
10185 struct drm_crtc *tmp_crtc;
10186
10187 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10188
10189 /* Check which crtcs have changed outputs connected to them, these need
10190 * to be part of the prepare_pipes mask. We don't (yet) support global
10191 * modeset across multiple crtcs, so modeset_pipes will only have one
10192 * bit set at most. */
10193 list_for_each_entry(connector, &dev->mode_config.connector_list,
10194 base.head) {
10195 if (connector->base.encoder == &connector->new_encoder->base)
10196 continue;
10197
10198 if (connector->base.encoder) {
10199 tmp_crtc = connector->base.encoder->crtc;
10200
10201 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10202 }
10203
10204 if (connector->new_encoder)
10205 *prepare_pipes |=
10206 1 << connector->new_encoder->new_crtc->pipe;
10207 }
10208
10209 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10210 base.head) {
10211 if (encoder->base.crtc == &encoder->new_crtc->base)
10212 continue;
10213
10214 if (encoder->base.crtc) {
10215 tmp_crtc = encoder->base.crtc;
10216
10217 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10218 }
10219
10220 if (encoder->new_crtc)
10221 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10222 }
10223
Ville Syrjälä76688512014-01-10 11:28:06 +020010224 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010225 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010226 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010227 continue;
10228
Ville Syrjälä76688512014-01-10 11:28:06 +020010229 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010230 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010231 else
10232 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010233 }
10234
10235
10236 /* set_mode is also used to update properties on life display pipes. */
10237 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010238 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010239 *prepare_pipes |= 1 << intel_crtc->pipe;
10240
Daniel Vetterb6c51642013-04-12 18:48:43 +020010241 /*
10242 * For simplicity do a full modeset on any pipe where the output routing
10243 * changed. We could be more clever, but that would require us to be
10244 * more careful with calling the relevant encoder->mode_set functions.
10245 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010246 if (*prepare_pipes)
10247 *modeset_pipes = *prepare_pipes;
10248
10249 /* ... and mask these out. */
10250 *modeset_pipes &= ~(*disable_pipes);
10251 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010252
10253 /*
10254 * HACK: We don't (yet) fully support global modesets. intel_set_config
10255 * obies this rule, but the modeset restore mode of
10256 * intel_modeset_setup_hw_state does not.
10257 */
10258 *modeset_pipes &= 1 << intel_crtc->pipe;
10259 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010260
10261 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10262 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010263}
10264
Daniel Vetterea9d7582012-07-10 10:42:52 +020010265static bool intel_crtc_in_use(struct drm_crtc *crtc)
10266{
10267 struct drm_encoder *encoder;
10268 struct drm_device *dev = crtc->dev;
10269
10270 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10271 if (encoder->crtc == crtc)
10272 return true;
10273
10274 return false;
10275}
10276
10277static void
10278intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10279{
10280 struct intel_encoder *intel_encoder;
10281 struct intel_crtc *intel_crtc;
10282 struct drm_connector *connector;
10283
10284 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
10285 base.head) {
10286 if (!intel_encoder->base.crtc)
10287 continue;
10288
10289 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10290
10291 if (prepare_pipes & (1 << intel_crtc->pipe))
10292 intel_encoder->connectors_active = false;
10293 }
10294
10295 intel_modeset_commit_output_state(dev);
10296
Ville Syrjälä76688512014-01-10 11:28:06 +020010297 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010298 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010299 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010300 WARN_ON(intel_crtc->new_config &&
10301 intel_crtc->new_config != &intel_crtc->config);
10302 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010303 }
10304
10305 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10306 if (!connector->encoder || !connector->encoder->crtc)
10307 continue;
10308
10309 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10310
10311 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010312 struct drm_property *dpms_property =
10313 dev->mode_config.dpms_property;
10314
Daniel Vetterea9d7582012-07-10 10:42:52 +020010315 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010316 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010317 dpms_property,
10318 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010319
10320 intel_encoder = to_intel_encoder(connector->encoder);
10321 intel_encoder->connectors_active = true;
10322 }
10323 }
10324
10325}
10326
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010327static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010328{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010329 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010330
10331 if (clock1 == clock2)
10332 return true;
10333
10334 if (!clock1 || !clock2)
10335 return false;
10336
10337 diff = abs(clock1 - clock2);
10338
10339 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10340 return true;
10341
10342 return false;
10343}
10344
Daniel Vetter25c5b262012-07-08 22:08:04 +020010345#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10346 list_for_each_entry((intel_crtc), \
10347 &(dev)->mode_config.crtc_list, \
10348 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010349 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010350
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010351static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010352intel_pipe_config_compare(struct drm_device *dev,
10353 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010354 struct intel_crtc_config *pipe_config)
10355{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010356#define PIPE_CONF_CHECK_X(name) \
10357 if (current_config->name != pipe_config->name) { \
10358 DRM_ERROR("mismatch in " #name " " \
10359 "(expected 0x%08x, found 0x%08x)\n", \
10360 current_config->name, \
10361 pipe_config->name); \
10362 return false; \
10363 }
10364
Daniel Vetter08a24032013-04-19 11:25:34 +020010365#define PIPE_CONF_CHECK_I(name) \
10366 if (current_config->name != pipe_config->name) { \
10367 DRM_ERROR("mismatch in " #name " " \
10368 "(expected %i, found %i)\n", \
10369 current_config->name, \
10370 pipe_config->name); \
10371 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010372 }
10373
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010374#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10375 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010376 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010377 "(expected %i, found %i)\n", \
10378 current_config->name & (mask), \
10379 pipe_config->name & (mask)); \
10380 return false; \
10381 }
10382
Ville Syrjälä5e550652013-09-06 23:29:07 +030010383#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10384 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10385 DRM_ERROR("mismatch in " #name " " \
10386 "(expected %i, found %i)\n", \
10387 current_config->name, \
10388 pipe_config->name); \
10389 return false; \
10390 }
10391
Daniel Vetterbb760062013-06-06 14:55:52 +020010392#define PIPE_CONF_QUIRK(quirk) \
10393 ((current_config->quirks | pipe_config->quirks) & (quirk))
10394
Daniel Vettereccb1402013-05-22 00:50:22 +020010395 PIPE_CONF_CHECK_I(cpu_transcoder);
10396
Daniel Vetter08a24032013-04-19 11:25:34 +020010397 PIPE_CONF_CHECK_I(has_pch_encoder);
10398 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010399 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10400 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10401 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10402 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10403 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010404
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010405 PIPE_CONF_CHECK_I(has_dp_encoder);
10406 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10407 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10408 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10409 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10410 PIPE_CONF_CHECK_I(dp_m_n.tu);
10411
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010412 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10413 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10414 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10415 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10416 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10417 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10418
10419 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10420 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10421 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10422 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10423 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10424 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10425
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010426 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010427 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010428 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10429 IS_VALLEYVIEW(dev))
10430 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010431
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010432 PIPE_CONF_CHECK_I(has_audio);
10433
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010434 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10435 DRM_MODE_FLAG_INTERLACE);
10436
Daniel Vetterbb760062013-06-06 14:55:52 +020010437 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10438 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10439 DRM_MODE_FLAG_PHSYNC);
10440 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10441 DRM_MODE_FLAG_NHSYNC);
10442 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10443 DRM_MODE_FLAG_PVSYNC);
10444 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10445 DRM_MODE_FLAG_NVSYNC);
10446 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010447
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010448 PIPE_CONF_CHECK_I(pipe_src_w);
10449 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010450
Daniel Vetter99535992014-04-13 12:00:33 +020010451 /*
10452 * FIXME: BIOS likes to set up a cloned config with lvds+external
10453 * screen. Since we don't yet re-compute the pipe config when moving
10454 * just the lvds port away to another pipe the sw tracking won't match.
10455 *
10456 * Proper atomic modesets with recomputed global state will fix this.
10457 * Until then just don't check gmch state for inherited modes.
10458 */
10459 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10460 PIPE_CONF_CHECK_I(gmch_pfit.control);
10461 /* pfit ratios are autocomputed by the hw on gen4+ */
10462 if (INTEL_INFO(dev)->gen < 4)
10463 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10464 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10465 }
10466
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010467 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10468 if (current_config->pch_pfit.enabled) {
10469 PIPE_CONF_CHECK_I(pch_pfit.pos);
10470 PIPE_CONF_CHECK_I(pch_pfit.size);
10471 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010472
Jesse Barnese59150d2014-01-07 13:30:45 -080010473 /* BDW+ don't expose a synchronous way to read the state */
10474 if (IS_HASWELL(dev))
10475 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010476
Ville Syrjälä282740f2013-09-04 18:30:03 +030010477 PIPE_CONF_CHECK_I(double_wide);
10478
Daniel Vetter26804af2014-06-25 22:01:55 +030010479 PIPE_CONF_CHECK_X(ddi_pll_sel);
10480
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010481 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010482 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010483 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010484 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10485 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010486 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010487
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010488 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10489 PIPE_CONF_CHECK_I(pipe_bpp);
10490
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010491 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10492 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010493
Daniel Vetter66e985c2013-06-05 13:34:20 +020010494#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010495#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010496#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010497#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010498#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010499
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010500 return true;
10501}
10502
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010503static void
10504check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010505{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010506 struct intel_connector *connector;
10507
10508 list_for_each_entry(connector, &dev->mode_config.connector_list,
10509 base.head) {
10510 /* This also checks the encoder/connector hw state with the
10511 * ->get_hw_state callbacks. */
10512 intel_connector_check_state(connector);
10513
10514 WARN(&connector->new_encoder->base != connector->base.encoder,
10515 "connector's staged encoder doesn't match current encoder\n");
10516 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010517}
10518
10519static void
10520check_encoder_state(struct drm_device *dev)
10521{
10522 struct intel_encoder *encoder;
10523 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010524
10525 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10526 base.head) {
10527 bool enabled = false;
10528 bool active = false;
10529 enum pipe pipe, tracked_pipe;
10530
10531 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10532 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010533 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010534
10535 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10536 "encoder's stage crtc doesn't match current crtc\n");
10537 WARN(encoder->connectors_active && !encoder->base.crtc,
10538 "encoder's active_connectors set, but no crtc\n");
10539
10540 list_for_each_entry(connector, &dev->mode_config.connector_list,
10541 base.head) {
10542 if (connector->base.encoder != &encoder->base)
10543 continue;
10544 enabled = true;
10545 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10546 active = true;
10547 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010548 /*
10549 * for MST connectors if we unplug the connector is gone
10550 * away but the encoder is still connected to a crtc
10551 * until a modeset happens in response to the hotplug.
10552 */
10553 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10554 continue;
10555
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010556 WARN(!!encoder->base.crtc != enabled,
10557 "encoder's enabled state mismatch "
10558 "(expected %i, found %i)\n",
10559 !!encoder->base.crtc, enabled);
10560 WARN(active && !encoder->base.crtc,
10561 "active encoder with no crtc\n");
10562
10563 WARN(encoder->connectors_active != active,
10564 "encoder's computed active state doesn't match tracked active state "
10565 "(expected %i, found %i)\n", active, encoder->connectors_active);
10566
10567 active = encoder->get_hw_state(encoder, &pipe);
10568 WARN(active != encoder->connectors_active,
10569 "encoder's hw state doesn't match sw tracking "
10570 "(expected %i, found %i)\n",
10571 encoder->connectors_active, active);
10572
10573 if (!encoder->base.crtc)
10574 continue;
10575
10576 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10577 WARN(active && pipe != tracked_pipe,
10578 "active encoder's pipe doesn't match"
10579 "(expected %i, found %i)\n",
10580 tracked_pipe, pipe);
10581
10582 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010583}
10584
10585static void
10586check_crtc_state(struct drm_device *dev)
10587{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010588 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010589 struct intel_crtc *crtc;
10590 struct intel_encoder *encoder;
10591 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010592
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010593 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010594 bool enabled = false;
10595 bool active = false;
10596
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010597 memset(&pipe_config, 0, sizeof(pipe_config));
10598
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010599 DRM_DEBUG_KMS("[CRTC:%d]\n",
10600 crtc->base.base.id);
10601
10602 WARN(crtc->active && !crtc->base.enabled,
10603 "active crtc, but not enabled in sw tracking\n");
10604
10605 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10606 base.head) {
10607 if (encoder->base.crtc != &crtc->base)
10608 continue;
10609 enabled = true;
10610 if (encoder->connectors_active)
10611 active = true;
10612 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010613
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010614 WARN(active != crtc->active,
10615 "crtc's computed active state doesn't match tracked active state "
10616 "(expected %i, found %i)\n", active, crtc->active);
10617 WARN(enabled != crtc->base.enabled,
10618 "crtc's computed enabled state doesn't match tracked enabled state "
10619 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10620
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010621 active = dev_priv->display.get_pipe_config(crtc,
10622 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010623
10624 /* hw state is inconsistent with the pipe A quirk */
10625 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10626 active = crtc->active;
10627
Daniel Vetter6c49f242013-06-06 12:45:25 +020010628 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10629 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010630 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010631 if (encoder->base.crtc != &crtc->base)
10632 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010633 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010634 encoder->get_config(encoder, &pipe_config);
10635 }
10636
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010637 WARN(crtc->active != active,
10638 "crtc active state doesn't match with hw state "
10639 "(expected %i, found %i)\n", crtc->active, active);
10640
Daniel Vetterc0b03412013-05-28 12:05:54 +020010641 if (active &&
10642 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10643 WARN(1, "pipe state doesn't match!\n");
10644 intel_dump_pipe_config(crtc, &pipe_config,
10645 "[hw state]");
10646 intel_dump_pipe_config(crtc, &crtc->config,
10647 "[sw state]");
10648 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010649 }
10650}
10651
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010652static void
10653check_shared_dpll_state(struct drm_device *dev)
10654{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010655 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010656 struct intel_crtc *crtc;
10657 struct intel_dpll_hw_state dpll_hw_state;
10658 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010659
10660 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10661 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10662 int enabled_crtcs = 0, active_crtcs = 0;
10663 bool active;
10664
10665 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10666
10667 DRM_DEBUG_KMS("%s\n", pll->name);
10668
10669 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10670
10671 WARN(pll->active > pll->refcount,
10672 "more active pll users than references: %i vs %i\n",
10673 pll->active, pll->refcount);
10674 WARN(pll->active && !pll->on,
10675 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010676 WARN(pll->on && !pll->active,
10677 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010678 WARN(pll->on != active,
10679 "pll on state mismatch (expected %i, found %i)\n",
10680 pll->on, active);
10681
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010682 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010683 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10684 enabled_crtcs++;
10685 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10686 active_crtcs++;
10687 }
10688 WARN(pll->active != active_crtcs,
10689 "pll active crtcs mismatch (expected %i, found %i)\n",
10690 pll->active, active_crtcs);
10691 WARN(pll->refcount != enabled_crtcs,
10692 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10693 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010694
10695 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10696 sizeof(dpll_hw_state)),
10697 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010698 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010699}
10700
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010701void
10702intel_modeset_check_state(struct drm_device *dev)
10703{
10704 check_connector_state(dev);
10705 check_encoder_state(dev);
10706 check_crtc_state(dev);
10707 check_shared_dpll_state(dev);
10708}
10709
Ville Syrjälä18442d02013-09-13 16:00:08 +030010710void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10711 int dotclock)
10712{
10713 /*
10714 * FDI already provided one idea for the dotclock.
10715 * Yell if the encoder disagrees.
10716 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010717 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010718 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010719 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010720}
10721
Ville Syrjälä80715b22014-05-15 20:23:23 +030010722static void update_scanline_offset(struct intel_crtc *crtc)
10723{
10724 struct drm_device *dev = crtc->base.dev;
10725
10726 /*
10727 * The scanline counter increments at the leading edge of hsync.
10728 *
10729 * On most platforms it starts counting from vtotal-1 on the
10730 * first active line. That means the scanline counter value is
10731 * always one less than what we would expect. Ie. just after
10732 * start of vblank, which also occurs at start of hsync (on the
10733 * last active line), the scanline counter will read vblank_start-1.
10734 *
10735 * On gen2 the scanline counter starts counting from 1 instead
10736 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10737 * to keep the value positive), instead of adding one.
10738 *
10739 * On HSW+ the behaviour of the scanline counter depends on the output
10740 * type. For DP ports it behaves like most other platforms, but on HDMI
10741 * there's an extra 1 line difference. So we need to add two instead of
10742 * one to the value.
10743 */
10744 if (IS_GEN2(dev)) {
10745 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10746 int vtotal;
10747
10748 vtotal = mode->crtc_vtotal;
10749 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10750 vtotal /= 2;
10751
10752 crtc->scanline_offset = vtotal - 1;
10753 } else if (HAS_DDI(dev) &&
10754 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10755 crtc->scanline_offset = 2;
10756 } else
10757 crtc->scanline_offset = 1;
10758}
10759
Daniel Vetterf30da182013-04-11 20:22:50 +020010760static int __intel_set_mode(struct drm_crtc *crtc,
10761 struct drm_display_mode *mode,
10762 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010763{
10764 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010765 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010766 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010767 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010768 struct intel_crtc *intel_crtc;
10769 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010770 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010771
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010772 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010773 if (!saved_mode)
10774 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010775
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010776 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010777 &prepare_pipes, &disable_pipes);
10778
Tim Gardner3ac18232012-12-07 07:54:26 -070010779 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010780
Daniel Vetter25c5b262012-07-08 22:08:04 +020010781 /* Hack: Because we don't (yet) support global modeset on multiple
10782 * crtcs, we don't keep track of the new mode for more than one crtc.
10783 * Hence simply check whether any bit is set in modeset_pipes in all the
10784 * pieces of code that are not yet converted to deal with mutliple crtcs
10785 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010786 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010787 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010788 if (IS_ERR(pipe_config)) {
10789 ret = PTR_ERR(pipe_config);
10790 pipe_config = NULL;
10791
Tim Gardner3ac18232012-12-07 07:54:26 -070010792 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010793 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010794 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10795 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010796 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010797 }
10798
Jesse Barnes30a970c2013-11-04 13:48:12 -080010799 /*
10800 * See if the config requires any additional preparation, e.g.
10801 * to adjust global state with pipes off. We need to do this
10802 * here so we can get the modeset_pipe updated config for the new
10803 * mode set on this crtc. For other crtcs we need to use the
10804 * adjusted_mode bits in the crtc directly.
10805 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010806 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010807 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010808
Ville Syrjäläc164f832013-11-05 22:34:12 +020010809 /* may have added more to prepare_pipes than we should */
10810 prepare_pipes &= ~disable_pipes;
10811 }
10812
Daniel Vetter460da9162013-03-27 00:44:51 +010010813 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10814 intel_crtc_disable(&intel_crtc->base);
10815
Daniel Vetterea9d7582012-07-10 10:42:52 +020010816 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10817 if (intel_crtc->base.enabled)
10818 dev_priv->display.crtc_disable(&intel_crtc->base);
10819 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010820
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010821 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10822 * to set it here already despite that we pass it down the callchain.
10823 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010824 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010825 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010826 /* mode_set/enable/disable functions rely on a correct pipe
10827 * config. */
10828 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010829 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010830
10831 /*
10832 * Calculate and store various constants which
10833 * are later needed by vblank and swap-completion
10834 * timestamping. They are derived from true hwmode.
10835 */
10836 drm_calc_timestamping_constants(crtc,
10837 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010838 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010839
Daniel Vetterea9d7582012-07-10 10:42:52 +020010840 /* Only after disabling all output pipelines that will be changed can we
10841 * update the the output configuration. */
10842 intel_modeset_update_state(dev, prepare_pipes);
10843
Daniel Vetter47fab732012-10-26 10:58:18 +020010844 if (dev_priv->display.modeset_global_resources)
10845 dev_priv->display.modeset_global_resources(dev);
10846
Daniel Vettera6778b32012-07-02 09:56:42 +020010847 /* Set up the DPLL and any encoders state that needs to adjust or depend
10848 * on the DPLL.
10849 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010850 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010851 struct drm_framebuffer *old_fb = crtc->primary->fb;
10852 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10853 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010854
10855 mutex_lock(&dev->struct_mutex);
10856 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010857 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010858 NULL);
10859 if (ret != 0) {
10860 DRM_ERROR("pin & fence failed\n");
10861 mutex_unlock(&dev->struct_mutex);
10862 goto done;
10863 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010864 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010865 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010866 i915_gem_track_fb(old_obj, obj,
10867 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010868 mutex_unlock(&dev->struct_mutex);
10869
10870 crtc->primary->fb = fb;
10871 crtc->x = x;
10872 crtc->y = y;
10873
Daniel Vetter4271b752014-04-24 23:55:00 +020010874 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10875 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010876 if (ret)
10877 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010878 }
10879
10880 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010881 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10882 update_scanline_offset(intel_crtc);
10883
Daniel Vetter25c5b262012-07-08 22:08:04 +020010884 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010885 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010886
Daniel Vettera6778b32012-07-02 09:56:42 +020010887 /* FIXME: add subpixel order */
10888done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010889 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010890 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010891
Tim Gardner3ac18232012-12-07 07:54:26 -070010892out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010893 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010894 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010895 return ret;
10896}
10897
Damien Lespiaue7457a92013-08-08 22:28:59 +010010898static int intel_set_mode(struct drm_crtc *crtc,
10899 struct drm_display_mode *mode,
10900 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010901{
10902 int ret;
10903
10904 ret = __intel_set_mode(crtc, mode, x, y, fb);
10905
10906 if (ret == 0)
10907 intel_modeset_check_state(crtc->dev);
10908
10909 return ret;
10910}
10911
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010912void intel_crtc_restore_mode(struct drm_crtc *crtc)
10913{
Matt Roperf4510a22014-04-01 15:22:40 -070010914 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010915}
10916
Daniel Vetter25c5b262012-07-08 22:08:04 +020010917#undef for_each_intel_crtc_masked
10918
Daniel Vetterd9e55602012-07-04 22:16:09 +020010919static void intel_set_config_free(struct intel_set_config *config)
10920{
10921 if (!config)
10922 return;
10923
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010924 kfree(config->save_connector_encoders);
10925 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010926 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010927 kfree(config);
10928}
10929
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010930static int intel_set_config_save_state(struct drm_device *dev,
10931 struct intel_set_config *config)
10932{
Ville Syrjälä76688512014-01-10 11:28:06 +020010933 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010934 struct drm_encoder *encoder;
10935 struct drm_connector *connector;
10936 int count;
10937
Ville Syrjälä76688512014-01-10 11:28:06 +020010938 config->save_crtc_enabled =
10939 kcalloc(dev->mode_config.num_crtc,
10940 sizeof(bool), GFP_KERNEL);
10941 if (!config->save_crtc_enabled)
10942 return -ENOMEM;
10943
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010944 config->save_encoder_crtcs =
10945 kcalloc(dev->mode_config.num_encoder,
10946 sizeof(struct drm_crtc *), GFP_KERNEL);
10947 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010948 return -ENOMEM;
10949
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010950 config->save_connector_encoders =
10951 kcalloc(dev->mode_config.num_connector,
10952 sizeof(struct drm_encoder *), GFP_KERNEL);
10953 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010954 return -ENOMEM;
10955
10956 /* Copy data. Note that driver private data is not affected.
10957 * Should anything bad happen only the expected state is
10958 * restored, not the drivers personal bookkeeping.
10959 */
10960 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010961 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010962 config->save_crtc_enabled[count++] = crtc->enabled;
10963 }
10964
10965 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010966 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010967 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010968 }
10969
10970 count = 0;
10971 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010972 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010973 }
10974
10975 return 0;
10976}
10977
10978static void intel_set_config_restore_state(struct drm_device *dev,
10979 struct intel_set_config *config)
10980{
Ville Syrjälä76688512014-01-10 11:28:06 +020010981 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010982 struct intel_encoder *encoder;
10983 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010984 int count;
10985
10986 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010987 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010988 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010989
10990 if (crtc->new_enabled)
10991 crtc->new_config = &crtc->config;
10992 else
10993 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010994 }
10995
10996 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010997 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10998 encoder->new_crtc =
10999 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011000 }
11001
11002 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011003 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11004 connector->new_encoder =
11005 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011006 }
11007}
11008
Imre Deake3de42b2013-05-03 19:44:07 +020011009static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011010is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011011{
11012 int i;
11013
Chris Wilson2e57f472013-07-17 12:14:40 +010011014 if (set->num_connectors == 0)
11015 return false;
11016
11017 if (WARN_ON(set->connectors == NULL))
11018 return false;
11019
11020 for (i = 0; i < set->num_connectors; i++)
11021 if (set->connectors[i]->encoder &&
11022 set->connectors[i]->encoder->crtc == set->crtc &&
11023 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011024 return true;
11025
11026 return false;
11027}
11028
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011029static void
11030intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11031 struct intel_set_config *config)
11032{
11033
11034 /* We should be able to check here if the fb has the same properties
11035 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011036 if (is_crtc_connector_off(set)) {
11037 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011038 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011039 /*
11040 * If we have no fb, we can only flip as long as the crtc is
11041 * active, otherwise we need a full mode set. The crtc may
11042 * be active if we've only disabled the primary plane, or
11043 * in fastboot situations.
11044 */
Matt Roperf4510a22014-04-01 15:22:40 -070011045 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011046 struct intel_crtc *intel_crtc =
11047 to_intel_crtc(set->crtc);
11048
Matt Roper3b150f02014-05-29 08:06:53 -070011049 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011050 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11051 config->fb_changed = true;
11052 } else {
11053 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11054 config->mode_changed = true;
11055 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011056 } else if (set->fb == NULL) {
11057 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011058 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011059 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011060 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011061 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011062 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011063 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011064 }
11065
Daniel Vetter835c5872012-07-10 18:11:08 +020011066 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011067 config->fb_changed = true;
11068
11069 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11070 DRM_DEBUG_KMS("modes are different, full mode set\n");
11071 drm_mode_debug_printmodeline(&set->crtc->mode);
11072 drm_mode_debug_printmodeline(set->mode);
11073 config->mode_changed = true;
11074 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011075
11076 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11077 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011078}
11079
Daniel Vetter2e431052012-07-04 22:42:15 +020011080static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011081intel_modeset_stage_output_state(struct drm_device *dev,
11082 struct drm_mode_set *set,
11083 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011084{
Daniel Vetter9a935852012-07-05 22:34:27 +020011085 struct intel_connector *connector;
11086 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011087 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011088 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011089
Damien Lespiau9abdda72013-02-13 13:29:23 +000011090 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011091 * of connectors. For paranoia, double-check this. */
11092 WARN_ON(!set->fb && (set->num_connectors != 0));
11093 WARN_ON(set->fb && (set->num_connectors == 0));
11094
Daniel Vetter9a935852012-07-05 22:34:27 +020011095 list_for_each_entry(connector, &dev->mode_config.connector_list,
11096 base.head) {
11097 /* Otherwise traverse passed in connector list and get encoders
11098 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011099 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011100 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011101 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011102 break;
11103 }
11104 }
11105
Daniel Vetter9a935852012-07-05 22:34:27 +020011106 /* If we disable the crtc, disable all its connectors. Also, if
11107 * the connector is on the changing crtc but not on the new
11108 * connector list, disable it. */
11109 if ((!set->fb || ro == set->num_connectors) &&
11110 connector->base.encoder &&
11111 connector->base.encoder->crtc == set->crtc) {
11112 connector->new_encoder = NULL;
11113
11114 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11115 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011116 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011117 }
11118
11119
11120 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011121 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011122 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011123 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011124 }
11125 /* connector->new_encoder is now updated for all connectors. */
11126
11127 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011128 list_for_each_entry(connector, &dev->mode_config.connector_list,
11129 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011130 struct drm_crtc *new_crtc;
11131
Daniel Vetter9a935852012-07-05 22:34:27 +020011132 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011133 continue;
11134
Daniel Vetter9a935852012-07-05 22:34:27 +020011135 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011136
11137 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011138 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011139 new_crtc = set->crtc;
11140 }
11141
11142 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011143 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11144 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011145 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011146 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011147 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011148
11149 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11150 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011151 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011152 new_crtc->base.id);
11153 }
11154
11155 /* Check for any encoders that needs to be disabled. */
11156 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11157 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011158 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011159 list_for_each_entry(connector,
11160 &dev->mode_config.connector_list,
11161 base.head) {
11162 if (connector->new_encoder == encoder) {
11163 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011164 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011165 }
11166 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011167
11168 if (num_connectors == 0)
11169 encoder->new_crtc = NULL;
11170 else if (num_connectors > 1)
11171 return -EINVAL;
11172
Daniel Vetter9a935852012-07-05 22:34:27 +020011173 /* Only now check for crtc changes so we don't miss encoders
11174 * that will be disabled. */
11175 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011176 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011177 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011178 }
11179 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011180 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011181 list_for_each_entry(connector, &dev->mode_config.connector_list,
11182 base.head) {
11183 if (connector->new_encoder)
11184 if (connector->new_encoder != connector->encoder)
11185 connector->encoder = connector->new_encoder;
11186 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011187 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011188 crtc->new_enabled = false;
11189
11190 list_for_each_entry(encoder,
11191 &dev->mode_config.encoder_list,
11192 base.head) {
11193 if (encoder->new_crtc == crtc) {
11194 crtc->new_enabled = true;
11195 break;
11196 }
11197 }
11198
11199 if (crtc->new_enabled != crtc->base.enabled) {
11200 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11201 crtc->new_enabled ? "en" : "dis");
11202 config->mode_changed = true;
11203 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011204
11205 if (crtc->new_enabled)
11206 crtc->new_config = &crtc->config;
11207 else
11208 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011209 }
11210
Daniel Vetter2e431052012-07-04 22:42:15 +020011211 return 0;
11212}
11213
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011214static void disable_crtc_nofb(struct intel_crtc *crtc)
11215{
11216 struct drm_device *dev = crtc->base.dev;
11217 struct intel_encoder *encoder;
11218 struct intel_connector *connector;
11219
11220 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11221 pipe_name(crtc->pipe));
11222
11223 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11224 if (connector->new_encoder &&
11225 connector->new_encoder->new_crtc == crtc)
11226 connector->new_encoder = NULL;
11227 }
11228
11229 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11230 if (encoder->new_crtc == crtc)
11231 encoder->new_crtc = NULL;
11232 }
11233
11234 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011235 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011236}
11237
Daniel Vetter2e431052012-07-04 22:42:15 +020011238static int intel_crtc_set_config(struct drm_mode_set *set)
11239{
11240 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011241 struct drm_mode_set save_set;
11242 struct intel_set_config *config;
11243 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011244
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011245 BUG_ON(!set);
11246 BUG_ON(!set->crtc);
11247 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011248
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011249 /* Enforce sane interface api - has been abused by the fb helper. */
11250 BUG_ON(!set->mode && set->fb);
11251 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011252
Daniel Vetter2e431052012-07-04 22:42:15 +020011253 if (set->fb) {
11254 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11255 set->crtc->base.id, set->fb->base.id,
11256 (int)set->num_connectors, set->x, set->y);
11257 } else {
11258 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011259 }
11260
11261 dev = set->crtc->dev;
11262
11263 ret = -ENOMEM;
11264 config = kzalloc(sizeof(*config), GFP_KERNEL);
11265 if (!config)
11266 goto out_config;
11267
11268 ret = intel_set_config_save_state(dev, config);
11269 if (ret)
11270 goto out_config;
11271
11272 save_set.crtc = set->crtc;
11273 save_set.mode = &set->crtc->mode;
11274 save_set.x = set->crtc->x;
11275 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011276 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011277
11278 /* Compute whether we need a full modeset, only an fb base update or no
11279 * change at all. In the future we might also check whether only the
11280 * mode changed, e.g. for LVDS where we only change the panel fitter in
11281 * such cases. */
11282 intel_set_config_compute_mode_changes(set, config);
11283
Daniel Vetter9a935852012-07-05 22:34:27 +020011284 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011285 if (ret)
11286 goto fail;
11287
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011288 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011289 ret = intel_set_mode(set->crtc, set->mode,
11290 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011291 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011292 struct drm_i915_private *dev_priv = dev->dev_private;
11293 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11294
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011295 intel_crtc_wait_for_pending_flips(set->crtc);
11296
Daniel Vetter4f660f42012-07-02 09:47:37 +020011297 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011298 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011299
11300 /*
11301 * We need to make sure the primary plane is re-enabled if it
11302 * has previously been turned off.
11303 */
11304 if (!intel_crtc->primary_enabled && ret == 0) {
11305 WARN_ON(!intel_crtc->active);
11306 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11307 intel_crtc->pipe);
11308 }
11309
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011310 /*
11311 * In the fastboot case this may be our only check of the
11312 * state after boot. It would be better to only do it on
11313 * the first update, but we don't have a nice way of doing that
11314 * (and really, set_config isn't used much for high freq page
11315 * flipping, so increasing its cost here shouldn't be a big
11316 * deal).
11317 */
Jani Nikulad330a952014-01-21 11:24:25 +020011318 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011319 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011320 }
11321
Chris Wilson2d05eae2013-05-03 17:36:25 +010011322 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011323 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11324 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011325fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011326 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011327
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011328 /*
11329 * HACK: if the pipe was on, but we didn't have a framebuffer,
11330 * force the pipe off to avoid oopsing in the modeset code
11331 * due to fb==NULL. This should only happen during boot since
11332 * we don't yet reconstruct the FB from the hardware state.
11333 */
11334 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11335 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11336
Chris Wilson2d05eae2013-05-03 17:36:25 +010011337 /* Try to restore the config */
11338 if (config->mode_changed &&
11339 intel_set_mode(save_set.crtc, save_set.mode,
11340 save_set.x, save_set.y, save_set.fb))
11341 DRM_ERROR("failed to restore config after modeset failure\n");
11342 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011343
Daniel Vetterd9e55602012-07-04 22:16:09 +020011344out_config:
11345 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011346 return ret;
11347}
11348
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011349static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011350 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011351 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011352 .destroy = intel_crtc_destroy,
11353 .page_flip = intel_crtc_page_flip,
11354};
11355
Daniel Vetter53589012013-06-05 13:34:16 +020011356static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11357 struct intel_shared_dpll *pll,
11358 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011359{
Daniel Vetter53589012013-06-05 13:34:16 +020011360 uint32_t val;
11361
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011362 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
11363 return false;
11364
Daniel Vetter53589012013-06-05 13:34:16 +020011365 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011366 hw_state->dpll = val;
11367 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11368 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011369
11370 return val & DPLL_VCO_ENABLE;
11371}
11372
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011373static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11374 struct intel_shared_dpll *pll)
11375{
11376 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11377 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11378}
11379
Daniel Vettere7b903d2013-06-05 13:34:14 +020011380static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11381 struct intel_shared_dpll *pll)
11382{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011383 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011384 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011385
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011386 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11387
11388 /* Wait for the clocks to stabilize. */
11389 POSTING_READ(PCH_DPLL(pll->id));
11390 udelay(150);
11391
11392 /* The pixel multiplier can only be updated once the
11393 * DPLL is enabled and the clocks are stable.
11394 *
11395 * So write it again.
11396 */
11397 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11398 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011399 udelay(200);
11400}
11401
11402static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11403 struct intel_shared_dpll *pll)
11404{
11405 struct drm_device *dev = dev_priv->dev;
11406 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011407
11408 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011409 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011410 if (intel_crtc_to_shared_dpll(crtc) == pll)
11411 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11412 }
11413
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011414 I915_WRITE(PCH_DPLL(pll->id), 0);
11415 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011416 udelay(200);
11417}
11418
Daniel Vetter46edb022013-06-05 13:34:12 +020011419static char *ibx_pch_dpll_names[] = {
11420 "PCH DPLL A",
11421 "PCH DPLL B",
11422};
11423
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011424static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011425{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011426 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011427 int i;
11428
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011429 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011430
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011431 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011432 dev_priv->shared_dplls[i].id = i;
11433 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011434 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011435 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11436 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011437 dev_priv->shared_dplls[i].get_hw_state =
11438 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011439 }
11440}
11441
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011442static void intel_shared_dpll_init(struct drm_device *dev)
11443{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011444 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011445
Daniel Vetter9cd86932014-06-25 22:01:57 +030011446 if (HAS_DDI(dev))
11447 intel_ddi_pll_init(dev);
11448 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011449 ibx_pch_dpll_init(dev);
11450 else
11451 dev_priv->num_shared_dpll = 0;
11452
11453 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011454}
11455
Matt Roper465c1202014-05-29 08:06:54 -070011456static int
11457intel_primary_plane_disable(struct drm_plane *plane)
11458{
11459 struct drm_device *dev = plane->dev;
11460 struct drm_i915_private *dev_priv = dev->dev_private;
11461 struct intel_plane *intel_plane = to_intel_plane(plane);
11462 struct intel_crtc *intel_crtc;
11463
11464 if (!plane->fb)
11465 return 0;
11466
11467 BUG_ON(!plane->crtc);
11468
11469 intel_crtc = to_intel_crtc(plane->crtc);
11470
11471 /*
11472 * Even though we checked plane->fb above, it's still possible that
11473 * the primary plane has been implicitly disabled because the crtc
11474 * coordinates given weren't visible, or because we detected
11475 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11476 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11477 * In either case, we need to unpin the FB and let the fb pointer get
11478 * updated, but otherwise we don't need to touch the hardware.
11479 */
11480 if (!intel_crtc->primary_enabled)
11481 goto disable_unpin;
11482
11483 intel_crtc_wait_for_pending_flips(plane->crtc);
11484 intel_disable_primary_hw_plane(dev_priv, intel_plane->plane,
11485 intel_plane->pipe);
Matt Roper465c1202014-05-29 08:06:54 -070011486disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011487 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011488 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011489 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011490 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011491 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011492 plane->fb = NULL;
11493
11494 return 0;
11495}
11496
11497static int
11498intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11499 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11500 unsigned int crtc_w, unsigned int crtc_h,
11501 uint32_t src_x, uint32_t src_y,
11502 uint32_t src_w, uint32_t src_h)
11503{
11504 struct drm_device *dev = crtc->dev;
11505 struct drm_i915_private *dev_priv = dev->dev_private;
11506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11507 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011508 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11509 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011510 struct drm_rect dest = {
11511 /* integer pixels */
11512 .x1 = crtc_x,
11513 .y1 = crtc_y,
11514 .x2 = crtc_x + crtc_w,
11515 .y2 = crtc_y + crtc_h,
11516 };
11517 struct drm_rect src = {
11518 /* 16.16 fixed point */
11519 .x1 = src_x,
11520 .y1 = src_y,
11521 .x2 = src_x + src_w,
11522 .y2 = src_y + src_h,
11523 };
11524 const struct drm_rect clip = {
11525 /* integer pixels */
11526 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11527 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11528 };
11529 bool visible;
11530 int ret;
11531
11532 ret = drm_plane_helper_check_update(plane, crtc, fb,
11533 &src, &dest, &clip,
11534 DRM_PLANE_HELPER_NO_SCALING,
11535 DRM_PLANE_HELPER_NO_SCALING,
11536 false, true, &visible);
11537
11538 if (ret)
11539 return ret;
11540
11541 /*
11542 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11543 * updating the fb pointer, and returning without touching the
11544 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11545 * turn on the display with all planes setup as desired.
11546 */
11547 if (!crtc->enabled) {
Matt Roper4c345742014-07-09 16:22:10 -070011548 mutex_lock(&dev->struct_mutex);
11549
Matt Roper465c1202014-05-29 08:06:54 -070011550 /*
11551 * If we already called setplane while the crtc was disabled,
11552 * we may have an fb pinned; unpin it.
11553 */
11554 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011555 intel_unpin_fb_obj(old_obj);
11556
11557 i915_gem_track_fb(old_obj, obj,
11558 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011559
11560 /* Pin and return without programming hardware */
Matt Roper4c345742014-07-09 16:22:10 -070011561 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11562 mutex_unlock(&dev->struct_mutex);
11563
11564 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070011565 }
11566
11567 intel_crtc_wait_for_pending_flips(crtc);
11568
11569 /*
11570 * If clipping results in a non-visible primary plane, we'll disable
11571 * the primary plane. Note that this is a bit different than what
11572 * happens if userspace explicitly disables the plane by passing fb=0
11573 * because plane->fb still gets set and pinned.
11574 */
11575 if (!visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011576 mutex_lock(&dev->struct_mutex);
11577
Matt Roper465c1202014-05-29 08:06:54 -070011578 /*
11579 * Try to pin the new fb first so that we can bail out if we
11580 * fail.
11581 */
11582 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011583 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011584 if (ret) {
11585 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011586 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011587 }
Matt Roper465c1202014-05-29 08:06:54 -070011588 }
11589
Daniel Vettera071fa02014-06-18 23:28:09 +020011590 i915_gem_track_fb(old_obj, obj,
11591 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11592
Matt Roper465c1202014-05-29 08:06:54 -070011593 if (intel_crtc->primary_enabled)
11594 intel_disable_primary_hw_plane(dev_priv,
11595 intel_plane->plane,
11596 intel_plane->pipe);
11597
11598
11599 if (plane->fb != fb)
11600 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011601 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011602
Matt Roper4c345742014-07-09 16:22:10 -070011603 mutex_unlock(&dev->struct_mutex);
11604
Matt Roper465c1202014-05-29 08:06:54 -070011605 return 0;
11606 }
11607
11608 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11609 if (ret)
11610 return ret;
11611
11612 if (!intel_crtc->primary_enabled)
11613 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11614 intel_crtc->pipe);
11615
11616 return 0;
11617}
11618
Matt Roper3d7d6512014-06-10 08:28:13 -070011619/* Common destruction function for both primary and cursor planes */
11620static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011621{
11622 struct intel_plane *intel_plane = to_intel_plane(plane);
11623 drm_plane_cleanup(plane);
11624 kfree(intel_plane);
11625}
11626
11627static const struct drm_plane_funcs intel_primary_plane_funcs = {
11628 .update_plane = intel_primary_plane_setplane,
11629 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011630 .destroy = intel_plane_destroy,
Matt Roper465c1202014-05-29 08:06:54 -070011631};
11632
11633static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11634 int pipe)
11635{
11636 struct intel_plane *primary;
11637 const uint32_t *intel_primary_formats;
11638 int num_formats;
11639
11640 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11641 if (primary == NULL)
11642 return NULL;
11643
11644 primary->can_scale = false;
11645 primary->max_downscale = 1;
11646 primary->pipe = pipe;
11647 primary->plane = pipe;
11648 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11649 primary->plane = !pipe;
11650
11651 if (INTEL_INFO(dev)->gen <= 3) {
11652 intel_primary_formats = intel_primary_formats_gen2;
11653 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11654 } else {
11655 intel_primary_formats = intel_primary_formats_gen4;
11656 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11657 }
11658
11659 drm_universal_plane_init(dev, &primary->base, 0,
11660 &intel_primary_plane_funcs,
11661 intel_primary_formats, num_formats,
11662 DRM_PLANE_TYPE_PRIMARY);
11663 return &primary->base;
11664}
11665
Matt Roper3d7d6512014-06-10 08:28:13 -070011666static int
11667intel_cursor_plane_disable(struct drm_plane *plane)
11668{
11669 if (!plane->fb)
11670 return 0;
11671
11672 BUG_ON(!plane->crtc);
11673
11674 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11675}
11676
11677static int
11678intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11679 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11680 unsigned int crtc_w, unsigned int crtc_h,
11681 uint32_t src_x, uint32_t src_y,
11682 uint32_t src_w, uint32_t src_h)
11683{
11684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11685 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11686 struct drm_i915_gem_object *obj = intel_fb->obj;
11687 struct drm_rect dest = {
11688 /* integer pixels */
11689 .x1 = crtc_x,
11690 .y1 = crtc_y,
11691 .x2 = crtc_x + crtc_w,
11692 .y2 = crtc_y + crtc_h,
11693 };
11694 struct drm_rect src = {
11695 /* 16.16 fixed point */
11696 .x1 = src_x,
11697 .y1 = src_y,
11698 .x2 = src_x + src_w,
11699 .y2 = src_y + src_h,
11700 };
11701 const struct drm_rect clip = {
11702 /* integer pixels */
11703 .x2 = intel_crtc->config.pipe_src_w,
11704 .y2 = intel_crtc->config.pipe_src_h,
11705 };
11706 bool visible;
11707 int ret;
11708
11709 ret = drm_plane_helper_check_update(plane, crtc, fb,
11710 &src, &dest, &clip,
11711 DRM_PLANE_HELPER_NO_SCALING,
11712 DRM_PLANE_HELPER_NO_SCALING,
11713 true, true, &visible);
11714 if (ret)
11715 return ret;
11716
11717 crtc->cursor_x = crtc_x;
11718 crtc->cursor_y = crtc_y;
11719 if (fb != crtc->cursor->fb) {
11720 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11721 } else {
11722 intel_crtc_update_cursor(crtc, visible);
11723 return 0;
11724 }
11725}
11726static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11727 .update_plane = intel_cursor_plane_update,
11728 .disable_plane = intel_cursor_plane_disable,
11729 .destroy = intel_plane_destroy,
11730};
11731
11732static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11733 int pipe)
11734{
11735 struct intel_plane *cursor;
11736
11737 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11738 if (cursor == NULL)
11739 return NULL;
11740
11741 cursor->can_scale = false;
11742 cursor->max_downscale = 1;
11743 cursor->pipe = pipe;
11744 cursor->plane = pipe;
11745
11746 drm_universal_plane_init(dev, &cursor->base, 0,
11747 &intel_cursor_plane_funcs,
11748 intel_cursor_formats,
11749 ARRAY_SIZE(intel_cursor_formats),
11750 DRM_PLANE_TYPE_CURSOR);
11751 return &cursor->base;
11752}
11753
Hannes Ederb358d0a2008-12-18 21:18:47 +010011754static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011755{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011756 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011757 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011758 struct drm_plane *primary = NULL;
11759 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011760 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011761
Daniel Vetter955382f2013-09-19 14:05:45 +020011762 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011763 if (intel_crtc == NULL)
11764 return;
11765
Matt Roper465c1202014-05-29 08:06:54 -070011766 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011767 if (!primary)
11768 goto fail;
11769
11770 cursor = intel_cursor_plane_create(dev, pipe);
11771 if (!cursor)
11772 goto fail;
11773
Matt Roper465c1202014-05-29 08:06:54 -070011774 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011775 cursor, &intel_crtc_funcs);
11776 if (ret)
11777 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011778
11779 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011780 for (i = 0; i < 256; i++) {
11781 intel_crtc->lut_r[i] = i;
11782 intel_crtc->lut_g[i] = i;
11783 intel_crtc->lut_b[i] = i;
11784 }
11785
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011786 /*
11787 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011788 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011789 */
Jesse Barnes80824002009-09-10 15:28:06 -070011790 intel_crtc->pipe = pipe;
11791 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011792 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011793 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011794 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011795 }
11796
Chris Wilson4b0e3332014-05-30 16:35:26 +030011797 intel_crtc->cursor_base = ~0;
11798 intel_crtc->cursor_cntl = ~0;
11799
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011800 init_waitqueue_head(&intel_crtc->vbl_wait);
11801
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011802 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11803 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11804 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11805 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11806
Jesse Barnes79e53942008-11-07 14:24:08 -080011807 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011808
11809 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011810 return;
11811
11812fail:
11813 if (primary)
11814 drm_plane_cleanup(primary);
11815 if (cursor)
11816 drm_plane_cleanup(cursor);
11817 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011818}
11819
Jesse Barnes752aa882013-10-31 18:55:49 +020011820enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11821{
11822 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011823 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011824
Rob Clark51fd3712013-11-19 12:10:12 -050011825 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011826
11827 if (!encoder)
11828 return INVALID_PIPE;
11829
11830 return to_intel_crtc(encoder->crtc)->pipe;
11831}
11832
Carl Worth08d7b3d2009-04-29 14:43:54 -070011833int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011834 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011835{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011836 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040011837 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011838 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011839
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011840 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11841 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011842
Rob Clark7707e652014-07-17 23:30:04 -040011843 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011844
Rob Clark7707e652014-07-17 23:30:04 -040011845 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011846 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011847 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011848 }
11849
Rob Clark7707e652014-07-17 23:30:04 -040011850 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020011851 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011852
Daniel Vetterc05422d2009-08-11 16:05:30 +020011853 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011854}
11855
Daniel Vetter66a92782012-07-12 20:08:18 +020011856static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011857{
Daniel Vetter66a92782012-07-12 20:08:18 +020011858 struct drm_device *dev = encoder->base.dev;
11859 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011860 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011861 int entry = 0;
11862
Daniel Vetter66a92782012-07-12 20:08:18 +020011863 list_for_each_entry(source_encoder,
11864 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011865 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011866 index_mask |= (1 << entry);
11867
Jesse Barnes79e53942008-11-07 14:24:08 -080011868 entry++;
11869 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011870
Jesse Barnes79e53942008-11-07 14:24:08 -080011871 return index_mask;
11872}
11873
Chris Wilson4d302442010-12-14 19:21:29 +000011874static bool has_edp_a(struct drm_device *dev)
11875{
11876 struct drm_i915_private *dev_priv = dev->dev_private;
11877
11878 if (!IS_MOBILE(dev))
11879 return false;
11880
11881 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11882 return false;
11883
Damien Lespiaue3589902014-02-07 19:12:50 +000011884 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011885 return false;
11886
11887 return true;
11888}
11889
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011890const char *intel_output_name(int output)
11891{
11892 static const char *names[] = {
11893 [INTEL_OUTPUT_UNUSED] = "Unused",
11894 [INTEL_OUTPUT_ANALOG] = "Analog",
11895 [INTEL_OUTPUT_DVO] = "DVO",
11896 [INTEL_OUTPUT_SDVO] = "SDVO",
11897 [INTEL_OUTPUT_LVDS] = "LVDS",
11898 [INTEL_OUTPUT_TVOUT] = "TV",
11899 [INTEL_OUTPUT_HDMI] = "HDMI",
11900 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11901 [INTEL_OUTPUT_EDP] = "eDP",
11902 [INTEL_OUTPUT_DSI] = "DSI",
11903 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11904 };
11905
11906 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11907 return "Invalid";
11908
11909 return names[output];
11910}
11911
Jesse Barnes84b4e042014-06-25 08:24:29 -070011912static bool intel_crt_present(struct drm_device *dev)
11913{
11914 struct drm_i915_private *dev_priv = dev->dev_private;
11915
11916 if (IS_ULT(dev))
11917 return false;
11918
11919 if (IS_CHERRYVIEW(dev))
11920 return false;
11921
11922 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
11923 return false;
11924
11925 return true;
11926}
11927
Jesse Barnes79e53942008-11-07 14:24:08 -080011928static void intel_setup_outputs(struct drm_device *dev)
11929{
Eric Anholt725e30a2009-01-22 13:01:02 -080011930 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011931 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011932 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011933
Daniel Vetterc9093352013-06-06 22:22:47 +020011934 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011935
Jesse Barnes84b4e042014-06-25 08:24:29 -070011936 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020011937 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011938
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011939 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011940 int found;
11941
11942 /* Haswell uses DDI functions to detect digital outputs */
11943 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11944 /* DDI A only supports eDP */
11945 if (found)
11946 intel_ddi_init(dev, PORT_A);
11947
11948 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11949 * register */
11950 found = I915_READ(SFUSE_STRAP);
11951
11952 if (found & SFUSE_STRAP_DDIB_DETECTED)
11953 intel_ddi_init(dev, PORT_B);
11954 if (found & SFUSE_STRAP_DDIC_DETECTED)
11955 intel_ddi_init(dev, PORT_C);
11956 if (found & SFUSE_STRAP_DDID_DETECTED)
11957 intel_ddi_init(dev, PORT_D);
11958 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011959 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011960 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011961
11962 if (has_edp_a(dev))
11963 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011964
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011965 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011966 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011967 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011968 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011969 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011970 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011971 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011972 }
11973
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011974 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011975 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011976
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011977 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011978 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011979
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011980 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011981 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011982
Daniel Vetter270b3042012-10-27 15:52:05 +020011983 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011984 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011985 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011986 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11987 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11988 PORT_B);
11989 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11990 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11991 }
11992
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011993 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11994 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11995 PORT_C);
11996 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011997 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011998 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011999
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012000 if (IS_CHERRYVIEW(dev)) {
12001 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
12002 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12003 PORT_D);
12004 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12005 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
12006 }
12007 }
12008
Jani Nikula3cfca972013-08-27 15:12:26 +030012009 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012010 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012011 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012012
Paulo Zanonie2debe92013-02-18 19:00:27 -030012013 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012014 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012015 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012016 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12017 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012018 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012019 }
Ma Ling27185ae2009-08-24 13:50:23 +080012020
Imre Deake7281ea2013-05-08 13:14:08 +030012021 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012022 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012023 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012024
12025 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012026
Paulo Zanonie2debe92013-02-18 19:00:27 -030012027 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012028 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012029 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012030 }
Ma Ling27185ae2009-08-24 13:50:23 +080012031
Paulo Zanonie2debe92013-02-18 19:00:27 -030012032 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012033
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012034 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12035 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012036 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012037 }
Imre Deake7281ea2013-05-08 13:14:08 +030012038 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012039 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012040 }
Ma Ling27185ae2009-08-24 13:50:23 +080012041
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012042 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012043 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012044 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012045 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012046 intel_dvo_init(dev);
12047
Zhenyu Wang103a1962009-11-27 11:44:36 +080012048 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012049 intel_tv_init(dev);
12050
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012051 intel_edp_psr_init(dev);
12052
Chris Wilson4ef69c72010-09-09 15:14:28 +010012053 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
12054 encoder->base.possible_crtcs = encoder->crtc_mask;
12055 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012056 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012057 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012058
Paulo Zanonidde86e22012-12-01 12:04:25 -020012059 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012060
12061 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012062}
12063
12064static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12065{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012066 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012067 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012068
Daniel Vetteref2d6332014-02-10 18:00:38 +010012069 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012070 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012071 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012072 drm_gem_object_unreference(&intel_fb->obj->base);
12073 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012074 kfree(intel_fb);
12075}
12076
12077static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012078 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012079 unsigned int *handle)
12080{
12081 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012082 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012083
Chris Wilson05394f32010-11-08 19:18:58 +000012084 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012085}
12086
12087static const struct drm_framebuffer_funcs intel_fb_funcs = {
12088 .destroy = intel_user_framebuffer_destroy,
12089 .create_handle = intel_user_framebuffer_create_handle,
12090};
12091
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012092static int intel_framebuffer_init(struct drm_device *dev,
12093 struct intel_framebuffer *intel_fb,
12094 struct drm_mode_fb_cmd2 *mode_cmd,
12095 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012096{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012097 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012098 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012099 int ret;
12100
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012101 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12102
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012103 if (obj->tiling_mode == I915_TILING_Y) {
12104 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012105 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012106 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012107
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012108 if (mode_cmd->pitches[0] & 63) {
12109 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12110 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012111 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012112 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012113
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012114 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12115 pitch_limit = 32*1024;
12116 } else if (INTEL_INFO(dev)->gen >= 4) {
12117 if (obj->tiling_mode)
12118 pitch_limit = 16*1024;
12119 else
12120 pitch_limit = 32*1024;
12121 } else if (INTEL_INFO(dev)->gen >= 3) {
12122 if (obj->tiling_mode)
12123 pitch_limit = 8*1024;
12124 else
12125 pitch_limit = 16*1024;
12126 } else
12127 /* XXX DSPC is limited to 4k tiled */
12128 pitch_limit = 8*1024;
12129
12130 if (mode_cmd->pitches[0] > pitch_limit) {
12131 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12132 obj->tiling_mode ? "tiled" : "linear",
12133 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012134 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012135 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012136
12137 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012138 mode_cmd->pitches[0] != obj->stride) {
12139 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12140 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012141 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012142 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012143
Ville Syrjälä57779d02012-10-31 17:50:14 +020012144 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012145 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012146 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012147 case DRM_FORMAT_RGB565:
12148 case DRM_FORMAT_XRGB8888:
12149 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012150 break;
12151 case DRM_FORMAT_XRGB1555:
12152 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012153 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012154 DRM_DEBUG("unsupported pixel format: %s\n",
12155 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012156 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012157 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012158 break;
12159 case DRM_FORMAT_XBGR8888:
12160 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012161 case DRM_FORMAT_XRGB2101010:
12162 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012163 case DRM_FORMAT_XBGR2101010:
12164 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012165 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012166 DRM_DEBUG("unsupported pixel format: %s\n",
12167 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012168 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012169 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012170 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012171 case DRM_FORMAT_YUYV:
12172 case DRM_FORMAT_UYVY:
12173 case DRM_FORMAT_YVYU:
12174 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012175 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012176 DRM_DEBUG("unsupported pixel format: %s\n",
12177 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012178 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012179 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012180 break;
12181 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012182 DRM_DEBUG("unsupported pixel format: %s\n",
12183 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012184 return -EINVAL;
12185 }
12186
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012187 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12188 if (mode_cmd->offsets[0] != 0)
12189 return -EINVAL;
12190
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012191 aligned_height = intel_align_height(dev, mode_cmd->height,
12192 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012193 /* FIXME drm helper for size checks (especially planar formats)? */
12194 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12195 return -EINVAL;
12196
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012197 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12198 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012199 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012200
Jesse Barnes79e53942008-11-07 14:24:08 -080012201 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12202 if (ret) {
12203 DRM_ERROR("framebuffer init failed %d\n", ret);
12204 return ret;
12205 }
12206
Jesse Barnes79e53942008-11-07 14:24:08 -080012207 return 0;
12208}
12209
Jesse Barnes79e53942008-11-07 14:24:08 -080012210static struct drm_framebuffer *
12211intel_user_framebuffer_create(struct drm_device *dev,
12212 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012213 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012214{
Chris Wilson05394f32010-11-08 19:18:58 +000012215 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012216
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012217 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12218 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012219 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012220 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012221
Chris Wilsond2dff872011-04-19 08:36:26 +010012222 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012223}
12224
Daniel Vetter4520f532013-10-09 09:18:51 +020012225#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012226static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012227{
12228}
12229#endif
12230
Jesse Barnes79e53942008-11-07 14:24:08 -080012231static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012232 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012233 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012234};
12235
Jesse Barnese70236a2009-09-21 10:42:27 -070012236/* Set up chip specific display functions */
12237static void intel_init_display(struct drm_device *dev)
12238{
12239 struct drm_i915_private *dev_priv = dev->dev_private;
12240
Daniel Vetteree9300b2013-06-03 22:40:22 +020012241 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12242 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012243 else if (IS_CHERRYVIEW(dev))
12244 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012245 else if (IS_VALLEYVIEW(dev))
12246 dev_priv->display.find_dpll = vlv_find_best_dpll;
12247 else if (IS_PINEVIEW(dev))
12248 dev_priv->display.find_dpll = pnv_find_best_dpll;
12249 else
12250 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12251
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012252 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012253 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012254 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012255 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012256 dev_priv->display.crtc_enable = haswell_crtc_enable;
12257 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012258 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012259 dev_priv->display.update_primary_plane =
12260 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012261 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012262 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012263 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012264 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012265 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12266 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012267 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012268 dev_priv->display.update_primary_plane =
12269 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012270 } else if (IS_VALLEYVIEW(dev)) {
12271 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012272 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012273 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12274 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12275 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12276 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012277 dev_priv->display.update_primary_plane =
12278 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012279 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012280 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012281 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012282 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012283 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12284 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012285 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012286 dev_priv->display.update_primary_plane =
12287 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012288 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012289
Jesse Barnese70236a2009-09-21 10:42:27 -070012290 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012291 if (IS_VALLEYVIEW(dev))
12292 dev_priv->display.get_display_clock_speed =
12293 valleyview_get_display_clock_speed;
12294 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012295 dev_priv->display.get_display_clock_speed =
12296 i945_get_display_clock_speed;
12297 else if (IS_I915G(dev))
12298 dev_priv->display.get_display_clock_speed =
12299 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012300 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012301 dev_priv->display.get_display_clock_speed =
12302 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012303 else if (IS_PINEVIEW(dev))
12304 dev_priv->display.get_display_clock_speed =
12305 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012306 else if (IS_I915GM(dev))
12307 dev_priv->display.get_display_clock_speed =
12308 i915gm_get_display_clock_speed;
12309 else if (IS_I865G(dev))
12310 dev_priv->display.get_display_clock_speed =
12311 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012312 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012313 dev_priv->display.get_display_clock_speed =
12314 i855_get_display_clock_speed;
12315 else /* 852, 830 */
12316 dev_priv->display.get_display_clock_speed =
12317 i830_get_display_clock_speed;
12318
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080012319 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010012320 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012321 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012322 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080012323 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012324 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012325 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030012326 dev_priv->display.modeset_global_resources =
12327 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070012328 } else if (IS_IVYBRIDGE(dev)) {
12329 /* FIXME: detect B0+ stepping and use auto training */
12330 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012331 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020012332 dev_priv->display.modeset_global_resources =
12333 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012334 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030012335 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080012336 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020012337 dev_priv->display.modeset_global_resources =
12338 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020012339 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070012340 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012341 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012342 } else if (IS_VALLEYVIEW(dev)) {
12343 dev_priv->display.modeset_global_resources =
12344 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012345 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012346 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012347
12348 /* Default just returns -ENODEV to indicate unsupported */
12349 dev_priv->display.queue_flip = intel_default_queue_flip;
12350
12351 switch (INTEL_INFO(dev)->gen) {
12352 case 2:
12353 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12354 break;
12355
12356 case 3:
12357 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12358 break;
12359
12360 case 4:
12361 case 5:
12362 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12363 break;
12364
12365 case 6:
12366 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12367 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012368 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012369 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012370 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12371 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012372 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012373
12374 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012375}
12376
Jesse Barnesb690e962010-07-19 13:53:12 -070012377/*
12378 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12379 * resume, or other times. This quirk makes sure that's the case for
12380 * affected systems.
12381 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012382static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012383{
12384 struct drm_i915_private *dev_priv = dev->dev_private;
12385
12386 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012387 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012388}
12389
Keith Packard435793d2011-07-12 14:56:22 -070012390/*
12391 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12392 */
12393static void quirk_ssc_force_disable(struct drm_device *dev)
12394{
12395 struct drm_i915_private *dev_priv = dev->dev_private;
12396 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012397 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012398}
12399
Carsten Emde4dca20e2012-03-15 15:56:26 +010012400/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012401 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12402 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012403 */
12404static void quirk_invert_brightness(struct drm_device *dev)
12405{
12406 struct drm_i915_private *dev_priv = dev->dev_private;
12407 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012408 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012409}
12410
12411struct intel_quirk {
12412 int device;
12413 int subsystem_vendor;
12414 int subsystem_device;
12415 void (*hook)(struct drm_device *dev);
12416};
12417
Egbert Eich5f85f1762012-10-14 15:46:38 +020012418/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12419struct intel_dmi_quirk {
12420 void (*hook)(struct drm_device *dev);
12421 const struct dmi_system_id (*dmi_id_list)[];
12422};
12423
12424static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12425{
12426 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12427 return 1;
12428}
12429
12430static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12431 {
12432 .dmi_id_list = &(const struct dmi_system_id[]) {
12433 {
12434 .callback = intel_dmi_reverse_brightness,
12435 .ident = "NCR Corporation",
12436 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12437 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12438 },
12439 },
12440 { } /* terminating entry */
12441 },
12442 .hook = quirk_invert_brightness,
12443 },
12444};
12445
Ben Widawskyc43b5632012-04-16 14:07:40 -070012446static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012447 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012448 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012449
Jesse Barnesb690e962010-07-19 13:53:12 -070012450 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12451 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12452
Jesse Barnesb690e962010-07-19 13:53:12 -070012453 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12454 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12455
Keith Packard435793d2011-07-12 14:56:22 -070012456 /* Lenovo U160 cannot use SSC on LVDS */
12457 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012458
12459 /* Sony Vaio Y cannot use SSC on LVDS */
12460 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012461
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012462 /* Acer Aspire 5734Z must invert backlight brightness */
12463 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12464
12465 /* Acer/eMachines G725 */
12466 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12467
12468 /* Acer/eMachines e725 */
12469 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12470
12471 /* Acer/Packard Bell NCL20 */
12472 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12473
12474 /* Acer Aspire 4736Z */
12475 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012476
12477 /* Acer Aspire 5336 */
12478 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070012479};
12480
12481static void intel_init_quirks(struct drm_device *dev)
12482{
12483 struct pci_dev *d = dev->pdev;
12484 int i;
12485
12486 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12487 struct intel_quirk *q = &intel_quirks[i];
12488
12489 if (d->device == q->device &&
12490 (d->subsystem_vendor == q->subsystem_vendor ||
12491 q->subsystem_vendor == PCI_ANY_ID) &&
12492 (d->subsystem_device == q->subsystem_device ||
12493 q->subsystem_device == PCI_ANY_ID))
12494 q->hook(dev);
12495 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012496 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12497 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12498 intel_dmi_quirks[i].hook(dev);
12499 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012500}
12501
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012502/* Disable the VGA plane that we never use */
12503static void i915_disable_vga(struct drm_device *dev)
12504{
12505 struct drm_i915_private *dev_priv = dev->dev_private;
12506 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012507 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012508
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012509 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012510 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012511 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012512 sr1 = inb(VGA_SR_DATA);
12513 outb(sr1 | 1<<5, VGA_SR_DATA);
12514 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12515 udelay(300);
12516
12517 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12518 POSTING_READ(vga_reg);
12519}
12520
Daniel Vetterf8175862012-04-10 15:50:11 +020012521void intel_modeset_init_hw(struct drm_device *dev)
12522{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012523 intel_prepare_ddi(dev);
12524
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012525 if (IS_VALLEYVIEW(dev))
12526 vlv_update_cdclk(dev);
12527
Daniel Vetterf8175862012-04-10 15:50:11 +020012528 intel_init_clock_gating(dev);
12529
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012530 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070012531
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012532 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012533}
12534
Imre Deak7d708ee2013-04-17 14:04:50 +030012535void intel_modeset_suspend_hw(struct drm_device *dev)
12536{
12537 intel_suspend_hw(dev);
12538}
12539
Jesse Barnes79e53942008-11-07 14:24:08 -080012540void intel_modeset_init(struct drm_device *dev)
12541{
Jesse Barnes652c3932009-08-17 13:31:43 -070012542 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012543 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012544 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012545 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012546
12547 drm_mode_config_init(dev);
12548
12549 dev->mode_config.min_width = 0;
12550 dev->mode_config.min_height = 0;
12551
Dave Airlie019d96c2011-09-29 16:20:42 +010012552 dev->mode_config.preferred_depth = 24;
12553 dev->mode_config.prefer_shadow = 1;
12554
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012555 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012556
Jesse Barnesb690e962010-07-19 13:53:12 -070012557 intel_init_quirks(dev);
12558
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012559 intel_init_pm(dev);
12560
Ben Widawskye3c74752013-04-05 13:12:39 -070012561 if (INTEL_INFO(dev)->num_pipes == 0)
12562 return;
12563
Jesse Barnese70236a2009-09-21 10:42:27 -070012564 intel_init_display(dev);
12565
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012566 if (IS_GEN2(dev)) {
12567 dev->mode_config.max_width = 2048;
12568 dev->mode_config.max_height = 2048;
12569 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012570 dev->mode_config.max_width = 4096;
12571 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012572 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012573 dev->mode_config.max_width = 8192;
12574 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012575 }
Damien Lespiau068be562014-03-28 14:17:49 +000012576
12577 if (IS_GEN2(dev)) {
12578 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12579 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12580 } else {
12581 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12582 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12583 }
12584
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012585 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012586
Zhao Yakui28c97732009-10-09 11:39:41 +080012587 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012588 INTEL_INFO(dev)->num_pipes,
12589 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012590
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012591 for_each_pipe(pipe) {
12592 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012593 for_each_sprite(pipe, sprite) {
12594 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012595 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012596 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012597 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012598 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012599 }
12600
Jesse Barnesf42bb702013-12-16 16:34:23 -080012601 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012602 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080012603
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012604 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012605
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012606 /* Just disable it once at startup */
12607 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012608 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012609
12610 /* Just in case the BIOS is doing something questionable. */
12611 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012612
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012613 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012614 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012615 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012616
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012617 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012618 if (!crtc->active)
12619 continue;
12620
Jesse Barnes46f297f2014-03-07 08:57:48 -080012621 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012622 * Note that reserving the BIOS fb up front prevents us
12623 * from stuffing other stolen allocations like the ring
12624 * on top. This prevents some ugliness at boot time, and
12625 * can even allow for smooth boot transitions if the BIOS
12626 * fb is large enough for the active pipe configuration.
12627 */
12628 if (dev_priv->display.get_plane_config) {
12629 dev_priv->display.get_plane_config(crtc,
12630 &crtc->plane_config);
12631 /*
12632 * If the fb is shared between multiple heads, we'll
12633 * just get the first one.
12634 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012635 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012636 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012637 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012638}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012639
Daniel Vetter7fad7982012-07-04 17:51:47 +020012640static void intel_enable_pipe_a(struct drm_device *dev)
12641{
12642 struct intel_connector *connector;
12643 struct drm_connector *crt = NULL;
12644 struct intel_load_detect_pipe load_detect_temp;
Rob Clark51fd3712013-11-19 12:10:12 -050012645 struct drm_modeset_acquire_ctx ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012646
12647 /* We can't just switch on the pipe A, we need to set things up with a
12648 * proper mode and output configuration. As a gross hack, enable pipe A
12649 * by enabling the load detect pipe once. */
12650 list_for_each_entry(connector,
12651 &dev->mode_config.connector_list,
12652 base.head) {
12653 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12654 crt = &connector->base;
12655 break;
12656 }
12657 }
12658
12659 if (!crt)
12660 return;
12661
Rob Clark51fd3712013-11-19 12:10:12 -050012662 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12663 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012664
12665
12666}
12667
Daniel Vetterfa555832012-10-10 23:14:00 +020012668static bool
12669intel_check_plane_mapping(struct intel_crtc *crtc)
12670{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012671 struct drm_device *dev = crtc->base.dev;
12672 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012673 u32 reg, val;
12674
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012675 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012676 return true;
12677
12678 reg = DSPCNTR(!crtc->plane);
12679 val = I915_READ(reg);
12680
12681 if ((val & DISPLAY_PLANE_ENABLE) &&
12682 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12683 return false;
12684
12685 return true;
12686}
12687
Daniel Vetter24929352012-07-02 20:28:59 +020012688static void intel_sanitize_crtc(struct intel_crtc *crtc)
12689{
12690 struct drm_device *dev = crtc->base.dev;
12691 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012692 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012693
Daniel Vetter24929352012-07-02 20:28:59 +020012694 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012695 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012696 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12697
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012698 /* restore vblank interrupts to correct state */
12699 if (crtc->active)
12700 drm_vblank_on(dev, crtc->pipe);
12701 else
12702 drm_vblank_off(dev, crtc->pipe);
12703
Daniel Vetter24929352012-07-02 20:28:59 +020012704 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012705 * disable the crtc (and hence change the state) if it is wrong. Note
12706 * that gen4+ has a fixed plane -> pipe mapping. */
12707 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012708 struct intel_connector *connector;
12709 bool plane;
12710
Daniel Vetter24929352012-07-02 20:28:59 +020012711 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12712 crtc->base.base.id);
12713
12714 /* Pipe has the wrong plane attached and the plane is active.
12715 * Temporarily change the plane mapping and disable everything
12716 * ... */
12717 plane = crtc->plane;
12718 crtc->plane = !plane;
12719 dev_priv->display.crtc_disable(&crtc->base);
12720 crtc->plane = plane;
12721
12722 /* ... and break all links. */
12723 list_for_each_entry(connector, &dev->mode_config.connector_list,
12724 base.head) {
12725 if (connector->encoder->base.crtc != &crtc->base)
12726 continue;
12727
Egbert Eich7f1950f2014-04-25 10:56:22 +020012728 connector->base.dpms = DRM_MODE_DPMS_OFF;
12729 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012730 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012731 /* multiple connectors may have the same encoder:
12732 * handle them and break crtc link separately */
12733 list_for_each_entry(connector, &dev->mode_config.connector_list,
12734 base.head)
12735 if (connector->encoder->base.crtc == &crtc->base) {
12736 connector->encoder->base.crtc = NULL;
12737 connector->encoder->connectors_active = false;
12738 }
Daniel Vetter24929352012-07-02 20:28:59 +020012739
12740 WARN_ON(crtc->active);
12741 crtc->base.enabled = false;
12742 }
Daniel Vetter24929352012-07-02 20:28:59 +020012743
Daniel Vetter7fad7982012-07-04 17:51:47 +020012744 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12745 crtc->pipe == PIPE_A && !crtc->active) {
12746 /* BIOS forgot to enable pipe A, this mostly happens after
12747 * resume. Force-enable the pipe to fix this, the update_dpms
12748 * call below we restore the pipe to the right state, but leave
12749 * the required bits on. */
12750 intel_enable_pipe_a(dev);
12751 }
12752
Daniel Vetter24929352012-07-02 20:28:59 +020012753 /* Adjust the state of the output pipe according to whether we
12754 * have active connectors/encoders. */
12755 intel_crtc_update_dpms(&crtc->base);
12756
12757 if (crtc->active != crtc->base.enabled) {
12758 struct intel_encoder *encoder;
12759
12760 /* This can happen either due to bugs in the get_hw_state
12761 * functions or because the pipe is force-enabled due to the
12762 * pipe A quirk. */
12763 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12764 crtc->base.base.id,
12765 crtc->base.enabled ? "enabled" : "disabled",
12766 crtc->active ? "enabled" : "disabled");
12767
12768 crtc->base.enabled = crtc->active;
12769
12770 /* Because we only establish the connector -> encoder ->
12771 * crtc links if something is active, this means the
12772 * crtc is now deactivated. Break the links. connector
12773 * -> encoder links are only establish when things are
12774 * actually up, hence no need to break them. */
12775 WARN_ON(crtc->active);
12776
12777 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12778 WARN_ON(encoder->connectors_active);
12779 encoder->base.crtc = NULL;
12780 }
12781 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012782
12783 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012784 /*
12785 * We start out with underrun reporting disabled to avoid races.
12786 * For correct bookkeeping mark this on active crtcs.
12787 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012788 * Also on gmch platforms we dont have any hardware bits to
12789 * disable the underrun reporting. Which means we need to start
12790 * out with underrun reporting disabled also on inactive pipes,
12791 * since otherwise we'll complain about the garbage we read when
12792 * e.g. coming up after runtime pm.
12793 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012794 * No protection against concurrent access is required - at
12795 * worst a fifo underrun happens which also sets this to false.
12796 */
12797 crtc->cpu_fifo_underrun_disabled = true;
12798 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012799
12800 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010012801 }
Daniel Vetter24929352012-07-02 20:28:59 +020012802}
12803
12804static void intel_sanitize_encoder(struct intel_encoder *encoder)
12805{
12806 struct intel_connector *connector;
12807 struct drm_device *dev = encoder->base.dev;
12808
12809 /* We need to check both for a crtc link (meaning that the
12810 * encoder is active and trying to read from a pipe) and the
12811 * pipe itself being active. */
12812 bool has_active_crtc = encoder->base.crtc &&
12813 to_intel_crtc(encoder->base.crtc)->active;
12814
12815 if (encoder->connectors_active && !has_active_crtc) {
12816 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12817 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012818 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012819
12820 /* Connector is active, but has no active pipe. This is
12821 * fallout from our resume register restoring. Disable
12822 * the encoder manually again. */
12823 if (encoder->base.crtc) {
12824 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12825 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012826 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012827 encoder->disable(encoder);
12828 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012829 encoder->base.crtc = NULL;
12830 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012831
12832 /* Inconsistent output/port/pipe state happens presumably due to
12833 * a bug in one of the get_hw_state functions. Or someplace else
12834 * in our code, like the register restore mess on resume. Clamp
12835 * things to off as a safer default. */
12836 list_for_each_entry(connector,
12837 &dev->mode_config.connector_list,
12838 base.head) {
12839 if (connector->encoder != encoder)
12840 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012841 connector->base.dpms = DRM_MODE_DPMS_OFF;
12842 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012843 }
12844 }
12845 /* Enabled encoders without active connectors will be fixed in
12846 * the crtc fixup. */
12847}
12848
Imre Deak04098752014-02-18 00:02:16 +020012849void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012850{
12851 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012852 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012853
Imre Deak04098752014-02-18 00:02:16 +020012854 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12855 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12856 i915_disable_vga(dev);
12857 }
12858}
12859
12860void i915_redisable_vga(struct drm_device *dev)
12861{
12862 struct drm_i915_private *dev_priv = dev->dev_private;
12863
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012864 /* This function can be called both from intel_modeset_setup_hw_state or
12865 * at a very early point in our resume sequence, where the power well
12866 * structures are not yet restored. Since this function is at a very
12867 * paranoid "someone might have enabled VGA while we were not looking"
12868 * level, just check if the power well is enabled instead of trying to
12869 * follow the "don't touch the power well if we don't need it" policy
12870 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012871 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012872 return;
12873
Imre Deak04098752014-02-18 00:02:16 +020012874 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012875}
12876
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012877static bool primary_get_hw_state(struct intel_crtc *crtc)
12878{
12879 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12880
12881 if (!crtc->active)
12882 return false;
12883
12884 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12885}
12886
Daniel Vetter30e984d2013-06-05 13:34:17 +020012887static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020012888{
12889 struct drm_i915_private *dev_priv = dev->dev_private;
12890 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020012891 struct intel_crtc *crtc;
12892 struct intel_encoder *encoder;
12893 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020012894 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020012895
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012896 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010012897 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020012898
Daniel Vetter99535992014-04-13 12:00:33 +020012899 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12900
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012901 crtc->active = dev_priv->display.get_pipe_config(crtc,
12902 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012903
12904 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012905 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020012906
12907 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12908 crtc->base.base.id,
12909 crtc->active ? "enabled" : "disabled");
12910 }
12911
Daniel Vetter53589012013-06-05 13:34:16 +020012912 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12913 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12914
12915 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12916 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012917 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020012918 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12919 pll->active++;
12920 }
12921 pll->refcount = pll->active;
12922
Daniel Vetter35c95372013-07-17 06:55:04 +020012923 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
12924 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030012925
12926 if (pll->refcount)
12927 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020012928 }
12929
Daniel Vetter24929352012-07-02 20:28:59 +020012930 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12931 base.head) {
12932 pipe = 0;
12933
12934 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012935 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12936 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012937 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012938 } else {
12939 encoder->base.crtc = NULL;
12940 }
12941
12942 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012943 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020012944 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012945 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012946 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012947 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020012948 }
12949
12950 list_for_each_entry(connector, &dev->mode_config.connector_list,
12951 base.head) {
12952 if (connector->get_hw_state(connector)) {
12953 connector->base.dpms = DRM_MODE_DPMS_ON;
12954 connector->encoder->connectors_active = true;
12955 connector->base.encoder = &connector->encoder->base;
12956 } else {
12957 connector->base.dpms = DRM_MODE_DPMS_OFF;
12958 connector->base.encoder = NULL;
12959 }
12960 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12961 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012962 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012963 connector->base.encoder ? "enabled" : "disabled");
12964 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020012965}
12966
12967/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12968 * and i915 state tracking structures. */
12969void intel_modeset_setup_hw_state(struct drm_device *dev,
12970 bool force_restore)
12971{
12972 struct drm_i915_private *dev_priv = dev->dev_private;
12973 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012974 struct intel_crtc *crtc;
12975 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020012976 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012977
12978 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020012979
Jesse Barnesbabea612013-06-26 18:57:38 +030012980 /*
12981 * Now that we have the config, copy it to each CRTC struct
12982 * Note that this could go away if we move to using crtc_config
12983 * checking everywhere.
12984 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012985 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012986 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012987 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012988 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12989 crtc->base.base.id);
12990 drm_mode_debug_printmodeline(&crtc->base.mode);
12991 }
12992 }
12993
Daniel Vetter24929352012-07-02 20:28:59 +020012994 /* HW state is read out, now we need to sanitize this mess. */
12995 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12996 base.head) {
12997 intel_sanitize_encoder(encoder);
12998 }
12999
13000 for_each_pipe(pipe) {
13001 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13002 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013003 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013004 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013005
Daniel Vetter35c95372013-07-17 06:55:04 +020013006 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13007 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13008
13009 if (!pll->on || pll->active)
13010 continue;
13011
13012 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13013
13014 pll->disable(dev_priv, pll);
13015 pll->on = false;
13016 }
13017
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013018 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013019 ilk_wm_get_hw_state(dev);
13020
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013021 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013022 i915_redisable_vga(dev);
13023
Daniel Vetterf30da182013-04-11 20:22:50 +020013024 /*
13025 * We need to use raw interfaces for restoring state to avoid
13026 * checking (bogus) intermediate states.
13027 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013028 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013029 struct drm_crtc *crtc =
13030 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013031
13032 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013033 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013034 }
13035 } else {
13036 intel_modeset_update_staged_output_state(dev);
13037 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013038
13039 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013040}
13041
13042void intel_modeset_gem_init(struct drm_device *dev)
13043{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013044 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013045 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013046
Imre Deakae484342014-03-31 15:10:44 +030013047 mutex_lock(&dev->struct_mutex);
13048 intel_init_gt_powersave(dev);
13049 mutex_unlock(&dev->struct_mutex);
13050
Chris Wilson1833b132012-05-09 11:56:28 +010013051 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013052
13053 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013054
13055 /*
13056 * Make sure any fbs we allocated at startup are properly
13057 * pinned & fenced. When we do the allocation it's too early
13058 * for this.
13059 */
13060 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013061 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013062 obj = intel_fb_obj(c->primary->fb);
13063 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013064 continue;
13065
Matt Roper2ff8fde2014-07-08 07:50:07 -070013066 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013067 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13068 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013069 drm_framebuffer_unreference(c->primary->fb);
13070 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013071 }
13072 }
13073 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013074}
13075
Imre Deak4932e2c2014-02-11 17:12:48 +020013076void intel_connector_unregister(struct intel_connector *intel_connector)
13077{
13078 struct drm_connector *connector = &intel_connector->base;
13079
13080 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013081 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013082}
13083
Jesse Barnes79e53942008-11-07 14:24:08 -080013084void intel_modeset_cleanup(struct drm_device *dev)
13085{
Jesse Barnes652c3932009-08-17 13:31:43 -070013086 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013087 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013088
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013089 /*
13090 * Interrupts and polling as the first thing to avoid creating havoc.
13091 * Too much stuff here (turning of rps, connectors, ...) would
13092 * experience fancy races otherwise.
13093 */
13094 drm_irq_uninstall(dev);
13095 cancel_work_sync(&dev_priv->hotplug_work);
13096 /*
13097 * Due to the hpd irq storm handling the hotplug work can re-arm the
13098 * poll handlers. Hence disable polling after hpd handling is shut down.
13099 */
Keith Packardf87ea762010-10-03 19:36:26 -070013100 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013101
Jesse Barnes652c3932009-08-17 13:31:43 -070013102 mutex_lock(&dev->struct_mutex);
13103
Jesse Barnes723bfd72010-10-07 16:01:13 -070013104 intel_unregister_dsm_handler();
13105
Chris Wilson973d04f2011-07-08 12:22:37 +010013106 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013107
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013108 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013109
Daniel Vetter930ebb42012-06-29 23:32:16 +020013110 ironlake_teardown_rc6(dev);
13111
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013112 mutex_unlock(&dev->struct_mutex);
13113
Chris Wilson1630fe72011-07-08 12:22:42 +010013114 /* flush any delayed tasks or pending work */
13115 flush_scheduled_work();
13116
Jani Nikuladb31af12013-11-08 16:48:53 +020013117 /* destroy the backlight and sysfs files before encoders/connectors */
13118 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013119 struct intel_connector *intel_connector;
13120
13121 intel_connector = to_intel_connector(connector);
13122 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013123 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013124
Jesse Barnes79e53942008-11-07 14:24:08 -080013125 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013126
13127 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013128
13129 mutex_lock(&dev->struct_mutex);
13130 intel_cleanup_gt_powersave(dev);
13131 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013132}
13133
Dave Airlie28d52042009-09-21 14:33:58 +100013134/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013135 * Return which encoder is currently attached for connector.
13136 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013137struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013138{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013139 return &intel_attached_encoder(connector)->base;
13140}
Jesse Barnes79e53942008-11-07 14:24:08 -080013141
Chris Wilsondf0e9242010-09-09 16:20:55 +010013142void intel_connector_attach_encoder(struct intel_connector *connector,
13143 struct intel_encoder *encoder)
13144{
13145 connector->encoder = encoder;
13146 drm_mode_connector_attach_encoder(&connector->base,
13147 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013148}
Dave Airlie28d52042009-09-21 14:33:58 +100013149
13150/*
13151 * set vga decode state - true == enable VGA decode
13152 */
13153int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13154{
13155 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013156 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013157 u16 gmch_ctrl;
13158
Chris Wilson75fa0412014-02-07 18:37:02 -020013159 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13160 DRM_ERROR("failed to read control word\n");
13161 return -EIO;
13162 }
13163
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013164 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13165 return 0;
13166
Dave Airlie28d52042009-09-21 14:33:58 +100013167 if (state)
13168 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13169 else
13170 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013171
13172 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13173 DRM_ERROR("failed to write control word\n");
13174 return -EIO;
13175 }
13176
Dave Airlie28d52042009-09-21 14:33:58 +100013177 return 0;
13178}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013179
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013180struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013181
13182 u32 power_well_driver;
13183
Chris Wilson63b66e52013-08-08 15:12:06 +020013184 int num_transcoders;
13185
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013186 struct intel_cursor_error_state {
13187 u32 control;
13188 u32 position;
13189 u32 base;
13190 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013191 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013192
13193 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013194 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013195 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013196 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013197 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013198
13199 struct intel_plane_error_state {
13200 u32 control;
13201 u32 stride;
13202 u32 size;
13203 u32 pos;
13204 u32 addr;
13205 u32 surface;
13206 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013207 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013208
13209 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013210 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013211 enum transcoder cpu_transcoder;
13212
13213 u32 conf;
13214
13215 u32 htotal;
13216 u32 hblank;
13217 u32 hsync;
13218 u32 vtotal;
13219 u32 vblank;
13220 u32 vsync;
13221 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013222};
13223
13224struct intel_display_error_state *
13225intel_display_capture_error_state(struct drm_device *dev)
13226{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013227 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013228 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013229 int transcoders[] = {
13230 TRANSCODER_A,
13231 TRANSCODER_B,
13232 TRANSCODER_C,
13233 TRANSCODER_EDP,
13234 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013235 int i;
13236
Chris Wilson63b66e52013-08-08 15:12:06 +020013237 if (INTEL_INFO(dev)->num_pipes == 0)
13238 return NULL;
13239
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013240 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013241 if (error == NULL)
13242 return NULL;
13243
Imre Deak190be112013-11-25 17:15:31 +020013244 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013245 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13246
Damien Lespiau52331302012-08-15 19:23:25 +010013247 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013248 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013249 intel_display_power_enabled_unlocked(dev_priv,
13250 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013251 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013252 continue;
13253
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013254 error->cursor[i].control = I915_READ(CURCNTR(i));
13255 error->cursor[i].position = I915_READ(CURPOS(i));
13256 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013257
13258 error->plane[i].control = I915_READ(DSPCNTR(i));
13259 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013260 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013261 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013262 error->plane[i].pos = I915_READ(DSPPOS(i));
13263 }
Paulo Zanonica291362013-03-06 20:03:14 -030013264 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13265 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013266 if (INTEL_INFO(dev)->gen >= 4) {
13267 error->plane[i].surface = I915_READ(DSPSURF(i));
13268 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13269 }
13270
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013271 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013272
13273 if (!HAS_PCH_SPLIT(dev))
13274 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013275 }
13276
13277 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13278 if (HAS_DDI(dev_priv->dev))
13279 error->num_transcoders++; /* Account for eDP. */
13280
13281 for (i = 0; i < error->num_transcoders; i++) {
13282 enum transcoder cpu_transcoder = transcoders[i];
13283
Imre Deakddf9c532013-11-27 22:02:02 +020013284 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013285 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013286 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013287 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013288 continue;
13289
Chris Wilson63b66e52013-08-08 15:12:06 +020013290 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13291
13292 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13293 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13294 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13295 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13296 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13297 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13298 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013299 }
13300
13301 return error;
13302}
13303
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013304#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13305
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013306void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013307intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013308 struct drm_device *dev,
13309 struct intel_display_error_state *error)
13310{
13311 int i;
13312
Chris Wilson63b66e52013-08-08 15:12:06 +020013313 if (!error)
13314 return;
13315
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013316 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013317 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013318 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013319 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010013320 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013321 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013322 err_printf(m, " Power: %s\n",
13323 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013324 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013325 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013326
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013327 err_printf(m, "Plane [%d]:\n", i);
13328 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13329 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013330 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013331 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13332 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013333 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013334 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013335 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013336 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013337 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13338 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013339 }
13340
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013341 err_printf(m, "Cursor [%d]:\n", i);
13342 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13343 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13344 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013345 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013346
13347 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013348 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013349 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013350 err_printf(m, " Power: %s\n",
13351 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013352 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13353 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13354 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13355 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13356 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13357 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13358 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13359 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013360}