blob: f3185293bed1cab73d067598f5cb5b6228ec817c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010040#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070041#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070042#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010043#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020044#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020045#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020047#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010048#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070049#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020050#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010051#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* General customization:
54 */
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
Daniel Vetter93dc1b62014-12-05 15:59:16 +010058#define DRIVER_DATE "20141205"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Mika Kuoppalac883ef12014-10-28 17:32:30 +020060#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010061/* Many gcc seem to no see through this and fall over :( */
62#if 0
63#define WARN_ON(x) ({ \
64 bool __i915_warn_cond = (x); \
65 if (__builtin_constant_p(__i915_warn_cond)) \
66 BUILD_BUG_ON(__i915_warn_cond); \
67 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
68#else
69#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
70#endif
71
72#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
73 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020074
Rob Clarke2c719b2014-12-15 13:56:32 -050075/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
76 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
77 * which may not necessarily be a user visible problem. This will either
78 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
79 * enable distros and users to tailor their preferred amount of i915 abrt
80 * spam.
81 */
82#define I915_STATE_WARN(condition, format...) ({ \
83 int __ret_warn_on = !!(condition); \
84 if (unlikely(__ret_warn_on)) { \
85 if (i915.verbose_state_checks) \
86 __WARN_printf(format); \
87 else \
88 DRM_ERROR(format); \
89 } \
90 unlikely(__ret_warn_on); \
91})
92
93#define I915_STATE_WARN_ON(condition) ({ \
94 int __ret_warn_on = !!(condition); \
95 if (unlikely(__ret_warn_on)) { \
96 if (i915.verbose_state_checks) \
97 __WARN_printf("WARN_ON(" #condition ")\n"); \
98 else \
99 DRM_ERROR("WARN_ON(" #condition ")\n"); \
100 } \
101 unlikely(__ret_warn_on); \
102})
103
Jesse Barnes317c35d2008-08-25 15:11:06 -0700104enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +0200105 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700106 PIPE_A = 0,
107 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800108 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200109 _PIPE_EDP,
110 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700111};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800112#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700113
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200114enum transcoder {
115 TRANSCODER_A = 0,
116 TRANSCODER_B,
117 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200118 TRANSCODER_EDP,
119 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200120};
121#define transcoder_name(t) ((t) + 'A')
122
Damien Lespiau84139d12014-03-28 00:18:32 +0530123/*
124 * This is the maximum (across all platforms) number of planes (primary +
125 * sprites) that can be active at the same time on one pipe.
126 *
127 * This value doesn't count the cursor plane.
128 */
129#define I915_MAX_PLANES 3
130
Jesse Barnes80824002009-09-10 15:28:06 -0700131enum plane {
132 PLANE_A = 0,
133 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800134 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700135};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800136#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800137
Damien Lespiaud615a162014-03-03 17:31:48 +0000138#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300139
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300140enum port {
141 PORT_A = 0,
142 PORT_B,
143 PORT_C,
144 PORT_D,
145 PORT_E,
146 I915_MAX_PORTS
147};
148#define port_name(p) ((p) + 'A')
149
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300150#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800151
152enum dpio_channel {
153 DPIO_CH0,
154 DPIO_CH1
155};
156
157enum dpio_phy {
158 DPIO_PHY0,
159 DPIO_PHY1
160};
161
Paulo Zanonib97186f2013-05-03 12:15:36 -0300162enum intel_display_power_domain {
163 POWER_DOMAIN_PIPE_A,
164 POWER_DOMAIN_PIPE_B,
165 POWER_DOMAIN_PIPE_C,
166 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
167 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
169 POWER_DOMAIN_TRANSCODER_A,
170 POWER_DOMAIN_TRANSCODER_B,
171 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300172 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200173 POWER_DOMAIN_PORT_DDI_A_2_LANES,
174 POWER_DOMAIN_PORT_DDI_A_4_LANES,
175 POWER_DOMAIN_PORT_DDI_B_2_LANES,
176 POWER_DOMAIN_PORT_DDI_B_4_LANES,
177 POWER_DOMAIN_PORT_DDI_C_2_LANES,
178 POWER_DOMAIN_PORT_DDI_C_4_LANES,
179 POWER_DOMAIN_PORT_DDI_D_2_LANES,
180 POWER_DOMAIN_PORT_DDI_D_4_LANES,
181 POWER_DOMAIN_PORT_DSI,
182 POWER_DOMAIN_PORT_CRT,
183 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300184 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200185 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300186 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300187 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300188
189 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300190};
191
192#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
193#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
194 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300195#define POWER_DOMAIN_TRANSCODER(tran) \
196 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
197 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300198
Egbert Eich1d843f92013-02-25 12:06:49 -0500199enum hpd_pin {
200 HPD_NONE = 0,
201 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
202 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
203 HPD_CRT,
204 HPD_SDVO_B,
205 HPD_SDVO_C,
206 HPD_PORT_B,
207 HPD_PORT_C,
208 HPD_PORT_D,
209 HPD_NUM_PINS
210};
211
Chris Wilson2a2d5482012-12-03 11:49:06 +0000212#define I915_GEM_GPU_DOMAINS \
213 (I915_GEM_DOMAIN_RENDER | \
214 I915_GEM_DOMAIN_SAMPLER | \
215 I915_GEM_DOMAIN_COMMAND | \
216 I915_GEM_DOMAIN_INSTRUCTION | \
217 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700218
Damien Lespiau055e3932014-08-18 13:49:10 +0100219#define for_each_pipe(__dev_priv, __p) \
220 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiau2d025a52014-09-04 12:27:43 +0100221#define for_each_plane(pipe, p) \
222 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000223#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800224
Damien Lespiaud79b8142014-05-13 23:32:23 +0100225#define for_each_crtc(dev, crtc) \
226 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
227
Damien Lespiaud063ae42014-05-13 23:32:21 +0100228#define for_each_intel_crtc(dev, intel_crtc) \
229 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
230
Damien Lespiaub2784e12014-08-05 11:29:37 +0100231#define for_each_intel_encoder(dev, intel_encoder) \
232 list_for_each_entry(intel_encoder, \
233 &(dev)->mode_config.encoder_list, \
234 base.head)
235
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200236#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
237 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
238 if ((intel_encoder)->base.crtc == (__crtc))
239
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800240#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
241 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
242 if ((intel_connector)->base.encoder == (__encoder))
243
Borun Fub04c5bd2014-07-12 10:02:27 +0530244#define for_each_power_domain(domain, mask) \
245 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
246 if ((1 << (domain)) & (mask))
247
Daniel Vettere7b903d2013-06-05 13:34:14 +0200248struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100249struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100250struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200251
Daniel Vettere2b78262013-06-07 23:10:03 +0200252enum intel_dpll_id {
253 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
254 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300255 DPLL_ID_PCH_PLL_A = 0,
256 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000257 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300258 DPLL_ID_WRPLL1 = 0,
259 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000260 /* skl */
261 DPLL_ID_SKL_DPLL1 = 0,
262 DPLL_ID_SKL_DPLL2 = 1,
263 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200264};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000265#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100266
Daniel Vetter53589012013-06-05 13:34:16 +0200267struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100268 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200269 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200270 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200271 uint32_t fp0;
272 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100273
274 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300275 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000276
277 /* skl */
278 /*
279 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
280 * lower part of crtl1 and they get shifted into position when writing
281 * the register. This allows us to easily compare the state to share
282 * the DPLL.
283 */
284 uint32_t ctrl1;
285 /* HDMI only, 0 when used for DP */
286 uint32_t cfgcr1, cfgcr2;
Daniel Vetter53589012013-06-05 13:34:16 +0200287};
288
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200289struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200290 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200291 struct intel_dpll_hw_state hw_state;
292};
293
294struct intel_shared_dpll {
295 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200296 struct intel_shared_dpll_config *new_config;
297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 int active; /* count of number of active CRTCs (i.e. DPMS on) */
299 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200300 const char *name;
301 /* should match the index in the dev_priv->shared_dplls array */
302 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300303 /* The mode_set hook is optional and should be used together with the
304 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200305 void (*mode_set)(struct drm_i915_private *dev_priv,
306 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200307 void (*enable)(struct drm_i915_private *dev_priv,
308 struct intel_shared_dpll *pll);
309 void (*disable)(struct drm_i915_private *dev_priv,
310 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200311 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
312 struct intel_shared_dpll *pll,
313 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000316#define SKL_DPLL0 0
317#define SKL_DPLL1 1
318#define SKL_DPLL2 2
319#define SKL_DPLL3 3
320
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100321/* Used by dp and fdi links */
322struct intel_link_m_n {
323 uint32_t tu;
324 uint32_t gmch_m;
325 uint32_t gmch_n;
326 uint32_t link_m;
327 uint32_t link_n;
328};
329
330void intel_link_compute_m_n(int bpp, int nlanes,
331 int pixel_clock, int link_clock,
332 struct intel_link_m_n *m_n);
333
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334/* Interface history:
335 *
336 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100337 * 1.2: Add Power Management
338 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100339 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000340 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000341 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
342 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 */
344#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000345#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346#define DRIVER_PATCHLEVEL 0
347
Chris Wilson23bc5982010-09-29 16:10:57 +0100348#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700349
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700350struct opregion_header;
351struct opregion_acpi;
352struct opregion_swsci;
353struct opregion_asle;
354
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100355struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700356 struct opregion_header __iomem *header;
357 struct opregion_acpi __iomem *acpi;
358 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300359 u32 swsci_gbda_sub_functions;
360 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700361 struct opregion_asle __iomem *asle;
362 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000363 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200364 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100365};
Chris Wilson44834a62010-08-19 16:09:23 +0100366#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100367
Chris Wilson6ef3d422010-08-04 20:26:07 +0100368struct intel_overlay;
369struct intel_overlay_error_state;
370
Jesse Barnesde151cf2008-11-12 10:03:55 -0800371#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300372#define I915_MAX_NUM_FENCES 32
373/* 32 fences + sign bit for FENCE_REG_NONE */
374#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800375
376struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200377 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000378 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100379 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800380};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000381
yakui_zhao9b9d1722009-05-31 17:17:17 +0800382struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100383 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800384 u8 dvo_port;
385 u8 slave_addr;
386 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100387 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400388 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800389};
390
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000391struct intel_display_error_state;
392
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700393struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200394 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800395 struct timeval time;
396
Mika Kuoppalacb383002014-02-25 17:11:25 +0200397 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200398 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200399 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200400
Ben Widawsky585b0282014-01-30 00:19:37 -0800401 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700402 u32 eir;
403 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700404 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700405 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700406 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000407 u32 derrmr;
408 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800409 u32 error; /* gen6+ */
410 u32 err_int; /* gen7 */
411 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800412 u32 gac_eco;
413 u32 gam_ecochk;
414 u32 gab_ctl;
415 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800416 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800417 u64 fence[I915_MAX_NUM_FENCES];
418 struct intel_overlay_error_state *overlay;
419 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700420 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800421
Chris Wilson52d39a22012-02-15 11:25:37 +0000422 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000423 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800424 /* Software tracked state */
425 bool waiting;
426 int hangcheck_score;
427 enum intel_ring_hangcheck_action hangcheck_action;
428 int num_requests;
429
430 /* our own tracking of ring head and tail */
431 u32 cpu_ring_head;
432 u32 cpu_ring_tail;
433
434 u32 semaphore_seqno[I915_NUM_RINGS - 1];
435
436 /* Register state */
437 u32 tail;
438 u32 head;
439 u32 ctl;
440 u32 hws;
441 u32 ipeir;
442 u32 ipehr;
443 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800444 u32 bbstate;
445 u32 instpm;
446 u32 instps;
447 u32 seqno;
448 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000449 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800450 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700451 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800452 u32 rc_psmi; /* sleep state */
453 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
454
Chris Wilson52d39a22012-02-15 11:25:37 +0000455 struct drm_i915_error_object {
456 int page_count;
457 u32 gtt_offset;
458 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200459 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800460
Chris Wilson52d39a22012-02-15 11:25:37 +0000461 struct drm_i915_error_request {
462 long jiffies;
463 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000464 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000465 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800466
467 struct {
468 u32 gfx_mode;
469 union {
470 u64 pdp[4];
471 u32 pp_dir_base;
472 };
473 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200474
475 pid_t pid;
476 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000477 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100478
Chris Wilson9df30792010-02-18 10:24:56 +0000479 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000480 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000481 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100482 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000483 u32 gtt_offset;
484 u32 read_domains;
485 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200486 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000487 s32 pinned:2;
488 u32 tiling:2;
489 u32 dirty:1;
490 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100491 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100492 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100493 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700494 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800495
Ben Widawsky95f53012013-07-31 17:00:15 -0700496 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100497 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700498};
499
Jani Nikula7bd688c2013-11-08 16:48:56 +0200500struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200501struct intel_encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100502struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800503struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100504struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200505struct intel_limit;
506struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100507
Jesse Barnese70236a2009-09-21 10:42:27 -0700508struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400509 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200510 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700511 void (*disable_fbc)(struct drm_device *dev);
512 int (*get_display_clock_speed)(struct drm_device *dev);
513 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200514 /**
515 * find_dpll() - Find the best values for the PLL
516 * @limit: limits for the PLL
517 * @crtc: current CRTC
518 * @target: target frequency in kHz
519 * @refclk: reference clock frequency in kHz
520 * @match_clock: if provided, @best_clock P divider must
521 * match the P divider from @match_clock
522 * used for LVDS downclocking
523 * @best_clock: best PLL values found
524 *
525 * Returns true on success, false on failure.
526 */
527 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300528 struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200529 int target, int refclk,
530 struct dpll *match_clock,
531 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300532 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300533 void (*update_sprite_wm)(struct drm_plane *plane,
534 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200535 uint32_t sprite_width, uint32_t sprite_height,
536 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200537 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100538 /* Returns the active state of the crtc, and if the crtc is active,
539 * fills out the pipe-config with the hw state. */
540 bool (*get_pipe_config)(struct intel_crtc *,
541 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800542 void (*get_plane_config)(struct intel_crtc *,
543 struct intel_plane_config *);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200544 int (*crtc_compute_clock)(struct intel_crtc *crtc);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200545 void (*crtc_enable)(struct drm_crtc *crtc);
546 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100547 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200548 void (*audio_codec_enable)(struct drm_connector *connector,
549 struct intel_encoder *encoder,
550 struct drm_display_mode *mode);
551 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700552 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700553 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700554 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
555 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700556 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100557 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700558 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200559 void (*update_primary_plane)(struct drm_crtc *crtc,
560 struct drm_framebuffer *fb,
561 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100562 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700563 /* clock updates for mode set */
564 /* cursor updates */
565 /* render clock increase/decrease */
566 /* display clock increase/decrease */
567 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200568
Ville Syrjälä6517d272014-11-07 11:16:02 +0200569 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200570 uint32_t (*get_backlight)(struct intel_connector *connector);
571 void (*set_backlight)(struct intel_connector *connector,
572 uint32_t level);
573 void (*disable_backlight)(struct intel_connector *connector);
574 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700575};
576
Chris Wilson907b28c2013-07-19 20:36:52 +0100577struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530578 void (*force_wake_get)(struct drm_i915_private *dev_priv,
579 int fw_engine);
580 void (*force_wake_put)(struct drm_i915_private *dev_priv,
581 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700582
583 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
584 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
585 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
586 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
587
588 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
589 uint8_t val, bool trace);
590 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
591 uint16_t val, bool trace);
592 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
593 uint32_t val, bool trace);
594 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
595 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300596};
597
Chris Wilson907b28c2013-07-19 20:36:52 +0100598struct intel_uncore {
599 spinlock_t lock; /** lock is also taken in irq contexts. */
600
601 struct intel_uncore_funcs funcs;
602
603 unsigned fifo_count;
604 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100605
Deepak S940aece2013-11-23 14:55:43 +0530606 unsigned fw_rendercount;
607 unsigned fw_mediacount;
Zhe Wang38cff0b2014-11-04 17:07:04 +0000608 unsigned fw_blittercount;
Deepak S940aece2013-11-23 14:55:43 +0530609
Chris Wilson82326442014-03-05 12:00:39 +0000610 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100611};
612
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100613#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
614 func(is_mobile) sep \
615 func(is_i85x) sep \
616 func(is_i915g) sep \
617 func(is_i945gm) sep \
618 func(is_g33) sep \
619 func(need_gfx_hws) sep \
620 func(is_g4x) sep \
621 func(is_pineview) sep \
622 func(is_broadwater) sep \
623 func(is_crestline) sep \
624 func(is_ivybridge) sep \
625 func(is_valleyview) sep \
626 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530627 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700628 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100629 func(has_fbc) sep \
630 func(has_pipe_cxsr) sep \
631 func(has_hotplug) sep \
632 func(cursor_needs_physical) sep \
633 func(has_overlay) sep \
634 func(overlay_needs_physical) sep \
635 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100636 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100637 func(has_ddi) sep \
638 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200639
Damien Lespiaua587f772013-04-22 18:40:38 +0100640#define DEFINE_FLAG(name) u8 name:1
641#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200642
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500643struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200644 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100645 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700646 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000647 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000648 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700649 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100650 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200651 /* Register offsets for the various display pipes and transcoders */
652 int pipe_offsets[I915_MAX_TRANSCODERS];
653 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200654 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300655 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500656};
657
Damien Lespiaua587f772013-04-22 18:40:38 +0100658#undef DEFINE_FLAG
659#undef SEP_SEMICOLON
660
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800661enum i915_cache_level {
662 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100663 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
664 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
665 caches, eg sampler/render caches, and the
666 large Last-Level-Cache. LLC is coherent with
667 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100668 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800669};
670
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300671struct i915_ctx_hang_stats {
672 /* This context had batch pending when hang was declared */
673 unsigned batch_pending;
674
675 /* This context had batch active when hang was declared */
676 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300677
678 /* Time when this context was last blamed for a GPU reset */
679 unsigned long guilty_ts;
680
681 /* This context is banned to submit more work */
682 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300683};
Ben Widawsky40521052012-06-04 14:42:43 -0700684
685/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100686#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100687/**
688 * struct intel_context - as the name implies, represents a context.
689 * @ref: reference count.
690 * @user_handle: userspace tracking identity for this context.
691 * @remap_slice: l3 row remapping information.
692 * @file_priv: filp associated with this context (NULL for global default
693 * context).
694 * @hang_stats: information about the role of this context in possible GPU
695 * hangs.
696 * @vm: virtual memory space used by this context.
697 * @legacy_hw_ctx: render context backing object and whether it is correctly
698 * initialized (legacy ring submission mechanism only).
699 * @link: link in the global list of contexts.
700 *
701 * Contexts are memory images used by the hardware to store copies of their
702 * internal state.
703 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100704struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300705 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100706 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700707 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700708 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300709 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200710 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700711
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100712 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100713 struct {
714 struct drm_i915_gem_object *rcs_state;
715 bool initialized;
716 } legacy_hw_ctx;
717
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100718 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100719 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100720 struct {
721 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100722 struct intel_ringbuffer *ringbuf;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000723 int unpin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100724 } engine[I915_NUM_RINGS];
725
Ben Widawskya33afea2013-09-17 21:12:45 -0700726 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700727};
728
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700729struct i915_fbc {
730 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700731 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700732 unsigned int fb_id;
733 enum plane plane;
734 int y;
735
Ben Widawskyc4213882014-06-19 12:06:10 -0700736 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700737 struct drm_mm_node *compressed_llb;
738
Rodrigo Vivida46f932014-08-01 02:04:45 -0700739 bool false_color;
740
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300741 /* Tracks whether the HW is actually enabled, not whether the feature is
742 * possible. */
743 bool enabled;
744
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -0400745 /* On gen8 some rings cannont perform fbc clean operation so for now
746 * we are doing this on SW with mmio.
747 * This variable works in the opposite information direction
748 * of ring->fbc_dirty telling software on frontbuffer tracking
749 * to perform the cache clean on sw side.
750 */
751 bool need_sw_cache_clean;
752
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700753 struct intel_fbc_work {
754 struct delayed_work work;
755 struct drm_crtc *crtc;
756 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700757 } *fbc_work;
758
Chris Wilson29ebf902013-07-27 17:23:55 +0100759 enum no_fbc_reason {
760 FBC_OK, /* FBC is enabled */
761 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700762 FBC_NO_OUTPUT, /* no outputs enabled to compress */
763 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
764 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
765 FBC_MODE_TOO_LARGE, /* mode too large for compression */
766 FBC_BAD_PLANE, /* fbc not supported on plane */
767 FBC_NOT_TILED, /* buffer not tiled */
768 FBC_MULTIPLE_PIPES, /* more than one pipe active */
769 FBC_MODULE_PARAM,
770 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
771 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800772};
773
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530774struct i915_drrs {
775 struct intel_connector *connector;
776};
777
Daniel Vetter2807cf62014-07-11 10:30:11 -0700778struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300779struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700780 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300781 bool sink_support;
782 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700783 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700784 bool active;
785 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700786 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300787};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700788
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800789enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300790 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800791 PCH_IBX, /* Ibexpeak PCH */
792 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300793 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530794 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700795 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800796};
797
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200798enum intel_sbi_destination {
799 SBI_ICLK,
800 SBI_MPHY,
801};
802
Jesse Barnesb690e962010-07-19 13:53:12 -0700803#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700804#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100805#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000806#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300807#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100808#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700809
Dave Airlie8be48d92010-03-30 05:34:14 +0000810struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100811struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000812
Daniel Vetterc2b91522012-02-14 22:37:19 +0100813struct intel_gmbus {
814 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000815 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100816 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100817 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100818 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100819 struct drm_i915_private *dev_priv;
820};
821
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100822struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000823 u8 saveLBB;
824 u32 saveDSPACNTR;
825 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000826 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000827 u32 savePIPEACONF;
828 u32 savePIPEBCONF;
829 u32 savePIPEASRC;
830 u32 savePIPEBSRC;
831 u32 saveFPA0;
832 u32 saveFPA1;
833 u32 saveDPLL_A;
834 u32 saveDPLL_A_MD;
835 u32 saveHTOTAL_A;
836 u32 saveHBLANK_A;
837 u32 saveHSYNC_A;
838 u32 saveVTOTAL_A;
839 u32 saveVBLANK_A;
840 u32 saveVSYNC_A;
841 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000842 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800843 u32 saveTRANS_HTOTAL_A;
844 u32 saveTRANS_HBLANK_A;
845 u32 saveTRANS_HSYNC_A;
846 u32 saveTRANS_VTOTAL_A;
847 u32 saveTRANS_VBLANK_A;
848 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000849 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000850 u32 saveDSPASTRIDE;
851 u32 saveDSPASIZE;
852 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700853 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000854 u32 saveDSPASURF;
855 u32 saveDSPATILEOFF;
856 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700857 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000858 u32 saveBLC_PWM_CTL;
859 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800860 u32 saveBLC_CPU_PWM_CTL;
861 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000862 u32 saveFPB0;
863 u32 saveFPB1;
864 u32 saveDPLL_B;
865 u32 saveDPLL_B_MD;
866 u32 saveHTOTAL_B;
867 u32 saveHBLANK_B;
868 u32 saveHSYNC_B;
869 u32 saveVTOTAL_B;
870 u32 saveVBLANK_B;
871 u32 saveVSYNC_B;
872 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000873 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800874 u32 saveTRANS_HTOTAL_B;
875 u32 saveTRANS_HBLANK_B;
876 u32 saveTRANS_HSYNC_B;
877 u32 saveTRANS_VTOTAL_B;
878 u32 saveTRANS_VBLANK_B;
879 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000880 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000881 u32 saveDSPBSTRIDE;
882 u32 saveDSPBSIZE;
883 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700884 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000885 u32 saveDSPBSURF;
886 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700887 u32 saveVGA0;
888 u32 saveVGA1;
889 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000890 u32 saveVGACNTRL;
891 u32 saveADPA;
892 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700893 u32 savePP_ON_DELAYS;
894 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000895 u32 saveDVOA;
896 u32 saveDVOB;
897 u32 saveDVOC;
898 u32 savePP_ON;
899 u32 savePP_OFF;
900 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700901 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000902 u32 savePFIT_CONTROL;
903 u32 save_palette_a[256];
904 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000905 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000906 u32 saveIER;
907 u32 saveIIR;
908 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800909 u32 saveDEIER;
910 u32 saveDEIMR;
911 u32 saveGTIER;
912 u32 saveGTIMR;
913 u32 saveFDI_RXA_IMR;
914 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800915 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800916 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000917 u32 saveSWF0[16];
918 u32 saveSWF1[16];
919 u32 saveSWF2[3];
920 u8 saveMSR;
921 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800922 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000923 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000924 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000925 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000926 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200927 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000928 u32 saveCURACNTR;
929 u32 saveCURAPOS;
930 u32 saveCURABASE;
931 u32 saveCURBCNTR;
932 u32 saveCURBPOS;
933 u32 saveCURBBASE;
934 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700935 u32 saveDP_B;
936 u32 saveDP_C;
937 u32 saveDP_D;
938 u32 savePIPEA_GMCH_DATA_M;
939 u32 savePIPEB_GMCH_DATA_M;
940 u32 savePIPEA_GMCH_DATA_N;
941 u32 savePIPEB_GMCH_DATA_N;
942 u32 savePIPEA_DP_LINK_M;
943 u32 savePIPEB_DP_LINK_M;
944 u32 savePIPEA_DP_LINK_N;
945 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800946 u32 saveFDI_RXA_CTL;
947 u32 saveFDI_TXA_CTL;
948 u32 saveFDI_RXB_CTL;
949 u32 saveFDI_TXB_CTL;
950 u32 savePFA_CTL_1;
951 u32 savePFB_CTL_1;
952 u32 savePFA_WIN_SZ;
953 u32 savePFB_WIN_SZ;
954 u32 savePFA_WIN_POS;
955 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000956 u32 savePCH_DREF_CONTROL;
957 u32 saveDISP_ARB_CTL;
958 u32 savePIPEA_DATA_M1;
959 u32 savePIPEA_DATA_N1;
960 u32 savePIPEA_LINK_M1;
961 u32 savePIPEA_LINK_N1;
962 u32 savePIPEB_DATA_M1;
963 u32 savePIPEB_DATA_N1;
964 u32 savePIPEB_LINK_M1;
965 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000966 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400967 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100968};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100969
Imre Deakddeea5b2014-05-05 15:19:56 +0300970struct vlv_s0ix_state {
971 /* GAM */
972 u32 wr_watermark;
973 u32 gfx_prio_ctrl;
974 u32 arb_mode;
975 u32 gfx_pend_tlb0;
976 u32 gfx_pend_tlb1;
977 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
978 u32 media_max_req_count;
979 u32 gfx_max_req_count;
980 u32 render_hwsp;
981 u32 ecochk;
982 u32 bsd_hwsp;
983 u32 blt_hwsp;
984 u32 tlb_rd_addr;
985
986 /* MBC */
987 u32 g3dctl;
988 u32 gsckgctl;
989 u32 mbctl;
990
991 /* GCP */
992 u32 ucgctl1;
993 u32 ucgctl3;
994 u32 rcgctl1;
995 u32 rcgctl2;
996 u32 rstctl;
997 u32 misccpctl;
998
999 /* GPM */
1000 u32 gfxpause;
1001 u32 rpdeuhwtc;
1002 u32 rpdeuc;
1003 u32 ecobus;
1004 u32 pwrdwnupctl;
1005 u32 rp_down_timeout;
1006 u32 rp_deucsw;
1007 u32 rcubmabdtmr;
1008 u32 rcedata;
1009 u32 spare2gh;
1010
1011 /* Display 1 CZ domain */
1012 u32 gt_imr;
1013 u32 gt_ier;
1014 u32 pm_imr;
1015 u32 pm_ier;
1016 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1017
1018 /* GT SA CZ domain */
1019 u32 tilectl;
1020 u32 gt_fifoctl;
1021 u32 gtlc_wake_ctrl;
1022 u32 gtlc_survive;
1023 u32 pmwgicz;
1024
1025 /* Display 2 CZ domain */
1026 u32 gu_ctl0;
1027 u32 gu_ctl1;
1028 u32 clock_gate_dis2;
1029};
1030
Chris Wilsonbf225f22014-07-10 20:31:18 +01001031struct intel_rps_ei {
1032 u32 cz_clock;
1033 u32 render_c0;
1034 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001035};
1036
Daniel Vetterc85aa882012-11-02 19:55:03 +01001037struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001038 /*
1039 * work, interrupts_enabled and pm_iir are protected by
1040 * dev_priv->irq_lock
1041 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001042 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001043 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001044 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001045
Ben Widawskyb39fb292014-03-19 18:31:11 -07001046 /* Frequencies are stored in potentially platform dependent multiples.
1047 * In other words, *_freq needs to be multiplied by X to be interesting.
1048 * Soft limits are those which are used for the dynamic reclocking done
1049 * by the driver (raise frequencies under heavy loads, and lower for
1050 * lighter loads). Hard limits are those imposed by the hardware.
1051 *
1052 * A distinction is made for overclocking, which is never enabled by
1053 * default, and is considered to be above the hard limit if it's
1054 * possible at all.
1055 */
1056 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1057 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1058 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1059 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1060 u8 min_freq; /* AKA RPn. Minimum frequency */
1061 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1062 u8 rp1_freq; /* "less than" RP0 power/freqency */
1063 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301064 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001065
Deepak S31685c22014-07-03 17:33:01 -04001066 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001067
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001068 int last_adj;
1069 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1070
Chris Wilsonc0951f02013-10-10 21:58:50 +01001071 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001072 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001073
Chris Wilsonbf225f22014-07-10 20:31:18 +01001074 /* manual wa residency calculations */
1075 struct intel_rps_ei up_ei, down_ei;
1076
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001077 /*
1078 * Protects RPS/RC6 register access and PCU communication.
1079 * Must be taken after struct_mutex if nested.
1080 */
1081 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001082};
1083
Daniel Vetter1a240d42012-11-29 22:18:51 +01001084/* defined intel_pm.c */
1085extern spinlock_t mchdev_lock;
1086
Daniel Vetterc85aa882012-11-02 19:55:03 +01001087struct intel_ilk_power_mgmt {
1088 u8 cur_delay;
1089 u8 min_delay;
1090 u8 max_delay;
1091 u8 fmax;
1092 u8 fstart;
1093
1094 u64 last_count1;
1095 unsigned long last_time1;
1096 unsigned long chipset_power;
1097 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001098 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001099 unsigned long gfx_power;
1100 u8 corr;
1101
1102 int c_m;
1103 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001104
1105 struct drm_i915_gem_object *pwrctx;
1106 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001107};
1108
Imre Deakc6cb5822014-03-04 19:22:55 +02001109struct drm_i915_private;
1110struct i915_power_well;
1111
1112struct i915_power_well_ops {
1113 /*
1114 * Synchronize the well's hw state to match the current sw state, for
1115 * example enable/disable it based on the current refcount. Called
1116 * during driver init and resume time, possibly after first calling
1117 * the enable/disable handlers.
1118 */
1119 void (*sync_hw)(struct drm_i915_private *dev_priv,
1120 struct i915_power_well *power_well);
1121 /*
1122 * Enable the well and resources that depend on it (for example
1123 * interrupts located on the well). Called after the 0->1 refcount
1124 * transition.
1125 */
1126 void (*enable)(struct drm_i915_private *dev_priv,
1127 struct i915_power_well *power_well);
1128 /*
1129 * Disable the well and resources that depend on it. Called after
1130 * the 1->0 refcount transition.
1131 */
1132 void (*disable)(struct drm_i915_private *dev_priv,
1133 struct i915_power_well *power_well);
1134 /* Returns the hw enabled state. */
1135 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1136 struct i915_power_well *power_well);
1137};
1138
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001139/* Power well structure for haswell */
1140struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001141 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001142 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001143 /* power well enable/disable usage count */
1144 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001145 /* cached hw enabled state */
1146 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001147 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001148 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001149 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001150};
1151
Imre Deak83c00f552013-10-25 17:36:47 +03001152struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001153 /*
1154 * Power wells needed for initialization at driver init and suspend
1155 * time are on. They are kept on until after the first modeset.
1156 */
1157 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001158 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001159 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001160
Imre Deak83c00f552013-10-25 17:36:47 +03001161 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001162 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001163 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001164};
1165
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001166#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001167struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001168 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001169 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001170 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001171};
1172
Brad Volkin493018d2014-12-11 12:13:08 -08001173struct i915_gem_batch_pool {
1174 struct drm_device *dev;
1175 struct list_head cache_list;
1176};
1177
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001178struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001179 /** Memory allocator for GTT stolen memory */
1180 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001181 /** List of all objects in gtt_space. Used to restore gtt
1182 * mappings on resume */
1183 struct list_head bound_list;
1184 /**
1185 * List of objects which are not bound to the GTT (thus
1186 * are idle and not used by the GPU) but still have
1187 * (presumably uncached) pages still attached.
1188 */
1189 struct list_head unbound_list;
1190
Brad Volkin493018d2014-12-11 12:13:08 -08001191 /*
1192 * A pool of objects to use as shadow copies of client batch buffers
1193 * when the command parser is enabled. Prevents the client from
1194 * modifying the batch contents after software parsing.
1195 */
1196 struct i915_gem_batch_pool batch_pool;
1197
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001198 /** Usable portion of the GTT for GEM */
1199 unsigned long stolen_base; /* limited to low memory (32-bit) */
1200
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001201 /** PPGTT used for aliasing the PPGTT with the GTT */
1202 struct i915_hw_ppgtt *aliasing_ppgtt;
1203
Chris Wilson2cfcd322014-05-20 08:28:43 +01001204 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001205 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001206 bool shrinker_no_lock_stealing;
1207
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001208 /** LRU list of objects with fence regs on them. */
1209 struct list_head fence_list;
1210
1211 /**
1212 * We leave the user IRQ off as much as possible,
1213 * but this means that requests will finish and never
1214 * be retired once the system goes idle. Set a timer to
1215 * fire periodically while the ring is running. When it
1216 * fires, go retire requests.
1217 */
1218 struct delayed_work retire_work;
1219
1220 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001221 * When we detect an idle GPU, we want to turn on
1222 * powersaving features. So once we see that there
1223 * are no more requests outstanding and no more
1224 * arrive within a small period of time, we fire
1225 * off the idle_work.
1226 */
1227 struct delayed_work idle_work;
1228
1229 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001230 * Are we in a non-interruptible section of code like
1231 * modesetting?
1232 */
1233 bool interruptible;
1234
Chris Wilsonf62a0072014-02-21 17:55:39 +00001235 /**
1236 * Is the GPU currently considered idle, or busy executing userspace
1237 * requests? Whilst idle, we attempt to power down the hardware and
1238 * display clocks. In order to reduce the effect on performance, there
1239 * is a slight delay before we do so.
1240 */
1241 bool busy;
1242
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001243 /* the indicator for dispatch video commands on two BSD rings */
1244 int bsd_ring_dispatch_index;
1245
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001246 /** Bit 6 swizzling required for X tiling */
1247 uint32_t bit_6_swizzle_x;
1248 /** Bit 6 swizzling required for Y tiling */
1249 uint32_t bit_6_swizzle_y;
1250
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001251 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001252 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001253 size_t object_memory;
1254 u32 object_count;
1255};
1256
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001257struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001258 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001259 unsigned bytes;
1260 unsigned size;
1261 int err;
1262 u8 *buf;
1263 loff_t start;
1264 loff_t pos;
1265};
1266
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001267struct i915_error_state_file_priv {
1268 struct drm_device *dev;
1269 struct drm_i915_error_state *error;
1270};
1271
Daniel Vetter99584db2012-11-14 17:14:04 +01001272struct i915_gpu_error {
1273 /* For hangcheck timer */
1274#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1275#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001276 /* Hang gpu twice in this window and your context gets banned */
1277#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1278
Daniel Vetter99584db2012-11-14 17:14:04 +01001279 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001280
1281 /* For reset and error_state handling. */
1282 spinlock_t lock;
1283 /* Protected by the above dev->gpu_error.lock. */
1284 struct drm_i915_error_state *first_error;
1285 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001286
Chris Wilson094f9a52013-09-25 17:34:55 +01001287
1288 unsigned long missed_irq_rings;
1289
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001290 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001291 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001292 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001293 * This is a counter which gets incremented when reset is triggered,
1294 * and again when reset has been handled. So odd values (lowest bit set)
1295 * means that reset is in progress and even values that
1296 * (reset_counter >> 1):th reset was successfully completed.
1297 *
1298 * If reset is not completed succesfully, the I915_WEDGE bit is
1299 * set meaning that hardware is terminally sour and there is no
1300 * recovery. All waiters on the reset_queue will be woken when
1301 * that happens.
1302 *
1303 * This counter is used by the wait_seqno code to notice that reset
1304 * event happened and it needs to restart the entire ioctl (since most
1305 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001306 *
1307 * This is important for lock-free wait paths, where no contended lock
1308 * naturally enforces the correct ordering between the bail-out of the
1309 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001310 */
1311 atomic_t reset_counter;
1312
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001313#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001314#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001315
1316 /**
1317 * Waitqueue to signal when the reset has completed. Used by clients
1318 * that wait for dev_priv->mm.wedged to settle.
1319 */
1320 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001321
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001322 /* Userspace knobs for gpu hang simulation;
1323 * combines both a ring mask, and extra flags
1324 */
1325 u32 stop_rings;
1326#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1327#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001328
1329 /* For missed irq/seqno simulation. */
1330 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001331
1332 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1333 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001334};
1335
Zhang Ruib8efb172013-02-05 15:41:53 +08001336enum modeset_restore {
1337 MODESET_ON_LID_OPEN,
1338 MODESET_DONE,
1339 MODESET_SUSPENDED,
1340};
1341
Paulo Zanoni6acab152013-09-12 17:06:24 -03001342struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001343 /*
1344 * This is an index in the HDMI/DVI DDI buffer translation table.
1345 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1346 * populate this field.
1347 */
1348#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001349 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001350
1351 uint8_t supports_dvi:1;
1352 uint8_t supports_hdmi:1;
1353 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001354};
1355
Pradeep Bhat83a72802014-03-28 10:14:57 +05301356enum drrs_support_type {
1357 DRRS_NOT_SUPPORTED = 0,
1358 STATIC_DRRS_SUPPORT = 1,
1359 SEAMLESS_DRRS_SUPPORT = 2
1360};
1361
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001362enum psr_lines_to_wait {
1363 PSR_0_LINES_TO_WAIT = 0,
1364 PSR_1_LINE_TO_WAIT,
1365 PSR_4_LINES_TO_WAIT,
1366 PSR_8_LINES_TO_WAIT
1367};
1368
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001369struct intel_vbt_data {
1370 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1371 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1372
1373 /* Feature bits */
1374 unsigned int int_tv_support:1;
1375 unsigned int lvds_dither:1;
1376 unsigned int lvds_vbt:1;
1377 unsigned int int_crt_support:1;
1378 unsigned int lvds_use_ssc:1;
1379 unsigned int display_clock_mode:1;
1380 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301381 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001382 int lvds_ssc_freq;
1383 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1384
Pradeep Bhat83a72802014-03-28 10:14:57 +05301385 enum drrs_support_type drrs_type;
1386
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001387 /* eDP */
1388 int edp_rate;
1389 int edp_lanes;
1390 int edp_preemphasis;
1391 int edp_vswing;
1392 bool edp_initialized;
1393 bool edp_support;
1394 int edp_bpp;
1395 struct edp_power_seq edp_pps;
1396
Jani Nikulaf00076d2013-12-14 20:38:29 -02001397 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001398 bool full_link;
1399 bool require_aux_wakeup;
1400 int idle_frames;
1401 enum psr_lines_to_wait lines_to_wait;
1402 int tp1_wakeup_time;
1403 int tp2_tp3_wakeup_time;
1404 } psr;
1405
1406 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001407 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001408 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001409 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001410 u8 min_brightness; /* min_brightness/255 of max */
Deepak M371abae2014-12-15 15:58:21 +05301411 u8 controller; /* brightness controller number */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001412 } backlight;
1413
Shobhit Kumard17c5442013-08-27 15:12:25 +03001414 /* MIPI DSI */
1415 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301416 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001417 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301418 struct mipi_config *config;
1419 struct mipi_pps_data *pps;
1420 u8 seq_version;
1421 u32 size;
1422 u8 *data;
1423 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001424 } dsi;
1425
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001426 int crt_ddc_pin;
1427
1428 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001429 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001430
1431 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001432};
1433
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001434enum intel_ddb_partitioning {
1435 INTEL_DDB_PART_1_2,
1436 INTEL_DDB_PART_5_6, /* IVB+ */
1437};
1438
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001439struct intel_wm_level {
1440 bool enable;
1441 uint32_t pri_val;
1442 uint32_t spr_val;
1443 uint32_t cur_val;
1444 uint32_t fbc_val;
1445};
1446
Imre Deak820c1982013-12-17 14:46:36 +02001447struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001448 uint32_t wm_pipe[3];
1449 uint32_t wm_lp[3];
1450 uint32_t wm_lp_spr[3];
1451 uint32_t wm_linetime[3];
1452 bool enable_fbc_wm;
1453 enum intel_ddb_partitioning partitioning;
1454};
1455
Damien Lespiauc1939242014-11-04 17:06:41 +00001456struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001457 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001458};
1459
1460static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1461{
Damien Lespiau16160e32014-11-04 17:06:53 +00001462 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001463}
1464
Damien Lespiau08db6652014-11-04 17:06:52 +00001465static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1466 const struct skl_ddb_entry *e2)
1467{
1468 if (e1->start == e2->start && e1->end == e2->end)
1469 return true;
1470
1471 return false;
1472}
1473
Damien Lespiauc1939242014-11-04 17:06:41 +00001474struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001475 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001476 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1477 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1478};
1479
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001480struct skl_wm_values {
1481 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001482 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001483 uint32_t wm_linetime[I915_MAX_PIPES];
1484 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1485 uint32_t cursor[I915_MAX_PIPES][8];
1486 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1487 uint32_t cursor_trans[I915_MAX_PIPES];
1488};
1489
1490struct skl_wm_level {
1491 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001492 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001493 uint16_t plane_res_b[I915_MAX_PLANES];
1494 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001495 uint16_t cursor_res_b;
1496 uint8_t cursor_res_l;
1497};
1498
Paulo Zanonic67a4702013-08-19 13:18:09 -03001499/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001500 * This struct helps tracking the state needed for runtime PM, which puts the
1501 * device in PCI D3 state. Notice that when this happens, nothing on the
1502 * graphics device works, even register access, so we don't get interrupts nor
1503 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001504 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001505 * Every piece of our code that needs to actually touch the hardware needs to
1506 * either call intel_runtime_pm_get or call intel_display_power_get with the
1507 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001508 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001509 * Our driver uses the autosuspend delay feature, which means we'll only really
1510 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001511 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001512 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001513 *
1514 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1515 * goes back to false exactly before we reenable the IRQs. We use this variable
1516 * to check if someone is trying to enable/disable IRQs while they're supposed
1517 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001518 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001519 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001520 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001521 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001522struct i915_runtime_pm {
1523 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001524 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001525};
1526
Daniel Vetter926321d2013-10-16 13:30:34 +02001527enum intel_pipe_crc_source {
1528 INTEL_PIPE_CRC_SOURCE_NONE,
1529 INTEL_PIPE_CRC_SOURCE_PLANE1,
1530 INTEL_PIPE_CRC_SOURCE_PLANE2,
1531 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001532 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001533 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1534 INTEL_PIPE_CRC_SOURCE_TV,
1535 INTEL_PIPE_CRC_SOURCE_DP_B,
1536 INTEL_PIPE_CRC_SOURCE_DP_C,
1537 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001538 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001539 INTEL_PIPE_CRC_SOURCE_MAX,
1540};
1541
Shuang He8bf1e9f2013-10-15 18:55:27 +01001542struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001543 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001544 uint32_t crc[5];
1545};
1546
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001547#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001548struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001549 spinlock_t lock;
1550 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001551 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001552 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001553 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001554 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001555};
1556
Daniel Vetterf99d7062014-06-19 16:01:59 +02001557struct i915_frontbuffer_tracking {
1558 struct mutex lock;
1559
1560 /*
1561 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1562 * scheduled flips.
1563 */
1564 unsigned busy_bits;
1565 unsigned flip_bits;
1566};
1567
Mika Kuoppala72253422014-10-07 17:21:26 +03001568struct i915_wa_reg {
1569 u32 addr;
1570 u32 value;
1571 /* bitmask representing WA bits */
1572 u32 mask;
1573};
1574
1575#define I915_MAX_WA_REGS 16
1576
1577struct i915_workarounds {
1578 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1579 u32 count;
1580};
1581
Jani Nikula77fec552014-03-31 14:27:22 +03001582struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001583 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001584 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001585
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001586 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001587
1588 int relative_constants_mode;
1589
1590 void __iomem *regs;
1591
Chris Wilson907b28c2013-07-19 20:36:52 +01001592 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001593
1594 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1595
Daniel Vetter28c70f12012-12-01 13:53:45 +01001596
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001597 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1598 * controller on different i2c buses. */
1599 struct mutex gmbus_mutex;
1600
1601 /**
1602 * Base address of the gmbus and gpio block.
1603 */
1604 uint32_t gpio_mmio_base;
1605
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301606 /* MMIO base address for MIPI regs */
1607 uint32_t mipi_mmio_base;
1608
Daniel Vetter28c70f12012-12-01 13:53:45 +01001609 wait_queue_head_t gmbus_wait_queue;
1610
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001611 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001612 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001613 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001614 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001615
Daniel Vetterba8286f2014-09-11 07:43:25 +02001616 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001617 struct resource mch_res;
1618
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001619 /* protects the irq masks */
1620 spinlock_t irq_lock;
1621
Sourab Gupta84c33a62014-06-02 16:47:17 +05301622 /* protects the mmio flip data */
1623 spinlock_t mmio_flip_lock;
1624
Imre Deakf8b79e52014-03-04 19:23:07 +02001625 bool display_irqs_enabled;
1626
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001627 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1628 struct pm_qos_request pm_qos;
1629
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001630 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001631 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001632
1633 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001634 union {
1635 u32 irq_mask;
1636 u32 de_irq_mask[I915_MAX_PIPES];
1637 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001638 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001639 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301640 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001641 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001642
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001643 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001644 struct {
1645 unsigned long hpd_last_jiffies;
1646 int hpd_cnt;
1647 enum {
1648 HPD_ENABLED = 0,
1649 HPD_DISABLED = 1,
1650 HPD_MARK_DISABLED = 2
1651 } hpd_mark;
1652 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001653 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001654 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001655
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001656 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301657 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001658 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001659 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001660
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001661 bool preserve_bios_swizzle;
1662
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001663 /* overlay */
1664 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001665
Jani Nikula58c68772013-11-08 16:48:54 +02001666 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001667 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001668
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001669 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001670 bool no_aux_handshake;
1671
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001672 /* protects panel power sequencer state */
1673 struct mutex pps_mutex;
1674
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001675 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1676 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1677 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1678
1679 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001680 unsigned int vlv_cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001681 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001682
Daniel Vetter645416f2013-09-02 16:22:25 +02001683 /**
1684 * wq - Driver workqueue for GEM.
1685 *
1686 * NOTE: Work items scheduled here are not allowed to grab any modeset
1687 * locks, for otherwise the flushing done in the pageflip code will
1688 * result in deadlocks.
1689 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001690 struct workqueue_struct *wq;
1691
1692 /* Display functions */
1693 struct drm_i915_display_funcs display;
1694
1695 /* PCH chipset type */
1696 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001697 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001698
1699 unsigned long quirks;
1700
Zhang Ruib8efb172013-02-05 15:41:53 +08001701 enum modeset_restore modeset_restore;
1702 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001703
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001704 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001705 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001706
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001707 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001708 DECLARE_HASHTABLE(mm_structs, 7);
1709 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001710
Daniel Vetter87813422012-05-02 11:49:32 +02001711 /* Kernel Modesetting */
1712
yakui_zhao9b9d1722009-05-31 17:17:17 +08001713 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001714
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001715 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1716 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001717 wait_queue_head_t pending_flip_queue;
1718
Daniel Vetterc4597872013-10-21 21:04:07 +02001719#ifdef CONFIG_DEBUG_FS
1720 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1721#endif
1722
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001723 int num_shared_dpll;
1724 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001725 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001726
Mika Kuoppala72253422014-10-07 17:21:26 +03001727 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001728
Jesse Barnes652c3932009-08-17 13:31:43 -07001729 /* Reclocking support */
1730 bool render_reclock_avail;
1731 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001732 /* indicates the reduced downclock for LVDS*/
1733 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001734
1735 struct i915_frontbuffer_tracking fb_tracking;
1736
Jesse Barnes652c3932009-08-17 13:31:43 -07001737 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001738
Zhenyu Wangc48044112009-12-17 14:48:43 +08001739 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001740
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001741 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001742
Ben Widawsky59124502013-07-04 11:02:05 -07001743 /* Cannot be determined by PCIID. You must always read a register. */
1744 size_t ellc_size;
1745
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001746 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001747 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001748
Daniel Vetter20e4d402012-08-08 23:35:39 +02001749 /* ilk-only ips/rps state. Everything in here is protected by the global
1750 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001751 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001752
Imre Deak83c00f552013-10-25 17:36:47 +03001753 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001754
Rodrigo Vivia031d702013-10-03 16:15:06 -03001755 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001756
Daniel Vetter99584db2012-11-14 17:14:04 +01001757 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001758
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001759 struct drm_i915_gem_object *vlv_pctx;
1760
Daniel Vetter4520f532013-10-09 09:18:51 +02001761#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001762 /* list of fbdev register on this device */
1763 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001764 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001765#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001766
1767 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001768 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001769
Ben Widawsky254f9652012-06-04 14:42:42 -07001770 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001771 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001772
Damien Lespiau3e683202012-12-11 18:48:29 +00001773 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001774
Daniel Vetter842f1c82014-03-10 10:01:44 +01001775 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001776 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001777 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001778
Ville Syrjälä53615a52013-08-01 16:18:50 +03001779 struct {
1780 /*
1781 * Raw watermark latency values:
1782 * in 0.1us units for WM0,
1783 * in 0.5us units for WM1+.
1784 */
1785 /* primary */
1786 uint16_t pri_latency[5];
1787 /* sprite */
1788 uint16_t spr_latency[5];
1789 /* cursor */
1790 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001791 /*
1792 * Raw watermark memory latency values
1793 * for SKL for all 8 levels
1794 * in 1us units.
1795 */
1796 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001797
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001798 /*
1799 * The skl_wm_values structure is a bit too big for stack
1800 * allocation, so we keep the staging struct where we store
1801 * intermediate results here instead.
1802 */
1803 struct skl_wm_values skl_results;
1804
Ville Syrjälä609cede2013-10-09 19:18:03 +03001805 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001806 union {
1807 struct ilk_wm_values hw;
1808 struct skl_wm_values skl_hw;
1809 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001810 } wm;
1811
Paulo Zanoni8a187452013-12-06 20:32:13 -02001812 struct i915_runtime_pm pm;
1813
Dave Airlie13cf5502014-06-18 11:29:35 +10001814 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1815 u32 long_hpd_port_mask;
1816 u32 short_hpd_port_mask;
1817 struct work_struct dig_port_work;
1818
Dave Airlie0e32b392014-05-02 14:02:48 +10001819 /*
1820 * if we get a HPD irq from DP and a HPD irq from non-DP
1821 * the non-DP HPD could block the workqueue on a mode config
1822 * mutex getting, that userspace may have taken. However
1823 * userspace is waiting on the DP workqueue to run which is
1824 * blocked behind the non-DP one.
1825 */
1826 struct workqueue_struct *dp_wq;
1827
Ville Syrjälä69769f92014-08-15 01:22:08 +03001828 uint32_t bios_vgacntr;
1829
Oscar Mateoa83014d2014-07-24 17:04:21 +01001830 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1831 struct {
1832 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1833 struct intel_engine_cs *ring,
1834 struct intel_context *ctx,
1835 struct drm_i915_gem_execbuffer2 *args,
1836 struct list_head *vmas,
1837 struct drm_i915_gem_object *batch_obj,
1838 u64 exec_start, u32 flags);
1839 int (*init_rings)(struct drm_device *dev);
1840 void (*cleanup_ring)(struct intel_engine_cs *ring);
1841 void (*stop_ring)(struct intel_engine_cs *ring);
1842 } gt;
1843
John Harrison67e29372014-12-05 13:49:35 +00001844 uint32_t request_uniq;
1845
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001846 /*
1847 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1848 * will be rejected. Instead look for a better place.
1849 */
Jani Nikula77fec552014-03-31 14:27:22 +03001850};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851
Chris Wilson2c1792a2013-08-01 18:39:55 +01001852static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1853{
1854 return dev->dev_private;
1855}
1856
Chris Wilsonb4519512012-05-11 14:29:30 +01001857/* Iterate over initialised rings */
1858#define for_each_ring(ring__, dev_priv__, i__) \
1859 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1860 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1861
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001862enum hdmi_force_audio {
1863 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1864 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1865 HDMI_AUDIO_AUTO, /* trust EDID */
1866 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1867};
1868
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001869#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001870
Chris Wilson37e680a2012-06-07 15:38:42 +01001871struct drm_i915_gem_object_ops {
1872 /* Interface between the GEM object and its backing storage.
1873 * get_pages() is called once prior to the use of the associated set
1874 * of pages before to binding them into the GTT, and put_pages() is
1875 * called after we no longer need them. As we expect there to be
1876 * associated cost with migrating pages between the backing storage
1877 * and making them available for the GPU (e.g. clflush), we may hold
1878 * onto the pages after they are no longer referenced by the GPU
1879 * in case they may be used again shortly (for example migrating the
1880 * pages to a different memory domain within the GTT). put_pages()
1881 * will therefore most likely be called when the object itself is
1882 * being released or under memory pressure (where we attempt to
1883 * reap pages for the shrinker).
1884 */
1885 int (*get_pages)(struct drm_i915_gem_object *);
1886 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001887 int (*dmabuf_export)(struct drm_i915_gem_object *);
1888 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001889};
1890
Daniel Vettera071fa02014-06-18 23:28:09 +02001891/*
1892 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1893 * considered to be the frontbuffer for the given plane interface-vise. This
1894 * doesn't mean that the hw necessarily already scans it out, but that any
1895 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1896 *
1897 * We have one bit per pipe and per scanout plane type.
1898 */
1899#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1900#define INTEL_FRONTBUFFER_BITS \
1901 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1902#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1903 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1904#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1905 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1906#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1907 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1908#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1909 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001910#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1911 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001912
Eric Anholt673a3942008-07-30 12:06:12 -07001913struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001914 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001915
Chris Wilson37e680a2012-06-07 15:38:42 +01001916 const struct drm_i915_gem_object_ops *ops;
1917
Ben Widawsky2f633152013-07-17 12:19:03 -07001918 /** List of VMAs backed by this object */
1919 struct list_head vma_list;
1920
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001921 /** Stolen memory for this object, instead of being backed by shmem. */
1922 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001923 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001924
Chris Wilson69dc4982010-10-19 10:36:51 +01001925 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001926 /** Used in execbuf to temporarily hold a ref */
1927 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001928
Brad Volkin493018d2014-12-11 12:13:08 -08001929 struct list_head batch_pool_list;
1930
Eric Anholt673a3942008-07-30 12:06:12 -07001931 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001932 * This is set if the object is on the active lists (has pending
1933 * rendering and so a non-zero seqno), and is not set if it i s on
1934 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001935 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001936 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001937
1938 /**
1939 * This is set if the object has been written to since last bound
1940 * to the GTT
1941 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001942 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001943
1944 /**
1945 * Fence register bits (if any) for this object. Will be set
1946 * as needed when mapped into the GTT.
1947 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001948 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001949 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001950
1951 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001952 * Advice: are the backing pages purgeable?
1953 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001954 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001955
1956 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001957 * Current tiling mode for the object.
1958 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001959 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001960 /**
1961 * Whether the tiling parameters for the currently associated fence
1962 * register have changed. Note that for the purposes of tracking
1963 * tiling changes we also treat the unfenced register, the register
1964 * slot that the object occupies whilst it executes a fenced
1965 * command (such as BLT on gen2/3), as a "fence".
1966 */
1967 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001968
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001969 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001970 * Is the object at the current location in the gtt mappable and
1971 * fenceable? Used to avoid costly recalculations.
1972 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001973 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001974
1975 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001976 * Whether the current gtt mapping needs to be mappable (and isn't just
1977 * mappable by accident). Track pin and fault separate for a more
1978 * accurate mappable working set.
1979 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001980 unsigned int fault_mappable:1;
1981 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001982 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001983
Chris Wilsoncaea7472010-11-12 13:53:37 +00001984 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301985 * Is the object to be mapped as read-only to the GPU
1986 * Only honoured if hardware has relevant pte bit
1987 */
1988 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001989 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001990
Chris Wilson9da3da62012-06-01 15:20:22 +01001991 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001992
Daniel Vettera071fa02014-06-18 23:28:09 +02001993 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1994
Chris Wilson9da3da62012-06-01 15:20:22 +01001995 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001996 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001997
Daniel Vetter1286ff72012-05-10 15:25:09 +02001998 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001999 void *dma_buf_vmapping;
2000 int vmapping_count;
2001
Chris Wilson1c293ea2012-04-17 15:31:27 +01002002 /** Breadcrumb of last rendering to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002003 struct drm_i915_gem_request *last_read_req;
2004 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002005 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002006 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002007
Daniel Vetter778c3542010-05-13 11:49:44 +02002008 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002009 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002010
Daniel Vetter80075d42013-10-09 21:23:52 +02002011 /** References from framebuffers, locks out tiling changes. */
2012 unsigned long framebuffer_references;
2013
Eric Anholt280b7132009-03-12 16:56:27 -07002014 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002015 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002016
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002017 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002018 /** for phy allocated objects */
2019 struct drm_dma_handle *phys_handle;
2020
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002021 struct i915_gem_userptr {
2022 uintptr_t ptr;
2023 unsigned read_only :1;
2024 unsigned workers :4;
2025#define I915_GEM_USERPTR_MAX_WORKERS 15
2026
Chris Wilsonad46cb52014-08-07 14:20:40 +01002027 struct i915_mm_struct *mm;
2028 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002029 struct work_struct *work;
2030 } userptr;
2031 };
2032};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002033#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002034
Daniel Vettera071fa02014-06-18 23:28:09 +02002035void i915_gem_track_fb(struct drm_i915_gem_object *old,
2036 struct drm_i915_gem_object *new,
2037 unsigned frontbuffer_bits);
2038
Eric Anholt673a3942008-07-30 12:06:12 -07002039/**
2040 * Request queue structure.
2041 *
2042 * The request queue allows us to note sequence numbers that have been emitted
2043 * and may be associated with active buffers to be retired.
2044 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002045 * By keeping this list, we can avoid having to do questionable sequence
2046 * number comparisons on buffer last_read|write_seqno. It also allows an
2047 * emission time to be associated with the request for tracking how far ahead
2048 * of the GPU the submission is.
Eric Anholt673a3942008-07-30 12:06:12 -07002049 */
2050struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002051 struct kref ref;
2052
Zou Nan hai852835f2010-05-21 09:08:56 +08002053 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002054 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002055
Eric Anholt673a3942008-07-30 12:06:12 -07002056 /** GEM sequence number associated with this request. */
2057 uint32_t seqno;
2058
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002059 /** Position in the ringbuffer of the start of the request */
2060 u32 head;
2061
2062 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002063 u32 tail;
2064
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002065 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01002066 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002067
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002068 /** Batch buffer related to this request if any */
2069 struct drm_i915_gem_object *batch_obj;
2070
Eric Anholt673a3942008-07-30 12:06:12 -07002071 /** Time at which this request was emitted, in jiffies. */
2072 unsigned long emitted_jiffies;
2073
Eric Anholtb9624422009-06-03 07:27:35 +00002074 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002075 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002076
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002077 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002078 /** file_priv list entry for this request */
2079 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002080
2081 uint32_t uniq;
Eric Anholt673a3942008-07-30 12:06:12 -07002082};
2083
John Harrisonabfe2622014-11-24 18:49:24 +00002084void i915_gem_request_free(struct kref *req_ref);
2085
John Harrisonb793a002014-11-24 18:49:25 +00002086static inline uint32_t
2087i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2088{
2089 return req ? req->seqno : 0;
2090}
2091
2092static inline struct intel_engine_cs *
2093i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2094{
2095 return req ? req->ring : NULL;
2096}
2097
John Harrisonabfe2622014-11-24 18:49:24 +00002098static inline void
2099i915_gem_request_reference(struct drm_i915_gem_request *req)
2100{
2101 kref_get(&req->ref);
2102}
2103
2104static inline void
2105i915_gem_request_unreference(struct drm_i915_gem_request *req)
2106{
Daniel Vetterf2458602014-11-26 10:26:05 +01002107 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002108 kref_put(&req->ref, i915_gem_request_free);
2109}
2110
2111static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2112 struct drm_i915_gem_request *src)
2113{
2114 if (src)
2115 i915_gem_request_reference(src);
2116
2117 if (*pdst)
2118 i915_gem_request_unreference(*pdst);
2119
2120 *pdst = src;
2121}
2122
John Harrison1b5a4332014-11-24 18:49:42 +00002123/*
2124 * XXX: i915_gem_request_completed should be here but currently needs the
2125 * definition of i915_seqno_passed() which is below. It will be moved in
2126 * a later patch when the call to i915_seqno_passed() is obsoleted...
2127 */
2128
Eric Anholt673a3942008-07-30 12:06:12 -07002129struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002130 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002131 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002132
Eric Anholt673a3942008-07-30 12:06:12 -07002133 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002134 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002135 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002136 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07002137 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002138 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002139
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002140 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002141 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002142};
2143
Brad Volkin351e3db2014-02-18 10:15:46 -08002144/*
2145 * A command that requires special handling by the command parser.
2146 */
2147struct drm_i915_cmd_descriptor {
2148 /*
2149 * Flags describing how the command parser processes the command.
2150 *
2151 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2152 * a length mask if not set
2153 * CMD_DESC_SKIP: The command is allowed but does not follow the
2154 * standard length encoding for the opcode range in
2155 * which it falls
2156 * CMD_DESC_REJECT: The command is never allowed
2157 * CMD_DESC_REGISTER: The command should be checked against the
2158 * register whitelist for the appropriate ring
2159 * CMD_DESC_MASTER: The command is allowed if the submitting process
2160 * is the DRM master
2161 */
2162 u32 flags;
2163#define CMD_DESC_FIXED (1<<0)
2164#define CMD_DESC_SKIP (1<<1)
2165#define CMD_DESC_REJECT (1<<2)
2166#define CMD_DESC_REGISTER (1<<3)
2167#define CMD_DESC_BITMASK (1<<4)
2168#define CMD_DESC_MASTER (1<<5)
2169
2170 /*
2171 * The command's unique identification bits and the bitmask to get them.
2172 * This isn't strictly the opcode field as defined in the spec and may
2173 * also include type, subtype, and/or subop fields.
2174 */
2175 struct {
2176 u32 value;
2177 u32 mask;
2178 } cmd;
2179
2180 /*
2181 * The command's length. The command is either fixed length (i.e. does
2182 * not include a length field) or has a length field mask. The flag
2183 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2184 * a length mask. All command entries in a command table must include
2185 * length information.
2186 */
2187 union {
2188 u32 fixed;
2189 u32 mask;
2190 } length;
2191
2192 /*
2193 * Describes where to find a register address in the command to check
2194 * against the ring's register whitelist. Only valid if flags has the
2195 * CMD_DESC_REGISTER bit set.
2196 */
2197 struct {
2198 u32 offset;
2199 u32 mask;
2200 } reg;
2201
2202#define MAX_CMD_DESC_BITMASKS 3
2203 /*
2204 * Describes command checks where a particular dword is masked and
2205 * compared against an expected value. If the command does not match
2206 * the expected value, the parser rejects it. Only valid if flags has
2207 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2208 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002209 *
2210 * If the check specifies a non-zero condition_mask then the parser
2211 * only performs the check when the bits specified by condition_mask
2212 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002213 */
2214 struct {
2215 u32 offset;
2216 u32 mask;
2217 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002218 u32 condition_offset;
2219 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002220 } bits[MAX_CMD_DESC_BITMASKS];
2221};
2222
2223/*
2224 * A table of commands requiring special handling by the command parser.
2225 *
2226 * Each ring has an array of tables. Each table consists of an array of command
2227 * descriptors, which must be sorted with command opcodes in ascending order.
2228 */
2229struct drm_i915_cmd_table {
2230 const struct drm_i915_cmd_descriptor *table;
2231 int count;
2232};
2233
Chris Wilsondbbe9122014-08-09 19:18:43 +01002234/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002235#define __I915__(p) ({ \
2236 struct drm_i915_private *__p; \
2237 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2238 __p = (struct drm_i915_private *)p; \
2239 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2240 __p = to_i915((struct drm_device *)p); \
2241 else \
2242 BUILD_BUG(); \
2243 __p; \
2244})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002245#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002246#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002247
Chris Wilson87f1f462014-08-09 19:18:42 +01002248#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2249#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002250#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002251#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002252#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002253#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2254#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002255#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2256#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2257#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002258#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002259#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002260#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2261#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002262#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2263#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002264#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002265#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002266#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2267 INTEL_DEVID(dev) == 0x0152 || \
2268 INTEL_DEVID(dev) == 0x015a)
2269#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2270 INTEL_DEVID(dev) == 0x0106 || \
2271 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002272#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002273#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002274#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002275#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302276#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002277#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002278#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002279 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002280#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002281 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2282 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2283 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002284#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2285 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002286#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002287 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002288#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002289 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002290/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002291#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2292 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002293#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002294
Jesse Barnes85436692011-04-06 12:11:14 -07002295/*
2296 * The genX designation typically refers to the render engine, so render
2297 * capability related checks should use IS_GEN, while display and other checks
2298 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2299 * chips, etc.).
2300 */
Zou Nan haicae58522010-11-09 17:17:32 +08002301#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2302#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2303#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2304#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2305#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002306#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002307#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002308#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002309
Ben Widawsky73ae4782013-10-15 10:02:57 -07002310#define RENDER_RING (1<<RCS)
2311#define BSD_RING (1<<VCS)
2312#define BLT_RING (1<<BCS)
2313#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002314#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002315#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002316#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002317#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2318#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2319#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2320#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002321 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002322#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2323
Ben Widawsky254f9652012-06-04 14:42:42 -07002324#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002325#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002326#define USES_PPGTT(dev) (i915.enable_ppgtt)
2327#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002328
Chris Wilson05394f32010-11-08 19:18:58 +00002329#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002330#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2331
Daniel Vetterb45305f2012-12-17 16:21:27 +01002332/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2333#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002334/*
2335 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2336 * even when in MSI mode. This results in spurious interrupt warnings if the
2337 * legacy irq no. is shared with another device. The kernel then disables that
2338 * interrupt source and so prevents the other device from working properly.
2339 */
2340#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2341#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002342
Zou Nan haicae58522010-11-09 17:17:32 +08002343/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2344 * rows, which changed the alignment requirements and fence programming.
2345 */
2346#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2347 IS_I915GM(dev)))
2348#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2349#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2350#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002351#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2352#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002353
2354#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2355#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002356#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002357
Damien Lespiaudbf77862014-10-01 20:04:14 +01002358#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002359
Damien Lespiaudd93be52013-04-22 18:40:39 +01002360#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002361#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002362#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2363 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002364#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002365 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002366#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2367#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002368
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002369#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2370#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2371#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2372#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2373#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2374#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302375#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2376#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002377
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002378#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302379#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002380#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002381#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2382#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002383#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002384#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002385
Sonika Jindal5fafe292014-07-21 15:23:38 +05302386#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2387
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002388/* DPF == dynamic parity feature */
2389#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2390#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002391
Ben Widawskyc8735b02012-09-07 19:43:39 -07002392#define GT_FREQUENCY_MULTIPLIER 50
2393
Chris Wilson05394f32010-11-08 19:18:58 +00002394#include "i915_trace.h"
2395
Rob Clarkbaa70942013-08-02 13:27:49 -04002396extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002397extern int i915_max_ioctl;
2398
Imre Deakfc49b3d2014-10-23 19:23:27 +03002399extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2400extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002401extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2402extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2403
Jani Nikulad330a952014-01-21 11:24:25 +02002404/* i915_params.c */
2405struct i915_params {
2406 int modeset;
2407 int panel_ignore_lid;
2408 unsigned int powersave;
2409 int semaphores;
2410 unsigned int lvds_downclock;
2411 int lvds_channel_mode;
2412 int panel_use_ssc;
2413 int vbt_sdvo_panel_type;
2414 int enable_rc6;
2415 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002416 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002417 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002418 int enable_psr;
2419 unsigned int preliminary_hw_support;
2420 int disable_power_well;
2421 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002422 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002423 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002424 /* leave bools at the end to not create holes */
2425 bool enable_hangcheck;
2426 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002427 bool prefault_disable;
2428 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002429 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002430 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302431 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002432 bool mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002433 bool verbose_state_checks;
Jani Nikulad330a952014-01-21 11:24:25 +02002434};
2435extern struct i915_params i915 __read_mostly;
2436
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002438extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002439extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002440extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002441extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002442extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002443 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002444extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002445 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002446extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002447#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002448extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2449 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002450#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002451extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002452extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002453extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2454extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2455extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2456extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002457int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002458void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002459
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002461void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002462__printf(3, 4)
2463void i915_handle_error(struct drm_device *dev, bool wedged,
2464 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465
Daniel Vetterb9632912014-09-30 10:56:44 +02002466extern void intel_irq_init(struct drm_i915_private *dev_priv);
2467extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002468int intel_irq_install(struct drm_i915_private *dev_priv);
2469void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002470
2471extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002472extern void intel_uncore_early_sanitize(struct drm_device *dev,
2473 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002474extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002475extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002476extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002477extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002478
Keith Packard7c463582008-11-04 02:03:27 -08002479void
Jani Nikula50227e12014-03-31 14:27:21 +03002480i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002481 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002482
2483void
Jani Nikula50227e12014-03-31 14:27:21 +03002484i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002485 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002486
Imre Deakf8b79e52014-03-04 19:23:07 +02002487void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2488void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002489void
2490ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2491void
2492ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2493void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2494 uint32_t interrupt_mask,
2495 uint32_t enabled_irq_mask);
2496#define ibx_enable_display_interrupt(dev_priv, bits) \
2497 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2498#define ibx_disable_display_interrupt(dev_priv, bits) \
2499 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002500
Eric Anholt673a3942008-07-30 12:06:12 -07002501/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002502int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2503 struct drm_file *file_priv);
2504int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2505 struct drm_file *file_priv);
2506int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2507 struct drm_file *file_priv);
2508int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2509 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002510int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2511 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002512int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2513 struct drm_file *file_priv);
2514int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2515 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002516void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2517 struct intel_engine_cs *ring);
2518void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2519 struct drm_file *file,
2520 struct intel_engine_cs *ring,
2521 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002522int i915_gem_ringbuffer_submission(struct drm_device *dev,
2523 struct drm_file *file,
2524 struct intel_engine_cs *ring,
2525 struct intel_context *ctx,
2526 struct drm_i915_gem_execbuffer2 *args,
2527 struct list_head *vmas,
2528 struct drm_i915_gem_object *batch_obj,
2529 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002530int i915_gem_execbuffer(struct drm_device *dev, void *data,
2531 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002532int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2533 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002534int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2535 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002536int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2537 struct drm_file *file);
2538int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2539 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002540int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2541 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002542int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2543 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002544int i915_gem_set_tiling(struct drm_device *dev, void *data,
2545 struct drm_file *file_priv);
2546int i915_gem_get_tiling(struct drm_device *dev, void *data,
2547 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002548int i915_gem_init_userptr(struct drm_device *dev);
2549int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2550 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002551int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2552 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002553int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2554 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002555void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002556unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2557 long target,
2558 unsigned flags);
2559#define I915_SHRINK_PURGEABLE 0x1
2560#define I915_SHRINK_UNBOUND 0x2
2561#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002562void *i915_gem_object_alloc(struct drm_device *dev);
2563void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002564void i915_gem_object_init(struct drm_i915_gem_object *obj,
2565 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002566struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2567 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002568void i915_init_vm(struct drm_i915_private *dev_priv,
2569 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002570void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002571void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002572
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002573#define PIN_MAPPABLE 0x1
2574#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002575#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002576#define PIN_OFFSET_BIAS 0x8
2577#define PIN_OFFSET_MASK (~4095)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002578int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2579 struct i915_address_space *vm,
2580 uint32_t alignment,
2581 uint64_t flags,
2582 const struct i915_ggtt_view *view);
2583static inline
Chris Wilson20217462010-11-23 15:26:33 +00002584int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002585 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002586 uint32_t alignment,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002587 uint64_t flags)
2588{
2589 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2590 &i915_ggtt_view_normal);
2591}
2592
2593int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2594 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002595int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002596int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002597void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002598void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002599
Brad Volkin4c914c02014-02-18 10:15:45 -08002600int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2601 int *needs_clflush);
2602
Chris Wilson37e680a2012-06-07 15:38:42 +01002603int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002604static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2605{
Imre Deak67d5a502013-02-18 19:28:02 +02002606 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002607
Imre Deak67d5a502013-02-18 19:28:02 +02002608 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002609 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002610
2611 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002612}
Chris Wilsona5570172012-09-04 21:02:54 +01002613static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2614{
2615 BUG_ON(obj->pages == NULL);
2616 obj->pages_pin_count++;
2617}
2618static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2619{
2620 BUG_ON(obj->pages_pin_count == 0);
2621 obj->pages_pin_count--;
2622}
2623
Chris Wilson54cf91d2010-11-25 18:00:26 +00002624int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002625int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002626 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002627void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002628 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002629int i915_gem_dumb_create(struct drm_file *file_priv,
2630 struct drm_device *dev,
2631 struct drm_mode_create_dumb *args);
Thomas Hellstrom355a7012014-11-20 09:56:25 +01002632int i915_gem_dumb_map_offset(struct drm_file *file_priv,
2633 struct drm_device *dev, uint32_t handle,
2634 uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002635/**
2636 * Returns true if seq1 is later than seq2.
2637 */
2638static inline bool
2639i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2640{
2641 return (int32_t)(seq1 - seq2) >= 0;
2642}
2643
John Harrison1b5a4332014-11-24 18:49:42 +00002644static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2645 bool lazy_coherency)
2646{
2647 u32 seqno;
2648
2649 BUG_ON(req == NULL);
2650
2651 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2652
2653 return i915_seqno_passed(seqno, req->seqno);
2654}
2655
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002656int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2657int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002658int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002659int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002660
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002661bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2662void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002663
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002664struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002665i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002666
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002667bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002668void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002669int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002670 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002671int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302672
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002673static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2674{
2675 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002676 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002677}
2678
2679static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2680{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002681 return atomic_read(&error->reset_counter) & I915_WEDGED;
2682}
2683
2684static inline u32 i915_reset_count(struct i915_gpu_error *error)
2685{
2686 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002687}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002688
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002689static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2690{
2691 return dev_priv->gpu_error.stop_rings == 0 ||
2692 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2693}
2694
2695static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2696{
2697 return dev_priv->gpu_error.stop_rings == 0 ||
2698 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2699}
2700
Chris Wilson069efc12010-09-30 16:53:18 +01002701void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002702bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002703int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002704int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002705int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002706int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002707int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002708void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002709void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002710int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002711int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002712int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002713 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002714 struct drm_i915_gem_object *batch_obj);
2715#define i915_add_request(ring) \
2716 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002717int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002718 unsigned reset_counter,
2719 bool interruptible,
2720 s64 *timeout,
2721 struct drm_i915_file_private *file_priv);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002722int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002723int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002724int __must_check
2725i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2726 bool write);
2727int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002728i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2729int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002730i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2731 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002732 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002733void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002734int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002735 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002736int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002737void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002738
Chris Wilson467cffb2011-03-07 10:42:03 +00002739uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002740i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2741uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002742i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2743 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002744
Chris Wilsone4ffd172011-04-04 09:44:39 +01002745int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2746 enum i915_cache_level cache_level);
2747
Daniel Vetter1286ff72012-05-10 15:25:09 +02002748struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2749 struct dma_buf *dma_buf);
2750
2751struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2752 struct drm_gem_object *gem_obj, int flags);
2753
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002754void i915_gem_restore_fences(struct drm_device *dev);
2755
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002756unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2757 struct i915_address_space *vm,
2758 enum i915_ggtt_view_type view);
2759static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002760unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002761 struct i915_address_space *vm)
2762{
2763 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2764}
Ben Widawskya70a3142013-07-31 16:59:56 -07002765bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002766bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2767 struct i915_address_space *vm,
2768 enum i915_ggtt_view_type view);
2769static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002770bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002771 struct i915_address_space *vm)
2772{
2773 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2774}
2775
Ben Widawskya70a3142013-07-31 16:59:56 -07002776unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2777 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002778struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2779 struct i915_address_space *vm,
2780 const struct i915_ggtt_view *view);
2781static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002782struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002783 struct i915_address_space *vm)
2784{
2785 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2786}
2787
2788struct i915_vma *
2789i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2790 struct i915_address_space *vm,
2791 const struct i915_ggtt_view *view);
2792
2793static inline
Ben Widawskyaccfef22013-08-14 11:38:35 +02002794struct i915_vma *
2795i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002796 struct i915_address_space *vm)
2797{
2798 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2799 &i915_ggtt_view_normal);
2800}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002801
2802struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002803static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2804 struct i915_vma *vma;
2805 list_for_each_entry(vma, &obj->vma_list, vma_link)
2806 if (vma->pin_count > 0)
2807 return true;
2808 return false;
2809}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002810
Ben Widawskya70a3142013-07-31 16:59:56 -07002811/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002812#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002813 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2814static inline bool i915_is_ggtt(struct i915_address_space *vm)
2815{
2816 struct i915_address_space *ggtt =
2817 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2818 return vm == ggtt;
2819}
2820
Daniel Vetter841cd772014-08-06 15:04:48 +02002821static inline struct i915_hw_ppgtt *
2822i915_vm_to_ppgtt(struct i915_address_space *vm)
2823{
2824 WARN_ON(i915_is_ggtt(vm));
2825
2826 return container_of(vm, struct i915_hw_ppgtt, base);
2827}
2828
2829
Ben Widawskya70a3142013-07-31 16:59:56 -07002830static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2831{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002832 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002833}
2834
2835static inline unsigned long
2836i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2837{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002838 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002839}
2840
2841static inline unsigned long
2842i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2843{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002844 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002845}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002846
2847static inline int __must_check
2848i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2849 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002850 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002851{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002852 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2853 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002854}
Ben Widawskya70a3142013-07-31 16:59:56 -07002855
Daniel Vetterb2871102014-02-14 14:01:19 +01002856static inline int
2857i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2858{
2859 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2860}
2861
2862void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2863
Ben Widawsky254f9652012-06-04 14:42:42 -07002864/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002865int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002866void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002867void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002868int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002869int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002870void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002871int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002872 struct intel_context *to);
2873struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002874i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002875void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002876struct drm_i915_gem_object *
2877i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002878static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002879{
Chris Wilson691e6412014-04-09 09:07:36 +01002880 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002881}
2882
Oscar Mateo273497e2014-05-22 14:13:37 +01002883static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002884{
Chris Wilson691e6412014-04-09 09:07:36 +01002885 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002886}
2887
Oscar Mateo273497e2014-05-22 14:13:37 +01002888static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002889{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002890 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002891}
2892
Ben Widawsky84624812012-06-04 14:42:54 -07002893int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2894 struct drm_file *file);
2895int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2896 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002897
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002898/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002899int __must_check i915_gem_evict_something(struct drm_device *dev,
2900 struct i915_address_space *vm,
2901 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002902 unsigned alignment,
2903 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002904 unsigned long start,
2905 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002906 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002907int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002908int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002909
Ben Widawsky0260c422014-03-22 22:47:21 -07002910/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002911static inline void i915_gem_chipset_flush(struct drm_device *dev)
2912{
Chris Wilson05394f32010-11-08 19:18:58 +00002913 if (INTEL_INFO(dev)->gen < 6)
2914 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002915}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002916
Chris Wilson9797fbf2012-04-24 15:47:39 +01002917/* i915_gem_stolen.c */
2918int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002919int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002920void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002921void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002922struct drm_i915_gem_object *
2923i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002924struct drm_i915_gem_object *
2925i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2926 u32 stolen_offset,
2927 u32 gtt_offset,
2928 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002929
Eric Anholt673a3942008-07-30 12:06:12 -07002930/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002931static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002932{
Jani Nikula50227e12014-03-31 14:27:21 +03002933 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002934
2935 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2936 obj->tiling_mode != I915_TILING_NONE;
2937}
2938
Eric Anholt673a3942008-07-30 12:06:12 -07002939void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002940void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2941void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002942
2943/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002944#if WATCH_LISTS
2945int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002946#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002947#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002948#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002949
Ben Gamari20172632009-02-17 20:08:50 -05002950/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002951int i915_debugfs_init(struct drm_minor *minor);
2952void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002953#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002954void intel_display_crc_init(struct drm_device *dev);
2955#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002956static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002957#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002958
2959/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002960__printf(2, 3)
2961void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002962int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2963 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002964int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002965 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002966 size_t count, loff_t pos);
2967static inline void i915_error_state_buf_release(
2968 struct drm_i915_error_state_buf *eb)
2969{
2970 kfree(eb->buf);
2971}
Mika Kuoppala58174462014-02-25 17:11:26 +02002972void i915_capture_error_state(struct drm_device *dev, bool wedge,
2973 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002974void i915_error_state_get(struct drm_device *dev,
2975 struct i915_error_state_file_priv *error_priv);
2976void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2977void i915_destroy_error_state(struct drm_device *dev);
2978
2979void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002980const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05002981
Brad Volkin493018d2014-12-11 12:13:08 -08002982/* i915_gem_batch_pool.c */
2983void i915_gem_batch_pool_init(struct drm_device *dev,
2984 struct i915_gem_batch_pool *pool);
2985void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
2986struct drm_i915_gem_object*
2987i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
2988
Brad Volkin351e3db2014-02-18 10:15:46 -08002989/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002990int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002991int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2992void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2993bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2994int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002995 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08002996 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08002997 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08002998 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08002999 bool is_master);
3000
Jesse Barnes317c35d2008-08-25 15:11:06 -07003001/* i915_suspend.c */
3002extern int i915_save_state(struct drm_device *dev);
3003extern int i915_restore_state(struct drm_device *dev);
3004
Daniel Vetterd8157a32013-01-25 17:53:20 +01003005/* i915_ums.c */
3006void i915_save_display_reg(struct drm_device *dev);
3007void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07003008
Ben Widawsky0136db582012-04-10 21:17:01 -07003009/* i915_sysfs.c */
3010void i915_setup_sysfs(struct drm_device *dev_priv);
3011void i915_teardown_sysfs(struct drm_device *dev_priv);
3012
Chris Wilsonf899fc62010-07-20 15:44:45 -07003013/* intel_i2c.c */
3014extern int intel_setup_gmbus(struct drm_device *dev);
3015extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003016static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003017{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08003018 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003019}
3020
3021extern struct i2c_adapter *intel_gmbus_get_adapter(
3022 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01003023extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3024extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003025static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003026{
3027 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3028}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003029extern void intel_i2c_reset(struct drm_device *dev);
3030
Chris Wilson3b617962010-08-24 09:02:58 +01003031/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003032#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003033extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003034extern void intel_opregion_init(struct drm_device *dev);
3035extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003036extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003037extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3038 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003039extern int intel_opregion_notify_adapter(struct drm_device *dev,
3040 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003041#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003042static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003043static inline void intel_opregion_init(struct drm_device *dev) { return; }
3044static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003045static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003046static inline int
3047intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3048{
3049 return 0;
3050}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003051static inline int
3052intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3053{
3054 return 0;
3055}
Len Brown65e082c2008-10-24 17:18:10 -04003056#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003057
Jesse Barnes723bfd72010-10-07 16:01:13 -07003058/* intel_acpi.c */
3059#ifdef CONFIG_ACPI
3060extern void intel_register_dsm_handler(void);
3061extern void intel_unregister_dsm_handler(void);
3062#else
3063static inline void intel_register_dsm_handler(void) { return; }
3064static inline void intel_unregister_dsm_handler(void) { return; }
3065#endif /* CONFIG_ACPI */
3066
Jesse Barnes79e53942008-11-07 14:24:08 -08003067/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003068extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003069extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003070extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003071extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003072extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003073extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003074extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3075 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003076extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003077extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003078extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003079extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003080extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003081extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003082extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3083 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003084extern void intel_detect_pch(struct drm_device *dev);
3085extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003086extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003087
Ben Widawsky2911a352012-04-05 14:47:36 -07003088extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003089int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3090 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003091int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3092 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003093
Sourab Gupta84c33a62014-06-02 16:47:17 +05303094void intel_notify_mmio_flip(struct intel_engine_cs *ring);
3095
Chris Wilson6ef3d422010-08-04 20:26:07 +01003096/* overlay */
3097extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003098extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3099 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003100
3101extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003102extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003103 struct drm_device *dev,
3104 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003105
Ben Widawskyb7287d82011-04-25 11:22:22 -07003106/* On SNB platform, before reading ring registers forcewake bit
3107 * must be set to prevent GT core from power down and stale values being
3108 * returned.
3109 */
Deepak Sc8d9a592013-11-23 14:55:42 +05303110void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
3111void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03003112void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07003113
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003114int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3115int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003116
3117/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03003118u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
3119void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
3120u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003121u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3122void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3123u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3124void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3125u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3126void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003127u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3128void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003129u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3130void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003131u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3132void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003133u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3134 enum intel_sbi_destination destination);
3135void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3136 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303137u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3138void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003139
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003140int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3141int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07003142
Deepak Sc8d9a592013-11-23 14:55:42 +05303143#define FORCEWAKE_RENDER (1 << 0)
3144#define FORCEWAKE_MEDIA (1 << 1)
Zhe Wang38cff0b2014-11-04 17:07:04 +00003145#define FORCEWAKE_BLITTER (1 << 2)
3146#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3147 FORCEWAKE_BLITTER)
Deepak Sc8d9a592013-11-23 14:55:42 +05303148
3149
Ben Widawsky0b274482013-10-04 21:22:51 -07003150#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3151#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003152
Ben Widawsky0b274482013-10-04 21:22:51 -07003153#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3154#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3155#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3156#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003157
Ben Widawsky0b274482013-10-04 21:22:51 -07003158#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3159#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3160#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3161#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003162
Chris Wilson698b3132014-03-21 13:16:43 +00003163/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3164 * will be implemented using 2 32-bit writes in an arbitrary order with
3165 * an arbitrary delay between them. This can cause the hardware to
3166 * act upon the intermediate value, possibly leading to corruption and
3167 * machine death. You have been warned.
3168 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003169#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3170#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003171
Chris Wilson50877442014-03-21 12:41:53 +00003172#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3173 u32 upper = I915_READ(upper_reg); \
3174 u32 lower = I915_READ(lower_reg); \
3175 u32 tmp = I915_READ(upper_reg); \
3176 if (upper != tmp) { \
3177 upper = tmp; \
3178 lower = I915_READ(lower_reg); \
3179 WARN_ON(I915_READ(upper_reg) != upper); \
3180 } \
3181 (u64)upper << 32 | lower; })
3182
Zou Nan haicae58522010-11-09 17:17:32 +08003183#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3184#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3185
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003186/* "Broadcast RGB" property */
3187#define INTEL_BROADCAST_RGB_AUTO 0
3188#define INTEL_BROADCAST_RGB_FULL 1
3189#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003190
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003191static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3192{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303193 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003194 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303195 else if (INTEL_INFO(dev)->gen >= 5)
3196 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003197 else
3198 return VGACNTRL;
3199}
3200
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003201static inline void __user *to_user_ptr(u64 address)
3202{
3203 return (void __user *)(uintptr_t)address;
3204}
3205
Imre Deakdf977292013-05-21 20:03:17 +03003206static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3207{
3208 unsigned long j = msecs_to_jiffies(m);
3209
3210 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3211}
3212
3213static inline unsigned long
3214timespec_to_jiffies_timeout(const struct timespec *value)
3215{
3216 unsigned long j = timespec_to_jiffies(value);
3217
3218 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3219}
3220
Paulo Zanonidce56b32013-12-19 14:29:40 -02003221/*
3222 * If you need to wait X milliseconds between events A and B, but event B
3223 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3224 * when event A happened, then just before event B you call this function and
3225 * pass the timestamp as the first argument, and X as the second argument.
3226 */
3227static inline void
3228wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3229{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003230 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003231
3232 /*
3233 * Don't re-read the value of "jiffies" every time since it may change
3234 * behind our back and break the math.
3235 */
3236 tmp_jiffies = jiffies;
3237 target_jiffies = timestamp_jiffies +
3238 msecs_to_jiffies_timeout(to_wait_ms);
3239
3240 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003241 remaining_jiffies = target_jiffies - tmp_jiffies;
3242 while (remaining_jiffies)
3243 remaining_jiffies =
3244 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003245 }
3246}
3247
John Harrison581c26e82014-11-24 18:49:39 +00003248static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3249 struct drm_i915_gem_request *req)
3250{
3251 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3252 i915_gem_request_assign(&ring->trace_irq_req, req);
3253}
3254
Linus Torvalds1da177e2005-04-16 15:20:36 -07003255#endif