blob: 3293449a2c49f05266cf1e36cab92a8628844981 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000072 // FP scalar memory operand for intrinsics - ssmem/sdmem.
73 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
74 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000075
76 // Load patterns
77 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
78 // due to load promotion during legalization
79 PatFrag LdFrag = !cast<PatFrag>("load" #
80 !if (!eq (TypeVariantName, "i"),
81 !if (!eq (Size, 128), "v2i64",
82 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000083 !if (!eq (Size, 512), "v8i64",
84 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000085
86 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000087 !if (!eq (TypeVariantName, "i"),
88 !if (!eq (Size, 128), "v2i64",
89 !if (!eq (Size, 256), "v4i64",
90 !if (!eq (Size, 512), "v8i64",
91 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000092
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000094
95 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000096 // Note: For EltSize < 32, FloatVT is illegal and TableGen
97 // fails to compile, so we choose FloatVT = VT
98 ValueType FloatVT = !cast<ValueType>(
99 !if (!eq (!srl(EltSize,5),0),
100 VTName,
101 !if (!eq(TypeVariantName, "i"),
102 "v" # NumElts # "f" # EltSize,
103 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000104
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000105 ValueType IntVT = !cast<ValueType>(
106 !if (!eq (!srl(EltSize,5),0),
107 VTName,
108 !if (!eq(TypeVariantName, "f"),
109 "v" # NumElts # "i" # EltSize,
110 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000111 // The string to specify embedded broadcast in assembly.
112 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000113
Adam Nemet449b3f02014-10-15 23:42:09 +0000114 // 8-bit compressed displacement tuple/subvector format. This is only
115 // defined for NumElts <= 8.
116 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
117 !cast<CD8VForm>("CD8VT" # NumElts), ?);
118
Adam Nemet55536c62014-09-25 23:48:45 +0000119 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
120 !if (!eq (Size, 256), sub_ymm, ?));
121
122 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
123 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
124 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000125
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000126 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
127
Craig Topperabe80cc2016-08-28 06:06:28 +0000128 // A vector tye of the same width with element type i64. This is used to
129 // create patterns for logic ops.
130 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
131
Adam Nemet09377232014-10-08 23:25:31 +0000132 // A vector type of the same width with element type i32. This is used to
133 // create the canonical constant zero node ImmAllZerosV.
134 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
135 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000136
137 string ZSuffix = !if (!eq (Size, 128), "Z128",
138 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000139}
140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
142def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000143def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
144def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000145def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
146def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000147
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148// "x" in v32i8x_info means RC = VR256X
149def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
150def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
151def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
152def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
154def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
156def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
157def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
158def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
159def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000160def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
161def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000162
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000163// We map scalar types to the smallest (128-bit) vector type
164// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000165def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
166def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000167def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
168def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
169
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
171 X86VectorVTInfo i128> {
172 X86VectorVTInfo info512 = i512;
173 X86VectorVTInfo info256 = i256;
174 X86VectorVTInfo info128 = i128;
175}
176
177def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
178 v16i8x_info>;
179def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
180 v8i16x_info>;
181def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
182 v4i32x_info>;
183def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
184 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000185def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
186 v4f32x_info>;
187def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
188 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000189
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000190// This multiclass generates the masking variants from the non-masking
191// variant. It only provides the assembly pieces for the masking variants.
192// It assumes custom ISel patterns for masking which can be provided as
193// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000194multiclass AVX512_maskable_custom<bits<8> O, Format F,
195 dag Outs,
196 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
197 string OpcodeStr,
198 string AttSrcAsm, string IntelSrcAsm,
199 list<dag> Pattern,
200 list<dag> MaskingPattern,
201 list<dag> ZeroMaskingPattern,
202 string MaskingConstraint = "",
203 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000204 bit IsCommutable = 0,
205 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000206 let isCommutable = IsCommutable in
207 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000208 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000209 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000210 Pattern, itin>;
211
212 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000213 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000215 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
216 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000217 MaskingPattern, itin>,
218 EVEX_K {
219 // In case of the 3src subclass this is overridden with a let.
220 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000221 }
222
223 // Zero mask does not add any restrictions to commute operands transformation.
224 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
228 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 ZeroMaskingPattern,
230 itin>,
231 EVEX_KZ;
232}
233
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000234
Adam Nemet34801422014-10-08 23:25:39 +0000235// Common base class of AVX512_maskable and AVX512_maskable_3src.
236multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
237 dag Outs,
238 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
239 string OpcodeStr,
240 string AttSrcAsm, string IntelSrcAsm,
241 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000242 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000243 string MaskingConstraint = "",
244 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000245 bit IsCommutable = 0,
246 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000247 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
248 AttSrcAsm, IntelSrcAsm,
249 [(set _.RC:$dst, RHS)],
250 [(set _.RC:$dst, MaskingRHS)],
251 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000252 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000253 MaskingConstraint, NoItinerary, IsCommutable,
254 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000255
Adam Nemet2e91ee52014-08-14 17:13:19 +0000256// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000257// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000258// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000259multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
260 dag Outs, dag Ins, string OpcodeStr,
261 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000262 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000263 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000264 bit IsCommutable = 0, bit IsKCommutable = 0,
265 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000266 AVX512_maskable_common<O, F, _, Outs, Ins,
267 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
268 !con((ins _.KRCWM:$mask), Ins),
269 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000270 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000271 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000272
273// This multiclass generates the unconditional/non-masking, the masking and
274// the zero-masking variant of the scalar instruction.
275multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
276 dag Outs, dag Ins, string OpcodeStr,
277 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000278 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000279 InstrItinClass itin = NoItinerary,
280 bit IsCommutable = 0> :
281 AVX512_maskable_common<O, F, _, Outs, Ins,
282 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
283 !con((ins _.KRCWM:$mask), Ins),
284 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000285 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
286 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000287
Adam Nemet34801422014-10-08 23:25:39 +0000288// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000289// ($src1) is already tied to $dst so we just use that for the preserved
290// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
291// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000292multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
293 dag Outs, dag NonTiedIns, string OpcodeStr,
294 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000295 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000296 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000297 AVX512_maskable_common<O, F, _, Outs,
298 !con((ins _.RC:$src1), NonTiedIns),
299 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
300 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000302 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
303 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000308 dag RHS, bit IsCommutable = 0,
309 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000310 AVX512_maskable_common<O, F, _, Outs,
311 !con((ins _.RC:$src1), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
314 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000315 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000316 X86selects, "", NoItinerary, IsCommutable,
317 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000318
Adam Nemet34801422014-10-08 23:25:39 +0000319multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
320 dag Outs, dag Ins,
321 string OpcodeStr,
322 string AttSrcAsm, string IntelSrcAsm,
323 list<dag> Pattern> :
324 AVX512_maskable_custom<O, F, Outs, Ins,
325 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
326 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000327 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000328 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000329
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000330
331// Instruction with mask that puts result in mask register,
332// like "compare" and "vptest"
333multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
334 dag Outs,
335 dag Ins, dag MaskingIns,
336 string OpcodeStr,
337 string AttSrcAsm, string IntelSrcAsm,
338 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000339 list<dag> MaskingPattern,
340 bit IsCommutable = 0> {
341 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000343 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
344 "$dst, "#IntelSrcAsm#"}",
345 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346
347 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000348 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
349 "$dst {${mask}}, "#IntelSrcAsm#"}",
350 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000351}
352
353multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
354 dag Outs,
355 dag Ins, dag MaskingIns,
356 string OpcodeStr,
357 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000358 dag RHS, dag MaskingRHS,
359 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000360 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
361 AttSrcAsm, IntelSrcAsm,
362 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000363 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364
365multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
366 dag Outs, dag Ins, string OpcodeStr,
367 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000369 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
370 !con((ins _.KRCWM:$mask), Ins),
371 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000372 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000373
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000374multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
375 dag Outs, dag Ins, string OpcodeStr,
376 string AttSrcAsm, string IntelSrcAsm> :
377 AVX512_maskable_custom_cmp<O, F, Outs,
378 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000379 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000380
Craig Topperabe80cc2016-08-28 06:06:28 +0000381// This multiclass generates the unconditional/non-masking, the masking and
382// the zero-masking variant of the vector instruction. In the masking case, the
383// perserved vector elements come from a new dummy input operand tied to $dst.
384multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
385 dag Outs, dag Ins, string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
387 dag RHS, dag MaskedRHS,
388 InstrItinClass itin = NoItinerary,
389 bit IsCommutable = 0, SDNode Select = vselect> :
390 AVX512_maskable_custom<O, F, Outs, Ins,
391 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
392 !con((ins _.KRCWM:$mask), Ins),
393 OpcodeStr, AttSrcAsm, IntelSrcAsm,
394 [(set _.RC:$dst, RHS)],
395 [(set _.RC:$dst,
396 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
397 [(set _.RC:$dst,
398 (Select _.KRCWM:$mask, MaskedRHS,
399 _.ImmAllZerosV))],
400 "$src0 = $dst", itin, IsCommutable>;
401
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000402// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000403// no instruction is needed for the conversion.
404def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
407def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
408def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
412def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
413def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
417def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
418def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
422def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
423def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
428def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
429def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
432def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
433def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
434def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000435
Craig Topper9d9251b2016-05-08 20:10:20 +0000436// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
437// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
438// swizzled by ExecutionDepsFix to pxor.
439// We set canFoldAsLoad because this can be converted to a constant-pool
440// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000441let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000442 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000443def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000444 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000445def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
446 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000447}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000448
Craig Topper6393afc2017-01-09 02:44:34 +0000449// Alias instructions that allow VPTERNLOG to be used with a mask to create
450// a mix of all ones and all zeros elements. This is done this way to force
451// the same register to be used as input for all three sources.
452let isPseudo = 1, Predicates = [HasAVX512] in {
453def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
454 (ins VK16WM:$mask), "",
455 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
456 (v16i32 immAllOnesV),
457 (v16i32 immAllZerosV)))]>;
458def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
459 (ins VK8WM:$mask), "",
460 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
461 (bc_v8i64 (v16i32 immAllOnesV)),
462 (bc_v8i64 (v16i32 immAllZerosV))))]>;
463}
464
Craig Toppere5ce84a2016-05-08 21:33:53 +0000465let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000466 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000467def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
468 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
469def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
470 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
471}
472
Craig Topperadd9cc62016-12-18 06:23:14 +0000473// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
474// This is expanded by ExpandPostRAPseudos.
475let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000476 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000477 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
478 [(set FR32X:$dst, fp32imm0)]>;
479 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
480 [(set FR64X:$dst, fpimm0)]>;
481}
482
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000483//===----------------------------------------------------------------------===//
484// AVX-512 - VECTOR INSERT
485//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000486multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
487 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000488 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000490 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000491 "vinsert" # From.EltTypeName # "x" # From.NumElts,
492 "$src3, $src2, $src1", "$src1, $src2, $src3",
493 (vinsert_insert:$src3 (To.VT To.RC:$src1),
494 (From.VT From.RC:$src2),
495 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000496
Igor Breger0ede3cb2015-09-20 06:52:42 +0000497 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000498 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000499 "vinsert" # From.EltTypeName # "x" # From.NumElts,
500 "$src3, $src2, $src1", "$src1, $src2, $src3",
501 (vinsert_insert:$src3 (To.VT To.RC:$src1),
502 (From.VT (bitconvert (From.LdFrag addr:$src2))),
503 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
504 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000505 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000506}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000507
Igor Breger0ede3cb2015-09-20 06:52:42 +0000508multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
509 X86VectorVTInfo To, PatFrag vinsert_insert,
510 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
511 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000512 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000513 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
514 (To.VT (!cast<Instruction>(InstrStr#"rr")
515 To.RC:$src1, From.RC:$src2,
516 (INSERT_get_vinsert_imm To.RC:$ins)))>;
517
518 def : Pat<(vinsert_insert:$ins
519 (To.VT To.RC:$src1),
520 (From.VT (bitconvert (From.LdFrag addr:$src2))),
521 (iPTR imm)),
522 (To.VT (!cast<Instruction>(InstrStr#"rm")
523 To.RC:$src1, addr:$src2,
524 (INSERT_get_vinsert_imm To.RC:$ins)))>;
525 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000526}
527
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000528multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
529 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000530
531 let Predicates = [HasVLX] in
532 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
533 X86VectorVTInfo< 4, EltVT32, VR128X>,
534 X86VectorVTInfo< 8, EltVT32, VR256X>,
535 vinsert128_insert>, EVEX_V256;
536
537 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000538 X86VectorVTInfo< 4, EltVT32, VR128X>,
539 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000540 vinsert128_insert>, EVEX_V512;
541
542 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000543 X86VectorVTInfo< 4, EltVT64, VR256X>,
544 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000545 vinsert256_insert>, VEX_W, EVEX_V512;
546
547 let Predicates = [HasVLX, HasDQI] in
548 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
549 X86VectorVTInfo< 2, EltVT64, VR128X>,
550 X86VectorVTInfo< 4, EltVT64, VR256X>,
551 vinsert128_insert>, VEX_W, EVEX_V256;
552
553 let Predicates = [HasDQI] in {
554 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
555 X86VectorVTInfo< 2, EltVT64, VR128X>,
556 X86VectorVTInfo< 8, EltVT64, VR512>,
557 vinsert128_insert>, VEX_W, EVEX_V512;
558
559 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
560 X86VectorVTInfo< 8, EltVT32, VR256X>,
561 X86VectorVTInfo<16, EltVT32, VR512>,
562 vinsert256_insert>, EVEX_V512;
563 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000564}
565
Adam Nemet4e2ef472014-10-02 23:18:28 +0000566defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
567defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569// Codegen pattern with the alternative types,
570// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
571defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
572 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
573defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
574 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
575
576defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
577 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
578defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
579 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
580
581defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
582 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
583defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
584 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
585
586// Codegen pattern with the alternative types insert VEC128 into VEC256
587defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
589defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
591// Codegen pattern with the alternative types insert VEC128 into VEC512
592defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
594defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
596// Codegen pattern with the alternative types insert VEC256 into VEC512
597defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
598 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
599defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
600 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
601
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000602// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000603let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000604def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000605 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000606 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000607 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000608 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000609def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000610 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000611 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000612 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
614 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000615}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616
617//===----------------------------------------------------------------------===//
618// AVX-512 VECTOR EXTRACT
619//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620
Igor Breger7f69a992015-09-10 12:54:54 +0000621multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000622 X86VectorVTInfo From, X86VectorVTInfo To,
623 PatFrag vextract_extract,
624 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000625
626 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
627 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
628 // vextract_extract), we interesting only in patterns without mask,
629 // intrinsics pattern match generated bellow.
630 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000631 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000632 "vextract" # To.EltTypeName # "x" # To.NumElts,
633 "$idx, $src1", "$src1, $idx",
634 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
635 (iPTR imm)))]>,
636 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000637 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000638 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000639 "vextract" # To.EltTypeName # "x" # To.NumElts #
640 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
641 [(store (To.VT (vextract_extract:$idx
642 (From.VT From.RC:$src1), (iPTR imm))),
643 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000644
Craig Toppere1cac152016-06-07 07:27:54 +0000645 let mayStore = 1, hasSideEffects = 0 in
646 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
647 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000648 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000649 "vextract" # To.EltTypeName # "x" # To.NumElts #
650 "\t{$idx, $src1, $dst {${mask}}|"
651 "$dst {${mask}}, $src1, $idx}",
652 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000653 }
Renato Golindb7ea862015-09-09 19:44:40 +0000654
Craig Topperd4e58072016-10-31 05:55:57 +0000655 def : Pat<(To.VT (vselect To.KRCWM:$mask,
656 (vextract_extract:$ext (From.VT From.RC:$src1),
657 (iPTR imm)),
658 To.RC:$src0)),
659 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
660 From.ZSuffix # "rrk")
661 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
662 (EXTRACT_get_vextract_imm To.RC:$ext))>;
663
664 def : Pat<(To.VT (vselect To.KRCWM:$mask,
665 (vextract_extract:$ext (From.VT From.RC:$src1),
666 (iPTR imm)),
667 To.ImmAllZerosV)),
668 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
669 From.ZSuffix # "rrkz")
670 To.KRCWM:$mask, From.RC:$src1,
671 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000672}
673
Igor Bregerdefab3c2015-10-08 12:55:01 +0000674// Codegen pattern for the alternative types
675multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
676 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000677 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000678 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000679 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
680 (To.VT (!cast<Instruction>(InstrStr#"rr")
681 From.RC:$src1,
682 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000683 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
684 (iPTR imm))), addr:$dst),
685 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
686 (EXTRACT_get_vextract_imm To.RC:$ext))>;
687 }
Igor Breger7f69a992015-09-10 12:54:54 +0000688}
689
690multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000691 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000692 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000693 X86VectorVTInfo<16, EltVT32, VR512>,
694 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000695 vextract128_extract,
696 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000697 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000698 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000699 X86VectorVTInfo< 8, EltVT64, VR512>,
700 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000701 vextract256_extract,
702 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000703 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
704 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000705 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000706 X86VectorVTInfo< 8, EltVT32, VR256X>,
707 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000708 vextract128_extract,
709 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000710 EVEX_V256, EVEX_CD8<32, CD8VT4>;
711 let Predicates = [HasVLX, HasDQI] in
712 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
713 X86VectorVTInfo< 4, EltVT64, VR256X>,
714 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000715 vextract128_extract,
716 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
718 let Predicates = [HasDQI] in {
719 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
720 X86VectorVTInfo< 8, EltVT64, VR512>,
721 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000722 vextract128_extract,
723 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000724 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
725 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
726 X86VectorVTInfo<16, EltVT32, VR512>,
727 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000728 vextract256_extract,
729 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000730 EVEX_V512, EVEX_CD8<32, CD8VT8>;
731 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000732}
733
Adam Nemet55536c62014-09-25 23:48:45 +0000734defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
735defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000736
Igor Bregerdefab3c2015-10-08 12:55:01 +0000737// extract_subvector codegen patterns with the alternative types.
738// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
739defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
740 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
741defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
742 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
743
744defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000745 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000746defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
747 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
748
749defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
750 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
751defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
752 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
753
Craig Topper08a68572016-05-21 22:50:04 +0000754// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000755defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
756 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
757defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
758 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
759
760// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000761defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
762 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
763defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
764 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
765// Codegen pattern with the alternative types extract VEC256 from VEC512
766defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
767 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
768defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
769 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
770
Craig Topper5f3fef82016-05-22 07:40:58 +0000771// A 128-bit subvector extract from the first 256-bit vector position
772// is a subregister copy that needs no instruction.
773def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
774 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
775def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
776 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
777def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
778 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
779def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
780 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
781def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
782 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
783def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
784 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
785
786// A 256-bit subvector extract from the first 256-bit vector position
787// is a subregister copy that needs no instruction.
788def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
789 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
790def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
791 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
792def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
793 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
794def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
795 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
796def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
797 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
798def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
799 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
800
801let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802// A 128-bit subvector insert to the first 512-bit vector position
803// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000804def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
805 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
806def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
807 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
808def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
809 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
810def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
811 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
812def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
813 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
814def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
815 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816
Craig Topper5f3fef82016-05-22 07:40:58 +0000817// A 256-bit subvector insert to the first 512-bit vector position
818// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000819def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000821def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000823def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000825def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000826 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000827def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000828 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000829def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000830 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000831}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832
833// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000834def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000835 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000836 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000837 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
838 EVEX;
839
Craig Topper03b849e2016-05-21 22:50:11 +0000840def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000841 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000842 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000844 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000845
846//===---------------------------------------------------------------------===//
847// AVX-512 BROADCAST
848//---
Igor Breger131008f2016-05-01 08:40:00 +0000849// broadcast with a scalar argument.
850multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
851 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000852 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
853 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
854 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
855 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
856 (X86VBroadcast SrcInfo.FRC:$src),
857 DestInfo.RC:$src0)),
858 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
859 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
860 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
861 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
862 (X86VBroadcast SrcInfo.FRC:$src),
863 DestInfo.ImmAllZerosV)),
864 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
865 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000866}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000867
Igor Breger21296d22015-10-20 11:56:42 +0000868multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
869 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000870 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000871 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
872 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
873 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
874 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000875 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000876 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000877 (DestInfo.VT (X86VBroadcast
878 (SrcInfo.ScalarLdFrag addr:$src)))>,
879 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000880 }
Craig Toppere1cac152016-06-07 07:27:54 +0000881
Craig Topper80934372016-07-16 03:42:59 +0000882 def : Pat<(DestInfo.VT (X86VBroadcast
883 (SrcInfo.VT (scalar_to_vector
884 (SrcInfo.ScalarLdFrag addr:$src))))),
885 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000886 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
887 (X86VBroadcast
888 (SrcInfo.VT (scalar_to_vector
889 (SrcInfo.ScalarLdFrag addr:$src)))),
890 DestInfo.RC:$src0)),
891 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
892 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000893 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
894 (X86VBroadcast
895 (SrcInfo.VT (scalar_to_vector
896 (SrcInfo.ScalarLdFrag addr:$src)))),
897 DestInfo.ImmAllZerosV)),
898 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
899 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000900}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000901
Craig Topper80934372016-07-16 03:42:59 +0000902multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000903 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000904 let Predicates = [HasAVX512] in
905 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
906 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
907 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000908
909 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000910 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000911 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000912 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000913 }
914}
915
Craig Topper80934372016-07-16 03:42:59 +0000916multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
917 AVX512VLVectorVTInfo _> {
918 let Predicates = [HasAVX512] in
919 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
920 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
921 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000922
Craig Topper80934372016-07-16 03:42:59 +0000923 let Predicates = [HasVLX] in {
924 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
925 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
926 EVEX_V256;
927 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
928 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
929 EVEX_V128;
930 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000931}
Craig Topper80934372016-07-16 03:42:59 +0000932defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
933 avx512vl_f32_info>;
934defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
935 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000936
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000937def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000938 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000939def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000940 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000941
Robert Khasanovcbc57032014-12-09 16:38:41 +0000942multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
943 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000944 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000945 (ins SrcRC:$src),
946 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000947 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948}
949
Robert Khasanovcbc57032014-12-09 16:38:41 +0000950multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
951 RegisterClass SrcRC, Predicate prd> {
952 let Predicates = [prd] in
953 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
954 let Predicates = [prd, HasVLX] in {
955 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
956 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
957 }
958}
959
Igor Breger0aeda372016-02-07 08:30:50 +0000960let isCodeGenOnly = 1 in {
961defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000962 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000963defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000964 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000965}
966let isAsmParserOnly = 1 in {
967 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
968 GR32, HasBWI>;
969 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000970 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000971}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000972defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
973 HasAVX512>;
974defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
975 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000976
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000977def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000978 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000980 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000981
Igor Breger21296d22015-10-20 11:56:42 +0000982// Provide aliases for broadcast from the same register class that
983// automatically does the extract.
984multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
985 X86VectorVTInfo SrcInfo> {
986 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
987 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
988 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
989}
990
991multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
992 AVX512VLVectorVTInfo _, Predicate prd> {
993 let Predicates = [prd] in {
994 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
995 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
996 EVEX_V512;
997 // Defined separately to avoid redefinition.
998 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
999 }
1000 let Predicates = [prd, HasVLX] in {
1001 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1002 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1003 EVEX_V256;
1004 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1005 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001006 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001007}
1008
Igor Breger21296d22015-10-20 11:56:42 +00001009defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1010 avx512vl_i8_info, HasBWI>;
1011defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1012 avx512vl_i16_info, HasBWI>;
1013defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1014 avx512vl_i32_info, HasAVX512>;
1015defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1016 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001017
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001018multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1019 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001020 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001021 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1022 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001023 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001024 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001025}
1026
Craig Topperbe351ee2016-10-01 06:01:23 +00001027let Predicates = [HasVLX, HasBWI] in {
1028 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1029 // This means we'll encounter truncated i32 loads; match that here.
1030 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1031 (VPBROADCASTWZ128m addr:$src)>;
1032 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1033 (VPBROADCASTWZ256m addr:$src)>;
1034 def : Pat<(v8i16 (X86VBroadcast
1035 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1036 (VPBROADCASTWZ128m addr:$src)>;
1037 def : Pat<(v16i16 (X86VBroadcast
1038 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1039 (VPBROADCASTWZ256m addr:$src)>;
1040}
1041
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001042//===----------------------------------------------------------------------===//
1043// AVX-512 BROADCAST SUBVECTORS
1044//
1045
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001046defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1047 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001048 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001049defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1050 v16f32_info, v4f32x_info>,
1051 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1052defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1053 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001054 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001055defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1056 v8f64_info, v4f64x_info>, VEX_W,
1057 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1058
Craig Topper715ad7f2016-10-16 23:29:51 +00001059let Predicates = [HasAVX512] in {
1060def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1061 (VBROADCASTI64X4rm addr:$src)>;
1062def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1063 (VBROADCASTI64X4rm addr:$src)>;
1064
1065// Provide fallback in case the load node that is used in the patterns above
1066// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001067def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1068 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001069 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001070def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1071 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001072 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001073def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1074 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1075 (v16i16 VR256X:$src), 1)>;
1076def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1077 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1078 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001079
1080def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1081 (VBROADCASTI32X4rm addr:$src)>;
1082def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1083 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001084}
1085
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001086let Predicates = [HasVLX] in {
1087defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1088 v8i32x_info, v4i32x_info>,
1089 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1090defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1091 v8f32x_info, v4f32x_info>,
1092 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001093
1094def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1095 (VBROADCASTI32X4Z256rm addr:$src)>;
1096def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1097 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001098
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001099// Provide fallback in case the load node that is used in the patterns above
1100// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001101def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001102 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001103 (v4f32 VR128X:$src), 1)>;
1104def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001105 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001106 (v4i32 VR128X:$src), 1)>;
1107def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001108 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001109 (v8i16 VR128X:$src), 1)>;
1110def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001111 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001112 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001113}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001114
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001115let Predicates = [HasVLX, HasDQI] in {
1116defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1117 v4i64x_info, v2i64x_info>, VEX_W,
1118 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1119defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1120 v4f64x_info, v2f64x_info>, VEX_W,
1121 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001122
1123// Provide fallback in case the load node that is used in the patterns above
1124// is used by additional users, which prevents the pattern selection.
1125def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1126 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1127 (v2f64 VR128X:$src), 1)>;
1128def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1129 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1130 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001131}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001132
1133let Predicates = [HasVLX, NoDQI] in {
1134def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1135 (VBROADCASTF32X4Z256rm addr:$src)>;
1136def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1137 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001138
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001139// Provide fallback in case the load node that is used in the patterns above
1140// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001141def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001142 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001143 (v2f64 VR128X:$src), 1)>;
1144def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001145 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1146 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001147}
1148
Craig Topper715ad7f2016-10-16 23:29:51 +00001149let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001150def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1151 (VBROADCASTF32X4rm addr:$src)>;
1152def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1153 (VBROADCASTI32X4rm addr:$src)>;
1154
Craig Topper715ad7f2016-10-16 23:29:51 +00001155def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1156 (VBROADCASTF64X4rm addr:$src)>;
1157def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1158 (VBROADCASTI64X4rm addr:$src)>;
1159
1160// Provide fallback in case the load node that is used in the patterns above
1161// is used by additional users, which prevents the pattern selection.
1162def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1163 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1164 (v8f32 VR256X:$src), 1)>;
1165def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1166 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1167 (v8i32 VR256X:$src), 1)>;
1168}
1169
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001170let Predicates = [HasDQI] in {
1171defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1172 v8i64_info, v2i64x_info>, VEX_W,
1173 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1174defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1175 v16i32_info, v8i32x_info>,
1176 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1177defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1178 v8f64_info, v2f64x_info>, VEX_W,
1179 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1180defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1181 v16f32_info, v8f32x_info>,
1182 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001183
1184// Provide fallback in case the load node that is used in the patterns above
1185// is used by additional users, which prevents the pattern selection.
1186def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1187 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1188 (v8f32 VR256X:$src), 1)>;
1189def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1190 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1191 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001192}
Adam Nemet73f72e12014-06-27 00:43:38 +00001193
Igor Bregerfa798a92015-11-02 07:39:36 +00001194multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001195 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001196 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001197 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001198 EVEX_V512;
1199 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001200 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001201 EVEX_V256;
1202}
1203
1204multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001205 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1206 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001207
1208 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001209 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1210 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001211}
1212
Craig Topper51e052f2016-10-15 16:26:02 +00001213defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1214 avx512vl_i32_info, avx512vl_i64_info>;
1215defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1216 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001217
Craig Topper52317e82017-01-15 05:47:45 +00001218let Predicates = [HasVLX] in {
1219def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1220 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1221def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1222 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1223}
1224
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001225def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001226 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001227def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1228 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1229
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001230def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001231 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001232def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1233 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001234
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001235//===----------------------------------------------------------------------===//
1236// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1237//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001238multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1239 X86VectorVTInfo _, RegisterClass KRC> {
1240 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001241 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001242 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001243}
1244
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001245multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001246 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1247 let Predicates = [HasCDI] in
1248 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1249 let Predicates = [HasCDI, HasVLX] in {
1250 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1251 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1252 }
1253}
1254
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001255defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001256 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001257defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001258 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001259
1260//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001261// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001262multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001263let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001264 // The index operand in the pattern should really be an integer type. However,
1265 // if we do that and it happens to come from a bitcast, then it becomes
1266 // difficult to find the bitcast needed to convert the index to the
1267 // destination type for the passthru since it will be folded with the bitcast
1268 // of the index operand.
1269 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001270 (ins _.RC:$src2, _.RC:$src3),
1271 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001272 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001273 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001274
Craig Topper4fa3b502016-09-06 06:56:59 +00001275 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001276 (ins _.RC:$src2, _.MemOp:$src3),
1277 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001278 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001279 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001280 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001281 }
1282}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001283multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001284 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001285 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001286 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001287 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1288 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1289 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001290 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001291 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1292 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001293}
1294
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001295multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001296 AVX512VLVectorVTInfo VTInfo> {
1297 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1298 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001299 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001300 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1301 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1302 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1303 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001304 }
1305}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001306
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001307multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001308 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001309 Predicate Prd> {
1310 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001311 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001312 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001313 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1314 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001315 }
1316}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001317
Craig Topperaad5f112015-11-30 00:13:24 +00001318defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001319 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001320defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001321 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001322defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001323 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001324 VEX_W, EVEX_CD8<16, CD8VF>;
1325defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001326 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001327 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001328defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001329 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001330defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001331 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001332
Craig Topperaad5f112015-11-30 00:13:24 +00001333// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001334multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001335 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001336let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001337 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1338 (ins IdxVT.RC:$src2, _.RC:$src3),
1339 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001340 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1341 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001342
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001343 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1344 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1345 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001346 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001347 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001348 EVEX_4V, AVX5128IBase;
1349 }
1350}
1351multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001352 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001353 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001354 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1355 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1356 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1357 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001358 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001359 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1360 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001361}
1362
1363multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001364 AVX512VLVectorVTInfo VTInfo,
1365 AVX512VLVectorVTInfo ShuffleMask> {
1366 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001367 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001368 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001369 ShuffleMask.info512>, EVEX_V512;
1370 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001371 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001372 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001373 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001374 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001375 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001376 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001377 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1378 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001379 }
1380}
1381
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001382multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001383 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001384 AVX512VLVectorVTInfo Idx,
1385 Predicate Prd> {
1386 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001387 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1388 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001389 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001390 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1391 Idx.info128>, EVEX_V128;
1392 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1393 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001394 }
1395}
1396
Craig Toppera47576f2015-11-26 20:21:29 +00001397defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001398 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001399defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001400 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001401defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1402 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1403 VEX_W, EVEX_CD8<16, CD8VF>;
1404defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1405 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1406 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001407defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001408 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001409defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001410 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001411
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001412//===----------------------------------------------------------------------===//
1413// AVX-512 - BLEND using mask
1414//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001415multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001416 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001417 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1418 (ins _.RC:$src1, _.RC:$src2),
1419 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001420 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001421 []>, EVEX_4V;
1422 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1423 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001424 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001425 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001426 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001427 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1428 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1429 !strconcat(OpcodeStr,
1430 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1431 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001432 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001433 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1434 (ins _.RC:$src1, _.MemOp:$src2),
1435 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001436 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001437 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1438 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1439 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001440 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001441 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001442 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001443 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1444 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1445 !strconcat(OpcodeStr,
1446 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1447 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1448 }
Craig Toppera74e3082017-01-07 22:20:34 +00001449 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001450}
1451multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1452
Craig Topper81f20aa2017-01-07 22:20:26 +00001453 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001454 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1455 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1456 !strconcat(OpcodeStr,
1457 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1458 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001459 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001460
1461 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1462 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1463 !strconcat(OpcodeStr,
1464 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1465 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001466 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001467 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001468}
1469
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001470multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1471 AVX512VLVectorVTInfo VTInfo> {
1472 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1473 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001474
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001475 let Predicates = [HasVLX] in {
1476 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1477 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1478 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1479 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1480 }
1481}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001482
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001483multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1484 AVX512VLVectorVTInfo VTInfo> {
1485 let Predicates = [HasBWI] in
1486 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001487
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001488 let Predicates = [HasBWI, HasVLX] in {
1489 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1490 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1491 }
1492}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001493
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001494
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001495defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1496defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1497defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1498defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1499defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1500defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001501
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001502
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001503//===----------------------------------------------------------------------===//
1504// Compare Instructions
1505//===----------------------------------------------------------------------===//
1506
1507// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001508
1509multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1510
1511 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1512 (outs _.KRC:$dst),
1513 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1514 "vcmp${cc}"#_.Suffix,
1515 "$src2, $src1", "$src1, $src2",
1516 (OpNode (_.VT _.RC:$src1),
1517 (_.VT _.RC:$src2),
1518 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001519 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1520 (outs _.KRC:$dst),
1521 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1522 "vcmp${cc}"#_.Suffix,
1523 "$src2, $src1", "$src1, $src2",
1524 (OpNode (_.VT _.RC:$src1),
1525 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1526 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001527
1528 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1529 (outs _.KRC:$dst),
1530 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1531 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001532 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001533 (OpNodeRnd (_.VT _.RC:$src1),
1534 (_.VT _.RC:$src2),
1535 imm:$cc,
1536 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1537 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001538 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001539 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1540 (outs VK1:$dst),
1541 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1542 "vcmp"#_.Suffix,
1543 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1544 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1545 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001546 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001547 "vcmp"#_.Suffix,
1548 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1549 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1550
1551 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1552 (outs _.KRC:$dst),
1553 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1554 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001555 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001556 EVEX_4V, EVEX_B;
1557 }// let isAsmParserOnly = 1, hasSideEffects = 0
1558
1559 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001560 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001561 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1562 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1563 !strconcat("vcmp${cc}", _.Suffix,
1564 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1565 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1566 _.FRC:$src2,
1567 imm:$cc))],
1568 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001569 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1570 (outs _.KRC:$dst),
1571 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1572 !strconcat("vcmp${cc}", _.Suffix,
1573 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1574 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1575 (_.ScalarLdFrag addr:$src2),
1576 imm:$cc))],
1577 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001578 }
1579}
1580
1581let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001582 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001583 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1584 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001585 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001586 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1587 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001588}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001589
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001590multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001591 X86VectorVTInfo _, bit IsCommutable> {
1592 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001593 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001594 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1595 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1596 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001597 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1598 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001599 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1600 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1601 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1602 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001603 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001604 def rrk : AVX512BI<opc, MRMSrcReg,
1605 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1606 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1607 "$dst {${mask}}, $src1, $src2}"),
1608 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1609 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1610 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001611 def rmk : AVX512BI<opc, MRMSrcMem,
1612 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1613 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1614 "$dst {${mask}}, $src1, $src2}"),
1615 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1616 (OpNode (_.VT _.RC:$src1),
1617 (_.VT (bitconvert
1618 (_.LdFrag addr:$src2))))))],
1619 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001620}
1621
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001622multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001623 X86VectorVTInfo _, bit IsCommutable> :
1624 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001625 def rmb : AVX512BI<opc, MRMSrcMem,
1626 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1627 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1628 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1629 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1630 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1631 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1632 def rmbk : AVX512BI<opc, MRMSrcMem,
1633 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1634 _.ScalarMemOp:$src2),
1635 !strconcat(OpcodeStr,
1636 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1637 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1638 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1639 (OpNode (_.VT _.RC:$src1),
1640 (X86VBroadcast
1641 (_.ScalarLdFrag addr:$src2)))))],
1642 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001643}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001644
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001645multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001646 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1647 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001648 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001649 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1650 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001651
1652 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001653 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1654 IsCommutable>, EVEX_V256;
1655 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1656 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001657 }
1658}
1659
1660multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1661 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001662 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001663 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001664 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1665 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001666
1667 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001668 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1669 IsCommutable>, EVEX_V256;
1670 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1671 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001672 }
1673}
1674
1675defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001676 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001677 EVEX_CD8<8, CD8VF>;
1678
1679defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001680 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001681 EVEX_CD8<16, CD8VF>;
1682
Robert Khasanovf70f7982014-09-18 14:06:55 +00001683defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001684 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001685 EVEX_CD8<32, CD8VF>;
1686
Robert Khasanovf70f7982014-09-18 14:06:55 +00001687defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001688 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001689 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1690
1691defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1692 avx512vl_i8_info, HasBWI>,
1693 EVEX_CD8<8, CD8VF>;
1694
1695defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1696 avx512vl_i16_info, HasBWI>,
1697 EVEX_CD8<16, CD8VF>;
1698
Robert Khasanovf70f7982014-09-18 14:06:55 +00001699defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001700 avx512vl_i32_info, HasAVX512>,
1701 EVEX_CD8<32, CD8VF>;
1702
Robert Khasanovf70f7982014-09-18 14:06:55 +00001703defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001704 avx512vl_i64_info, HasAVX512>,
1705 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001706
Craig Topper8b9e6712016-09-02 04:25:30 +00001707let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001708def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001709 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001710 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1711 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001712
1713def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001714 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001715 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1716 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001717}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001718
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1720 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001721 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001722 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001723 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001724 !strconcat("vpcmp${cc}", Suffix,
1725 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001726 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1727 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001728 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1729 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001730 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001731 !strconcat("vpcmp${cc}", Suffix,
1732 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001733 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1734 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001735 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001736 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1737 def rrik : AVX512AIi8<opc, MRMSrcReg,
1738 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001739 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001740 !strconcat("vpcmp${cc}", Suffix,
1741 "\t{$src2, $src1, $dst {${mask}}|",
1742 "$dst {${mask}}, $src1, $src2}"),
1743 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1744 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001745 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001746 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001747 def rmik : AVX512AIi8<opc, MRMSrcMem,
1748 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001749 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001750 !strconcat("vpcmp${cc}", Suffix,
1751 "\t{$src2, $src1, $dst {${mask}}|",
1752 "$dst {${mask}}, $src1, $src2}"),
1753 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1754 (OpNode (_.VT _.RC:$src1),
1755 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001756 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001757 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1758
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001759 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001760 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001761 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001762 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001763 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1764 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001765 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001766 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001767 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001768 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001769 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1770 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001771 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001772 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1773 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001774 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001775 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001776 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1777 "$dst {${mask}}, $src1, $src2, $cc}"),
1778 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001779 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001780 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1781 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001782 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001783 !strconcat("vpcmp", Suffix,
1784 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1785 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001786 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001787 }
1788}
1789
Robert Khasanov29e3b962014-08-27 09:34:37 +00001790multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001791 X86VectorVTInfo _> :
1792 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001793 def rmib : AVX512AIi8<opc, MRMSrcMem,
1794 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001795 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001796 !strconcat("vpcmp${cc}", Suffix,
1797 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1798 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1799 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1800 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001801 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001802 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1803 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1804 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001805 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001806 !strconcat("vpcmp${cc}", Suffix,
1807 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1808 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1809 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1810 (OpNode (_.VT _.RC:$src1),
1811 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001812 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001813 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001814
Robert Khasanov29e3b962014-08-27 09:34:37 +00001815 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001816 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001817 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1818 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001819 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001820 !strconcat("vpcmp", Suffix,
1821 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1822 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1823 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1824 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1825 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001826 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001827 !strconcat("vpcmp", Suffix,
1828 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1829 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1830 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1831 }
1832}
1833
1834multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1835 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1836 let Predicates = [prd] in
1837 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1838
1839 let Predicates = [prd, HasVLX] in {
1840 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1841 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1842 }
1843}
1844
1845multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1846 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1847 let Predicates = [prd] in
1848 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1849 EVEX_V512;
1850
1851 let Predicates = [prd, HasVLX] in {
1852 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1853 EVEX_V256;
1854 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1855 EVEX_V128;
1856 }
1857}
1858
1859defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1860 HasBWI>, EVEX_CD8<8, CD8VF>;
1861defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1862 HasBWI>, EVEX_CD8<8, CD8VF>;
1863
1864defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1865 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1866defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1867 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1868
Robert Khasanovf70f7982014-09-18 14:06:55 +00001869defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001870 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001871defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001872 HasAVX512>, EVEX_CD8<32, CD8VF>;
1873
Robert Khasanovf70f7982014-09-18 14:06:55 +00001874defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001875 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001876defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001877 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001878
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001879multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001880
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001881 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1882 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1883 "vcmp${cc}"#_.Suffix,
1884 "$src2, $src1", "$src1, $src2",
1885 (X86cmpm (_.VT _.RC:$src1),
1886 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001887 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001888
Craig Toppere1cac152016-06-07 07:27:54 +00001889 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1890 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1891 "vcmp${cc}"#_.Suffix,
1892 "$src2, $src1", "$src1, $src2",
1893 (X86cmpm (_.VT _.RC:$src1),
1894 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1895 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001896
Craig Toppere1cac152016-06-07 07:27:54 +00001897 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1898 (outs _.KRC:$dst),
1899 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1900 "vcmp${cc}"#_.Suffix,
1901 "${src2}"##_.BroadcastStr##", $src1",
1902 "$src1, ${src2}"##_.BroadcastStr,
1903 (X86cmpm (_.VT _.RC:$src1),
1904 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1905 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001906 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001907 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001908 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1909 (outs _.KRC:$dst),
1910 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1911 "vcmp"#_.Suffix,
1912 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1913
1914 let mayLoad = 1 in {
1915 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1916 (outs _.KRC:$dst),
1917 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1918 "vcmp"#_.Suffix,
1919 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1920
1921 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1922 (outs _.KRC:$dst),
1923 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1924 "vcmp"#_.Suffix,
1925 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1926 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1927 }
1928 }
1929}
1930
1931multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1932 // comparison code form (VCMP[EQ/LT/LE/...]
1933 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1934 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1935 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001936 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001937 (X86cmpmRnd (_.VT _.RC:$src1),
1938 (_.VT _.RC:$src2),
1939 imm:$cc,
1940 (i32 FROUND_NO_EXC))>, EVEX_B;
1941
1942 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1943 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1944 (outs _.KRC:$dst),
1945 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1946 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001947 "$cc, {sae}, $src2, $src1",
1948 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001949 }
1950}
1951
1952multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1953 let Predicates = [HasAVX512] in {
1954 defm Z : avx512_vcmp_common<_.info512>,
1955 avx512_vcmp_sae<_.info512>, EVEX_V512;
1956
1957 }
1958 let Predicates = [HasAVX512,HasVLX] in {
1959 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1960 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001961 }
1962}
1963
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001964defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1965 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1966defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1967 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001968
1969def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1970 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00001971 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1972 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001973 imm:$cc), VK8)>;
1974def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1975 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00001976 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1977 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001978 imm:$cc), VK8)>;
1979def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1980 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00001981 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1982 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001983 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001984
Asaf Badouh572bbce2015-09-20 08:46:07 +00001985// ----------------------------------------------------------------
1986// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001987//handle fpclass instruction mask = op(reg_scalar,imm)
1988// op(mem_scalar,imm)
1989multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1990 X86VectorVTInfo _, Predicate prd> {
1991 let Predicates = [prd] in {
1992 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1993 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001994 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001995 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1996 (i32 imm:$src2)))], NoItinerary>;
1997 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1998 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1999 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002000 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002001 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002002 (OpNode (_.VT _.RC:$src1),
2003 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002004 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2005 (ins _.MemOp:$src1, i32u8imm:$src2),
2006 OpcodeStr##_.Suffix##
2007 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2008 [(set _.KRC:$dst,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002009 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002010 (i32 imm:$src2)))], NoItinerary>;
2011 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2012 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2013 OpcodeStr##_.Suffix##
2014 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2015 [(set _.KRC:$dst,(or _.KRCWM:$mask,
2016 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2017 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002018 }
2019}
2020
Asaf Badouh572bbce2015-09-20 08:46:07 +00002021//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2022// fpclass(reg_vec, mem_vec, imm)
2023// fpclass(reg_vec, broadcast(eltVt), imm)
2024multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2025 X86VectorVTInfo _, string mem, string broadcast>{
2026 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2027 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002028 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002029 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2030 (i32 imm:$src2)))], NoItinerary>;
2031 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2032 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2033 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002034 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002035 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002036 (OpNode (_.VT _.RC:$src1),
2037 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002038 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2039 (ins _.MemOp:$src1, i32u8imm:$src2),
2040 OpcodeStr##_.Suffix##mem#
2041 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002042 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002043 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2044 (i32 imm:$src2)))], NoItinerary>;
2045 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2046 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2047 OpcodeStr##_.Suffix##mem#
2048 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002049 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002050 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2051 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2052 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2053 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2054 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2055 _.BroadcastStr##", $dst|$dst, ${src1}"
2056 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002057 [(set _.KRC:$dst,(OpNode
2058 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002059 (_.ScalarLdFrag addr:$src1))),
2060 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2061 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2062 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2063 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2064 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2065 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002066 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2067 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002068 (_.ScalarLdFrag addr:$src1))),
2069 (i32 imm:$src2))))], NoItinerary>,
2070 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002071}
2072
Asaf Badouh572bbce2015-09-20 08:46:07 +00002073multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002074 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002075 string broadcast>{
2076 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002077 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002078 broadcast>, EVEX_V512;
2079 }
2080 let Predicates = [prd, HasVLX] in {
2081 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2082 broadcast>, EVEX_V128;
2083 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2084 broadcast>, EVEX_V256;
2085 }
2086}
2087
2088multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002089 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002090 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002091 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002092 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002093 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2094 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2095 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2096 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2097 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002098}
2099
Asaf Badouh696e8e02015-10-18 11:04:38 +00002100defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2101 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002102
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002103//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002104// Mask register copy, including
2105// - copy between mask registers
2106// - load/store mask registers
2107// - copy from GPR to mask register and vice versa
2108//
2109multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2110 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002111 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002112 let hasSideEffects = 0 in
2113 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2114 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2115 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2116 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2117 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2118 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2119 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2120 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002121}
2122
2123multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2124 string OpcodeStr,
2125 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002126 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002127 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002128 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002130 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002131 }
2132}
2133
Robert Khasanov74acbb72014-07-23 14:49:42 +00002134let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002135 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002136 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2137 VEX, PD;
2138
2139let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002140 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002141 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002142 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002143
2144let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002145 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2146 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002147 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2148 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002149 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2150 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002151 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2152 VEX, XD, VEX_W;
2153}
2154
2155// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002156def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2157 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2158def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2159 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2160
2161def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2162 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2163def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2164 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2165
2166def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002167 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002168def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002169 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002170 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2171
2172def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002173 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2174def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2175 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002176def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002177 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002178 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2179
2180def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2181 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2182def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2183 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2184def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2185 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2186def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2187 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002188
Robert Khasanov74acbb72014-07-23 14:49:42 +00002189// Load/store kreg
2190let Predicates = [HasDQI] in {
2191 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2192 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002193 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2194 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002195
2196 def : Pat<(store VK4:$src, addr:$dst),
2197 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2198 def : Pat<(store VK2:$src, addr:$dst),
2199 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002200 def : Pat<(store VK1:$src, addr:$dst),
2201 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002202
2203 def : Pat<(v2i1 (load addr:$src)),
2204 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2205 def : Pat<(v4i1 (load addr:$src)),
2206 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002207}
2208let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002209 def : Pat<(store VK1:$src, addr:$dst),
2210 (MOV8mr addr:$dst,
2211 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2212 sub_8bit))>;
2213 def : Pat<(store VK2:$src, addr:$dst),
2214 (MOV8mr addr:$dst,
2215 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2216 sub_8bit))>;
2217 def : Pat<(store VK4:$src, addr:$dst),
2218 (MOV8mr addr:$dst,
2219 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002220 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002221 def : Pat<(store VK8:$src, addr:$dst),
2222 (MOV8mr addr:$dst,
2223 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2224 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002225
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002226 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002227 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002228 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002229 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002230 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002231 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002232}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002233
Robert Khasanov74acbb72014-07-23 14:49:42 +00002234let Predicates = [HasAVX512] in {
2235 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002236 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002237 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002238 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002239 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2240 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002241}
2242let Predicates = [HasBWI] in {
2243 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2244 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002245 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2246 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002247 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2248 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002249 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2250 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002251}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002252
Robert Khasanov74acbb72014-07-23 14:49:42 +00002253let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002254 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002255 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2256 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002257
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002258 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002259 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002260
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002261 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2262 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2263
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002264 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002265 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002266 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2267 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002268 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002269
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002270 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002271 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002272 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2273 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002274 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002275
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002276 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002277 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002278
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002279 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002280 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002281
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002282 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002283 (EXTRACT_SUBREG
2284 (AND32ri8 (KMOVWrk
2285 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002286
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002287 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002288 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002289
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002290 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002291 (AND64ri8 (SUBREG_TO_REG (i64 0),
2292 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002293
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002294 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002295 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002296 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002297
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002298 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002299 (EXTRACT_SUBREG
2300 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2301 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002302
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002303 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002304 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002305}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002306def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2307 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2308def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2309 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2310def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2311 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2312def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2313 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2314def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2315 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2316def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2317 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002318
Igor Bregerd6c187b2016-01-27 08:43:25 +00002319def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2320def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2321def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2322
Igor Bregera77b14d2016-08-11 12:13:46 +00002323def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2324def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2325def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2326def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2327def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2328def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002329
2330// Mask unary operation
2331// - KNOT
2332multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002333 RegisterClass KRC, SDPatternOperator OpNode,
2334 Predicate prd> {
2335 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002336 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002337 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338 [(set KRC:$dst, (OpNode KRC:$src))]>;
2339}
2340
Robert Khasanov74acbb72014-07-23 14:49:42 +00002341multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2342 SDPatternOperator OpNode> {
2343 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2344 HasDQI>, VEX, PD;
2345 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2346 HasAVX512>, VEX, PS;
2347 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2348 HasBWI>, VEX, PD, VEX_W;
2349 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2350 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002351}
2352
Craig Topper7b9cc142016-11-03 06:04:28 +00002353defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002354
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002355multiclass avx512_mask_unop_int<string IntName, string InstName> {
2356 let Predicates = [HasAVX512] in
2357 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2358 (i16 GR16:$src)),
2359 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2360 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2361}
2362defm : avx512_mask_unop_int<"knot", "KNOT">;
2363
Robert Khasanov74acbb72014-07-23 14:49:42 +00002364// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002365let Predicates = [HasAVX512, NoDQI] in
2366def : Pat<(vnot VK8:$src),
2367 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2368
2369def : Pat<(vnot VK4:$src),
2370 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2371def : Pat<(vnot VK2:$src),
2372 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002373
2374// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002375// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002376multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002377 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002378 Predicate prd, bit IsCommutable> {
2379 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002380 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2381 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002382 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002383 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2384}
2385
Robert Khasanov595683d2014-07-28 13:46:45 +00002386multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002387 SDPatternOperator OpNode, bit IsCommutable,
2388 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002389 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002390 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002391 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002392 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002393 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002394 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002395 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002396 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002397}
2398
2399def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2400def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002401// These nodes use 'vnot' instead of 'not' to support vectors.
2402def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2403def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002404
Craig Topper7b9cc142016-11-03 06:04:28 +00002405defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2406defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2407defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2408defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2409defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2410defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002411
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002412multiclass avx512_mask_binop_int<string IntName, string InstName> {
2413 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002414 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2415 (i16 GR16:$src1), (i16 GR16:$src2)),
2416 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2417 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2418 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002419}
2420
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002421defm : avx512_mask_binop_int<"kand", "KAND">;
2422defm : avx512_mask_binop_int<"kandn", "KANDN">;
2423defm : avx512_mask_binop_int<"kor", "KOR">;
2424defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2425defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002426
Craig Topper7b9cc142016-11-03 06:04:28 +00002427multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2428 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002429 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2430 // for the DQI set, this type is legal and KxxxB instruction is used
2431 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002432 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002433 (COPY_TO_REGCLASS
2434 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2435 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2436
2437 // All types smaller than 8 bits require conversion anyway
2438 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2439 (COPY_TO_REGCLASS (Inst
2440 (COPY_TO_REGCLASS VK1:$src1, VK16),
2441 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002442 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002443 (COPY_TO_REGCLASS (Inst
2444 (COPY_TO_REGCLASS VK2:$src1, VK16),
2445 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002446 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002447 (COPY_TO_REGCLASS (Inst
2448 (COPY_TO_REGCLASS VK4:$src1, VK16),
2449 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002450}
2451
Craig Topper7b9cc142016-11-03 06:04:28 +00002452defm : avx512_binop_pat<and, and, KANDWrr>;
2453defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2454defm : avx512_binop_pat<or, or, KORWrr>;
2455defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2456defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002457
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002458// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002459multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2460 RegisterClass KRCSrc, Predicate prd> {
2461 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002462 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002463 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2464 (ins KRC:$src1, KRC:$src2),
2465 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2466 VEX_4V, VEX_L;
2467
2468 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2469 (!cast<Instruction>(NAME##rr)
2470 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2471 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2472 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473}
2474
Igor Bregera54a1a82015-09-08 13:10:00 +00002475defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2476defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2477defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002478
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002479// Mask bit testing
2480multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002481 SDNode OpNode, Predicate prd> {
2482 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002484 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002485 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2486}
2487
Igor Breger5ea0a6812015-08-31 13:30:19 +00002488multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2489 Predicate prdW = HasAVX512> {
2490 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2491 VEX, PD;
2492 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2493 VEX, PS;
2494 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2495 VEX, PS, VEX_W;
2496 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2497 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002498}
2499
2500defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002501defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002502
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002503// Mask shift
2504multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2505 SDNode OpNode> {
2506 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002507 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002509 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2511}
2512
2513multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2514 SDNode OpNode> {
2515 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002516 VEX, TAPD, VEX_W;
2517 let Predicates = [HasDQI] in
2518 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2519 VEX, TAPD;
2520 let Predicates = [HasBWI] in {
2521 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2522 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002523 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2524 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002525 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526}
2527
Craig Topper3b7e8232017-01-30 00:06:01 +00002528defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2529defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002530
2531// Mask setting all 0s or 1s
2532multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2533 let Predicates = [HasAVX512] in
2534 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2535 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2536 [(set KRC:$dst, (VT Val))]>;
2537}
2538
2539multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002540 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002541 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2542 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002543}
2544
2545defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2546defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2547
2548// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2549let Predicates = [HasAVX512] in {
2550 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002551 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2552 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002553 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002554 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2555 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002556 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002557 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2558 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002559}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002560
2561// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2562multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2563 RegisterClass RC, ValueType VT> {
2564 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2565 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002566
Igor Bregerf1bd7612016-03-06 07:46:03 +00002567 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002568 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002569}
2570
2571defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2572defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2573defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2574defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2575defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2576
2577defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2578defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2579defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2580defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2581
2582defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2583defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2584defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2585
2586defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2587defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2588
2589defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002590
Igor Breger999ac752016-03-08 15:21:25 +00002591def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002592 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002593 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2594 VK2))>;
2595def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002596 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002597 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2598 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002599def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2600 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002601def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2602 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002603def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2604 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2605
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002606
Igor Breger86724082016-08-14 05:25:07 +00002607// Patterns for kmask shift
2608multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002609 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002610 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002611 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002612 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002613 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002614 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002615 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002616 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002617 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002618 RC))>;
2619}
2620
2621defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2622defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2623defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002624//===----------------------------------------------------------------------===//
2625// AVX-512 - Aligned and unaligned load and store
2626//
2627
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002628
2629multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002630 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002631 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002632 let hasSideEffects = 0 in {
2633 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002634 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002635 _.ExeDomain>, EVEX;
2636 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2637 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002638 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002639 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002640 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002641 (_.VT _.RC:$src),
2642 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002643 EVEX, EVEX_KZ;
2644
Craig Topper4e7b8882016-10-03 02:00:29 +00002645 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002646 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002648 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002649 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2650 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002651
Craig Topper63e2cd62017-01-14 07:50:52 +00002652 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002653 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2654 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2655 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2656 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002657 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002658 (_.VT _.RC:$src1),
2659 (_.VT _.RC:$src0))))], _.ExeDomain>,
2660 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002661 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002662 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2663 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002664 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2665 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002666 [(set _.RC:$dst, (_.VT
2667 (vselect _.KRCWM:$mask,
2668 (_.VT (bitconvert (ld_frag addr:$src1))),
2669 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002670 }
Craig Toppere1cac152016-06-07 07:27:54 +00002671 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002672 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2673 (ins _.KRCWM:$mask, _.MemOp:$src),
2674 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2675 "${dst} {${mask}} {z}, $src}",
2676 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2677 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2678 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002679 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002680 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2681 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2682
2683 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2684 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2685
2686 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2687 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2688 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002689}
2690
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002691multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2692 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002693 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002694 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002695 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002696 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002697
2698 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002699 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002700 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002701 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002702 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002703 }
2704}
2705
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002706multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2707 AVX512VLVectorVTInfo _,
2708 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002709 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002710 let Predicates = [prd] in
2711 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002712 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002713
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002714 let Predicates = [prd, HasVLX] in {
2715 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002716 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002717 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002718 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002719 }
2720}
2721
2722multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002723 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002724
Craig Topper99f6b622016-05-01 01:03:56 +00002725 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002726 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2727 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2728 [], _.ExeDomain>, EVEX;
2729 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2730 (ins _.KRCWM:$mask, _.RC:$src),
2731 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2732 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002733 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002734 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002735 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002736 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002737 "${dst} {${mask}} {z}, $src}",
2738 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002739 }
Igor Breger81b79de2015-11-19 07:43:43 +00002740
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002742 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002743 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002744 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002745 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2746 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2747 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002748
2749 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2750 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2751 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002752}
2753
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002754
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002755multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2756 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002757 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002758 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2759 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002760
2761 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002762 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2763 masked_store_unaligned>, EVEX_V256;
2764 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2765 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002766 }
2767}
2768
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002769multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2770 AVX512VLVectorVTInfo _, Predicate prd> {
2771 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002772 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2773 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002774
2775 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002776 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2777 masked_store_aligned256>, EVEX_V256;
2778 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2779 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002780 }
2781}
2782
2783defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2784 HasAVX512>,
2785 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2786 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2787
2788defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2789 HasAVX512>,
2790 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2791 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2792
Craig Topperc9293492016-02-26 06:50:29 +00002793defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002794 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002795 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002796 PS, EVEX_CD8<32, CD8VF>;
2797
Craig Topper4e7b8882016-10-03 02:00:29 +00002798defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002799 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002800 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2801 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002802
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002803defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2804 HasAVX512>,
2805 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2806 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002807
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002808defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2809 HasAVX512>,
2810 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2811 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002812
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002813defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2814 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002815 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2816
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002817defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2818 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002819 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2820
Craig Topperc9293492016-02-26 06:50:29 +00002821defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002822 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002823 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002824 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2825
Craig Topperc9293492016-02-26 06:50:29 +00002826defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002827 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002828 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002829 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002830
Craig Topperd875d6b2016-09-29 06:07:09 +00002831// Special instructions to help with spilling when we don't have VLX. We need
2832// to load or store from a ZMM register instead. These are converted in
2833// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002834let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002835 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2836def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2837 "", []>;
2838def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2839 "", []>;
2840def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2841 "", []>;
2842def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2843 "", []>;
2844}
2845
2846let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002847def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002848 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002849def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002850 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002851def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002852 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002853def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002854 "", []>;
2855}
2856
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002857def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002858 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002859 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002860 VK8), VR512:$src)>;
2861
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002862def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002863 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002864 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002865
Craig Topper33c550c2016-05-22 00:39:30 +00002866// These patterns exist to prevent the above patterns from introducing a second
2867// mask inversion when one already exists.
2868def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2869 (bc_v8i64 (v16i32 immAllZerosV)),
2870 (v8i64 VR512:$src))),
2871 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2872def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2873 (v16i32 immAllZerosV),
2874 (v16i32 VR512:$src))),
2875 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2876
Craig Topper96ab6fd2017-01-09 04:19:34 +00002877// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2878// available. Use a 512-bit operation and extract.
2879let Predicates = [HasAVX512, NoVLX] in {
2880def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2881 (v8f32 VR256X:$src0))),
2882 (EXTRACT_SUBREG
2883 (v16f32
2884 (VMOVAPSZrrk
2885 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2886 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2887 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2888 sub_ymm)>;
2889
2890def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2891 (v8i32 VR256X:$src0))),
2892 (EXTRACT_SUBREG
2893 (v16i32
2894 (VMOVDQA32Zrrk
2895 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2896 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2897 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2898 sub_ymm)>;
2899}
2900
Craig Topper14aa2662016-08-11 06:04:04 +00002901let Predicates = [HasVLX, NoBWI] in {
2902 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002903 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2904 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2905 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2906 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2907 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2908 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2909 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2910 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002911
2912 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002913 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2914 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2915 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2916 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2917 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2918 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2919 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2920 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002921}
2922
Craig Topper95bdabd2016-05-22 23:44:33 +00002923let Predicates = [HasVLX] in {
2924 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2925 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2926 def : Pat<(alignedstore (v2f64 (extract_subvector
2927 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2928 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2929 def : Pat<(alignedstore (v4f32 (extract_subvector
2930 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2931 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2932 def : Pat<(alignedstore (v2i64 (extract_subvector
2933 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2934 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2935 def : Pat<(alignedstore (v4i32 (extract_subvector
2936 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2937 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2938 def : Pat<(alignedstore (v8i16 (extract_subvector
2939 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2940 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2941 def : Pat<(alignedstore (v16i8 (extract_subvector
2942 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2943 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2944
2945 def : Pat<(store (v2f64 (extract_subvector
2946 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2947 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2948 def : Pat<(store (v4f32 (extract_subvector
2949 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2950 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2951 def : Pat<(store (v2i64 (extract_subvector
2952 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2953 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2954 def : Pat<(store (v4i32 (extract_subvector
2955 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2956 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2957 def : Pat<(store (v8i16 (extract_subvector
2958 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2959 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2960 def : Pat<(store (v16i8 (extract_subvector
2961 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2962 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2963
2964 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2965 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2966 def : Pat<(alignedstore (v2f64 (extract_subvector
2967 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2968 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2969 def : Pat<(alignedstore (v4f32 (extract_subvector
2970 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2971 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2972 def : Pat<(alignedstore (v2i64 (extract_subvector
2973 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2974 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2975 def : Pat<(alignedstore (v4i32 (extract_subvector
2976 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2977 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2978 def : Pat<(alignedstore (v8i16 (extract_subvector
2979 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2980 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2981 def : Pat<(alignedstore (v16i8 (extract_subvector
2982 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2983 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2984
2985 def : Pat<(store (v2f64 (extract_subvector
2986 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2987 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2988 def : Pat<(store (v4f32 (extract_subvector
2989 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2990 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2991 def : Pat<(store (v2i64 (extract_subvector
2992 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2993 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2994 def : Pat<(store (v4i32 (extract_subvector
2995 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2996 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2997 def : Pat<(store (v8i16 (extract_subvector
2998 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2999 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3000 def : Pat<(store (v16i8 (extract_subvector
3001 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3002 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3003
3004 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3005 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003006 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3007 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003008 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3009 def : Pat<(alignedstore (v8f32 (extract_subvector
3010 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3011 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003012 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3013 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003014 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003015 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3016 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003017 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003018 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3019 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003020 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003021 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3022 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003023 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3024
3025 def : Pat<(store (v4f64 (extract_subvector
3026 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3027 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3028 def : Pat<(store (v8f32 (extract_subvector
3029 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3030 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3031 def : Pat<(store (v4i64 (extract_subvector
3032 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3033 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3034 def : Pat<(store (v8i32 (extract_subvector
3035 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3036 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3037 def : Pat<(store (v16i16 (extract_subvector
3038 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3039 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3040 def : Pat<(store (v32i8 (extract_subvector
3041 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3042 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3043}
3044
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003045
3046// Move Int Doubleword to Packed Double Int
3047//
3048let ExeDomain = SSEPackedInt in {
3049def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3050 "vmovd\t{$src, $dst|$dst, $src}",
3051 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003052 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003053 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003054def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003055 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056 [(set VR128X:$dst,
3057 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003058 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003059def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003060 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061 [(set VR128X:$dst,
3062 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003063 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003064let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3065def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3066 (ins i64mem:$src),
3067 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003068 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003069let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003070def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003071 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003072 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003073 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003074def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3075 "vmovq\t{$src, $dst|$dst, $src}",
3076 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3077 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003078def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003079 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003080 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003081 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003082def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003083 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003084 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003085 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3086 EVEX_CD8<64, CD8VT1>;
3087}
3088} // ExeDomain = SSEPackedInt
3089
3090// Move Int Doubleword to Single Scalar
3091//
3092let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3093def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3094 "vmovd\t{$src, $dst|$dst, $src}",
3095 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003096 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003098def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003099 "vmovd\t{$src, $dst|$dst, $src}",
3100 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3101 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3102} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3103
3104// Move doubleword from xmm register to r/m32
3105//
3106let ExeDomain = SSEPackedInt in {
3107def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3108 "vmovd\t{$src, $dst|$dst, $src}",
3109 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003110 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003111 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003112def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003114 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003115 [(store (i32 (extractelt (v4i32 VR128X:$src),
3116 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3117 EVEX, EVEX_CD8<32, CD8VT1>;
3118} // ExeDomain = SSEPackedInt
3119
3120// Move quadword from xmm1 register to r/m64
3121//
3122let ExeDomain = SSEPackedInt in {
3123def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3124 "vmovq\t{$src, $dst|$dst, $src}",
3125 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003126 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003127 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003128 Requires<[HasAVX512, In64BitMode]>;
3129
Craig Topperc648c9b2015-12-28 06:11:42 +00003130let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3131def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3132 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003133 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003134 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135
Craig Topperc648c9b2015-12-28 06:11:42 +00003136def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3137 (ins i64mem:$dst, VR128X:$src),
3138 "vmovq\t{$src, $dst|$dst, $src}",
3139 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3140 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003141 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003142 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3143
3144let hasSideEffects = 0 in
3145def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003146 (ins VR128X:$src),
3147 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3148 EVEX, VEX_W;
3149} // ExeDomain = SSEPackedInt
3150
3151// Move Scalar Single to Double Int
3152//
3153let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3154def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3155 (ins FR32X:$src),
3156 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003158 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003159def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003160 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003161 "vmovd\t{$src, $dst|$dst, $src}",
3162 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3163 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3164} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3165
3166// Move Quadword Int to Packed Quadword Int
3167//
3168let ExeDomain = SSEPackedInt in {
3169def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3170 (ins i64mem:$src),
3171 "vmovq\t{$src, $dst|$dst, $src}",
3172 [(set VR128X:$dst,
3173 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3174 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3175} // ExeDomain = SSEPackedInt
3176
3177//===----------------------------------------------------------------------===//
3178// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003179//===----------------------------------------------------------------------===//
3180
Craig Topperc7de3a12016-07-29 02:49:08 +00003181multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003182 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003183 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3184 (ins _.RC:$src1, _.FRC:$src2),
3185 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3186 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3187 (scalar_to_vector _.FRC:$src2))))],
3188 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3189 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3190 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3191 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3192 "$dst {${mask}} {z}, $src1, $src2}"),
3193 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3194 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3195 _.ImmAllZerosV)))],
3196 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3197 let Constraints = "$src0 = $dst" in
3198 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3199 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3200 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3201 "$dst {${mask}}, $src1, $src2}"),
3202 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3203 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3204 (_.VT _.RC:$src0))))],
3205 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003206 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003207 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3208 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3209 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3210 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3211 let mayLoad = 1, hasSideEffects = 0 in {
3212 let Constraints = "$src0 = $dst" in
3213 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3214 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3215 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3216 "$dst {${mask}}, $src}"),
3217 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3218 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3219 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3220 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3221 "$dst {${mask}} {z}, $src}"),
3222 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003223 }
Craig Toppere1cac152016-06-07 07:27:54 +00003224 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3225 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3226 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3227 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003228 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003229 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3230 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3231 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3232 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003233}
3234
Asaf Badouh41ecf462015-12-06 13:26:56 +00003235defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3236 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003237
Asaf Badouh41ecf462015-12-06 13:26:56 +00003238defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3239 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003240
Ayman Musa46af8f92016-11-13 14:29:32 +00003241
3242multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3243 PatLeaf ZeroFP, X86VectorVTInfo _> {
3244
3245def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003246 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003247 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3248 (_.EltVT _.FRC:$src1),
3249 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003250 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003251 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3252 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3253 (_.VT _.RC:$src0),
3254 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3255 _.RC)>;
3256
3257def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003258 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003259 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3260 (_.EltVT _.FRC:$src1),
3261 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003262 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003263 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3264 (_.VT _.RC:$src0),
3265 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3266 _.RC)>;
3267
3268}
3269
3270multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3271 dag Mask, RegisterClass MaskRC> {
3272
3273def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003274 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003275 (_.info256.VT (insert_subvector undef,
3276 (_.info128.VT _.info128.RC:$src),
3277 (i64 0))),
3278 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003279 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003280 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003281 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003282
3283}
3284
3285multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3286 dag Mask, RegisterClass MaskRC> {
3287
3288def : Pat<(_.info128.VT (extract_subvector
3289 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003290 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003291 (v16i32 immAllZerosV))))),
3292 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003293 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003294 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3295 addr:$srcAddr)>;
3296
3297def : Pat<(_.info128.VT (extract_subvector
3298 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3299 (_.info512.VT (insert_subvector undef,
3300 (_.info256.VT (insert_subvector undef,
3301 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3302 (i64 0))),
3303 (i64 0))))),
3304 (i64 0))),
3305 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3306 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3307 addr:$srcAddr)>;
3308
3309}
3310
3311defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3312defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3313
3314defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3315 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3316defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3317 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3318defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3319 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3320
3321defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3322 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3323defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3324 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3325defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3326 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3327
Craig Topper74ed0872016-05-18 06:55:59 +00003328def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003329 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003330 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003331
Craig Topper74ed0872016-05-18 06:55:59 +00003332def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003333 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003334 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003335
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003336def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3337 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3338 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3339
Craig Topper99f6b622016-05-01 01:03:56 +00003340let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003341defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003342 (outs VR128X:$dst), (ins VR128X:$src1, FR32X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003343 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3344 XS, EVEX_4V, VEX_LIG;
3345
Craig Topper99f6b622016-05-01 01:03:56 +00003346let hasSideEffects = 0 in
Craig Toppera9818aa2017-02-11 07:01:38 +00003347defm VMOVSDZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003348 (outs VR128X:$dst), (ins VR128X:$src1, FR64X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003349 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3350 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003351
3352let Predicates = [HasAVX512] in {
3353 let AddedComplexity = 15 in {
3354 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3355 // MOVS{S,D} to the lower bits.
3356 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003357 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003358 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003359 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003360 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003361 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003362 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003363 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003364 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003365
3366 // Move low f32 and clear high bits.
3367 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3368 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003369 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003370 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3371 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3372 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003373 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003374 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003375 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3376 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003377 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003378 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3379 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3380 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003381 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003382 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003383
3384 let AddedComplexity = 20 in {
3385 // MOVSSrm zeros the high parts of the register; represent this
3386 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3387 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3388 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3389 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3390 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3391 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3392 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003393 def : Pat<(v4f32 (X86vzload addr:$src)),
3394 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003395
3396 // MOVSDrm zeros the high parts of the register; represent this
3397 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3398 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3399 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3400 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3401 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3402 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3403 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3404 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3405 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3406 def : Pat<(v2f64 (X86vzload addr:$src)),
3407 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3408
3409 // Represent the same patterns above but in the form they appear for
3410 // 256-bit types
3411 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3412 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003413 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003414 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3415 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3416 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003417 def : Pat<(v8f32 (X86vzload addr:$src)),
3418 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003419 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3420 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3421 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003422 def : Pat<(v4f64 (X86vzload addr:$src)),
3423 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003424
3425 // Represent the same patterns above but in the form they appear for
3426 // 512-bit types
3427 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3428 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3429 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3430 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3431 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3432 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003433 def : Pat<(v16f32 (X86vzload addr:$src)),
3434 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003435 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3436 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3437 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003438 def : Pat<(v8f64 (X86vzload addr:$src)),
3439 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003440 }
3441 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3442 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003443 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003444 FR32X:$src)), sub_xmm)>;
3445 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3446 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003447 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003448 FR64X:$src)), sub_xmm)>;
3449 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3450 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003451 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003452
3453 // Move low f64 and clear high bits.
3454 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3455 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003456 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003457 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003458 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3459 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003460 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003461 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003462
3463 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003464 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003465 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003466 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003467 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003468 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003469
3470 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003471 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003472 addr:$dst),
3473 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003474
3475 // Shuffle with VMOVSS
3476 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3477 (VMOVSSZrr (v4i32 VR128X:$src1),
3478 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3479 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3480 (VMOVSSZrr (v4f32 VR128X:$src1),
3481 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3482
3483 // 256-bit variants
3484 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3485 (SUBREG_TO_REG (i32 0),
3486 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3487 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3488 sub_xmm)>;
3489 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3490 (SUBREG_TO_REG (i32 0),
3491 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3492 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3493 sub_xmm)>;
3494
3495 // Shuffle with VMOVSD
3496 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3497 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3498 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3499 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003500
3501 // 256-bit variants
3502 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3503 (SUBREG_TO_REG (i32 0),
3504 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3505 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3506 sub_xmm)>;
3507 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3508 (SUBREG_TO_REG (i32 0),
3509 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3510 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3511 sub_xmm)>;
3512
3513 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3514 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3515 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3516 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3517 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3518 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3519 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3520 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3521}
3522
3523let AddedComplexity = 15 in
3524def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3525 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003526 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003527 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003528 (v2i64 VR128X:$src))))],
3529 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3530
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003531let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003532 let AddedComplexity = 15 in {
3533 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3534 (VMOVDI2PDIZrr GR32:$src)>;
3535
3536 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3537 (VMOV64toPQIZrr GR64:$src)>;
3538
3539 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3540 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3541 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003542
3543 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3544 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3545 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003546 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003547 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3548 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003549 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3550 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003551 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3552 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003553 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3554 (VMOVDI2PDIZrm addr:$src)>;
3555 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3556 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003557 def : Pat<(v4i32 (X86vzload addr:$src)),
3558 (VMOVDI2PDIZrm addr:$src)>;
3559 def : Pat<(v8i32 (X86vzload addr:$src)),
3560 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003561 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003562 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003563 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003564 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003565 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003566 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003567 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003568 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003569 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003570
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003571 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3572 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3573 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3574 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003575 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3576 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3577 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3578
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003579 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003580 def : Pat<(v16i32 (X86vzload addr:$src)),
3581 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003582 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003583 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003584}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003585//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003586// AVX-512 - Non-temporals
3587//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003588let SchedRW = [WriteLoad] in {
3589 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3590 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3591 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3592 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3593 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003594
Craig Topper2f90c1f2016-06-07 07:27:57 +00003595 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003596 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003597 (ins i256mem:$src),
3598 "vmovntdqa\t{$src, $dst|$dst, $src}",
3599 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3600 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3601 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003602
Robert Khasanoved882972014-08-13 10:46:00 +00003603 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003604 (ins i128mem:$src),
3605 "vmovntdqa\t{$src, $dst|$dst, $src}",
3606 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3607 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3608 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003609 }
Adam Nemetefd07852014-06-18 16:51:10 +00003610}
3611
Igor Bregerd3341f52016-01-20 13:11:47 +00003612multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3613 PatFrag st_frag = alignednontemporalstore,
3614 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003615 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003616 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003617 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003618 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3619 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003620}
3621
Igor Bregerd3341f52016-01-20 13:11:47 +00003622multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3623 AVX512VLVectorVTInfo VTInfo> {
3624 let Predicates = [HasAVX512] in
3625 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003626
Igor Bregerd3341f52016-01-20 13:11:47 +00003627 let Predicates = [HasAVX512, HasVLX] in {
3628 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3629 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003630 }
3631}
3632
Igor Bregerd3341f52016-01-20 13:11:47 +00003633defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3634defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3635defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003636
Craig Topper707c89c2016-05-08 23:43:17 +00003637let Predicates = [HasAVX512], AddedComplexity = 400 in {
3638 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3639 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3640 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3641 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3642 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3643 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003644
3645 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3646 (VMOVNTDQAZrm addr:$src)>;
3647 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3648 (VMOVNTDQAZrm addr:$src)>;
3649 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3650 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003651 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003652 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003653 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003654 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003655 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003656 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003657}
3658
Craig Topperc41320d2016-05-08 23:08:45 +00003659let Predicates = [HasVLX], AddedComplexity = 400 in {
3660 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3661 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3662 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3663 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3664 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3665 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3666
Simon Pilgrim9a896232016-06-07 13:34:24 +00003667 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3668 (VMOVNTDQAZ256rm addr:$src)>;
3669 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3670 (VMOVNTDQAZ256rm addr:$src)>;
3671 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3672 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003673 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003674 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003675 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003676 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003677 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003678 (VMOVNTDQAZ256rm addr:$src)>;
3679
Craig Topperc41320d2016-05-08 23:08:45 +00003680 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3681 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3682 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3683 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3684 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3685 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003686
3687 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3688 (VMOVNTDQAZ128rm addr:$src)>;
3689 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3690 (VMOVNTDQAZ128rm addr:$src)>;
3691 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3692 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003693 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003694 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003695 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003696 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003697 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003698 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003699}
3700
Adam Nemet7f62b232014-06-10 16:39:53 +00003701//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003702// AVX-512 - Integer arithmetic
3703//
3704multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003705 X86VectorVTInfo _, OpndItins itins,
3706 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003707 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003708 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003709 "$src2, $src1", "$src1, $src2",
3710 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003711 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003712 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003713
Craig Toppere1cac152016-06-07 07:27:54 +00003714 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3715 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3716 "$src2, $src1", "$src1, $src2",
3717 (_.VT (OpNode _.RC:$src1,
3718 (bitconvert (_.LdFrag addr:$src2)))),
3719 itins.rm>,
3720 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003721}
3722
3723multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3724 X86VectorVTInfo _, OpndItins itins,
3725 bit IsCommutable = 0> :
3726 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003727 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3728 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3729 "${src2}"##_.BroadcastStr##", $src1",
3730 "$src1, ${src2}"##_.BroadcastStr,
3731 (_.VT (OpNode _.RC:$src1,
3732 (X86VBroadcast
3733 (_.ScalarLdFrag addr:$src2)))),
3734 itins.rm>,
3735 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003736}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003737
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003738multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3739 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3740 Predicate prd, bit IsCommutable = 0> {
3741 let Predicates = [prd] in
3742 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3743 IsCommutable>, EVEX_V512;
3744
3745 let Predicates = [prd, HasVLX] in {
3746 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3747 IsCommutable>, EVEX_V256;
3748 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3749 IsCommutable>, EVEX_V128;
3750 }
3751}
3752
Robert Khasanov545d1b72014-10-14 14:36:19 +00003753multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3754 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3755 Predicate prd, bit IsCommutable = 0> {
3756 let Predicates = [prd] in
3757 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3758 IsCommutable>, EVEX_V512;
3759
3760 let Predicates = [prd, HasVLX] in {
3761 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3762 IsCommutable>, EVEX_V256;
3763 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3764 IsCommutable>, EVEX_V128;
3765 }
3766}
3767
3768multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3769 OpndItins itins, Predicate prd,
3770 bit IsCommutable = 0> {
3771 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3772 itins, prd, IsCommutable>,
3773 VEX_W, EVEX_CD8<64, CD8VF>;
3774}
3775
3776multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3777 OpndItins itins, Predicate prd,
3778 bit IsCommutable = 0> {
3779 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3780 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3781}
3782
3783multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3784 OpndItins itins, Predicate prd,
3785 bit IsCommutable = 0> {
3786 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3787 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3788}
3789
3790multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3791 OpndItins itins, Predicate prd,
3792 bit IsCommutable = 0> {
3793 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3794 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3795}
3796
3797multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3798 SDNode OpNode, OpndItins itins, Predicate prd,
3799 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003800 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003801 IsCommutable>;
3802
Igor Bregerf2460112015-07-26 14:41:44 +00003803 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003804 IsCommutable>;
3805}
3806
3807multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3808 SDNode OpNode, OpndItins itins, Predicate prd,
3809 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003810 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003811 IsCommutable>;
3812
Igor Bregerf2460112015-07-26 14:41:44 +00003813 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003814 IsCommutable>;
3815}
3816
3817multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3818 bits<8> opc_d, bits<8> opc_q,
3819 string OpcodeStr, SDNode OpNode,
3820 OpndItins itins, bit IsCommutable = 0> {
3821 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3822 itins, HasAVX512, IsCommutable>,
3823 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3824 itins, HasBWI, IsCommutable>;
3825}
3826
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003827multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003828 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003829 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3830 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003831 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003832 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003833 "$src2, $src1","$src1, $src2",
3834 (_Dst.VT (OpNode
3835 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003836 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003837 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003838 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003839 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3840 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3841 "$src2, $src1", "$src1, $src2",
3842 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3843 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003844 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003845 AVX512BIBase, EVEX_4V;
3846
3847 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003848 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003849 OpcodeStr,
3850 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003851 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003852 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3853 (_Brdct.VT (X86VBroadcast
3854 (_Brdct.ScalarLdFrag addr:$src2)))))),
3855 itins.rm>,
3856 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003857}
3858
Robert Khasanov545d1b72014-10-14 14:36:19 +00003859defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3860 SSE_INTALU_ITINS_P, 1>;
3861defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3862 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003863defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3864 SSE_INTALU_ITINS_P, HasBWI, 1>;
3865defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3866 SSE_INTALU_ITINS_P, HasBWI, 0>;
3867defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003868 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003869defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003870 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003871defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003872 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003873defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003874 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003875defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003876 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003877defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003878 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003879defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003880 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003881defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003882 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003883defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003884 SSE_INTALU_ITINS_P, HasBWI, 1>;
3885
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003886multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003887 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3888 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3889 let Predicates = [prd] in
3890 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3891 _SrcVTInfo.info512, _DstVTInfo.info512,
3892 v8i64_info, IsCommutable>,
3893 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3894 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003895 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003896 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003897 v4i64x_info, IsCommutable>,
3898 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003899 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003900 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003901 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003902 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3903 }
Michael Liao66233b72015-08-06 09:06:20 +00003904}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003905
3906defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003907 avx512vl_i32_info, avx512vl_i64_info,
3908 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003909defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003910 avx512vl_i32_info, avx512vl_i64_info,
3911 X86pmuludq, HasAVX512, 1>;
3912defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3913 avx512vl_i8_info, avx512vl_i8_info,
3914 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003915
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003916multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3917 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003918 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3919 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3920 OpcodeStr,
3921 "${src2}"##_Src.BroadcastStr##", $src1",
3922 "$src1, ${src2}"##_Src.BroadcastStr,
3923 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3924 (_Src.VT (X86VBroadcast
3925 (_Src.ScalarLdFrag addr:$src2))))))>,
3926 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003927}
3928
Michael Liao66233b72015-08-06 09:06:20 +00003929multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3930 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003931 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003932 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003933 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003934 "$src2, $src1","$src1, $src2",
3935 (_Dst.VT (OpNode
3936 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003937 (_Src.VT _Src.RC:$src2))),
3938 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003939 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003940 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3941 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3942 "$src2, $src1", "$src1, $src2",
3943 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3944 (bitconvert (_Src.LdFrag addr:$src2))))>,
3945 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003946}
3947
3948multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3949 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003950 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003951 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3952 v32i16_info>,
3953 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3954 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003955 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003956 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3957 v16i16x_info>,
3958 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3959 v16i16x_info>, EVEX_V256;
3960 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3961 v8i16x_info>,
3962 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3963 v8i16x_info>, EVEX_V128;
3964 }
3965}
3966multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3967 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003968 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003969 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3970 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003971 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003972 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3973 v32i8x_info>, EVEX_V256;
3974 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3975 v16i8x_info>, EVEX_V128;
3976 }
3977}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003978
3979multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3980 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003981 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003982 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003983 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003984 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003985 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003986 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003987 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003988 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003989 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003990 }
3991}
3992
Craig Topperb6da6542016-05-01 17:38:32 +00003993defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3994defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3995defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3996defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003997
Craig Topper5acb5a12016-05-01 06:24:57 +00003998defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3999 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4000defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004001 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004002
Igor Bregerf2460112015-07-26 14:41:44 +00004003defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004004 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004005defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004006 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004007defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004008 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004009
Igor Bregerf2460112015-07-26 14:41:44 +00004010defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004011 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004012defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004013 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004014defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004015 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004016
Igor Bregerf2460112015-07-26 14:41:44 +00004017defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004018 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004019defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004020 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004021defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004022 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004023
Igor Bregerf2460112015-07-26 14:41:44 +00004024defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004025 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004026defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004027 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004028defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004029 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004030
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004031// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4032let Predicates = [HasDQI, NoVLX] in {
4033 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4034 (EXTRACT_SUBREG
4035 (VPMULLQZrr
4036 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4037 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4038 sub_ymm)>;
4039
4040 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4041 (EXTRACT_SUBREG
4042 (VPMULLQZrr
4043 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4044 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4045 sub_xmm)>;
4046}
4047
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004048//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004049// AVX-512 Logical Instructions
4050//===----------------------------------------------------------------------===//
4051
Craig Topperabe80cc2016-08-28 06:06:28 +00004052multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004053 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004054 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4055 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4056 "$src2, $src1", "$src1, $src2",
4057 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4058 (bitconvert (_.VT _.RC:$src2)))),
4059 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4060 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004061 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004062 AVX512BIBase, EVEX_4V;
4063
4064 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4065 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4066 "$src2, $src1", "$src1, $src2",
4067 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4068 (bitconvert (_.LdFrag addr:$src2)))),
4069 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4070 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004071 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004072 AVX512BIBase, EVEX_4V;
4073}
4074
4075multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004076 X86VectorVTInfo _, bit IsCommutable = 0> :
4077 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004078 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4079 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4080 "${src2}"##_.BroadcastStr##", $src1",
4081 "$src1, ${src2}"##_.BroadcastStr,
4082 (_.i64VT (OpNode _.RC:$src1,
4083 (bitconvert
4084 (_.VT (X86VBroadcast
4085 (_.ScalarLdFrag addr:$src2)))))),
4086 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4087 (bitconvert
4088 (_.VT (X86VBroadcast
4089 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004090 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004091 AVX512BIBase, EVEX_4V, EVEX_B;
4092}
4093
4094multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004095 AVX512VLVectorVTInfo VTInfo,
4096 bit IsCommutable = 0> {
4097 let Predicates = [HasAVX512] in
4098 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004099 IsCommutable>, EVEX_V512;
4100
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004101 let Predicates = [HasAVX512, HasVLX] in {
4102 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004103 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004104 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004105 IsCommutable>, EVEX_V128;
4106 }
4107}
4108
4109multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004110 bit IsCommutable = 0> {
4111 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004112 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004113}
4114
4115multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004116 bit IsCommutable = 0> {
4117 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004118 IsCommutable>,
4119 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004120}
4121
4122multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004123 SDNode OpNode, bit IsCommutable = 0> {
4124 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4125 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004126}
4127
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004128defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4129defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4130defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4131defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004132
4133//===----------------------------------------------------------------------===//
4134// AVX-512 FP arithmetic
4135//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004136multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4137 SDNode OpNode, SDNode VecNode, OpndItins itins,
4138 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004139 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004140 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4141 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4142 "$src2, $src1", "$src1, $src2",
4143 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4144 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004145 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004146
4147 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004148 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004149 "$src2, $src1", "$src1, $src2",
4150 (VecNode (_.VT _.RC:$src1),
4151 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4152 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004153 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004154 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004155 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004156 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004157 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4158 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004159 itins.rr> {
4160 let isCommutable = IsCommutable;
4161 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004162 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004163 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004164 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4165 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004166 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004167 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004168 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004169}
4170
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004171multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004172 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004173 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004174 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4175 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4176 "$rc, $src2, $src1", "$src1, $src2, $rc",
4177 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004178 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004179 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004180}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004181multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4182 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004183 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004184 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4185 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004186 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004187 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004188 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004189}
4190
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004191multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4192 SDNode VecNode,
4193 SizeItins itins, bit IsCommutable> {
4194 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4195 itins.s, IsCommutable>,
4196 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4197 itins.s, IsCommutable>,
4198 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4199 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4200 itins.d, IsCommutable>,
4201 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4202 itins.d, IsCommutable>,
4203 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4204}
4205
4206multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4207 SDNode VecNode,
4208 SizeItins itins, bit IsCommutable> {
4209 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4210 itins.s, IsCommutable>,
4211 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4212 itins.s, IsCommutable>,
4213 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4214 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4215 itins.d, IsCommutable>,
4216 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4217 itins.d, IsCommutable>,
4218 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4219}
4220defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004221defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004222defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004223defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004224defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4225defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4226
4227// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4228// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4229multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4230 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004231 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004232 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4233 (ins _.FRC:$src1, _.FRC:$src2),
4234 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4235 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004236 itins.rr> {
4237 let isCommutable = 1;
4238 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004239 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4240 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4241 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4242 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4243 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4244 }
4245}
4246defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4247 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4248 EVEX_CD8<32, CD8VT1>;
4249
4250defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4251 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4252 EVEX_CD8<64, CD8VT1>;
4253
4254defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4255 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4256 EVEX_CD8<32, CD8VT1>;
4257
4258defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4259 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4260 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004261
Craig Topper375aa902016-12-19 00:42:28 +00004262multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004263 X86VectorVTInfo _, OpndItins itins,
4264 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004265 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004266 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4267 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4268 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004269 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4270 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004271 let mayLoad = 1 in {
4272 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4273 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4274 "$src2, $src1", "$src1, $src2",
4275 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4276 EVEX_4V;
4277 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4278 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4279 "${src2}"##_.BroadcastStr##", $src1",
4280 "$src1, ${src2}"##_.BroadcastStr,
4281 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4282 (_.ScalarLdFrag addr:$src2)))),
4283 itins.rm>, EVEX_4V, EVEX_B;
4284 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004285 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004286}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004287
Craig Topper375aa902016-12-19 00:42:28 +00004288multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004289 X86VectorVTInfo _> {
4290 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004291 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4292 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4293 "$rc, $src2, $src1", "$src1, $src2, $rc",
4294 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4295 EVEX_4V, EVEX_B, EVEX_RC;
4296}
4297
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004298
Craig Topper375aa902016-12-19 00:42:28 +00004299multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004300 X86VectorVTInfo _> {
4301 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004302 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4303 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4304 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4305 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4306 EVEX_4V, EVEX_B;
4307}
4308
Craig Topper375aa902016-12-19 00:42:28 +00004309multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004310 Predicate prd, SizeItins itins,
4311 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004312 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004313 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004314 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004315 EVEX_CD8<32, CD8VF>;
4316 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004317 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004318 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004319 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004320
Robert Khasanov595e5982014-10-29 15:43:02 +00004321 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004322 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004323 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004324 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004325 EVEX_CD8<32, CD8VF>;
4326 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004327 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004328 EVEX_CD8<32, CD8VF>;
4329 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004330 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004331 EVEX_CD8<64, CD8VF>;
4332 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004333 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004334 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004335 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004336}
4337
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004338multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004339 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004340 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004341 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004342 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4343}
4344
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004345multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004346 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004347 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004348 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004349 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4350}
4351
Craig Topper9433f972016-08-02 06:16:53 +00004352defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4353 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004354 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004355defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4356 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004357 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004358defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004359 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004360defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004361 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004362defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4363 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004364 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004365defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4366 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004367 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004368let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004369 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4370 SSE_ALU_ITINS_P, 1>;
4371 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4372 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004373}
Craig Topper375aa902016-12-19 00:42:28 +00004374defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004375 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004376defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004377 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004378defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004379 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004380defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004381 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004382
Craig Topper8f6827c2016-08-31 05:37:52 +00004383// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004384multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4385 X86VectorVTInfo _, Predicate prd> {
4386let Predicates = [prd] in {
4387 // Masked register-register logical operations.
4388 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4389 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4390 _.RC:$src0)),
4391 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4392 _.RC:$src1, _.RC:$src2)>;
4393 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4394 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4395 _.ImmAllZerosV)),
4396 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4397 _.RC:$src2)>;
4398 // Masked register-memory logical operations.
4399 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4400 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4401 (load addr:$src2)))),
4402 _.RC:$src0)),
4403 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4404 _.RC:$src1, addr:$src2)>;
4405 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4406 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4407 _.ImmAllZerosV)),
4408 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4409 addr:$src2)>;
4410 // Register-broadcast logical operations.
4411 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4412 (bitconvert (_.VT (X86VBroadcast
4413 (_.ScalarLdFrag addr:$src2)))))),
4414 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4415 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4416 (bitconvert
4417 (_.i64VT (OpNode _.RC:$src1,
4418 (bitconvert (_.VT
4419 (X86VBroadcast
4420 (_.ScalarLdFrag addr:$src2))))))),
4421 _.RC:$src0)),
4422 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4423 _.RC:$src1, addr:$src2)>;
4424 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4425 (bitconvert
4426 (_.i64VT (OpNode _.RC:$src1,
4427 (bitconvert (_.VT
4428 (X86VBroadcast
4429 (_.ScalarLdFrag addr:$src2))))))),
4430 _.ImmAllZerosV)),
4431 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4432 _.RC:$src1, addr:$src2)>;
4433}
Craig Topper8f6827c2016-08-31 05:37:52 +00004434}
4435
Craig Topper45d65032016-09-02 05:29:13 +00004436multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4437 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4438 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4439 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4440 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4441 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4442 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004443}
4444
Craig Topper45d65032016-09-02 05:29:13 +00004445defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4446defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4447defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4448defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4449
Craig Topper2baef8f2016-12-18 04:17:00 +00004450let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004451 // Use packed logical operations for scalar ops.
4452 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4453 (COPY_TO_REGCLASS (VANDPDZ128rr
4454 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4455 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4456 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4457 (COPY_TO_REGCLASS (VORPDZ128rr
4458 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4459 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4460 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4461 (COPY_TO_REGCLASS (VXORPDZ128rr
4462 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4463 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4464 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4465 (COPY_TO_REGCLASS (VANDNPDZ128rr
4466 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4467 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4468
4469 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4470 (COPY_TO_REGCLASS (VANDPSZ128rr
4471 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4472 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4473 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4474 (COPY_TO_REGCLASS (VORPSZ128rr
4475 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4476 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4477 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4478 (COPY_TO_REGCLASS (VXORPSZ128rr
4479 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4480 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4481 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4482 (COPY_TO_REGCLASS (VANDNPSZ128rr
4483 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4484 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4485}
4486
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004487multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4488 X86VectorVTInfo _> {
4489 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4490 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4491 "$src2, $src1", "$src1, $src2",
4492 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004493 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4494 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4495 "$src2, $src1", "$src1, $src2",
4496 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4497 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4498 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4499 "${src2}"##_.BroadcastStr##", $src1",
4500 "$src1, ${src2}"##_.BroadcastStr,
4501 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4502 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4503 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004504}
4505
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004506multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4507 X86VectorVTInfo _> {
4508 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4509 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4510 "$src2, $src1", "$src1, $src2",
4511 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004512 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4513 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4514 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004515 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004516 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4517 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004518}
4519
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004520multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004521 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004522 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4523 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004524 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004525 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4526 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004527 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4528 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004529 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004530 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4531 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004532 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4533
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004534 // Define only if AVX512VL feature is present.
4535 let Predicates = [HasVLX] in {
4536 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4537 EVEX_V128, EVEX_CD8<32, CD8VF>;
4538 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4539 EVEX_V256, EVEX_CD8<32, CD8VF>;
4540 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4541 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4542 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4543 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4544 }
4545}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004546defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004547
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004548//===----------------------------------------------------------------------===//
4549// AVX-512 VPTESTM instructions
4550//===----------------------------------------------------------------------===//
4551
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004552multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4553 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004554 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004555 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4556 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4557 "$src2, $src1", "$src1, $src2",
4558 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4559 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004560 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4561 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4562 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004563 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004564 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4565 EVEX_4V,
4566 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004567}
4568
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004569multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4570 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004571 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4572 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4573 "${src2}"##_.BroadcastStr##", $src1",
4574 "$src1, ${src2}"##_.BroadcastStr,
4575 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4576 (_.ScalarLdFrag addr:$src2))))>,
4577 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004578}
Igor Bregerfca0a342016-01-28 13:19:25 +00004579
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004580// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004581multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4582 X86VectorVTInfo _, string Suffix> {
4583 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4584 (_.KVT (COPY_TO_REGCLASS
4585 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004586 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004587 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004588 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004589 _.RC:$src2, _.SubRegIdx)),
4590 _.KRC))>;
4591}
4592
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004593multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004594 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004595 let Predicates = [HasAVX512] in
4596 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4597 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4598
4599 let Predicates = [HasAVX512, HasVLX] in {
4600 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4601 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4602 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4603 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4604 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004605 let Predicates = [HasAVX512, NoVLX] in {
4606 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4607 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004608 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004609}
4610
4611multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4612 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004613 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004614 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004615 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004616}
4617
4618multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4619 SDNode OpNode> {
4620 let Predicates = [HasBWI] in {
4621 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4622 EVEX_V512, VEX_W;
4623 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4624 EVEX_V512;
4625 }
4626 let Predicates = [HasVLX, HasBWI] in {
4627
4628 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4629 EVEX_V256, VEX_W;
4630 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4631 EVEX_V128, VEX_W;
4632 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4633 EVEX_V256;
4634 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4635 EVEX_V128;
4636 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004637
Igor Bregerfca0a342016-01-28 13:19:25 +00004638 let Predicates = [HasAVX512, NoVLX] in {
4639 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4640 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4641 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4642 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004643 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004644
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004645}
4646
4647multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4648 SDNode OpNode> :
4649 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4650 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4651
4652defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4653defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004654
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004655
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004656//===----------------------------------------------------------------------===//
4657// AVX-512 Shift instructions
4658//===----------------------------------------------------------------------===//
4659multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004660 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004661 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004662 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004663 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004664 "$src2, $src1", "$src1, $src2",
4665 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004666 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004667 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004668 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004669 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004670 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4671 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004672 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004673 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004674}
4675
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004676multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4677 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004678 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004679 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4680 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4681 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4682 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004683 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004684}
4685
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004686multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004687 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004688 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004689 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004690 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4691 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4692 "$src2, $src1", "$src1, $src2",
4693 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004694 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004695 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4696 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4697 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004698 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004699 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004700 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004701 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004702}
4703
Cameron McInally5fb084e2014-12-11 17:13:05 +00004704multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004705 ValueType SrcVT, PatFrag bc_frag,
4706 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4707 let Predicates = [prd] in
4708 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4709 VTInfo.info512>, EVEX_V512,
4710 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4711 let Predicates = [prd, HasVLX] in {
4712 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4713 VTInfo.info256>, EVEX_V256,
4714 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4715 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4716 VTInfo.info128>, EVEX_V128,
4717 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4718 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004719}
4720
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004721multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4722 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004723 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004724 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004725 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004726 avx512vl_i64_info, HasAVX512>, VEX_W;
4727 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4728 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004729}
4730
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004731multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4732 string OpcodeStr, SDNode OpNode,
4733 AVX512VLVectorVTInfo VTInfo> {
4734 let Predicates = [HasAVX512] in
4735 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4736 VTInfo.info512>,
4737 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4738 VTInfo.info512>, EVEX_V512;
4739 let Predicates = [HasAVX512, HasVLX] in {
4740 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4741 VTInfo.info256>,
4742 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4743 VTInfo.info256>, EVEX_V256;
4744 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4745 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004746 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004747 VTInfo.info128>, EVEX_V128;
4748 }
4749}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004750
Michael Liao66233b72015-08-06 09:06:20 +00004751multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004752 Format ImmFormR, Format ImmFormM,
4753 string OpcodeStr, SDNode OpNode> {
4754 let Predicates = [HasBWI] in
4755 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4756 v32i16_info>, EVEX_V512;
4757 let Predicates = [HasVLX, HasBWI] in {
4758 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4759 v16i16x_info>, EVEX_V256;
4760 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4761 v8i16x_info>, EVEX_V128;
4762 }
4763}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004764
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004765multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4766 Format ImmFormR, Format ImmFormM,
4767 string OpcodeStr, SDNode OpNode> {
4768 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4769 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4770 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4771 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4772}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004773
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004774defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004775 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004776
4777defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004778 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004779
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004780defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004781 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004782
Michael Zuckerman298a6802016-01-13 12:39:33 +00004783defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004784defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004785
4786defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4787defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4788defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004789
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00004790// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
4791let Predicates = [HasAVX512, NoVLX] in {
4792 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
4793 (EXTRACT_SUBREG (v8i64
4794 (VPSRAQZrr
4795 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4796 VR128X:$src2)), sub_ymm)>;
4797
4798 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4799 (EXTRACT_SUBREG (v8i64
4800 (VPSRAQZrr
4801 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4802 VR128X:$src2)), sub_xmm)>;
4803
4804 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
4805 (EXTRACT_SUBREG (v8i64
4806 (VPSRAQZri
4807 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4808 imm:$src2)), sub_ymm)>;
4809
4810 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
4811 (EXTRACT_SUBREG (v8i64
4812 (VPSRAQZri
4813 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4814 imm:$src2)), sub_xmm)>;
4815}
4816
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004817//===-------------------------------------------------------------------===//
4818// Variable Bit Shifts
4819//===-------------------------------------------------------------------===//
4820multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004821 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004822 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004823 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4824 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4825 "$src2, $src1", "$src1, $src2",
4826 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004827 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004828 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4829 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4830 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004831 (_.VT (OpNode _.RC:$src1,
4832 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004833 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004834 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004835 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004836}
4837
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004838multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4839 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004840 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004841 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4842 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4843 "${src2}"##_.BroadcastStr##", $src1",
4844 "$src1, ${src2}"##_.BroadcastStr,
4845 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4846 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004847 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004848 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4849}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004850
Cameron McInally5fb084e2014-12-11 17:13:05 +00004851multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4852 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004853 let Predicates = [HasAVX512] in
4854 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4855 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4856
4857 let Predicates = [HasAVX512, HasVLX] in {
4858 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4859 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4860 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4861 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4862 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004863}
4864
4865multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4866 SDNode OpNode> {
4867 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004868 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004869 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004870 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004871}
4872
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004873// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004874multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4875 SDNode OpNode, list<Predicate> p> {
4876 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004877 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004878 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004879 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004880 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004881 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4882 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4883 sub_ymm)>;
4884
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004885 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004886 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004887 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004888 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004889 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4890 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4891 sub_xmm)>;
4892 }
4893}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004894multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4895 SDNode OpNode> {
4896 let Predicates = [HasBWI] in
4897 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4898 EVEX_V512, VEX_W;
4899 let Predicates = [HasVLX, HasBWI] in {
4900
4901 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4902 EVEX_V256, VEX_W;
4903 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4904 EVEX_V128, VEX_W;
4905 }
4906}
4907
4908defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004909 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004910
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004911defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004912 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004913
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004914defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004915 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
4916
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004917defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4918defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004919
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004920defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
4921defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
4922defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
4923defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
4924
Craig Topper05629d02016-07-24 07:32:45 +00004925// Special handing for handling VPSRAV intrinsics.
4926multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4927 list<Predicate> p> {
4928 let Predicates = p in {
4929 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4930 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4931 _.RC:$src2)>;
4932 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4933 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4934 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004935 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4936 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4937 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4938 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4939 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4940 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4941 _.RC:$src0)),
4942 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4943 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004944 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4945 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4946 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4947 _.RC:$src1, _.RC:$src2)>;
4948 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4949 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4950 _.ImmAllZerosV)),
4951 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4952 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004953 }
4954}
4955
4956multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4957 list<Predicate> p> :
4958 avx512_var_shift_int_lowering<InstrStr, _, p> {
4959 let Predicates = p in {
4960 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4961 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4962 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4963 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004964 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4965 (X86vsrav _.RC:$src1,
4966 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4967 _.RC:$src0)),
4968 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4969 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004970 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4971 (X86vsrav _.RC:$src1,
4972 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4973 _.ImmAllZerosV)),
4974 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4975 _.RC:$src1, addr:$src2)>;
4976 }
4977}
4978
4979defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4980defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4981defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4982defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4983defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4984defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4985defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4986defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4987defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4988
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004989//===-------------------------------------------------------------------===//
4990// 1-src variable permutation VPERMW/D/Q
4991//===-------------------------------------------------------------------===//
4992multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4993 AVX512VLVectorVTInfo _> {
4994 let Predicates = [HasAVX512] in
4995 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4996 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4997
4998 let Predicates = [HasAVX512, HasVLX] in
4999 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5000 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5001}
5002
5003multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5004 string OpcodeStr, SDNode OpNode,
5005 AVX512VLVectorVTInfo VTInfo> {
5006 let Predicates = [HasAVX512] in
5007 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5008 VTInfo.info512>,
5009 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5010 VTInfo.info512>, EVEX_V512;
5011 let Predicates = [HasAVX512, HasVLX] in
5012 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5013 VTInfo.info256>,
5014 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5015 VTInfo.info256>, EVEX_V256;
5016}
5017
Michael Zuckermand9cac592016-01-19 17:07:43 +00005018multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5019 Predicate prd, SDNode OpNode,
5020 AVX512VLVectorVTInfo _> {
5021 let Predicates = [prd] in
5022 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5023 EVEX_V512 ;
5024 let Predicates = [HasVLX, prd] in {
5025 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5026 EVEX_V256 ;
5027 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5028 EVEX_V128 ;
5029 }
5030}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005031
Michael Zuckermand9cac592016-01-19 17:07:43 +00005032defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5033 avx512vl_i16_info>, VEX_W;
5034defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5035 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005036
5037defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5038 avx512vl_i32_info>;
5039defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5040 avx512vl_i64_info>, VEX_W;
5041defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5042 avx512vl_f32_info>;
5043defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5044 avx512vl_f64_info>, VEX_W;
5045
5046defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5047 X86VPermi, avx512vl_i64_info>,
5048 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5049defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5050 X86VPermi, avx512vl_f64_info>,
5051 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005052//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005053// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005054//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005055
Igor Breger78741a12015-10-04 07:20:41 +00005056multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5057 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5058 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5059 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5060 "$src2, $src1", "$src1, $src2",
5061 (_.VT (OpNode _.RC:$src1,
5062 (Ctrl.VT Ctrl.RC:$src2)))>,
5063 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005064 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5065 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5066 "$src2, $src1", "$src1, $src2",
5067 (_.VT (OpNode
5068 _.RC:$src1,
5069 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5070 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5071 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5072 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5073 "${src2}"##_.BroadcastStr##", $src1",
5074 "$src1, ${src2}"##_.BroadcastStr,
5075 (_.VT (OpNode
5076 _.RC:$src1,
5077 (Ctrl.VT (X86VBroadcast
5078 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5079 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005080}
5081
5082multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5083 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5084 let Predicates = [HasAVX512] in {
5085 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5086 Ctrl.info512>, EVEX_V512;
5087 }
5088 let Predicates = [HasAVX512, HasVLX] in {
5089 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5090 Ctrl.info128>, EVEX_V128;
5091 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5092 Ctrl.info256>, EVEX_V256;
5093 }
5094}
5095
5096multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5097 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5098
5099 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5100 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5101 X86VPermilpi, _>,
5102 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005103}
5104
Craig Topper05948fb2016-08-02 05:11:15 +00005105let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005106defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5107 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005108let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005109defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5110 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005111//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005112// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5113//===----------------------------------------------------------------------===//
5114
5115defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005116 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005117 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5118defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005119 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005120defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005121 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005122
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005123multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5124 let Predicates = [HasBWI] in
5125 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5126
5127 let Predicates = [HasVLX, HasBWI] in {
5128 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5129 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5130 }
5131}
5132
5133defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5134
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005135//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005136// Move Low to High and High to Low packed FP Instructions
5137//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005138def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5139 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005140 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005141 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5142 IIC_SSE_MOV_LH>, EVEX_4V;
5143def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5144 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005145 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005146 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5147 IIC_SSE_MOV_LH>, EVEX_4V;
5148
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005149let Predicates = [HasAVX512] in {
5150 // MOVLHPS patterns
5151 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5152 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5153 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5154 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005155
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005156 // MOVHLPS patterns
5157 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5158 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5159}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005160
5161//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005162// VMOVHPS/PD VMOVLPS Instructions
5163// All patterns was taken from SSS implementation.
5164//===----------------------------------------------------------------------===//
5165multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5166 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005167 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5168 (ins _.RC:$src1, f64mem:$src2),
5169 !strconcat(OpcodeStr,
5170 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5171 [(set _.RC:$dst,
5172 (OpNode _.RC:$src1,
5173 (_.VT (bitconvert
5174 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5175 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005176}
5177
5178defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5179 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5180defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5181 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5182defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5183 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5184defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5185 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5186
5187let Predicates = [HasAVX512] in {
5188 // VMOVHPS patterns
5189 def : Pat<(X86Movlhps VR128X:$src1,
5190 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5191 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5192 def : Pat<(X86Movlhps VR128X:$src1,
5193 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5194 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5195 // VMOVHPD patterns
5196 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5197 (scalar_to_vector (loadf64 addr:$src2)))),
5198 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5199 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5200 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5201 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5202 // VMOVLPS patterns
5203 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5204 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5205 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5206 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5207 // VMOVLPD patterns
5208 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5209 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5210 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5211 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5212 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5213 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5214 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5215}
5216
Igor Bregerb6b27af2015-11-10 07:09:07 +00005217def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5218 (ins f64mem:$dst, VR128X:$src),
5219 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005220 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005221 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5222 (bc_v2f64 (v4f32 VR128X:$src))),
5223 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5224 EVEX, EVEX_CD8<32, CD8VT2>;
5225def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5226 (ins f64mem:$dst, VR128X:$src),
5227 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005228 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005229 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5230 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5231 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5232def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5233 (ins f64mem:$dst, VR128X:$src),
5234 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005235 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005236 (iPTR 0))), addr:$dst)],
5237 IIC_SSE_MOV_LH>,
5238 EVEX, EVEX_CD8<32, CD8VT2>;
5239def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5240 (ins f64mem:$dst, VR128X:$src),
5241 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005242 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005243 (iPTR 0))), addr:$dst)],
5244 IIC_SSE_MOV_LH>,
5245 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005246
Igor Bregerb6b27af2015-11-10 07:09:07 +00005247let Predicates = [HasAVX512] in {
5248 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005249 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005250 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5251 (iPTR 0))), addr:$dst),
5252 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5253 // VMOVLPS patterns
5254 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5255 addr:$src1),
5256 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5257 def : Pat<(store (v4i32 (X86Movlps
5258 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5259 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5260 // VMOVLPD patterns
5261 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5262 addr:$src1),
5263 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5264 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5265 addr:$src1),
5266 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5267}
5268//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005269// FMA - Fused Multiply Operations
5270//
Adam Nemet26371ce2014-10-24 00:02:55 +00005271
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005272multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005273 X86VectorVTInfo _, string Suff> {
5274 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005275 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005276 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005277 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005278 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005279 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005280
Craig Toppere1cac152016-06-07 07:27:54 +00005281 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5282 (ins _.RC:$src2, _.MemOp:$src3),
5283 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005284 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005285 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005286
Craig Toppere1cac152016-06-07 07:27:54 +00005287 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5288 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5289 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5290 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005291 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005292 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005293 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005294 }
Craig Topper318e40b2016-07-25 07:20:31 +00005295
5296 // Additional pattern for folding broadcast nodes in other orders.
5297 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5298 (OpNode _.RC:$src1, _.RC:$src2,
5299 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5300 _.RC:$src1)),
5301 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5302 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005303}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005304
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005305multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005306 X86VectorVTInfo _, string Suff> {
5307 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005308 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005309 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5310 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005311 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005312 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005313}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005314
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005315multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005316 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5317 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005318 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005319 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5320 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5321 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005322 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005323 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005324 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005325 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005326 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005327 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005328 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005329}
5330
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005331multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005332 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005333 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005334 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005335 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005336 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005337}
5338
5339defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5340defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5341defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5342defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5343defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5344defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5345
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005346
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005347multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005348 X86VectorVTInfo _, string Suff> {
5349 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005350 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5351 (ins _.RC:$src2, _.RC:$src3),
5352 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005353 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005354 AVX512FMA3Base;
5355
Craig Toppere1cac152016-06-07 07:27:54 +00005356 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5357 (ins _.RC:$src2, _.MemOp:$src3),
5358 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005359 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005360 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005361
Craig Toppere1cac152016-06-07 07:27:54 +00005362 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5363 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5364 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5365 "$src2, ${src3}"##_.BroadcastStr,
5366 (_.VT (OpNode _.RC:$src2,
5367 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005368 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005369 }
Craig Topper318e40b2016-07-25 07:20:31 +00005370
5371 // Additional patterns for folding broadcast nodes in other orders.
5372 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5373 _.RC:$src2, _.RC:$src1)),
5374 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5375 _.RC:$src2, addr:$src3)>;
5376 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5377 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5378 _.RC:$src2, _.RC:$src1),
5379 _.RC:$src1)),
5380 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5381 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5382 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5383 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5384 _.RC:$src2, _.RC:$src1),
5385 _.ImmAllZerosV)),
5386 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5387 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005388}
5389
5390multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005391 X86VectorVTInfo _, string Suff> {
5392 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005393 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5394 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5395 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005396 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005397 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005398}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005399
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005400multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005401 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5402 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005403 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005404 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5405 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5406 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005407 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005408 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005409 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005410 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005411 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005412 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005413 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005414}
5415
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005416multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005417 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005418 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005419 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005420 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005421 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005422}
5423
5424defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5425defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5426defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5427defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5428defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5429defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5430
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005431multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005432 X86VectorVTInfo _, string Suff> {
5433 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005434 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005435 (ins _.RC:$src2, _.RC:$src3),
5436 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005437 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005438 AVX512FMA3Base;
5439
Craig Toppere1cac152016-06-07 07:27:54 +00005440 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005441 (ins _.RC:$src2, _.MemOp:$src3),
5442 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005443 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005444 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005445
Craig Toppere1cac152016-06-07 07:27:54 +00005446 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005447 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5448 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5449 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005450 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005451 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005452 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005453 }
Craig Topper318e40b2016-07-25 07:20:31 +00005454
5455 // Additional patterns for folding broadcast nodes in other orders.
5456 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5457 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5458 _.RC:$src1, _.RC:$src2),
5459 _.RC:$src1)),
5460 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5461 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005462}
5463
5464multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005465 X86VectorVTInfo _, string Suff> {
5466 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005467 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005468 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5469 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005470 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005471 AVX512FMA3Base, EVEX_B, EVEX_RC;
5472}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005473
5474multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005475 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5476 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005477 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005478 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5479 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5480 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005481 }
5482 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005483 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005484 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005485 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005486 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5487 }
5488}
5489
5490multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005491 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005492 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005493 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005494 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005495 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005496}
5497
5498defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5499defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5500defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5501defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5502defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5503defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005504
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005505// Scalar FMA
5506let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005507multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5508 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5509 dag RHS_r, dag RHS_m > {
5510 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5511 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005512 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005513
Craig Toppere1cac152016-06-07 07:27:54 +00005514 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5515 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005516 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005517
5518 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5519 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005520 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005521 AVX512FMA3Base, EVEX_B, EVEX_RC;
5522
Craig Toppereafdbec2016-08-13 06:48:41 +00005523 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005524 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5525 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5526 !strconcat(OpcodeStr,
5527 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5528 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005529 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5530 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5531 !strconcat(OpcodeStr,
5532 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5533 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005534 }// isCodeGenOnly = 1
5535}
5536}// Constraints = "$src1 = $dst"
5537
5538multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005539 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5540 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005541
Craig Topper2dca3b22016-07-24 08:26:38 +00005542 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005543 // Operands for intrinsic are in 123 order to preserve passthu
5544 // semantics.
5545 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5546 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005547 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005548 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005549 (i32 imm:$rc))),
5550 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5551 _.FRC:$src3))),
5552 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5553 (_.ScalarLdFrag addr:$src3))))>;
5554
Craig Topper2dca3b22016-07-24 08:26:38 +00005555 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005556 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5557 (_.VT (OpNodeRnds3 _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005558 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005559 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005560 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005561 (i32 imm:$rc))),
5562 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5563 _.FRC:$src1))),
5564 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5565 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5566
Craig Topper2dca3b22016-07-24 08:26:38 +00005567 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005568 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5569 (_.VT (OpNodeRnds1 _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005570 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005571 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005572 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005573 (i32 imm:$rc))),
5574 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5575 _.FRC:$src2))),
5576 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5577 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5578}
5579
5580multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005581 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5582 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005583 let Predicates = [HasAVX512] in {
5584 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005585 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5586 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005587 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005588 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5589 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005590 }
5591}
5592
Craig Toppera55b4832016-12-09 06:42:28 +00005593defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5594 X86FmaddRnds3>;
5595defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5596 X86FmsubRnds3>;
5597defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5598 X86FnmaddRnds1, X86FnmaddRnds3>;
5599defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5600 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005601
5602//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005603// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5604//===----------------------------------------------------------------------===//
5605let Constraints = "$src1 = $dst" in {
5606multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5607 X86VectorVTInfo _> {
5608 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5609 (ins _.RC:$src2, _.RC:$src3),
5610 OpcodeStr, "$src3, $src2", "$src2, $src3",
5611 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5612 AVX512FMA3Base;
5613
Craig Toppere1cac152016-06-07 07:27:54 +00005614 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5615 (ins _.RC:$src2, _.MemOp:$src3),
5616 OpcodeStr, "$src3, $src2", "$src2, $src3",
5617 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5618 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005619
Craig Toppere1cac152016-06-07 07:27:54 +00005620 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5621 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5622 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5623 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5624 (OpNode _.RC:$src1,
5625 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5626 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005627}
5628} // Constraints = "$src1 = $dst"
5629
5630multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5631 AVX512VLVectorVTInfo _> {
5632 let Predicates = [HasIFMA] in {
5633 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5634 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5635 }
5636 let Predicates = [HasVLX, HasIFMA] in {
5637 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5638 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5639 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5640 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5641 }
5642}
5643
5644defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5645 avx512vl_i64_info>, VEX_W;
5646defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5647 avx512vl_i64_info>, VEX_W;
5648
5649//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005650// AVX-512 Scalar convert from sign integer to float/double
5651//===----------------------------------------------------------------------===//
5652
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005653multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5654 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5655 PatFrag ld_frag, string asm> {
5656 let hasSideEffects = 0 in {
5657 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5658 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005659 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005660 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005661 let mayLoad = 1 in
5662 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5663 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005664 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005665 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005666 } // hasSideEffects = 0
5667 let isCodeGenOnly = 1 in {
5668 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5669 (ins DstVT.RC:$src1, SrcRC:$src2),
5670 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5671 [(set DstVT.RC:$dst,
5672 (OpNode (DstVT.VT DstVT.RC:$src1),
5673 SrcRC:$src2,
5674 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5675
5676 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5677 (ins DstVT.RC:$src1, x86memop:$src2),
5678 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5679 [(set DstVT.RC:$dst,
5680 (OpNode (DstVT.VT DstVT.RC:$src1),
5681 (ld_frag addr:$src2),
5682 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5683 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005684}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005685
Igor Bregerabe4a792015-06-14 12:44:55 +00005686multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005687 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005688 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5689 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005690 !strconcat(asm,
5691 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005692 [(set DstVT.RC:$dst,
5693 (OpNode (DstVT.VT DstVT.RC:$src1),
5694 SrcRC:$src2,
5695 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5696}
5697
5698multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005699 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5700 PatFrag ld_frag, string asm> {
5701 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5702 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5703 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005704}
5705
Andrew Trick15a47742013-10-09 05:11:10 +00005706let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005707defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005708 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5709 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005710defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005711 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5712 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005713defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005714 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5715 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005716defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005717 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5718 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005719
Craig Topper8f85ad12016-11-14 02:46:58 +00005720def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5721 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5722def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5723 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5724
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005725def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5726 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5727def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005728 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005729def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5730 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5731def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005732 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005733
5734def : Pat<(f32 (sint_to_fp GR32:$src)),
5735 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5736def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005737 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005738def : Pat<(f64 (sint_to_fp GR32:$src)),
5739 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5740def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005741 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5742
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005743defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005744 v4f32x_info, i32mem, loadi32,
5745 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005746defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005747 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5748 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005749defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005750 i32mem, loadi32, "cvtusi2sd{l}">,
5751 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005752defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005753 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5754 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005755
Craig Topper8f85ad12016-11-14 02:46:58 +00005756def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5757 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5758def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5759 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5760
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005761def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5762 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5763def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5764 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5765def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5766 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5767def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5768 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5769
5770def : Pat<(f32 (uint_to_fp GR32:$src)),
5771 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5772def : Pat<(f32 (uint_to_fp GR64:$src)),
5773 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5774def : Pat<(f64 (uint_to_fp GR32:$src)),
5775 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5776def : Pat<(f64 (uint_to_fp GR64:$src)),
5777 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005778}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005779
5780//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005781// AVX-512 Scalar convert from float/double to integer
5782//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005783multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5784 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005785 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005786 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005787 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005788 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5789 EVEX, VEX_LIG;
5790 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5791 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005792 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005793 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005794 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5795 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005796 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005797 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005798 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005799 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005800 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005801}
Asaf Badouh2744d212015-09-20 14:31:19 +00005802
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005803// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005804defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005805 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005806 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005807defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005808 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005809 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005810defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005811 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005812 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005813defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005814 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005815 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005816defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005817 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005818 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005819defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005820 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005821 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005822defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005823 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005824 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005825defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005826 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005827 EVEX_CD8<64, CD8VT1>;
5828
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005829// The SSE version of these instructions are disabled for AVX512.
5830// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5831let Predicates = [HasAVX512] in {
5832 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005833 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005834 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5835 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005836 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005837 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005838 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5839 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005840 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005841 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005842 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5843 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005844 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005845 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005846 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5847 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005848} // HasAVX512
5849
Craig Topperac941b92016-09-25 16:33:53 +00005850let Predicates = [HasAVX512] in {
5851 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5852 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5853 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5854 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5855 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5856 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5857 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5858 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5859 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5860 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5861 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5862 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5863 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5864 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5865 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5866 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5867 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5868 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5869 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5870 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5871} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005872
Elad Cohen0c260102017-01-11 09:11:48 +00005873// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5874// which produce unnecessary vmovs{s,d} instructions
5875let Predicates = [HasAVX512] in {
5876def : Pat<(v4f32 (X86Movss
5877 (v4f32 VR128X:$dst),
5878 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5879 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5880
5881def : Pat<(v4f32 (X86Movss
5882 (v4f32 VR128X:$dst),
5883 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5884 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5885
5886def : Pat<(v2f64 (X86Movsd
5887 (v2f64 VR128X:$dst),
5888 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5889 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5890
5891def : Pat<(v2f64 (X86Movsd
5892 (v2f64 VR128X:$dst),
5893 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5894 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5895} // Predicates = [HasAVX512]
5896
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005897// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005898multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5899 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005900 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005901let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005902 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005903 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5904 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005905 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005906 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005907 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5908 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005909 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005910 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005911 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005912 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005913
Igor Bregerc59b3a22016-08-03 10:58:05 +00005914 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5915 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5916 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5917 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5918 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005919 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5920 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005921
Craig Toppere1cac152016-06-07 07:27:54 +00005922 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005923 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5924 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5925 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5926 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5927 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5928 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5929 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5930 (i32 FROUND_NO_EXC)))]>,
5931 EVEX,VEX_LIG , EVEX_B;
5932 let mayLoad = 1, hasSideEffects = 0 in
5933 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00005934 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00005935 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5936 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005937
Craig Toppere1cac152016-06-07 07:27:54 +00005938 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005939} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005940}
5941
Asaf Badouh2744d212015-09-20 14:31:19 +00005942
Igor Bregerc59b3a22016-08-03 10:58:05 +00005943defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5944 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005945 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005946defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5947 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005948 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005949defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5950 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005951 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005952defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5953 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005954 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5955
Igor Bregerc59b3a22016-08-03 10:58:05 +00005956defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5957 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005958 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005959defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5960 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005961 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005962defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5963 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005964 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005965defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5966 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005967 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5968let Predicates = [HasAVX512] in {
5969 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005970 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005971 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
5972 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005973 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005974 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005975 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
5976 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005977 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005978 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005979 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
5980 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005981 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005982 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005983 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
5984 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005985} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005986//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005987// AVX-512 Convert form float to double and back
5988//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005989multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5990 X86VectorVTInfo _Src, SDNode OpNode> {
5991 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005992 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005993 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005994 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00005995 (_Src.VT _Src.RC:$src2),
5996 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005997 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5998 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005999 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006000 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006001 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006002 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006003 (_Src.ScalarLdFrag addr:$src2))),
6004 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006005 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006006}
6007
Asaf Badouh2744d212015-09-20 14:31:19 +00006008// Scalar Coversion with SAE - suppress all exceptions
6009multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6010 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6011 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006012 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006013 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006014 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006015 (_Src.VT _Src.RC:$src2),
6016 (i32 FROUND_NO_EXC)))>,
6017 EVEX_4V, VEX_LIG, EVEX_B;
6018}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006019
Asaf Badouh2744d212015-09-20 14:31:19 +00006020// Scalar Conversion with rounding control (RC)
6021multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6022 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6023 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006024 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006025 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006026 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006027 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6028 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6029 EVEX_B, EVEX_RC;
6030}
Craig Toppera02e3942016-09-23 06:24:43 +00006031multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006032 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006033 X86VectorVTInfo _dst> {
6034 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006035 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006036 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006037 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006038 }
6039}
6040
Craig Toppera02e3942016-09-23 06:24:43 +00006041multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006042 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006043 X86VectorVTInfo _dst> {
6044 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006045 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006046 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006047 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006048 }
6049}
Craig Toppera02e3942016-09-23 06:24:43 +00006050defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006051 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006052defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006053 X86fpextRnd,f32x_info, f64x_info >;
6054
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006055def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006056 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006057 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6058 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006059def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006060 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6061 Requires<[HasAVX512]>;
6062
6063def : Pat<(f64 (extloadf32 addr:$src)),
6064 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006065 Requires<[HasAVX512, OptForSize]>;
6066
Asaf Badouh2744d212015-09-20 14:31:19 +00006067def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006068 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006069 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6070 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006071
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006072def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006073 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006074 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006075 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006076
6077def : Pat<(v4f32 (X86Movss
6078 (v4f32 VR128X:$dst),
6079 (v4f32 (scalar_to_vector
6080 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
6081 (VCVTSD2SSZrr VR128X:$dst, VR128X:$src)>,
6082 Requires<[HasAVX512]>;
6083
6084def : Pat<(v2f64 (X86Movsd
6085 (v2f64 VR128X:$dst),
6086 (v2f64 (scalar_to_vector
6087 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
6088 (VCVTSS2SDZrr VR128X:$dst, VR128X:$src)>,
6089 Requires<[HasAVX512]>;
6090
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006091//===----------------------------------------------------------------------===//
6092// AVX-512 Vector convert from signed/unsigned integer to float/double
6093// and from float/double to signed/unsigned integer
6094//===----------------------------------------------------------------------===//
6095
6096multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6097 X86VectorVTInfo _Src, SDNode OpNode,
6098 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006099 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006100
6101 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6102 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6103 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6104
6105 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006106 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006107 (_.VT (OpNode (_Src.VT
6108 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6109
6110 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006111 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006112 "${src}"##Broadcast, "${src}"##Broadcast,
6113 (_.VT (OpNode (_Src.VT
6114 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6115 ))>, EVEX, EVEX_B;
6116}
6117// Coversion with SAE - suppress all exceptions
6118multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6119 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6120 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6121 (ins _Src.RC:$src), OpcodeStr,
6122 "{sae}, $src", "$src, {sae}",
6123 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6124 (i32 FROUND_NO_EXC)))>,
6125 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006126}
6127
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006128// Conversion with rounding control (RC)
6129multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6130 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6131 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6132 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6133 "$rc, $src", "$src, $rc",
6134 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6135 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006136}
6137
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006138// Extend Float to Double
6139multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6140 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006141 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006142 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6143 X86vfpextRnd>, EVEX_V512;
6144 }
6145 let Predicates = [HasVLX] in {
6146 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006147 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006148 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006149 EVEX_V256;
6150 }
6151}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006152
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006153// Truncate Double to Float
6154multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6155 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006156 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006157 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6158 X86vfproundRnd>, EVEX_V512;
6159 }
6160 let Predicates = [HasVLX] in {
6161 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6162 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006163 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006164 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006165
6166 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6167 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6168 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6169 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6170 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6171 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6172 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6173 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006174 }
6175}
6176
6177defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6178 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6179defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6180 PS, EVEX_CD8<32, CD8VH>;
6181
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006182def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6183 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006184
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006185let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006186 let AddedComplexity = 15 in
6187 def : Pat<(X86vzmovl (v2f64 (bitconvert
6188 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6189 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006190 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6191 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006192 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6193 (VCVTPS2PDZ256rm addr:$src)>;
6194}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006195
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006196// Convert Signed/Unsigned Doubleword to Double
6197multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6198 SDNode OpNode128> {
6199 // No rounding in this op
6200 let Predicates = [HasAVX512] in
6201 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6202 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006203
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006204 let Predicates = [HasVLX] in {
6205 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006206 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006207 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6208 EVEX_V256;
6209 }
6210}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006211
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006212// Convert Signed/Unsigned Doubleword to Float
6213multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6214 SDNode OpNodeRnd> {
6215 let Predicates = [HasAVX512] in
6216 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6217 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6218 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006219
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006220 let Predicates = [HasVLX] in {
6221 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6222 EVEX_V128;
6223 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6224 EVEX_V256;
6225 }
6226}
6227
6228// Convert Float to Signed/Unsigned Doubleword with truncation
6229multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6230 SDNode OpNode, SDNode OpNodeRnd> {
6231 let Predicates = [HasAVX512] in {
6232 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6233 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6234 OpNodeRnd>, EVEX_V512;
6235 }
6236 let Predicates = [HasVLX] in {
6237 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6238 EVEX_V128;
6239 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6240 EVEX_V256;
6241 }
6242}
6243
6244// Convert Float to Signed/Unsigned Doubleword
6245multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6246 SDNode OpNode, SDNode OpNodeRnd> {
6247 let Predicates = [HasAVX512] in {
6248 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6249 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6250 OpNodeRnd>, EVEX_V512;
6251 }
6252 let Predicates = [HasVLX] in {
6253 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6254 EVEX_V128;
6255 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6256 EVEX_V256;
6257 }
6258}
6259
6260// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006261multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6262 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006263 let Predicates = [HasAVX512] in {
6264 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6265 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6266 OpNodeRnd>, EVEX_V512;
6267 }
6268 let Predicates = [HasVLX] in {
6269 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006270 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006271 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6272 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006273 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6274 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006275 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6276 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006277
6278 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6279 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6280 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6281 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6282 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6283 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6284 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6285 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006286 }
6287}
6288
6289// Convert Double to Signed/Unsigned Doubleword
6290multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6291 SDNode OpNode, SDNode OpNodeRnd> {
6292 let Predicates = [HasAVX512] in {
6293 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6294 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6295 OpNodeRnd>, EVEX_V512;
6296 }
6297 let Predicates = [HasVLX] in {
6298 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6299 // memory forms of these instructions in Asm Parcer. They have the same
6300 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6301 // due to the same reason.
6302 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6303 "{1to2}", "{x}">, EVEX_V128;
6304 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6305 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006306
6307 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6308 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6309 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6310 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6311 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6312 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6313 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6314 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006315 }
6316}
6317
6318// Convert Double to Signed/Unsigned Quardword
6319multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6320 SDNode OpNode, SDNode OpNodeRnd> {
6321 let Predicates = [HasDQI] in {
6322 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6323 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6324 OpNodeRnd>, EVEX_V512;
6325 }
6326 let Predicates = [HasDQI, HasVLX] in {
6327 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6328 EVEX_V128;
6329 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6330 EVEX_V256;
6331 }
6332}
6333
6334// Convert Double to Signed/Unsigned Quardword with truncation
6335multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6336 SDNode OpNode, SDNode OpNodeRnd> {
6337 let Predicates = [HasDQI] in {
6338 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6339 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6340 OpNodeRnd>, EVEX_V512;
6341 }
6342 let Predicates = [HasDQI, HasVLX] in {
6343 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6344 EVEX_V128;
6345 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6346 EVEX_V256;
6347 }
6348}
6349
6350// Convert Signed/Unsigned Quardword to Double
6351multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6352 SDNode OpNode, SDNode OpNodeRnd> {
6353 let Predicates = [HasDQI] in {
6354 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6355 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6356 OpNodeRnd>, EVEX_V512;
6357 }
6358 let Predicates = [HasDQI, HasVLX] in {
6359 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6360 EVEX_V128;
6361 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6362 EVEX_V256;
6363 }
6364}
6365
6366// Convert Float to Signed/Unsigned Quardword
6367multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6368 SDNode OpNode, SDNode OpNodeRnd> {
6369 let Predicates = [HasDQI] in {
6370 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6371 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6372 OpNodeRnd>, EVEX_V512;
6373 }
6374 let Predicates = [HasDQI, HasVLX] in {
6375 // Explicitly specified broadcast string, since we take only 2 elements
6376 // from v4f32x_info source
6377 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006378 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006379 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6380 EVEX_V256;
6381 }
6382}
6383
6384// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006385multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6386 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006387 let Predicates = [HasDQI] in {
6388 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6389 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6390 OpNodeRnd>, EVEX_V512;
6391 }
6392 let Predicates = [HasDQI, HasVLX] in {
6393 // Explicitly specified broadcast string, since we take only 2 elements
6394 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006395 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006396 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006397 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6398 EVEX_V256;
6399 }
6400}
6401
6402// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006403multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6404 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006405 let Predicates = [HasDQI] in {
6406 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6407 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6408 OpNodeRnd>, EVEX_V512;
6409 }
6410 let Predicates = [HasDQI, HasVLX] in {
6411 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6412 // memory forms of these instructions in Asm Parcer. They have the same
6413 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6414 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006415 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006416 "{1to2}", "{x}">, EVEX_V128;
6417 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6418 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006419
6420 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6421 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6422 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6423 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6424 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6425 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6426 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6427 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006428 }
6429}
6430
Simon Pilgrima3af7962016-11-24 12:13:46 +00006431defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006432 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006433
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006434defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6435 X86VSintToFpRnd>,
6436 PS, EVEX_CD8<32, CD8VF>;
6437
6438defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006439 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006440 XS, EVEX_CD8<32, CD8VF>;
6441
Simon Pilgrima3af7962016-11-24 12:13:46 +00006442defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006443 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006444 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6445
6446defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006447 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006448 EVEX_CD8<32, CD8VF>;
6449
Craig Topperf334ac192016-11-09 07:48:51 +00006450defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006451 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006452 EVEX_CD8<64, CD8VF>;
6453
Simon Pilgrima3af7962016-11-24 12:13:46 +00006454defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006455 XS, EVEX_CD8<32, CD8VH>;
6456
6457defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6458 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006459 EVEX_CD8<32, CD8VF>;
6460
Craig Topper19e04b62016-05-19 06:13:58 +00006461defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6462 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006463
Craig Topper19e04b62016-05-19 06:13:58 +00006464defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6465 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006466 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006467
Craig Topper19e04b62016-05-19 06:13:58 +00006468defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6469 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006470 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006471defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6472 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006473 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006474
Craig Topper19e04b62016-05-19 06:13:58 +00006475defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6476 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006477 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006478
Craig Topper19e04b62016-05-19 06:13:58 +00006479defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6480 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006481
Craig Topper19e04b62016-05-19 06:13:58 +00006482defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6483 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006484 PD, EVEX_CD8<64, CD8VF>;
6485
Craig Topper19e04b62016-05-19 06:13:58 +00006486defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6487 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006488
6489defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006490 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006491 PD, EVEX_CD8<64, CD8VF>;
6492
Craig Toppera39b6502016-12-10 06:02:48 +00006493defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006494 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006495
6496defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006497 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006498 PD, EVEX_CD8<64, CD8VF>;
6499
Craig Toppera39b6502016-12-10 06:02:48 +00006500defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006501 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006502
6503defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006504 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006505
6506defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006507 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006508
Simon Pilgrima3af7962016-11-24 12:13:46 +00006509defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006510 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006511
Simon Pilgrima3af7962016-11-24 12:13:46 +00006512defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006513 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006514
Craig Toppere38c57a2015-11-27 05:44:02 +00006515let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006516def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006517 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006518 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6519 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006520
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006521def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6522 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006523 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6524 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006525
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006526def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6527 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006528 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6529 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006530
Simon Pilgrima3af7962016-11-24 12:13:46 +00006531def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006532 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6533 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6534 VR128X:$src, sub_xmm)))), sub_xmm)>;
6535
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006536def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6537 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006538 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6539 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006540
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006541def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6542 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006543 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6544 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006545
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006546def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6547 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006548 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6549 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006550
Simon Pilgrima3af7962016-11-24 12:13:46 +00006551def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006552 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6553 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6554 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006555}
6556
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006557let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006558 let AddedComplexity = 15 in {
6559 def : Pat<(X86vzmovl (v2i64 (bitconvert
6560 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006561 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006562 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6563 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006564 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006565 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006566 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006567 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006568 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006569 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006570 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006571 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006572}
6573
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006574let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006575 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006576 (VCVTPD2PSZrm addr:$src)>;
6577 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6578 (VCVTPS2PDZrm addr:$src)>;
6579}
6580
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006581let Predicates = [HasDQI, HasVLX] in {
6582 let AddedComplexity = 15 in {
6583 def : Pat<(X86vzmovl (v2f64 (bitconvert
6584 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006585 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006586 def : Pat<(X86vzmovl (v2f64 (bitconvert
6587 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006588 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006589 }
6590}
6591
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006592let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006593def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6594 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6595 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6596 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6597
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006598def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6599 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6600 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6601 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6602
6603def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6604 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6605 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6606 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6607
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006608def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6609 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6610 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6611 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6612
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006613def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6614 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6615 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6616 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6617
6618def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6619 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6620 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6621 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6622
6623def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6624 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6625 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6626 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6627
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006628def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6629 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6630 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6631 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6632
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006633def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6634 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6635 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6636 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6637
6638def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6639 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6640 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6641 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6642
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006643def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6644 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6645 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6646 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6647
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006648def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6649 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6650 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6651 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6652}
6653
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006654//===----------------------------------------------------------------------===//
6655// Half precision conversion instructions
6656//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006657multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006658 X86MemOperand x86memop, PatFrag ld_frag> {
6659 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6660 "vcvtph2ps", "$src", "$src",
6661 (X86cvtph2ps (_src.VT _src.RC:$src),
6662 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006663 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6664 "vcvtph2ps", "$src", "$src",
6665 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6666 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006667}
6668
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006669multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006670 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6671 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6672 (X86cvtph2ps (_src.VT _src.RC:$src),
6673 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6674
6675}
6676
6677let Predicates = [HasAVX512] in {
6678 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006679 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006680 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6681 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006682 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006683 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6684 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6685 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6686 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006687}
6688
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006689multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006690 X86MemOperand x86memop> {
6691 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006692 (ins _src.RC:$src1, i32u8imm:$src2),
6693 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006694 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006695 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006696 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006697 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6698 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6699 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6700 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006701 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006702 addr:$dst)]>;
6703 let hasSideEffects = 0, mayStore = 1 in
6704 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6705 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6706 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6707 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006708}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006709multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006710 let hasSideEffects = 0 in
6711 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6712 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006713 (ins _src.RC:$src1, i32u8imm:$src2),
6714 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006715 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006716}
6717let Predicates = [HasAVX512] in {
6718 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6719 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6720 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6721 let Predicates = [HasVLX] in {
6722 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6723 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006724 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006725 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6726 }
6727}
Asaf Badouh2489f352015-12-02 08:17:51 +00006728
Craig Topper9820e342016-09-20 05:44:47 +00006729// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006730let Predicates = [HasVLX] in {
6731 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6732 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6733 // configurations we support (the default). However, falling back to MXCSR is
6734 // more consistent with other instructions, which are always controlled by it.
6735 // It's encoded as 0b100.
6736 def : Pat<(fp_to_f16 FR32X:$src),
6737 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6738 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6739
6740 def : Pat<(f16_to_fp GR16:$src),
6741 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6742 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6743
6744 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6745 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6746 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6747}
6748
Craig Topper9820e342016-09-20 05:44:47 +00006749// Patterns for matching float to half-float conversion when AVX512 is supported
6750// but F16C isn't. In that case we have to use 512-bit vectors.
6751let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6752 def : Pat<(fp_to_f16 FR32X:$src),
6753 (i16 (EXTRACT_SUBREG
6754 (VMOVPDI2DIZrr
6755 (v8i16 (EXTRACT_SUBREG
6756 (VCVTPS2PHZrr
6757 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6758 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6759 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6760
6761 def : Pat<(f16_to_fp GR16:$src),
6762 (f32 (COPY_TO_REGCLASS
6763 (v4f32 (EXTRACT_SUBREG
6764 (VCVTPH2PSZrr
6765 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6766 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6767 sub_xmm)), sub_xmm)), FR32X))>;
6768
6769 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6770 (f32 (COPY_TO_REGCLASS
6771 (v4f32 (EXTRACT_SUBREG
6772 (VCVTPH2PSZrr
6773 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6774 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6775 sub_xmm), 4)), sub_xmm)), FR32X))>;
6776}
6777
Asaf Badouh2489f352015-12-02 08:17:51 +00006778// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006779multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006780 string OpcodeStr> {
6781 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6782 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006783 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006784 Sched<[WriteFAdd]>;
6785}
6786
6787let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006788 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006789 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006790 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006791 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006792 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006793 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006794 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006795 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6796}
6797
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006798let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6799 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006800 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006801 EVEX_CD8<32, CD8VT1>;
6802 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006803 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006804 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6805 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006806 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006807 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006808 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006809 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006810 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006811 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6812 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006813 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006814 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6815 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006816 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006817 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6818 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006819 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006820
Ayman Musa02f95332017-01-04 08:21:54 +00006821 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6822 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006823 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006824 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6825 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006826 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6827 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006828}
Michael Liao5bf95782014-12-04 05:20:33 +00006829
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006830/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006831multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6832 X86VectorVTInfo _> {
Craig Topper63801df2017-02-19 21:44:35 +00006833 let Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006834 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6835 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6836 "$src2, $src1", "$src1, $src2",
6837 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006838 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006839 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006840 "$src2, $src1", "$src1, $src2",
6841 (OpNode (_.VT _.RC:$src1),
6842 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006843}
6844}
6845
Asaf Badouheaf2da12015-09-21 10:23:53 +00006846defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6847 EVEX_CD8<32, CD8VT1>, T8PD;
6848defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6849 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6850defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6851 EVEX_CD8<32, CD8VT1>, T8PD;
6852defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6853 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006854
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006855/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6856multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006857 X86VectorVTInfo _> {
6858 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6859 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6860 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006861 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6862 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6863 (OpNode (_.FloatVT
6864 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6865 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6866 (ins _.ScalarMemOp:$src), OpcodeStr,
6867 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6868 (OpNode (_.FloatVT
6869 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6870 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006871}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006872
6873multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6874 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6875 EVEX_V512, EVEX_CD8<32, CD8VF>;
6876 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6877 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6878
6879 // Define only if AVX512VL feature is present.
6880 let Predicates = [HasVLX] in {
6881 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6882 OpNode, v4f32x_info>,
6883 EVEX_V128, EVEX_CD8<32, CD8VF>;
6884 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6885 OpNode, v8f32x_info>,
6886 EVEX_V256, EVEX_CD8<32, CD8VF>;
6887 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6888 OpNode, v2f64x_info>,
6889 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6890 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6891 OpNode, v4f64x_info>,
6892 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6893 }
6894}
6895
6896defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6897defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006898
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006899/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006900multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6901 SDNode OpNode> {
6902
6903 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6904 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6905 "$src2, $src1", "$src1, $src2",
6906 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6907 (i32 FROUND_CURRENT))>;
6908
6909 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6910 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006911 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006912 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006913 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006914
6915 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006916 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006917 "$src2, $src1", "$src1, $src2",
6918 (OpNode (_.VT _.RC:$src1),
6919 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6920 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006921}
6922
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006923multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6924 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6925 EVEX_CD8<32, CD8VT1>;
6926 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6927 EVEX_CD8<64, CD8VT1>, VEX_W;
6928}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006929
Craig Toppere1cac152016-06-07 07:27:54 +00006930let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006931 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6932 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6933}
Igor Breger8352a0d2015-07-28 06:53:28 +00006934
6935defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006936/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006937
6938multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6939 SDNode OpNode> {
6940
6941 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6942 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6943 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6944
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006945 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6946 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6947 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006948 (bitconvert (_.LdFrag addr:$src))),
6949 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006950
6951 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006952 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006953 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006954 (OpNode (_.FloatVT
6955 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6956 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006957}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006958multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6959 SDNode OpNode> {
6960 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6961 (ins _.RC:$src), OpcodeStr,
6962 "{sae}, $src", "$src, {sae}",
6963 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6964}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006965
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006966multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6967 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006968 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6969 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006970 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006971 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6972 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006973}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006974
Asaf Badouh402ebb32015-06-03 13:41:48 +00006975multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6976 SDNode OpNode> {
6977 // Define only if AVX512VL feature is present.
6978 let Predicates = [HasVLX] in {
6979 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6980 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6981 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6982 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6983 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6984 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6985 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6986 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6987 }
6988}
Craig Toppere1cac152016-06-07 07:27:54 +00006989let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006990
Asaf Badouh402ebb32015-06-03 13:41:48 +00006991 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6992 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6993 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6994}
6995defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6996 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6997
6998multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6999 SDNode OpNodeRnd, X86VectorVTInfo _>{
7000 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7001 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7002 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7003 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007004}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007005
Robert Khasanoveb126392014-10-28 18:15:20 +00007006multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7007 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007008 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007009 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7010 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007011 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7012 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7013 (OpNode (_.FloatVT
7014 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007015
Craig Toppere1cac152016-06-07 07:27:54 +00007016 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7017 (ins _.ScalarMemOp:$src), OpcodeStr,
7018 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7019 (OpNode (_.FloatVT
7020 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7021 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007022}
7023
Robert Khasanoveb126392014-10-28 18:15:20 +00007024multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7025 SDNode OpNode> {
7026 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7027 v16f32_info>,
7028 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7029 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7030 v8f64_info>,
7031 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7032 // Define only if AVX512VL feature is present.
7033 let Predicates = [HasVLX] in {
7034 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7035 OpNode, v4f32x_info>,
7036 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7037 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7038 OpNode, v8f32x_info>,
7039 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7040 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7041 OpNode, v2f64x_info>,
7042 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7043 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7044 OpNode, v4f64x_info>,
7045 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7046 }
7047}
7048
Asaf Badouh402ebb32015-06-03 13:41:48 +00007049multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7050 SDNode OpNodeRnd> {
7051 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7052 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7053 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7054 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7055}
7056
Igor Breger4c4cd782015-09-20 09:13:41 +00007057multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7058 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7059
7060 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7061 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7062 "$src2, $src1", "$src1, $src2",
7063 (OpNodeRnd (_.VT _.RC:$src1),
7064 (_.VT _.RC:$src2),
7065 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007066 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7067 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7068 "$src2, $src1", "$src1, $src2",
7069 (OpNodeRnd (_.VT _.RC:$src1),
7070 (_.VT (scalar_to_vector
7071 (_.ScalarLdFrag addr:$src2))),
7072 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007073
7074 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7075 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7076 "$rc, $src2, $src1", "$src1, $src2, $rc",
7077 (OpNodeRnd (_.VT _.RC:$src1),
7078 (_.VT _.RC:$src2),
7079 (i32 imm:$rc))>,
7080 EVEX_B, EVEX_RC;
7081
Craig Toppere1cac152016-06-07 07:27:54 +00007082 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007083 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007084 (ins _.FRC:$src1, _.FRC:$src2),
7085 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7086
7087 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007088 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007089 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7090 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7091 }
7092
7093 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7094 (!cast<Instruction>(NAME#SUFF#Zr)
7095 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7096
7097 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7098 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007099 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007100}
7101
7102multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7103 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7104 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7105 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7106 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7107}
7108
Asaf Badouh402ebb32015-06-03 13:41:48 +00007109defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7110 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007111
Igor Breger4c4cd782015-09-20 09:13:41 +00007112defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007113
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007114let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007115 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007116 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007117 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007118 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007119 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007120 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007121 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007122 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007123 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007124 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007125}
7126
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007127multiclass
7128avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007129
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007130 let ExeDomain = _.ExeDomain in {
7131 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7132 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7133 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007134 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007135 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7136
7137 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7138 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007139 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7140 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007141 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007142
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007143 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007144 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7145 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007146 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007147 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007148 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7149 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7150 }
7151 let Predicates = [HasAVX512] in {
7152 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7153 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7154 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7155 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7156 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7157 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7158 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7159 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7160 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7161 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7162 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7163 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7164 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7165 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7166 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7167
7168 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7169 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7170 addr:$src, (i32 0x1))), _.FRC)>;
7171 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7172 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7173 addr:$src, (i32 0x2))), _.FRC)>;
7174 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7175 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7176 addr:$src, (i32 0x3))), _.FRC)>;
7177 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7178 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7179 addr:$src, (i32 0x4))), _.FRC)>;
7180 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7181 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7182 addr:$src, (i32 0xc))), _.FRC)>;
7183 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007184}
7185
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007186defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7187 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007188
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007189defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7190 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007191
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007192//-------------------------------------------------
7193// Integer truncate and extend operations
7194//-------------------------------------------------
7195
Igor Breger074a64e2015-07-24 17:24:15 +00007196multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7197 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7198 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007199 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007200 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7201 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7202 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7203 EVEX, T8XS;
7204
7205 // for intrinsic patter match
7206 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7207 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7208 undef)),
7209 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7210 SrcInfo.RC:$src1)>;
7211
7212 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7213 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7214 DestInfo.ImmAllZerosV)),
7215 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7216 SrcInfo.RC:$src1)>;
7217
7218 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7219 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7220 DestInfo.RC:$src0)),
7221 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7222 DestInfo.KRCWM:$mask ,
7223 SrcInfo.RC:$src1)>;
7224
Craig Topper52e2e832016-07-22 05:46:44 +00007225 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7226 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007227 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7228 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007229 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007230 []>, EVEX;
7231
Igor Breger074a64e2015-07-24 17:24:15 +00007232 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7233 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007234 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007235 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007236 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007237}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007238
Igor Breger074a64e2015-07-24 17:24:15 +00007239multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7240 X86VectorVTInfo DestInfo,
7241 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007242
Igor Breger074a64e2015-07-24 17:24:15 +00007243 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7244 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7245 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007246
Igor Breger074a64e2015-07-24 17:24:15 +00007247 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7248 (SrcInfo.VT SrcInfo.RC:$src)),
7249 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7250 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7251}
7252
Igor Breger074a64e2015-07-24 17:24:15 +00007253multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7254 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7255 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7256 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7257 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7258 Predicate prd = HasAVX512>{
7259
7260 let Predicates = [HasVLX, prd] in {
7261 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7262 DestInfoZ128, x86memopZ128>,
7263 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7264 truncFrag, mtruncFrag>, EVEX_V128;
7265
7266 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7267 DestInfoZ256, x86memopZ256>,
7268 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7269 truncFrag, mtruncFrag>, EVEX_V256;
7270 }
7271 let Predicates = [prd] in
7272 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7273 DestInfoZ, x86memopZ>,
7274 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7275 truncFrag, mtruncFrag>, EVEX_V512;
7276}
7277
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007278multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7279 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007280 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7281 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007282 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007283}
7284
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007285multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7286 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007287 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7288 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007289 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007290}
7291
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007292multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7293 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007294 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7295 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007296 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007297}
7298
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007299multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7300 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007301 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7302 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007303 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007304}
7305
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007306multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7307 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007308 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7309 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007310 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007311}
7312
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007313multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7314 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007315 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7316 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007317 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007318}
7319
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007320defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7321 truncstorevi8, masked_truncstorevi8>;
7322defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7323 truncstore_s_vi8, masked_truncstore_s_vi8>;
7324defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7325 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007326
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007327defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7328 truncstorevi16, masked_truncstorevi16>;
7329defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7330 truncstore_s_vi16, masked_truncstore_s_vi16>;
7331defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7332 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007333
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007334defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7335 truncstorevi32, masked_truncstorevi32>;
7336defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7337 truncstore_s_vi32, masked_truncstore_s_vi32>;
7338defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7339 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007340
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007341defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7342 truncstorevi8, masked_truncstorevi8>;
7343defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7344 truncstore_s_vi8, masked_truncstore_s_vi8>;
7345defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7346 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007347
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007348defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7349 truncstorevi16, masked_truncstorevi16>;
7350defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7351 truncstore_s_vi16, masked_truncstore_s_vi16>;
7352defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7353 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007354
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007355defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7356 truncstorevi8, masked_truncstorevi8>;
7357defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7358 truncstore_s_vi8, masked_truncstore_s_vi8>;
7359defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7360 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007361
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007362let Predicates = [HasAVX512, NoVLX] in {
7363def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7364 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007365 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007366 VR256X:$src, sub_ymm)))), sub_xmm))>;
7367def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7368 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007369 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007370 VR256X:$src, sub_ymm)))), sub_xmm))>;
7371}
7372
7373let Predicates = [HasBWI, NoVLX] in {
7374def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007375 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007376 VR256X:$src, sub_ymm))), sub_xmm))>;
7377}
7378
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007379multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007380 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007381 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007382 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007383 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7384 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7385 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7386 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007387
Craig Toppere1cac152016-06-07 07:27:54 +00007388 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7389 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7390 (DestInfo.VT (LdFrag addr:$src))>,
7391 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007392 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007393}
7394
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007395multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007396 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007397 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7398 let Predicates = [HasVLX, HasBWI] in {
7399 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007400 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007401 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007402
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007403 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007404 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007405 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7406 }
7407 let Predicates = [HasBWI] in {
7408 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007409 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007410 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7411 }
7412}
7413
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007414multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007415 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007416 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7417 let Predicates = [HasVLX, HasAVX512] in {
7418 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007419 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007420 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7421
7422 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007423 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007424 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7425 }
7426 let Predicates = [HasAVX512] in {
7427 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007428 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007429 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7430 }
7431}
7432
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007433multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007434 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007435 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7436 let Predicates = [HasVLX, HasAVX512] in {
7437 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007438 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007439 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7440
7441 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007442 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007443 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7444 }
7445 let Predicates = [HasAVX512] in {
7446 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007447 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007448 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7449 }
7450}
7451
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007452multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007453 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007454 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7455 let Predicates = [HasVLX, HasAVX512] in {
7456 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007457 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007458 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7459
7460 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007461 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007462 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7463 }
7464 let Predicates = [HasAVX512] in {
7465 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007466 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007467 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7468 }
7469}
7470
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007471multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007472 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007473 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7474 let Predicates = [HasVLX, HasAVX512] in {
7475 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007476 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007477 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7478
7479 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007480 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007481 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7482 }
7483 let Predicates = [HasAVX512] in {
7484 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007485 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007486 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7487 }
7488}
7489
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007490multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007491 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007492 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7493
7494 let Predicates = [HasVLX, HasAVX512] in {
7495 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007496 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007497 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7498
7499 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007500 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007501 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7502 }
7503 let Predicates = [HasAVX512] in {
7504 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007505 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007506 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7507 }
7508}
7509
Craig Topper6840f112016-07-14 06:41:34 +00007510defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7511defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7512defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7513defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7514defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7515defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007516
Craig Topper6840f112016-07-14 06:41:34 +00007517defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7518defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7519defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7520defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7521defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7522defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007523
Igor Breger2ba64ab2016-05-22 10:21:04 +00007524// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007525multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7526 X86VectorVTInfo From, PatFrag LdFrag> {
7527 def : Pat<(To.VT (LdFrag addr:$src)),
7528 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7529 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7530 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7531 To.KRC:$mask, addr:$src)>;
7532 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7533 To.ImmAllZerosV)),
7534 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7535 addr:$src)>;
7536}
7537
7538let Predicates = [HasVLX, HasBWI] in {
7539 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7540 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7541}
7542let Predicates = [HasBWI] in {
7543 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7544}
7545let Predicates = [HasVLX, HasAVX512] in {
7546 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7547 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7548 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7549 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7550 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7551 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7552 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7553 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7554 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7555 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7556}
7557let Predicates = [HasAVX512] in {
7558 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7559 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7560 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7561 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7562 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7563}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007564
Simon Pilgrim893d2112017-01-24 16:16:29 +00007565multiclass AVX512_pmovx_patterns<string OpcPrefix,
Craig Topper64378f42016-10-09 23:08:39 +00007566 SDNode ExtOp, PatFrag ExtLoad16> {
7567 // 128-bit patterns
7568 let Predicates = [HasVLX, HasBWI] in {
7569 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7570 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7571 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7572 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7573 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7574 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7575 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7576 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7577 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7578 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7579 }
7580 let Predicates = [HasVLX] in {
7581 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7582 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7583 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7584 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7585 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7586 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7587 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7588 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7589
7590 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7591 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7592 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7593 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7594 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7595 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7596 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7597 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7598
7599 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7600 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7601 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7602 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7603 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7604 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7605 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7606 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7607 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7608 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7609
7610 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7611 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7612 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7613 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7614 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7615 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7616 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7617 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7618
7619 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7620 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7621 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7622 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7623 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7624 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7625 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7626 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7627 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7628 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7629 }
7630 // 256-bit patterns
7631 let Predicates = [HasVLX, HasBWI] in {
7632 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7633 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7634 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7635 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7636 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7637 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7638 }
7639 let Predicates = [HasVLX] in {
7640 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7641 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7642 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7643 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7644 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7645 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7646 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7647 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7648
7649 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7650 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7651 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7652 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7653 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7654 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7655 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7656 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7657
7658 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7659 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7660 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7661 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7662 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7663 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7664
7665 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7666 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7667 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7668 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7669 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7670 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7671 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7672 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7673
7674 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7675 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7676 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7677 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7678 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7679 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7680 }
7681 // 512-bit patterns
7682 let Predicates = [HasBWI] in {
7683 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7684 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7685 }
7686 let Predicates = [HasAVX512] in {
7687 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7688 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7689
7690 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7691 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007692 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7693 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007694
7695 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7696 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7697
7698 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7699 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7700
7701 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7702 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7703 }
7704}
7705
Simon Pilgrim893d2112017-01-24 16:16:29 +00007706defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, extloadi32i16>;
7707defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00007708
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007709//===----------------------------------------------------------------------===//
7710// GATHER - SCATTER Operations
7711
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007712multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7713 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007714 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7715 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007716 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7717 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007718 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007719 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007720 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7721 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7722 vectoraddr:$src2))]>, EVEX, EVEX_K,
7723 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007724}
Cameron McInally45325962014-03-26 13:50:50 +00007725
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007726multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7727 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7728 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007729 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007730 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007731 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007732let Predicates = [HasVLX] in {
7733 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007734 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007735 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007736 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007737 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007738 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007739 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007740 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007741}
Cameron McInally45325962014-03-26 13:50:50 +00007742}
7743
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007744multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7745 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007746 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007747 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007748 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007749 mgatherv8i64>, EVEX_V512;
7750let Predicates = [HasVLX] in {
7751 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007752 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007753 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007754 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007755 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007756 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007757 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7758 vx64xmem, mgatherv2i64>, EVEX_V128;
7759}
Cameron McInally45325962014-03-26 13:50:50 +00007760}
Michael Liao5bf95782014-12-04 05:20:33 +00007761
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007762
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007763defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7764 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7765
7766defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7767 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007768
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007769multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7770 X86MemOperand memop, PatFrag ScatterNode> {
7771
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007772let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007773
7774 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7775 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007776 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007777 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7778 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7779 _.KRCWM:$mask, vectoraddr:$dst))]>,
7780 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007781}
7782
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007783multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7784 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7785 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007786 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007787 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007788 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007789let Predicates = [HasVLX] in {
7790 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007791 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007792 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007793 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007794 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007795 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007796 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007797 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007798}
Cameron McInally45325962014-03-26 13:50:50 +00007799}
7800
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007801multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7802 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007803 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007804 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007805 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007806 mscatterv8i64>, EVEX_V512;
7807let Predicates = [HasVLX] in {
7808 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007809 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007810 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007811 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007812 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007813 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007814 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7815 vx64xmem, mscatterv2i64>, EVEX_V128;
7816}
Cameron McInally45325962014-03-26 13:50:50 +00007817}
7818
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007819defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7820 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007821
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007822defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7823 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007824
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007825// prefetch
7826multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7827 RegisterClass KRC, X86MemOperand memop> {
7828 let Predicates = [HasPFI], hasSideEffects = 1 in
7829 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007830 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007831 []>, EVEX, EVEX_K;
7832}
7833
7834defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007835 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007836
7837defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007838 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007839
7840defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007841 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007842
7843defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007844 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007845
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007846defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007847 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007848
7849defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007850 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007851
7852defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007853 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007854
7855defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007856 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007857
7858defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007859 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007860
7861defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007862 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007863
7864defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007865 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007866
7867defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007868 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007869
7870defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007871 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007872
7873defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007874 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007875
7876defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007877 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007878
7879defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007880 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007881
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007882// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007883def v64i1sextv64i8 : PatLeaf<(v64i8
7884 (X86vsext
7885 (v64i1 (X86pcmpgtm
7886 (bc_v64i8 (v16i32 immAllZerosV)),
7887 VR512:$src))))>;
7888def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7889def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7890def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007891
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007892multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007893def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007894 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007895 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7896}
Michael Liao5bf95782014-12-04 05:20:33 +00007897
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007898multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7899 string OpcodeStr, Predicate prd> {
7900let Predicates = [prd] in
7901 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7902
7903 let Predicates = [prd, HasVLX] in {
7904 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7905 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7906 }
7907}
7908
7909multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7910 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7911 HasBWI>;
7912 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7913 HasBWI>, VEX_W;
7914 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7915 HasDQI>;
7916 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7917 HasDQI>, VEX_W;
7918}
Michael Liao5bf95782014-12-04 05:20:33 +00007919
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007920defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007921
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007922multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007923 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7924 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7925 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7926}
7927
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007928// Use 512bit version to implement 128/256 bit in case NoVLX.
7929multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007930 X86VectorVTInfo _> {
7931
7932 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7933 (_.KVT (COPY_TO_REGCLASS
7934 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007935 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007936 _.RC:$src, _.SubRegIdx)),
7937 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007938}
7939
7940multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007941 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7942 let Predicates = [prd] in
7943 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7944 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007945
7946 let Predicates = [prd, HasVLX] in {
7947 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007948 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007949 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007950 EVEX_V128;
7951 }
7952 let Predicates = [prd, NoVLX] in {
7953 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7954 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007955 }
7956}
7957
7958defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7959 avx512vl_i8_info, HasBWI>;
7960defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7961 avx512vl_i16_info, HasBWI>, VEX_W;
7962defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7963 avx512vl_i32_info, HasDQI>;
7964defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7965 avx512vl_i64_info, HasDQI>, VEX_W;
7966
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007967//===----------------------------------------------------------------------===//
7968// AVX-512 - COMPRESS and EXPAND
7969//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007970
Ayman Musad7a5ed42016-09-26 06:22:08 +00007971multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007972 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007973 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007974 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007975 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007976
Craig Toppere1cac152016-06-07 07:27:54 +00007977 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007978 def mr : AVX5128I<opc, MRMDestMem, (outs),
7979 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007980 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007981 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7982
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007983 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7984 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007985 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00007986 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007987 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007988}
7989
Ayman Musad7a5ed42016-09-26 06:22:08 +00007990multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
7991
7992 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
7993 (_.VT _.RC:$src)),
7994 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
7995 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
7996}
7997
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007998multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7999 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008000 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8001 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008002
8003 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008004 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8005 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8006 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8007 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008008 }
8009}
8010
8011defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8012 EVEX;
8013defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8014 EVEX, VEX_W;
8015defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8016 EVEX;
8017defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8018 EVEX, VEX_W;
8019
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008020// expand
8021multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8022 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008023 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008024 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008025 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008026
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008027 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8028 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8029 (_.VT (X86expand (_.VT (bitconvert
8030 (_.LdFrag addr:$src1)))))>,
8031 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008032}
8033
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008034multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8035
8036 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8037 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8038 _.KRCWM:$mask, addr:$src)>;
8039
8040 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8041 (_.VT _.RC:$src0))),
8042 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8043 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8044}
8045
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008046multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8047 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008048 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8049 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008050
8051 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008052 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8053 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8054 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8055 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008056 }
8057}
8058
8059defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8060 EVEX;
8061defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8062 EVEX, VEX_W;
8063defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8064 EVEX;
8065defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8066 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008067
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008068//handle instruction reg_vec1 = op(reg_vec,imm)
8069// op(mem_vec,imm)
8070// op(broadcast(eltVt),imm)
8071//all instruction created with FROUND_CURRENT
8072multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008073 X86VectorVTInfo _>{
8074 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008075 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8076 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008077 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008078 (OpNode (_.VT _.RC:$src1),
8079 (i32 imm:$src2),
8080 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008081 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8082 (ins _.MemOp:$src1, i32u8imm:$src2),
8083 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8084 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8085 (i32 imm:$src2),
8086 (i32 FROUND_CURRENT))>;
8087 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8088 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8089 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8090 "${src1}"##_.BroadcastStr##", $src2",
8091 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8092 (i32 imm:$src2),
8093 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008094 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008095}
8096
8097//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8098multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8099 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008100 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008101 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8102 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008103 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008104 "$src1, {sae}, $src2",
8105 (OpNode (_.VT _.RC:$src1),
8106 (i32 imm:$src2),
8107 (i32 FROUND_NO_EXC))>, EVEX_B;
8108}
8109
8110multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8111 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8112 let Predicates = [prd] in {
8113 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8114 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8115 EVEX_V512;
8116 }
8117 let Predicates = [prd, HasVLX] in {
8118 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8119 EVEX_V128;
8120 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8121 EVEX_V256;
8122 }
8123}
8124
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008125//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8126// op(reg_vec2,mem_vec,imm)
8127// op(reg_vec2,broadcast(eltVt),imm)
8128//all instruction created with FROUND_CURRENT
8129multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008130 X86VectorVTInfo _>{
8131 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008132 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008133 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008134 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8135 (OpNode (_.VT _.RC:$src1),
8136 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008137 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008138 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008139 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8140 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8141 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8142 (OpNode (_.VT _.RC:$src1),
8143 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8144 (i32 imm:$src3),
8145 (i32 FROUND_CURRENT))>;
8146 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8147 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8148 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8149 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8150 (OpNode (_.VT _.RC:$src1),
8151 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8152 (i32 imm:$src3),
8153 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008154 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008155}
8156
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008157//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8158// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008159multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8160 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008161 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008162 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8163 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8164 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8165 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8166 (SrcInfo.VT SrcInfo.RC:$src2),
8167 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008168 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8169 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8170 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8171 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8172 (SrcInfo.VT (bitconvert
8173 (SrcInfo.LdFrag addr:$src2))),
8174 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008175 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008176}
8177
8178//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8179// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008180// op(reg_vec2,broadcast(eltVt),imm)
8181multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008182 X86VectorVTInfo _>:
8183 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8184
Craig Topper05948fb2016-08-02 05:11:15 +00008185 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008186 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8187 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8188 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8189 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8190 (OpNode (_.VT _.RC:$src1),
8191 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8192 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008193}
8194
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008195//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8196// op(reg_vec2,mem_scalar,imm)
8197//all instruction created with FROUND_CURRENT
8198multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008199 X86VectorVTInfo _> {
8200 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008201 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008202 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008203 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8204 (OpNode (_.VT _.RC:$src1),
8205 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008206 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008207 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008208 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008209 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008210 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8211 (OpNode (_.VT _.RC:$src1),
8212 (_.VT (scalar_to_vector
8213 (_.ScalarLdFrag addr:$src2))),
8214 (i32 imm:$src3),
8215 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008216 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008217}
8218
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008219//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8220multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8221 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008222 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008223 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008224 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008225 OpcodeStr, "$src3, {sae}, $src2, $src1",
8226 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008227 (OpNode (_.VT _.RC:$src1),
8228 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008229 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008230 (i32 FROUND_NO_EXC))>, EVEX_B;
8231}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008232//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8233multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8234 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008235 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8236 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008237 OpcodeStr, "$src3, {sae}, $src2, $src1",
8238 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008239 (OpNode (_.VT _.RC:$src1),
8240 (_.VT _.RC:$src2),
8241 (i32 imm:$src3),
8242 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008243}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008244
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008245multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8246 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008247 let Predicates = [prd] in {
8248 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008249 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008250 EVEX_V512;
8251
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008252 }
8253 let Predicates = [prd, HasVLX] in {
8254 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008255 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008256 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008257 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008258 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008259}
8260
Igor Breger2ae0fe32015-08-31 11:14:02 +00008261multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8262 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8263 let Predicates = [HasBWI] in {
8264 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8265 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8266 }
8267 let Predicates = [HasBWI, HasVLX] in {
8268 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8269 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8270 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8271 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8272 }
8273}
8274
Igor Breger00d9f842015-06-08 14:03:17 +00008275multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8276 bits<8> opc, SDNode OpNode>{
8277 let Predicates = [HasAVX512] in {
8278 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8279 }
8280 let Predicates = [HasAVX512, HasVLX] in {
8281 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8282 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8283 }
8284}
8285
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008286multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8287 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8288 let Predicates = [prd] in {
8289 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8290 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008291 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008292}
8293
Igor Breger1e58e8a2015-09-02 11:18:55 +00008294multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8295 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8296 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8297 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8298 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8299 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008300}
8301
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008302
Igor Breger1e58e8a2015-09-02 11:18:55 +00008303defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8304 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8305defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8306 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8307defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8308 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8309
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008310
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008311defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8312 0x50, X86VRange, HasDQI>,
8313 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8314defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8315 0x50, X86VRange, HasDQI>,
8316 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8317
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008318defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8319 0x51, X86VRange, HasDQI>,
8320 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8321defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8322 0x51, X86VRange, HasDQI>,
8323 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8324
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008325defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8326 0x57, X86Reduces, HasDQI>,
8327 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8328defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8329 0x57, X86Reduces, HasDQI>,
8330 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008331
Igor Breger1e58e8a2015-09-02 11:18:55 +00008332defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8333 0x27, X86GetMants, HasAVX512>,
8334 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8335defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8336 0x27, X86GetMants, HasAVX512>,
8337 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8338
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008339multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8340 bits<8> opc, SDNode OpNode = X86Shuf128>{
8341 let Predicates = [HasAVX512] in {
8342 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8343
8344 }
8345 let Predicates = [HasAVX512, HasVLX] in {
8346 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8347 }
8348}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008349let Predicates = [HasAVX512] in {
8350def : Pat<(v16f32 (ffloor VR512:$src)),
8351 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8352def : Pat<(v16f32 (fnearbyint VR512:$src)),
8353 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8354def : Pat<(v16f32 (fceil VR512:$src)),
8355 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8356def : Pat<(v16f32 (frint VR512:$src)),
8357 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8358def : Pat<(v16f32 (ftrunc VR512:$src)),
8359 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8360
8361def : Pat<(v8f64 (ffloor VR512:$src)),
8362 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8363def : Pat<(v8f64 (fnearbyint VR512:$src)),
8364 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8365def : Pat<(v8f64 (fceil VR512:$src)),
8366 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8367def : Pat<(v8f64 (frint VR512:$src)),
8368 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8369def : Pat<(v8f64 (ftrunc VR512:$src)),
8370 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8371}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008372
8373defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8374 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8375defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8376 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8377defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8378 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8379defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8380 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008381
Craig Topperb561e662017-01-19 02:34:29 +00008382let Predicates = [HasAVX512] in {
8383// Provide fallback in case the load node that is used in the broadcast
8384// patterns above is used by additional users, which prevents the pattern
8385// selection.
8386def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8387 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8388 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8389 0)>;
8390def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8391 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8392 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8393 0)>;
8394
8395def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8396 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8397 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8398 0)>;
8399def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8400 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8401 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8402 0)>;
8403
8404def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8405 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8406 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8407 0)>;
8408
8409def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8410 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8411 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8412 0)>;
8413}
8414
Craig Topperc48fa892015-12-27 19:45:21 +00008415multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008416 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8417 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008418}
8419
Craig Topperc48fa892015-12-27 19:45:21 +00008420defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008421 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008422defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008423 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008424
Craig Topper7a299302016-06-09 07:06:38 +00008425multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008426 let Predicates = p in
8427 def NAME#_.VTName#rri:
8428 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8429 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8430 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8431}
8432
Craig Topper7a299302016-06-09 07:06:38 +00008433multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8434 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8435 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8436 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008437
Craig Topper7a299302016-06-09 07:06:38 +00008438defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008439 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008440 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8441 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8442 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8443 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8444 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008445 EVEX_CD8<8, CD8VF>;
8446
Igor Bregerf3ded812015-08-31 13:09:30 +00008447defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8448 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8449
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008450multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8451 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008452 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008453 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008454 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008455 "$src1", "$src1",
8456 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8457
Craig Toppere1cac152016-06-07 07:27:54 +00008458 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8459 (ins _.MemOp:$src1), OpcodeStr,
8460 "$src1", "$src1",
8461 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8462 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008463 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008464}
8465
8466multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8467 X86VectorVTInfo _> :
8468 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008469 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8470 (ins _.ScalarMemOp:$src1), OpcodeStr,
8471 "${src1}"##_.BroadcastStr,
8472 "${src1}"##_.BroadcastStr,
8473 (_.VT (OpNode (X86VBroadcast
8474 (_.ScalarLdFrag addr:$src1))))>,
8475 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008476}
8477
8478multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8479 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8480 let Predicates = [prd] in
8481 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8482
8483 let Predicates = [prd, HasVLX] in {
8484 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8485 EVEX_V256;
8486 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8487 EVEX_V128;
8488 }
8489}
8490
8491multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8492 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8493 let Predicates = [prd] in
8494 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8495 EVEX_V512;
8496
8497 let Predicates = [prd, HasVLX] in {
8498 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8499 EVEX_V256;
8500 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8501 EVEX_V128;
8502 }
8503}
8504
8505multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8506 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008507 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008508 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008509 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8510 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008511}
8512
8513multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8514 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008515 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8516 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008517}
8518
8519multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8520 bits<8> opc_d, bits<8> opc_q,
8521 string OpcodeStr, SDNode OpNode> {
8522 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8523 HasAVX512>,
8524 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8525 HasBWI>;
8526}
8527
8528defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8529
Craig Topper5ef13ba2016-12-26 07:26:07 +00008530def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8531 VR128X:$src))>;
8532def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8533def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8534def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8535 VR256X:$src))>;
8536def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8537def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8538
Craig Topper056c9062016-08-28 22:20:48 +00008539let Predicates = [HasBWI, HasVLX] in {
8540 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008541 (bc_v2i64 (avx512_v16i1sextv16i8)),
8542 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8543 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008544 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008545 (bc_v2i64 (avx512_v8i1sextv8i16)),
8546 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8547 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008548 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008549 (bc_v4i64 (avx512_v32i1sextv32i8)),
8550 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8551 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008552 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008553 (bc_v4i64 (avx512_v16i1sextv16i16)),
8554 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8555 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008556}
8557let Predicates = [HasAVX512, HasVLX] in {
8558 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008559 (bc_v2i64 (avx512_v4i1sextv4i32)),
8560 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8561 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008562 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008563 (bc_v4i64 (avx512_v8i1sextv8i32)),
8564 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8565 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008566}
8567
8568let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008569def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008570 (bc_v8i64 (v16i1sextv16i32)),
8571 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008572 (VPABSDZrr VR512:$src)>;
8573def : Pat<(xor
8574 (bc_v8i64 (v8i1sextv8i64)),
8575 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8576 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008577}
Craig Topper850feaf2016-08-28 22:20:51 +00008578let Predicates = [HasBWI] in {
8579def : Pat<(xor
8580 (bc_v8i64 (v64i1sextv64i8)),
8581 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8582 (VPABSBZrr VR512:$src)>;
8583def : Pat<(xor
8584 (bc_v8i64 (v32i1sextv32i16)),
8585 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8586 (VPABSWZrr VR512:$src)>;
8587}
Igor Bregerf2460112015-07-26 14:41:44 +00008588
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008589multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8590
8591 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008592}
8593
8594defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8595defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8596
Igor Breger24cab0f2015-11-16 07:22:00 +00008597//===---------------------------------------------------------------------===//
8598// Replicate Single FP - MOVSHDUP and MOVSLDUP
8599//===---------------------------------------------------------------------===//
8600multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8601 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8602 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008603}
8604
8605defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8606defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008607
8608//===----------------------------------------------------------------------===//
8609// AVX-512 - MOVDDUP
8610//===----------------------------------------------------------------------===//
8611
8612multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8613 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008614 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00008615 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8616 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8617 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008618 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8619 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8620 (_.VT (OpNode (_.VT (scalar_to_vector
8621 (_.ScalarLdFrag addr:$src)))))>,
8622 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008623 }
Igor Breger1f782962015-11-19 08:26:56 +00008624}
8625
8626multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8627 AVX512VLVectorVTInfo VTInfo> {
8628
8629 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8630
8631 let Predicates = [HasAVX512, HasVLX] in {
8632 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8633 EVEX_V256;
8634 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8635 EVEX_V128;
8636 }
8637}
8638
8639multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8640 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8641 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008642}
8643
8644defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8645
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008646let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008647def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008648 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008649def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008650 (VMOVDDUPZ128rm addr:$src)>;
8651def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8652 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008653
8654def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8655 (v2f64 VR128X:$src0)),
8656 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8657def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8658 (bitconvert (v4i32 immAllZerosV))),
8659 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8660
8661def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8662 (v2f64 VR128X:$src0)),
8663 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8664 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8665def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8666 (bitconvert (v4i32 immAllZerosV))),
8667 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8668
8669def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8670 (v2f64 VR128X:$src0)),
8671 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8672def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8673 (bitconvert (v4i32 immAllZerosV))),
8674 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008675}
Igor Breger1f782962015-11-19 08:26:56 +00008676
Igor Bregerf2460112015-07-26 14:41:44 +00008677//===----------------------------------------------------------------------===//
8678// AVX-512 - Unpack Instructions
8679//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008680defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8681 SSE_ALU_ITINS_S>;
8682defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8683 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008684
8685defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8686 SSE_INTALU_ITINS_P, HasBWI>;
8687defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8688 SSE_INTALU_ITINS_P, HasBWI>;
8689defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8690 SSE_INTALU_ITINS_P, HasBWI>;
8691defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8692 SSE_INTALU_ITINS_P, HasBWI>;
8693
8694defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8695 SSE_INTALU_ITINS_P, HasAVX512>;
8696defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8697 SSE_INTALU_ITINS_P, HasAVX512>;
8698defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8699 SSE_INTALU_ITINS_P, HasAVX512>;
8700defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8701 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008702
8703//===----------------------------------------------------------------------===//
8704// AVX-512 - Extract & Insert Integer Instructions
8705//===----------------------------------------------------------------------===//
8706
8707multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8708 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008709 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8710 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8711 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8712 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8713 imm:$src2)))),
8714 addr:$dst)]>,
8715 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008716}
8717
8718multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8719 let Predicates = [HasBWI] in {
8720 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8721 (ins _.RC:$src1, u8imm:$src2),
8722 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8723 [(set GR32orGR64:$dst,
8724 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8725 EVEX, TAPD;
8726
8727 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8728 }
8729}
8730
8731multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8732 let Predicates = [HasBWI] in {
8733 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8734 (ins _.RC:$src1, u8imm:$src2),
8735 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8736 [(set GR32orGR64:$dst,
8737 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8738 EVEX, PD;
8739
Craig Topper99f6b622016-05-01 01:03:56 +00008740 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008741 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8742 (ins _.RC:$src1, u8imm:$src2),
8743 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8744 EVEX, TAPD;
8745
Igor Bregerdefab3c2015-10-08 12:55:01 +00008746 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8747 }
8748}
8749
8750multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8751 RegisterClass GRC> {
8752 let Predicates = [HasDQI] in {
8753 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8754 (ins _.RC:$src1, u8imm:$src2),
8755 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8756 [(set GRC:$dst,
8757 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8758 EVEX, TAPD;
8759
Craig Toppere1cac152016-06-07 07:27:54 +00008760 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8761 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8762 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8763 [(store (extractelt (_.VT _.RC:$src1),
8764 imm:$src2),addr:$dst)]>,
8765 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008766 }
8767}
8768
8769defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8770defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8771defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8772defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8773
8774multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8775 X86VectorVTInfo _, PatFrag LdFrag> {
8776 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8777 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8778 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8779 [(set _.RC:$dst,
8780 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8781 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8782}
8783
8784multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8785 X86VectorVTInfo _, PatFrag LdFrag> {
8786 let Predicates = [HasBWI] in {
8787 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8788 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8789 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8790 [(set _.RC:$dst,
8791 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8792
8793 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8794 }
8795}
8796
8797multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8798 X86VectorVTInfo _, RegisterClass GRC> {
8799 let Predicates = [HasDQI] in {
8800 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8801 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8802 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8803 [(set _.RC:$dst,
8804 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8805 EVEX_4V, TAPD;
8806
8807 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8808 _.ScalarLdFrag>, TAPD;
8809 }
8810}
8811
8812defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8813 extloadi8>, TAPD;
8814defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8815 extloadi16>, PD;
8816defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8817defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008818//===----------------------------------------------------------------------===//
8819// VSHUFPS - VSHUFPD Operations
8820//===----------------------------------------------------------------------===//
8821multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8822 AVX512VLVectorVTInfo VTInfo_FP>{
8823 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8824 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8825 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008826}
8827
8828defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8829defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008830//===----------------------------------------------------------------------===//
8831// AVX-512 - Byte shift Left/Right
8832//===----------------------------------------------------------------------===//
8833
8834multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8835 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8836 def rr : AVX512<opc, MRMr,
8837 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8838 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8839 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008840 def rm : AVX512<opc, MRMm,
8841 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8842 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8843 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008844 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8845 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008846}
8847
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008848multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008849 Format MRMm, string OpcodeStr, Predicate prd>{
8850 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008851 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008852 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008853 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008854 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008855 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008856 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008857 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008858 }
8859}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008860defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008861 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008862defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008863 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8864
8865
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008866multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008867 string OpcodeStr, X86VectorVTInfo _dst,
8868 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008869 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008870 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008871 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008872 [(set _dst.RC:$dst,(_dst.VT
8873 (OpNode (_src.VT _src.RC:$src1),
8874 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008875 def rm : AVX512BI<opc, MRMSrcMem,
8876 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8877 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8878 [(set _dst.RC:$dst,(_dst.VT
8879 (OpNode (_src.VT _src.RC:$src1),
8880 (_src.VT (bitconvert
8881 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008882}
8883
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008884multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008885 string OpcodeStr, Predicate prd> {
8886 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008887 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8888 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008889 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008890 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8891 v32i8x_info>, EVEX_V256;
8892 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8893 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008894 }
8895}
8896
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008897defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008898 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008899
Craig Topper4e794c72017-02-19 19:36:58 +00008900// Transforms to swizzle an immediate to enable better matching when
8901// memory operand isn't in the right place.
8902def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
8903 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
8904 uint8_t Imm = N->getZExtValue();
8905 // Swap bits 1/4 and 3/6.
8906 uint8_t NewImm = Imm & 0xa5;
8907 if (Imm & 0x02) NewImm |= 0x10;
8908 if (Imm & 0x10) NewImm |= 0x02;
8909 if (Imm & 0x08) NewImm |= 0x40;
8910 if (Imm & 0x40) NewImm |= 0x08;
8911 return getI8Imm(NewImm, SDLoc(N));
8912}]>;
8913def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
8914 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8915 uint8_t Imm = N->getZExtValue();
8916 // Swap bits 2/4 and 3/5.
8917 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00008918 if (Imm & 0x04) NewImm |= 0x10;
8919 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00008920 if (Imm & 0x08) NewImm |= 0x20;
8921 if (Imm & 0x20) NewImm |= 0x08;
8922 return getI8Imm(NewImm, SDLoc(N));
8923}]>;
Craig Topper48905772017-02-19 21:32:15 +00008924def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
8925 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8926 uint8_t Imm = N->getZExtValue();
8927 // Swap bits 1/2 and 5/6.
8928 uint8_t NewImm = Imm & 0x99;
8929 if (Imm & 0x02) NewImm |= 0x04;
8930 if (Imm & 0x04) NewImm |= 0x02;
8931 if (Imm & 0x20) NewImm |= 0x40;
8932 if (Imm & 0x40) NewImm |= 0x20;
8933 return getI8Imm(NewImm, SDLoc(N));
8934}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00008935def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
8936 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
8937 uint8_t Imm = N->getZExtValue();
8938 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
8939 uint8_t NewImm = Imm & 0x81;
8940 if (Imm & 0x02) NewImm |= 0x04;
8941 if (Imm & 0x04) NewImm |= 0x10;
8942 if (Imm & 0x08) NewImm |= 0x40;
8943 if (Imm & 0x10) NewImm |= 0x02;
8944 if (Imm & 0x20) NewImm |= 0x08;
8945 if (Imm & 0x40) NewImm |= 0x20;
8946 return getI8Imm(NewImm, SDLoc(N));
8947}]>;
8948def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
8949 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
8950 uint8_t Imm = N->getZExtValue();
8951 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
8952 uint8_t NewImm = Imm & 0x81;
8953 if (Imm & 0x02) NewImm |= 0x10;
8954 if (Imm & 0x04) NewImm |= 0x02;
8955 if (Imm & 0x08) NewImm |= 0x20;
8956 if (Imm & 0x10) NewImm |= 0x04;
8957 if (Imm & 0x20) NewImm |= 0x40;
8958 if (Imm & 0x40) NewImm |= 0x08;
8959 return getI8Imm(NewImm, SDLoc(N));
8960}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00008961
Igor Bregerb4bb1902015-10-15 12:33:24 +00008962multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008963 X86VectorVTInfo _>{
8964 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008965 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8966 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008967 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008968 (OpNode (_.VT _.RC:$src1),
8969 (_.VT _.RC:$src2),
8970 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008971 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008972 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8973 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8974 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8975 (OpNode (_.VT _.RC:$src1),
8976 (_.VT _.RC:$src2),
8977 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008978 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008979 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8980 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8981 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8982 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8983 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8984 (OpNode (_.VT _.RC:$src1),
8985 (_.VT _.RC:$src2),
8986 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008987 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008988 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008989 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00008990
8991 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00008992 def : Pat<(_.VT (vselect _.KRCWM:$mask,
8993 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
8994 _.RC:$src1)),
8995 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
8996 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
8997 def : Pat<(_.VT (vselect _.KRCWM:$mask,
8998 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
8999 _.RC:$src1)),
9000 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9001 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009002
9003 // Additional patterns for matching loads in other positions.
9004 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9005 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9006 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9007 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9008 def : Pat<(_.VT (OpNode _.RC:$src1,
9009 (bitconvert (_.LdFrag addr:$src3)),
9010 _.RC:$src2, (i8 imm:$src4))),
9011 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9012 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9013
9014 // Additional patterns for matching zero masking with loads in other
9015 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009016 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9017 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9018 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9019 _.ImmAllZerosV)),
9020 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9021 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9022 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9023 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9024 _.RC:$src2, (i8 imm:$src4)),
9025 _.ImmAllZerosV)),
9026 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9027 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009028
9029 // Additional patterns for matching masked loads with different
9030 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009031 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9032 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9033 _.RC:$src2, (i8 imm:$src4)),
9034 _.RC:$src1)),
9035 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9036 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009037 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9038 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9039 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9040 _.RC:$src1)),
9041 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9042 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9043 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9044 (OpNode _.RC:$src2, _.RC:$src1,
9045 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9046 _.RC:$src1)),
9047 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9048 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9049 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9050 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9051 _.RC:$src1, (i8 imm:$src4)),
9052 _.RC:$src1)),
9053 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9054 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9055 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9056 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9057 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9058 _.RC:$src1)),
9059 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9060 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009061
9062 // Additional patterns for matching broadcasts in other positions.
9063 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9064 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9065 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9066 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9067 def : Pat<(_.VT (OpNode _.RC:$src1,
9068 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9069 _.RC:$src2, (i8 imm:$src4))),
9070 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9071 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9072
9073 // Additional patterns for matching zero masking with broadcasts in other
9074 // positions.
9075 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9076 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9077 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9078 _.ImmAllZerosV)),
9079 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9080 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9081 (VPTERNLOG321_imm8 imm:$src4))>;
9082 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9083 (OpNode _.RC:$src1,
9084 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9085 _.RC:$src2, (i8 imm:$src4)),
9086 _.ImmAllZerosV)),
9087 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9088 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9089 (VPTERNLOG132_imm8 imm:$src4))>;
9090
9091 // Additional patterns for matching masked broadcasts with different
9092 // operand orders.
9093 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9094 (OpNode _.RC:$src1,
9095 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9096 _.RC:$src2, (i8 imm:$src4)),
9097 _.RC:$src1)),
9098 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9099 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009100 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9101 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9102 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9103 _.RC:$src1)),
9104 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9105 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9106 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9107 (OpNode _.RC:$src2, _.RC:$src1,
9108 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9109 (i8 imm:$src4)), _.RC:$src1)),
9110 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9111 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9112 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9113 (OpNode _.RC:$src2,
9114 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9115 _.RC:$src1, (i8 imm:$src4)),
9116 _.RC:$src1)),
9117 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9118 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9119 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9120 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9121 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9122 _.RC:$src1)),
9123 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9124 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009125}
9126
9127multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9128 let Predicates = [HasAVX512] in
9129 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9130 let Predicates = [HasAVX512, HasVLX] in {
9131 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9132 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9133 }
9134}
9135
9136defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9137defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9138
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009139//===----------------------------------------------------------------------===//
9140// AVX-512 - FixupImm
9141//===----------------------------------------------------------------------===//
9142
9143multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009144 X86VectorVTInfo _>{
9145 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009146 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9147 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9148 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9149 (OpNode (_.VT _.RC:$src1),
9150 (_.VT _.RC:$src2),
9151 (_.IntVT _.RC:$src3),
9152 (i32 imm:$src4),
9153 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009154 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9155 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9156 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9157 (OpNode (_.VT _.RC:$src1),
9158 (_.VT _.RC:$src2),
9159 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9160 (i32 imm:$src4),
9161 (i32 FROUND_CURRENT))>;
9162 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9163 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9164 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9165 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9166 (OpNode (_.VT _.RC:$src1),
9167 (_.VT _.RC:$src2),
9168 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9169 (i32 imm:$src4),
9170 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009171 } // Constraints = "$src1 = $dst"
9172}
9173
9174multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009175 SDNode OpNode, X86VectorVTInfo _>{
9176let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009177 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9178 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009179 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009180 "$src2, $src3, {sae}, $src4",
9181 (OpNode (_.VT _.RC:$src1),
9182 (_.VT _.RC:$src2),
9183 (_.IntVT _.RC:$src3),
9184 (i32 imm:$src4),
9185 (i32 FROUND_NO_EXC))>, EVEX_B;
9186 }
9187}
9188
9189multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9190 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009191 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9192 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009193 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9194 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9195 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9196 (OpNode (_.VT _.RC:$src1),
9197 (_.VT _.RC:$src2),
9198 (_src3VT.VT _src3VT.RC:$src3),
9199 (i32 imm:$src4),
9200 (i32 FROUND_CURRENT))>;
9201
9202 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9203 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9204 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9205 "$src2, $src3, {sae}, $src4",
9206 (OpNode (_.VT _.RC:$src1),
9207 (_.VT _.RC:$src2),
9208 (_src3VT.VT _src3VT.RC:$src3),
9209 (i32 imm:$src4),
9210 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009211 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9212 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9213 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9214 (OpNode (_.VT _.RC:$src1),
9215 (_.VT _.RC:$src2),
9216 (_src3VT.VT (scalar_to_vector
9217 (_src3VT.ScalarLdFrag addr:$src3))),
9218 (i32 imm:$src4),
9219 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009220 }
9221}
9222
9223multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9224 let Predicates = [HasAVX512] in
9225 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9226 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9227 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9228 let Predicates = [HasAVX512, HasVLX] in {
9229 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9230 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9231 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9232 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9233 }
9234}
9235
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009236defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9237 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009238 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009239defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9240 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009241 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009242defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009243 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009244defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009245 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009246
9247
9248
9249// Patterns used to select SSE scalar fp arithmetic instructions from
9250// either:
9251//
9252// (1) a scalar fp operation followed by a blend
9253//
9254// The effect is that the backend no longer emits unnecessary vector
9255// insert instructions immediately after SSE scalar fp instructions
9256// like addss or mulss.
9257//
9258// For example, given the following code:
9259// __m128 foo(__m128 A, __m128 B) {
9260// A[0] += B[0];
9261// return A;
9262// }
9263//
9264// Previously we generated:
9265// addss %xmm0, %xmm1
9266// movss %xmm1, %xmm0
9267//
9268// We now generate:
9269// addss %xmm1, %xmm0
9270//
9271// (2) a vector packed single/double fp operation followed by a vector insert
9272//
9273// The effect is that the backend converts the packed fp instruction
9274// followed by a vector insert into a single SSE scalar fp instruction.
9275//
9276// For example, given the following code:
9277// __m128 foo(__m128 A, __m128 B) {
9278// __m128 C = A + B;
9279// return (__m128) {c[0], a[1], a[2], a[3]};
9280// }
9281//
9282// Previously we generated:
9283// addps %xmm0, %xmm1
9284// movss %xmm1, %xmm0
9285//
9286// We now generate:
9287// addss %xmm1, %xmm0
9288
9289// TODO: Some canonicalization in lowering would simplify the number of
9290// patterns we have to try to match.
9291multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9292 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009293 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009294 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9295 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9296 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009297 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009298 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009299
Craig Topper5625d242016-07-29 06:06:00 +00009300 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009301 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9302 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9303 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009304 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009305 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009306
9307 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009308 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9309 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009310 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9311
9312 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009313 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9314 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009315 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009316
9317 // extracted masked scalar math op with insert via movss
9318 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9319 (scalar_to_vector
9320 (X86selects VK1WM:$mask,
9321 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9322 FR32X:$src2),
9323 FR32X:$src0))),
9324 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9325 VK1WM:$mask, v4f32:$src1,
9326 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009327 }
9328}
9329
9330defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9331defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9332defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9333defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9334
9335multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9336 let Predicates = [HasAVX512] in {
9337 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009338 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9339 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9340 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009341 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009342 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009343
9344 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009345 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9346 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9347 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009348 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009349 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009350
9351 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009352 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9353 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009354 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9355
9356 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009357 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9358 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009359 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009360
9361 // extracted masked scalar math op with insert via movss
9362 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9363 (scalar_to_vector
9364 (X86selects VK1WM:$mask,
9365 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9366 FR64X:$src2),
9367 FR64X:$src0))),
9368 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9369 VK1WM:$mask, v2f64:$src1,
9370 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009371 }
9372}
9373
9374defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9375defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9376defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9377defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;