blob: d33a7e09a56dcc910e3ec98696fceac249fd5a0e [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000056using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000057
Evan Chengb1712452010-01-27 06:25:16 +000058STATISTIC(NumTailCalls, "Number of tail calls");
59
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
David Greenea5f26012011-02-07 19:36:54 +000064static SDValue Insert128BitVector(SDValue Result,
65 SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000069
David Greenea5f26012011-02-07 19:36:54 +000070static SDValue Extract128BitVector(SDValue Vec,
71 SDValue Idx,
72 SelectionDAG &DAG,
73 DebugLoc dl);
74
75/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
76/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000077/// simple subregister reference. Idx is an index in the 128 bits we
78/// want. It need not be aligned to a 128-bit bounday. That makes
79/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000080static SDValue Extract128BitVector(SDValue Vec,
81 SDValue Idx,
82 SelectionDAG &DAG,
83 DebugLoc dl) {
84 EVT VT = Vec.getValueType();
85 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000086 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000087 int Factor = VT.getSizeInBits()/128;
88 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
89 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000090
91 // Extract from UNDEF is UNDEF.
92 if (Vec.getOpcode() == ISD::UNDEF)
93 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
94
95 if (isa<ConstantSDNode>(Idx)) {
96 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
97
98 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
99 // we can match to VEXTRACTF128.
100 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
101
102 // This is the index of the first element of the 128-bit chunk
103 // we want.
104 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
105 * ElemsPerChunk);
106
107 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000108 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
109 VecIdx);
110
111 return Result;
112 }
113
114 return SDValue();
115}
116
117/// Generate a DAG to put 128-bits into a vector > 128 bits. This
118/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000119/// simple superregister reference. Idx is an index in the 128 bits
120/// we want. It need not be aligned to a 128-bit bounday. That makes
121/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000122static SDValue Insert128BitVector(SDValue Result,
123 SDValue Vec,
124 SDValue Idx,
125 SelectionDAG &DAG,
126 DebugLoc dl) {
127 if (isa<ConstantSDNode>(Idx)) {
128 EVT VT = Vec.getValueType();
129 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
130
131 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000132 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000133 EVT ResultVT = Result.getValueType();
134
135 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000136 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000137
138 // This is the index of the first element of the 128-bit chunk
139 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000140 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000141 * ElemsPerChunk);
142
143 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000144 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
145 VecIdx);
146 return Result;
147 }
148
149 return SDValue();
150}
151
Chris Lattnerf0144122009-07-28 03:13:23 +0000152static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000153 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
154 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000155
Evan Cheng2bffee22011-02-01 01:14:13 +0000156 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000157 if (is64Bit)
158 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000159 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000160 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000161
Evan Cheng203576a2011-07-20 19:50:42 +0000162 if (Subtarget->isTargetELF())
163 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000164 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000165 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000166 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000167}
168
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000169X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000170 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000171 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000172 X86ScalarSSEf64 = Subtarget->hasXMMInt();
173 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000174 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000175
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000176 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000177 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000178
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000180 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181
182 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000183 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000184 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
185 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000186
Eric Christopherde5e1012011-03-11 01:05:58 +0000187 // For 64-bit since we have so many registers use the ILP scheduler, for
188 // 32-bit code use the register pressure specific scheduling.
189 if (Subtarget->is64Bit())
190 setSchedulingPreference(Sched::ILP);
191 else
192 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000193 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000194
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000195 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000196 // Setup Windows compiler runtime calls.
197 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000198 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000199 setLibcallName(RTLIB::SREM_I64, "_allrem");
200 setLibcallName(RTLIB::UREM_I64, "_aullrem");
201 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000203 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000204 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000205 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000206 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
208 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000209 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
210 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000211 }
212
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000213 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000214 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 setUseUnderscoreSetJmp(false);
216 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000217 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000218 // MS runtime is weird: it exports _setjmp, but longjmp!
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(false);
221 } else {
222 setUseUnderscoreSetJmp(true);
223 setUseUnderscoreLongJmp(true);
224 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000225
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000226 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000230 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000232
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000234
Scott Michelfdc40a02009-02-17 22:15:04 +0000235 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000237 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000239 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
241 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000242
243 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000250
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000251 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
252 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
255 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000256
Evan Cheng25ab6902006-09-08 06:48:29 +0000257 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000260 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000261 // We have an algorithm for SSE2->double, and we turn this into a
262 // 64-bit FILD followed by conditional FADD for other targets.
263 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000264 // We have an algorithm for SSE2, and we turn this into a 64-bit
265 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000266 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000268
269 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
270 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
272 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000274 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // SSE has no i16 to fp conversion, only i32
276 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000278 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000283 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000284 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
286 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000288
Dale Johannesen73328d12007-09-19 23:55:34 +0000289 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
290 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
292 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000293
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
295 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
297 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000298
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000299 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000301 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000303 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
305 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306 }
307
308 // Handle FP_TO_UINT by promoting the destination to a larger signed
309 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000313
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000317 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000318 // Since AVX is a superset of SSE3, only check for SSE here.
319 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 // Expand FP_TO_UINT into a select.
321 // FIXME: We would like to use a Custom expander here eventually to do
322 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000325 // With SSE3 we can use fisttpll to convert to a signed i64; without
326 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000329
Chris Lattner399610a2006-12-05 18:22:22 +0000330 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000331 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
333 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000334 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000336 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000337 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000338 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000339 }
Chris Lattner21f66852005-12-23 05:15:23 +0000340
Dan Gohmanb00ee212008-02-18 19:34:53 +0000341 // Scalar integer divide and remainder are lowered to use operations that
342 // produce two results, to match the available instructions. This exposes
343 // the two-result form to trivial CSE, which is able to combine x/y and x%y
344 // into a single instruction.
345 //
346 // Scalar integer multiply-high is also lowered to use two-result
347 // operations, to match the available instructions. However, plain multiply
348 // (low) operations are left as Legal, as there are single-result
349 // instructions for this in x86. Using the two-result multiply instructions
350 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000351 for (unsigned i = 0, e = 4; i != e; ++i) {
352 MVT VT = IntVTs[i];
353 setOperationAction(ISD::MULHS, VT, Expand);
354 setOperationAction(ISD::MULHU, VT, Expand);
355 setOperationAction(ISD::SDIV, VT, Expand);
356 setOperationAction(ISD::UDIV, VT, Expand);
357 setOperationAction(ISD::SREM, VT, Expand);
358 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000359
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000360 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000361 setOperationAction(ISD::ADDC, VT, Custom);
362 setOperationAction(ISD::ADDE, VT, Custom);
363 setOperationAction(ISD::SUBC, VT, Custom);
364 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000365 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000366
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
368 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
369 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
370 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000371 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
376 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f32 , Expand);
378 setOperationAction(ISD::FREM , MVT::f64 , Expand);
379 setOperationAction(ISD::FREM , MVT::f80 , Expand);
380 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000381
Chandler Carruth77821022011-12-24 12:12:34 +0000382 // Promote the i8 variants and force them on up to i32 which has a shorter
383 // encoding.
384 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
385 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
386 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
387 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000388 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
390 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
391 if (Subtarget->is64Bit())
392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000393 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000394 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
395 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
396 if (Subtarget->is64Bit())
397 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
398 }
Craig Topper37f21672011-10-11 06:44:02 +0000399
400 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000401 // When promoting the i8 variants, force them to i32 for a shorter
402 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000403 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000404 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
406 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
409 if (Subtarget->is64Bit())
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000411 } else {
412 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
418 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000419 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000420 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
421 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 }
423
Benjamin Kramer1292c222010-12-04 20:32:23 +0000424 if (Subtarget->hasPOPCNT()) {
425 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
426 } else {
427 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
428 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
429 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
430 if (Subtarget->is64Bit())
431 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
432 }
433
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
435 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000436
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000438 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000440 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000441 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
445 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
446 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000447 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
451 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000454 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000455 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000457
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000458 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
460 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
461 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
462 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000463 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
465 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000466 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000467 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
469 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
470 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
471 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000472 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000473 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000474 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
476 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
477 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000478 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
480 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
481 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000482 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000483
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000484 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000486
Eric Christopher9a9d2752010-07-22 02:48:34 +0000487 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000488 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000489
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000490 // On X86 and X86-64, atomic operations are lowered to locked instructions.
491 // Locked instructions, in turn, have implicit fence semantics (all memory
492 // operations are flushed before issuing the locked instruction, and they
493 // are not buffered), so we can fold away the common pattern of
494 // fence-atomic-fence.
495 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000496
Mon P Wang63307c32008-05-05 19:05:59 +0000497 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000498 for (unsigned i = 0, e = 4; i != e; ++i) {
499 MVT VT = IntVTs[i];
500 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000502 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000503 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000504
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000505 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000506 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
513 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000514 }
515
Eli Friedman43f51ae2011-08-26 21:21:21 +0000516 if (Subtarget->hasCmpxchg16b()) {
517 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
518 }
519
Evan Cheng3c992d22006-03-07 02:02:57 +0000520 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000521 if (!Subtarget->isTargetDarwin() &&
522 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000523 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000525 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000526
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
528 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
529 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
530 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000531 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000532 setExceptionPointerRegister(X86::RAX);
533 setExceptionSelectorRegister(X86::RDX);
534 } else {
535 setExceptionPointerRegister(X86::EAX);
536 setExceptionSelectorRegister(X86::EDX);
537 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
539 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000540
Duncan Sands4a544a72011-09-06 13:37:06 +0000541 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
542 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000543
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000545
Nate Begemanacc398c2006-01-25 18:21:52 +0000546 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VASTART , MVT::Other, Custom);
548 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Custom);
551 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::VAARG , MVT::Other, Expand);
554 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000555 }
Evan Chengae642192007-03-02 23:16:35 +0000556
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
558 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000559
560 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Custom);
566 else
567 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
568 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000569
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000570 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000571 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
574 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000575
Evan Cheng223547a2006-01-31 22:28:30 +0000576 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 setOperationAction(ISD::FABS , MVT::f64, Custom);
578 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000579
580 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000581 setOperationAction(ISD::FNEG , MVT::f64, Custom);
582 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000583
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
586 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000587
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000588 // Lower this to FGETSIGNx86 plus an AND.
589 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
590 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
591
Evan Chengd25e9e82006-02-02 00:28:23 +0000592 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000593 setOperationAction(ISD::FSIN , MVT::f64, Expand);
594 setOperationAction(ISD::FCOS , MVT::f64, Expand);
595 setOperationAction(ISD::FSIN , MVT::f32, Expand);
596 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000597
Chris Lattnera54aa942006-01-29 06:26:08 +0000598 // Expand FP immediates into loads from the stack, except for the special
599 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 addLegalFPImmediate(APFloat(+0.0)); // xorpd
601 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000602 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603 // Use SSE for f32, x87 for f64.
604 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
606 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
611 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000615
616 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
618 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000619
620 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::FSIN , MVT::f32, Expand);
622 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000623
Nate Begemane1795842008-02-14 08:57:00 +0000624 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000625 addLegalFPImmediate(APFloat(+0.0f)); // xorps
626 addLegalFPImmediate(APFloat(+0.0)); // FLD0
627 addLegalFPImmediate(APFloat(+1.0)); // FLD1
628 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
629 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
630
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000631 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
633 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000634 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000635 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000636 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000637 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
639 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000640
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
642 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
643 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
644 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000645
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000646 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
648 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000649 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000650 addLegalFPImmediate(APFloat(+0.0)); // FLD0
651 addLegalFPImmediate(APFloat(+1.0)); // FLD1
652 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
653 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000654 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
655 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
656 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
657 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000658 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000659
Cameron Zwarich33390842011-07-08 21:39:21 +0000660 // We don't support FMA.
661 setOperationAction(ISD::FMA, MVT::f64, Expand);
662 setOperationAction(ISD::FMA, MVT::f32, Expand);
663
Dale Johannesen59a58732007-08-05 18:49:15 +0000664 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000665 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
667 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
668 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000670 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000671 addLegalFPImmediate(TmpFlt); // FLD0
672 TmpFlt.changeSign();
673 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000674
675 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000676 APFloat TmpFlt2(+1.0);
677 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
678 &ignored);
679 addLegalFPImmediate(TmpFlt2); // FLD1
680 TmpFlt2.changeSign();
681 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
682 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000683
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000684 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
686 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000687 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000688
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000689 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
690 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
691 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
692 setOperationAction(ISD::FRINT, MVT::f80, Expand);
693 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000694 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000695 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000696
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000697 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
699 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
700 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FLOG, MVT::f80, Expand);
703 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
704 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
705 setOperationAction(ISD::FEXP, MVT::f80, Expand);
706 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000707
Mon P Wangf007a8b2008-11-06 05:31:54 +0000708 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000709 // (for widening) or expand (for scalarization). Then we will selectively
710 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
712 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
713 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000729 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
730 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000745 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000747 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000754 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000764 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
768 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000769 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000770 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
771 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
772 setTruncStoreAction((MVT::SimpleValueType)VT,
773 (MVT::SimpleValueType)InnerVT, Expand);
774 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
775 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
776 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000777 }
778
Evan Chengc7ce29b2009-02-13 22:36:38 +0000779 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
780 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000781 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000782 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000784 }
785
Dale Johannesen0488fb62010-09-30 23:57:10 +0000786 // MMX-sized vectors (other than x86mmx) are expected to be expanded
787 // into smaller operations.
788 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
789 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
790 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
791 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
792 setOperationAction(ISD::AND, MVT::v8i8, Expand);
793 setOperationAction(ISD::AND, MVT::v4i16, Expand);
794 setOperationAction(ISD::AND, MVT::v2i32, Expand);
795 setOperationAction(ISD::AND, MVT::v1i64, Expand);
796 setOperationAction(ISD::OR, MVT::v8i8, Expand);
797 setOperationAction(ISD::OR, MVT::v4i16, Expand);
798 setOperationAction(ISD::OR, MVT::v2i32, Expand);
799 setOperationAction(ISD::OR, MVT::v1i64, Expand);
800 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
801 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
802 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
803 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
806 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
807 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
808 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
809 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
810 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
811 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
812 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000813 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
815 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
816 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000817
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000818 if (!TM.Options.UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
823 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
824 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
825 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
826 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
827 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
828 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
829 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
830 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
831 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000832 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000833 }
834
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000835 if (!TM.Options.UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000837
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000838 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
839 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
841 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
842 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
843 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000844
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
846 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
847 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
848 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
849 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
850 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
851 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
852 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
853 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
854 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
855 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
857 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
858 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
859 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
860 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000861
Nadav Rotem354efd82011-09-18 14:57:03 +0000862 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000863 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
864 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
865 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
868 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
871 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
877 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
878
Evan Cheng2c3ae372006-04-12 21:21:57 +0000879 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
881 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000882 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000883 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000884 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000885 // Do not attempt to custom lower non-128-bit vectors
886 if (!VT.is128BitVector())
887 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 setOperationAction(ISD::BUILD_VECTOR,
889 VT.getSimpleVT().SimpleTy, Custom);
890 setOperationAction(ISD::VECTOR_SHUFFLE,
891 VT.getSimpleVT().SimpleTy, Custom);
892 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
893 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000894 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
897 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
898 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
899 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
900 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
901 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000902
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
905 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000906 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000907
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000908 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
910 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000911 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000912
913 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000914 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000915 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000916
Owen Andersond6662ad2009-08-10 20:46:15 +0000917 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000919 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000921 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000923 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000925 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000927 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000930
Evan Cheng2c3ae372006-04-12 21:21:57 +0000931 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
933 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
934 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
935 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000936
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
938 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000939 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000940
Craig Topperc0d82852011-11-22 00:44:41 +0000941 if (Subtarget->hasSSE41orAVX()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000942 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
943 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
944 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
945 setOperationAction(ISD::FRINT, MVT::f32, Legal);
946 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
947 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
948 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
949 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
950 setOperationAction(ISD::FRINT, MVT::f64, Legal);
951 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
952
Nate Begeman14d12ca2008-02-11 04:19:36 +0000953 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000956 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
959 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
960 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000961
Nate Begeman14d12ca2008-02-11 04:19:36 +0000962 // i8 and i16 vectors are custom , because the source register and source
963 // source memory operand types are not the same width. f32 vectors are
964 // custom since the immediate controlling the insert encodes additional
965 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
968 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
969 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000970
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
974 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975
Pete Coopera77214a2011-11-14 19:38:42 +0000976 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000977 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000979 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
980 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000981 }
982 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000983
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000984 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000985 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000989 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000990
Nadav Rotem43012222011-05-11 08:12:09 +0000991 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000992 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000993
994 if (Subtarget->hasAVX2()) {
995 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
999 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1000
1001 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1002 } else {
1003 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1007 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1008
1009 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1010 }
Nadav Rotem43012222011-05-11 08:12:09 +00001011 }
1012
Craig Topperc0d82852011-11-22 00:44:41 +00001013 if (Subtarget->hasSSE42orAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +00001014 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001015
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001016 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001017 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1020 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1021 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1022 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001023
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1026 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1039 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1040 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001041
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1043 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001044 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001045
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1050 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1051 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1058
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001060 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001061
Duncan Sands28b77e92011-09-06 19:07:46 +00001062 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1064 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1065 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001066
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001067 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1068 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1069 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1070
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1073 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1074 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001075
Craig Topperaaa643c2011-11-09 07:28:55 +00001076 if (Subtarget->hasAVX2()) {
1077 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1078 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1079 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1080 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001081
Craig Topperaaa643c2011-11-09 07:28:55 +00001082 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1083 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1084 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1085 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001086
Craig Topperaaa643c2011-11-09 07:28:55 +00001087 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1088 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1089 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001090 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001091
1092 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001093
1094 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1098 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1099
1100 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001101 } else {
1102 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1103 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1104 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1105 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1106
1107 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1108 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1109 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1110 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1111
1112 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1113 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1114 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1115 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001116
1117 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1121 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1122
1123 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001124 }
Craig Topper13894fa2011-08-24 06:14:18 +00001125
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001126 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001127 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001128 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1129 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1130 EVT VT = SVT;
1131
1132 // Extract subvector is special because the value type
1133 // (result) is 128-bit but the source is 256-bit wide.
1134 if (VT.is128BitVector())
1135 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1136
1137 // Do not attempt to custom lower other non-256-bit vectors
1138 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001139 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001140
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001141 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1142 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1143 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1144 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001145 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001146 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001147 }
1148
David Greene54d8eba2011-01-27 22:38:56 +00001149 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1151 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1152 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001153
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154 // Do not attempt to promote non-256-bit vectors
1155 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001156 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001157
1158 setOperationAction(ISD::AND, SVT, Promote);
1159 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1160 setOperationAction(ISD::OR, SVT, Promote);
1161 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1162 setOperationAction(ISD::XOR, SVT, Promote);
1163 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1164 setOperationAction(ISD::LOAD, SVT, Promote);
1165 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1166 setOperationAction(ISD::SELECT, SVT, Promote);
1167 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001168 }
David Greene9b9838d2009-06-29 16:47:10 +00001169 }
1170
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001171 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1172 // of this type with custom code.
1173 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1174 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001175 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1176 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001177 }
1178
Evan Cheng6be2c582006-04-05 23:38:46 +00001179 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001180 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001181
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001182
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1184 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001185 //
Eli Friedman962f5492010-06-02 19:35:46 +00001186 // FIXME: We really should do custom legalization for addition and
1187 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1188 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001189 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1190 // Add/Sub/Mul with overflow operations are custom lowered.
1191 MVT VT = IntVTs[i];
1192 setOperationAction(ISD::SADDO, VT, Custom);
1193 setOperationAction(ISD::UADDO, VT, Custom);
1194 setOperationAction(ISD::SSUBO, VT, Custom);
1195 setOperationAction(ISD::USUBO, VT, Custom);
1196 setOperationAction(ISD::SMULO, VT, Custom);
1197 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001198 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001199
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001200 // There are no 8-bit 3-address imul/mul instructions
1201 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1202 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001203
Evan Chengd54f2d52009-03-31 19:38:51 +00001204 if (!Subtarget->is64Bit()) {
1205 // These libcalls are not available in 32-bit.
1206 setLibcallName(RTLIB::SHL_I128, 0);
1207 setLibcallName(RTLIB::SRL_I128, 0);
1208 setLibcallName(RTLIB::SRA_I128, 0);
1209 }
1210
Evan Cheng206ee9d2006-07-07 08:33:52 +00001211 // We have target-specific dag combine patterns for the following nodes:
1212 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001213 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001214 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001215 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001216 setTargetDAGCombine(ISD::SHL);
1217 setTargetDAGCombine(ISD::SRA);
1218 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001219 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001220 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001222 setTargetDAGCombine(ISD::FADD);
1223 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001224 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001225 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001226 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001227 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001228 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001229 if (Subtarget->is64Bit())
1230 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001231 if (Subtarget->hasBMI())
1232 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001233
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001234 computeRegisterProperties();
1235
Evan Cheng05219282011-01-06 06:52:41 +00001236 // On Darwin, -Os means optimize for size without hurting performance,
1237 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001238 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001239 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001240 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001241 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1242 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1243 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001244 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001245 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001246
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001247 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001248}
1249
Scott Michel5b8f82e2008-03-10 15:42:14 +00001250
Duncan Sands28b77e92011-09-06 19:07:46 +00001251EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1252 if (!VT.isVector()) return MVT::i8;
1253 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001254}
1255
1256
Evan Cheng29286502008-01-23 23:17:41 +00001257/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1258/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001259static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001260 if (MaxAlign == 16)
1261 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001262 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001263 if (VTy->getBitWidth() == 128)
1264 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001265 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned EltAlign = 0;
1267 getMaxByValAlign(ATy->getElementType(), EltAlign);
1268 if (EltAlign > MaxAlign)
1269 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001270 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001271 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1272 unsigned EltAlign = 0;
1273 getMaxByValAlign(STy->getElementType(i), EltAlign);
1274 if (EltAlign > MaxAlign)
1275 MaxAlign = EltAlign;
1276 if (MaxAlign == 16)
1277 break;
1278 }
1279 }
1280 return;
1281}
1282
1283/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1284/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001285/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1286/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001287unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001288 if (Subtarget->is64Bit()) {
1289 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001290 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001291 if (TyAlign > 8)
1292 return TyAlign;
1293 return 8;
1294 }
1295
Evan Cheng29286502008-01-23 23:17:41 +00001296 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001297 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001298 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001299 return Align;
1300}
Chris Lattner2b02a442007-02-25 08:29:00 +00001301
Evan Chengf0df0312008-05-15 08:39:06 +00001302/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001303/// and store operations as a result of memset, memcpy, and memmove
1304/// lowering. If DstAlign is zero that means it's safe to destination
1305/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1306/// means there isn't a need to check it against alignment requirement,
1307/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001308/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001309/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1310/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1311/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001312/// It returns EVT::Other if the type should be determined using generic
1313/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001314EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001315X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1316 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001317 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001318 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001319 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001320 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1321 // linux. This is because the stack realignment code can't handle certain
1322 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001323 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001324 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001325 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001326 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001327 (Subtarget->isUnalignedMemAccessFast() ||
1328 ((DstAlign == 0 || DstAlign >= 16) &&
1329 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001330 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001331 if (Subtarget->hasAVX() &&
1332 Subtarget->getStackAlignment() >= 32)
1333 return MVT::v8f32;
1334 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001335 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001336 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001338 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001339 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001340 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001341 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001342 // Do not use f64 to lower memcpy if source is string constant. It's
1343 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001345 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001346 }
Evan Chengf0df0312008-05-15 08:39:06 +00001347 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 return MVT::i64;
1349 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001350}
1351
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001352/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1353/// current function. The returned value is a member of the
1354/// MachineJumpTableInfo::JTEntryKind enum.
1355unsigned X86TargetLowering::getJumpTableEncoding() const {
1356 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1357 // symbol.
1358 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1359 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001360 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001361
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001362 // Otherwise, use the normal jump table encoding heuristics.
1363 return TargetLowering::getJumpTableEncoding();
1364}
1365
Chris Lattnerc64daab2010-01-26 05:02:42 +00001366const MCExpr *
1367X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1368 const MachineBasicBlock *MBB,
1369 unsigned uid,MCContext &Ctx) const{
1370 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1371 Subtarget->isPICStyleGOT());
1372 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1373 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001374 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1375 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001376}
1377
Evan Chengcc415862007-11-09 01:32:10 +00001378/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1379/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001380SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001381 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001382 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001383 // This doesn't have DebugLoc associated with it, but is not really the
1384 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001385 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001386 return Table;
1387}
1388
Chris Lattner589c6f62010-01-26 06:28:43 +00001389/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1390/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1391/// MCExpr.
1392const MCExpr *X86TargetLowering::
1393getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1394 MCContext &Ctx) const {
1395 // X86-64 uses RIP relative addressing based on the jump table label.
1396 if (Subtarget->isPICStyleRIPRel())
1397 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1398
1399 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001400 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001401}
1402
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001403// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001404std::pair<const TargetRegisterClass*, uint8_t>
1405X86TargetLowering::findRepresentativeClass(EVT VT) const{
1406 const TargetRegisterClass *RRC = 0;
1407 uint8_t Cost = 1;
1408 switch (VT.getSimpleVT().SimpleTy) {
1409 default:
1410 return TargetLowering::findRepresentativeClass(VT);
1411 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1412 RRC = (Subtarget->is64Bit()
1413 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1414 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001415 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001416 RRC = X86::VR64RegisterClass;
1417 break;
1418 case MVT::f32: case MVT::f64:
1419 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1420 case MVT::v4f32: case MVT::v2f64:
1421 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1422 case MVT::v4f64:
1423 RRC = X86::VR128RegisterClass;
1424 break;
1425 }
1426 return std::make_pair(RRC, Cost);
1427}
1428
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001429bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1430 unsigned &Offset) const {
1431 if (!Subtarget->isTargetLinux())
1432 return false;
1433
1434 if (Subtarget->is64Bit()) {
1435 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1436 Offset = 0x28;
1437 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1438 AddressSpace = 256;
1439 else
1440 AddressSpace = 257;
1441 } else {
1442 // %gs:0x14 on i386
1443 Offset = 0x14;
1444 AddressSpace = 256;
1445 }
1446 return true;
1447}
1448
1449
Chris Lattner2b02a442007-02-25 08:29:00 +00001450//===----------------------------------------------------------------------===//
1451// Return Value Calling Convention Implementation
1452//===----------------------------------------------------------------------===//
1453
Chris Lattner59ed56b2007-02-28 04:55:35 +00001454#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001455
Michael J. Spencerec38de22010-10-10 22:04:20 +00001456bool
Eric Christopher471e4222011-06-08 23:55:35 +00001457X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1458 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001459 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001460 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001461 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001462 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001463 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001464 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001465}
1466
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467SDValue
1468X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001469 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001471 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001472 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001473 MachineFunction &MF = DAG.getMachineFunction();
1474 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001475
Chris Lattner9774c912007-02-27 05:28:59 +00001476 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001477 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 RVLocs, *DAG.getContext());
1479 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Evan Chengdcea1632010-02-04 02:40:39 +00001481 // Add the regs to the liveout set for the function.
1482 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1483 for (unsigned i = 0; i != RVLocs.size(); ++i)
1484 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1485 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Dan Gohman475871a2008-07-27 21:46:04 +00001487 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001490 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1491 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001492 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1493 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001495 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001496 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1497 CCValAssign &VA = RVLocs[i];
1498 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001499 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001500 EVT ValVT = ValToCopy.getValueType();
1501
Dale Johannesenc4510512010-09-24 19:05:48 +00001502 // If this is x86-64, and we disabled SSE, we can't return FP values,
1503 // or SSE or MMX vectors.
1504 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1505 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001506 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001507 report_fatal_error("SSE register return with SSE disabled");
1508 }
1509 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1510 // llvm-gcc has never done it right and no one has noticed, so this
1511 // should be OK for now.
1512 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001513 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001514 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001515
Chris Lattner447ff682008-03-11 03:23:40 +00001516 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1517 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001518 if (VA.getLocReg() == X86::ST0 ||
1519 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001520 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1521 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001522 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001524 RetOps.push_back(ValToCopy);
1525 // Don't emit a copytoreg.
1526 continue;
1527 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001528
Evan Cheng242b38b2009-02-23 09:03:22 +00001529 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1530 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001531 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001532 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001533 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001534 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001535 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1536 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001537 // If we don't have SSE2 available, convert to v4f32 so the generated
1538 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001539 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001541 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001542 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001543 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001544
Dale Johannesendd64c412009-02-04 00:33:20 +00001545 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001546 Flag = Chain.getValue(1);
1547 }
Dan Gohman61a92132008-04-21 23:59:07 +00001548
1549 // The x86-64 ABI for returning structs by value requires that we copy
1550 // the sret argument into %rax for the return. We saved the argument into
1551 // a virtual register in the entry block, so now we copy the value out
1552 // and into %rax.
1553 if (Subtarget->is64Bit() &&
1554 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1555 MachineFunction &MF = DAG.getMachineFunction();
1556 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1557 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001558 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001559 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001560 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001561
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001563 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001564
1565 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001566 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001567 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001568
Chris Lattner447ff682008-03-11 03:23:40 +00001569 RetOps[0] = Chain; // Update chain.
1570
1571 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001572 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001573 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
1575 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001577}
1578
Evan Cheng3d2125c2010-11-30 23:55:39 +00001579bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1580 if (N->getNumValues() != 1)
1581 return false;
1582 if (!N->hasNUsesOfValue(1, 0))
1583 return false;
1584
1585 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001586 if (Copy->getOpcode() != ISD::CopyToReg &&
1587 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001588 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001589
1590 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001591 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001592 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001593 if (UI->getOpcode() != X86ISD::RET_FLAG)
1594 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001595 HasRet = true;
1596 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599}
1600
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001601EVT
1602X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001603 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001604 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001605 // TODO: Is this also valid on 32-bit?
1606 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001607 ReturnMVT = MVT::i8;
1608 else
1609 ReturnMVT = MVT::i32;
1610
1611 EVT MinVT = getRegisterType(Context, ReturnMVT);
1612 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001613}
1614
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615/// LowerCallResult - Lower the result values of a call into the
1616/// appropriate copies out of appropriate physical registers.
1617///
1618SDValue
1619X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001620 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 const SmallVectorImpl<ISD::InputArg> &Ins,
1622 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001623 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001624
Chris Lattnere32bbf62007-02-28 07:09:55 +00001625 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001626 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001627 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001628 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1629 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001631
Chris Lattner3085e152007-02-25 08:59:22 +00001632 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001633 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001634 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001635 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001636
Torok Edwin3f142c32009-02-01 18:15:56 +00001637 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001639 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001640 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001641 }
1642
Evan Cheng79fb3b42009-02-20 20:43:02 +00001643 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001644
1645 // If this is a call to a function that returns an fp value on the floating
1646 // point stack, we must guarantee the the value is popped from the stack, so
1647 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001648 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001649 // instead.
1650 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1651 // If we prefer to use the value in xmm registers, copy it out as f80 and
1652 // use a truncate to move it from fp stack reg to xmm reg.
1653 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001654 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001655 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1656 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001657 Val = Chain.getValue(0);
1658
1659 // Round the f80 to the right size, which also moves it to the appropriate
1660 // xmm register.
1661 if (CopyVT != VA.getValVT())
1662 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1663 // This truncation won't change the value.
1664 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001665 } else {
1666 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1667 CopyVT, InFlag).getValue(1);
1668 Val = Chain.getValue(0);
1669 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001670 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001671 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001672 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001675}
1676
1677
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001678//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001679// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001680//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001681// StdCall calling convention seems to be standard for many Windows' API
1682// routines and around. It differs from C calling convention just a little:
1683// callee should clean up the stack, not caller. Symbols should be also
1684// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001685// For info on fast calling convention see Fast Calling Convention (tail call)
1686// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001687
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001689/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1691 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001692 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001695}
1696
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001697/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001698/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699static bool
1700ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1701 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001705}
1706
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001707/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1708/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001709/// the specific parameter attribute. The copy will be passed as a byval
1710/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001711static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001712CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001713 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1714 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001715 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001716
Dale Johannesendd64c412009-02-04 00:33:20 +00001717 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001718 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001719 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001720}
1721
Chris Lattner29689432010-03-11 00:22:57 +00001722/// IsTailCallConvention - Return true if the calling convention is one that
1723/// supports tail call optimization.
1724static bool IsTailCallConvention(CallingConv::ID CC) {
1725 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1726}
1727
Evan Cheng485fafc2011-03-21 01:19:09 +00001728bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1729 if (!CI->isTailCall())
1730 return false;
1731
1732 CallSite CS(CI);
1733 CallingConv::ID CalleeCC = CS.getCallingConv();
1734 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1735 return false;
1736
1737 return true;
1738}
1739
Evan Cheng0c439eb2010-01-27 00:07:07 +00001740/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1741/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001742static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1743 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001744 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001745}
1746
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747SDValue
1748X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001749 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001750 const SmallVectorImpl<ISD::InputArg> &Ins,
1751 DebugLoc dl, SelectionDAG &DAG,
1752 const CCValAssign &VA,
1753 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001754 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001755 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001757 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1758 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001759 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001760 EVT ValVT;
1761
1762 // If value is passed by pointer we have address passed instead of the value
1763 // itself.
1764 if (VA.getLocInfo() == CCValAssign::Indirect)
1765 ValVT = VA.getLocVT();
1766 else
1767 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001768
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001769 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001770 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001771 // In case of tail call optimization mark all arguments mutable. Since they
1772 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001773 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001774 unsigned Bytes = Flags.getByValSize();
1775 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1776 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001777 return DAG.getFrameIndex(FI, getPointerTy());
1778 } else {
1779 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001780 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001781 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1782 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001783 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001784 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001785 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001786}
1787
Dan Gohman475871a2008-07-27 21:46:04 +00001788SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001789X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001790 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 bool isVarArg,
1792 const SmallVectorImpl<ISD::InputArg> &Ins,
1793 DebugLoc dl,
1794 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001795 SmallVectorImpl<SDValue> &InVals)
1796 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001797 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001798 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001799
Gordon Henriksen86737662008-01-05 16:56:59 +00001800 const Function* Fn = MF.getFunction();
1801 if (Fn->hasExternalLinkage() &&
1802 Subtarget->isTargetCygMing() &&
1803 Fn->getName() == "main")
1804 FuncInfo->setForceFramePointer(true);
1805
Evan Cheng1bc78042006-04-26 01:20:17 +00001806 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001807 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001808 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001809
Chris Lattner29689432010-03-11 00:22:57 +00001810 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1811 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001812
Chris Lattner638402b2007-02-28 07:00:42 +00001813 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001814 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001815 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001816 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001817
1818 // Allocate shadow area for Win64
1819 if (IsWin64) {
1820 CCInfo.AllocateStack(32, 8);
1821 }
1822
Duncan Sands45907662010-10-31 13:21:44 +00001823 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001824
Chris Lattnerf39f7712007-02-28 05:46:49 +00001825 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001826 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1828 CCValAssign &VA = ArgLocs[i];
1829 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1830 // places.
1831 assert(VA.getValNo() != LastVal &&
1832 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001833 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001834 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001835
Chris Lattnerf39f7712007-02-28 05:46:49 +00001836 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001837 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001838 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001840 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001842 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001847 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1848 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001849 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001850 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001851 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001852 RC = X86::VR64RegisterClass;
1853 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001854 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001855
Devang Patel68e6bee2011-02-21 23:21:26 +00001856 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001858
Chris Lattnerf39f7712007-02-28 05:46:49 +00001859 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1860 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1861 // right size.
1862 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001863 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001864 DAG.getValueType(VA.getValVT()));
1865 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001866 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001867 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001868 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001869 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001870
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001871 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001872 // Handle MMX values passed in XMM regs.
1873 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001874 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1875 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001876 } else
1877 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001878 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001879 } else {
1880 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001881 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001882 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001883
1884 // If value is passed via pointer - do a load.
1885 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001886 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001887 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001888
Dan Gohman98ca4f22009-08-05 01:29:28 +00001889 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001890 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001891
Dan Gohman61a92132008-04-21 23:59:07 +00001892 // The x86-64 ABI for returning structs by value requires that we copy
1893 // the sret argument into %rax for the return. Save the argument into
1894 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001895 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001896 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1897 unsigned Reg = FuncInfo->getSRetReturnReg();
1898 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001899 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001900 FuncInfo->setSRetReturnReg(Reg);
1901 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001904 }
1905
Chris Lattnerf39f7712007-02-28 05:46:49 +00001906 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001907 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001908 if (FuncIsMadeTailCallSafe(CallConv,
1909 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001910 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001911
Evan Cheng1bc78042006-04-26 01:20:17 +00001912 // If the function takes variable number of arguments, make a frame index for
1913 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001914 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001915 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1916 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001917 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001918 }
1919 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001920 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1921
1922 // FIXME: We should really autogenerate these arrays
1923 static const unsigned GPR64ArgRegsWin64[] = {
1924 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001926 static const unsigned GPR64ArgRegs64Bit[] = {
1927 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1928 };
1929 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001930 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1931 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1932 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001933 const unsigned *GPR64ArgRegs;
1934 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001935
1936 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001937 // The XMM registers which might contain var arg parameters are shadowed
1938 // in their paired GPR. So we only need to save the GPR to their home
1939 // slots.
1940 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001941 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942 } else {
1943 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1944 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001945
Chad Rosier30450e82011-12-22 22:35:21 +00001946 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1947 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948 }
1949 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1950 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001951
Devang Patel578efa92009-06-05 21:57:13 +00001952 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001953 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001954 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001955 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1956 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001957 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001958 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
1959 !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001960 // Kernel mode asks for SSE to be disabled, so don't push them
1961 // on the stack.
1962 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001963
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001964 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001965 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001966 // Get to the caller-allocated home save location. Add 8 to account
1967 // for the return address.
1968 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001969 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001970 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001971 // Fixup to set vararg frame on shadow area (4 x i64).
1972 if (NumIntRegs < 4)
1973 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001974 } else {
1975 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001976 // registers, then we must store them to their spots on the stack so
1977 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001978 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1979 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1980 FuncInfo->setRegSaveFrameIndex(
1981 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001982 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001983 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001984
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001986 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001987 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1988 getPointerTy());
1989 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001990 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001991 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1992 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001993 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001994 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001996 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001997 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001998 MachinePointerInfo::getFixedStack(
1999 FuncInfo->getRegSaveFrameIndex(), Offset),
2000 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002001 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002002 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002004
Dan Gohmanface41a2009-08-16 21:24:25 +00002005 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2006 // Now store the XMM (fp + vector) parameter registers.
2007 SmallVector<SDValue, 11> SaveXMMOps;
2008 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002009
Devang Patel68e6bee2011-02-21 23:21:26 +00002010 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002011 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2012 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002013
Dan Gohman1e93df62010-04-17 14:41:14 +00002014 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2015 FuncInfo->getRegSaveFrameIndex()));
2016 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2017 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002018
Dan Gohmanface41a2009-08-16 21:24:25 +00002019 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002020 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002021 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002022 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2023 SaveXMMOps.push_back(Val);
2024 }
2025 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2026 MVT::Other,
2027 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002029
2030 if (!MemOps.empty())
2031 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2032 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002034 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002035
Gordon Henriksen86737662008-01-05 16:56:59 +00002036 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002037 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2038 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002039 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002040 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002041 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002042 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002043 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002044 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002045 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002046
Gordon Henriksen86737662008-01-05 16:56:59 +00002047 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002048 // RegSaveFrameIndex is X86-64 only.
2049 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002050 if (CallConv == CallingConv::X86_FastCall ||
2051 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 // fastcc functions can't have varargs.
2053 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002054 }
Evan Cheng25caf632006-05-23 21:06:34 +00002055
Rafael Espindola76927d752011-08-30 19:39:58 +00002056 FuncInfo->setArgumentStackSize(StackSize);
2057
Dan Gohman98ca4f22009-08-05 01:29:28 +00002058 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002059}
2060
Dan Gohman475871a2008-07-27 21:46:04 +00002061SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002062X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2063 SDValue StackPtr, SDValue Arg,
2064 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002065 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002066 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002067 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002068 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002069 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002070 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002071 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002072
2073 return DAG.getStore(Chain, dl, Arg, PtrOff,
2074 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002075 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002076}
2077
Bill Wendling64e87322009-01-16 19:25:27 +00002078/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002079/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002080SDValue
2081X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002082 SDValue &OutRetAddr, SDValue Chain,
2083 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002084 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002085 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002086 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002088
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002089 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002090 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002091 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002092 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093}
2094
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002095/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002097static SDValue
2098EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002100 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101 // Store the return address to the appropriate stack slot.
2102 if (!FPDiff) return Chain;
2103 // Calculate the new stack slot for the return address.
2104 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002105 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002106 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002108 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002109 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002110 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002111 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002112 return Chain;
2113}
2114
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002116X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002117 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002118 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002119 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002120 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121 const SmallVectorImpl<ISD::InputArg> &Ins,
2122 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002123 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 MachineFunction &MF = DAG.getMachineFunction();
2125 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002126 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002128 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129
Evan Cheng5f941932010-02-05 02:21:12 +00002130 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002131 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002132 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2133 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002134 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002135
2136 // Sibcalls are automatically detected tailcalls which do not require
2137 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002138 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002139 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002140
2141 if (isTailCall)
2142 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002143 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002144
Chris Lattner29689432010-03-11 00:22:57 +00002145 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2146 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002147
Chris Lattner638402b2007-02-28 07:00:42 +00002148 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002149 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002150 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002152
2153 // Allocate shadow area for Win64
2154 if (IsWin64) {
2155 CCInfo.AllocateStack(32, 8);
2156 }
2157
Duncan Sands45907662010-10-31 13:21:44 +00002158 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002159
Chris Lattner423c5f42007-02-28 05:31:48 +00002160 // Get a count of how many bytes are to be pushed on the stack.
2161 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002162 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002163 // This is a sibcall. The memory operands are available in caller's
2164 // own caller's stack.
2165 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002166 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2167 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002168 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002169
Gordon Henriksen86737662008-01-05 16:56:59 +00002170 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002171 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002173 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002174 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2175 FPDiff = NumBytesCallerPushed - NumBytes;
2176
2177 // Set the delta of movement of the returnaddr stackslot.
2178 // But only set if delta is greater than previous delta.
2179 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2180 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2181 }
2182
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (!IsSibcall)
2184 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002185
Dan Gohman475871a2008-07-27 21:46:04 +00002186 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002187 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002188 if (isTailCall && FPDiff)
2189 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2190 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002191
Dan Gohman475871a2008-07-27 21:46:04 +00002192 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2193 SmallVector<SDValue, 8> MemOpChains;
2194 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002195
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002196 // Walk the register/memloc assignments, inserting copies/loads. In the case
2197 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002198 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2199 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002200 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002201 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002202 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002203 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002204
Chris Lattner423c5f42007-02-28 05:31:48 +00002205 // Promote the value if needed.
2206 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002207 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002208 case CCValAssign::Full: break;
2209 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002210 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002211 break;
2212 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002213 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002214 break;
2215 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002216 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2217 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002218 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002219 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2220 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002221 } else
2222 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2223 break;
2224 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002225 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002227 case CCValAssign::Indirect: {
2228 // Store the argument.
2229 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002230 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002231 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002232 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002233 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002234 Arg = SpillSlot;
2235 break;
2236 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002238
Chris Lattner423c5f42007-02-28 05:31:48 +00002239 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002240 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2241 if (isVarArg && IsWin64) {
2242 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2243 // shadow reg if callee is a varargs function.
2244 unsigned ShadowReg = 0;
2245 switch (VA.getLocReg()) {
2246 case X86::XMM0: ShadowReg = X86::RCX; break;
2247 case X86::XMM1: ShadowReg = X86::RDX; break;
2248 case X86::XMM2: ShadowReg = X86::R8; break;
2249 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002250 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002251 if (ShadowReg)
2252 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002253 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002254 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002255 assert(VA.isMemLoc());
2256 if (StackPtr.getNode() == 0)
2257 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2258 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2259 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002260 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002261 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002262
Evan Cheng32fe1032006-05-25 00:59:30 +00002263 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002264 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002265 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002266
Evan Cheng347d5f72006-04-28 21:29:37 +00002267 // Build a sequence of copy-to-reg nodes chained together with token chain
2268 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002269 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002270 // Tail call byval lowering might overwrite argument registers so in case of
2271 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002272 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002273 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002274 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002275 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002276 InFlag = Chain.getValue(1);
2277 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002278
Chris Lattner88e1fd52009-07-09 04:24:46 +00002279 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002280 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2281 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002282 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002283 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2284 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002285 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002286 InFlag);
2287 InFlag = Chain.getValue(1);
2288 } else {
2289 // If we are tail calling and generating PIC/GOT style code load the
2290 // address of the callee into ECX. The value in ecx is used as target of
2291 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2292 // for tail calls on PIC/GOT architectures. Normally we would just put the
2293 // address of GOT into ebx and then call target@PLT. But for tail calls
2294 // ebx would be restored (since ebx is callee saved) before jumping to the
2295 // target@PLT.
2296
2297 // Note: The actual moving to ECX is done further down.
2298 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2299 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2300 !G->getGlobal()->hasProtectedVisibility())
2301 Callee = LowerGlobalAddress(Callee, DAG);
2302 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002303 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002304 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002305 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002306
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002307 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002308 // From AMD64 ABI document:
2309 // For calls that may call functions that use varargs or stdargs
2310 // (prototype-less calls or calls to functions containing ellipsis (...) in
2311 // the declaration) %al is used as hidden argument to specify the number
2312 // of SSE registers used. The contents of %al do not need to match exactly
2313 // the number of registers, but must be an ubound on the number of SSE
2314 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002315
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // Count the number of XMM registers allocated.
2317 static const unsigned XMMArgRegs[] = {
2318 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2319 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2320 };
2321 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002322 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002323 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002324
Dale Johannesendd64c412009-02-04 00:33:20 +00002325 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002327 InFlag = Chain.getValue(1);
2328 }
2329
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002330
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002331 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002332 if (isTailCall) {
2333 // Force all the incoming stack arguments to be loaded from the stack
2334 // before any new outgoing arguments are stored to the stack, because the
2335 // outgoing stack slots may alias the incoming argument stack slots, and
2336 // the alias isn't otherwise explicit. This is slightly more conservative
2337 // than necessary, because it means that each store effectively depends
2338 // on every argument instead of just those arguments it would clobber.
2339 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2340
Dan Gohman475871a2008-07-27 21:46:04 +00002341 SmallVector<SDValue, 8> MemOpChains2;
2342 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002343 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002344 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002345 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002346 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002347 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2348 CCValAssign &VA = ArgLocs[i];
2349 if (VA.isRegLoc())
2350 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002351 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002352 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002353 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002354 // Create frame index.
2355 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002356 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002357 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002358 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002359
Duncan Sands276dcbd2008-03-21 09:14:45 +00002360 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002361 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002362 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002363 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002364 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002365 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002366 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002367
Dan Gohman98ca4f22009-08-05 01:29:28 +00002368 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2369 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002370 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002371 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002372 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002373 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002374 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002375 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002376 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002377 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002378 }
2379 }
2380
2381 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002383 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002384
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002385 // Copy arguments to their registers.
2386 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002387 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002388 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002389 InFlag = Chain.getValue(1);
2390 }
Dan Gohman475871a2008-07-27 21:46:04 +00002391 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002392
Gordon Henriksen86737662008-01-05 16:56:59 +00002393 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002394 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002395 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002396 }
2397
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002398 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2399 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2400 // In the 64-bit large code model, we have to make all calls
2401 // through a register, since the call instruction's 32-bit
2402 // pc-relative offset may not be large enough to hold the whole
2403 // address.
2404 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002405 // If the callee is a GlobalAddress node (quite common, every direct call
2406 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2407 // it.
2408
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002409 // We should use extra load for direct calls to dllimported functions in
2410 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002411 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002412 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002413 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002414 bool ExtraLoad = false;
2415 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002416
Chris Lattner48a7d022009-07-09 05:02:21 +00002417 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2418 // external symbols most go through the PLT in PIC mode. If the symbol
2419 // has hidden or protected visibility, or if it is static or local, then
2420 // we don't need to use the PLT - we can directly call it.
2421 if (Subtarget->isTargetELF() &&
2422 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002423 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002424 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002425 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002426 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002427 (!Subtarget->getTargetTriple().isMacOSX() ||
2428 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002429 // PC-relative references to external symbols should go through $stub,
2430 // unless we're building with the leopard linker or later, which
2431 // automatically synthesizes these stubs.
2432 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002433 } else if (Subtarget->isPICStyleRIPRel() &&
2434 isa<Function>(GV) &&
2435 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2436 // If the function is marked as non-lazy, generate an indirect call
2437 // which loads from the GOT directly. This avoids runtime overhead
2438 // at the cost of eager binding (and one extra byte of encoding).
2439 OpFlags = X86II::MO_GOTPCREL;
2440 WrapperKind = X86ISD::WrapperRIP;
2441 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002442 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002443
Devang Patel0d881da2010-07-06 22:08:15 +00002444 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002445 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002446
2447 // Add a wrapper if needed.
2448 if (WrapperKind != ISD::DELETED_NODE)
2449 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2450 // Add extra indirection if needed.
2451 if (ExtraLoad)
2452 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2453 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002454 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002455 }
Bill Wendling056292f2008-09-16 21:48:12 +00002456 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 unsigned char OpFlags = 0;
2458
Evan Cheng1bf891a2010-12-01 22:59:46 +00002459 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2460 // external symbols should go through the PLT.
2461 if (Subtarget->isTargetELF() &&
2462 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2463 OpFlags = X86II::MO_PLT;
2464 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002465 (!Subtarget->getTargetTriple().isMacOSX() ||
2466 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002467 // PC-relative references to external symbols should go through $stub,
2468 // unless we're building with the leopard linker or later, which
2469 // automatically synthesizes these stubs.
2470 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002471 }
Eric Christopherfd179292009-08-27 18:07:15 +00002472
Chris Lattner48a7d022009-07-09 05:02:21 +00002473 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2474 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002475 }
2476
Chris Lattnerd96d0722007-02-25 06:40:16 +00002477 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002478 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002479 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002480
Evan Chengf22f9b32010-02-06 03:28:46 +00002481 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002482 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2483 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002484 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002485 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002486
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002487 Ops.push_back(Chain);
2488 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002489
Dan Gohman98ca4f22009-08-05 01:29:28 +00002490 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002491 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002492
Gordon Henriksen86737662008-01-05 16:56:59 +00002493 // Add argument registers to the end of the list so that they are known live
2494 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002495 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2496 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2497 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002498
Evan Cheng586ccac2008-03-18 23:36:35 +00002499 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002500 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002501 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2502
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002503 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002504 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002505 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002506
Gabor Greifba36cb52008-08-28 21:40:38 +00002507 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002508 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002509
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002511 // We used to do:
2512 //// If this is the first return lowered for this function, add the regs
2513 //// to the liveout set for the function.
2514 // This isn't right, although it's probably harmless on x86; liveouts
2515 // should be computed from returns not tail calls. Consider a void
2516 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002517 return DAG.getNode(X86ISD::TC_RETURN, dl,
2518 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002519 }
2520
Dale Johannesenace16102009-02-03 19:33:06 +00002521 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002522 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002523
Chris Lattner2d297092006-05-23 18:50:38 +00002524 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002525 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002526 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2527 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002528 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002529 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002530 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002531 // pops the hidden struct pointer, so we have to push it back.
2532 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002533 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002534 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002535 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002536
Gordon Henriksenae636f82008-01-03 16:47:34 +00002537 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002538 if (!IsSibcall) {
2539 Chain = DAG.getCALLSEQ_END(Chain,
2540 DAG.getIntPtrConstant(NumBytes, true),
2541 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2542 true),
2543 InFlag);
2544 InFlag = Chain.getValue(1);
2545 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002546
Chris Lattner3085e152007-02-25 08:59:22 +00002547 // Handle result values, copying them out of physregs into vregs that we
2548 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002549 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2550 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002551}
2552
Evan Cheng25ab6902006-09-08 06:48:29 +00002553
2554//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002555// Fast Calling Convention (tail call) implementation
2556//===----------------------------------------------------------------------===//
2557
2558// Like std call, callee cleans arguments, convention except that ECX is
2559// reserved for storing the tail called function address. Only 2 registers are
2560// free for argument passing (inreg). Tail call optimization is performed
2561// provided:
2562// * tailcallopt is enabled
2563// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002564// On X86_64 architecture with GOT-style position independent code only local
2565// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002566// To keep the stack aligned according to platform abi the function
2567// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2568// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002569// If a tail called function callee has more arguments than the caller the
2570// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002571// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002572// original REtADDR, but before the saved framepointer or the spilled registers
2573// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2574// stack layout:
2575// arg1
2576// arg2
2577// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002578// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002579// move area ]
2580// (possible EBP)
2581// ESI
2582// EDI
2583// local1 ..
2584
2585/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2586/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002587unsigned
2588X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2589 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002590 MachineFunction &MF = DAG.getMachineFunction();
2591 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002592 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002593 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002594 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002595 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002596 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002597 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2598 // Number smaller than 12 so just add the difference.
2599 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2600 } else {
2601 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002602 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002603 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002604 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002605 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002606}
2607
Evan Cheng5f941932010-02-05 02:21:12 +00002608/// MatchingStackOffset - Return true if the given stack call argument is
2609/// already available in the same position (relatively) of the caller's
2610/// incoming argument stack.
2611static
2612bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2613 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2614 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002615 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2616 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002617 if (Arg.getOpcode() == ISD::CopyFromReg) {
2618 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002619 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002620 return false;
2621 MachineInstr *Def = MRI->getVRegDef(VR);
2622 if (!Def)
2623 return false;
2624 if (!Flags.isByVal()) {
2625 if (!TII->isLoadFromStackSlot(Def, FI))
2626 return false;
2627 } else {
2628 unsigned Opcode = Def->getOpcode();
2629 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2630 Def->getOperand(1).isFI()) {
2631 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002632 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002633 } else
2634 return false;
2635 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002636 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2637 if (Flags.isByVal())
2638 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002639 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002640 // define @foo(%struct.X* %A) {
2641 // tail call @bar(%struct.X* byval %A)
2642 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002643 return false;
2644 SDValue Ptr = Ld->getBasePtr();
2645 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2646 if (!FINode)
2647 return false;
2648 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002649 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002650 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002651 FI = FINode->getIndex();
2652 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002653 } else
2654 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002655
Evan Cheng4cae1332010-03-05 08:38:04 +00002656 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002657 if (!MFI->isFixedObjectIndex(FI))
2658 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002659 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002660}
2661
Dan Gohman98ca4f22009-08-05 01:29:28 +00002662/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2663/// for tail call optimization. Targets which want to do tail call
2664/// optimization should implement this function.
2665bool
2666X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002667 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002668 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002669 bool isCalleeStructRet,
2670 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002671 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002672 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002673 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002674 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002675 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002676 CalleeCC != CallingConv::C)
2677 return false;
2678
Evan Cheng7096ae42010-01-29 06:45:59 +00002679 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002680 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002681 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002682 CallingConv::ID CallerCC = CallerF->getCallingConv();
2683 bool CCMatch = CallerCC == CalleeCC;
2684
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002685 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002686 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002687 return true;
2688 return false;
2689 }
2690
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002691 // Look for obvious safe cases to perform tail call optimization that do not
2692 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002693
Evan Cheng2c12cb42010-03-26 16:26:03 +00002694 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2695 // emit a special epilogue.
2696 if (RegInfo->needsStackRealignment(MF))
2697 return false;
2698
Evan Chenga375d472010-03-15 18:54:48 +00002699 // Also avoid sibcall optimization if either caller or callee uses struct
2700 // return semantics.
2701 if (isCalleeStructRet || isCallerStructRet)
2702 return false;
2703
Chad Rosier2416da32011-06-24 21:15:36 +00002704 // An stdcall caller is expected to clean up its arguments; the callee
2705 // isn't going to do that.
2706 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2707 return false;
2708
Chad Rosier871f6642011-05-18 19:59:50 +00002709 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002710 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002711 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002712
2713 // Optimizing for varargs on Win64 is unlikely to be safe without
2714 // additional testing.
2715 if (Subtarget->isTargetWin64())
2716 return false;
2717
Chad Rosier871f6642011-05-18 19:59:50 +00002718 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002719 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2720 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002721
Chad Rosier871f6642011-05-18 19:59:50 +00002722 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2723 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2724 if (!ArgLocs[i].isRegLoc())
2725 return false;
2726 }
2727
Chad Rosier30450e82011-12-22 22:35:21 +00002728 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2729 // stack. Therefore, if it's not used by the call it is not safe to optimize
2730 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002731 bool Unused = false;
2732 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2733 if (!Ins[i].Used) {
2734 Unused = true;
2735 break;
2736 }
2737 }
2738 if (Unused) {
2739 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002740 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2741 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002742 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002743 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002744 CCValAssign &VA = RVLocs[i];
2745 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2746 return false;
2747 }
2748 }
2749
Evan Cheng13617962010-04-30 01:12:32 +00002750 // If the calling conventions do not match, then we'd better make sure the
2751 // results are returned in the same way as what the caller expects.
2752 if (!CCMatch) {
2753 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002754 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2755 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002756 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2757
2758 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002759 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2760 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002761 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2762
2763 if (RVLocs1.size() != RVLocs2.size())
2764 return false;
2765 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2766 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2767 return false;
2768 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2769 return false;
2770 if (RVLocs1[i].isRegLoc()) {
2771 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2772 return false;
2773 } else {
2774 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2775 return false;
2776 }
2777 }
2778 }
2779
Evan Chenga6bff982010-01-30 01:22:00 +00002780 // If the callee takes no arguments then go on to check the results of the
2781 // call.
2782 if (!Outs.empty()) {
2783 // Check if stack adjustment is needed. For now, do not do this if any
2784 // argument is passed on the stack.
2785 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002786 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2787 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002788
2789 // Allocate shadow area for Win64
2790 if (Subtarget->isTargetWin64()) {
2791 CCInfo.AllocateStack(32, 8);
2792 }
2793
Duncan Sands45907662010-10-31 13:21:44 +00002794 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002795 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002796 MachineFunction &MF = DAG.getMachineFunction();
2797 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2798 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002799
2800 // Check if the arguments are already laid out in the right way as
2801 // the caller's fixed stack objects.
2802 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002803 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2804 const X86InstrInfo *TII =
2805 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002806 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2807 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002808 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002809 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002810 if (VA.getLocInfo() == CCValAssign::Indirect)
2811 return false;
2812 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002813 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2814 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002815 return false;
2816 }
2817 }
2818 }
Evan Cheng9c044672010-05-29 01:35:22 +00002819
2820 // If the tailcall address may be in a register, then make sure it's
2821 // possible to register allocate for it. In 32-bit, the call address can
2822 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002823 // callee-saved registers are restored. These happen to be the same
2824 // registers used to pass 'inreg' arguments so watch out for those.
2825 if (!Subtarget->is64Bit() &&
2826 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002827 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002828 unsigned NumInRegs = 0;
2829 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2830 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002831 if (!VA.isRegLoc())
2832 continue;
2833 unsigned Reg = VA.getLocReg();
2834 switch (Reg) {
2835 default: break;
2836 case X86::EAX: case X86::EDX: case X86::ECX:
2837 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002838 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002839 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002840 }
2841 }
2842 }
Evan Chenga6bff982010-01-30 01:22:00 +00002843 }
Evan Chengb1712452010-01-27 06:25:16 +00002844
Evan Cheng86809cc2010-02-03 03:28:02 +00002845 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002846}
2847
Dan Gohman3df24e62008-09-03 23:12:08 +00002848FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002849X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2850 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002851}
2852
2853
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002854//===----------------------------------------------------------------------===//
2855// Other Lowering Hooks
2856//===----------------------------------------------------------------------===//
2857
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002858static bool MayFoldLoad(SDValue Op) {
2859 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2860}
2861
2862static bool MayFoldIntoStore(SDValue Op) {
2863 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2864}
2865
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002866static bool isTargetShuffle(unsigned Opcode) {
2867 switch(Opcode) {
2868 default: return false;
2869 case X86ISD::PSHUFD:
2870 case X86ISD::PSHUFHW:
2871 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002872 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002873 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002874 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002875 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002876 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002877 case X86ISD::MOVLPS:
2878 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002879 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002880 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002881 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002882 case X86ISD::MOVSS:
2883 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002884 case X86ISD::UNPCKL:
2885 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002886 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002887 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002888 return true;
2889 }
2890 return false;
2891}
2892
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002893static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002894 SDValue V1, SelectionDAG &DAG) {
2895 switch(Opc) {
2896 default: llvm_unreachable("Unknown x86 shuffle node");
2897 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002898 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002899 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002900 return DAG.getNode(Opc, dl, VT, V1);
2901 }
2902
2903 return SDValue();
2904}
2905
2906static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002907 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002908 switch(Opc) {
2909 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002910 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002911 case X86ISD::PSHUFHW:
2912 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002913 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002914 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2915 }
2916
2917 return SDValue();
2918}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002919
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002920static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2921 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2922 switch(Opc) {
2923 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002924 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002925 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002926 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002927 return DAG.getNode(Opc, dl, VT, V1, V2,
2928 DAG.getConstant(TargetMask, MVT::i8));
2929 }
2930 return SDValue();
2931}
2932
2933static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2934 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2935 switch(Opc) {
2936 default: llvm_unreachable("Unknown x86 shuffle node");
2937 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002938 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002939 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002940 case X86ISD::MOVLPS:
2941 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002942 case X86ISD::MOVSS:
2943 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002944 case X86ISD::UNPCKL:
2945 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002946 return DAG.getNode(Opc, dl, VT, V1, V2);
2947 }
2948 return SDValue();
2949}
2950
Dan Gohmand858e902010-04-17 15:26:15 +00002951SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002952 MachineFunction &MF = DAG.getMachineFunction();
2953 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2954 int ReturnAddrIndex = FuncInfo->getRAIndex();
2955
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002956 if (ReturnAddrIndex == 0) {
2957 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002958 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002959 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002960 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002961 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002962 }
2963
Evan Cheng25ab6902006-09-08 06:48:29 +00002964 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002965}
2966
2967
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002968bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2969 bool hasSymbolicDisplacement) {
2970 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002971 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002972 return false;
2973
2974 // If we don't have a symbolic displacement - we don't have any extra
2975 // restrictions.
2976 if (!hasSymbolicDisplacement)
2977 return true;
2978
2979 // FIXME: Some tweaks might be needed for medium code model.
2980 if (M != CodeModel::Small && M != CodeModel::Kernel)
2981 return false;
2982
2983 // For small code model we assume that latest object is 16MB before end of 31
2984 // bits boundary. We may also accept pretty large negative constants knowing
2985 // that all objects are in the positive half of address space.
2986 if (M == CodeModel::Small && Offset < 16*1024*1024)
2987 return true;
2988
2989 // For kernel code model we know that all object resist in the negative half
2990 // of 32bits address space. We may not accept negative offsets, since they may
2991 // be just off and we may accept pretty large positive ones.
2992 if (M == CodeModel::Kernel && Offset > 0)
2993 return true;
2994
2995 return false;
2996}
2997
Evan Chengef41ff62011-06-23 17:54:54 +00002998/// isCalleePop - Determines whether the callee is required to pop its
2999/// own arguments. Callee pop is necessary to support tail calls.
3000bool X86::isCalleePop(CallingConv::ID CallingConv,
3001 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3002 if (IsVarArg)
3003 return false;
3004
3005 switch (CallingConv) {
3006 default:
3007 return false;
3008 case CallingConv::X86_StdCall:
3009 return !is64Bit;
3010 case CallingConv::X86_FastCall:
3011 return !is64Bit;
3012 case CallingConv::X86_ThisCall:
3013 return !is64Bit;
3014 case CallingConv::Fast:
3015 return TailCallOpt;
3016 case CallingConv::GHC:
3017 return TailCallOpt;
3018 }
3019}
3020
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003021/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3022/// specific condition code, returning the condition code and the LHS/RHS of the
3023/// comparison to make.
3024static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3025 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003026 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003027 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3028 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3029 // X > -1 -> X == 0, jump !sign.
3030 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003031 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003032 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3033 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003034 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003035 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003036 // X < 1 -> X <= 0
3037 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003038 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003039 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003040 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003041
Evan Chengd9558e02006-01-06 00:43:03 +00003042 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003043 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003044 case ISD::SETEQ: return X86::COND_E;
3045 case ISD::SETGT: return X86::COND_G;
3046 case ISD::SETGE: return X86::COND_GE;
3047 case ISD::SETLT: return X86::COND_L;
3048 case ISD::SETLE: return X86::COND_LE;
3049 case ISD::SETNE: return X86::COND_NE;
3050 case ISD::SETULT: return X86::COND_B;
3051 case ISD::SETUGT: return X86::COND_A;
3052 case ISD::SETULE: return X86::COND_BE;
3053 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003054 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003055 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003056
Chris Lattner4c78e022008-12-23 23:42:27 +00003057 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003058
Chris Lattner4c78e022008-12-23 23:42:27 +00003059 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003060 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3061 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003062 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3063 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003064 }
3065
Chris Lattner4c78e022008-12-23 23:42:27 +00003066 switch (SetCCOpcode) {
3067 default: break;
3068 case ISD::SETOLT:
3069 case ISD::SETOLE:
3070 case ISD::SETUGT:
3071 case ISD::SETUGE:
3072 std::swap(LHS, RHS);
3073 break;
3074 }
3075
3076 // On a floating point condition, the flags are set as follows:
3077 // ZF PF CF op
3078 // 0 | 0 | 0 | X > Y
3079 // 0 | 0 | 1 | X < Y
3080 // 1 | 0 | 0 | X == Y
3081 // 1 | 1 | 1 | unordered
3082 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003083 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003084 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003085 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 case ISD::SETOLT: // flipped
3087 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003088 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 case ISD::SETOLE: // flipped
3090 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003091 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003092 case ISD::SETUGT: // flipped
3093 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003094 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 case ISD::SETUGE: // flipped
3096 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003097 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003098 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003099 case ISD::SETNE: return X86::COND_NE;
3100 case ISD::SETUO: return X86::COND_P;
3101 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003102 case ISD::SETOEQ:
3103 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 }
Evan Chengd9558e02006-01-06 00:43:03 +00003105}
3106
Evan Cheng4a460802006-01-11 00:33:36 +00003107/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3108/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003109/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003110static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003111 switch (X86CC) {
3112 default:
3113 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003114 case X86::COND_B:
3115 case X86::COND_BE:
3116 case X86::COND_E:
3117 case X86::COND_P:
3118 case X86::COND_A:
3119 case X86::COND_AE:
3120 case X86::COND_NE:
3121 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003122 return true;
3123 }
3124}
3125
Evan Chengeb2f9692009-10-27 19:56:55 +00003126/// isFPImmLegal - Returns true if the target can instruction select the
3127/// specified FP immediate natively. If false, the legalizer will
3128/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003129bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003130 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3131 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3132 return true;
3133 }
3134 return false;
3135}
3136
Nate Begeman9008ca62009-04-27 18:41:29 +00003137/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3138/// the specified range (L, H].
3139static bool isUndefOrInRange(int Val, int Low, int Hi) {
3140 return (Val < 0) || (Val >= Low && Val < Hi);
3141}
3142
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003143/// isUndefOrInRange - Return true if every element in Mask, begining
3144/// from position Pos and ending in Pos+Size, falls within the specified
3145/// range (L, L+Pos]. or is undef.
3146static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3147 int Pos, int Size, int Low, int Hi) {
3148 for (int i = Pos, e = Pos+Size; i != e; ++i)
3149 if (!isUndefOrInRange(Mask[i], Low, Hi))
3150 return false;
3151 return true;
3152}
3153
Nate Begeman9008ca62009-04-27 18:41:29 +00003154/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3155/// specified value.
3156static bool isUndefOrEqual(int Val, int CmpVal) {
3157 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003158 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003160}
3161
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003162/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3163/// from position Pos and ending in Pos+Size, falls within the specified
3164/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003165static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3166 int Pos, int Size, int Low) {
3167 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3168 if (!isUndefOrEqual(Mask[i], Low))
3169 return false;
3170 return true;
3171}
3172
Nate Begeman9008ca62009-04-27 18:41:29 +00003173/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3174/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3175/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003176static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003177 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 return (Mask[0] < 2 && Mask[1] < 2);
3181 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003182}
3183
Nate Begeman9008ca62009-04-27 18:41:29 +00003184bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003185 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 N->getMask(M);
3187 return ::isPSHUFDMask(M, N->getValueType(0));
3188}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003189
Nate Begeman9008ca62009-04-27 18:41:29 +00003190/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3191/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003192static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003194 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003195
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003197 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3198 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003199
Evan Cheng506d3df2006-03-29 23:07:14 +00003200 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003201 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003203 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003204
Evan Cheng506d3df2006-03-29 23:07:14 +00003205 return true;
3206}
3207
Nate Begeman9008ca62009-04-27 18:41:29 +00003208bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003209 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003210 N->getMask(M);
3211 return ::isPSHUFHWMask(M, N->getValueType(0));
3212}
Evan Cheng506d3df2006-03-29 23:07:14 +00003213
Nate Begeman9008ca62009-04-27 18:41:29 +00003214/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3215/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003216static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003218 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003219
Rafael Espindola15684b22009-04-24 12:40:33 +00003220 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003221 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3222 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003223
Rafael Espindola15684b22009-04-24 12:40:33 +00003224 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003225 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003227 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003228
Rafael Espindola15684b22009-04-24 12:40:33 +00003229 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003230}
3231
Nate Begeman9008ca62009-04-27 18:41:29 +00003232bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003233 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003234 N->getMask(M);
3235 return ::isPSHUFLWMask(M, N->getValueType(0));
3236}
3237
Nate Begemana09008b2009-10-19 02:17:23 +00003238/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3239/// is suitable for input to PALIGNR.
3240static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003241 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003242 int i, e = VT.getVectorNumElements();
Craig Topper1dc0fbc2011-12-05 07:27:14 +00003243 if (VT.getSizeInBits() != 128)
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003244 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003245
Nate Begemana09008b2009-10-19 02:17:23 +00003246 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003247 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003248 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003249
Nate Begemana09008b2009-10-19 02:17:23 +00003250 for (i = 0; i != e; ++i)
3251 if (Mask[i] >= 0)
3252 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003253
Nate Begemana09008b2009-10-19 02:17:23 +00003254 // All undef, not a palignr.
3255 if (i == e)
3256 return false;
3257
Eli Friedman63f8dde2011-07-25 21:36:45 +00003258 // Make sure we're shifting in the right direction.
3259 if (Mask[i] <= i)
3260 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003261
3262 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003263
Nate Begemana09008b2009-10-19 02:17:23 +00003264 // Check the rest of the elements to see if they are consecutive.
3265 for (++i; i != e; ++i) {
3266 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003267 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003268 return false;
3269 }
3270 return true;
3271}
3272
Craig Topper9d7025b2011-11-27 21:41:12 +00003273/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003274/// specifies a shuffle of elements that is suitable for input to 256-bit
3275/// VSHUFPSY.
Craig Topper9d7025b2011-11-27 21:41:12 +00003276static bool isVSHUFPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper1ff73d72011-12-06 04:59:07 +00003277 bool HasAVX, bool Commuted = false) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003278 int NumElems = VT.getVectorNumElements();
3279
Craig Topper71c4c122011-11-28 01:14:24 +00003280 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003281 return false;
3282
Craig Topper9d7025b2011-11-27 21:41:12 +00003283 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003284 return false;
3285
3286 // VSHUFPSY divides the resulting vector into 4 chunks.
3287 // The sources are also splitted into 4 chunks, and each destination
3288 // chunk must come from a different source chunk.
3289 //
3290 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3291 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3292 //
3293 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3294 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3295 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003296 // VSHUFPDY divides the resulting vector into 4 chunks.
3297 // The sources are also splitted into 4 chunks, and each destination
3298 // chunk must come from a different source chunk.
3299 //
3300 // SRC1 => X3 X2 X1 X0
3301 // SRC2 => Y3 Y2 Y1 Y0
3302 //
3303 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3304 //
Craig Topper1ff73d72011-12-06 04:59:07 +00003305 unsigned QuarterSize = NumElems/4;
3306 unsigned HalfSize = QuarterSize*2;
3307 for (unsigned l = 0; l != 2; ++l) {
3308 unsigned LaneStart = l*HalfSize;
3309 for (unsigned s = 0; s != 2; ++s) {
3310 unsigned QuarterStart = s*QuarterSize;
3311 unsigned Src = (Commuted) ? (1-s) : s;
3312 unsigned SrcStart = Src*NumElems + LaneStart;
3313 for (unsigned i = 0; i != QuarterSize; ++i) {
3314 int Idx = Mask[i+QuarterStart+LaneStart];
3315 if (!isUndefOrInRange(Idx, SrcStart, SrcStart+HalfSize))
3316 return false;
Chad Rosier30450e82011-12-22 22:35:21 +00003317 // For VSHUFPSY, the mask of the second half must be the same as the
3318 // first but with the appropriate offsets. This works in the same way as
Craig Topper1ff73d72011-12-06 04:59:07 +00003319 // VPERMILPS works with masks.
3320 if (NumElems == 4 || l == 0 || Mask[i+QuarterStart] < 0)
3321 continue;
Craig Topperc612d792012-01-02 09:17:37 +00003322 if (!isUndefOrEqual(Idx, Mask[i+QuarterStart]+LaneStart))
Craig Topper1ff73d72011-12-06 04:59:07 +00003323 return false;
3324 }
3325 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003326 }
3327
3328 return true;
3329}
3330
Craig Topper9d7025b2011-11-27 21:41:12 +00003331/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3332/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
Craig Topperc612d792012-01-02 09:17:37 +00003333static unsigned getShuffleVSHUFPYImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003334 EVT VT = SVOp->getValueType(0);
Craig Topperc612d792012-01-02 09:17:37 +00003335 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003336
Craig Topper9d7025b2011-11-27 21:41:12 +00003337 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3338 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003339
Craig Topperc612d792012-01-02 09:17:37 +00003340 unsigned HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003341 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003342 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003343 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003344 int Elt = SVOp->getMaskElt(i);
3345 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003346 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003347 Elt %= HalfSize;
3348 unsigned Shamt = i;
3349 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3350 if (NumElems == 8) Shamt %= HalfSize;
3351 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003352 }
3353
3354 return Mask;
3355}
3356
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003357/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3358/// the two vector operands have swapped position.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003359static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3360 unsigned NumElems) {
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003361 for (unsigned i = 0; i != NumElems; ++i) {
3362 int idx = Mask[i];
3363 if (idx < 0)
3364 continue;
3365 else if (idx < (int)NumElems)
3366 Mask[i] = idx + NumElems;
3367 else
3368 Mask[i] = idx - NumElems;
3369 }
3370}
3371
Evan Cheng14aed5e2006-03-24 01:18:28 +00003372/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003373/// specifies a shuffle of elements that is suitable for input to 128-bit
Craig Topper1ff73d72011-12-06 04:59:07 +00003374/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3375/// reverse of what x86 shuffles want.
3376static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3377 bool Commuted = false) {
3378 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003379
3380 if (VT.getSizeInBits() != 128)
3381 return false;
3382
Nate Begeman9008ca62009-04-27 18:41:29 +00003383 if (NumElems != 2 && NumElems != 4)
3384 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003385
Craig Topper1ff73d72011-12-06 04:59:07 +00003386 unsigned Half = NumElems / 2;
3387 unsigned SrcStart = Commuted ? NumElems : 0;
3388 for (unsigned i = 0; i != Half; ++i)
3389 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003390 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003391 SrcStart = Commuted ? 0 : NumElems;
3392 for (unsigned i = Half; i != NumElems; ++i)
3393 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003394 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003395
Evan Cheng14aed5e2006-03-24 01:18:28 +00003396 return true;
3397}
3398
Nate Begeman9008ca62009-04-27 18:41:29 +00003399bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3400 SmallVector<int, 8> M;
3401 N->getMask(M);
3402 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003403}
3404
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003405/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3406/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003407bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003408 EVT VT = N->getValueType(0);
3409 unsigned NumElems = VT.getVectorNumElements();
3410
3411 if (VT.getSizeInBits() != 128)
3412 return false;
3413
3414 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003415 return false;
3416
Evan Cheng2064a2b2006-03-28 06:50:32 +00003417 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3419 isUndefOrEqual(N->getMaskElt(1), 7) &&
3420 isUndefOrEqual(N->getMaskElt(2), 2) &&
3421 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003422}
3423
Nate Begeman0b10b912009-11-07 23:17:15 +00003424/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3425/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3426/// <2, 3, 2, 3>
3427bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003428 EVT VT = N->getValueType(0);
3429 unsigned NumElems = VT.getVectorNumElements();
3430
3431 if (VT.getSizeInBits() != 128)
3432 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003433
Nate Begeman0b10b912009-11-07 23:17:15 +00003434 if (NumElems != 4)
3435 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003436
Nate Begeman0b10b912009-11-07 23:17:15 +00003437 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003438 isUndefOrEqual(N->getMaskElt(1), 3) &&
3439 isUndefOrEqual(N->getMaskElt(2), 2) &&
3440 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003441}
3442
Evan Cheng5ced1d82006-04-06 23:23:56 +00003443/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3444/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003445bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003446 EVT VT = N->getValueType(0);
3447
3448 if (VT.getSizeInBits() != 128)
3449 return false;
3450
Nate Begeman9008ca62009-04-27 18:41:29 +00003451 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003452
Evan Cheng5ced1d82006-04-06 23:23:56 +00003453 if (NumElems != 2 && NumElems != 4)
3454 return false;
3455
Evan Chengc5cdff22006-04-07 21:53:05 +00003456 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003458 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003459
Evan Chengc5cdff22006-04-07 21:53:05 +00003460 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003462 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003463
3464 return true;
3465}
3466
Nate Begeman0b10b912009-11-07 23:17:15 +00003467/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3468/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3469bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003470 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003471
David Greenea20244d2011-03-02 17:23:43 +00003472 if ((NumElems != 2 && NumElems != 4)
3473 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003474 return false;
3475
Evan Chengc5cdff22006-04-07 21:53:05 +00003476 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003477 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003478 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003479
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 for (unsigned i = 0; i < NumElems/2; ++i)
3481 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003482 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003483
3484 return true;
3485}
3486
Evan Cheng0038e592006-03-28 00:39:58 +00003487/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3488/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003489static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003490 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003491 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003492
3493 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3494 "Unsupported vector type for unpckh");
3495
Craig Topper6347e862011-11-21 06:57:39 +00003496 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003497 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003498 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003499
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003500 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3501 // independently on 128-bit lanes.
3502 unsigned NumLanes = VT.getSizeInBits()/128;
3503 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003504
Craig Topper94438ba2011-12-16 08:06:31 +00003505 for (unsigned l = 0; l != NumLanes; ++l) {
3506 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3507 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003508 i += 2, ++j) {
3509 int BitI = Mask[i];
3510 int BitI1 = Mask[i+1];
3511 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003512 return false;
David Greenea20244d2011-03-02 17:23:43 +00003513 if (V2IsSplat) {
3514 if (!isUndefOrEqual(BitI1, NumElts))
3515 return false;
3516 } else {
3517 if (!isUndefOrEqual(BitI1, j + NumElts))
3518 return false;
3519 }
Evan Cheng39623da2006-04-20 08:58:49 +00003520 }
Evan Cheng0038e592006-03-28 00:39:58 +00003521 }
David Greenea20244d2011-03-02 17:23:43 +00003522
Evan Cheng0038e592006-03-28 00:39:58 +00003523 return true;
3524}
3525
Craig Topper6347e862011-11-21 06:57:39 +00003526bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003527 SmallVector<int, 8> M;
3528 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003529 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003530}
3531
Evan Cheng4fcb9222006-03-28 02:43:26 +00003532/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3533/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003534static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003535 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003536 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003537
3538 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3539 "Unsupported vector type for unpckh");
3540
Craig Topper6347e862011-11-21 06:57:39 +00003541 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003542 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003543 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003544
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003545 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3546 // independently on 128-bit lanes.
3547 unsigned NumLanes = VT.getSizeInBits()/128;
3548 unsigned NumLaneElts = NumElts/NumLanes;
3549
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003550 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003551 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3552 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003553 int BitI = Mask[i];
3554 int BitI1 = Mask[i+1];
3555 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003556 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003557 if (V2IsSplat) {
3558 if (isUndefOrEqual(BitI1, NumElts))
3559 return false;
3560 } else {
3561 if (!isUndefOrEqual(BitI1, j+NumElts))
3562 return false;
3563 }
Evan Cheng39623da2006-04-20 08:58:49 +00003564 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003565 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003566 return true;
3567}
3568
Craig Topper6347e862011-11-21 06:57:39 +00003569bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003570 SmallVector<int, 8> M;
3571 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003572 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003573}
3574
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003575/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3576/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3577/// <0, 0, 1, 1>
Craig Topper94438ba2011-12-16 08:06:31 +00003578static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3579 bool HasAVX2) {
3580 unsigned NumElts = VT.getVectorNumElements();
3581
3582 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3583 "Unsupported vector type for unpckh");
3584
3585 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3586 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003587 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003588
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003589 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3590 // FIXME: Need a better way to get rid of this, there's no latency difference
3591 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3592 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003593 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003594 return false;
3595
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003596 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3597 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003598 unsigned NumLanes = VT.getSizeInBits()/128;
3599 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003600
Craig Topper94438ba2011-12-16 08:06:31 +00003601 for (unsigned l = 0; l != NumLanes; ++l) {
3602 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3603 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003604 i += 2, ++j) {
3605 int BitI = Mask[i];
3606 int BitI1 = Mask[i+1];
3607
3608 if (!isUndefOrEqual(BitI, j))
3609 return false;
3610 if (!isUndefOrEqual(BitI1, j))
3611 return false;
3612 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003613 }
David Greenea20244d2011-03-02 17:23:43 +00003614
Rafael Espindola15684b22009-04-24 12:40:33 +00003615 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003616}
3617
Craig Topper94438ba2011-12-16 08:06:31 +00003618bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003619 SmallVector<int, 8> M;
3620 N->getMask(M);
Craig Topper94438ba2011-12-16 08:06:31 +00003621 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003622}
3623
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003624/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3625/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3626/// <2, 2, 3, 3>
Craig Topper94438ba2011-12-16 08:06:31 +00003627static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3628 bool HasAVX2) {
3629 unsigned NumElts = VT.getVectorNumElements();
3630
3631 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3632 "Unsupported vector type for unpckh");
3633
3634 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3635 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003636 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003637
Craig Topper94438ba2011-12-16 08:06:31 +00003638 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3639 // independently on 128-bit lanes.
3640 unsigned NumLanes = VT.getSizeInBits()/128;
3641 unsigned NumLaneElts = NumElts/NumLanes;
3642
3643 for (unsigned l = 0; l != NumLanes; ++l) {
3644 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3645 i != (l+1)*NumLaneElts; i += 2, ++j) {
3646 int BitI = Mask[i];
3647 int BitI1 = Mask[i+1];
3648 if (!isUndefOrEqual(BitI, j))
3649 return false;
3650 if (!isUndefOrEqual(BitI1, j))
3651 return false;
3652 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003653 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003654 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003655}
3656
Craig Topper94438ba2011-12-16 08:06:31 +00003657bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003658 SmallVector<int, 8> M;
3659 N->getMask(M);
Craig Topper94438ba2011-12-16 08:06:31 +00003660 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003661}
3662
Evan Cheng017dcc62006-04-21 01:05:10 +00003663/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3664/// specifies a shuffle of elements that is suitable for input to MOVSS,
3665/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003666static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003667 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003668 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003669 if (VT.getSizeInBits() == 256)
3670 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003671
Craig Topperc612d792012-01-02 09:17:37 +00003672 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003673
Nate Begeman9008ca62009-04-27 18:41:29 +00003674 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003675 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003676
Craig Topperc612d792012-01-02 09:17:37 +00003677 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003678 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003679 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003680
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003681 return true;
3682}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003683
Nate Begeman9008ca62009-04-27 18:41:29 +00003684bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3685 SmallVector<int, 8> M;
3686 N->getMask(M);
3687 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003688}
3689
Craig Topper70b883b2011-11-28 10:14:51 +00003690/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003691/// as permutations between 128-bit chunks or halves. As an example: this
3692/// shuffle bellow:
3693/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3694/// The first half comes from the second half of V1 and the second half from the
3695/// the second half of V2.
Craig Topper70b883b2011-11-28 10:14:51 +00003696static bool isVPERM2X128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3697 bool HasAVX) {
3698 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003699 return false;
3700
3701 // The shuffle result is divided into half A and half B. In total the two
3702 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3703 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003704 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003705 bool MatchA = false, MatchB = false;
3706
3707 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003708 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003709 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3710 MatchA = true;
3711 break;
3712 }
3713 }
3714
3715 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003716 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003717 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3718 MatchB = true;
3719 break;
3720 }
3721 }
3722
3723 return MatchA && MatchB;
3724}
3725
Craig Topper70b883b2011-11-28 10:14:51 +00003726/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3727/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003728static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003729 EVT VT = SVOp->getValueType(0);
3730
Craig Topperc612d792012-01-02 09:17:37 +00003731 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003732
Craig Topperc612d792012-01-02 09:17:37 +00003733 unsigned FstHalf = 0, SndHalf = 0;
3734 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003735 if (SVOp->getMaskElt(i) > 0) {
3736 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3737 break;
3738 }
3739 }
Craig Topperc612d792012-01-02 09:17:37 +00003740 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003741 if (SVOp->getMaskElt(i) > 0) {
3742 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3743 break;
3744 }
3745 }
3746
3747 return (FstHalf | (SndHalf << 4));
3748}
3749
Craig Topper70b883b2011-11-28 10:14:51 +00003750/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003751/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3752/// Note that VPERMIL mask matching is different depending whether theunderlying
3753/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3754/// to the same elements of the low, but to the higher half of the source.
3755/// In VPERMILPD the two lanes could be shuffled independently of each other
3756/// with the same restriction that lanes can't be crossed.
Craig Topper70b883b2011-11-28 10:14:51 +00003757static bool isVPERMILPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3758 bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003759 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003760 return false;
3761
Craig Topperc612d792012-01-02 09:17:37 +00003762 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003763 // Only match 256-bit with 32/64-bit types
3764 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003765 return false;
3766
Craig Topperc612d792012-01-02 09:17:37 +00003767 unsigned NumLanes = VT.getSizeInBits()/128;
3768 unsigned LaneSize = NumElts/NumLanes;
3769 for (unsigned l = 0; l != NumLanes; ++l) {
3770 unsigned LaneStart = l*LaneSize;
3771 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003772 if (!isUndefOrInRange(Mask[i+LaneStart], LaneStart, LaneStart+LaneSize))
3773 return false;
3774 if (NumElts == 4 || l == 0)
3775 continue;
3776 // VPERMILPS handling
3777 if (Mask[i] < 0)
3778 continue;
Craig Topperc612d792012-01-02 09:17:37 +00003779 if (!isUndefOrEqual(Mask[i+LaneStart], Mask[i]+LaneStart))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003780 return false;
3781 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003782 }
3783
3784 return true;
3785}
3786
Craig Topper70b883b2011-11-28 10:14:51 +00003787/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3788/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003789static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003790 EVT VT = SVOp->getValueType(0);
3791
Craig Topperc612d792012-01-02 09:17:37 +00003792 unsigned NumElts = VT.getVectorNumElements();
3793 unsigned NumLanes = VT.getSizeInBits()/128;
3794 unsigned LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003795
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003796 // Although the mask is equal for both lanes do it twice to get the cases
3797 // where a mask will match because the same mask element is undef on the
3798 // first half but valid on the second. This would get pathological cases
3799 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003800 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003801 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003802 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003803 int MaskElt = SVOp->getMaskElt(i);
3804 if (MaskElt < 0)
3805 continue;
3806 MaskElt %= LaneSize;
3807 unsigned Shamt = i;
3808 // VPERMILPSY, the mask of the first half must be equal to the second one
3809 if (NumElts == 8) Shamt %= LaneSize;
3810 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003811 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003812
3813 return Mask;
3814}
3815
Evan Cheng017dcc62006-04-21 01:05:10 +00003816/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3817/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003818/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003819static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003820 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003821 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003822 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003823 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003824
Nate Begeman9008ca62009-04-27 18:41:29 +00003825 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003826 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003827
Craig Topperc612d792012-01-02 09:17:37 +00003828 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003829 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3830 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3831 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003832 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003833
Evan Cheng39623da2006-04-20 08:58:49 +00003834 return true;
3835}
3836
Nate Begeman9008ca62009-04-27 18:41:29 +00003837static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003838 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003839 SmallVector<int, 8> M;
3840 N->getMask(M);
3841 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003842}
3843
Evan Chengd9539472006-04-14 21:59:03 +00003844/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3845/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003846/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3847bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3848 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003849 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003850 return false;
3851
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003852 // The second vector must be undef
3853 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3854 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003855
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003856 EVT VT = N->getValueType(0);
3857 unsigned NumElems = VT.getVectorNumElements();
3858
3859 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3860 (VT.getSizeInBits() == 256 && NumElems != 8))
3861 return false;
3862
3863 // "i+1" is the value the indexed mask element must have
3864 for (unsigned i = 0; i < NumElems; i += 2)
3865 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3866 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003867 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003868
3869 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003870}
3871
3872/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3873/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003874/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3875bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3876 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003877 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003878 return false;
3879
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003880 // The second vector must be undef
3881 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3882 return false;
3883
3884 EVT VT = N->getValueType(0);
3885 unsigned NumElems = VT.getVectorNumElements();
3886
3887 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3888 (VT.getSizeInBits() == 256 && NumElems != 8))
3889 return false;
3890
3891 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003892 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003893 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3894 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003895 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003896
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003897 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003898}
3899
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003900/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3901/// specifies a shuffle of elements that is suitable for input to 256-bit
3902/// version of MOVDDUP.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003903static bool isMOVDDUPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3904 bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003905 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003906
Craig Topperbeabc6c2011-12-05 06:56:46 +00003907 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003908 return false;
3909
Craig Topperc612d792012-01-02 09:17:37 +00003910 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003911 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003912 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003913 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003914 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003915 return false;
3916 return true;
3917}
3918
Evan Cheng0b457f02008-09-25 20:50:48 +00003919/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003920/// specifies a shuffle of elements that is suitable for input to 128-bit
3921/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003922bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003923 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003924
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003925 if (VT.getSizeInBits() != 128)
3926 return false;
3927
Craig Topperc612d792012-01-02 09:17:37 +00003928 unsigned e = VT.getVectorNumElements() / 2;
3929 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003930 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003931 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003932 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003933 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003934 return false;
3935 return true;
3936}
3937
David Greenec38a03e2011-02-03 15:50:00 +00003938/// isVEXTRACTF128Index - Return true if the specified
3939/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3940/// suitable for input to VEXTRACTF128.
3941bool X86::isVEXTRACTF128Index(SDNode *N) {
3942 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3943 return false;
3944
3945 // The index should be aligned on a 128-bit boundary.
3946 uint64_t Index =
3947 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3948
3949 unsigned VL = N->getValueType(0).getVectorNumElements();
3950 unsigned VBits = N->getValueType(0).getSizeInBits();
3951 unsigned ElSize = VBits / VL;
3952 bool Result = (Index * ElSize) % 128 == 0;
3953
3954 return Result;
3955}
3956
David Greeneccacdc12011-02-04 16:08:29 +00003957/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3958/// operand specifies a subvector insert that is suitable for input to
3959/// VINSERTF128.
3960bool X86::isVINSERTF128Index(SDNode *N) {
3961 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3962 return false;
3963
3964 // The index should be aligned on a 128-bit boundary.
3965 uint64_t Index =
3966 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3967
3968 unsigned VL = N->getValueType(0).getVectorNumElements();
3969 unsigned VBits = N->getValueType(0).getSizeInBits();
3970 unsigned ElSize = VBits / VL;
3971 bool Result = (Index * ElSize) % 128 == 0;
3972
3973 return Result;
3974}
3975
Evan Cheng63d33002006-03-22 08:01:21 +00003976/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003977/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003978unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003979 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Craig Topperc612d792012-01-02 09:17:37 +00003980 unsigned NumOperands = SVOp->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003981
Evan Chengb9df0ca2006-03-22 02:53:00 +00003982 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3983 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003984 for (unsigned i = 0; i != NumOperands; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 int Val = SVOp->getMaskElt(NumOperands-i-1);
3986 if (Val < 0) Val = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003987 if (Val >= (int)NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003988 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003989 if (i != NumOperands - 1)
3990 Mask <<= Shift;
3991 }
Evan Cheng63d33002006-03-22 08:01:21 +00003992 return Mask;
3993}
3994
Evan Cheng506d3df2006-03-29 23:07:14 +00003995/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003996/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003997unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003999 unsigned Mask = 0;
4000 // 8 nodes, but we only care about the last 4.
4001 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004002 int Val = SVOp->getMaskElt(i);
4003 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004004 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004005 if (i != 4)
4006 Mask <<= 2;
4007 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004008 return Mask;
4009}
4010
4011/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004012/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004013unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004014 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004015 unsigned Mask = 0;
4016 // 8 nodes, but we only care about the first 4.
4017 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004018 int Val = SVOp->getMaskElt(i);
4019 if (Val >= 0)
4020 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004021 if (i != 0)
4022 Mask <<= 2;
4023 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004024 return Mask;
4025}
4026
Nate Begemana09008b2009-10-19 02:17:23 +00004027/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4028/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004029static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4030 EVT VT = SVOp->getValueType(0);
4031 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004032 int Val = 0;
4033
4034 unsigned i, e;
Craig Topperd93e4c32011-12-11 19:12:35 +00004035 for (i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004036 Val = SVOp->getMaskElt(i);
4037 if (Val >= 0)
4038 break;
4039 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004040 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004041 return (Val - i) * EltSize;
4042}
4043
David Greenec38a03e2011-02-03 15:50:00 +00004044/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4045/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4046/// instructions.
4047unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4048 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4049 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4050
4051 uint64_t Index =
4052 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4053
4054 EVT VecVT = N->getOperand(0).getValueType();
4055 EVT ElVT = VecVT.getVectorElementType();
4056
4057 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004058 return Index / NumElemsPerChunk;
4059}
4060
David Greeneccacdc12011-02-04 16:08:29 +00004061/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4062/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4063/// instructions.
4064unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4065 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4066 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4067
4068 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004069 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004070
4071 EVT VecVT = N->getValueType(0);
4072 EVT ElVT = VecVT.getVectorElementType();
4073
4074 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004075 return Index / NumElemsPerChunk;
4076}
4077
Evan Cheng37b73872009-07-30 08:33:02 +00004078/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4079/// constant +0.0.
4080bool X86::isZeroNode(SDValue Elt) {
4081 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004082 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004083 (isa<ConstantFPSDNode>(Elt) &&
4084 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4085}
4086
Nate Begeman9008ca62009-04-27 18:41:29 +00004087/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4088/// their permute mask.
4089static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4090 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004091 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004092 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004094
Nate Begeman5a5ca152009-04-29 05:20:52 +00004095 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004096 int idx = SVOp->getMaskElt(i);
4097 if (idx < 0)
4098 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004099 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004100 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004101 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004102 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004103 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004104 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4105 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004106}
4107
Evan Cheng533a0aa2006-04-19 20:35:22 +00004108/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4109/// match movhlps. The lower half elements should come from upper half of
4110/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004111/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004112static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004113 EVT VT = Op->getValueType(0);
4114 if (VT.getSizeInBits() != 128)
4115 return false;
4116 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004117 return false;
4118 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004119 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004120 return false;
4121 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004122 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004123 return false;
4124 return true;
4125}
4126
Evan Cheng5ced1d82006-04-06 23:23:56 +00004127/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004128/// is promoted to a vector. It also returns the LoadSDNode by reference if
4129/// required.
4130static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004131 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4132 return false;
4133 N = N->getOperand(0).getNode();
4134 if (!ISD::isNON_EXTLoad(N))
4135 return false;
4136 if (LD)
4137 *LD = cast<LoadSDNode>(N);
4138 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004139}
4140
Dan Gohman65fd6562011-11-03 21:49:52 +00004141// Test whether the given value is a vector value which will be legalized
4142// into a load.
4143static bool WillBeConstantPoolLoad(SDNode *N) {
4144 if (N->getOpcode() != ISD::BUILD_VECTOR)
4145 return false;
4146
4147 // Check for any non-constant elements.
4148 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4149 switch (N->getOperand(i).getNode()->getOpcode()) {
4150 case ISD::UNDEF:
4151 case ISD::ConstantFP:
4152 case ISD::Constant:
4153 break;
4154 default:
4155 return false;
4156 }
4157
4158 // Vectors of all-zeros and all-ones are materialized with special
4159 // instructions rather than being loaded.
4160 return !ISD::isBuildVectorAllZeros(N) &&
4161 !ISD::isBuildVectorAllOnes(N);
4162}
4163
Evan Cheng533a0aa2006-04-19 20:35:22 +00004164/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4165/// match movlp{s|d}. The lower half elements should come from lower half of
4166/// V1 (and in order), and the upper half elements should come from the upper
4167/// half of V2 (and in order). And since V1 will become the source of the
4168/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004169static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4170 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004171 EVT VT = Op->getValueType(0);
4172 if (VT.getSizeInBits() != 128)
4173 return false;
4174
Evan Cheng466685d2006-10-09 20:57:25 +00004175 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004176 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004177 // Is V2 is a vector load, don't do this transformation. We will try to use
4178 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004179 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004180 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004181
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004182 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004183
Evan Cheng533a0aa2006-04-19 20:35:22 +00004184 if (NumElems != 2 && NumElems != 4)
4185 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004186 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004187 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004188 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004189 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004191 return false;
4192 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004193}
4194
Evan Cheng39623da2006-04-20 08:58:49 +00004195/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4196/// all the same.
4197static bool isSplatVector(SDNode *N) {
4198 if (N->getOpcode() != ISD::BUILD_VECTOR)
4199 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004200
Dan Gohman475871a2008-07-27 21:46:04 +00004201 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004202 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4203 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004204 return false;
4205 return true;
4206}
4207
Evan Cheng213d2cf2007-05-17 18:45:50 +00004208/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004209/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004210/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004211static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004212 SDValue V1 = N->getOperand(0);
4213 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004214 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4215 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004217 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004219 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4220 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004221 if (Opc != ISD::BUILD_VECTOR ||
4222 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 return false;
4224 } else if (Idx >= 0) {
4225 unsigned Opc = V1.getOpcode();
4226 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4227 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004228 if (Opc != ISD::BUILD_VECTOR ||
4229 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004230 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004231 }
4232 }
4233 return true;
4234}
4235
4236/// getZeroVector - Returns a vector of specified type with all zero elements.
4237///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004238static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004239 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004240 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004241
Dale Johannesen0488fb62010-09-30 23:57:10 +00004242 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004243 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004244 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004245 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004246 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004247 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4248 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4249 } else { // SSE1
4250 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4251 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4252 }
4253 } else if (VT.getSizeInBits() == 256) { // AVX
4254 // 256-bit logic and arithmetic instructions in AVX are
4255 // all floating-point, no support for integer ops. Default
4256 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004258 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4259 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004260 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004261 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004262}
4263
Chris Lattner8a594482007-11-25 00:24:49 +00004264/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004265/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4266/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4267/// Then bitcast to their original type, ensuring they get CSE'd.
4268static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4269 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004270 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004271 assert((VT.is128BitVector() || VT.is256BitVector())
4272 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004273
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004275 SDValue Vec;
4276 if (VT.getSizeInBits() == 256) {
4277 if (HasAVX2) { // AVX2
4278 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4279 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4280 } else { // AVX
4281 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4282 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4283 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4284 Vec = Insert128BitVector(InsV, Vec,
4285 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4286 }
4287 } else {
4288 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004289 }
4290
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004291 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004292}
4293
Evan Cheng39623da2006-04-20 08:58:49 +00004294/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4295/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004296static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004297 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004298 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004299
Evan Cheng39623da2006-04-20 08:58:49 +00004300 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004301 SmallVector<int, 8> MaskVec;
4302 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004303
Nate Begeman5a5ca152009-04-29 05:20:52 +00004304 for (unsigned i = 0; i != NumElems; ++i) {
4305 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004306 MaskVec[i] = NumElems;
4307 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004308 }
Evan Cheng39623da2006-04-20 08:58:49 +00004309 }
Evan Cheng39623da2006-04-20 08:58:49 +00004310 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4312 SVOp->getOperand(1), &MaskVec[0]);
4313 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004314}
4315
Evan Cheng017dcc62006-04-21 01:05:10 +00004316/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4317/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004318static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 SDValue V2) {
4320 unsigned NumElems = VT.getVectorNumElements();
4321 SmallVector<int, 8> Mask;
4322 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004323 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 Mask.push_back(i);
4325 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004326}
4327
Nate Begeman9008ca62009-04-27 18:41:29 +00004328/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004329static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 SDValue V2) {
4331 unsigned NumElems = VT.getVectorNumElements();
4332 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004333 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004334 Mask.push_back(i);
4335 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004336 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004338}
4339
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004340/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004341static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 SDValue V2) {
4343 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004344 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004346 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 Mask.push_back(i + Half);
4348 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004349 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004350 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004351}
4352
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004353// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004354// a generic shuffle instruction because the target has no such instructions.
4355// Generate shuffles which repeat i16 and i8 several times until they can be
4356// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004357static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004358 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004359 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004360 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004361
Nate Begeman9008ca62009-04-27 18:41:29 +00004362 while (NumElems > 4) {
4363 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004364 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004365 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004366 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 EltNo -= NumElems/2;
4368 }
4369 NumElems >>= 1;
4370 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004371 return V;
4372}
Eric Christopherfd179292009-08-27 18:07:15 +00004373
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004374/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4375static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4376 EVT VT = V.getValueType();
4377 DebugLoc dl = V.getDebugLoc();
4378 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4379 && "Vector size not supported");
4380
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004381 if (VT.getSizeInBits() == 128) {
4382 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004383 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004384 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4385 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004386 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004387 // To use VPERMILPS to splat scalars, the second half of indicies must
4388 // refer to the higher part, which is a duplication of the lower one,
4389 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004390 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4391 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004392
4393 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4394 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4395 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004396 }
4397
4398 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4399}
4400
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004401/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004402static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4403 EVT SrcVT = SV->getValueType(0);
4404 SDValue V1 = SV->getOperand(0);
4405 DebugLoc dl = SV->getDebugLoc();
4406
4407 int EltNo = SV->getSplatIndex();
4408 int NumElems = SrcVT.getVectorNumElements();
4409 unsigned Size = SrcVT.getSizeInBits();
4410
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004411 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4412 "Unknown how to promote splat for type");
4413
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004414 // Extract the 128-bit part containing the splat element and update
4415 // the splat element index when it refers to the higher register.
4416 if (Size == 256) {
4417 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4418 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4419 if (Idx > 0)
4420 EltNo -= NumElems/2;
4421 }
4422
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004423 // All i16 and i8 vector types can't be used directly by a generic shuffle
4424 // instruction because the target has no such instruction. Generate shuffles
4425 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004426 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004427 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004428 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004429 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004430
4431 // Recreate the 256-bit vector and place the same 128-bit vector
4432 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004433 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004434 if (Size == 256) {
4435 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4436 DAG.getConstant(0, MVT::i32), DAG, dl);
4437 V1 = Insert128BitVector(InsV, V1,
4438 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4439 }
4440
4441 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004442}
4443
Evan Chengba05f722006-04-21 23:03:30 +00004444/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004445/// vector of zero or undef vector. This produces a shuffle where the low
4446/// element of V2 is swizzled into the zero/undef vector, landing at element
4447/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004448static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004449 bool isZero, bool HasXMMInt,
4450 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004451 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004452 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004453 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004454 unsigned NumElems = VT.getVectorNumElements();
4455 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004456 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004457 // If this is the insertion idx, put the low elt of V2 here.
4458 MaskVec.push_back(i == Idx ? NumElems : i);
4459 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004460}
4461
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004462/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4463/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004464static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4465 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004466 if (Depth == 6)
4467 return SDValue(); // Limit search depth.
4468
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004469 SDValue V = SDValue(N, 0);
4470 EVT VT = V.getValueType();
4471 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004472
4473 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4474 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4475 Index = SV->getMaskElt(Index);
4476
4477 if (Index < 0)
4478 return DAG.getUNDEF(VT.getVectorElementType());
4479
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004480 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004481 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004482 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004483 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004484
4485 // Recurse into target specific vector shuffles to find scalars.
4486 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004487 int NumElems = VT.getVectorNumElements();
4488 SmallVector<unsigned, 16> ShuffleMask;
4489 SDValue ImmN;
4490
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004491 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004492 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004493 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004494 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4495 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004496 break;
Craig Topper34671b82011-12-06 08:21:25 +00004497 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004498 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004499 break;
Craig Topper34671b82011-12-06 08:21:25 +00004500 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004501 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004502 break;
4503 case X86ISD::MOVHLPS:
4504 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4505 break;
4506 case X86ISD::MOVLHPS:
4507 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4508 break;
4509 case X86ISD::PSHUFD:
4510 ImmN = N->getOperand(N->getNumOperands()-1);
4511 DecodePSHUFMask(NumElems,
4512 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4513 ShuffleMask);
4514 break;
4515 case X86ISD::PSHUFHW:
4516 ImmN = N->getOperand(N->getNumOperands()-1);
4517 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4518 ShuffleMask);
4519 break;
4520 case X86ISD::PSHUFLW:
4521 ImmN = N->getOperand(N->getNumOperands()-1);
4522 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4523 ShuffleMask);
4524 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004525 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004526 case X86ISD::MOVSD: {
4527 // The index 0 always comes from the first element of the second source,
4528 // this is why MOVSS and MOVSD are used in the first place. The other
4529 // elements come from the other positions of the first source vector.
4530 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004531 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4532 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004533 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004534 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004535 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004536 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004537 ShuffleMask);
4538 break;
Craig Topperec24e612011-11-30 07:47:51 +00004539 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004540 ImmN = N->getOperand(N->getNumOperands()-1);
4541 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4542 ShuffleMask);
4543 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004544 case X86ISD::MOVDDUP:
4545 case X86ISD::MOVLHPD:
4546 case X86ISD::MOVLPD:
4547 case X86ISD::MOVLPS:
4548 case X86ISD::MOVSHDUP:
4549 case X86ISD::MOVSLDUP:
4550 case X86ISD::PALIGN:
4551 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004552 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004553 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004554 return SDValue();
4555 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004556
4557 Index = ShuffleMask[Index];
4558 if (Index < 0)
4559 return DAG.getUNDEF(VT.getVectorElementType());
4560
4561 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4562 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4563 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004564 }
4565
4566 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004567 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004568 V = V.getOperand(0);
4569 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004570 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004571
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004572 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004573 return SDValue();
4574 }
4575
4576 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4577 return (Index == 0) ? V.getOperand(0)
4578 : DAG.getUNDEF(VT.getVectorElementType());
4579
4580 if (V.getOpcode() == ISD::BUILD_VECTOR)
4581 return V.getOperand(Index);
4582
4583 return SDValue();
4584}
4585
4586/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4587/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004588/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004589static
4590unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4591 bool ZerosFromLeft, SelectionDAG &DAG) {
4592 int i = 0;
4593
4594 while (i < NumElems) {
4595 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004596 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004597 if (!(Elt.getNode() &&
4598 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4599 break;
4600 ++i;
4601 }
4602
4603 return i;
4604}
4605
4606/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4607/// MaskE correspond consecutively to elements from one of the vector operands,
4608/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4609static
4610bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4611 int OpIdx, int NumElems, unsigned &OpNum) {
4612 bool SeenV1 = false;
4613 bool SeenV2 = false;
4614
4615 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4616 int Idx = SVOp->getMaskElt(i);
4617 // Ignore undef indicies
4618 if (Idx < 0)
4619 continue;
4620
4621 if (Idx < NumElems)
4622 SeenV1 = true;
4623 else
4624 SeenV2 = true;
4625
4626 // Only accept consecutive elements from the same vector
4627 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4628 return false;
4629 }
4630
4631 OpNum = SeenV1 ? 0 : 1;
4632 return true;
4633}
4634
4635/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4636/// logical left shift of a vector.
4637static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4638 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4639 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4640 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4641 false /* check zeros from right */, DAG);
4642 unsigned OpSrc;
4643
4644 if (!NumZeros)
4645 return false;
4646
4647 // Considering the elements in the mask that are not consecutive zeros,
4648 // check if they consecutively come from only one of the source vectors.
4649 //
4650 // V1 = {X, A, B, C} 0
4651 // \ \ \ /
4652 // vector_shuffle V1, V2 <1, 2, 3, X>
4653 //
4654 if (!isShuffleMaskConsecutive(SVOp,
4655 0, // Mask Start Index
4656 NumElems-NumZeros-1, // Mask End Index
4657 NumZeros, // Where to start looking in the src vector
4658 NumElems, // Number of elements in vector
4659 OpSrc)) // Which source operand ?
4660 return false;
4661
4662 isLeft = false;
4663 ShAmt = NumZeros;
4664 ShVal = SVOp->getOperand(OpSrc);
4665 return true;
4666}
4667
4668/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4669/// logical left shift of a vector.
4670static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4671 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4672 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4673 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4674 true /* check zeros from left */, DAG);
4675 unsigned OpSrc;
4676
4677 if (!NumZeros)
4678 return false;
4679
4680 // Considering the elements in the mask that are not consecutive zeros,
4681 // check if they consecutively come from only one of the source vectors.
4682 //
4683 // 0 { A, B, X, X } = V2
4684 // / \ / /
4685 // vector_shuffle V1, V2 <X, X, 4, 5>
4686 //
4687 if (!isShuffleMaskConsecutive(SVOp,
4688 NumZeros, // Mask Start Index
4689 NumElems-1, // Mask End Index
4690 0, // Where to start looking in the src vector
4691 NumElems, // Number of elements in vector
4692 OpSrc)) // Which source operand ?
4693 return false;
4694
4695 isLeft = true;
4696 ShAmt = NumZeros;
4697 ShVal = SVOp->getOperand(OpSrc);
4698 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004699}
4700
4701/// isVectorShift - Returns true if the shuffle can be implemented as a
4702/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004703static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004704 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004705 // Although the logic below support any bitwidth size, there are no
4706 // shift instructions which handle more than 128-bit vectors.
4707 if (SVOp->getValueType(0).getSizeInBits() > 128)
4708 return false;
4709
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004710 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4711 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4712 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004713
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004714 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004715}
4716
Evan Chengc78d3b42006-04-24 18:01:45 +00004717/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4718///
Dan Gohman475871a2008-07-27 21:46:04 +00004719static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004720 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004721 SelectionDAG &DAG,
4722 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004723 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004724 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004725
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004726 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004727 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004728 bool First = true;
4729 for (unsigned i = 0; i < 16; ++i) {
4730 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4731 if (ThisIsNonZero && First) {
4732 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004733 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004734 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004735 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004736 First = false;
4737 }
4738
4739 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004740 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004741 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4742 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004743 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004745 }
4746 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004747 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4748 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4749 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004750 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004752 } else
4753 ThisElt = LastElt;
4754
Gabor Greifba36cb52008-08-28 21:40:38 +00004755 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004756 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004757 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004758 }
4759 }
4760
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004761 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004762}
4763
Bill Wendlinga348c562007-03-22 18:42:45 +00004764/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004765///
Dan Gohman475871a2008-07-27 21:46:04 +00004766static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004767 unsigned NumNonZero, unsigned NumZero,
4768 SelectionDAG &DAG,
4769 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004770 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004771 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004772
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004773 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004774 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004775 bool First = true;
4776 for (unsigned i = 0; i < 8; ++i) {
4777 bool isNonZero = (NonZeros & (1 << i)) != 0;
4778 if (isNonZero) {
4779 if (First) {
4780 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004781 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004782 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004783 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004784 First = false;
4785 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004786 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004788 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004789 }
4790 }
4791
4792 return V;
4793}
4794
Evan Chengf26ffe92008-05-29 08:22:04 +00004795/// getVShift - Return a vector logical shift node.
4796///
Owen Andersone50ed302009-08-10 22:56:29 +00004797static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004798 unsigned NumBits, SelectionDAG &DAG,
4799 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004800 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004801 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004802 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004803 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4804 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004805 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004806 DAG.getConstant(NumBits,
4807 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004808}
4809
Dan Gohman475871a2008-07-27 21:46:04 +00004810SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004811X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004812 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004813
Evan Chengc3630942009-12-09 21:00:30 +00004814 // Check if the scalar load can be widened into a vector load. And if
4815 // the address is "base + cst" see if the cst can be "absorbed" into
4816 // the shuffle mask.
4817 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4818 SDValue Ptr = LD->getBasePtr();
4819 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4820 return SDValue();
4821 EVT PVT = LD->getValueType(0);
4822 if (PVT != MVT::i32 && PVT != MVT::f32)
4823 return SDValue();
4824
4825 int FI = -1;
4826 int64_t Offset = 0;
4827 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4828 FI = FINode->getIndex();
4829 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004830 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004831 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4832 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4833 Offset = Ptr.getConstantOperandVal(1);
4834 Ptr = Ptr.getOperand(0);
4835 } else {
4836 return SDValue();
4837 }
4838
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004839 // FIXME: 256-bit vector instructions don't require a strict alignment,
4840 // improve this code to support it better.
4841 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004842 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004843 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004844 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004845 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004846 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004847 // Can't change the alignment. FIXME: It's possible to compute
4848 // the exact stack offset and reference FI + adjust offset instead.
4849 // If someone *really* cares about this. That's the way to implement it.
4850 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004851 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004852 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004853 }
4854 }
4855
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004856 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004857 // Ptr + (Offset & ~15).
4858 if (Offset < 0)
4859 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004860 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004861 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004862 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004863 if (StartOffset)
4864 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4865 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4866
4867 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004868 int NumElems = VT.getVectorNumElements();
4869
4870 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4871 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4872 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004873 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004874 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004875
4876 // Canonicalize it to a v4i32 or v8i32 shuffle.
4877 SmallVector<int, 8> Mask;
4878 for (int i = 0; i < NumElems; ++i)
4879 Mask.push_back(EltNo);
4880
4881 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4882 return DAG.getNode(ISD::BITCAST, dl, NVT,
4883 DAG.getVectorShuffle(CanonVT, dl, V1,
4884 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004885 }
4886
4887 return SDValue();
4888}
4889
Michael J. Spencerec38de22010-10-10 22:04:20 +00004890/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4891/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004892/// load which has the same value as a build_vector whose operands are 'elts'.
4893///
4894/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004895///
Nate Begeman1449f292010-03-24 22:19:06 +00004896/// FIXME: we'd also like to handle the case where the last elements are zero
4897/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4898/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004899static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004900 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004901 EVT EltVT = VT.getVectorElementType();
4902 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004903
Nate Begemanfdea31a2010-03-24 20:49:50 +00004904 LoadSDNode *LDBase = NULL;
4905 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004906
Nate Begeman1449f292010-03-24 22:19:06 +00004907 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004908 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004909 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004910 for (unsigned i = 0; i < NumElems; ++i) {
4911 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004912
Nate Begemanfdea31a2010-03-24 20:49:50 +00004913 if (!Elt.getNode() ||
4914 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4915 return SDValue();
4916 if (!LDBase) {
4917 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4918 return SDValue();
4919 LDBase = cast<LoadSDNode>(Elt.getNode());
4920 LastLoadedElt = i;
4921 continue;
4922 }
4923 if (Elt.getOpcode() == ISD::UNDEF)
4924 continue;
4925
4926 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4927 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4928 return SDValue();
4929 LastLoadedElt = i;
4930 }
Nate Begeman1449f292010-03-24 22:19:06 +00004931
4932 // If we have found an entire vector of loads and undefs, then return a large
4933 // load of the entire vector width starting at the base pointer. If we found
4934 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004935 if (LastLoadedElt == NumElems - 1) {
4936 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004937 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004938 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004939 LDBase->isVolatile(), LDBase->isNonTemporal(),
4940 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004941 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004942 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004943 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004944 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004945 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4946 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004947 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4948 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004949 SDValue ResNode =
4950 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4951 LDBase->getPointerInfo(),
4952 LDBase->getAlignment(),
4953 false/*isVolatile*/, true/*ReadMem*/,
4954 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004955 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004956 }
4957 return SDValue();
4958}
4959
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004960/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4961/// a vbroadcast node. We support two patterns:
4962/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4963/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4964/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004965/// The scalar load node is returned when a pattern is found,
4966/// or SDValue() otherwise.
4967static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004968 EVT VT = Op.getValueType();
4969 SDValue V = Op;
4970
4971 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4972 V = V.getOperand(0);
4973
4974 //A suspected load to be broadcasted.
4975 SDValue Ld;
4976
4977 switch (V.getOpcode()) {
4978 default:
4979 // Unknown pattern found.
4980 return SDValue();
4981
4982 case ISD::BUILD_VECTOR: {
4983 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004984 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004985 return SDValue();
4986
4987 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004988
4989 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004990 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004991 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004992 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004993 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004994 }
4995
4996 case ISD::VECTOR_SHUFFLE: {
4997 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4998
4999 // Shuffles must have a splat mask where the first element is
5000 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005001 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005002 return SDValue();
5003
5004 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005005 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005006 return SDValue();
5007
5008 Ld = Sc.getOperand(0);
5009
5010 // The scalar_to_vector node and the suspected
5011 // load node must have exactly one user.
5012 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5013 return SDValue();
5014 break;
5015 }
5016 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005017
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005018 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005019 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005020 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005021
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005022 bool Is256 = VT.getSizeInBits() == 256;
5023 bool Is128 = VT.getSizeInBits() == 128;
5024 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5025
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005026 if (hasAVX2) {
5027 // VBroadcast to YMM
5028 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5029 ScalarSize == 32 || ScalarSize == 64 ))
5030 return Ld;
5031
5032 // VBroadcast to XMM
5033 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5034 ScalarSize == 16 || ScalarSize == 64 ))
5035 return Ld;
5036 }
5037
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005038 // VBroadcast to YMM
5039 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5040 return Ld;
5041
5042 // VBroadcast to XMM
5043 if (Is128 && (ScalarSize == 32))
5044 return Ld;
5045
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005046
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005047 // Unsupported broadcast.
5048 return SDValue();
5049}
5050
Evan Chengc3630942009-12-09 21:00:30 +00005051SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005052X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005053 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005054
David Greenef125a292011-02-08 19:04:41 +00005055 EVT VT = Op.getValueType();
5056 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005057 unsigned NumElems = Op.getNumOperands();
5058
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005059 // Vectors containing all zeros can be matched by pxor and xorps later
5060 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5061 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5062 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005063 if (Op.getValueType() == MVT::v4i32 ||
5064 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005065 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005067 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005068 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005069
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005070 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005071 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5072 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005073 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005074 if (Op.getValueType() == MVT::v4i32 ||
5075 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005076 return Op;
5077
Craig Topper745a86b2011-11-19 22:34:59 +00005078 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005079 }
5080
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005081 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005082 if (Subtarget->hasAVX() && LD.getNode())
5083 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5084
Owen Andersone50ed302009-08-10 22:56:29 +00005085 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005086
Evan Cheng0db9fe62006-04-25 20:13:52 +00005087 unsigned NumZero = 0;
5088 unsigned NumNonZero = 0;
5089 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005090 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005091 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005093 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005094 if (Elt.getOpcode() == ISD::UNDEF)
5095 continue;
5096 Values.insert(Elt);
5097 if (Elt.getOpcode() != ISD::Constant &&
5098 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005099 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005100 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005101 NumZero++;
5102 else {
5103 NonZeros |= (1 << i);
5104 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005105 }
5106 }
5107
Chris Lattner97a2a562010-08-26 05:24:29 +00005108 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5109 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005110 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005111
Chris Lattner67f453a2008-03-09 05:42:06 +00005112 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005113 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005114 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005115 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005116
Chris Lattner62098042008-03-09 01:05:04 +00005117 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5118 // the value are obviously zero, truncate the value to i32 and do the
5119 // insertion that way. Only do this if the value is non-constant or if the
5120 // value is a constant being inserted into element 0. It is cheaper to do
5121 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005123 (!IsAllConstants || Idx == 0)) {
5124 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005125 // Handle SSE only.
5126 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5127 EVT VecVT = MVT::v4i32;
5128 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005129
Chris Lattner62098042008-03-09 01:05:04 +00005130 // Truncate the value (which may itself be a constant) to i32, and
5131 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005132 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005133 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005134 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005135 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005136
Chris Lattner62098042008-03-09 01:05:04 +00005137 // Now we have our 32-bit value zero extended in the low element of
5138 // a vector. If Idx != 0, swizzle it into place.
5139 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005140 SmallVector<int, 4> Mask;
5141 Mask.push_back(Idx);
5142 for (unsigned i = 1; i != VecElts; ++i)
5143 Mask.push_back(i);
5144 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005145 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005146 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005147 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005148 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005149 }
5150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005151
Chris Lattner19f79692008-03-08 22:59:52 +00005152 // If we have a constant or non-constant insertion into the low element of
5153 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5154 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005155 // depending on what the source datatype is.
5156 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005157 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005158 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005159
5160 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005161 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005162 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005163 EVT VT128 = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems / 2);
5164 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005165 SDValue ZeroVec = getZeroVector(VT, true, DAG, dl);
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005166 return Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5167 DAG, dl);
5168 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005169 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005170 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5171 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topperd62c16e2011-12-29 03:20:51 +00005172 return getShuffleVectorZeroOrUndef(Item, 0, true,
5173 Subtarget->hasXMMInt(), DAG);
5174 }
5175
5176 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005177 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005178 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005179 if (VT.getSizeInBits() == 256) {
5180 SDValue ZeroVec = getZeroVector(MVT::v8i32, true, DAG, dl);
5181 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5182 DAG, dl);
5183 } else {
5184 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5185 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
5186 Subtarget->hasXMMInt(), DAG);
5187 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005188 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005189 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005190 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005191
5192 // Is it a vector logical left shift?
5193 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005194 X86::isZeroNode(Op.getOperand(0)) &&
5195 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005196 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005197 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005198 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005199 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005200 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005201 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005202
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005203 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005204 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005205
Chris Lattner19f79692008-03-08 22:59:52 +00005206 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5207 // is a non-constant being inserted into an element other than the low one,
5208 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5209 // movd/movss) to move this into the low element, then shuffle it into
5210 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005211 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005212 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005213
Evan Cheng0db9fe62006-04-25 20:13:52 +00005214 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005215 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005216 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005217 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005218 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005219 MaskVec.push_back(i == Idx ? 0 : 1);
5220 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005221 }
5222 }
5223
Chris Lattner67f453a2008-03-09 05:42:06 +00005224 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005225 if (Values.size() == 1) {
5226 if (EVTBits == 32) {
5227 // Instead of a shuffle like this:
5228 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5229 // Check if it's possible to issue this instead.
5230 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5231 unsigned Idx = CountTrailingZeros_32(NonZeros);
5232 SDValue Item = Op.getOperand(Idx);
5233 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5234 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5235 }
Dan Gohman475871a2008-07-27 21:46:04 +00005236 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005238
Dan Gohmana3941172007-07-24 22:55:08 +00005239 // A vector full of immediates; various special cases are already
5240 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005241 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005242 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005243
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005244 // For AVX-length vectors, build the individual 128-bit pieces and use
5245 // shuffles to put them in place.
5246 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5247 SmallVector<SDValue, 32> V;
5248 for (unsigned i = 0; i < NumElems; ++i)
5249 V.push_back(Op.getOperand(i));
5250
5251 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5252
5253 // Build both the lower and upper subvector.
5254 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5255 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5256 NumElems/2);
5257
5258 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005259 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5260 DAG.getConstant(0, MVT::i32), DAG, dl);
5261 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005262 DAG, dl);
5263 }
5264
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005265 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005266 if (EVTBits == 64) {
5267 if (NumNonZero == 1) {
5268 // One half is zero or undef.
5269 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005270 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005271 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005272 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005273 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005274 }
Dan Gohman475871a2008-07-27 21:46:04 +00005275 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005276 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005277
5278 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005279 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005280 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005281 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005282 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 }
5284
Bill Wendling826f36f2007-03-28 00:57:11 +00005285 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005286 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005287 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005288 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005289 }
5290
5291 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005292 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005293 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005294 if (NumElems == 4 && NumZero > 0) {
5295 for (unsigned i = 0; i < 4; ++i) {
5296 bool isZero = !(NonZeros & (1 << i));
5297 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005298 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005299 else
Dale Johannesenace16102009-02-03 19:33:06 +00005300 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005301 }
5302
5303 for (unsigned i = 0; i < 2; ++i) {
5304 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5305 default: break;
5306 case 0:
5307 V[i] = V[i*2]; // Must be a zero vector.
5308 break;
5309 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005310 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005311 break;
5312 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005313 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005314 break;
5315 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005316 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005317 break;
5318 }
5319 }
5320
Nate Begeman9008ca62009-04-27 18:41:29 +00005321 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005322 bool Reverse = (NonZeros & 0x3) == 2;
5323 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005324 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005325 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5326 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005327 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5328 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005329 }
5330
Nate Begemanfdea31a2010-03-24 20:49:50 +00005331 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5332 // Check for a build vector of consecutive loads.
5333 for (unsigned i = 0; i < NumElems; ++i)
5334 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005335
Nate Begemanfdea31a2010-03-24 20:49:50 +00005336 // Check for elements which are consecutive loads.
5337 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5338 if (LD.getNode())
5339 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005340
5341 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperc0d82852011-11-22 00:44:41 +00005342 if (getSubtarget()->hasSSE41orAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005343 SDValue Result;
5344 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5345 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5346 else
5347 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005348
Chris Lattner24faf612010-08-28 17:59:08 +00005349 for (unsigned i = 1; i < NumElems; ++i) {
5350 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5351 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005352 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005353 }
5354 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005355 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005356
Chris Lattner6e80e442010-08-28 17:15:43 +00005357 // Otherwise, expand into a number of unpckl*, start by extending each of
5358 // our (non-undef) elements to the full vector width with the element in the
5359 // bottom slot of the vector (which generates no code for SSE).
5360 for (unsigned i = 0; i < NumElems; ++i) {
5361 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5362 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5363 else
5364 V[i] = DAG.getUNDEF(VT);
5365 }
5366
5367 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005368 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5369 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5370 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005371 unsigned EltStride = NumElems >> 1;
5372 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005373 for (unsigned i = 0; i < EltStride; ++i) {
5374 // If V[i+EltStride] is undef and this is the first round of mixing,
5375 // then it is safe to just drop this shuffle: V[i] is already in the
5376 // right place, the one element (since it's the first round) being
5377 // inserted as undef can be dropped. This isn't safe for successive
5378 // rounds because they will permute elements within both vectors.
5379 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5380 EltStride == NumElems/2)
5381 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005382
Chris Lattner6e80e442010-08-28 17:15:43 +00005383 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005384 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005385 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005386 }
5387 return V[0];
5388 }
Dan Gohman475871a2008-07-27 21:46:04 +00005389 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005390}
5391
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005392// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5393// them in a MMX register. This is better than doing a stack convert.
5394static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005395 DebugLoc dl = Op.getDebugLoc();
5396 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005397
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005398 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5399 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5400 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005401 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005402 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5403 InVec = Op.getOperand(1);
5404 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5405 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005406 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005407 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5408 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5409 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005410 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005411 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5412 Mask[0] = 0; Mask[1] = 2;
5413 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5414 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005415 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005416}
5417
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005418// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5419// to create 256-bit vectors from two other 128-bit ones.
5420static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5421 DebugLoc dl = Op.getDebugLoc();
5422 EVT ResVT = Op.getValueType();
5423
5424 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5425
5426 SDValue V1 = Op.getOperand(0);
5427 SDValue V2 = Op.getOperand(1);
5428 unsigned NumElems = ResVT.getVectorNumElements();
5429
5430 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5431 DAG.getConstant(0, MVT::i32), DAG, dl);
5432 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5433 DAG, dl);
5434}
5435
5436SDValue
5437X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005438 EVT ResVT = Op.getValueType();
5439
5440 assert(Op.getNumOperands() == 2);
5441 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5442 "Unsupported CONCAT_VECTORS for value type");
5443
5444 // We support concatenate two MMX registers and place them in a MMX register.
5445 // This is better than doing a stack convert.
5446 if (ResVT.is128BitVector())
5447 return LowerMMXCONCAT_VECTORS(Op, DAG);
5448
5449 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5450 // from two other 128-bit ones.
5451 return LowerAVXCONCAT_VECTORS(Op, DAG);
5452}
5453
Nate Begemanb9a47b82009-02-23 08:49:38 +00005454// v8i16 shuffles - Prefer shuffles in the following order:
5455// 1. [all] pshuflw, pshufhw, optional move
5456// 2. [ssse3] 1 x pshufb
5457// 3. [ssse3] 2 x pshufb + 1 x por
5458// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005459SDValue
5460X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5461 SelectionDAG &DAG) const {
5462 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005463 SDValue V1 = SVOp->getOperand(0);
5464 SDValue V2 = SVOp->getOperand(1);
5465 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005466 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005467
Nate Begemanb9a47b82009-02-23 08:49:38 +00005468 // Determine if more than 1 of the words in each of the low and high quadwords
5469 // of the result come from the same quadword of one of the two inputs. Undef
5470 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005471 unsigned LoQuad[] = { 0, 0, 0, 0 };
5472 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005473 BitVector InputQuads(4);
5474 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005475 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005476 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005477 MaskVals.push_back(EltIdx);
5478 if (EltIdx < 0) {
5479 ++Quad[0];
5480 ++Quad[1];
5481 ++Quad[2];
5482 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005483 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005484 }
5485 ++Quad[EltIdx / 4];
5486 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005487 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005488
Nate Begemanb9a47b82009-02-23 08:49:38 +00005489 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005490 unsigned MaxQuad = 1;
5491 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005492 if (LoQuad[i] > MaxQuad) {
5493 BestLoQuad = i;
5494 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005495 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005496 }
5497
Nate Begemanb9a47b82009-02-23 08:49:38 +00005498 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005499 MaxQuad = 1;
5500 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005501 if (HiQuad[i] > MaxQuad) {
5502 BestHiQuad = i;
5503 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005504 }
5505 }
5506
Nate Begemanb9a47b82009-02-23 08:49:38 +00005507 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005508 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005509 // single pshufb instruction is necessary. If There are more than 2 input
5510 // quads, disable the next transformation since it does not help SSSE3.
5511 bool V1Used = InputQuads[0] || InputQuads[1];
5512 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperc0d82852011-11-22 00:44:41 +00005513 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005514 if (InputQuads.count() == 2 && V1Used && V2Used) {
5515 BestLoQuad = InputQuads.find_first();
5516 BestHiQuad = InputQuads.find_next(BestLoQuad);
5517 }
5518 if (InputQuads.count() > 2) {
5519 BestLoQuad = -1;
5520 BestHiQuad = -1;
5521 }
5522 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005523
Nate Begemanb9a47b82009-02-23 08:49:38 +00005524 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5525 // the shuffle mask. If a quad is scored as -1, that means that it contains
5526 // words from all 4 input quadwords.
5527 SDValue NewV;
5528 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005529 SmallVector<int, 8> MaskV;
5530 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5531 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005532 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005533 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5534 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5535 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005536
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5538 // source words for the shuffle, to aid later transformations.
5539 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005540 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005541 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005542 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005543 if (idx != (int)i)
5544 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005545 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005546 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 AllWordsInNewV = false;
5548 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005549 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005550
Nate Begemanb9a47b82009-02-23 08:49:38 +00005551 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5552 if (AllWordsInNewV) {
5553 for (int i = 0; i != 8; ++i) {
5554 int idx = MaskVals[i];
5555 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005556 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005557 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005558 if ((idx != i) && idx < 4)
5559 pshufhw = false;
5560 if ((idx != i) && idx > 3)
5561 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005562 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005563 V1 = NewV;
5564 V2Used = false;
5565 BestLoQuad = 0;
5566 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005567 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005568
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5570 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005571 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005572 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5573 unsigned TargetMask = 0;
5574 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005576 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5577 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5578 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005579 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005580 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005581 }
Eric Christopherfd179292009-08-27 18:07:15 +00005582
Nate Begemanb9a47b82009-02-23 08:49:38 +00005583 // If we have SSSE3, and all words of the result are from 1 input vector,
5584 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5585 // is present, fall back to case 4.
Craig Topperc0d82852011-11-22 00:44:41 +00005586 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005587 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005588
Nate Begemanb9a47b82009-02-23 08:49:38 +00005589 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005590 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005591 // mask, and elements that come from V1 in the V2 mask, so that the two
5592 // results can be OR'd together.
5593 bool TwoInputs = V1Used && V2Used;
5594 for (unsigned i = 0; i != 8; ++i) {
5595 int EltIdx = MaskVals[i] * 2;
5596 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5598 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 continue;
5600 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005601 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5602 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005603 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005604 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005605 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005606 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005607 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005609 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005610
Nate Begemanb9a47b82009-02-23 08:49:38 +00005611 // Calculate the shuffle mask for the second input, shuffle it, and
5612 // OR it with the first shuffled input.
5613 pshufbMask.clear();
5614 for (unsigned i = 0; i != 8; ++i) {
5615 int EltIdx = MaskVals[i] * 2;
5616 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5618 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 continue;
5620 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5622 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005624 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005625 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005626 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 MVT::v16i8, &pshufbMask[0], 16));
5628 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005629 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 }
5631
5632 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5633 // and update MaskVals with new element order.
5634 BitVector InOrder(8);
5635 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005636 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005637 for (int i = 0; i != 4; ++i) {
5638 int idx = MaskVals[i];
5639 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005640 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 InOrder.set(i);
5642 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005643 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005644 InOrder.set(i);
5645 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005646 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005647 }
5648 }
5649 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005650 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005652 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005653
Craig Topperc0d82852011-11-22 00:44:41 +00005654 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005655 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5656 NewV.getOperand(0),
5657 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5658 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005659 }
Eric Christopherfd179292009-08-27 18:07:15 +00005660
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5662 // and update MaskVals with the new element order.
5663 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005664 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005665 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005666 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005667 for (unsigned i = 4; i != 8; ++i) {
5668 int idx = MaskVals[i];
5669 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005670 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 InOrder.set(i);
5672 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005673 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 InOrder.set(i);
5675 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005676 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005677 }
5678 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005680 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005681
Craig Topperc0d82852011-11-22 00:44:41 +00005682 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005683 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5684 NewV.getOperand(0),
5685 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5686 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005687 }
Eric Christopherfd179292009-08-27 18:07:15 +00005688
Nate Begemanb9a47b82009-02-23 08:49:38 +00005689 // In case BestHi & BestLo were both -1, which means each quadword has a word
5690 // from each of the four input quadwords, calculate the InOrder bitvector now
5691 // before falling through to the insert/extract cleanup.
5692 if (BestLoQuad == -1 && BestHiQuad == -1) {
5693 NewV = V1;
5694 for (int i = 0; i != 8; ++i)
5695 if (MaskVals[i] < 0 || MaskVals[i] == i)
5696 InOrder.set(i);
5697 }
Eric Christopherfd179292009-08-27 18:07:15 +00005698
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 // The other elements are put in the right place using pextrw and pinsrw.
5700 for (unsigned i = 0; i != 8; ++i) {
5701 if (InOrder[i])
5702 continue;
5703 int EltIdx = MaskVals[i];
5704 if (EltIdx < 0)
5705 continue;
5706 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005709 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005710 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005711 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 DAG.getIntPtrConstant(i));
5713 }
5714 return NewV;
5715}
5716
5717// v16i8 shuffles - Prefer shuffles in the following order:
5718// 1. [ssse3] 1 x pshufb
5719// 2. [ssse3] 2 x pshufb + 1 x por
5720// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5721static
Nate Begeman9008ca62009-04-27 18:41:29 +00005722SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005723 SelectionDAG &DAG,
5724 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005725 SDValue V1 = SVOp->getOperand(0);
5726 SDValue V2 = SVOp->getOperand(1);
5727 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005728 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005729 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005730
Nate Begemanb9a47b82009-02-23 08:49:38 +00005731 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005732 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 // present, fall back to case 3.
5734 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5735 bool V1Only = true;
5736 bool V2Only = true;
5737 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005738 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 if (EltIdx < 0)
5740 continue;
5741 if (EltIdx < 16)
5742 V2Only = false;
5743 else
5744 V1Only = false;
5745 }
Eric Christopherfd179292009-08-27 18:07:15 +00005746
Nate Begemanb9a47b82009-02-23 08:49:38 +00005747 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperc0d82852011-11-22 00:44:41 +00005748 if (TLI.getSubtarget()->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005749 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005750
Nate Begemanb9a47b82009-02-23 08:49:38 +00005751 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005752 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005753 //
5754 // Otherwise, we have elements from both input vectors, and must zero out
5755 // elements that come from V2 in the first mask, and V1 in the second mask
5756 // so that we can OR them together.
5757 bool TwoInputs = !(V1Only || V2Only);
5758 for (unsigned i = 0; i != 16; ++i) {
5759 int EltIdx = MaskVals[i];
5760 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005761 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 continue;
5763 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005764 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005765 }
5766 // If all the elements are from V2, assign it to V1 and return after
5767 // building the first pshufb.
5768 if (V2Only)
5769 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005770 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005771 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005773 if (!TwoInputs)
5774 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005775
Nate Begemanb9a47b82009-02-23 08:49:38 +00005776 // Calculate the shuffle mask for the second input, shuffle it, and
5777 // OR it with the first shuffled input.
5778 pshufbMask.clear();
5779 for (unsigned i = 0; i != 16; ++i) {
5780 int EltIdx = MaskVals[i];
5781 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005782 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005783 continue;
5784 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005785 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005786 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005787 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005788 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005789 MVT::v16i8, &pshufbMask[0], 16));
5790 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 }
Eric Christopherfd179292009-08-27 18:07:15 +00005792
Nate Begemanb9a47b82009-02-23 08:49:38 +00005793 // No SSSE3 - Calculate in place words and then fix all out of place words
5794 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5795 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005796 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5797 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005798 SDValue NewV = V2Only ? V2 : V1;
5799 for (int i = 0; i != 8; ++i) {
5800 int Elt0 = MaskVals[i*2];
5801 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005802
Nate Begemanb9a47b82009-02-23 08:49:38 +00005803 // This word of the result is all undef, skip it.
5804 if (Elt0 < 0 && Elt1 < 0)
5805 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005806
Nate Begemanb9a47b82009-02-23 08:49:38 +00005807 // This word of the result is already in the correct place, skip it.
5808 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5809 continue;
5810 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5811 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005812
Nate Begemanb9a47b82009-02-23 08:49:38 +00005813 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5814 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5815 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005816
5817 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5818 // using a single extract together, load it and store it.
5819 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005820 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005821 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005822 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005823 DAG.getIntPtrConstant(i));
5824 continue;
5825 }
5826
Nate Begemanb9a47b82009-02-23 08:49:38 +00005827 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005828 // source byte is not also odd, shift the extracted word left 8 bits
5829 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005830 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005831 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005832 DAG.getIntPtrConstant(Elt1 / 2));
5833 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005834 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005835 DAG.getConstant(8,
5836 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005837 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5839 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005840 }
5841 // If Elt0 is defined, extract it from the appropriate source. If the
5842 // source byte is not also even, shift the extracted word right 8 bits. If
5843 // Elt1 was also defined, OR the extracted values together before
5844 // inserting them in the result.
5845 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005846 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005847 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5848 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005849 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005850 DAG.getConstant(8,
5851 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005852 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005853 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5854 DAG.getConstant(0x00FF, MVT::i16));
5855 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005856 : InsElt0;
5857 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005859 DAG.getIntPtrConstant(i));
5860 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005861 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005862}
5863
Evan Cheng7a831ce2007-12-15 03:00:47 +00005864/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005865/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005866/// done when every pair / quad of shuffle mask elements point to elements in
5867/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005868/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005869static
Nate Begeman9008ca62009-04-27 18:41:29 +00005870SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005871 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005872 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005873 SDValue V1 = SVOp->getOperand(0);
5874 SDValue V2 = SVOp->getOperand(1);
5875 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005876 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005877 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005878 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005879 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005880 case MVT::v4f32: NewVT = MVT::v2f64; break;
5881 case MVT::v4i32: NewVT = MVT::v2i64; break;
5882 case MVT::v8i16: NewVT = MVT::v4i32; break;
5883 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005884 }
5885
Nate Begeman9008ca62009-04-27 18:41:29 +00005886 int Scale = NumElems / NewWidth;
5887 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005888 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005889 int StartIdx = -1;
5890 for (int j = 0; j < Scale; ++j) {
5891 int EltIdx = SVOp->getMaskElt(i+j);
5892 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005893 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005894 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005895 StartIdx = EltIdx - (EltIdx % Scale);
5896 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005897 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005898 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005899 if (StartIdx == -1)
5900 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005901 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005902 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005903 }
5904
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005905 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5906 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005907 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005908}
5909
Evan Chengd880b972008-05-09 21:53:03 +00005910/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005911///
Owen Andersone50ed302009-08-10 22:56:29 +00005912static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005913 SDValue SrcOp, SelectionDAG &DAG,
5914 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005915 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005916 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005917 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005918 LD = dyn_cast<LoadSDNode>(SrcOp);
5919 if (!LD) {
5920 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5921 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005922 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005923 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005924 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005925 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005926 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005927 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005928 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005929 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005930 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5931 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5932 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005933 SrcOp.getOperand(0)
5934 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005935 }
5936 }
5937 }
5938
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005939 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005940 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005941 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005942 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005943}
5944
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005945/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5946/// shuffle node referes to only one lane in the sources.
5947static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5948 EVT VT = SVOp->getValueType(0);
5949 int NumElems = VT.getVectorNumElements();
5950 int HalfSize = NumElems/2;
5951 SmallVector<int, 16> M;
5952 SVOp->getMask(M);
5953 bool MatchA = false, MatchB = false;
5954
5955 for (int l = 0; l < NumElems*2; l += HalfSize) {
5956 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5957 MatchA = true;
5958 break;
5959 }
5960 }
5961
5962 for (int l = 0; l < NumElems*2; l += HalfSize) {
5963 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5964 MatchB = true;
5965 break;
5966 }
5967 }
5968
5969 return MatchA && MatchB;
5970}
5971
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005972/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5973/// which could not be matched by any known target speficic shuffle
5974static SDValue
5975LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005976 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5977 // If each half of a vector shuffle node referes to only one lane in the
5978 // source vectors, extract each used 128-bit lane and shuffle them using
5979 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5980 // the work to the legalizer.
5981 DebugLoc dl = SVOp->getDebugLoc();
5982 EVT VT = SVOp->getValueType(0);
5983 int NumElems = VT.getVectorNumElements();
5984 int HalfSize = NumElems/2;
5985
5986 // Extract the reference for each half
5987 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5988 int FstVecOpNum = 0, SndVecOpNum = 0;
5989 for (int i = 0; i < HalfSize; ++i) {
5990 int Elt = SVOp->getMaskElt(i);
5991 if (SVOp->getMaskElt(i) < 0)
5992 continue;
5993 FstVecOpNum = Elt/NumElems;
5994 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5995 break;
5996 }
5997 for (int i = HalfSize; i < NumElems; ++i) {
5998 int Elt = SVOp->getMaskElt(i);
5999 if (SVOp->getMaskElt(i) < 0)
6000 continue;
6001 SndVecOpNum = Elt/NumElems;
6002 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6003 break;
6004 }
6005
6006 // Extract the subvectors
6007 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6008 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6009 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6010 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6011
6012 // Generate 128-bit shuffles
6013 SmallVector<int, 16> MaskV1, MaskV2;
6014 for (int i = 0; i < HalfSize; ++i) {
6015 int Elt = SVOp->getMaskElt(i);
6016 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6017 }
6018 for (int i = HalfSize; i < NumElems; ++i) {
6019 int Elt = SVOp->getMaskElt(i);
6020 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6021 }
6022
6023 EVT NVT = V1.getValueType();
6024 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6025 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6026
6027 // Concatenate the result back
6028 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6029 DAG.getConstant(0, MVT::i32), DAG, dl);
6030 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6031 DAG, dl);
6032 }
6033
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006034 return SDValue();
6035}
6036
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006037/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6038/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006039static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006040LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006041 SDValue V1 = SVOp->getOperand(0);
6042 SDValue V2 = SVOp->getOperand(1);
6043 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006044 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006045
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006046 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6047
Evan Chengace3c172008-07-22 21:13:36 +00006048 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006049 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006050 SmallVector<int, 8> Mask1(4U, -1);
6051 SmallVector<int, 8> PermMask;
6052 SVOp->getMask(PermMask);
6053
Evan Chengace3c172008-07-22 21:13:36 +00006054 unsigned NumHi = 0;
6055 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006056 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006057 int Idx = PermMask[i];
6058 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006059 Locs[i] = std::make_pair(-1, -1);
6060 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006061 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6062 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006063 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006064 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006065 NumLo++;
6066 } else {
6067 Locs[i] = std::make_pair(1, NumHi);
6068 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006069 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006070 NumHi++;
6071 }
6072 }
6073 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006074
Evan Chengace3c172008-07-22 21:13:36 +00006075 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006076 // If no more than two elements come from either vector. This can be
6077 // implemented with two shuffles. First shuffle gather the elements.
6078 // The second shuffle, which takes the first shuffle as both of its
6079 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006080 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006081
Nate Begeman9008ca62009-04-27 18:41:29 +00006082 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006083
Evan Chengace3c172008-07-22 21:13:36 +00006084 for (unsigned i = 0; i != 4; ++i) {
6085 if (Locs[i].first == -1)
6086 continue;
6087 else {
6088 unsigned Idx = (i < 2) ? 0 : 4;
6089 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006090 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006091 }
6092 }
6093
Nate Begeman9008ca62009-04-27 18:41:29 +00006094 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006095 } else if (NumLo == 3 || NumHi == 3) {
6096 // Otherwise, we must have three elements from one vector, call it X, and
6097 // one element from the other, call it Y. First, use a shufps to build an
6098 // intermediate vector with the one element from Y and the element from X
6099 // that will be in the same half in the final destination (the indexes don't
6100 // matter). Then, use a shufps to build the final vector, taking the half
6101 // containing the element from Y from the intermediate, and the other half
6102 // from X.
6103 if (NumHi == 3) {
6104 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006105 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006106 std::swap(V1, V2);
6107 }
6108
6109 // Find the element from V2.
6110 unsigned HiIndex;
6111 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006112 int Val = PermMask[HiIndex];
6113 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006114 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006115 if (Val >= 4)
6116 break;
6117 }
6118
Nate Begeman9008ca62009-04-27 18:41:29 +00006119 Mask1[0] = PermMask[HiIndex];
6120 Mask1[1] = -1;
6121 Mask1[2] = PermMask[HiIndex^1];
6122 Mask1[3] = -1;
6123 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006124
6125 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006126 Mask1[0] = PermMask[0];
6127 Mask1[1] = PermMask[1];
6128 Mask1[2] = HiIndex & 1 ? 6 : 4;
6129 Mask1[3] = HiIndex & 1 ? 4 : 6;
6130 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006131 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006132 Mask1[0] = HiIndex & 1 ? 2 : 0;
6133 Mask1[1] = HiIndex & 1 ? 0 : 2;
6134 Mask1[2] = PermMask[2];
6135 Mask1[3] = PermMask[3];
6136 if (Mask1[2] >= 0)
6137 Mask1[2] += 4;
6138 if (Mask1[3] >= 0)
6139 Mask1[3] += 4;
6140 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006141 }
Evan Chengace3c172008-07-22 21:13:36 +00006142 }
6143
6144 // Break it into (shuffle shuffle_hi, shuffle_lo).
6145 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006146 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006147 SmallVector<int,8> LoMask(4U, -1);
6148 SmallVector<int,8> HiMask(4U, -1);
6149
6150 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006151 unsigned MaskIdx = 0;
6152 unsigned LoIdx = 0;
6153 unsigned HiIdx = 2;
6154 for (unsigned i = 0; i != 4; ++i) {
6155 if (i == 2) {
6156 MaskPtr = &HiMask;
6157 MaskIdx = 1;
6158 LoIdx = 0;
6159 HiIdx = 2;
6160 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006161 int Idx = PermMask[i];
6162 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006163 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006164 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006165 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006166 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006167 LoIdx++;
6168 } else {
6169 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006170 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006171 HiIdx++;
6172 }
6173 }
6174
Nate Begeman9008ca62009-04-27 18:41:29 +00006175 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6176 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6177 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006178 for (unsigned i = 0; i != 4; ++i) {
6179 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006180 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006181 } else {
6182 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006183 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006184 }
6185 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006186 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006187}
6188
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006189static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006190 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006191 V = V.getOperand(0);
6192 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6193 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006194 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6195 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6196 // BUILD_VECTOR (load), undef
6197 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006198 if (MayFoldLoad(V))
6199 return true;
6200 return false;
6201}
6202
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006203// FIXME: the version above should always be used. Since there's
6204// a bug where several vector shuffles can't be folded because the
6205// DAG is not updated during lowering and a node claims to have two
6206// uses while it only has one, use this version, and let isel match
6207// another instruction if the load really happens to have more than
6208// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006209// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006210static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006211 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006212 V = V.getOperand(0);
6213 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6214 V = V.getOperand(0);
6215 if (ISD::isNormalLoad(V.getNode()))
6216 return true;
6217 return false;
6218}
6219
6220/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6221/// a vector extract, and if both can be later optimized into a single load.
6222/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6223/// here because otherwise a target specific shuffle node is going to be
6224/// emitted for this shuffle, and the optimization not done.
6225/// FIXME: This is probably not the best approach, but fix the problem
6226/// until the right path is decided.
6227static
6228bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6229 const TargetLowering &TLI) {
6230 EVT VT = V.getValueType();
6231 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6232
6233 // Be sure that the vector shuffle is present in a pattern like this:
6234 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6235 if (!V.hasOneUse())
6236 return false;
6237
6238 SDNode *N = *V.getNode()->use_begin();
6239 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6240 return false;
6241
6242 SDValue EltNo = N->getOperand(1);
6243 if (!isa<ConstantSDNode>(EltNo))
6244 return false;
6245
6246 // If the bit convert changed the number of elements, it is unsafe
6247 // to examine the mask.
6248 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006249 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006250 EVT SrcVT = V.getOperand(0).getValueType();
6251 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6252 return false;
6253 V = V.getOperand(0);
6254 HasShuffleIntoBitcast = true;
6255 }
6256
6257 // Select the input vector, guarding against out of range extract vector.
6258 unsigned NumElems = VT.getVectorNumElements();
6259 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6260 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6261 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6262
6263 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006264 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006265 V = V.getOperand(0);
6266
Craig Toppera51bb3a2012-01-02 08:46:48 +00006267 if (!ISD::isNormalLoad(V.getNode()))
6268 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006269
Craig Toppera51bb3a2012-01-02 08:46:48 +00006270 // Is the original load suitable?
6271 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006272
Craig Toppera51bb3a2012-01-02 08:46:48 +00006273 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6274 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006275
Craig Toppera51bb3a2012-01-02 08:46:48 +00006276 if (!HasShuffleIntoBitcast)
6277 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006278
Craig Toppera51bb3a2012-01-02 08:46:48 +00006279 // If there's a bitcast before the shuffle, check if the load type and
6280 // alignment is valid.
6281 unsigned Align = LN0->getAlignment();
6282 unsigned NewAlign =
6283 TLI.getTargetData()->getABITypeAlignment(
6284 VT.getTypeForEVT(*DAG.getContext()));
6285
6286 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6287 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006288
6289 return true;
6290}
6291
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006292static
Evan Cheng835580f2010-10-07 20:50:20 +00006293SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6294 EVT VT = Op.getValueType();
6295
6296 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006297 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6298 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006299 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6300 V1, DAG));
6301}
6302
6303static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006304SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006305 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006306 SDValue V1 = Op.getOperand(0);
6307 SDValue V2 = Op.getOperand(1);
6308 EVT VT = Op.getValueType();
6309
6310 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6311
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006312 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006313 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6314
Evan Cheng0899f5c2011-08-31 02:05:24 +00006315 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6316 return DAG.getNode(ISD::BITCAST, dl, VT,
6317 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6318 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6319 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006320}
6321
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006322static
6323SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6324 SDValue V1 = Op.getOperand(0);
6325 SDValue V2 = Op.getOperand(1);
6326 EVT VT = Op.getValueType();
6327
6328 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6329 "unsupported shuffle type");
6330
6331 if (V2.getOpcode() == ISD::UNDEF)
6332 V2 = V1;
6333
6334 // v4i32 or v4f32
6335 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6336}
6337
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006338static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006339SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006340 SDValue V1 = Op.getOperand(0);
6341 SDValue V2 = Op.getOperand(1);
6342 EVT VT = Op.getValueType();
6343 unsigned NumElems = VT.getVectorNumElements();
6344
6345 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6346 // operand of these instructions is only memory, so check if there's a
6347 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6348 // same masks.
6349 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006350
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006351 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006352 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006353 CanFoldLoad = true;
6354
6355 // When V1 is a load, it can be folded later into a store in isel, example:
6356 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6357 // turns into:
6358 // (MOVLPSmr addr:$src1, VR128:$src2)
6359 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006360 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006361 CanFoldLoad = true;
6362
Dan Gohman65fd6562011-11-03 21:49:52 +00006363 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006364 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006365 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006366 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6367
6368 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006369 // If we don't care about the second element, procede to use movss.
6370 if (SVOp->getMaskElt(1) != -1)
6371 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006372 }
6373
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006374 // movl and movlp will both match v2i64, but v2i64 is never matched by
6375 // movl earlier because we make it strict to avoid messing with the movlp load
6376 // folding logic (see the code above getMOVLP call). Match it here then,
6377 // this is horrible, but will stay like this until we move all shuffle
6378 // matching to x86 specific nodes. Note that for the 1st condition all
6379 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006380 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006381 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6382 // as to remove this logic from here, as much as possible
6383 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006384 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006385 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006386 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006387
6388 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6389
6390 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006391 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006392 X86::getShuffleSHUFImmediate(SVOp), DAG);
6393}
6394
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006395static
6396SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006397 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006398 const X86Subtarget *Subtarget) {
6399 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6400 EVT VT = Op.getValueType();
6401 DebugLoc dl = Op.getDebugLoc();
6402 SDValue V1 = Op.getOperand(0);
6403 SDValue V2 = Op.getOperand(1);
6404
6405 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006406 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006407
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006408 // Handle splat operations
6409 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006410 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006411 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006412 // Special case, this is the only place now where it's allowed to return
6413 // a vector_shuffle operation without using a target specific node, because
6414 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6415 // this be moved to DAGCombine instead?
6416 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006417 return Op;
6418
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006419 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006420 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006421 if (Subtarget->hasAVX() && LD.getNode())
6422 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006423
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006424 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006425 if ((Size == 128 && NumElem <= 4) ||
6426 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006427 return SDValue();
6428
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006429 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006430 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006431 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006432
6433 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6434 // do it!
6435 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6436 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6437 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006438 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006439 } else if ((VT == MVT::v4i32 ||
6440 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006441 // FIXME: Figure out a cleaner way to do this.
6442 // Try to make use of movq to zero out the top part.
6443 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6444 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6445 if (NewOp.getNode()) {
6446 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6447 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6448 DAG, Subtarget, dl);
6449 }
6450 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6451 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6452 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6453 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6454 DAG, Subtarget, dl);
6455 }
6456 }
6457 return SDValue();
6458}
6459
Dan Gohman475871a2008-07-27 21:46:04 +00006460SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006461X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006462 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006463 SDValue V1 = Op.getOperand(0);
6464 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006465 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006466 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006467 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006468 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006469 bool V1IsSplat = false;
6470 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006471 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006472 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006473 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006474 MachineFunction &MF = DAG.getMachineFunction();
6475 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006476
Craig Topper3426a3e2011-11-14 06:46:21 +00006477 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006478
Craig Topper38034c52011-11-26 22:55:48 +00006479 assert(V1.getOpcode() != ISD::UNDEF && "Op 1 of shuffle should not be undef");
6480
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006481 // Vector shuffle lowering takes 3 steps:
6482 //
6483 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6484 // narrowing and commutation of operands should be handled.
6485 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6486 // shuffle nodes.
6487 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6488 // so the shuffle can be broken into other shuffles and the legalizer can
6489 // try the lowering again.
6490 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006491 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006492 // be matched during isel, all of them must be converted to a target specific
6493 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006494
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006495 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6496 // narrowing and commutation of operands should be handled. The actual code
6497 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006498 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006499 if (NewOp.getNode())
6500 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006501
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006502 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6503 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006504 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006505 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006506 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006507 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006508
Craig Topperc0d82852011-11-22 00:44:41 +00006509 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3orAVX() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006510 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006511 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006512
Dale Johannesen0488fb62010-09-30 23:57:10 +00006513 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006514 return getMOVHighToLow(Op, dl, DAG);
6515
6516 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006517 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006518 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006519 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006520
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006521 if (X86::isPSHUFDMask(SVOp)) {
6522 // The actual implementation will match the mask in the if above and then
6523 // during isel it can match several different instructions, not only pshufd
6524 // as its name says, sad but true, emulate the behavior for now...
6525 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6526 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6527
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006528 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6529
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006530 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006531 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6532
Craig Topperb3982da2011-12-31 23:50:21 +00006533 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006534 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006535 }
Eric Christopherfd179292009-08-27 18:07:15 +00006536
Evan Chengf26ffe92008-05-29 08:22:04 +00006537 // Check if this can be converted into a logical shift.
6538 bool isLeft = false;
6539 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006540 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006541 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006542 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006543 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006544 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006545 EVT EltVT = VT.getVectorElementType();
6546 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006547 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006548 }
Eric Christopherfd179292009-08-27 18:07:15 +00006549
Nate Begeman9008ca62009-04-27 18:41:29 +00006550 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006551 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006552 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006553 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006554 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006555 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6556
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006557 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006558 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6559 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006560 }
Eric Christopherfd179292009-08-27 18:07:15 +00006561
Nate Begeman9008ca62009-04-27 18:41:29 +00006562 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006563 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006564 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006565
Dale Johannesen0488fb62010-09-30 23:57:10 +00006566 if (X86::isMOVHLPSMask(SVOp))
6567 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006568
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006569 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006570 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006571
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006572 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006573 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006574
Dale Johannesen0488fb62010-09-30 23:57:10 +00006575 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006576 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006577
Nate Begeman9008ca62009-04-27 18:41:29 +00006578 if (ShouldXformToMOVHLPS(SVOp) ||
6579 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6580 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006581
Evan Chengf26ffe92008-05-29 08:22:04 +00006582 if (isShift) {
6583 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006584 EVT EltVT = VT.getVectorElementType();
6585 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006586 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006587 }
Eric Christopherfd179292009-08-27 18:07:15 +00006588
Evan Cheng9eca5e82006-10-25 21:49:50 +00006589 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006590 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6591 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006592 V1IsSplat = isSplatVector(V1.getNode());
6593 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006594
Chris Lattner8a594482007-11-25 00:24:49 +00006595 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006596 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006597 Op = CommuteVectorShuffle(SVOp, DAG);
6598 SVOp = cast<ShuffleVectorSDNode>(Op);
6599 V1 = SVOp->getOperand(0);
6600 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006601 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006602 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006603 }
6604
Craig Topperbeabc6c2011-12-05 06:56:46 +00006605 SmallVector<int, 32> M;
6606 SVOp->getMask(M);
6607
6608 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006609 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006610 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006611 return V1;
6612 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6613 // the instruction selector will not match, so get a canonical MOVL with
6614 // swapped operands to undo the commute.
6615 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006616 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006617
Craig Topperbeabc6c2011-12-05 06:56:46 +00006618 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006619 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006620
Craig Topperbeabc6c2011-12-05 06:56:46 +00006621 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006622 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006623
Evan Cheng9bbbb982006-10-25 20:48:19 +00006624 if (V2IsSplat) {
6625 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006626 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006627 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006628 SDValue NewMask = NormalizeMask(SVOp, DAG);
6629 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6630 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006631 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006632 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006633 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006634 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006635 }
6636 }
6637 }
6638
Evan Cheng9eca5e82006-10-25 21:49:50 +00006639 if (Commuted) {
6640 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006641 // FIXME: this seems wrong.
6642 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6643 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006644
Craig Topperc0d82852011-11-22 00:44:41 +00006645 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006646 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006647
Craig Topperc0d82852011-11-22 00:44:41 +00006648 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006649 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006650 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006651
Nate Begeman9008ca62009-04-27 18:41:29 +00006652 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1ff73d72011-12-06 04:59:07 +00006653 if (!V2IsUndef && (isSHUFPMask(M, VT, /* Commuted */ true) ||
6654 isVSHUFPYMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006655 return CommuteVectorShuffle(SVOp, DAG);
6656
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006657 // The checks below are all present in isShuffleMaskLegal, but they are
6658 // inlined here right now to enable us to directly emit target specific
6659 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006660
Craig Topperc0d82852011-11-22 00:44:41 +00006661 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006662 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006663 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006664 DAG);
6665
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006666 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6667 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006668 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006669 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006670 }
6671
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006672 if (isPSHUFHWMask(M, VT))
6673 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6674 X86::getShufflePSHUFHWImmediate(SVOp),
6675 DAG);
6676
6677 if (isPSHUFLWMask(M, VT))
6678 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6679 X86::getShufflePSHUFLWImmediate(SVOp),
6680 DAG);
6681
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006682 if (isSHUFPMask(M, VT))
Craig Topperb3982da2011-12-31 23:50:21 +00006683 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006684 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006685
Craig Topper94438ba2011-12-16 08:06:31 +00006686 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006687 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006688 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006689 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006690
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006691 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006692 // Generate target specific nodes for 128 or 256-bit shuffles only
6693 // supported in the AVX instruction set.
6694 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006695
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006696 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006697 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006698 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6699
Craig Topper70b883b2011-11-28 10:14:51 +00006700 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006701 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006702 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006703 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006704
Craig Topper70b883b2011-11-28 10:14:51 +00006705 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006706 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006707 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006708 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006709
Craig Topper70b883b2011-11-28 10:14:51 +00006710 // Handle VSHUFPS/DY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006711 if (isVSHUFPYMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006712 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006713 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006714
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006715 //===--------------------------------------------------------------------===//
6716 // Since no target specific shuffle was selected for this generic one,
6717 // lower it into other known shuffles. FIXME: this isn't true yet, but
6718 // this is the plan.
6719 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006720
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006721 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6722 if (VT == MVT::v8i16) {
6723 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6724 if (NewOp.getNode())
6725 return NewOp;
6726 }
6727
6728 if (VT == MVT::v16i8) {
6729 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6730 if (NewOp.getNode())
6731 return NewOp;
6732 }
6733
6734 // Handle all 128-bit wide vectors with 4 elements, and match them with
6735 // several different shuffle types.
6736 if (NumElems == 4 && VT.getSizeInBits() == 128)
6737 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6738
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006739 // Handle general 256-bit shuffles
6740 if (VT.is256BitVector())
6741 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6742
Dan Gohman475871a2008-07-27 21:46:04 +00006743 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006744}
6745
Dan Gohman475871a2008-07-27 21:46:04 +00006746SDValue
6747X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006748 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006749 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006750 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006751
6752 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6753 return SDValue();
6754
Duncan Sands83ec4b62008-06-06 12:08:01 +00006755 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006756 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006757 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006758 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006759 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006760 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006761 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006762 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6763 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6764 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006765 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6766 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006767 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006768 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006769 Op.getOperand(0)),
6770 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006771 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006772 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006773 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006774 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006775 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006776 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006777 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6778 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006779 // result has a single use which is a store or a bitcast to i32. And in
6780 // the case of a store, it's not worth it if the index is a constant 0,
6781 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006782 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006783 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006784 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006785 if ((User->getOpcode() != ISD::STORE ||
6786 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6787 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006788 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006789 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006790 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006791 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006792 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006793 Op.getOperand(0)),
6794 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006795 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006796 } else if (VT == MVT::i32 || VT == MVT::i64) {
6797 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006798 if (isa<ConstantSDNode>(Op.getOperand(1)))
6799 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006800 }
Dan Gohman475871a2008-07-27 21:46:04 +00006801 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006802}
6803
6804
Dan Gohman475871a2008-07-27 21:46:04 +00006805SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006806X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6807 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006808 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006809 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006810
David Greene74a579d2011-02-10 16:57:36 +00006811 SDValue Vec = Op.getOperand(0);
6812 EVT VecVT = Vec.getValueType();
6813
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006814 // If this is a 256-bit vector result, first extract the 128-bit vector and
6815 // then extract the element from the 128-bit vector.
6816 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006817 DebugLoc dl = Op.getNode()->getDebugLoc();
6818 unsigned NumElems = VecVT.getVectorNumElements();
6819 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006820 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6821
6822 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006823 bool Upper = IdxVal >= NumElems/2;
6824 Vec = Extract128BitVector(Vec,
6825 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006826
David Greene74a579d2011-02-10 16:57:36 +00006827 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006828 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006829 }
6830
6831 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6832
Craig Topperc0d82852011-11-22 00:44:41 +00006833 if (Subtarget->hasSSE41orAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006834 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006835 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006836 return Res;
6837 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006838
Owen Andersone50ed302009-08-10 22:56:29 +00006839 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006840 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006841 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006842 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006843 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006844 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006845 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006846 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6847 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006848 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006849 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006850 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006851 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006852 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006853 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006854 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006855 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006856 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006857 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006858 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006859 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006860 if (Idx == 0)
6861 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006862
Evan Cheng0db9fe62006-04-25 20:13:52 +00006863 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006864 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006865 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006866 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006867 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006868 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006869 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006870 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006871 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6872 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6873 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006874 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006875 if (Idx == 0)
6876 return Op;
6877
6878 // UNPCKHPD the element to the lowest double word, then movsd.
6879 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6880 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006881 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006882 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006883 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006884 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006885 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006886 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006887 }
6888
Dan Gohman475871a2008-07-27 21:46:04 +00006889 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006890}
6891
Dan Gohman475871a2008-07-27 21:46:04 +00006892SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006893X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6894 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006895 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006896 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006897 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006898
Dan Gohman475871a2008-07-27 21:46:04 +00006899 SDValue N0 = Op.getOperand(0);
6900 SDValue N1 = Op.getOperand(1);
6901 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006902
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006903 if (VT.getSizeInBits() == 256)
6904 return SDValue();
6905
Dan Gohman8a55ce42009-09-23 21:02:20 +00006906 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006907 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006908 unsigned Opc;
6909 if (VT == MVT::v8i16)
6910 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006911 else if (VT == MVT::v16i8)
6912 Opc = X86ISD::PINSRB;
6913 else
6914 Opc = X86ISD::PINSRB;
6915
Nate Begeman14d12ca2008-02-11 04:19:36 +00006916 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6917 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006918 if (N1.getValueType() != MVT::i32)
6919 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6920 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006921 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006922 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006923 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006924 // Bits [7:6] of the constant are the source select. This will always be
6925 // zero here. The DAG Combiner may combine an extract_elt index into these
6926 // bits. For example (insert (extract, 3), 2) could be matched by putting
6927 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006928 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006929 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006930 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006931 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006932 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006933 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006934 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006935 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006936 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6937 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006938 // PINSR* works with constant index.
6939 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006940 }
Dan Gohman475871a2008-07-27 21:46:04 +00006941 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006942}
6943
Dan Gohman475871a2008-07-27 21:46:04 +00006944SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006945X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006946 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006947 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006948
David Greene6b381262011-02-09 15:32:06 +00006949 DebugLoc dl = Op.getDebugLoc();
6950 SDValue N0 = Op.getOperand(0);
6951 SDValue N1 = Op.getOperand(1);
6952 SDValue N2 = Op.getOperand(2);
6953
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006954 // If this is a 256-bit vector result, first extract the 128-bit vector,
6955 // insert the element into the extracted half and then place it back.
6956 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006957 if (!isa<ConstantSDNode>(N2))
6958 return SDValue();
6959
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006960 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006961 unsigned NumElems = VT.getVectorNumElements();
6962 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006963 bool Upper = IdxVal >= NumElems/2;
6964 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6965 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006966
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006967 // Insert the element into the desired half.
6968 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6969 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006970
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006971 // Insert the changed part back to the 256-bit vector
6972 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006973 }
6974
Craig Topperc0d82852011-11-22 00:44:41 +00006975 if (Subtarget->hasSSE41orAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006976 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6977
Dan Gohman8a55ce42009-09-23 21:02:20 +00006978 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006979 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006980
Dan Gohman8a55ce42009-09-23 21:02:20 +00006981 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006982 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6983 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006984 if (N1.getValueType() != MVT::i32)
6985 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6986 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006987 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006988 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006989 }
Dan Gohman475871a2008-07-27 21:46:04 +00006990 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006991}
6992
Dan Gohman475871a2008-07-27 21:46:04 +00006993SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006994X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006995 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006996 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006997 EVT OpVT = Op.getValueType();
6998
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006999 // If this is a 256-bit vector result, first insert into a 128-bit
7000 // vector and then insert into the 256-bit vector.
7001 if (OpVT.getSizeInBits() > 128) {
7002 // Insert into a 128-bit vector.
7003 EVT VT128 = EVT::getVectorVT(*Context,
7004 OpVT.getVectorElementType(),
7005 OpVT.getVectorNumElements() / 2);
7006
7007 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7008
7009 // Insert the 128-bit vector.
7010 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7011 DAG.getConstant(0, MVT::i32),
7012 DAG, dl);
7013 }
7014
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007015 if (Op.getValueType() == MVT::v1i64 &&
7016 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007017 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007018
Owen Anderson825b72b2009-08-11 20:47:22 +00007019 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007020 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7021 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007022 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007023 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007024}
7025
David Greene91585092011-01-26 15:38:49 +00007026// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7027// a simple subregister reference or explicit instructions to grab
7028// upper bits of a vector.
7029SDValue
7030X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7031 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007032 DebugLoc dl = Op.getNode()->getDebugLoc();
7033 SDValue Vec = Op.getNode()->getOperand(0);
7034 SDValue Idx = Op.getNode()->getOperand(1);
7035
7036 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7037 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7038 return Extract128BitVector(Vec, Idx, DAG, dl);
7039 }
David Greene91585092011-01-26 15:38:49 +00007040 }
7041 return SDValue();
7042}
7043
David Greenecfe33c42011-01-26 19:13:22 +00007044// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7045// simple superregister reference or explicit instructions to insert
7046// the upper bits of a vector.
7047SDValue
7048X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7049 if (Subtarget->hasAVX()) {
7050 DebugLoc dl = Op.getNode()->getDebugLoc();
7051 SDValue Vec = Op.getNode()->getOperand(0);
7052 SDValue SubVec = Op.getNode()->getOperand(1);
7053 SDValue Idx = Op.getNode()->getOperand(2);
7054
7055 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7056 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007057 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007058 }
7059 }
7060 return SDValue();
7061}
7062
Bill Wendling056292f2008-09-16 21:48:12 +00007063// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7064// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7065// one of the above mentioned nodes. It has to be wrapped because otherwise
7066// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7067// be used to form addressing mode. These wrapped nodes will be selected
7068// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007069SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007070X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007071 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007072
Chris Lattner41621a22009-06-26 19:22:52 +00007073 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7074 // global base reg.
7075 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007076 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007077 CodeModel::Model M = getTargetMachine().getCodeModel();
7078
Chris Lattner4f066492009-07-11 20:29:19 +00007079 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007080 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007081 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007082 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007083 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007084 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007085 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007086
Evan Cheng1606e8e2009-03-13 07:51:59 +00007087 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007088 CP->getAlignment(),
7089 CP->getOffset(), OpFlag);
7090 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007091 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007092 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007093 if (OpFlag) {
7094 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007095 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007096 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007097 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007098 }
7099
7100 return Result;
7101}
7102
Dan Gohmand858e902010-04-17 15:26:15 +00007103SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007104 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007105
Chris Lattner18c59872009-06-27 04:16:01 +00007106 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7107 // global base reg.
7108 unsigned char OpFlag = 0;
7109 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007110 CodeModel::Model M = getTargetMachine().getCodeModel();
7111
Chris Lattner4f066492009-07-11 20:29:19 +00007112 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007113 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007114 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007115 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007116 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007117 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007118 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007119
Chris Lattner18c59872009-06-27 04:16:01 +00007120 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7121 OpFlag);
7122 DebugLoc DL = JT->getDebugLoc();
7123 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007124
Chris Lattner18c59872009-06-27 04:16:01 +00007125 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007126 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007127 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7128 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007129 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007130 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007131
Chris Lattner18c59872009-06-27 04:16:01 +00007132 return Result;
7133}
7134
7135SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007136X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007137 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007138
Chris Lattner18c59872009-06-27 04:16:01 +00007139 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7140 // global base reg.
7141 unsigned char OpFlag = 0;
7142 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007143 CodeModel::Model M = getTargetMachine().getCodeModel();
7144
Chris Lattner4f066492009-07-11 20:29:19 +00007145 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007146 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7147 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7148 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007149 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007150 } else if (Subtarget->isPICStyleGOT()) {
7151 OpFlag = X86II::MO_GOT;
7152 } else if (Subtarget->isPICStyleStubPIC()) {
7153 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7154 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7155 OpFlag = X86II::MO_DARWIN_NONLAZY;
7156 }
Eric Christopherfd179292009-08-27 18:07:15 +00007157
Chris Lattner18c59872009-06-27 04:16:01 +00007158 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007159
Chris Lattner18c59872009-06-27 04:16:01 +00007160 DebugLoc DL = Op.getDebugLoc();
7161 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007162
7163
Chris Lattner18c59872009-06-27 04:16:01 +00007164 // With PIC, the address is actually $g + Offset.
7165 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007166 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007167 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7168 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007169 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007170 Result);
7171 }
Eric Christopherfd179292009-08-27 18:07:15 +00007172
Eli Friedman586272d2011-08-11 01:48:05 +00007173 // For symbols that require a load from a stub to get the address, emit the
7174 // load.
7175 if (isGlobalStubReference(OpFlag))
7176 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007177 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007178
Chris Lattner18c59872009-06-27 04:16:01 +00007179 return Result;
7180}
7181
Dan Gohman475871a2008-07-27 21:46:04 +00007182SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007183X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007184 // Create the TargetBlockAddressAddress node.
7185 unsigned char OpFlags =
7186 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007187 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007188 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007189 DebugLoc dl = Op.getDebugLoc();
7190 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7191 /*isTarget=*/true, OpFlags);
7192
Dan Gohmanf705adb2009-10-30 01:28:02 +00007193 if (Subtarget->isPICStyleRIPRel() &&
7194 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007195 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7196 else
7197 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007198
Dan Gohman29cbade2009-11-20 23:18:13 +00007199 // With PIC, the address is actually $g + Offset.
7200 if (isGlobalRelativeToPICBase(OpFlags)) {
7201 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7202 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7203 Result);
7204 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007205
7206 return Result;
7207}
7208
7209SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007210X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007211 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007212 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007213 // Create the TargetGlobalAddress node, folding in the constant
7214 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007215 unsigned char OpFlags =
7216 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007217 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007218 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007219 if (OpFlags == X86II::MO_NO_FLAG &&
7220 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007221 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007222 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007223 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007224 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007225 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007226 }
Eric Christopherfd179292009-08-27 18:07:15 +00007227
Chris Lattner4f066492009-07-11 20:29:19 +00007228 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007229 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007230 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7231 else
7232 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007233
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007234 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007235 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007236 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7237 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007238 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007239 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007240
Chris Lattner36c25012009-07-10 07:34:39 +00007241 // For globals that require a load from a stub to get the address, emit the
7242 // load.
7243 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007244 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007245 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007246
Dan Gohman6520e202008-10-18 02:06:02 +00007247 // If there was a non-zero offset that we didn't fold, create an explicit
7248 // addition for it.
7249 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007250 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007251 DAG.getConstant(Offset, getPointerTy()));
7252
Evan Cheng0db9fe62006-04-25 20:13:52 +00007253 return Result;
7254}
7255
Evan Chengda43bcf2008-09-24 00:05:32 +00007256SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007257X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007258 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007259 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007260 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007261}
7262
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007263static SDValue
7264GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007265 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007266 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007267 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007268 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007269 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007270 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007271 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007272 GA->getOffset(),
7273 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007274 if (InFlag) {
7275 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007276 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007277 } else {
7278 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007279 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007280 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007281
7282 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007283 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007284
Rafael Espindola15f1b662009-04-24 12:59:40 +00007285 SDValue Flag = Chain.getValue(1);
7286 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007287}
7288
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007289// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007290static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007291LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007292 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007293 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007294 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7295 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007296 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007297 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007298 InFlag = Chain.getValue(1);
7299
Chris Lattnerb903bed2009-06-26 21:20:29 +00007300 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007301}
7302
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007303// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007304static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007305LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007306 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007307 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7308 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007309}
7310
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007311// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7312// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007313static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007314 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007315 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007316 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007317
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007318 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7319 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7320 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007321
Michael J. Spencerec38de22010-10-10 22:04:20 +00007322 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007323 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007324 MachinePointerInfo(Ptr),
7325 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007326
Chris Lattnerb903bed2009-06-26 21:20:29 +00007327 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007328 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7329 // initialexec.
7330 unsigned WrapperKind = X86ISD::Wrapper;
7331 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007332 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007333 } else if (is64Bit) {
7334 assert(model == TLSModel::InitialExec);
7335 OperandFlags = X86II::MO_GOTTPOFF;
7336 WrapperKind = X86ISD::WrapperRIP;
7337 } else {
7338 assert(model == TLSModel::InitialExec);
7339 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007340 }
Eric Christopherfd179292009-08-27 18:07:15 +00007341
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007342 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7343 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007344 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007345 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007346 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007347 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007348
Rafael Espindola9a580232009-02-27 13:37:18 +00007349 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007350 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007351 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007352
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007353 // The address of the thread local variable is the add of the thread
7354 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007355 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007356}
7357
Dan Gohman475871a2008-07-27 21:46:04 +00007358SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007359X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007360
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007361 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007362 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007363
Eric Christopher30ef0e52010-06-03 04:07:48 +00007364 if (Subtarget->isTargetELF()) {
7365 // TODO: implement the "local dynamic" model
7366 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007367
Eric Christopher30ef0e52010-06-03 04:07:48 +00007368 // If GV is an alias then use the aliasee for determining
7369 // thread-localness.
7370 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7371 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007372
7373 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007374 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007375
Eric Christopher30ef0e52010-06-03 04:07:48 +00007376 switch (model) {
7377 case TLSModel::GeneralDynamic:
7378 case TLSModel::LocalDynamic: // not implemented
7379 if (Subtarget->is64Bit())
7380 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7381 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007382
Eric Christopher30ef0e52010-06-03 04:07:48 +00007383 case TLSModel::InitialExec:
7384 case TLSModel::LocalExec:
7385 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7386 Subtarget->is64Bit());
7387 }
7388 } else if (Subtarget->isTargetDarwin()) {
7389 // Darwin only has one model of TLS. Lower to that.
7390 unsigned char OpFlag = 0;
7391 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7392 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007393
Eric Christopher30ef0e52010-06-03 04:07:48 +00007394 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7395 // global base reg.
7396 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7397 !Subtarget->is64Bit();
7398 if (PIC32)
7399 OpFlag = X86II::MO_TLVP_PIC_BASE;
7400 else
7401 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007402 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007403 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007404 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007405 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007406 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007407
Eric Christopher30ef0e52010-06-03 04:07:48 +00007408 // With PIC32, the address is actually $g + Offset.
7409 if (PIC32)
7410 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7411 DAG.getNode(X86ISD::GlobalBaseReg,
7412 DebugLoc(), getPointerTy()),
7413 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007414
Eric Christopher30ef0e52010-06-03 04:07:48 +00007415 // Lowering the machine isd will make sure everything is in the right
7416 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007417 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007418 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007419 SDValue Args[] = { Chain, Offset };
7420 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007421
Eric Christopher30ef0e52010-06-03 04:07:48 +00007422 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7423 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7424 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007425
Eric Christopher30ef0e52010-06-03 04:07:48 +00007426 // And our return value (tls address) is in the standard call return value
7427 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007428 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007429 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7430 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007431 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007432
Eric Christopher30ef0e52010-06-03 04:07:48 +00007433 assert(false &&
7434 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007435
Torok Edwinc23197a2009-07-14 16:55:14 +00007436 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007437 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007438}
7439
Evan Cheng0db9fe62006-04-25 20:13:52 +00007440
Chad Rosierb90d2a92012-01-03 23:19:12 +00007441/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7442/// and take a 2 x i32 value to shift plus a shift amount.
7443SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007444 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007445 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007446 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007447 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007448 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007449 SDValue ShOpLo = Op.getOperand(0);
7450 SDValue ShOpHi = Op.getOperand(1);
7451 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007452 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007453 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007454 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007455
Dan Gohman475871a2008-07-27 21:46:04 +00007456 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007457 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007458 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7459 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007460 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007461 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7462 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007463 }
Evan Chenge3413162006-01-09 18:33:28 +00007464
Owen Anderson825b72b2009-08-11 20:47:22 +00007465 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7466 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007467 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007468 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007469
Dan Gohman475871a2008-07-27 21:46:04 +00007470 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007471 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007472 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7473 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007474
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007475 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007476 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7477 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007478 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007479 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7480 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007481 }
7482
Dan Gohman475871a2008-07-27 21:46:04 +00007483 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007484 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007485}
Evan Chenga3195e82006-01-12 22:54:21 +00007486
Dan Gohmand858e902010-04-17 15:26:15 +00007487SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7488 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007489 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007490
Dale Johannesen0488fb62010-09-30 23:57:10 +00007491 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007492 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007493
Owen Anderson825b72b2009-08-11 20:47:22 +00007494 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007495 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007496
Eli Friedman36df4992009-05-27 00:47:34 +00007497 // These are really Legal; return the operand so the caller accepts it as
7498 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007499 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007500 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007501 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007502 Subtarget->is64Bit()) {
7503 return Op;
7504 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007505
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007506 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007507 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007508 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007509 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007510 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007511 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007512 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007513 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007514 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007515 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7516}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007517
Owen Andersone50ed302009-08-10 22:56:29 +00007518SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007519 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007520 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007521 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007522 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007523 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007524 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007525 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007526 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007527 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007528 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007529
Chris Lattner492a43e2010-09-22 01:28:21 +00007530 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007531
Stuart Hastings84be9582011-06-02 15:57:11 +00007532 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7533 MachineMemOperand *MMO;
7534 if (FI) {
7535 int SSFI = FI->getIndex();
7536 MMO =
7537 DAG.getMachineFunction()
7538 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7539 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7540 } else {
7541 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7542 StackSlot = StackSlot.getOperand(1);
7543 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007544 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007545 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7546 X86ISD::FILD, DL,
7547 Tys, Ops, array_lengthof(Ops),
7548 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007549
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007550 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007551 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007552 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007553
7554 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7555 // shouldn't be necessary except that RFP cannot be live across
7556 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007557 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007558 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7559 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007560 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007562 SDValue Ops[] = {
7563 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7564 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007565 MachineMemOperand *MMO =
7566 DAG.getMachineFunction()
7567 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007568 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007569
Chris Lattner492a43e2010-09-22 01:28:21 +00007570 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7571 Ops, array_lengthof(Ops),
7572 Op.getValueType(), MMO);
7573 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007574 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007575 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007576 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007577
Evan Cheng0db9fe62006-04-25 20:13:52 +00007578 return Result;
7579}
7580
Bill Wendling8b8a6362009-01-17 03:56:04 +00007581// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007582SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7583 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007584 // This algorithm is not obvious. Here it is in C code, more or less:
7585 /*
7586 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7587 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7588 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007589
Bill Wendling8b8a6362009-01-17 03:56:04 +00007590 // Copy ints to xmm registers.
7591 __m128i xh = _mm_cvtsi32_si128( hi );
7592 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007593
Bill Wendling8b8a6362009-01-17 03:56:04 +00007594 // Combine into low half of a single xmm register.
7595 __m128i x = _mm_unpacklo_epi32( xh, xl );
7596 __m128d d;
7597 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007598
Bill Wendling8b8a6362009-01-17 03:56:04 +00007599 // Merge in appropriate exponents to give the integer bits the right
7600 // magnitude.
7601 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007602
Bill Wendling8b8a6362009-01-17 03:56:04 +00007603 // Subtract away the biases to deal with the IEEE-754 double precision
7604 // implicit 1.
7605 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007606
Bill Wendling8b8a6362009-01-17 03:56:04 +00007607 // All conversions up to here are exact. The correctly rounded result is
7608 // calculated using the current rounding mode using the following
7609 // horizontal add.
7610 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7611 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7612 // store doesn't really need to be here (except
7613 // maybe to zero the other double)
7614 return sd;
7615 }
7616 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007617
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007618 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007619 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007620
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007621 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007622 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007623 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7624 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7625 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7626 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007627 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007628 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007629
Chad Rosier01d426e2011-12-15 01:16:09 +00007630 SmallVector<Constant*,2> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007631 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007632 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007633 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007634 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007635 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007636 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007637
Owen Anderson825b72b2009-08-11 20:47:22 +00007638 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7639 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007640 Op.getOperand(0),
7641 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7643 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007644 Op.getOperand(0),
7645 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007646 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7647 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007648 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007649 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007650 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007651 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007652 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007653 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007654 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007655 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007656
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007657 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007658 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007659 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7660 DAG.getUNDEF(MVT::v2f64), ShufMask);
7661 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7662 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007663 DAG.getIntPtrConstant(0));
7664}
7665
Bill Wendling8b8a6362009-01-17 03:56:04 +00007666// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007667SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7668 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007669 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007670 // FP constant to bias correct the final result.
7671 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007672 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007673
7674 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007675 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007676 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007677
Eli Friedmanf3704762011-08-29 21:15:46 +00007678 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007679 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7680 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007681
Owen Anderson825b72b2009-08-11 20:47:22 +00007682 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007683 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007684 DAG.getIntPtrConstant(0));
7685
7686 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007687 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007688 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007689 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007690 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007691 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007692 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007693 MVT::v2f64, Bias)));
7694 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007695 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007696 DAG.getIntPtrConstant(0));
7697
7698 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007700
7701 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007702 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007703
Owen Anderson825b72b2009-08-11 20:47:22 +00007704 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007705 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007706 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007707 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007708 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007709 }
7710
7711 // Handle final rounding.
7712 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007713}
7714
Dan Gohmand858e902010-04-17 15:26:15 +00007715SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7716 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007717 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007718 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007719
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007720 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007721 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7722 // the optimization here.
7723 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007724 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007725
Owen Andersone50ed302009-08-10 22:56:29 +00007726 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007727 EVT DstVT = Op.getValueType();
7728 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007729 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007730 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007731 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007732
7733 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007734 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007735 if (SrcVT == MVT::i32) {
7736 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7737 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7738 getPointerTy(), StackSlot, WordOff);
7739 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007740 StackSlot, MachinePointerInfo(),
7741 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007742 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007743 OffsetSlot, MachinePointerInfo(),
7744 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007745 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7746 return Fild;
7747 }
7748
7749 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7750 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007751 StackSlot, MachinePointerInfo(),
7752 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007753 // For i64 source, we need to add the appropriate power of 2 if the input
7754 // was negative. This is the same as the optimization in
7755 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7756 // we must be careful to do the computation in x87 extended precision, not
7757 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007758 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7759 MachineMemOperand *MMO =
7760 DAG.getMachineFunction()
7761 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7762 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007763
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007764 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7765 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007766 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7767 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007768
7769 APInt FF(32, 0x5F800000ULL);
7770
7771 // Check whether the sign bit is set.
7772 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7773 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7774 ISD::SETLT);
7775
7776 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7777 SDValue FudgePtr = DAG.getConstantPool(
7778 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7779 getPointerTy());
7780
7781 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7782 SDValue Zero = DAG.getIntPtrConstant(0);
7783 SDValue Four = DAG.getIntPtrConstant(4);
7784 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7785 Zero, Four);
7786 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7787
7788 // Load the value out, extending it from f32 to f80.
7789 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007790 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007791 FudgePtr, MachinePointerInfo::getConstantPool(),
7792 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007793 // Extend everything to 80 bits to force it to be done on x87.
7794 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7795 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007796}
7797
Dan Gohman475871a2008-07-27 21:46:04 +00007798std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007799FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007800 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007801
Owen Andersone50ed302009-08-10 22:56:29 +00007802 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007803
7804 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007805 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7806 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007807 }
7808
Owen Anderson825b72b2009-08-11 20:47:22 +00007809 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7810 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007811 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007812
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007813 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007814 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007815 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007816 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007817 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007818 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007819 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007820 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007821
Evan Cheng87c89352007-10-15 20:11:21 +00007822 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7823 // stack slot.
7824 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007825 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007826 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007827 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007828
Michael J. Spencerec38de22010-10-10 22:04:20 +00007829
7830
Evan Cheng0db9fe62006-04-25 20:13:52 +00007831 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007832 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007833 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007834 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7835 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7836 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007837 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007838
Dan Gohman475871a2008-07-27 21:46:04 +00007839 SDValue Chain = DAG.getEntryNode();
7840 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007841 EVT TheVT = Op.getOperand(0).getValueType();
7842 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007843 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007844 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007845 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007846 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007847 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007848 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007849 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007850 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007851
Chris Lattner492a43e2010-09-22 01:28:21 +00007852 MachineMemOperand *MMO =
7853 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7854 MachineMemOperand::MOLoad, MemSize, MemSize);
7855 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7856 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007857 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007858 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007859 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7860 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007861
Chris Lattner07290932010-09-22 01:05:16 +00007862 MachineMemOperand *MMO =
7863 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7864 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007865
Evan Cheng0db9fe62006-04-25 20:13:52 +00007866 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007867 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007868 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7869 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007870
Chris Lattner27a6c732007-11-24 07:07:01 +00007871 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007872}
7873
Dan Gohmand858e902010-04-17 15:26:15 +00007874SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7875 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007876 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007877 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007878
Eli Friedman948e95a2009-05-23 09:59:16 +00007879 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007880 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007881 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7882 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007883
Chris Lattner27a6c732007-11-24 07:07:01 +00007884 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007885 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007886 FIST, StackSlot, MachinePointerInfo(),
7887 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007888}
7889
Dan Gohmand858e902010-04-17 15:26:15 +00007890SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7891 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007892 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7893 SDValue FIST = Vals.first, StackSlot = Vals.second;
7894 assert(FIST.getNode() && "Unexpected failure");
7895
7896 // Load the result.
7897 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007898 FIST, StackSlot, MachinePointerInfo(),
7899 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007900}
7901
Dan Gohmand858e902010-04-17 15:26:15 +00007902SDValue X86TargetLowering::LowerFABS(SDValue Op,
7903 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007904 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007905 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007906 EVT VT = Op.getValueType();
7907 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007908 if (VT.isVector())
7909 EltVT = VT.getVectorElementType();
Chad Rosier01d426e2011-12-15 01:16:09 +00007910 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007911 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007912 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007913 CV.assign(2, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007914 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007915 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007916 CV.assign(4, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007917 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007918 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007919 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007920 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007921 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007922 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007923 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007924}
7925
Dan Gohmand858e902010-04-17 15:26:15 +00007926SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007927 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007928 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007929 EVT VT = Op.getValueType();
7930 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007931 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7932 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007933 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007934 NumElts = VT.getVectorNumElements();
7935 }
7936 SmallVector<Constant*,8> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007937 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007938 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Chad Rosiera860b182011-12-15 01:02:25 +00007939 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007940 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007941 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Chad Rosiera860b182011-12-15 01:02:25 +00007942 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007943 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007944 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007945 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007946 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007947 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007948 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007949 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007950 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007951 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007952 DAG.getNode(ISD::XOR, dl, XORVT,
7953 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007954 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007955 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007956 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007957 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007958 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007959}
7960
Dan Gohmand858e902010-04-17 15:26:15 +00007961SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007962 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007963 SDValue Op0 = Op.getOperand(0);
7964 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007965 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007966 EVT VT = Op.getValueType();
7967 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007968
7969 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007970 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007971 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007972 SrcVT = VT;
7973 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007974 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007975 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007976 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007977 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007978 }
7979
7980 // At this point the operands and the result should have the same
7981 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007982
Evan Cheng68c47cb2007-01-05 07:55:56 +00007983 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007984 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007985 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007986 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7987 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007988 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007989 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7990 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7991 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7992 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007993 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007994 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007995 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007996 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007997 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007998 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007999 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008000
8001 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008002 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008003 // Op0 is MVT::f32, Op1 is MVT::f64.
8004 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8005 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8006 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008007 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008008 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008009 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008010 }
8011
Evan Cheng73d6cf12007-01-05 21:37:56 +00008012 // Clear first operand sign bit.
8013 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008014 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008015 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8016 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008017 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008018 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8019 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8020 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8021 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008022 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008023 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008024 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008025 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008026 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008027 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008028 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008029
8030 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008031 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008032}
8033
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008034SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8035 SDValue N0 = Op.getOperand(0);
8036 DebugLoc dl = Op.getDebugLoc();
8037 EVT VT = Op.getValueType();
8038
8039 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8040 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8041 DAG.getConstant(1, VT));
8042 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8043}
8044
Dan Gohman076aee32009-03-04 19:44:21 +00008045/// Emit nodes that will be selected as "test Op0,Op0", or something
8046/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008047SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008048 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008049 DebugLoc dl = Op.getDebugLoc();
8050
Dan Gohman31125812009-03-07 01:58:32 +00008051 // CF and OF aren't always set the way we want. Determine which
8052 // of these we need.
8053 bool NeedCF = false;
8054 bool NeedOF = false;
8055 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008056 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008057 case X86::COND_A: case X86::COND_AE:
8058 case X86::COND_B: case X86::COND_BE:
8059 NeedCF = true;
8060 break;
8061 case X86::COND_G: case X86::COND_GE:
8062 case X86::COND_L: case X86::COND_LE:
8063 case X86::COND_O: case X86::COND_NO:
8064 NeedOF = true;
8065 break;
Dan Gohman31125812009-03-07 01:58:32 +00008066 }
8067
Dan Gohman076aee32009-03-04 19:44:21 +00008068 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008069 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8070 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008071 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8072 // Emit a CMP with 0, which is the TEST pattern.
8073 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8074 DAG.getConstant(0, Op.getValueType()));
8075
8076 unsigned Opcode = 0;
8077 unsigned NumOperands = 0;
8078 switch (Op.getNode()->getOpcode()) {
8079 case ISD::ADD:
8080 // Due to an isel shortcoming, be conservative if this add is likely to be
8081 // selected as part of a load-modify-store instruction. When the root node
8082 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8083 // uses of other nodes in the match, such as the ADD in this case. This
8084 // leads to the ADD being left around and reselected, with the result being
8085 // two adds in the output. Alas, even if none our users are stores, that
8086 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8087 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8088 // climbing the DAG back to the root, and it doesn't seem to be worth the
8089 // effort.
8090 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008091 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8092 if (UI->getOpcode() != ISD::CopyToReg &&
8093 UI->getOpcode() != ISD::SETCC &&
8094 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008095 goto default_case;
8096
8097 if (ConstantSDNode *C =
8098 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8099 // An add of one will be selected as an INC.
8100 if (C->getAPIntValue() == 1) {
8101 Opcode = X86ISD::INC;
8102 NumOperands = 1;
8103 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008104 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008105
8106 // An add of negative one (subtract of one) will be selected as a DEC.
8107 if (C->getAPIntValue().isAllOnesValue()) {
8108 Opcode = X86ISD::DEC;
8109 NumOperands = 1;
8110 break;
8111 }
Dan Gohman076aee32009-03-04 19:44:21 +00008112 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008113
8114 // Otherwise use a regular EFLAGS-setting add.
8115 Opcode = X86ISD::ADD;
8116 NumOperands = 2;
8117 break;
8118 case ISD::AND: {
8119 // If the primary and result isn't used, don't bother using X86ISD::AND,
8120 // because a TEST instruction will be better.
8121 bool NonFlagUse = false;
8122 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8123 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8124 SDNode *User = *UI;
8125 unsigned UOpNo = UI.getOperandNo();
8126 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8127 // Look pass truncate.
8128 UOpNo = User->use_begin().getOperandNo();
8129 User = *User->use_begin();
8130 }
8131
8132 if (User->getOpcode() != ISD::BRCOND &&
8133 User->getOpcode() != ISD::SETCC &&
8134 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8135 NonFlagUse = true;
8136 break;
8137 }
Dan Gohman076aee32009-03-04 19:44:21 +00008138 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008139
8140 if (!NonFlagUse)
8141 break;
8142 }
8143 // FALL THROUGH
8144 case ISD::SUB:
8145 case ISD::OR:
8146 case ISD::XOR:
8147 // Due to the ISEL shortcoming noted above, be conservative if this op is
8148 // likely to be selected as part of a load-modify-store instruction.
8149 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8150 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8151 if (UI->getOpcode() == ISD::STORE)
8152 goto default_case;
8153
8154 // Otherwise use a regular EFLAGS-setting instruction.
8155 switch (Op.getNode()->getOpcode()) {
8156 default: llvm_unreachable("unexpected operator!");
8157 case ISD::SUB: Opcode = X86ISD::SUB; break;
8158 case ISD::OR: Opcode = X86ISD::OR; break;
8159 case ISD::XOR: Opcode = X86ISD::XOR; break;
8160 case ISD::AND: Opcode = X86ISD::AND; break;
8161 }
8162
8163 NumOperands = 2;
8164 break;
8165 case X86ISD::ADD:
8166 case X86ISD::SUB:
8167 case X86ISD::INC:
8168 case X86ISD::DEC:
8169 case X86ISD::OR:
8170 case X86ISD::XOR:
8171 case X86ISD::AND:
8172 return SDValue(Op.getNode(), 1);
8173 default:
8174 default_case:
8175 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008176 }
8177
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008178 if (Opcode == 0)
8179 // Emit a CMP with 0, which is the TEST pattern.
8180 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8181 DAG.getConstant(0, Op.getValueType()));
8182
8183 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8184 SmallVector<SDValue, 4> Ops;
8185 for (unsigned i = 0; i != NumOperands; ++i)
8186 Ops.push_back(Op.getOperand(i));
8187
8188 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8189 DAG.ReplaceAllUsesWith(Op, New);
8190 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008191}
8192
8193/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8194/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008195SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008196 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008197 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8198 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008199 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008200
8201 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008202 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008203}
8204
Evan Chengd40d03e2010-01-06 19:38:29 +00008205/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8206/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008207SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8208 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008209 SDValue Op0 = And.getOperand(0);
8210 SDValue Op1 = And.getOperand(1);
8211 if (Op0.getOpcode() == ISD::TRUNCATE)
8212 Op0 = Op0.getOperand(0);
8213 if (Op1.getOpcode() == ISD::TRUNCATE)
8214 Op1 = Op1.getOperand(0);
8215
Evan Chengd40d03e2010-01-06 19:38:29 +00008216 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008217 if (Op1.getOpcode() == ISD::SHL)
8218 std::swap(Op0, Op1);
8219 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008220 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8221 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008222 // If we looked past a truncate, check that it's only truncating away
8223 // known zeros.
8224 unsigned BitWidth = Op0.getValueSizeInBits();
8225 unsigned AndBitWidth = And.getValueSizeInBits();
8226 if (BitWidth > AndBitWidth) {
8227 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8228 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8229 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8230 return SDValue();
8231 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008232 LHS = Op1;
8233 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008234 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008235 } else if (Op1.getOpcode() == ISD::Constant) {
8236 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008237 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008238 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008239
8240 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008241 LHS = AndLHS.getOperand(0);
8242 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008243 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008244
8245 // Use BT if the immediate can't be encoded in a TEST instruction.
8246 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8247 LHS = AndLHS;
8248 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8249 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008250 }
Evan Cheng0488db92007-09-25 01:57:46 +00008251
Evan Chengd40d03e2010-01-06 19:38:29 +00008252 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008253 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008254 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008255 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008256 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008257 // Also promote i16 to i32 for performance / code size reason.
8258 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008259 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008260 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008261
Evan Chengd40d03e2010-01-06 19:38:29 +00008262 // If the operand types disagree, extend the shift amount to match. Since
8263 // BT ignores high bits (like shifts) we can use anyextend.
8264 if (LHS.getValueType() != RHS.getValueType())
8265 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008266
Evan Chengd40d03e2010-01-06 19:38:29 +00008267 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8268 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8269 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8270 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008271 }
8272
Evan Cheng54de3ea2010-01-05 06:52:31 +00008273 return SDValue();
8274}
8275
Dan Gohmand858e902010-04-17 15:26:15 +00008276SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008277
8278 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8279
Evan Cheng54de3ea2010-01-05 06:52:31 +00008280 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8281 SDValue Op0 = Op.getOperand(0);
8282 SDValue Op1 = Op.getOperand(1);
8283 DebugLoc dl = Op.getDebugLoc();
8284 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8285
8286 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008287 // Lower (X & (1 << N)) == 0 to BT(X, N).
8288 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8289 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008290 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008291 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008292 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008293 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8294 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8295 if (NewSetCC.getNode())
8296 return NewSetCC;
8297 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008298
Chris Lattner481eebc2010-12-19 21:23:48 +00008299 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8300 // these.
8301 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008302 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008303 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8304 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008305
Chris Lattner481eebc2010-12-19 21:23:48 +00008306 // If the input is a setcc, then reuse the input setcc or use a new one with
8307 // the inverted condition.
8308 if (Op0.getOpcode() == X86ISD::SETCC) {
8309 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8310 bool Invert = (CC == ISD::SETNE) ^
8311 cast<ConstantSDNode>(Op1)->isNullValue();
8312 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008313
Evan Cheng2c755ba2010-02-27 07:36:59 +00008314 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008315 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8316 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8317 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008318 }
8319
Evan Chenge5b51ac2010-04-17 06:13:15 +00008320 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008321 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008322 if (X86CC == X86::COND_INVALID)
8323 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008324
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008325 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008326 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008327 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008328}
8329
Craig Topper89af15e2011-09-18 08:03:58 +00008330// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008331// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008332static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008333 EVT VT = Op.getValueType();
8334
Duncan Sands28b77e92011-09-06 19:07:46 +00008335 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008336 "Unsupported value type for operation");
8337
8338 int NumElems = VT.getVectorNumElements();
8339 DebugLoc dl = Op.getDebugLoc();
8340 SDValue CC = Op.getOperand(2);
8341 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8342 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8343
8344 // Extract the LHS vectors
8345 SDValue LHS = Op.getOperand(0);
8346 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8347 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8348
8349 // Extract the RHS vectors
8350 SDValue RHS = Op.getOperand(1);
8351 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8352 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8353
8354 // Issue the operation on the smaller types and concatenate the result back
8355 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8356 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8357 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8358 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8359 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8360}
8361
8362
Dan Gohmand858e902010-04-17 15:26:15 +00008363SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008364 SDValue Cond;
8365 SDValue Op0 = Op.getOperand(0);
8366 SDValue Op1 = Op.getOperand(1);
8367 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008368 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008369 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8370 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008371 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008372
8373 if (isFP) {
8374 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008375 EVT EltVT = Op0.getValueType().getVectorElementType();
8376 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8377
8378 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008379 bool Swap = false;
8380
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008381 // SSE Condition code mapping:
8382 // 0 - EQ
8383 // 1 - LT
8384 // 2 - LE
8385 // 3 - UNORD
8386 // 4 - NEQ
8387 // 5 - NLT
8388 // 6 - NLE
8389 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008390 switch (SetCCOpcode) {
8391 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008392 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008393 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008394 case ISD::SETOGT:
8395 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008396 case ISD::SETLT:
8397 case ISD::SETOLT: SSECC = 1; break;
8398 case ISD::SETOGE:
8399 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008400 case ISD::SETLE:
8401 case ISD::SETOLE: SSECC = 2; break;
8402 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008403 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008404 case ISD::SETNE: SSECC = 4; break;
8405 case ISD::SETULE: Swap = true;
8406 case ISD::SETUGE: SSECC = 5; break;
8407 case ISD::SETULT: Swap = true;
8408 case ISD::SETUGT: SSECC = 6; break;
8409 case ISD::SETO: SSECC = 7; break;
8410 }
8411 if (Swap)
8412 std::swap(Op0, Op1);
8413
Nate Begemanfb8ead02008-07-25 19:05:58 +00008414 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008415 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008416 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008417 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008418 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8419 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008420 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008421 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008422 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008423 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8424 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008425 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008426 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008427 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008428 }
8429 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008430 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008431 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008432
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008433 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008434 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008435 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008436
Nate Begeman30a0de92008-07-17 16:51:19 +00008437 // We are handling one of the integer comparisons here. Since SSE only has
8438 // GT and EQ comparisons for integer, swapping operands and multiple
8439 // operations may be required for some comparisons.
8440 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8441 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008442
Craig Topper0a150352011-11-09 08:06:13 +00008443 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008444 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008445 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8446 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8447 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8448 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008449 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008450
Nate Begeman30a0de92008-07-17 16:51:19 +00008451 switch (SetCCOpcode) {
8452 default: break;
8453 case ISD::SETNE: Invert = true;
8454 case ISD::SETEQ: Opc = EQOpc; break;
8455 case ISD::SETLT: Swap = true;
8456 case ISD::SETGT: Opc = GTOpc; break;
8457 case ISD::SETGE: Swap = true;
8458 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8459 case ISD::SETULT: Swap = true;
8460 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8461 case ISD::SETUGE: Swap = true;
8462 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8463 }
8464 if (Swap)
8465 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008466
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008467 // Check that the operation in question is available (most are plain SSE2,
8468 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperc0d82852011-11-22 00:44:41 +00008469 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008470 return SDValue();
Craig Topperc0d82852011-11-22 00:44:41 +00008471 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008472 return SDValue();
8473
Nate Begeman30a0de92008-07-17 16:51:19 +00008474 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8475 // bits of the inputs before performing those operations.
8476 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008477 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008478 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8479 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008480 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008481 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8482 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008483 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8484 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008485 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008486
Dale Johannesenace16102009-02-03 19:33:06 +00008487 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008488
8489 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008490 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008491 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008492
Nate Begeman30a0de92008-07-17 16:51:19 +00008493 return Result;
8494}
Evan Cheng0488db92007-09-25 01:57:46 +00008495
Evan Cheng370e5342008-12-03 08:38:43 +00008496// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008497static bool isX86LogicalCmp(SDValue Op) {
8498 unsigned Opc = Op.getNode()->getOpcode();
8499 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8500 return true;
8501 if (Op.getResNo() == 1 &&
8502 (Opc == X86ISD::ADD ||
8503 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008504 Opc == X86ISD::ADC ||
8505 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008506 Opc == X86ISD::SMUL ||
8507 Opc == X86ISD::UMUL ||
8508 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008509 Opc == X86ISD::DEC ||
8510 Opc == X86ISD::OR ||
8511 Opc == X86ISD::XOR ||
8512 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008513 return true;
8514
Chris Lattner9637d5b2010-12-05 07:49:54 +00008515 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8516 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008517
Dan Gohman076aee32009-03-04 19:44:21 +00008518 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008519}
8520
Chris Lattnera2b56002010-12-05 01:23:24 +00008521static bool isZero(SDValue V) {
8522 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8523 return C && C->isNullValue();
8524}
8525
Chris Lattner96908b12010-12-05 02:00:51 +00008526static bool isAllOnes(SDValue V) {
8527 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8528 return C && C->isAllOnesValue();
8529}
8530
Dan Gohmand858e902010-04-17 15:26:15 +00008531SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008532 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008533 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008534 SDValue Op1 = Op.getOperand(1);
8535 SDValue Op2 = Op.getOperand(2);
8536 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008537 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008538
Dan Gohman1a492952009-10-20 16:22:37 +00008539 if (Cond.getOpcode() == ISD::SETCC) {
8540 SDValue NewCond = LowerSETCC(Cond, DAG);
8541 if (NewCond.getNode())
8542 Cond = NewCond;
8543 }
Evan Cheng734503b2006-09-11 02:19:56 +00008544
Chris Lattnera2b56002010-12-05 01:23:24 +00008545 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008546 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008547 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008548 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008549 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008550 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8551 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008552 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008553
Chris Lattnera2b56002010-12-05 01:23:24 +00008554 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008555
8556 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008557 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8558 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008559
8560 SDValue CmpOp0 = Cmp.getOperand(0);
8561 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8562 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008563
Chris Lattner96908b12010-12-05 02:00:51 +00008564 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008565 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8566 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008567
Chris Lattner96908b12010-12-05 02:00:51 +00008568 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8569 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008570
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008571 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008572 if (N2C == 0 || !N2C->isNullValue())
8573 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8574 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008575 }
8576 }
8577
Chris Lattnera2b56002010-12-05 01:23:24 +00008578 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008579 if (Cond.getOpcode() == ISD::AND &&
8580 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8581 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008582 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008583 Cond = Cond.getOperand(0);
8584 }
8585
Evan Cheng3f41d662007-10-08 22:16:29 +00008586 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8587 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008588 unsigned CondOpcode = Cond.getOpcode();
8589 if (CondOpcode == X86ISD::SETCC ||
8590 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008591 CC = Cond.getOperand(0);
8592
Dan Gohman475871a2008-07-27 21:46:04 +00008593 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008594 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008595 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008596
Evan Cheng3f41d662007-10-08 22:16:29 +00008597 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008598 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008599 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008600 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008601
Chris Lattnerd1980a52009-03-12 06:52:53 +00008602 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8603 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008604 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008605 addTest = false;
8606 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008607 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8608 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8609 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8610 Cond.getOperand(0).getValueType() != MVT::i8)) {
8611 SDValue LHS = Cond.getOperand(0);
8612 SDValue RHS = Cond.getOperand(1);
8613 unsigned X86Opcode;
8614 unsigned X86Cond;
8615 SDVTList VTs;
8616 switch (CondOpcode) {
8617 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8618 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8619 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8620 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8621 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8622 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8623 default: llvm_unreachable("unexpected overflowing operator");
8624 }
8625 if (CondOpcode == ISD::UMULO)
8626 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8627 MVT::i32);
8628 else
8629 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8630
8631 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8632
8633 if (CondOpcode == ISD::UMULO)
8634 Cond = X86Op.getValue(2);
8635 else
8636 Cond = X86Op.getValue(1);
8637
8638 CC = DAG.getConstant(X86Cond, MVT::i8);
8639 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008640 }
8641
8642 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008643 // Look pass the truncate.
8644 if (Cond.getOpcode() == ISD::TRUNCATE)
8645 Cond = Cond.getOperand(0);
8646
8647 // We know the result of AND is compared against zero. Try to match
8648 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008649 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008650 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008651 if (NewSetCC.getNode()) {
8652 CC = NewSetCC.getOperand(0);
8653 Cond = NewSetCC.getOperand(1);
8654 addTest = false;
8655 }
8656 }
8657 }
8658
8659 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008660 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008661 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008662 }
8663
Benjamin Kramere915ff32010-12-22 23:09:28 +00008664 // a < b ? -1 : 0 -> RES = ~setcc_carry
8665 // a < b ? 0 : -1 -> RES = setcc_carry
8666 // a >= b ? -1 : 0 -> RES = setcc_carry
8667 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8668 if (Cond.getOpcode() == X86ISD::CMP) {
8669 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8670
8671 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8672 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8673 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8674 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8675 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8676 return DAG.getNOT(DL, Res, Res.getValueType());
8677 return Res;
8678 }
8679 }
8680
Evan Cheng0488db92007-09-25 01:57:46 +00008681 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8682 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008683 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008684 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008685 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008686}
8687
Evan Cheng370e5342008-12-03 08:38:43 +00008688// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8689// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8690// from the AND / OR.
8691static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8692 Opc = Op.getOpcode();
8693 if (Opc != ISD::OR && Opc != ISD::AND)
8694 return false;
8695 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8696 Op.getOperand(0).hasOneUse() &&
8697 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8698 Op.getOperand(1).hasOneUse());
8699}
8700
Evan Cheng961d6d42009-02-02 08:19:07 +00008701// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8702// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008703static bool isXor1OfSetCC(SDValue Op) {
8704 if (Op.getOpcode() != ISD::XOR)
8705 return false;
8706 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8707 if (N1C && N1C->getAPIntValue() == 1) {
8708 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8709 Op.getOperand(0).hasOneUse();
8710 }
8711 return false;
8712}
8713
Dan Gohmand858e902010-04-17 15:26:15 +00008714SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008715 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008716 SDValue Chain = Op.getOperand(0);
8717 SDValue Cond = Op.getOperand(1);
8718 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008719 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008720 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008721 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008722
Dan Gohman1a492952009-10-20 16:22:37 +00008723 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008724 // Check for setcc([su]{add,sub,mul}o == 0).
8725 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8726 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8727 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8728 Cond.getOperand(0).getResNo() == 1 &&
8729 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8730 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8731 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8732 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8733 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8734 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8735 Inverted = true;
8736 Cond = Cond.getOperand(0);
8737 } else {
8738 SDValue NewCond = LowerSETCC(Cond, DAG);
8739 if (NewCond.getNode())
8740 Cond = NewCond;
8741 }
Dan Gohman1a492952009-10-20 16:22:37 +00008742 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008743#if 0
8744 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008745 else if (Cond.getOpcode() == X86ISD::ADD ||
8746 Cond.getOpcode() == X86ISD::SUB ||
8747 Cond.getOpcode() == X86ISD::SMUL ||
8748 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008749 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008750#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008751
Evan Chengad9c0a32009-12-15 00:53:42 +00008752 // Look pass (and (setcc_carry (cmp ...)), 1).
8753 if (Cond.getOpcode() == ISD::AND &&
8754 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8755 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008756 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008757 Cond = Cond.getOperand(0);
8758 }
8759
Evan Cheng3f41d662007-10-08 22:16:29 +00008760 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8761 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008762 unsigned CondOpcode = Cond.getOpcode();
8763 if (CondOpcode == X86ISD::SETCC ||
8764 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008765 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008766
Dan Gohman475871a2008-07-27 21:46:04 +00008767 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008768 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008769 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008770 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008771 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008772 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008773 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008774 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008775 default: break;
8776 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008777 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008778 // These can only come from an arithmetic instruction with overflow,
8779 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008780 Cond = Cond.getNode()->getOperand(1);
8781 addTest = false;
8782 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008783 }
Evan Cheng0488db92007-09-25 01:57:46 +00008784 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008785 }
8786 CondOpcode = Cond.getOpcode();
8787 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8788 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8789 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8790 Cond.getOperand(0).getValueType() != MVT::i8)) {
8791 SDValue LHS = Cond.getOperand(0);
8792 SDValue RHS = Cond.getOperand(1);
8793 unsigned X86Opcode;
8794 unsigned X86Cond;
8795 SDVTList VTs;
8796 switch (CondOpcode) {
8797 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8798 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8799 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8800 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8801 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8802 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8803 default: llvm_unreachable("unexpected overflowing operator");
8804 }
8805 if (Inverted)
8806 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8807 if (CondOpcode == ISD::UMULO)
8808 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8809 MVT::i32);
8810 else
8811 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8812
8813 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8814
8815 if (CondOpcode == ISD::UMULO)
8816 Cond = X86Op.getValue(2);
8817 else
8818 Cond = X86Op.getValue(1);
8819
8820 CC = DAG.getConstant(X86Cond, MVT::i8);
8821 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008822 } else {
8823 unsigned CondOpc;
8824 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8825 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008826 if (CondOpc == ISD::OR) {
8827 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8828 // two branches instead of an explicit OR instruction with a
8829 // separate test.
8830 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008831 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008832 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008833 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008834 Chain, Dest, CC, Cmp);
8835 CC = Cond.getOperand(1).getOperand(0);
8836 Cond = Cmp;
8837 addTest = false;
8838 }
8839 } else { // ISD::AND
8840 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8841 // two branches instead of an explicit AND instruction with a
8842 // separate test. However, we only do this if this block doesn't
8843 // have a fall-through edge, because this requires an explicit
8844 // jmp when the condition is false.
8845 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008846 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008847 Op.getNode()->hasOneUse()) {
8848 X86::CondCode CCode =
8849 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8850 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008851 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008852 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008853 // Look for an unconditional branch following this conditional branch.
8854 // We need this because we need to reverse the successors in order
8855 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008856 if (User->getOpcode() == ISD::BR) {
8857 SDValue FalseBB = User->getOperand(1);
8858 SDNode *NewBR =
8859 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008860 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008861 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008862 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008863
Dale Johannesene4d209d2009-02-03 20:21:25 +00008864 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008865 Chain, Dest, CC, Cmp);
8866 X86::CondCode CCode =
8867 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8868 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008869 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008870 Cond = Cmp;
8871 addTest = false;
8872 }
8873 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008874 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008875 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8876 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8877 // It should be transformed during dag combiner except when the condition
8878 // is set by a arithmetics with overflow node.
8879 X86::CondCode CCode =
8880 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8881 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008882 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008883 Cond = Cond.getOperand(0).getOperand(1);
8884 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008885 } else if (Cond.getOpcode() == ISD::SETCC &&
8886 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8887 // For FCMP_OEQ, we can emit
8888 // two branches instead of an explicit AND instruction with a
8889 // separate test. However, we only do this if this block doesn't
8890 // have a fall-through edge, because this requires an explicit
8891 // jmp when the condition is false.
8892 if (Op.getNode()->hasOneUse()) {
8893 SDNode *User = *Op.getNode()->use_begin();
8894 // Look for an unconditional branch following this conditional branch.
8895 // We need this because we need to reverse the successors in order
8896 // to implement FCMP_OEQ.
8897 if (User->getOpcode() == ISD::BR) {
8898 SDValue FalseBB = User->getOperand(1);
8899 SDNode *NewBR =
8900 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8901 assert(NewBR == User);
8902 (void)NewBR;
8903 Dest = FalseBB;
8904
8905 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8906 Cond.getOperand(0), Cond.getOperand(1));
8907 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8908 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8909 Chain, Dest, CC, Cmp);
8910 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8911 Cond = Cmp;
8912 addTest = false;
8913 }
8914 }
8915 } else if (Cond.getOpcode() == ISD::SETCC &&
8916 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8917 // For FCMP_UNE, we can emit
8918 // two branches instead of an explicit AND instruction with a
8919 // separate test. However, we only do this if this block doesn't
8920 // have a fall-through edge, because this requires an explicit
8921 // jmp when the condition is false.
8922 if (Op.getNode()->hasOneUse()) {
8923 SDNode *User = *Op.getNode()->use_begin();
8924 // Look for an unconditional branch following this conditional branch.
8925 // We need this because we need to reverse the successors in order
8926 // to implement FCMP_UNE.
8927 if (User->getOpcode() == ISD::BR) {
8928 SDValue FalseBB = User->getOperand(1);
8929 SDNode *NewBR =
8930 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8931 assert(NewBR == User);
8932 (void)NewBR;
8933
8934 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8935 Cond.getOperand(0), Cond.getOperand(1));
8936 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8937 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8938 Chain, Dest, CC, Cmp);
8939 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8940 Cond = Cmp;
8941 addTest = false;
8942 Dest = FalseBB;
8943 }
8944 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008945 }
Evan Cheng0488db92007-09-25 01:57:46 +00008946 }
8947
8948 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008949 // Look pass the truncate.
8950 if (Cond.getOpcode() == ISD::TRUNCATE)
8951 Cond = Cond.getOperand(0);
8952
8953 // We know the result of AND is compared against zero. Try to match
8954 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008955 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008956 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8957 if (NewSetCC.getNode()) {
8958 CC = NewSetCC.getOperand(0);
8959 Cond = NewSetCC.getOperand(1);
8960 addTest = false;
8961 }
8962 }
8963 }
8964
8965 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008966 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008967 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008968 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008969 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008970 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008971}
8972
Anton Korobeynikove060b532007-04-17 19:34:00 +00008973
8974// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8975// Calls to _alloca is needed to probe the stack when allocating more than 4k
8976// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8977// that the guard pages used by the OS virtual memory manager are allocated in
8978// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008979SDValue
8980X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008981 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008982 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008983 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008984 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008985 "are being used");
8986 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008987 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008988
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008989 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008990 SDValue Chain = Op.getOperand(0);
8991 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008992 // FIXME: Ensure alignment here
8993
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008994 bool Is64Bit = Subtarget->is64Bit();
8995 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008996
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008997 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008998 MachineFunction &MF = DAG.getMachineFunction();
8999 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009000
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009001 if (Is64Bit) {
9002 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009003 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009004 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009005
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009006 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9007 I != E; I++)
9008 if (I->hasNestAttr())
9009 report_fatal_error("Cannot use segmented stacks with functions that "
9010 "have nested arguments.");
9011 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009012
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009013 const TargetRegisterClass *AddrRegClass =
9014 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9015 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9016 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9017 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9018 DAG.getRegister(Vreg, SPTy));
9019 SDValue Ops1[2] = { Value, Chain };
9020 return DAG.getMergeValues(Ops1, 2, dl);
9021 } else {
9022 SDValue Flag;
9023 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009024
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009025 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9026 Flag = Chain.getValue(1);
9027 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009028
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009029 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9030 Flag = Chain.getValue(1);
9031
9032 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9033
9034 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9035 return DAG.getMergeValues(Ops1, 2, dl);
9036 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009037}
9038
Dan Gohmand858e902010-04-17 15:26:15 +00009039SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009040 MachineFunction &MF = DAG.getMachineFunction();
9041 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9042
Dan Gohman69de1932008-02-06 22:27:42 +00009043 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009044 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009045
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009046 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009047 // vastart just stores the address of the VarArgsFrameIndex slot into the
9048 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009049 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9050 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009051 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9052 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009053 }
9054
9055 // __va_list_tag:
9056 // gp_offset (0 - 6 * 8)
9057 // fp_offset (48 - 48 + 8 * 16)
9058 // overflow_arg_area (point to parameters coming in memory).
9059 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009060 SmallVector<SDValue, 8> MemOps;
9061 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009062 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009063 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009064 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9065 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009066 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009067 MemOps.push_back(Store);
9068
9069 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009070 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009071 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009072 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009073 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9074 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009075 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009076 MemOps.push_back(Store);
9077
9078 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009079 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009080 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009081 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9082 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009083 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9084 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009085 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009086 MemOps.push_back(Store);
9087
9088 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009089 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009090 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009091 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9092 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009093 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9094 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009095 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009096 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009097 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009098}
9099
Dan Gohmand858e902010-04-17 15:26:15 +00009100SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009101 assert(Subtarget->is64Bit() &&
9102 "LowerVAARG only handles 64-bit va_arg!");
9103 assert((Subtarget->isTargetLinux() ||
9104 Subtarget->isTargetDarwin()) &&
9105 "Unhandled target in LowerVAARG");
9106 assert(Op.getNode()->getNumOperands() == 4);
9107 SDValue Chain = Op.getOperand(0);
9108 SDValue SrcPtr = Op.getOperand(1);
9109 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9110 unsigned Align = Op.getConstantOperandVal(3);
9111 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009112
Dan Gohman320afb82010-10-12 18:00:49 +00009113 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009114 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009115 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9116 uint8_t ArgMode;
9117
9118 // Decide which area this value should be read from.
9119 // TODO: Implement the AMD64 ABI in its entirety. This simple
9120 // selection mechanism works only for the basic types.
9121 if (ArgVT == MVT::f80) {
9122 llvm_unreachable("va_arg for f80 not yet implemented");
9123 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9124 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9125 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9126 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9127 } else {
9128 llvm_unreachable("Unhandled argument type in LowerVAARG");
9129 }
9130
9131 if (ArgMode == 2) {
9132 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009133 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009134 !(DAG.getMachineFunction()
9135 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009136 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009137 }
9138
9139 // Insert VAARG_64 node into the DAG
9140 // VAARG_64 returns two values: Variable Argument Address, Chain
9141 SmallVector<SDValue, 11> InstOps;
9142 InstOps.push_back(Chain);
9143 InstOps.push_back(SrcPtr);
9144 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9145 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9146 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9147 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9148 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9149 VTs, &InstOps[0], InstOps.size(),
9150 MVT::i64,
9151 MachinePointerInfo(SV),
9152 /*Align=*/0,
9153 /*Volatile=*/false,
9154 /*ReadMem=*/true,
9155 /*WriteMem=*/true);
9156 Chain = VAARG.getValue(1);
9157
9158 // Load the next argument and return it
9159 return DAG.getLoad(ArgVT, dl,
9160 Chain,
9161 VAARG,
9162 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009163 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009164}
9165
Dan Gohmand858e902010-04-17 15:26:15 +00009166SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009167 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009168 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009169 SDValue Chain = Op.getOperand(0);
9170 SDValue DstPtr = Op.getOperand(1);
9171 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009172 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9173 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009174 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009175
Chris Lattnere72f2022010-09-21 05:40:29 +00009176 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009177 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009178 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009179 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009180}
9181
Dan Gohman475871a2008-07-27 21:46:04 +00009182SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009183X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009184 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009185 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009186 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009187 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009188 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009189 case Intrinsic::x86_sse_comieq_ss:
9190 case Intrinsic::x86_sse_comilt_ss:
9191 case Intrinsic::x86_sse_comile_ss:
9192 case Intrinsic::x86_sse_comigt_ss:
9193 case Intrinsic::x86_sse_comige_ss:
9194 case Intrinsic::x86_sse_comineq_ss:
9195 case Intrinsic::x86_sse_ucomieq_ss:
9196 case Intrinsic::x86_sse_ucomilt_ss:
9197 case Intrinsic::x86_sse_ucomile_ss:
9198 case Intrinsic::x86_sse_ucomigt_ss:
9199 case Intrinsic::x86_sse_ucomige_ss:
9200 case Intrinsic::x86_sse_ucomineq_ss:
9201 case Intrinsic::x86_sse2_comieq_sd:
9202 case Intrinsic::x86_sse2_comilt_sd:
9203 case Intrinsic::x86_sse2_comile_sd:
9204 case Intrinsic::x86_sse2_comigt_sd:
9205 case Intrinsic::x86_sse2_comige_sd:
9206 case Intrinsic::x86_sse2_comineq_sd:
9207 case Intrinsic::x86_sse2_ucomieq_sd:
9208 case Intrinsic::x86_sse2_ucomilt_sd:
9209 case Intrinsic::x86_sse2_ucomile_sd:
9210 case Intrinsic::x86_sse2_ucomigt_sd:
9211 case Intrinsic::x86_sse2_ucomige_sd:
9212 case Intrinsic::x86_sse2_ucomineq_sd: {
9213 unsigned Opc = 0;
9214 ISD::CondCode CC = ISD::SETCC_INVALID;
9215 switch (IntNo) {
9216 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009217 case Intrinsic::x86_sse_comieq_ss:
9218 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009219 Opc = X86ISD::COMI;
9220 CC = ISD::SETEQ;
9221 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009222 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009223 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009224 Opc = X86ISD::COMI;
9225 CC = ISD::SETLT;
9226 break;
9227 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009228 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009229 Opc = X86ISD::COMI;
9230 CC = ISD::SETLE;
9231 break;
9232 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009233 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009234 Opc = X86ISD::COMI;
9235 CC = ISD::SETGT;
9236 break;
9237 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009238 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009239 Opc = X86ISD::COMI;
9240 CC = ISD::SETGE;
9241 break;
9242 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009243 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009244 Opc = X86ISD::COMI;
9245 CC = ISD::SETNE;
9246 break;
9247 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009248 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009249 Opc = X86ISD::UCOMI;
9250 CC = ISD::SETEQ;
9251 break;
9252 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009253 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009254 Opc = X86ISD::UCOMI;
9255 CC = ISD::SETLT;
9256 break;
9257 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009258 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009259 Opc = X86ISD::UCOMI;
9260 CC = ISD::SETLE;
9261 break;
9262 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009263 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009264 Opc = X86ISD::UCOMI;
9265 CC = ISD::SETGT;
9266 break;
9267 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009268 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009269 Opc = X86ISD::UCOMI;
9270 CC = ISD::SETGE;
9271 break;
9272 case Intrinsic::x86_sse_ucomineq_ss:
9273 case Intrinsic::x86_sse2_ucomineq_sd:
9274 Opc = X86ISD::UCOMI;
9275 CC = ISD::SETNE;
9276 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009277 }
Evan Cheng734503b2006-09-11 02:19:56 +00009278
Dan Gohman475871a2008-07-27 21:46:04 +00009279 SDValue LHS = Op.getOperand(1);
9280 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009281 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009282 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009283 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9284 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9285 DAG.getConstant(X86CC, MVT::i8), Cond);
9286 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009287 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009288 // Arithmetic intrinsics.
9289 case Intrinsic::x86_sse3_hadd_ps:
9290 case Intrinsic::x86_sse3_hadd_pd:
9291 case Intrinsic::x86_avx_hadd_ps_256:
9292 case Intrinsic::x86_avx_hadd_pd_256:
9293 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9294 Op.getOperand(1), Op.getOperand(2));
9295 case Intrinsic::x86_sse3_hsub_ps:
9296 case Intrinsic::x86_sse3_hsub_pd:
9297 case Intrinsic::x86_avx_hsub_ps_256:
9298 case Intrinsic::x86_avx_hsub_pd_256:
9299 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9300 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009301 case Intrinsic::x86_avx2_psllv_d:
9302 case Intrinsic::x86_avx2_psllv_q:
9303 case Intrinsic::x86_avx2_psllv_d_256:
9304 case Intrinsic::x86_avx2_psllv_q_256:
9305 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9306 Op.getOperand(1), Op.getOperand(2));
9307 case Intrinsic::x86_avx2_psrlv_d:
9308 case Intrinsic::x86_avx2_psrlv_q:
9309 case Intrinsic::x86_avx2_psrlv_d_256:
9310 case Intrinsic::x86_avx2_psrlv_q_256:
9311 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9312 Op.getOperand(1), Op.getOperand(2));
9313 case Intrinsic::x86_avx2_psrav_d:
9314 case Intrinsic::x86_avx2_psrav_d_256:
9315 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9316 Op.getOperand(1), Op.getOperand(2));
9317
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009318 // ptest and testp intrinsics. The intrinsic these come from are designed to
9319 // return an integer value, not just an instruction so lower it to the ptest
9320 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009321 case Intrinsic::x86_sse41_ptestz:
9322 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009323 case Intrinsic::x86_sse41_ptestnzc:
9324 case Intrinsic::x86_avx_ptestz_256:
9325 case Intrinsic::x86_avx_ptestc_256:
9326 case Intrinsic::x86_avx_ptestnzc_256:
9327 case Intrinsic::x86_avx_vtestz_ps:
9328 case Intrinsic::x86_avx_vtestc_ps:
9329 case Intrinsic::x86_avx_vtestnzc_ps:
9330 case Intrinsic::x86_avx_vtestz_pd:
9331 case Intrinsic::x86_avx_vtestc_pd:
9332 case Intrinsic::x86_avx_vtestnzc_pd:
9333 case Intrinsic::x86_avx_vtestz_ps_256:
9334 case Intrinsic::x86_avx_vtestc_ps_256:
9335 case Intrinsic::x86_avx_vtestnzc_ps_256:
9336 case Intrinsic::x86_avx_vtestz_pd_256:
9337 case Intrinsic::x86_avx_vtestc_pd_256:
9338 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9339 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009340 unsigned X86CC = 0;
9341 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009342 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009343 case Intrinsic::x86_avx_vtestz_ps:
9344 case Intrinsic::x86_avx_vtestz_pd:
9345 case Intrinsic::x86_avx_vtestz_ps_256:
9346 case Intrinsic::x86_avx_vtestz_pd_256:
9347 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009348 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009349 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009350 // ZF = 1
9351 X86CC = X86::COND_E;
9352 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009353 case Intrinsic::x86_avx_vtestc_ps:
9354 case Intrinsic::x86_avx_vtestc_pd:
9355 case Intrinsic::x86_avx_vtestc_ps_256:
9356 case Intrinsic::x86_avx_vtestc_pd_256:
9357 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009358 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009359 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009360 // CF = 1
9361 X86CC = X86::COND_B;
9362 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009363 case Intrinsic::x86_avx_vtestnzc_ps:
9364 case Intrinsic::x86_avx_vtestnzc_pd:
9365 case Intrinsic::x86_avx_vtestnzc_ps_256:
9366 case Intrinsic::x86_avx_vtestnzc_pd_256:
9367 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009368 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009369 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009370 // ZF and CF = 0
9371 X86CC = X86::COND_A;
9372 break;
9373 }
Eric Christopherfd179292009-08-27 18:07:15 +00009374
Eric Christopher71c67532009-07-29 00:28:05 +00009375 SDValue LHS = Op.getOperand(1);
9376 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009377 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9378 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009379 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9380 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9381 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009382 }
Evan Cheng5759f972008-05-04 09:15:50 +00009383
9384 // Fix vector shift instructions where the last operand is a non-immediate
9385 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009386 case Intrinsic::x86_avx2_pslli_w:
9387 case Intrinsic::x86_avx2_pslli_d:
9388 case Intrinsic::x86_avx2_pslli_q:
9389 case Intrinsic::x86_avx2_psrli_w:
9390 case Intrinsic::x86_avx2_psrli_d:
9391 case Intrinsic::x86_avx2_psrli_q:
9392 case Intrinsic::x86_avx2_psrai_w:
9393 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009394 case Intrinsic::x86_sse2_pslli_w:
9395 case Intrinsic::x86_sse2_pslli_d:
9396 case Intrinsic::x86_sse2_pslli_q:
9397 case Intrinsic::x86_sse2_psrli_w:
9398 case Intrinsic::x86_sse2_psrli_d:
9399 case Intrinsic::x86_sse2_psrli_q:
9400 case Intrinsic::x86_sse2_psrai_w:
9401 case Intrinsic::x86_sse2_psrai_d:
9402 case Intrinsic::x86_mmx_pslli_w:
9403 case Intrinsic::x86_mmx_pslli_d:
9404 case Intrinsic::x86_mmx_pslli_q:
9405 case Intrinsic::x86_mmx_psrli_w:
9406 case Intrinsic::x86_mmx_psrli_d:
9407 case Intrinsic::x86_mmx_psrli_q:
9408 case Intrinsic::x86_mmx_psrai_w:
9409 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009410 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009411 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009412 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009413
9414 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009415 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009416 switch (IntNo) {
9417 case Intrinsic::x86_sse2_pslli_w:
9418 NewIntNo = Intrinsic::x86_sse2_psll_w;
9419 break;
9420 case Intrinsic::x86_sse2_pslli_d:
9421 NewIntNo = Intrinsic::x86_sse2_psll_d;
9422 break;
9423 case Intrinsic::x86_sse2_pslli_q:
9424 NewIntNo = Intrinsic::x86_sse2_psll_q;
9425 break;
9426 case Intrinsic::x86_sse2_psrli_w:
9427 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9428 break;
9429 case Intrinsic::x86_sse2_psrli_d:
9430 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9431 break;
9432 case Intrinsic::x86_sse2_psrli_q:
9433 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9434 break;
9435 case Intrinsic::x86_sse2_psrai_w:
9436 NewIntNo = Intrinsic::x86_sse2_psra_w;
9437 break;
9438 case Intrinsic::x86_sse2_psrai_d:
9439 NewIntNo = Intrinsic::x86_sse2_psra_d;
9440 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009441 case Intrinsic::x86_avx2_pslli_w:
9442 NewIntNo = Intrinsic::x86_avx2_psll_w;
9443 break;
9444 case Intrinsic::x86_avx2_pslli_d:
9445 NewIntNo = Intrinsic::x86_avx2_psll_d;
9446 break;
9447 case Intrinsic::x86_avx2_pslli_q:
9448 NewIntNo = Intrinsic::x86_avx2_psll_q;
9449 break;
9450 case Intrinsic::x86_avx2_psrli_w:
9451 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9452 break;
9453 case Intrinsic::x86_avx2_psrli_d:
9454 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9455 break;
9456 case Intrinsic::x86_avx2_psrli_q:
9457 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9458 break;
9459 case Intrinsic::x86_avx2_psrai_w:
9460 NewIntNo = Intrinsic::x86_avx2_psra_w;
9461 break;
9462 case Intrinsic::x86_avx2_psrai_d:
9463 NewIntNo = Intrinsic::x86_avx2_psra_d;
9464 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009465 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009466 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009467 switch (IntNo) {
9468 case Intrinsic::x86_mmx_pslli_w:
9469 NewIntNo = Intrinsic::x86_mmx_psll_w;
9470 break;
9471 case Intrinsic::x86_mmx_pslli_d:
9472 NewIntNo = Intrinsic::x86_mmx_psll_d;
9473 break;
9474 case Intrinsic::x86_mmx_pslli_q:
9475 NewIntNo = Intrinsic::x86_mmx_psll_q;
9476 break;
9477 case Intrinsic::x86_mmx_psrli_w:
9478 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9479 break;
9480 case Intrinsic::x86_mmx_psrli_d:
9481 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9482 break;
9483 case Intrinsic::x86_mmx_psrli_q:
9484 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9485 break;
9486 case Intrinsic::x86_mmx_psrai_w:
9487 NewIntNo = Intrinsic::x86_mmx_psra_w;
9488 break;
9489 case Intrinsic::x86_mmx_psrai_d:
9490 NewIntNo = Intrinsic::x86_mmx_psra_d;
9491 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009492 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009493 }
9494 break;
9495 }
9496 }
Mon P Wangefa42202009-09-03 19:56:25 +00009497
9498 // The vector shift intrinsics with scalars uses 32b shift amounts but
9499 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9500 // to be zero.
9501 SDValue ShOps[4];
9502 ShOps[0] = ShAmt;
9503 ShOps[1] = DAG.getConstant(0, MVT::i32);
9504 if (ShAmtVT == MVT::v4i32) {
9505 ShOps[2] = DAG.getUNDEF(MVT::i32);
9506 ShOps[3] = DAG.getUNDEF(MVT::i32);
9507 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9508 } else {
9509 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009510// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009511 }
9512
Owen Andersone50ed302009-08-10 22:56:29 +00009513 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009514 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009515 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009516 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009517 Op.getOperand(1), ShAmt);
9518 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009519 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009520}
Evan Cheng72261582005-12-20 06:22:03 +00009521
Dan Gohmand858e902010-04-17 15:26:15 +00009522SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9523 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009524 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9525 MFI->setReturnAddressIsTaken(true);
9526
Bill Wendling64e87322009-01-16 19:25:27 +00009527 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009528 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009529
9530 if (Depth > 0) {
9531 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9532 SDValue Offset =
9533 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009534 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009535 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009536 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009537 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009538 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009539 }
9540
9541 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009542 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009543 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009544 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009545}
9546
Dan Gohmand858e902010-04-17 15:26:15 +00009547SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009548 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9549 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009550
Owen Andersone50ed302009-08-10 22:56:29 +00009551 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009552 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009553 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9554 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009555 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009556 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009557 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9558 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009559 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009560 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009561}
9562
Dan Gohman475871a2008-07-27 21:46:04 +00009563SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009564 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009565 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009566}
9567
Dan Gohmand858e902010-04-17 15:26:15 +00009568SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009569 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009570 SDValue Chain = Op.getOperand(0);
9571 SDValue Offset = Op.getOperand(1);
9572 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009573 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009574
Dan Gohmand8816272010-08-11 18:14:00 +00009575 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9576 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9577 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009578 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009579
Dan Gohmand8816272010-08-11 18:14:00 +00009580 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9581 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009582 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009583 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9584 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009585 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009586 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009587
Dale Johannesene4d209d2009-02-03 20:21:25 +00009588 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009589 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009590 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009591}
9592
Duncan Sands4a544a72011-09-06 13:37:06 +00009593SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9594 SelectionDAG &DAG) const {
9595 return Op.getOperand(0);
9596}
9597
9598SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9599 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009600 SDValue Root = Op.getOperand(0);
9601 SDValue Trmp = Op.getOperand(1); // trampoline
9602 SDValue FPtr = Op.getOperand(2); // nested function
9603 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009604 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009605
Dan Gohman69de1932008-02-06 22:27:42 +00009606 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009607
9608 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009609 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009610
9611 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009612 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9613 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009614
Evan Cheng0e6a0522011-07-18 20:57:22 +00009615 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9616 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009617
9618 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9619
9620 // Load the pointer to the nested function into R11.
9621 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009622 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009623 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009624 Addr, MachinePointerInfo(TrmpAddr),
9625 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009626
Owen Anderson825b72b2009-08-11 20:47:22 +00009627 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9628 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009629 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9630 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009631 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009632
9633 // Load the 'nest' parameter value into R10.
9634 // R10 is specified in X86CallingConv.td
9635 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009636 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9637 DAG.getConstant(10, MVT::i64));
9638 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009639 Addr, MachinePointerInfo(TrmpAddr, 10),
9640 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009641
Owen Anderson825b72b2009-08-11 20:47:22 +00009642 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9643 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009644 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9645 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009646 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009647
9648 // Jump to the nested function.
9649 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009650 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9651 DAG.getConstant(20, MVT::i64));
9652 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009653 Addr, MachinePointerInfo(TrmpAddr, 20),
9654 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009655
9656 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009657 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9658 DAG.getConstant(22, MVT::i64));
9659 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009660 MachinePointerInfo(TrmpAddr, 22),
9661 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009662
Duncan Sands4a544a72011-09-06 13:37:06 +00009663 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009664 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009665 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009666 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009667 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009668 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009669
9670 switch (CC) {
9671 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009672 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009673 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009674 case CallingConv::X86_StdCall: {
9675 // Pass 'nest' parameter in ECX.
9676 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009677 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009678
9679 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009680 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009681 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009682
Chris Lattner58d74912008-03-12 17:45:29 +00009683 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009684 unsigned InRegCount = 0;
9685 unsigned Idx = 1;
9686
9687 for (FunctionType::param_iterator I = FTy->param_begin(),
9688 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009689 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009690 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009691 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009692
9693 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009694 report_fatal_error("Nest register in use - reduce number of inreg"
9695 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009696 }
9697 }
9698 break;
9699 }
9700 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009701 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009702 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009703 // Pass 'nest' parameter in EAX.
9704 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009705 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009706 break;
9707 }
9708
Dan Gohman475871a2008-07-27 21:46:04 +00009709 SDValue OutChains[4];
9710 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009711
Owen Anderson825b72b2009-08-11 20:47:22 +00009712 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9713 DAG.getConstant(10, MVT::i32));
9714 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009715
Chris Lattnera62fe662010-02-05 19:20:30 +00009716 // This is storing the opcode for MOV32ri.
9717 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009718 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009719 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009720 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009721 Trmp, MachinePointerInfo(TrmpAddr),
9722 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009723
Owen Anderson825b72b2009-08-11 20:47:22 +00009724 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9725 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009726 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9727 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009728 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009729
Chris Lattnera62fe662010-02-05 19:20:30 +00009730 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009731 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9732 DAG.getConstant(5, MVT::i32));
9733 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009734 MachinePointerInfo(TrmpAddr, 5),
9735 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009736
Owen Anderson825b72b2009-08-11 20:47:22 +00009737 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9738 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009739 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9740 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009741 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009742
Duncan Sands4a544a72011-09-06 13:37:06 +00009743 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009744 }
9745}
9746
Dan Gohmand858e902010-04-17 15:26:15 +00009747SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9748 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009749 /*
9750 The rounding mode is in bits 11:10 of FPSR, and has the following
9751 settings:
9752 00 Round to nearest
9753 01 Round to -inf
9754 10 Round to +inf
9755 11 Round to 0
9756
9757 FLT_ROUNDS, on the other hand, expects the following:
9758 -1 Undefined
9759 0 Round to 0
9760 1 Round to nearest
9761 2 Round to +inf
9762 3 Round to -inf
9763
9764 To perform the conversion, we do:
9765 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9766 */
9767
9768 MachineFunction &MF = DAG.getMachineFunction();
9769 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009770 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009771 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009772 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009773 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009774
9775 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009776 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009777 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009778
Michael J. Spencerec38de22010-10-10 22:04:20 +00009779
Chris Lattner2156b792010-09-22 01:11:26 +00009780 MachineMemOperand *MMO =
9781 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9782 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009783
Chris Lattner2156b792010-09-22 01:11:26 +00009784 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9785 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9786 DAG.getVTList(MVT::Other),
9787 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009788
9789 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009790 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009791 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009792
9793 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009794 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009795 DAG.getNode(ISD::SRL, DL, MVT::i16,
9796 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009797 CWD, DAG.getConstant(0x800, MVT::i16)),
9798 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009799 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009800 DAG.getNode(ISD::SRL, DL, MVT::i16,
9801 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009802 CWD, DAG.getConstant(0x400, MVT::i16)),
9803 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009804
Dan Gohman475871a2008-07-27 21:46:04 +00009805 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009806 DAG.getNode(ISD::AND, DL, MVT::i16,
9807 DAG.getNode(ISD::ADD, DL, MVT::i16,
9808 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009809 DAG.getConstant(1, MVT::i16)),
9810 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009811
9812
Duncan Sands83ec4b62008-06-06 12:08:01 +00009813 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009814 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009815}
9816
Dan Gohmand858e902010-04-17 15:26:15 +00009817SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009818 EVT VT = Op.getValueType();
9819 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009820 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009821 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009822
9823 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009824 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009825 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009826 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009827 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009828 }
Evan Cheng18efe262007-12-14 02:13:44 +00009829
Evan Cheng152804e2007-12-14 08:30:15 +00009830 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009831 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009832 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009833
9834 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009835 SDValue Ops[] = {
9836 Op,
9837 DAG.getConstant(NumBits+NumBits-1, OpVT),
9838 DAG.getConstant(X86::COND_E, MVT::i8),
9839 Op.getValue(1)
9840 };
9841 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009842
9843 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009844 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009845
Owen Anderson825b72b2009-08-11 20:47:22 +00009846 if (VT == MVT::i8)
9847 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009848 return Op;
9849}
9850
Chandler Carruthacc068e2011-12-24 10:55:54 +00009851SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9852 SelectionDAG &DAG) const {
9853 EVT VT = Op.getValueType();
9854 EVT OpVT = VT;
9855 unsigned NumBits = VT.getSizeInBits();
9856 DebugLoc dl = Op.getDebugLoc();
9857
9858 Op = Op.getOperand(0);
9859 if (VT == MVT::i8) {
9860 // Zero extend to i32 since there is not an i8 bsr.
9861 OpVT = MVT::i32;
9862 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9863 }
9864
9865 // Issue a bsr (scan bits in reverse).
9866 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
9867 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
9868
9869 // And xor with NumBits-1.
9870 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
9871
9872 if (VT == MVT::i8)
9873 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
9874 return Op;
9875}
9876
Dan Gohmand858e902010-04-17 15:26:15 +00009877SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009878 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00009879 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009880 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009881 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +00009882
9883 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +00009884 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009885 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009886
9887 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009888 SDValue Ops[] = {
9889 Op,
Chandler Carruth77821022011-12-24 12:12:34 +00009890 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009891 DAG.getConstant(X86::COND_E, MVT::i8),
9892 Op.getValue(1)
9893 };
Chandler Carruth77821022011-12-24 12:12:34 +00009894 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +00009895}
9896
Craig Topper13894fa2011-08-24 06:14:18 +00009897// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9898// ones, and then concatenate the result back.
9899static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009900 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009901
9902 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9903 "Unsupported value type for operation");
9904
9905 int NumElems = VT.getVectorNumElements();
9906 DebugLoc dl = Op.getDebugLoc();
9907 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9908 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9909
9910 // Extract the LHS vectors
9911 SDValue LHS = Op.getOperand(0);
9912 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9913 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9914
9915 // Extract the RHS vectors
9916 SDValue RHS = Op.getOperand(1);
9917 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9918 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9919
9920 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9921 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9922
9923 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9924 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9925 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9926}
9927
9928SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9929 assert(Op.getValueType().getSizeInBits() == 256 &&
9930 Op.getValueType().isInteger() &&
9931 "Only handle AVX 256-bit vector integer operation");
9932 return Lower256IntArith(Op, DAG);
9933}
9934
9935SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9936 assert(Op.getValueType().getSizeInBits() == 256 &&
9937 Op.getValueType().isInteger() &&
9938 "Only handle AVX 256-bit vector integer operation");
9939 return Lower256IntArith(Op, DAG);
9940}
9941
9942SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9943 EVT VT = Op.getValueType();
9944
9945 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +00009946 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +00009947 return Lower256IntArith(Op, DAG);
9948
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009949 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009950
Craig Topperaaa643c2011-11-09 07:28:55 +00009951 SDValue A = Op.getOperand(0);
9952 SDValue B = Op.getOperand(1);
9953
9954 if (VT == MVT::v4i64) {
9955 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
9956
9957 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
9958 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
9959 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
9960 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
9961 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
9962 //
9963 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
9964 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
9965 // return AloBlo + AloBhi + AhiBlo;
9966
9967 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9968 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9969 A, DAG.getConstant(32, MVT::i32));
9970 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9971 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9972 B, DAG.getConstant(32, MVT::i32));
9973 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9974 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9975 A, B);
9976 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9977 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9978 A, Bhi);
9979 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9980 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9981 Ahi, B);
9982 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9983 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9984 AloBhi, DAG.getConstant(32, MVT::i32));
9985 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9986 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9987 AhiBlo, DAG.getConstant(32, MVT::i32));
9988 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9989 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
9990 return Res;
9991 }
9992
9993 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
9994
Mon P Wangaf9b9522008-12-18 21:42:19 +00009995 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9996 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9997 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9998 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9999 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10000 //
10001 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10002 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10003 // return AloBlo + AloBhi + AhiBlo;
10004
Dale Johannesene4d209d2009-02-03 20:21:25 +000010005 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010006 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10007 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010008 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010009 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10010 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010011 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010012 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010013 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010014 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010015 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010016 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010017 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010018 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010019 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010020 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010021 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10022 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010023 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010024 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10025 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010026 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10027 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010028 return Res;
10029}
10030
Nadav Rotem43012222011-05-11 08:12:09 +000010031SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10032
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010033 EVT VT = Op.getValueType();
10034 DebugLoc dl = Op.getDebugLoc();
10035 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010036 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010037 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010038
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010039 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010040 return SDValue();
10041
Nadav Rotem43012222011-05-11 08:12:09 +000010042 // Optimize shl/srl/sra with constant shift amount.
10043 if (isSplatVector(Amt.getNode())) {
10044 SDValue SclrAmt = Amt->getOperand(0);
10045 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10046 uint64_t ShiftAmt = C->getZExtValue();
10047
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010048 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10049 // Make a large shift.
10050 SDValue SHL =
10051 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10052 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10053 R, DAG.getConstant(ShiftAmt, MVT::i32));
10054 // Zero out the rightmost bits.
10055 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10056 MVT::i8));
10057 return DAG.getNode(ISD::AND, dl, VT, SHL,
10058 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10059 }
10060
Nadav Rotem43012222011-05-11 08:12:09 +000010061 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10062 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10063 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10064 R, DAG.getConstant(ShiftAmt, MVT::i32));
10065
10066 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10067 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10068 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10069 R, DAG.getConstant(ShiftAmt, MVT::i32));
10070
10071 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10072 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10073 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10074 R, DAG.getConstant(ShiftAmt, MVT::i32));
10075
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010076 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10077 // Make a large shift.
10078 SDValue SRL =
10079 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10080 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10081 R, DAG.getConstant(ShiftAmt, MVT::i32));
10082 // Zero out the leftmost bits.
10083 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10084 MVT::i8));
10085 return DAG.getNode(ISD::AND, dl, VT, SRL,
10086 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10087 }
10088
Nadav Rotem43012222011-05-11 08:12:09 +000010089 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10090 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10091 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10092 R, DAG.getConstant(ShiftAmt, MVT::i32));
10093
10094 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10095 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10096 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10097 R, DAG.getConstant(ShiftAmt, MVT::i32));
10098
10099 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10100 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10101 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10102 R, DAG.getConstant(ShiftAmt, MVT::i32));
10103
10104 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10105 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10106 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10107 R, DAG.getConstant(ShiftAmt, MVT::i32));
10108
10109 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10110 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10111 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10112 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010113
10114 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10115 if (ShiftAmt == 7) {
10116 // R s>> 7 === R s< 0
10117 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10118 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10119 }
10120
10121 // R s>> a === ((R u>> a) ^ m) - m
10122 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10123 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10124 MVT::i8));
10125 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10126 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10127 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10128 return Res;
10129 }
Craig Topper46154eb2011-11-11 07:39:23 +000010130
Craig Topper0d86d462011-11-20 00:12:05 +000010131 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10132 if (Op.getOpcode() == ISD::SHL) {
10133 // Make a large shift.
10134 SDValue SHL =
10135 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10136 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10137 R, DAG.getConstant(ShiftAmt, MVT::i32));
10138 // Zero out the rightmost bits.
10139 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10140 MVT::i8));
10141 return DAG.getNode(ISD::AND, dl, VT, SHL,
10142 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010143 }
Craig Topper0d86d462011-11-20 00:12:05 +000010144 if (Op.getOpcode() == ISD::SRL) {
10145 // Make a large shift.
10146 SDValue SRL =
10147 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10148 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10149 R, DAG.getConstant(ShiftAmt, MVT::i32));
10150 // Zero out the leftmost bits.
10151 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10152 MVT::i8));
10153 return DAG.getNode(ISD::AND, dl, VT, SRL,
10154 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10155 }
10156 if (Op.getOpcode() == ISD::SRA) {
10157 if (ShiftAmt == 7) {
10158 // R s>> 7 === R s< 0
10159 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10160 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10161 }
10162
10163 // R s>> a === ((R u>> a) ^ m) - m
10164 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10165 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10166 MVT::i8));
10167 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10168 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10169 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10170 return Res;
10171 }
10172 }
Nadav Rotem43012222011-05-11 08:12:09 +000010173 }
10174 }
10175
10176 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010177 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010178 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10179 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10180 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10181
10182 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010183
Nate Begeman51409212010-07-28 00:21:48 +000010184 std::vector<Constant*> CV(4, CI);
10185 Constant *C = ConstantVector::get(CV);
10186 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10187 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010188 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010189 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010190
10191 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010192 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010193 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10194 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10195 }
Nadav Rotem43012222011-05-11 08:12:09 +000010196 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Lang Hames8b99c1e2011-12-17 01:08:46 +000010197 assert((Subtarget->hasSSE2() || Subtarget->hasAVX()) &&
10198 "Need SSE2 for pslli/pcmpeq.");
10199
Nate Begeman51409212010-07-28 00:21:48 +000010200 // a = a << 5;
10201 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10202 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10203 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10204
Lang Hames8b99c1e2011-12-17 01:08:46 +000010205 // Turn 'a' into a mask suitable for VSELECT
10206 SDValue VSelM = DAG.getConstant(0x80, VT);
10207 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10208 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10209 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10210 OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010211
Lang Hames8b99c1e2011-12-17 01:08:46 +000010212 SDValue CM1 = DAG.getConstant(0x0f, VT);
10213 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010214
Lang Hames8b99c1e2011-12-17 01:08:46 +000010215 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10216 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Nate Begeman51409212010-07-28 00:21:48 +000010217 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10218 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10219 DAG.getConstant(4, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010220 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10221
Nate Begeman51409212010-07-28 00:21:48 +000010222 // a += a
10223 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010224 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10225 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10226 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10227 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010228
Lang Hames8b99c1e2011-12-17 01:08:46 +000010229 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10230 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Nate Begeman51409212010-07-28 00:21:48 +000010231 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10232 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10233 DAG.getConstant(2, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010234 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10235
Nate Begeman51409212010-07-28 00:21:48 +000010236 // a += a
10237 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010238 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10239 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10240 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10241 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010242
Lang Hames8b99c1e2011-12-17 01:08:46 +000010243 // return VSELECT(r, r+r, a);
10244 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010245 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010246 return R;
10247 }
Craig Topper46154eb2011-11-11 07:39:23 +000010248
10249 // Decompose 256-bit shifts into smaller 128-bit shifts.
10250 if (VT.getSizeInBits() == 256) {
10251 int NumElems = VT.getVectorNumElements();
10252 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10253 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10254
10255 // Extract the two vectors
10256 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10257 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10258 DAG, dl);
10259
10260 // Recreate the shift amount vectors
10261 SDValue Amt1, Amt2;
10262 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10263 // Constant shift amount
10264 SmallVector<SDValue, 4> Amt1Csts;
10265 SmallVector<SDValue, 4> Amt2Csts;
10266 for (int i = 0; i < NumElems/2; ++i)
10267 Amt1Csts.push_back(Amt->getOperand(i));
10268 for (int i = NumElems/2; i < NumElems; ++i)
10269 Amt2Csts.push_back(Amt->getOperand(i));
10270
10271 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10272 &Amt1Csts[0], NumElems/2);
10273 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10274 &Amt2Csts[0], NumElems/2);
10275 } else {
10276 // Variable shift amount
10277 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10278 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10279 DAG, dl);
10280 }
10281
10282 // Issue new vector shifts for the smaller types
10283 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10284 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10285
10286 // Concatenate the result back
10287 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10288 }
10289
Nate Begeman51409212010-07-28 00:21:48 +000010290 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010291}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010292
Dan Gohmand858e902010-04-17 15:26:15 +000010293SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010294 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10295 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010296 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10297 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010298 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010299 SDValue LHS = N->getOperand(0);
10300 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010301 unsigned BaseOp = 0;
10302 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010303 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010304 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010305 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010306 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010307 // A subtract of one will be selected as a INC. Note that INC doesn't
10308 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010309 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10310 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010311 BaseOp = X86ISD::INC;
10312 Cond = X86::COND_O;
10313 break;
10314 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010315 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010316 Cond = X86::COND_O;
10317 break;
10318 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010319 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010320 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010321 break;
10322 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010323 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10324 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010325 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10326 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010327 BaseOp = X86ISD::DEC;
10328 Cond = X86::COND_O;
10329 break;
10330 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010331 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010332 Cond = X86::COND_O;
10333 break;
10334 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010335 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010336 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010337 break;
10338 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010339 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010340 Cond = X86::COND_O;
10341 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010342 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10343 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10344 MVT::i32);
10345 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010346
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010347 SDValue SetCC =
10348 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10349 DAG.getConstant(X86::COND_O, MVT::i32),
10350 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010351
Dan Gohman6e5fda22011-07-22 18:45:15 +000010352 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010353 }
Bill Wendling74c37652008-12-09 22:08:41 +000010354 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010355
Bill Wendling61edeb52008-12-02 01:06:39 +000010356 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010357 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010358 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010359
Bill Wendling61edeb52008-12-02 01:06:39 +000010360 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010361 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10362 DAG.getConstant(Cond, MVT::i32),
10363 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010364
Dan Gohman6e5fda22011-07-22 18:45:15 +000010365 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010366}
10367
Chad Rosier30450e82011-12-22 22:35:21 +000010368SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10369 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010370 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010371 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10372 EVT VT = Op.getValueType();
10373
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010374 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010375 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10376 ExtraVT.getScalarType().getSizeInBits();
10377 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10378
10379 unsigned SHLIntrinsicsID = 0;
10380 unsigned SRAIntrinsicsID = 0;
10381 switch (VT.getSimpleVT().SimpleTy) {
10382 default:
10383 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010384 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010385 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10386 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10387 break;
Craig Toppera124f942011-11-21 01:12:36 +000010388 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010389 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10390 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10391 break;
Craig Toppera124f942011-11-21 01:12:36 +000010392 case MVT::v8i32:
10393 case MVT::v16i16:
10394 if (!Subtarget->hasAVX())
10395 return SDValue();
10396 if (!Subtarget->hasAVX2()) {
10397 // needs to be split
10398 int NumElems = VT.getVectorNumElements();
10399 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10400 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10401
10402 // Extract the LHS vectors
10403 SDValue LHS = Op.getOperand(0);
10404 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10405 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10406
10407 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10408 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10409
10410 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10411 int ExtraNumElems = ExtraVT.getVectorNumElements();
10412 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10413 ExtraNumElems/2);
10414 SDValue Extra = DAG.getValueType(ExtraVT);
10415
10416 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10417 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10418
10419 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10420 }
10421 if (VT == MVT::v8i32) {
10422 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10423 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10424 } else {
10425 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10426 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10427 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010428 }
10429
10430 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10431 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010432 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010433
Nadav Rotema7934dd2011-10-10 19:31:45 +000010434 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10435 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10436 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010437 }
10438
10439 return SDValue();
10440}
10441
10442
Eric Christopher9a9d2752010-07-22 02:48:34 +000010443SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10444 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010445
Eric Christopher77ed1352011-07-08 00:04:56 +000010446 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10447 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010448 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010449 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010450 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010451 SDValue Ops[] = {
10452 DAG.getRegister(X86::ESP, MVT::i32), // Base
10453 DAG.getTargetConstant(1, MVT::i8), // Scale
10454 DAG.getRegister(0, MVT::i32), // Index
10455 DAG.getTargetConstant(0, MVT::i32), // Disp
10456 DAG.getRegister(0, MVT::i32), // Segment.
10457 Zero,
10458 Chain
10459 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010460 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010461 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10462 array_lengthof(Ops));
10463 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010464 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010465
Eric Christopher9a9d2752010-07-22 02:48:34 +000010466 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010467 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010468 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010469
Chris Lattner132929a2010-08-14 17:26:09 +000010470 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10471 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10472 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10473 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010474
Chris Lattner132929a2010-08-14 17:26:09 +000010475 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10476 if (!Op1 && !Op2 && !Op3 && Op4)
10477 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010478
Chris Lattner132929a2010-08-14 17:26:09 +000010479 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10480 if (Op1 && !Op2 && !Op3 && !Op4)
10481 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010482
10483 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010484 // (MFENCE)>;
10485 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010486}
10487
Eli Friedman14648462011-07-27 22:21:52 +000010488SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10489 SelectionDAG &DAG) const {
10490 DebugLoc dl = Op.getDebugLoc();
10491 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10492 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10493 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10494 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10495
10496 // The only fence that needs an instruction is a sequentially-consistent
10497 // cross-thread fence.
10498 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10499 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10500 // no-sse2). There isn't any reason to disable it if the target processor
10501 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010502 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010503 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10504
10505 SDValue Chain = Op.getOperand(0);
10506 SDValue Zero = DAG.getConstant(0, MVT::i32);
10507 SDValue Ops[] = {
10508 DAG.getRegister(X86::ESP, MVT::i32), // Base
10509 DAG.getTargetConstant(1, MVT::i8), // Scale
10510 DAG.getRegister(0, MVT::i32), // Index
10511 DAG.getTargetConstant(0, MVT::i32), // Disp
10512 DAG.getRegister(0, MVT::i32), // Segment.
10513 Zero,
10514 Chain
10515 };
10516 SDNode *Res =
10517 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10518 array_lengthof(Ops));
10519 return SDValue(Res, 0);
10520 }
10521
10522 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10523 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10524}
10525
10526
Dan Gohmand858e902010-04-17 15:26:15 +000010527SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010528 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010529 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010530 unsigned Reg = 0;
10531 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010532 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010533 default:
10534 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010535 case MVT::i8: Reg = X86::AL; size = 1; break;
10536 case MVT::i16: Reg = X86::AX; size = 2; break;
10537 case MVT::i32: Reg = X86::EAX; size = 4; break;
10538 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010539 assert(Subtarget->is64Bit() && "Node not type legal!");
10540 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010541 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010542 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010543 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010544 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010545 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010546 Op.getOperand(1),
10547 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010548 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010549 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010550 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010551 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10552 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10553 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010554 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010555 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010556 return cpOut;
10557}
10558
Duncan Sands1607f052008-12-01 11:39:25 +000010559SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010560 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010561 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010562 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010563 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010564 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010565 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010566 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10567 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010568 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010569 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10570 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010571 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010572 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010573 rdx.getValue(1)
10574 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010575 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010576}
10577
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010578SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010579 SelectionDAG &DAG) const {
10580 EVT SrcVT = Op.getOperand(0).getValueType();
10581 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010582 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010583 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010584 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010585 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010586 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010587 // i64 <=> MMX conversions are Legal.
10588 if (SrcVT==MVT::i64 && DstVT.isVector())
10589 return Op;
10590 if (DstVT==MVT::i64 && SrcVT.isVector())
10591 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010592 // MMX <=> MMX conversions are Legal.
10593 if (SrcVT.isVector() && DstVT.isVector())
10594 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010595 // All other conversions need to be expanded.
10596 return SDValue();
10597}
Chris Lattner5b856542010-12-20 00:59:46 +000010598
Dan Gohmand858e902010-04-17 15:26:15 +000010599SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010600 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010601 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010602 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010603 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010604 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010605 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010606 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010607 Node->getOperand(0),
10608 Node->getOperand(1), negOp,
10609 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010610 cast<AtomicSDNode>(Node)->getAlignment(),
10611 cast<AtomicSDNode>(Node)->getOrdering(),
10612 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010613}
10614
Eli Friedman327236c2011-08-24 20:50:09 +000010615static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10616 SDNode *Node = Op.getNode();
10617 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010618 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010619
10620 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010621 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10622 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10623 // (The only way to get a 16-byte store is cmpxchg16b)
10624 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10625 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10626 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010627 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10628 cast<AtomicSDNode>(Node)->getMemoryVT(),
10629 Node->getOperand(0),
10630 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010631 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010632 cast<AtomicSDNode>(Node)->getOrdering(),
10633 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010634 return Swap.getValue(1);
10635 }
10636 // Other atomic stores have a simple pattern.
10637 return Op;
10638}
10639
Chris Lattner5b856542010-12-20 00:59:46 +000010640static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10641 EVT VT = Op.getNode()->getValueType(0);
10642
10643 // Let legalize expand this if it isn't a legal type yet.
10644 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10645 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010646
Chris Lattner5b856542010-12-20 00:59:46 +000010647 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010648
Chris Lattner5b856542010-12-20 00:59:46 +000010649 unsigned Opc;
10650 bool ExtraOp = false;
10651 switch (Op.getOpcode()) {
10652 default: assert(0 && "Invalid code");
10653 case ISD::ADDC: Opc = X86ISD::ADD; break;
10654 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10655 case ISD::SUBC: Opc = X86ISD::SUB; break;
10656 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10657 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010658
Chris Lattner5b856542010-12-20 00:59:46 +000010659 if (!ExtraOp)
10660 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10661 Op.getOperand(1));
10662 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10663 Op.getOperand(1), Op.getOperand(2));
10664}
10665
Evan Cheng0db9fe62006-04-25 20:13:52 +000010666/// LowerOperation - Provide custom lowering hooks for some operations.
10667///
Dan Gohmand858e902010-04-17 15:26:15 +000010668SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010669 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010670 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010671 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010672 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010673 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010674 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10675 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010676 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010677 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010678 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010679 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10680 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10681 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010682 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010683 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010684 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10685 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10686 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010687 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010688 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010689 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010690 case ISD::SHL_PARTS:
10691 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010692 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010693 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010694 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010695 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010696 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010697 case ISD::FABS: return LowerFABS(Op, DAG);
10698 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010699 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010700 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010701 case ISD::SETCC: return LowerSETCC(Op, DAG);
10702 case ISD::SELECT: return LowerSELECT(Op, DAG);
10703 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010704 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010705 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010706 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010707 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010708 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010709 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10710 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010711 case ISD::FRAME_TO_ARGS_OFFSET:
10712 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010713 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010714 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010715 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10716 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010717 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010718 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010719 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010720 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010721 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010722 case ISD::SRA:
10723 case ISD::SRL:
10724 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010725 case ISD::SADDO:
10726 case ISD::UADDO:
10727 case ISD::SSUBO:
10728 case ISD::USUBO:
10729 case ISD::SMULO:
10730 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010731 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010732 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010733 case ISD::ADDC:
10734 case ISD::ADDE:
10735 case ISD::SUBC:
10736 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010737 case ISD::ADD: return LowerADD(Op, DAG);
10738 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010739 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010740}
10741
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010742static void ReplaceATOMIC_LOAD(SDNode *Node,
10743 SmallVectorImpl<SDValue> &Results,
10744 SelectionDAG &DAG) {
10745 DebugLoc dl = Node->getDebugLoc();
10746 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10747
10748 // Convert wide load -> cmpxchg8b/cmpxchg16b
10749 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10750 // (The only way to get a 16-byte load is cmpxchg16b)
10751 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010752 SDValue Zero = DAG.getConstant(0, VT);
10753 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010754 Node->getOperand(0),
10755 Node->getOperand(1), Zero, Zero,
10756 cast<AtomicSDNode>(Node)->getMemOperand(),
10757 cast<AtomicSDNode>(Node)->getOrdering(),
10758 cast<AtomicSDNode>(Node)->getSynchScope());
10759 Results.push_back(Swap.getValue(0));
10760 Results.push_back(Swap.getValue(1));
10761}
10762
Duncan Sands1607f052008-12-01 11:39:25 +000010763void X86TargetLowering::
10764ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010765 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010766 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010767 assert (Node->getValueType(0) == MVT::i64 &&
10768 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010769
10770 SDValue Chain = Node->getOperand(0);
10771 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010772 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010773 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010774 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010775 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010776 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010777 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010778 SDValue Result =
10779 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10780 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010781 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010782 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010783 Results.push_back(Result.getValue(2));
10784}
10785
Duncan Sands126d9072008-07-04 11:47:58 +000010786/// ReplaceNodeResults - Replace a node with an illegal result type
10787/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010788void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10789 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010790 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010791 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010792 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010793 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010794 assert(false && "Do not know how to custom type legalize this operation!");
10795 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010796 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010797 case ISD::ADDC:
10798 case ISD::ADDE:
10799 case ISD::SUBC:
10800 case ISD::SUBE:
10801 // We don't want to expand or promote these.
10802 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010803 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010804 std::pair<SDValue,SDValue> Vals =
10805 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010806 SDValue FIST = Vals.first, StackSlot = Vals.second;
10807 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010808 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010809 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010810 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010811 MachinePointerInfo(),
10812 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010813 }
10814 return;
10815 }
10816 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010817 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010818 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010819 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010820 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010821 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010822 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010823 eax.getValue(2));
10824 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10825 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010826 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010827 Results.push_back(edx.getValue(1));
10828 return;
10829 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010830 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010831 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010832 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010833 bool Regs64bit = T == MVT::i128;
10834 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010835 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010836 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10837 DAG.getConstant(0, HalfT));
10838 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10839 DAG.getConstant(1, HalfT));
10840 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10841 Regs64bit ? X86::RAX : X86::EAX,
10842 cpInL, SDValue());
10843 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10844 Regs64bit ? X86::RDX : X86::EDX,
10845 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010846 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010847 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10848 DAG.getConstant(0, HalfT));
10849 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10850 DAG.getConstant(1, HalfT));
10851 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10852 Regs64bit ? X86::RBX : X86::EBX,
10853 swapInL, cpInH.getValue(1));
10854 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10855 Regs64bit ? X86::RCX : X86::ECX,
10856 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010857 SDValue Ops[] = { swapInH.getValue(0),
10858 N->getOperand(1),
10859 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010860 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010861 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010862 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10863 X86ISD::LCMPXCHG8_DAG;
10864 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010865 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010866 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10867 Regs64bit ? X86::RAX : X86::EAX,
10868 HalfT, Result.getValue(1));
10869 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10870 Regs64bit ? X86::RDX : X86::EDX,
10871 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010872 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010873 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010874 Results.push_back(cpOutH.getValue(1));
10875 return;
10876 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010877 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010878 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10879 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010880 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010881 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10882 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010883 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010884 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10885 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010886 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010887 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10888 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010889 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010890 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10891 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010892 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010893 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10894 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010895 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010896 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10897 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010898 case ISD::ATOMIC_LOAD:
10899 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010900 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010901}
10902
Evan Cheng72261582005-12-20 06:22:03 +000010903const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10904 switch (Opcode) {
10905 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010906 case X86ISD::BSF: return "X86ISD::BSF";
10907 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010908 case X86ISD::SHLD: return "X86ISD::SHLD";
10909 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010910 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010911 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010912 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010913 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010914 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010915 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010916 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10917 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10918 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010919 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010920 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010921 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010922 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010923 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010924 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010925 case X86ISD::COMI: return "X86ISD::COMI";
10926 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010927 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010928 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010929 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10930 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010931 case X86ISD::CMOV: return "X86ISD::CMOV";
10932 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010933 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010934 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10935 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010936 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010937 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010938 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010939 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010940 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010941 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10942 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010943 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010944 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010945 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010946 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010947 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010948 case X86ISD::HADD: return "X86ISD::HADD";
10949 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010950 case X86ISD::FHADD: return "X86ISD::FHADD";
10951 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010952 case X86ISD::FMAX: return "X86ISD::FMAX";
10953 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010954 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10955 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010956 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010957 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010958 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010959 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010960 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010961 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10962 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010963 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10964 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10965 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10966 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10967 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10968 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010969 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10970 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010971 case X86ISD::VSHL: return "X86ISD::VSHL";
10972 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010973 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10974 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10975 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10976 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10977 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10978 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10979 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10980 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10981 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10982 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010983 case X86ISD::ADD: return "X86ISD::ADD";
10984 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010985 case X86ISD::ADC: return "X86ISD::ADC";
10986 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010987 case X86ISD::SMUL: return "X86ISD::SMUL";
10988 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010989 case X86ISD::INC: return "X86ISD::INC";
10990 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010991 case X86ISD::OR: return "X86ISD::OR";
10992 case X86ISD::XOR: return "X86ISD::XOR";
10993 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000010994 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000010995 case X86ISD::BLSI: return "X86ISD::BLSI";
10996 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
10997 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000010998 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010999 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011000 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011001 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11002 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11003 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11004 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11005 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11006 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
Craig Topperb3982da2011-12-31 23:50:21 +000011007 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011008 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011009 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011010 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011011 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11012 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011013 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11014 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11015 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11016 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11017 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11018 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11019 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011020 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11021 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011022 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011023 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011024 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011025 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011026 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011027 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011028 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011029 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011030 }
11031}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011032
Chris Lattnerc9addb72007-03-30 23:15:24 +000011033// isLegalAddressingMode - Return true if the addressing mode represented
11034// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011035bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011036 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011037 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011038 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011039 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011040
Chris Lattnerc9addb72007-03-30 23:15:24 +000011041 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011042 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011043 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011044
Chris Lattnerc9addb72007-03-30 23:15:24 +000011045 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011046 unsigned GVFlags =
11047 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011048
Chris Lattnerdfed4132009-07-10 07:38:24 +000011049 // If a reference to this global requires an extra load, we can't fold it.
11050 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011051 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011052
Chris Lattnerdfed4132009-07-10 07:38:24 +000011053 // If BaseGV requires a register for the PIC base, we cannot also have a
11054 // BaseReg specified.
11055 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011056 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011057
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011058 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011059 if ((M != CodeModel::Small || R != Reloc::Static) &&
11060 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011061 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011062 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011063
Chris Lattnerc9addb72007-03-30 23:15:24 +000011064 switch (AM.Scale) {
11065 case 0:
11066 case 1:
11067 case 2:
11068 case 4:
11069 case 8:
11070 // These scales always work.
11071 break;
11072 case 3:
11073 case 5:
11074 case 9:
11075 // These scales are formed with basereg+scalereg. Only accept if there is
11076 // no basereg yet.
11077 if (AM.HasBaseReg)
11078 return false;
11079 break;
11080 default: // Other stuff never works.
11081 return false;
11082 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011083
Chris Lattnerc9addb72007-03-30 23:15:24 +000011084 return true;
11085}
11086
11087
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011088bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011089 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011090 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011091 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11092 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011093 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011094 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011095 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011096}
11097
Owen Andersone50ed302009-08-10 22:56:29 +000011098bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011099 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011100 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011101 unsigned NumBits1 = VT1.getSizeInBits();
11102 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011103 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011104 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011105 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011106}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011107
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011108bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011109 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011110 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011111}
11112
Owen Andersone50ed302009-08-10 22:56:29 +000011113bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011114 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011115 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011116}
11117
Owen Andersone50ed302009-08-10 22:56:29 +000011118bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011119 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011120 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011121}
11122
Evan Cheng60c07e12006-07-05 22:17:51 +000011123/// isShuffleMaskLegal - Targets can use this to indicate that they only
11124/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11125/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11126/// are assumed to be legal.
11127bool
Eric Christopherfd179292009-08-27 18:07:15 +000011128X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011129 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011130 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011131 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011132 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011133
Nate Begemana09008b2009-10-19 02:17:23 +000011134 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011135 return (VT.getVectorNumElements() == 2 ||
11136 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11137 isMOVLMask(M, VT) ||
11138 isSHUFPMask(M, VT) ||
11139 isPSHUFDMask(M, VT) ||
11140 isPSHUFHWMask(M, VT) ||
11141 isPSHUFLWMask(M, VT) ||
Craig Topperc0d82852011-11-22 00:44:41 +000011142 isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011143 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11144 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011145 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11146 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011147}
11148
Dan Gohman7d8143f2008-04-09 20:09:42 +000011149bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011150X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011151 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011152 unsigned NumElts = VT.getVectorNumElements();
11153 // FIXME: This collection of masks seems suspect.
11154 if (NumElts == 2)
11155 return true;
11156 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11157 return (isMOVLMask(Mask, VT) ||
11158 isCommutedMOVLMask(Mask, VT, true) ||
11159 isSHUFPMask(Mask, VT) ||
Craig Topper1ff73d72011-12-06 04:59:07 +000011160 isSHUFPMask(Mask, VT, /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011161 }
11162 return false;
11163}
11164
11165//===----------------------------------------------------------------------===//
11166// X86 Scheduler Hooks
11167//===----------------------------------------------------------------------===//
11168
Mon P Wang63307c32008-05-05 19:05:59 +000011169// private utility function
11170MachineBasicBlock *
11171X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11172 MachineBasicBlock *MBB,
11173 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011174 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011175 unsigned LoadOpc,
11176 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011177 unsigned notOpc,
11178 unsigned EAXreg,
11179 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011180 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011181 // For the atomic bitwise operator, we generate
11182 // thisMBB:
11183 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011184 // ld t1 = [bitinstr.addr]
11185 // op t2 = t1, [bitinstr.val]
11186 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011187 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11188 // bz newMBB
11189 // fallthrough -->nextMBB
11190 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11191 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011192 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011193 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011194
Mon P Wang63307c32008-05-05 19:05:59 +000011195 /// First build the CFG
11196 MachineFunction *F = MBB->getParent();
11197 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011198 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11199 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11200 F->insert(MBBIter, newMBB);
11201 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011202
Dan Gohman14152b42010-07-06 20:24:04 +000011203 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11204 nextMBB->splice(nextMBB->begin(), thisMBB,
11205 llvm::next(MachineBasicBlock::iterator(bInstr)),
11206 thisMBB->end());
11207 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011208
Mon P Wang63307c32008-05-05 19:05:59 +000011209 // Update thisMBB to fall through to newMBB
11210 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011211
Mon P Wang63307c32008-05-05 19:05:59 +000011212 // newMBB jumps to itself and fall through to nextMBB
11213 newMBB->addSuccessor(nextMBB);
11214 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011215
Mon P Wang63307c32008-05-05 19:05:59 +000011216 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011217 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011218 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011219 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011220 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011221 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011222 int numArgs = bInstr->getNumOperands() - 1;
11223 for (int i=0; i < numArgs; ++i)
11224 argOpers[i] = &bInstr->getOperand(i+1);
11225
11226 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011227 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011228 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011229
Dale Johannesen140be2d2008-08-19 18:47:28 +000011230 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011231 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011232 for (int i=0; i <= lastAddrIndx; ++i)
11233 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011234
Dale Johannesen140be2d2008-08-19 18:47:28 +000011235 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011236 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011237 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011238 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011239 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011240 tt = t1;
11241
Dale Johannesen140be2d2008-08-19 18:47:28 +000011242 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011243 assert((argOpers[valArgIndx]->isReg() ||
11244 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011245 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011246 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011247 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011248 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011249 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011250 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011251 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011252
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011253 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011254 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011255
Dale Johannesene4d209d2009-02-03 20:21:25 +000011256 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011257 for (int i=0; i <= lastAddrIndx; ++i)
11258 (*MIB).addOperand(*argOpers[i]);
11259 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011260 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011261 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11262 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011263
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011264 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011265 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011266
Mon P Wang63307c32008-05-05 19:05:59 +000011267 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011268 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011269
Dan Gohman14152b42010-07-06 20:24:04 +000011270 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011271 return nextMBB;
11272}
11273
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011274// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011275MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011276X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11277 MachineBasicBlock *MBB,
11278 unsigned regOpcL,
11279 unsigned regOpcH,
11280 unsigned immOpcL,
11281 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011282 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011283 // For the atomic bitwise operator, we generate
11284 // thisMBB (instructions are in pairs, except cmpxchg8b)
11285 // ld t1,t2 = [bitinstr.addr]
11286 // newMBB:
11287 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11288 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011289 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011290 // mov ECX, EBX <- t5, t6
11291 // mov EAX, EDX <- t1, t2
11292 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11293 // mov t3, t4 <- EAX, EDX
11294 // bz newMBB
11295 // result in out1, out2
11296 // fallthrough -->nextMBB
11297
11298 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11299 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011300 const unsigned NotOpc = X86::NOT32r;
11301 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11302 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11303 MachineFunction::iterator MBBIter = MBB;
11304 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011305
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011306 /// First build the CFG
11307 MachineFunction *F = MBB->getParent();
11308 MachineBasicBlock *thisMBB = MBB;
11309 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11310 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11311 F->insert(MBBIter, newMBB);
11312 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011313
Dan Gohman14152b42010-07-06 20:24:04 +000011314 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11315 nextMBB->splice(nextMBB->begin(), thisMBB,
11316 llvm::next(MachineBasicBlock::iterator(bInstr)),
11317 thisMBB->end());
11318 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011319
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011320 // Update thisMBB to fall through to newMBB
11321 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011322
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011323 // newMBB jumps to itself and fall through to nextMBB
11324 newMBB->addSuccessor(nextMBB);
11325 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011326
Dale Johannesene4d209d2009-02-03 20:21:25 +000011327 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011328 // Insert instructions into newMBB based on incoming instruction
11329 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011330 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011331 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011332 MachineOperand& dest1Oper = bInstr->getOperand(0);
11333 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011334 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11335 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011336 argOpers[i] = &bInstr->getOperand(i+2);
11337
Dan Gohman71ea4e52010-05-14 21:01:44 +000011338 // We use some of the operands multiple times, so conservatively just
11339 // clear any kill flags that might be present.
11340 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11341 argOpers[i]->setIsKill(false);
11342 }
11343
Evan Chengad5b52f2010-01-08 19:14:57 +000011344 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011345 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011346
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011347 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011348 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011349 for (int i=0; i <= lastAddrIndx; ++i)
11350 (*MIB).addOperand(*argOpers[i]);
11351 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011352 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011353 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011354 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011355 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011356 MachineOperand newOp3 = *(argOpers[3]);
11357 if (newOp3.isImm())
11358 newOp3.setImm(newOp3.getImm()+4);
11359 else
11360 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011361 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011362 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011363
11364 // t3/4 are defined later, at the bottom of the loop
11365 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11366 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011367 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011368 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011369 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011370 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11371
Evan Cheng306b4ca2010-01-08 23:41:50 +000011372 // The subsequent operations should be using the destination registers of
11373 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011374 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011375 t1 = F->getRegInfo().createVirtualRegister(RC);
11376 t2 = F->getRegInfo().createVirtualRegister(RC);
11377 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11378 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011379 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011380 t1 = dest1Oper.getReg();
11381 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011382 }
11383
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011384 int valArgIndx = lastAddrIndx + 1;
11385 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011386 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011387 "invalid operand");
11388 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11389 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011390 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011391 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011392 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011393 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011394 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011395 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011396 (*MIB).addOperand(*argOpers[valArgIndx]);
11397 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011398 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011399 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011400 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011401 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011402 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011403 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011404 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011405 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011406 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011407 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011408
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011409 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011410 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011411 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011412 MIB.addReg(t2);
11413
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011414 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011415 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011416 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011417 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011418
Dale Johannesene4d209d2009-02-03 20:21:25 +000011419 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011420 for (int i=0; i <= lastAddrIndx; ++i)
11421 (*MIB).addOperand(*argOpers[i]);
11422
11423 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011424 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11425 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011426
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011427 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011428 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011429 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011430 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011431
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011432 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011433 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011434
Dan Gohman14152b42010-07-06 20:24:04 +000011435 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011436 return nextMBB;
11437}
11438
11439// private utility function
11440MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011441X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11442 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011443 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011444 // For the atomic min/max operator, we generate
11445 // thisMBB:
11446 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011447 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011448 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011449 // cmp t1, t2
11450 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011451 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011452 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11453 // bz newMBB
11454 // fallthrough -->nextMBB
11455 //
11456 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11457 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011458 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011459 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011460
Mon P Wang63307c32008-05-05 19:05:59 +000011461 /// First build the CFG
11462 MachineFunction *F = MBB->getParent();
11463 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011464 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11465 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11466 F->insert(MBBIter, newMBB);
11467 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011468
Dan Gohman14152b42010-07-06 20:24:04 +000011469 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11470 nextMBB->splice(nextMBB->begin(), thisMBB,
11471 llvm::next(MachineBasicBlock::iterator(mInstr)),
11472 thisMBB->end());
11473 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011474
Mon P Wang63307c32008-05-05 19:05:59 +000011475 // Update thisMBB to fall through to newMBB
11476 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011477
Mon P Wang63307c32008-05-05 19:05:59 +000011478 // newMBB jumps to newMBB and fall through to nextMBB
11479 newMBB->addSuccessor(nextMBB);
11480 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011481
Dale Johannesene4d209d2009-02-03 20:21:25 +000011482 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011483 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011484 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011485 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011486 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011487 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011488 int numArgs = mInstr->getNumOperands() - 1;
11489 for (int i=0; i < numArgs; ++i)
11490 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011491
Mon P Wang63307c32008-05-05 19:05:59 +000011492 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011493 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011494 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011495
Mon P Wangab3e7472008-05-05 22:56:23 +000011496 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011497 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011498 for (int i=0; i <= lastAddrIndx; ++i)
11499 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011500
Mon P Wang63307c32008-05-05 19:05:59 +000011501 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011502 assert((argOpers[valArgIndx]->isReg() ||
11503 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011504 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011505
11506 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011507 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011508 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011509 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011510 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011511 (*MIB).addOperand(*argOpers[valArgIndx]);
11512
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011513 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011514 MIB.addReg(t1);
11515
Dale Johannesene4d209d2009-02-03 20:21:25 +000011516 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011517 MIB.addReg(t1);
11518 MIB.addReg(t2);
11519
11520 // Generate movc
11521 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011522 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011523 MIB.addReg(t2);
11524 MIB.addReg(t1);
11525
11526 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011527 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011528 for (int i=0; i <= lastAddrIndx; ++i)
11529 (*MIB).addOperand(*argOpers[i]);
11530 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011531 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011532 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11533 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011534
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011535 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011536 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011537
Mon P Wang63307c32008-05-05 19:05:59 +000011538 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011539 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011540
Dan Gohman14152b42010-07-06 20:24:04 +000011541 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011542 return nextMBB;
11543}
11544
Eric Christopherf83a5de2009-08-27 18:08:16 +000011545// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011546// or XMM0_V32I8 in AVX all of this code can be replaced with that
11547// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011548MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011549X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011550 unsigned numArgs, bool memArg) const {
Craig Topperc0d82852011-11-22 00:44:41 +000011551 assert(Subtarget->hasSSE42orAVX() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011552 "Target must have SSE4.2 or AVX features enabled");
11553
Eric Christopherb120ab42009-08-18 22:50:32 +000011554 DebugLoc dl = MI->getDebugLoc();
11555 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011556 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011557 if (!Subtarget->hasAVX()) {
11558 if (memArg)
11559 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11560 else
11561 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11562 } else {
11563 if (memArg)
11564 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11565 else
11566 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11567 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011568
Eric Christopher41c902f2010-11-30 08:20:21 +000011569 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011570 for (unsigned i = 0; i < numArgs; ++i) {
11571 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011572 if (!(Op.isReg() && Op.isImplicit()))
11573 MIB.addOperand(Op);
11574 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011575 BuildMI(*BB, MI, dl,
11576 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11577 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011578 .addReg(X86::XMM0);
11579
Dan Gohman14152b42010-07-06 20:24:04 +000011580 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011581 return BB;
11582}
11583
11584MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011585X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011586 DebugLoc dl = MI->getDebugLoc();
11587 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011588
Eric Christopher228232b2010-11-30 07:20:12 +000011589 // Address into RAX/EAX, other two args into ECX, EDX.
11590 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11591 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11592 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11593 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011594 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011595
Eric Christopher228232b2010-11-30 07:20:12 +000011596 unsigned ValOps = X86::AddrNumOperands;
11597 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11598 .addReg(MI->getOperand(ValOps).getReg());
11599 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11600 .addReg(MI->getOperand(ValOps+1).getReg());
11601
11602 // The instruction doesn't actually take any operands though.
11603 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011604
Eric Christopher228232b2010-11-30 07:20:12 +000011605 MI->eraseFromParent(); // The pseudo is gone now.
11606 return BB;
11607}
11608
11609MachineBasicBlock *
11610X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011611 DebugLoc dl = MI->getDebugLoc();
11612 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011613
Eric Christopher228232b2010-11-30 07:20:12 +000011614 // First arg in ECX, the second in EAX.
11615 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11616 .addReg(MI->getOperand(0).getReg());
11617 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11618 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011619
Eric Christopher228232b2010-11-30 07:20:12 +000011620 // The instruction doesn't actually take any operands though.
11621 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011622
Eric Christopher228232b2010-11-30 07:20:12 +000011623 MI->eraseFromParent(); // The pseudo is gone now.
11624 return BB;
11625}
11626
11627MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011628X86TargetLowering::EmitVAARG64WithCustomInserter(
11629 MachineInstr *MI,
11630 MachineBasicBlock *MBB) const {
11631 // Emit va_arg instruction on X86-64.
11632
11633 // Operands to this pseudo-instruction:
11634 // 0 ) Output : destination address (reg)
11635 // 1-5) Input : va_list address (addr, i64mem)
11636 // 6 ) ArgSize : Size (in bytes) of vararg type
11637 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11638 // 8 ) Align : Alignment of type
11639 // 9 ) EFLAGS (implicit-def)
11640
11641 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11642 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11643
11644 unsigned DestReg = MI->getOperand(0).getReg();
11645 MachineOperand &Base = MI->getOperand(1);
11646 MachineOperand &Scale = MI->getOperand(2);
11647 MachineOperand &Index = MI->getOperand(3);
11648 MachineOperand &Disp = MI->getOperand(4);
11649 MachineOperand &Segment = MI->getOperand(5);
11650 unsigned ArgSize = MI->getOperand(6).getImm();
11651 unsigned ArgMode = MI->getOperand(7).getImm();
11652 unsigned Align = MI->getOperand(8).getImm();
11653
11654 // Memory Reference
11655 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11656 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11657 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11658
11659 // Machine Information
11660 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11661 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11662 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11663 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11664 DebugLoc DL = MI->getDebugLoc();
11665
11666 // struct va_list {
11667 // i32 gp_offset
11668 // i32 fp_offset
11669 // i64 overflow_area (address)
11670 // i64 reg_save_area (address)
11671 // }
11672 // sizeof(va_list) = 24
11673 // alignment(va_list) = 8
11674
11675 unsigned TotalNumIntRegs = 6;
11676 unsigned TotalNumXMMRegs = 8;
11677 bool UseGPOffset = (ArgMode == 1);
11678 bool UseFPOffset = (ArgMode == 2);
11679 unsigned MaxOffset = TotalNumIntRegs * 8 +
11680 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11681
11682 /* Align ArgSize to a multiple of 8 */
11683 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11684 bool NeedsAlign = (Align > 8);
11685
11686 MachineBasicBlock *thisMBB = MBB;
11687 MachineBasicBlock *overflowMBB;
11688 MachineBasicBlock *offsetMBB;
11689 MachineBasicBlock *endMBB;
11690
11691 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11692 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11693 unsigned OffsetReg = 0;
11694
11695 if (!UseGPOffset && !UseFPOffset) {
11696 // If we only pull from the overflow region, we don't create a branch.
11697 // We don't need to alter control flow.
11698 OffsetDestReg = 0; // unused
11699 OverflowDestReg = DestReg;
11700
11701 offsetMBB = NULL;
11702 overflowMBB = thisMBB;
11703 endMBB = thisMBB;
11704 } else {
11705 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11706 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11707 // If not, pull from overflow_area. (branch to overflowMBB)
11708 //
11709 // thisMBB
11710 // | .
11711 // | .
11712 // offsetMBB overflowMBB
11713 // | .
11714 // | .
11715 // endMBB
11716
11717 // Registers for the PHI in endMBB
11718 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11719 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11720
11721 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11722 MachineFunction *MF = MBB->getParent();
11723 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11724 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11725 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11726
11727 MachineFunction::iterator MBBIter = MBB;
11728 ++MBBIter;
11729
11730 // Insert the new basic blocks
11731 MF->insert(MBBIter, offsetMBB);
11732 MF->insert(MBBIter, overflowMBB);
11733 MF->insert(MBBIter, endMBB);
11734
11735 // Transfer the remainder of MBB and its successor edges to endMBB.
11736 endMBB->splice(endMBB->begin(), thisMBB,
11737 llvm::next(MachineBasicBlock::iterator(MI)),
11738 thisMBB->end());
11739 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11740
11741 // Make offsetMBB and overflowMBB successors of thisMBB
11742 thisMBB->addSuccessor(offsetMBB);
11743 thisMBB->addSuccessor(overflowMBB);
11744
11745 // endMBB is a successor of both offsetMBB and overflowMBB
11746 offsetMBB->addSuccessor(endMBB);
11747 overflowMBB->addSuccessor(endMBB);
11748
11749 // Load the offset value into a register
11750 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11751 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11752 .addOperand(Base)
11753 .addOperand(Scale)
11754 .addOperand(Index)
11755 .addDisp(Disp, UseFPOffset ? 4 : 0)
11756 .addOperand(Segment)
11757 .setMemRefs(MMOBegin, MMOEnd);
11758
11759 // Check if there is enough room left to pull this argument.
11760 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11761 .addReg(OffsetReg)
11762 .addImm(MaxOffset + 8 - ArgSizeA8);
11763
11764 // Branch to "overflowMBB" if offset >= max
11765 // Fall through to "offsetMBB" otherwise
11766 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11767 .addMBB(overflowMBB);
11768 }
11769
11770 // In offsetMBB, emit code to use the reg_save_area.
11771 if (offsetMBB) {
11772 assert(OffsetReg != 0);
11773
11774 // Read the reg_save_area address.
11775 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11776 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11777 .addOperand(Base)
11778 .addOperand(Scale)
11779 .addOperand(Index)
11780 .addDisp(Disp, 16)
11781 .addOperand(Segment)
11782 .setMemRefs(MMOBegin, MMOEnd);
11783
11784 // Zero-extend the offset
11785 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11786 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11787 .addImm(0)
11788 .addReg(OffsetReg)
11789 .addImm(X86::sub_32bit);
11790
11791 // Add the offset to the reg_save_area to get the final address.
11792 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11793 .addReg(OffsetReg64)
11794 .addReg(RegSaveReg);
11795
11796 // Compute the offset for the next argument
11797 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11798 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11799 .addReg(OffsetReg)
11800 .addImm(UseFPOffset ? 16 : 8);
11801
11802 // Store it back into the va_list.
11803 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11804 .addOperand(Base)
11805 .addOperand(Scale)
11806 .addOperand(Index)
11807 .addDisp(Disp, UseFPOffset ? 4 : 0)
11808 .addOperand(Segment)
11809 .addReg(NextOffsetReg)
11810 .setMemRefs(MMOBegin, MMOEnd);
11811
11812 // Jump to endMBB
11813 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11814 .addMBB(endMBB);
11815 }
11816
11817 //
11818 // Emit code to use overflow area
11819 //
11820
11821 // Load the overflow_area address into a register.
11822 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11823 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11824 .addOperand(Base)
11825 .addOperand(Scale)
11826 .addOperand(Index)
11827 .addDisp(Disp, 8)
11828 .addOperand(Segment)
11829 .setMemRefs(MMOBegin, MMOEnd);
11830
11831 // If we need to align it, do so. Otherwise, just copy the address
11832 // to OverflowDestReg.
11833 if (NeedsAlign) {
11834 // Align the overflow address
11835 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11836 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11837
11838 // aligned_addr = (addr + (align-1)) & ~(align-1)
11839 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11840 .addReg(OverflowAddrReg)
11841 .addImm(Align-1);
11842
11843 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11844 .addReg(TmpReg)
11845 .addImm(~(uint64_t)(Align-1));
11846 } else {
11847 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11848 .addReg(OverflowAddrReg);
11849 }
11850
11851 // Compute the next overflow address after this argument.
11852 // (the overflow address should be kept 8-byte aligned)
11853 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11854 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11855 .addReg(OverflowDestReg)
11856 .addImm(ArgSizeA8);
11857
11858 // Store the new overflow address.
11859 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11860 .addOperand(Base)
11861 .addOperand(Scale)
11862 .addOperand(Index)
11863 .addDisp(Disp, 8)
11864 .addOperand(Segment)
11865 .addReg(NextAddrReg)
11866 .setMemRefs(MMOBegin, MMOEnd);
11867
11868 // If we branched, emit the PHI to the front of endMBB.
11869 if (offsetMBB) {
11870 BuildMI(*endMBB, endMBB->begin(), DL,
11871 TII->get(X86::PHI), DestReg)
11872 .addReg(OffsetDestReg).addMBB(offsetMBB)
11873 .addReg(OverflowDestReg).addMBB(overflowMBB);
11874 }
11875
11876 // Erase the pseudo instruction
11877 MI->eraseFromParent();
11878
11879 return endMBB;
11880}
11881
11882MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011883X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11884 MachineInstr *MI,
11885 MachineBasicBlock *MBB) const {
11886 // Emit code to save XMM registers to the stack. The ABI says that the
11887 // number of registers to save is given in %al, so it's theoretically
11888 // possible to do an indirect jump trick to avoid saving all of them,
11889 // however this code takes a simpler approach and just executes all
11890 // of the stores if %al is non-zero. It's less code, and it's probably
11891 // easier on the hardware branch predictor, and stores aren't all that
11892 // expensive anyway.
11893
11894 // Create the new basic blocks. One block contains all the XMM stores,
11895 // and one block is the final destination regardless of whether any
11896 // stores were performed.
11897 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11898 MachineFunction *F = MBB->getParent();
11899 MachineFunction::iterator MBBIter = MBB;
11900 ++MBBIter;
11901 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11902 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11903 F->insert(MBBIter, XMMSaveMBB);
11904 F->insert(MBBIter, EndMBB);
11905
Dan Gohman14152b42010-07-06 20:24:04 +000011906 // Transfer the remainder of MBB and its successor edges to EndMBB.
11907 EndMBB->splice(EndMBB->begin(), MBB,
11908 llvm::next(MachineBasicBlock::iterator(MI)),
11909 MBB->end());
11910 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11911
Dan Gohmand6708ea2009-08-15 01:38:56 +000011912 // The original block will now fall through to the XMM save block.
11913 MBB->addSuccessor(XMMSaveMBB);
11914 // The XMMSaveMBB will fall through to the end block.
11915 XMMSaveMBB->addSuccessor(EndMBB);
11916
11917 // Now add the instructions.
11918 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11919 DebugLoc DL = MI->getDebugLoc();
11920
11921 unsigned CountReg = MI->getOperand(0).getReg();
11922 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11923 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11924
11925 if (!Subtarget->isTargetWin64()) {
11926 // If %al is 0, branch around the XMM save block.
11927 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011928 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011929 MBB->addSuccessor(EndMBB);
11930 }
11931
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011932 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011933 // In the XMM save block, save all the XMM argument registers.
11934 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11935 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011936 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011937 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011938 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011939 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011940 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011941 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011942 .addFrameIndex(RegSaveFrameIndex)
11943 .addImm(/*Scale=*/1)
11944 .addReg(/*IndexReg=*/0)
11945 .addImm(/*Disp=*/Offset)
11946 .addReg(/*Segment=*/0)
11947 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011948 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011949 }
11950
Dan Gohman14152b42010-07-06 20:24:04 +000011951 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011952
11953 return EndMBB;
11954}
Mon P Wang63307c32008-05-05 19:05:59 +000011955
Evan Cheng60c07e12006-07-05 22:17:51 +000011956MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011957X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011958 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011959 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11960 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011961
Chris Lattner52600972009-09-02 05:57:00 +000011962 // To "insert" a SELECT_CC instruction, we actually have to insert the
11963 // diamond control-flow pattern. The incoming instruction knows the
11964 // destination vreg to set, the condition code register to branch on, the
11965 // true/false values to select between, and a branch opcode to use.
11966 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11967 MachineFunction::iterator It = BB;
11968 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011969
Chris Lattner52600972009-09-02 05:57:00 +000011970 // thisMBB:
11971 // ...
11972 // TrueVal = ...
11973 // cmpTY ccX, r1, r2
11974 // bCC copy1MBB
11975 // fallthrough --> copy0MBB
11976 MachineBasicBlock *thisMBB = BB;
11977 MachineFunction *F = BB->getParent();
11978 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11979 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011980 F->insert(It, copy0MBB);
11981 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011982
Bill Wendling730c07e2010-06-25 20:48:10 +000011983 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11984 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011985 if (!MI->killsRegister(X86::EFLAGS)) {
11986 copy0MBB->addLiveIn(X86::EFLAGS);
11987 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011988 }
11989
Dan Gohman14152b42010-07-06 20:24:04 +000011990 // Transfer the remainder of BB and its successor edges to sinkMBB.
11991 sinkMBB->splice(sinkMBB->begin(), BB,
11992 llvm::next(MachineBasicBlock::iterator(MI)),
11993 BB->end());
11994 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11995
11996 // Add the true and fallthrough blocks as its successors.
11997 BB->addSuccessor(copy0MBB);
11998 BB->addSuccessor(sinkMBB);
11999
12000 // Create the conditional branch instruction.
12001 unsigned Opc =
12002 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12003 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12004
Chris Lattner52600972009-09-02 05:57:00 +000012005 // copy0MBB:
12006 // %FalseValue = ...
12007 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012008 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012009
Chris Lattner52600972009-09-02 05:57:00 +000012010 // sinkMBB:
12011 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12012 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012013 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12014 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012015 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12016 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12017
Dan Gohman14152b42010-07-06 20:24:04 +000012018 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012019 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012020}
12021
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012022MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012023X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12024 bool Is64Bit) const {
12025 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12026 DebugLoc DL = MI->getDebugLoc();
12027 MachineFunction *MF = BB->getParent();
12028 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12029
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012030 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012031
12032 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12033 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12034
12035 // BB:
12036 // ... [Till the alloca]
12037 // If stacklet is not large enough, jump to mallocMBB
12038 //
12039 // bumpMBB:
12040 // Allocate by subtracting from RSP
12041 // Jump to continueMBB
12042 //
12043 // mallocMBB:
12044 // Allocate by call to runtime
12045 //
12046 // continueMBB:
12047 // ...
12048 // [rest of original BB]
12049 //
12050
12051 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12052 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12053 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12054
12055 MachineRegisterInfo &MRI = MF->getRegInfo();
12056 const TargetRegisterClass *AddrRegClass =
12057 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12058
12059 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12060 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12061 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012062 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012063 sizeVReg = MI->getOperand(1).getReg(),
12064 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12065
12066 MachineFunction::iterator MBBIter = BB;
12067 ++MBBIter;
12068
12069 MF->insert(MBBIter, bumpMBB);
12070 MF->insert(MBBIter, mallocMBB);
12071 MF->insert(MBBIter, continueMBB);
12072
12073 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12074 (MachineBasicBlock::iterator(MI)), BB->end());
12075 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12076
12077 // Add code to the main basic block to check if the stack limit has been hit,
12078 // and if so, jump to mallocMBB otherwise to bumpMBB.
12079 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012080 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012081 .addReg(tmpSPVReg).addReg(sizeVReg);
12082 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12083 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012084 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012085 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12086
12087 // bumpMBB simply decreases the stack pointer, since we know the current
12088 // stacklet has enough space.
12089 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012090 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012091 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012092 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012093 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12094
12095 // Calls into a routine in libgcc to allocate more space from the heap.
12096 if (Is64Bit) {
12097 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12098 .addReg(sizeVReg);
12099 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12100 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12101 } else {
12102 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12103 .addImm(12);
12104 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12105 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12106 .addExternalSymbol("__morestack_allocate_stack_space");
12107 }
12108
12109 if (!Is64Bit)
12110 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12111 .addImm(16);
12112
12113 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12114 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12115 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12116
12117 // Set up the CFG correctly.
12118 BB->addSuccessor(bumpMBB);
12119 BB->addSuccessor(mallocMBB);
12120 mallocMBB->addSuccessor(continueMBB);
12121 bumpMBB->addSuccessor(continueMBB);
12122
12123 // Take care of the PHI nodes.
12124 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12125 MI->getOperand(0).getReg())
12126 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12127 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12128
12129 // Delete the original pseudo instruction.
12130 MI->eraseFromParent();
12131
12132 // And we're done.
12133 return continueMBB;
12134}
12135
12136MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012137X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012138 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012139 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12140 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012141
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012142 assert(!Subtarget->isTargetEnvMacho());
12143
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012144 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12145 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012146
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012147 if (Subtarget->isTargetWin64()) {
12148 if (Subtarget->isTargetCygMing()) {
12149 // ___chkstk(Mingw64):
12150 // Clobbers R10, R11, RAX and EFLAGS.
12151 // Updates RSP.
12152 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12153 .addExternalSymbol("___chkstk")
12154 .addReg(X86::RAX, RegState::Implicit)
12155 .addReg(X86::RSP, RegState::Implicit)
12156 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12157 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12158 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12159 } else {
12160 // __chkstk(MSVCRT): does not update stack pointer.
12161 // Clobbers R10, R11 and EFLAGS.
12162 // FIXME: RAX(allocated size) might be reused and not killed.
12163 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12164 .addExternalSymbol("__chkstk")
12165 .addReg(X86::RAX, RegState::Implicit)
12166 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12167 // RAX has the offset to subtracted from RSP.
12168 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12169 .addReg(X86::RSP)
12170 .addReg(X86::RAX);
12171 }
12172 } else {
12173 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012174 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12175
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012176 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12177 .addExternalSymbol(StackProbeSymbol)
12178 .addReg(X86::EAX, RegState::Implicit)
12179 .addReg(X86::ESP, RegState::Implicit)
12180 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12181 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12182 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12183 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012184
Dan Gohman14152b42010-07-06 20:24:04 +000012185 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012186 return BB;
12187}
Chris Lattner52600972009-09-02 05:57:00 +000012188
12189MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012190X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12191 MachineBasicBlock *BB) const {
12192 // This is pretty easy. We're taking the value that we received from
12193 // our load from the relocation, sticking it in either RDI (x86-64)
12194 // or EAX and doing an indirect call. The return value will then
12195 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012196 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012197 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012198 DebugLoc DL = MI->getDebugLoc();
12199 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012200
12201 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012202 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012203
Eric Christopher30ef0e52010-06-03 04:07:48 +000012204 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012205 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12206 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012207 .addReg(X86::RIP)
12208 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012209 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012210 MI->getOperand(3).getTargetFlags())
12211 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012212 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012213 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012214 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012215 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12216 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012217 .addReg(0)
12218 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012219 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012220 MI->getOperand(3).getTargetFlags())
12221 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012222 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012223 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012224 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012225 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12226 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012227 .addReg(TII->getGlobalBaseReg(F))
12228 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012229 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012230 MI->getOperand(3).getTargetFlags())
12231 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012232 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012233 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012234 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012235
Dan Gohman14152b42010-07-06 20:24:04 +000012236 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012237 return BB;
12238}
12239
12240MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012241X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012242 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012243 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012244 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012245 case X86::TAILJMPd64:
12246 case X86::TAILJMPr64:
12247 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012248 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012249 case X86::TCRETURNdi64:
12250 case X86::TCRETURNri64:
12251 case X86::TCRETURNmi64:
12252 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12253 // On AMD64, additional defs should be added before register allocation.
12254 if (!Subtarget->isTargetWin64()) {
12255 MI->addRegisterDefined(X86::RSI);
12256 MI->addRegisterDefined(X86::RDI);
12257 MI->addRegisterDefined(X86::XMM6);
12258 MI->addRegisterDefined(X86::XMM7);
12259 MI->addRegisterDefined(X86::XMM8);
12260 MI->addRegisterDefined(X86::XMM9);
12261 MI->addRegisterDefined(X86::XMM10);
12262 MI->addRegisterDefined(X86::XMM11);
12263 MI->addRegisterDefined(X86::XMM12);
12264 MI->addRegisterDefined(X86::XMM13);
12265 MI->addRegisterDefined(X86::XMM14);
12266 MI->addRegisterDefined(X86::XMM15);
12267 }
12268 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012269 case X86::WIN_ALLOCA:
12270 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012271 case X86::SEG_ALLOCA_32:
12272 return EmitLoweredSegAlloca(MI, BB, false);
12273 case X86::SEG_ALLOCA_64:
12274 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012275 case X86::TLSCall_32:
12276 case X86::TLSCall_64:
12277 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012278 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012279 case X86::CMOV_FR32:
12280 case X86::CMOV_FR64:
12281 case X86::CMOV_V4F32:
12282 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012283 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012284 case X86::CMOV_V8F32:
12285 case X86::CMOV_V4F64:
12286 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012287 case X86::CMOV_GR16:
12288 case X86::CMOV_GR32:
12289 case X86::CMOV_RFP32:
12290 case X86::CMOV_RFP64:
12291 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012292 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012293
Dale Johannesen849f2142007-07-03 00:53:03 +000012294 case X86::FP32_TO_INT16_IN_MEM:
12295 case X86::FP32_TO_INT32_IN_MEM:
12296 case X86::FP32_TO_INT64_IN_MEM:
12297 case X86::FP64_TO_INT16_IN_MEM:
12298 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012299 case X86::FP64_TO_INT64_IN_MEM:
12300 case X86::FP80_TO_INT16_IN_MEM:
12301 case X86::FP80_TO_INT32_IN_MEM:
12302 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012303 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12304 DebugLoc DL = MI->getDebugLoc();
12305
Evan Cheng60c07e12006-07-05 22:17:51 +000012306 // Change the floating point control register to use "round towards zero"
12307 // mode when truncating to an integer value.
12308 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012309 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012310 addFrameReference(BuildMI(*BB, MI, DL,
12311 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012312
12313 // Load the old value of the high byte of the control word...
12314 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012315 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012316 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012317 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012318
12319 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012320 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012321 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012322
12323 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012324 addFrameReference(BuildMI(*BB, MI, DL,
12325 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012326
12327 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012328 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012329 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012330
12331 // Get the X86 opcode to use.
12332 unsigned Opc;
12333 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012334 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012335 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12336 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12337 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12338 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12339 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12340 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012341 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12342 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12343 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012344 }
12345
12346 X86AddressMode AM;
12347 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012348 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012349 AM.BaseType = X86AddressMode::RegBase;
12350 AM.Base.Reg = Op.getReg();
12351 } else {
12352 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012353 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012354 }
12355 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012356 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012357 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012358 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012359 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012360 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012361 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012362 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012363 AM.GV = Op.getGlobal();
12364 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012365 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012366 }
Dan Gohman14152b42010-07-06 20:24:04 +000012367 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012368 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012369
12370 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012371 addFrameReference(BuildMI(*BB, MI, DL,
12372 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012373
Dan Gohman14152b42010-07-06 20:24:04 +000012374 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012375 return BB;
12376 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012377 // String/text processing lowering.
12378 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012379 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012380 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12381 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012382 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012383 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12384 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012385 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012386 return EmitPCMP(MI, BB, 5, false /* in mem */);
12387 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012388 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012389 return EmitPCMP(MI, BB, 5, true /* in mem */);
12390
Eric Christopher228232b2010-11-30 07:20:12 +000012391 // Thread synchronization.
12392 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012393 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012394 case X86::MWAIT:
12395 return EmitMwait(MI, BB);
12396
Eric Christopherb120ab42009-08-18 22:50:32 +000012397 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012398 case X86::ATOMAND32:
12399 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012400 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012401 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012402 X86::NOT32r, X86::EAX,
12403 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012404 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012405 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12406 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012407 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012408 X86::NOT32r, X86::EAX,
12409 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012410 case X86::ATOMXOR32:
12411 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012412 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012413 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012414 X86::NOT32r, X86::EAX,
12415 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012416 case X86::ATOMNAND32:
12417 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012418 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012419 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012420 X86::NOT32r, X86::EAX,
12421 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012422 case X86::ATOMMIN32:
12423 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12424 case X86::ATOMMAX32:
12425 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12426 case X86::ATOMUMIN32:
12427 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12428 case X86::ATOMUMAX32:
12429 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012430
12431 case X86::ATOMAND16:
12432 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12433 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012434 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012435 X86::NOT16r, X86::AX,
12436 X86::GR16RegisterClass);
12437 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012438 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012439 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012440 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012441 X86::NOT16r, X86::AX,
12442 X86::GR16RegisterClass);
12443 case X86::ATOMXOR16:
12444 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12445 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012446 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012447 X86::NOT16r, X86::AX,
12448 X86::GR16RegisterClass);
12449 case X86::ATOMNAND16:
12450 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12451 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012452 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012453 X86::NOT16r, X86::AX,
12454 X86::GR16RegisterClass, true);
12455 case X86::ATOMMIN16:
12456 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12457 case X86::ATOMMAX16:
12458 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12459 case X86::ATOMUMIN16:
12460 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12461 case X86::ATOMUMAX16:
12462 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12463
12464 case X86::ATOMAND8:
12465 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12466 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012467 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012468 X86::NOT8r, X86::AL,
12469 X86::GR8RegisterClass);
12470 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012471 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012472 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012473 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012474 X86::NOT8r, X86::AL,
12475 X86::GR8RegisterClass);
12476 case X86::ATOMXOR8:
12477 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12478 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012479 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012480 X86::NOT8r, X86::AL,
12481 X86::GR8RegisterClass);
12482 case X86::ATOMNAND8:
12483 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12484 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012485 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012486 X86::NOT8r, X86::AL,
12487 X86::GR8RegisterClass, true);
12488 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012489 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012490 case X86::ATOMAND64:
12491 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012492 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012493 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012494 X86::NOT64r, X86::RAX,
12495 X86::GR64RegisterClass);
12496 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012497 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12498 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012499 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012500 X86::NOT64r, X86::RAX,
12501 X86::GR64RegisterClass);
12502 case X86::ATOMXOR64:
12503 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012504 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012505 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012506 X86::NOT64r, X86::RAX,
12507 X86::GR64RegisterClass);
12508 case X86::ATOMNAND64:
12509 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12510 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012511 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012512 X86::NOT64r, X86::RAX,
12513 X86::GR64RegisterClass, true);
12514 case X86::ATOMMIN64:
12515 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12516 case X86::ATOMMAX64:
12517 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12518 case X86::ATOMUMIN64:
12519 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12520 case X86::ATOMUMAX64:
12521 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012522
12523 // This group does 64-bit operations on a 32-bit host.
12524 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012525 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012526 X86::AND32rr, X86::AND32rr,
12527 X86::AND32ri, X86::AND32ri,
12528 false);
12529 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012530 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012531 X86::OR32rr, X86::OR32rr,
12532 X86::OR32ri, X86::OR32ri,
12533 false);
12534 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012535 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012536 X86::XOR32rr, X86::XOR32rr,
12537 X86::XOR32ri, X86::XOR32ri,
12538 false);
12539 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012540 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012541 X86::AND32rr, X86::AND32rr,
12542 X86::AND32ri, X86::AND32ri,
12543 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012544 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012545 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012546 X86::ADD32rr, X86::ADC32rr,
12547 X86::ADD32ri, X86::ADC32ri,
12548 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012549 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012550 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012551 X86::SUB32rr, X86::SBB32rr,
12552 X86::SUB32ri, X86::SBB32ri,
12553 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012554 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012555 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012556 X86::MOV32rr, X86::MOV32rr,
12557 X86::MOV32ri, X86::MOV32ri,
12558 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012559 case X86::VASTART_SAVE_XMM_REGS:
12560 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012561
12562 case X86::VAARG_64:
12563 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012564 }
12565}
12566
12567//===----------------------------------------------------------------------===//
12568// X86 Optimization Hooks
12569//===----------------------------------------------------------------------===//
12570
Dan Gohman475871a2008-07-27 21:46:04 +000012571void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012572 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012573 APInt &KnownZero,
12574 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012575 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012576 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012577 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012578 assert((Opc >= ISD::BUILTIN_OP_END ||
12579 Opc == ISD::INTRINSIC_WO_CHAIN ||
12580 Opc == ISD::INTRINSIC_W_CHAIN ||
12581 Opc == ISD::INTRINSIC_VOID) &&
12582 "Should use MaskedValueIsZero if you don't know whether Op"
12583 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012584
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012585 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012586 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012587 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012588 case X86ISD::ADD:
12589 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012590 case X86ISD::ADC:
12591 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012592 case X86ISD::SMUL:
12593 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012594 case X86ISD::INC:
12595 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012596 case X86ISD::OR:
12597 case X86ISD::XOR:
12598 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012599 // These nodes' second result is a boolean.
12600 if (Op.getResNo() == 0)
12601 break;
12602 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012603 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012604 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12605 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012606 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012607 case ISD::INTRINSIC_WO_CHAIN: {
12608 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12609 unsigned NumLoBits = 0;
12610 switch (IntId) {
12611 default: break;
12612 case Intrinsic::x86_sse_movmsk_ps:
12613 case Intrinsic::x86_avx_movmsk_ps_256:
12614 case Intrinsic::x86_sse2_movmsk_pd:
12615 case Intrinsic::x86_avx_movmsk_pd_256:
12616 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012617 case Intrinsic::x86_sse2_pmovmskb_128:
12618 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012619 // High bits of movmskp{s|d}, pmovmskb are known zero.
12620 switch (IntId) {
12621 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12622 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12623 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12624 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12625 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12626 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012627 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012628 }
12629 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12630 Mask.getBitWidth() - NumLoBits);
12631 break;
12632 }
12633 }
12634 break;
12635 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012636 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012637}
Chris Lattner259e97c2006-01-31 19:43:35 +000012638
Owen Andersonbc146b02010-09-21 20:42:50 +000012639unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12640 unsigned Depth) const {
12641 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12642 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12643 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012644
Owen Andersonbc146b02010-09-21 20:42:50 +000012645 // Fallback case.
12646 return 1;
12647}
12648
Evan Cheng206ee9d2006-07-07 08:33:52 +000012649/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012650/// node is a GlobalAddress + offset.
12651bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012652 const GlobalValue* &GA,
12653 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012654 if (N->getOpcode() == X86ISD::Wrapper) {
12655 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012656 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012657 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012658 return true;
12659 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012660 }
Evan Chengad4196b2008-05-12 19:56:52 +000012661 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012662}
12663
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012664/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12665/// same as extracting the high 128-bit part of 256-bit vector and then
12666/// inserting the result into the low part of a new 256-bit vector
12667static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12668 EVT VT = SVOp->getValueType(0);
12669 int NumElems = VT.getVectorNumElements();
12670
12671 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12672 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12673 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12674 SVOp->getMaskElt(j) >= 0)
12675 return false;
12676
12677 return true;
12678}
12679
12680/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12681/// same as extracting the low 128-bit part of 256-bit vector and then
12682/// inserting the result into the high part of a new 256-bit vector
12683static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12684 EVT VT = SVOp->getValueType(0);
12685 int NumElems = VT.getVectorNumElements();
12686
12687 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12688 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12689 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12690 SVOp->getMaskElt(j) >= 0)
12691 return false;
12692
12693 return true;
12694}
12695
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012696/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12697static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12698 TargetLowering::DAGCombinerInfo &DCI) {
12699 DebugLoc dl = N->getDebugLoc();
12700 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12701 SDValue V1 = SVOp->getOperand(0);
12702 SDValue V2 = SVOp->getOperand(1);
12703 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012704 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012705
12706 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12707 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12708 //
12709 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012710 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012711 // V UNDEF BUILD_VECTOR UNDEF
12712 // \ / \ /
12713 // CONCAT_VECTOR CONCAT_VECTOR
12714 // \ /
12715 // \ /
12716 // RESULT: V + zero extended
12717 //
12718 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12719 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12720 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12721 return SDValue();
12722
12723 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12724 return SDValue();
12725
12726 // To match the shuffle mask, the first half of the mask should
12727 // be exactly the first vector, and all the rest a splat with the
12728 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012729 for (int i = 0; i < NumElems/2; ++i)
12730 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12731 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12732 return SDValue();
12733
Chad Rosier3d1161e2012-01-03 21:05:52 +000012734 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12735 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12736 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12737 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12738 SDValue ResNode =
12739 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12740 Ld->getMemoryVT(),
12741 Ld->getPointerInfo(),
12742 Ld->getAlignment(),
12743 false/*isVolatile*/, true/*ReadMem*/,
12744 false/*WriteMem*/);
12745 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12746 }
12747
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012748 // Emit a zeroed vector and insert the desired subvector on its
12749 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012750 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012751 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12752 DAG.getConstant(0, MVT::i32), DAG, dl);
12753 return DCI.CombineTo(N, InsV);
12754 }
12755
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012756 //===--------------------------------------------------------------------===//
12757 // Combine some shuffles into subvector extracts and inserts:
12758 //
12759
12760 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12761 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12762 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12763 DAG, dl);
12764 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12765 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12766 return DCI.CombineTo(N, InsV);
12767 }
12768
12769 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12770 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12771 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12772 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12773 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12774 return DCI.CombineTo(N, InsV);
12775 }
12776
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012777 return SDValue();
12778}
12779
12780/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012781static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012782 TargetLowering::DAGCombinerInfo &DCI,
12783 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012784 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012785 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012786
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012787 // Don't create instructions with illegal types after legalize types has run.
12788 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12789 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12790 return SDValue();
12791
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012792 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12793 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12794 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012795 return PerformShuffleCombine256(N, DAG, DCI);
12796
12797 // Only handle 128 wide vector from here on.
12798 if (VT.getSizeInBits() != 128)
12799 return SDValue();
12800
12801 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12802 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12803 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012804 SmallVector<SDValue, 16> Elts;
12805 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012806 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012807
Nate Begemanfdea31a2010-03-24 20:49:50 +000012808 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012809}
Evan Chengd880b972008-05-09 21:53:03 +000012810
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012811/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12812/// generation and convert it from being a bunch of shuffles and extracts
12813/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012814static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12815 const TargetLowering &TLI) {
12816 SDValue InputVector = N->getOperand(0);
12817
12818 // Only operate on vectors of 4 elements, where the alternative shuffling
12819 // gets to be more expensive.
12820 if (InputVector.getValueType() != MVT::v4i32)
12821 return SDValue();
12822
12823 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12824 // single use which is a sign-extend or zero-extend, and all elements are
12825 // used.
12826 SmallVector<SDNode *, 4> Uses;
12827 unsigned ExtractedElements = 0;
12828 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12829 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12830 if (UI.getUse().getResNo() != InputVector.getResNo())
12831 return SDValue();
12832
12833 SDNode *Extract = *UI;
12834 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12835 return SDValue();
12836
12837 if (Extract->getValueType(0) != MVT::i32)
12838 return SDValue();
12839 if (!Extract->hasOneUse())
12840 return SDValue();
12841 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12842 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12843 return SDValue();
12844 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12845 return SDValue();
12846
12847 // Record which element was extracted.
12848 ExtractedElements |=
12849 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12850
12851 Uses.push_back(Extract);
12852 }
12853
12854 // If not all the elements were used, this may not be worthwhile.
12855 if (ExtractedElements != 15)
12856 return SDValue();
12857
12858 // Ok, we've now decided to do the transformation.
12859 DebugLoc dl = InputVector.getDebugLoc();
12860
12861 // Store the value to a temporary stack slot.
12862 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012863 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12864 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012865
12866 // Replace each use (extract) with a load of the appropriate element.
12867 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12868 UE = Uses.end(); UI != UE; ++UI) {
12869 SDNode *Extract = *UI;
12870
Nadav Rotem86694292011-05-17 08:31:57 +000012871 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012872 SDValue Idx = Extract->getOperand(1);
12873 unsigned EltSize =
12874 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12875 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12876 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12877
Nadav Rotem86694292011-05-17 08:31:57 +000012878 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012879 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012880
12881 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012882 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012883 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012884 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012885
12886 // Replace the exact with the load.
12887 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12888 }
12889
12890 // The replacement was made in place; don't return anything.
12891 return SDValue();
12892}
12893
Duncan Sands6bcd2192011-09-17 16:49:39 +000012894/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12895/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012896static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012897 const X86Subtarget *Subtarget) {
12898 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012899 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012900 // Get the LHS/RHS of the select.
12901 SDValue LHS = N->getOperand(1);
12902 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012903 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012904
Dan Gohman670e5392009-09-21 18:03:22 +000012905 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012906 // instructions match the semantics of the common C idiom x<y?x:y but not
12907 // x<=y?x:y, because of how they handle negative zero (which can be
12908 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012909 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12910 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
12911 (Subtarget->hasXMMInt() ||
12912 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012913 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012914
Chris Lattner47b4ce82009-03-11 05:48:52 +000012915 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012916 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012917 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12918 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012919 switch (CC) {
12920 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012921 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012922 // Converting this to a min would handle NaNs incorrectly, and swapping
12923 // the operands would cause it to handle comparisons between positive
12924 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012925 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012926 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012927 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12928 break;
12929 std::swap(LHS, RHS);
12930 }
Dan Gohman670e5392009-09-21 18:03:22 +000012931 Opcode = X86ISD::FMIN;
12932 break;
12933 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012934 // Converting this to a min would handle comparisons between positive
12935 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012936 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012937 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12938 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012939 Opcode = X86ISD::FMIN;
12940 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012941 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012942 // Converting this to a min would handle both negative zeros and NaNs
12943 // incorrectly, but we can swap the operands to fix both.
12944 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012945 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012946 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012947 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012948 Opcode = X86ISD::FMIN;
12949 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012950
Dan Gohman670e5392009-09-21 18:03:22 +000012951 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012952 // Converting this to a max would handle comparisons between positive
12953 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012954 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012955 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012956 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012957 Opcode = X86ISD::FMAX;
12958 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012959 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012960 // Converting this to a max would handle NaNs incorrectly, and swapping
12961 // the operands would cause it to handle comparisons between positive
12962 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012963 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012964 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012965 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12966 break;
12967 std::swap(LHS, RHS);
12968 }
Dan Gohman670e5392009-09-21 18:03:22 +000012969 Opcode = X86ISD::FMAX;
12970 break;
12971 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012972 // Converting this to a max would handle both negative zeros and NaNs
12973 // incorrectly, but we can swap the operands to fix both.
12974 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012975 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012976 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012977 case ISD::SETGE:
12978 Opcode = X86ISD::FMAX;
12979 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012980 }
Dan Gohman670e5392009-09-21 18:03:22 +000012981 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012982 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12983 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012984 switch (CC) {
12985 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012986 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012987 // Converting this to a min would handle comparisons between positive
12988 // and negative zero incorrectly, and swapping the operands would
12989 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012990 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012991 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012992 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012993 break;
12994 std::swap(LHS, RHS);
12995 }
Dan Gohman670e5392009-09-21 18:03:22 +000012996 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012997 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012998 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012999 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013000 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013001 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13002 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013003 Opcode = X86ISD::FMIN;
13004 break;
13005 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013006 // Converting this to a min would handle both negative zeros and NaNs
13007 // incorrectly, but we can swap the operands to fix both.
13008 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013009 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013010 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013011 case ISD::SETGE:
13012 Opcode = X86ISD::FMIN;
13013 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013014
Dan Gohman670e5392009-09-21 18:03:22 +000013015 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013016 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013017 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013018 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013019 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013020 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013021 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013022 // Converting this to a max would handle comparisons between positive
13023 // and negative zero incorrectly, and swapping the operands would
13024 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013025 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013026 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013027 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013028 break;
13029 std::swap(LHS, RHS);
13030 }
Dan Gohman670e5392009-09-21 18:03:22 +000013031 Opcode = X86ISD::FMAX;
13032 break;
13033 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013034 // Converting this to a max would handle both negative zeros and NaNs
13035 // incorrectly, but we can swap the operands to fix both.
13036 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013037 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013038 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013039 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013040 Opcode = X86ISD::FMAX;
13041 break;
13042 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013043 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013044
Chris Lattner47b4ce82009-03-11 05:48:52 +000013045 if (Opcode)
13046 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013047 }
Eric Christopherfd179292009-08-27 18:07:15 +000013048
Chris Lattnerd1980a52009-03-12 06:52:53 +000013049 // If this is a select between two integer constants, try to do some
13050 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013051 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13052 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013053 // Don't do this for crazy integer types.
13054 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13055 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013056 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013057 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013058
Chris Lattnercee56e72009-03-13 05:53:31 +000013059 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013060 // Efficiently invertible.
13061 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13062 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13063 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13064 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013065 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013066 }
Eric Christopherfd179292009-08-27 18:07:15 +000013067
Chris Lattnerd1980a52009-03-12 06:52:53 +000013068 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013069 if (FalseC->getAPIntValue() == 0 &&
13070 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013071 if (NeedsCondInvert) // Invert the condition if needed.
13072 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13073 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013074
Chris Lattnerd1980a52009-03-12 06:52:53 +000013075 // Zero extend the condition if needed.
13076 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013077
Chris Lattnercee56e72009-03-13 05:53:31 +000013078 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013079 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013080 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013081 }
Eric Christopherfd179292009-08-27 18:07:15 +000013082
Chris Lattner97a29a52009-03-13 05:22:11 +000013083 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013084 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013085 if (NeedsCondInvert) // Invert the condition if needed.
13086 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13087 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013088
Chris Lattner97a29a52009-03-13 05:22:11 +000013089 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013090 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13091 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013092 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013093 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013094 }
Eric Christopherfd179292009-08-27 18:07:15 +000013095
Chris Lattnercee56e72009-03-13 05:53:31 +000013096 // Optimize cases that will turn into an LEA instruction. This requires
13097 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013098 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013099 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013100 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013101
Chris Lattnercee56e72009-03-13 05:53:31 +000013102 bool isFastMultiplier = false;
13103 if (Diff < 10) {
13104 switch ((unsigned char)Diff) {
13105 default: break;
13106 case 1: // result = add base, cond
13107 case 2: // result = lea base( , cond*2)
13108 case 3: // result = lea base(cond, cond*2)
13109 case 4: // result = lea base( , cond*4)
13110 case 5: // result = lea base(cond, cond*4)
13111 case 8: // result = lea base( , cond*8)
13112 case 9: // result = lea base(cond, cond*8)
13113 isFastMultiplier = true;
13114 break;
13115 }
13116 }
Eric Christopherfd179292009-08-27 18:07:15 +000013117
Chris Lattnercee56e72009-03-13 05:53:31 +000013118 if (isFastMultiplier) {
13119 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13120 if (NeedsCondInvert) // Invert the condition if needed.
13121 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13122 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013123
Chris Lattnercee56e72009-03-13 05:53:31 +000013124 // Zero extend the condition if needed.
13125 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13126 Cond);
13127 // Scale the condition by the difference.
13128 if (Diff != 1)
13129 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13130 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013131
Chris Lattnercee56e72009-03-13 05:53:31 +000013132 // Add the base if non-zero.
13133 if (FalseC->getAPIntValue() != 0)
13134 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13135 SDValue(FalseC, 0));
13136 return Cond;
13137 }
Eric Christopherfd179292009-08-27 18:07:15 +000013138 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013139 }
13140 }
Eric Christopherfd179292009-08-27 18:07:15 +000013141
Evan Cheng56f582d2012-01-04 01:41:39 +000013142 // Canonicalize max and min:
13143 // (x > y) ? x : y -> (x >= y) ? x : y
13144 // (x < y) ? x : y -> (x <= y) ? x : y
13145 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13146 // the need for an extra compare
13147 // against zero. e.g.
13148 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13149 // subl %esi, %edi
13150 // testl %edi, %edi
13151 // movl $0, %eax
13152 // cmovgl %edi, %eax
13153 // =>
13154 // xorl %eax, %eax
13155 // subl %esi, $edi
13156 // cmovsl %eax, %edi
13157 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13158 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13159 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13160 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13161 switch (CC) {
13162 default: break;
13163 case ISD::SETLT:
13164 case ISD::SETGT: {
13165 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13166 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13167 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13168 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13169 }
13170 }
13171 }
13172
Dan Gohman475871a2008-07-27 21:46:04 +000013173 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013174}
13175
Chris Lattnerd1980a52009-03-12 06:52:53 +000013176/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13177static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13178 TargetLowering::DAGCombinerInfo &DCI) {
13179 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013180
Chris Lattnerd1980a52009-03-12 06:52:53 +000013181 // If the flag operand isn't dead, don't touch this CMOV.
13182 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13183 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013184
Evan Chengb5a55d92011-05-24 01:48:22 +000013185 SDValue FalseOp = N->getOperand(0);
13186 SDValue TrueOp = N->getOperand(1);
13187 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13188 SDValue Cond = N->getOperand(3);
13189 if (CC == X86::COND_E || CC == X86::COND_NE) {
13190 switch (Cond.getOpcode()) {
13191 default: break;
13192 case X86ISD::BSR:
13193 case X86ISD::BSF:
13194 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13195 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13196 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13197 }
13198 }
13199
Chris Lattnerd1980a52009-03-12 06:52:53 +000013200 // If this is a select between two integer constants, try to do some
13201 // optimizations. Note that the operands are ordered the opposite of SELECT
13202 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013203 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13204 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013205 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13206 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013207 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13208 CC = X86::GetOppositeBranchCondition(CC);
13209 std::swap(TrueC, FalseC);
13210 }
Eric Christopherfd179292009-08-27 18:07:15 +000013211
Chris Lattnerd1980a52009-03-12 06:52:53 +000013212 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013213 // This is efficient for any integer data type (including i8/i16) and
13214 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013215 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013216 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13217 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013218
Chris Lattnerd1980a52009-03-12 06:52:53 +000013219 // Zero extend the condition if needed.
13220 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013221
Chris Lattnerd1980a52009-03-12 06:52:53 +000013222 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13223 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013224 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013225 if (N->getNumValues() == 2) // Dead flag value?
13226 return DCI.CombineTo(N, Cond, SDValue());
13227 return Cond;
13228 }
Eric Christopherfd179292009-08-27 18:07:15 +000013229
Chris Lattnercee56e72009-03-13 05:53:31 +000013230 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13231 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013232 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013233 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13234 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013235
Chris Lattner97a29a52009-03-13 05:22:11 +000013236 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013237 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13238 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013239 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13240 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013241
Chris Lattner97a29a52009-03-13 05:22:11 +000013242 if (N->getNumValues() == 2) // Dead flag value?
13243 return DCI.CombineTo(N, Cond, SDValue());
13244 return Cond;
13245 }
Eric Christopherfd179292009-08-27 18:07:15 +000013246
Chris Lattnercee56e72009-03-13 05:53:31 +000013247 // Optimize cases that will turn into an LEA instruction. This requires
13248 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013249 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013250 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013251 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013252
Chris Lattnercee56e72009-03-13 05:53:31 +000013253 bool isFastMultiplier = false;
13254 if (Diff < 10) {
13255 switch ((unsigned char)Diff) {
13256 default: break;
13257 case 1: // result = add base, cond
13258 case 2: // result = lea base( , cond*2)
13259 case 3: // result = lea base(cond, cond*2)
13260 case 4: // result = lea base( , cond*4)
13261 case 5: // result = lea base(cond, cond*4)
13262 case 8: // result = lea base( , cond*8)
13263 case 9: // result = lea base(cond, cond*8)
13264 isFastMultiplier = true;
13265 break;
13266 }
13267 }
Eric Christopherfd179292009-08-27 18:07:15 +000013268
Chris Lattnercee56e72009-03-13 05:53:31 +000013269 if (isFastMultiplier) {
13270 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013271 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13272 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013273 // Zero extend the condition if needed.
13274 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13275 Cond);
13276 // Scale the condition by the difference.
13277 if (Diff != 1)
13278 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13279 DAG.getConstant(Diff, Cond.getValueType()));
13280
13281 // Add the base if non-zero.
13282 if (FalseC->getAPIntValue() != 0)
13283 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13284 SDValue(FalseC, 0));
13285 if (N->getNumValues() == 2) // Dead flag value?
13286 return DCI.CombineTo(N, Cond, SDValue());
13287 return Cond;
13288 }
Eric Christopherfd179292009-08-27 18:07:15 +000013289 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013290 }
13291 }
13292 return SDValue();
13293}
13294
13295
Evan Cheng0b0cd912009-03-28 05:57:29 +000013296/// PerformMulCombine - Optimize a single multiply with constant into two
13297/// in order to implement it with two cheaper instructions, e.g.
13298/// LEA + SHL, LEA + LEA.
13299static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13300 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013301 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13302 return SDValue();
13303
Owen Andersone50ed302009-08-10 22:56:29 +000013304 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013305 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013306 return SDValue();
13307
13308 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13309 if (!C)
13310 return SDValue();
13311 uint64_t MulAmt = C->getZExtValue();
13312 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13313 return SDValue();
13314
13315 uint64_t MulAmt1 = 0;
13316 uint64_t MulAmt2 = 0;
13317 if ((MulAmt % 9) == 0) {
13318 MulAmt1 = 9;
13319 MulAmt2 = MulAmt / 9;
13320 } else if ((MulAmt % 5) == 0) {
13321 MulAmt1 = 5;
13322 MulAmt2 = MulAmt / 5;
13323 } else if ((MulAmt % 3) == 0) {
13324 MulAmt1 = 3;
13325 MulAmt2 = MulAmt / 3;
13326 }
13327 if (MulAmt2 &&
13328 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13329 DebugLoc DL = N->getDebugLoc();
13330
13331 if (isPowerOf2_64(MulAmt2) &&
13332 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13333 // If second multiplifer is pow2, issue it first. We want the multiply by
13334 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13335 // is an add.
13336 std::swap(MulAmt1, MulAmt2);
13337
13338 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013339 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013340 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013341 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013342 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013343 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013344 DAG.getConstant(MulAmt1, VT));
13345
Eric Christopherfd179292009-08-27 18:07:15 +000013346 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013347 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013348 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013349 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013350 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013351 DAG.getConstant(MulAmt2, VT));
13352
13353 // Do not add new nodes to DAG combiner worklist.
13354 DCI.CombineTo(N, NewMul, false);
13355 }
13356 return SDValue();
13357}
13358
Evan Chengad9c0a32009-12-15 00:53:42 +000013359static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13360 SDValue N0 = N->getOperand(0);
13361 SDValue N1 = N->getOperand(1);
13362 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13363 EVT VT = N0.getValueType();
13364
13365 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13366 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013367 if (VT.isInteger() && !VT.isVector() &&
13368 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013369 N0.getOperand(1).getOpcode() == ISD::Constant) {
13370 SDValue N00 = N0.getOperand(0);
13371 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13372 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13373 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13374 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13375 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13376 APInt ShAmt = N1C->getAPIntValue();
13377 Mask = Mask.shl(ShAmt);
13378 if (Mask != 0)
13379 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13380 N00, DAG.getConstant(Mask, VT));
13381 }
13382 }
13383
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013384
13385 // Hardware support for vector shifts is sparse which makes us scalarize the
13386 // vector operations in many cases. Also, on sandybridge ADD is faster than
13387 // shl.
13388 // (shl V, 1) -> add V,V
13389 if (isSplatVector(N1.getNode())) {
13390 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13391 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13392 // We shift all of the values by one. In many cases we do not have
13393 // hardware support for this operation. This is better expressed as an ADD
13394 // of two values.
13395 if (N1C && (1 == N1C->getZExtValue())) {
13396 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13397 }
13398 }
13399
Evan Chengad9c0a32009-12-15 00:53:42 +000013400 return SDValue();
13401}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013402
Nate Begeman740ab032009-01-26 00:52:55 +000013403/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13404/// when possible.
13405static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13406 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013407 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013408 if (N->getOpcode() == ISD::SHL) {
13409 SDValue V = PerformSHLCombine(N, DAG);
13410 if (V.getNode()) return V;
13411 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013412
Nate Begeman740ab032009-01-26 00:52:55 +000013413 // On X86 with SSE2 support, we can transform this to a vector shift if
13414 // all elements are shifted by the same amount. We can't do this in legalize
13415 // because the a constant vector is typically transformed to a constant pool
13416 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013417 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013418 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013419
Craig Topper7be5dfd2011-11-12 09:58:49 +000013420 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13421 (!Subtarget->hasAVX2() ||
13422 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013423 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013424
Mon P Wang3becd092009-01-28 08:12:05 +000013425 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013426 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013427 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013428 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013429 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13430 unsigned NumElts = VT.getVectorNumElements();
13431 unsigned i = 0;
13432 for (; i != NumElts; ++i) {
13433 SDValue Arg = ShAmtOp.getOperand(i);
13434 if (Arg.getOpcode() == ISD::UNDEF) continue;
13435 BaseShAmt = Arg;
13436 break;
13437 }
13438 for (; i != NumElts; ++i) {
13439 SDValue Arg = ShAmtOp.getOperand(i);
13440 if (Arg.getOpcode() == ISD::UNDEF) continue;
13441 if (Arg != BaseShAmt) {
13442 return SDValue();
13443 }
13444 }
13445 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013446 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013447 SDValue InVec = ShAmtOp.getOperand(0);
13448 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13449 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13450 unsigned i = 0;
13451 for (; i != NumElts; ++i) {
13452 SDValue Arg = InVec.getOperand(i);
13453 if (Arg.getOpcode() == ISD::UNDEF) continue;
13454 BaseShAmt = Arg;
13455 break;
13456 }
13457 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13458 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013459 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013460 if (C->getZExtValue() == SplatIdx)
13461 BaseShAmt = InVec.getOperand(1);
13462 }
13463 }
13464 if (BaseShAmt.getNode() == 0)
13465 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13466 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013467 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013468 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013469
Mon P Wangefa42202009-09-03 19:56:25 +000013470 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013471 if (EltVT.bitsGT(MVT::i32))
13472 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13473 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013474 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013475
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013476 // The shift amount is identical so we can do a vector shift.
13477 SDValue ValOp = N->getOperand(0);
13478 switch (N->getOpcode()) {
13479 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013480 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013481 break;
13482 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013483 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013484 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013485 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013486 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013487 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013488 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013489 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013490 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013491 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013492 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013493 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013494 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013495 if (VT == MVT::v4i64)
13496 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13497 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13498 ValOp, BaseShAmt);
13499 if (VT == MVT::v8i32)
13500 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13501 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13502 ValOp, BaseShAmt);
13503 if (VT == MVT::v16i16)
13504 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13505 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13506 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013507 break;
13508 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013509 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013510 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013511 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013512 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013513 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013514 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013515 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013516 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013517 if (VT == MVT::v8i32)
13518 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13519 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13520 ValOp, BaseShAmt);
13521 if (VT == MVT::v16i16)
13522 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13523 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13524 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013525 break;
13526 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013527 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013528 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013529 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013530 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013531 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013532 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013533 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013534 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013535 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013536 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013537 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013538 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013539 if (VT == MVT::v4i64)
13540 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13541 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13542 ValOp, BaseShAmt);
13543 if (VT == MVT::v8i32)
13544 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13545 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13546 ValOp, BaseShAmt);
13547 if (VT == MVT::v16i16)
13548 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13549 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13550 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013551 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013552 }
13553 return SDValue();
13554}
13555
Nate Begemanb65c1752010-12-17 22:55:37 +000013556
Stuart Hastings865f0932011-06-03 23:53:54 +000013557// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13558// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13559// and friends. Likewise for OR -> CMPNEQSS.
13560static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13561 TargetLowering::DAGCombinerInfo &DCI,
13562 const X86Subtarget *Subtarget) {
13563 unsigned opcode;
13564
13565 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13566 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013567 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013568 SDValue N0 = N->getOperand(0);
13569 SDValue N1 = N->getOperand(1);
13570 SDValue CMP0 = N0->getOperand(1);
13571 SDValue CMP1 = N1->getOperand(1);
13572 DebugLoc DL = N->getDebugLoc();
13573
13574 // The SETCCs should both refer to the same CMP.
13575 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13576 return SDValue();
13577
13578 SDValue CMP00 = CMP0->getOperand(0);
13579 SDValue CMP01 = CMP0->getOperand(1);
13580 EVT VT = CMP00.getValueType();
13581
13582 if (VT == MVT::f32 || VT == MVT::f64) {
13583 bool ExpectingFlags = false;
13584 // Check for any users that want flags:
13585 for (SDNode::use_iterator UI = N->use_begin(),
13586 UE = N->use_end();
13587 !ExpectingFlags && UI != UE; ++UI)
13588 switch (UI->getOpcode()) {
13589 default:
13590 case ISD::BR_CC:
13591 case ISD::BRCOND:
13592 case ISD::SELECT:
13593 ExpectingFlags = true;
13594 break;
13595 case ISD::CopyToReg:
13596 case ISD::SIGN_EXTEND:
13597 case ISD::ZERO_EXTEND:
13598 case ISD::ANY_EXTEND:
13599 break;
13600 }
13601
13602 if (!ExpectingFlags) {
13603 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13604 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13605
13606 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13607 X86::CondCode tmp = cc0;
13608 cc0 = cc1;
13609 cc1 = tmp;
13610 }
13611
13612 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13613 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13614 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13615 X86ISD::NodeType NTOperator = is64BitFP ?
13616 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13617 // FIXME: need symbolic constants for these magic numbers.
13618 // See X86ATTInstPrinter.cpp:printSSECC().
13619 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13620 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13621 DAG.getConstant(x86cc, MVT::i8));
13622 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13623 OnesOrZeroesF);
13624 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13625 DAG.getConstant(1, MVT::i32));
13626 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13627 return OneBitOfTruth;
13628 }
13629 }
13630 }
13631 }
13632 return SDValue();
13633}
13634
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013635/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13636/// so it can be folded inside ANDNP.
13637static bool CanFoldXORWithAllOnes(const SDNode *N) {
13638 EVT VT = N->getValueType(0);
13639
13640 // Match direct AllOnes for 128 and 256-bit vectors
13641 if (ISD::isBuildVectorAllOnes(N))
13642 return true;
13643
13644 // Look through a bit convert.
13645 if (N->getOpcode() == ISD::BITCAST)
13646 N = N->getOperand(0).getNode();
13647
13648 // Sometimes the operand may come from a insert_subvector building a 256-bit
13649 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013650 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013651 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13652 SDValue V1 = N->getOperand(0);
13653 SDValue V2 = N->getOperand(1);
13654
13655 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13656 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13657 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13658 ISD::isBuildVectorAllOnes(V2.getNode()))
13659 return true;
13660 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013661
13662 return false;
13663}
13664
Nate Begemanb65c1752010-12-17 22:55:37 +000013665static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13666 TargetLowering::DAGCombinerInfo &DCI,
13667 const X86Subtarget *Subtarget) {
13668 if (DCI.isBeforeLegalizeOps())
13669 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013670
Stuart Hastings865f0932011-06-03 23:53:54 +000013671 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13672 if (R.getNode())
13673 return R;
13674
Craig Topper54a11172011-10-14 07:06:56 +000013675 EVT VT = N->getValueType(0);
13676
Craig Topperb4c94572011-10-21 06:55:01 +000013677 // Create ANDN, BLSI, and BLSR instructions
13678 // BLSI is X & (-X)
13679 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013680 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13681 SDValue N0 = N->getOperand(0);
13682 SDValue N1 = N->getOperand(1);
13683 DebugLoc DL = N->getDebugLoc();
13684
13685 // Check LHS for not
13686 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13687 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13688 // Check RHS for not
13689 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13690 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13691
Craig Topperb4c94572011-10-21 06:55:01 +000013692 // Check LHS for neg
13693 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13694 isZero(N0.getOperand(0)))
13695 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13696
13697 // Check RHS for neg
13698 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13699 isZero(N1.getOperand(0)))
13700 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13701
13702 // Check LHS for X-1
13703 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13704 isAllOnes(N0.getOperand(1)))
13705 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13706
13707 // Check RHS for X-1
13708 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13709 isAllOnes(N1.getOperand(1)))
13710 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13711
Craig Topper54a11172011-10-14 07:06:56 +000013712 return SDValue();
13713 }
13714
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013715 // Want to form ANDNP nodes:
13716 // 1) In the hopes of then easily combining them with OR and AND nodes
13717 // to form PBLEND/PSIGN.
13718 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013719 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013720 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013721
Nate Begemanb65c1752010-12-17 22:55:37 +000013722 SDValue N0 = N->getOperand(0);
13723 SDValue N1 = N->getOperand(1);
13724 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013725
Nate Begemanb65c1752010-12-17 22:55:37 +000013726 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013727 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013728 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13729 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013730 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013731
13732 // Check RHS for vnot
13733 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013734 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13735 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013736 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013737
Nate Begemanb65c1752010-12-17 22:55:37 +000013738 return SDValue();
13739}
13740
Evan Cheng760d1942010-01-04 21:22:48 +000013741static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013742 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013743 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013744 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013745 return SDValue();
13746
Stuart Hastings865f0932011-06-03 23:53:54 +000013747 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13748 if (R.getNode())
13749 return R;
13750
Evan Cheng760d1942010-01-04 21:22:48 +000013751 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013752
Evan Cheng760d1942010-01-04 21:22:48 +000013753 SDValue N0 = N->getOperand(0);
13754 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013755
Nate Begemanb65c1752010-12-17 22:55:37 +000013756 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013757 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperc0d82852011-11-22 00:44:41 +000013758 if (!Subtarget->hasSSSE3orAVX() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013759 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13760 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013761
Craig Topper1666cb62011-11-19 07:07:26 +000013762 // Canonicalize pandn to RHS
13763 if (N0.getOpcode() == X86ISD::ANDNP)
13764 std::swap(N0, N1);
13765 // or (and (m, x), (pandn m, y))
13766 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13767 SDValue Mask = N1.getOperand(0);
13768 SDValue X = N1.getOperand(1);
13769 SDValue Y;
13770 if (N0.getOperand(0) == Mask)
13771 Y = N0.getOperand(1);
13772 if (N0.getOperand(1) == Mask)
13773 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013774
Craig Topper1666cb62011-11-19 07:07:26 +000013775 // Check to see if the mask appeared in both the AND and ANDNP and
13776 if (!Y.getNode())
13777 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013778
Craig Topper1666cb62011-11-19 07:07:26 +000013779 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13780 if (Mask.getOpcode() != ISD::BITCAST ||
13781 X.getOpcode() != ISD::BITCAST ||
13782 Y.getOpcode() != ISD::BITCAST)
13783 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013784
Craig Topper1666cb62011-11-19 07:07:26 +000013785 // Look through mask bitcast.
13786 Mask = Mask.getOperand(0);
13787 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013788
Craig Topper1666cb62011-11-19 07:07:26 +000013789 // Validate that the Mask operand is a vector sra node. The sra node
13790 // will be an intrinsic.
13791 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13792 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013793
Craig Topper1666cb62011-11-19 07:07:26 +000013794 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13795 // there is no psrai.b
13796 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13797 case Intrinsic::x86_sse2_psrai_w:
13798 case Intrinsic::x86_sse2_psrai_d:
13799 case Intrinsic::x86_avx2_psrai_w:
13800 case Intrinsic::x86_avx2_psrai_d:
13801 break;
13802 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013803 }
Craig Topper1666cb62011-11-19 07:07:26 +000013804
13805 // Check that the SRA is all signbits.
13806 SDValue SraC = Mask.getOperand(2);
13807 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13808 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13809 if ((SraAmt + 1) != EltBits)
13810 return SDValue();
13811
13812 DebugLoc DL = N->getDebugLoc();
13813
13814 // Now we know we at least have a plendvb with the mask val. See if
13815 // we can form a psignb/w/d.
13816 // psign = x.type == y.type == mask.type && y = sub(0, x);
13817 X = X.getOperand(0);
13818 Y = Y.getOperand(0);
13819 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13820 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013821 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13822 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13823 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13824 Mask.getOperand(1));
13825 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013826 }
13827 // PBLENDVB only available on SSE 4.1
Craig Topperc0d82852011-11-22 00:44:41 +000013828 if (!Subtarget->hasSSE41orAVX())
Craig Topper1666cb62011-11-19 07:07:26 +000013829 return SDValue();
13830
13831 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13832
13833 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13834 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13835 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013836 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013837 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013838 }
13839 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013840
Craig Topper1666cb62011-11-19 07:07:26 +000013841 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13842 return SDValue();
13843
Nate Begemanb65c1752010-12-17 22:55:37 +000013844 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013845 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13846 std::swap(N0, N1);
13847 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13848 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013849 if (!N0.hasOneUse() || !N1.hasOneUse())
13850 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013851
13852 SDValue ShAmt0 = N0.getOperand(1);
13853 if (ShAmt0.getValueType() != MVT::i8)
13854 return SDValue();
13855 SDValue ShAmt1 = N1.getOperand(1);
13856 if (ShAmt1.getValueType() != MVT::i8)
13857 return SDValue();
13858 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13859 ShAmt0 = ShAmt0.getOperand(0);
13860 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13861 ShAmt1 = ShAmt1.getOperand(0);
13862
13863 DebugLoc DL = N->getDebugLoc();
13864 unsigned Opc = X86ISD::SHLD;
13865 SDValue Op0 = N0.getOperand(0);
13866 SDValue Op1 = N1.getOperand(0);
13867 if (ShAmt0.getOpcode() == ISD::SUB) {
13868 Opc = X86ISD::SHRD;
13869 std::swap(Op0, Op1);
13870 std::swap(ShAmt0, ShAmt1);
13871 }
13872
Evan Cheng8b1190a2010-04-28 01:18:01 +000013873 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013874 if (ShAmt1.getOpcode() == ISD::SUB) {
13875 SDValue Sum = ShAmt1.getOperand(0);
13876 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013877 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13878 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13879 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13880 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013881 return DAG.getNode(Opc, DL, VT,
13882 Op0, Op1,
13883 DAG.getNode(ISD::TRUNCATE, DL,
13884 MVT::i8, ShAmt0));
13885 }
13886 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13887 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13888 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013889 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013890 return DAG.getNode(Opc, DL, VT,
13891 N0.getOperand(0), N1.getOperand(0),
13892 DAG.getNode(ISD::TRUNCATE, DL,
13893 MVT::i8, ShAmt0));
13894 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013895
Evan Cheng760d1942010-01-04 21:22:48 +000013896 return SDValue();
13897}
13898
Craig Topper3738ccd2011-12-27 06:27:23 +000013899// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000013900static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13901 TargetLowering::DAGCombinerInfo &DCI,
13902 const X86Subtarget *Subtarget) {
13903 if (DCI.isBeforeLegalizeOps())
13904 return SDValue();
13905
13906 EVT VT = N->getValueType(0);
13907
13908 if (VT != MVT::i32 && VT != MVT::i64)
13909 return SDValue();
13910
Craig Topper3738ccd2011-12-27 06:27:23 +000013911 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
13912
Craig Topperb4c94572011-10-21 06:55:01 +000013913 // Create BLSMSK instructions by finding X ^ (X-1)
13914 SDValue N0 = N->getOperand(0);
13915 SDValue N1 = N->getOperand(1);
13916 DebugLoc DL = N->getDebugLoc();
13917
13918 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13919 isAllOnes(N0.getOperand(1)))
13920 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13921
13922 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13923 isAllOnes(N1.getOperand(1)))
13924 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13925
13926 return SDValue();
13927}
13928
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013929/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13930static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13931 const X86Subtarget *Subtarget) {
13932 LoadSDNode *Ld = cast<LoadSDNode>(N);
13933 EVT RegVT = Ld->getValueType(0);
13934 EVT MemVT = Ld->getMemoryVT();
13935 DebugLoc dl = Ld->getDebugLoc();
13936 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13937
13938 ISD::LoadExtType Ext = Ld->getExtensionType();
13939
Nadav Rotemca6f2962011-09-18 19:00:23 +000013940 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013941 // shuffle. We need SSE4 for the shuffles.
13942 // TODO: It is possible to support ZExt by zeroing the undef values
13943 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000013944 if (RegVT.isVector() && RegVT.isInteger() &&
13945 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013946 assert(MemVT != RegVT && "Cannot extend to the same type");
13947 assert(MemVT.isVector() && "Must load a vector from memory");
13948
13949 unsigned NumElems = RegVT.getVectorNumElements();
13950 unsigned RegSz = RegVT.getSizeInBits();
13951 unsigned MemSz = MemVT.getSizeInBits();
13952 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000013953 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013954 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
13955
13956 // Attempt to load the original value using a single load op.
13957 // Find a scalar type which is equal to the loaded word size.
13958 MVT SclrLoadTy = MVT::i8;
13959 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13960 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13961 MVT Tp = (MVT::SimpleValueType)tp;
13962 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
13963 SclrLoadTy = Tp;
13964 break;
13965 }
13966 }
13967
13968 // Proceed if a load word is found.
13969 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
13970
13971 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
13972 RegSz/SclrLoadTy.getSizeInBits());
13973
13974 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
13975 RegSz/MemVT.getScalarType().getSizeInBits());
13976 // Can't shuffle using an illegal type.
13977 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13978
13979 // Perform a single load.
13980 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
13981 Ld->getBasePtr(),
13982 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013983 Ld->isNonTemporal(), Ld->isInvariant(),
13984 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013985
13986 // Insert the word loaded into a vector.
13987 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
13988 LoadUnitVecVT, ScalarLoad);
13989
13990 // Bitcast the loaded value to a vector of the original element type, in
13991 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000013992 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
13993 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013994 unsigned SizeRatio = RegSz/MemSz;
13995
13996 // Redistribute the loaded elements into the different locations.
13997 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
13998 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
13999
14000 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14001 DAG.getUNDEF(SlicedVec.getValueType()),
14002 ShuffleVec.data());
14003
14004 // Bitcast to the requested type.
14005 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14006 // Replace the original load with the new sequence
14007 // and return the new chain.
14008 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14009 return SDValue(ScalarLoad.getNode(), 1);
14010 }
14011
14012 return SDValue();
14013}
14014
Chris Lattner149a4e52008-02-22 02:09:43 +000014015/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014016static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014017 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014018 StoreSDNode *St = cast<StoreSDNode>(N);
14019 EVT VT = St->getValue().getValueType();
14020 EVT StVT = St->getMemoryVT();
14021 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014022 SDValue StoredVal = St->getOperand(1);
14023 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14024
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014025 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014026 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14027 // 128-bit ones. If in the future the cost becomes only one memory access the
14028 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014029 if (VT.getSizeInBits() == 256 &&
14030 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14031 StoredVal.getNumOperands() == 2) {
14032
14033 SDValue Value0 = StoredVal.getOperand(0);
14034 SDValue Value1 = StoredVal.getOperand(1);
14035
14036 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14037 SDValue Ptr0 = St->getBasePtr();
14038 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14039
14040 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14041 St->getPointerInfo(), St->isVolatile(),
14042 St->isNonTemporal(), St->getAlignment());
14043 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14044 St->getPointerInfo(), St->isVolatile(),
14045 St->isNonTemporal(), St->getAlignment());
14046 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14047 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014048
14049 // Optimize trunc store (of multiple scalars) to shuffle and store.
14050 // First, pack all of the elements in one place. Next, store to memory
14051 // in fewer chunks.
14052 if (St->isTruncatingStore() && VT.isVector()) {
14053 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14054 unsigned NumElems = VT.getVectorNumElements();
14055 assert(StVT != VT && "Cannot truncate to the same type");
14056 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14057 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14058
14059 // From, To sizes and ElemCount must be pow of two
14060 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014061 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014062 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014063 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014064
Nadav Rotem614061b2011-08-10 19:30:14 +000014065 unsigned SizeRatio = FromSz / ToSz;
14066
14067 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14068
14069 // Create a type on which we perform the shuffle
14070 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14071 StVT.getScalarType(), NumElems*SizeRatio);
14072
14073 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14074
14075 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14076 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14077 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14078
14079 // Can't shuffle using an illegal type
14080 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14081
14082 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14083 DAG.getUNDEF(WideVec.getValueType()),
14084 ShuffleVec.data());
14085 // At this point all of the data is stored at the bottom of the
14086 // register. We now need to save it to mem.
14087
14088 // Find the largest store unit
14089 MVT StoreType = MVT::i8;
14090 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14091 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14092 MVT Tp = (MVT::SimpleValueType)tp;
14093 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14094 StoreType = Tp;
14095 }
14096
14097 // Bitcast the original vector into a vector of store-size units
14098 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14099 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14100 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14101 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14102 SmallVector<SDValue, 8> Chains;
14103 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14104 TLI.getPointerTy());
14105 SDValue Ptr = St->getBasePtr();
14106
14107 // Perform one or more big stores into memory.
14108 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14109 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14110 StoreType, ShuffWide,
14111 DAG.getIntPtrConstant(i));
14112 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14113 St->getPointerInfo(), St->isVolatile(),
14114 St->isNonTemporal(), St->getAlignment());
14115 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14116 Chains.push_back(Ch);
14117 }
14118
14119 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14120 Chains.size());
14121 }
14122
14123
Chris Lattner149a4e52008-02-22 02:09:43 +000014124 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14125 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014126 // A preferable solution to the general problem is to figure out the right
14127 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014128
14129 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014130 if (VT.getSizeInBits() != 64)
14131 return SDValue();
14132
Devang Patel578efa92009-06-05 21:57:13 +000014133 const Function *F = DAG.getMachineFunction().getFunction();
14134 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014135 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014136 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014137 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014138 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014139 isa<LoadSDNode>(St->getValue()) &&
14140 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14141 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014142 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014143 LoadSDNode *Ld = 0;
14144 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014145 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014146 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014147 // Must be a store of a load. We currently handle two cases: the load
14148 // is a direct child, and it's under an intervening TokenFactor. It is
14149 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014150 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014151 Ld = cast<LoadSDNode>(St->getChain());
14152 else if (St->getValue().hasOneUse() &&
14153 ChainVal->getOpcode() == ISD::TokenFactor) {
14154 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014155 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014156 TokenFactorIndex = i;
14157 Ld = cast<LoadSDNode>(St->getValue());
14158 } else
14159 Ops.push_back(ChainVal->getOperand(i));
14160 }
14161 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014162
Evan Cheng536e6672009-03-12 05:59:15 +000014163 if (!Ld || !ISD::isNormalLoad(Ld))
14164 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014165
Evan Cheng536e6672009-03-12 05:59:15 +000014166 // If this is not the MMX case, i.e. we are just turning i64 load/store
14167 // into f64 load/store, avoid the transformation if there are multiple
14168 // uses of the loaded value.
14169 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14170 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014171
Evan Cheng536e6672009-03-12 05:59:15 +000014172 DebugLoc LdDL = Ld->getDebugLoc();
14173 DebugLoc StDL = N->getDebugLoc();
14174 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14175 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14176 // pair instead.
14177 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014178 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014179 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14180 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014181 Ld->isNonTemporal(), Ld->isInvariant(),
14182 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014183 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014184 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014185 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014186 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014187 Ops.size());
14188 }
Evan Cheng536e6672009-03-12 05:59:15 +000014189 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014190 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014191 St->isVolatile(), St->isNonTemporal(),
14192 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014193 }
Evan Cheng536e6672009-03-12 05:59:15 +000014194
14195 // Otherwise, lower to two pairs of 32-bit loads / stores.
14196 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014197 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14198 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014199
Owen Anderson825b72b2009-08-11 20:47:22 +000014200 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014201 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014202 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014203 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014204 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014205 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014206 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014207 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014208 MinAlign(Ld->getAlignment(), 4));
14209
14210 SDValue NewChain = LoLd.getValue(1);
14211 if (TokenFactorIndex != -1) {
14212 Ops.push_back(LoLd);
14213 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014214 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014215 Ops.size());
14216 }
14217
14218 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014219 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14220 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014221
14222 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014223 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014224 St->isVolatile(), St->isNonTemporal(),
14225 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014226 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014227 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014228 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014229 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014230 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014231 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014232 }
Dan Gohman475871a2008-07-27 21:46:04 +000014233 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014234}
14235
Duncan Sands17470be2011-09-22 20:15:48 +000014236/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14237/// and return the operands for the horizontal operation in LHS and RHS. A
14238/// horizontal operation performs the binary operation on successive elements
14239/// of its first operand, then on successive elements of its second operand,
14240/// returning the resulting values in a vector. For example, if
14241/// A = < float a0, float a1, float a2, float a3 >
14242/// and
14243/// B = < float b0, float b1, float b2, float b3 >
14244/// then the result of doing a horizontal operation on A and B is
14245/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14246/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14247/// A horizontal-op B, for some already available A and B, and if so then LHS is
14248/// set to A, RHS to B, and the routine returns 'true'.
14249/// Note that the binary operation should have the property that if one of the
14250/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014251static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014252 // Look for the following pattern: if
14253 // A = < float a0, float a1, float a2, float a3 >
14254 // B = < float b0, float b1, float b2, float b3 >
14255 // and
14256 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14257 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14258 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14259 // which is A horizontal-op B.
14260
14261 // At least one of the operands should be a vector shuffle.
14262 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14263 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14264 return false;
14265
14266 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014267
14268 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14269 "Unsupported vector type for horizontal add/sub");
14270
14271 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14272 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014273 unsigned NumElts = VT.getVectorNumElements();
14274 unsigned NumLanes = VT.getSizeInBits()/128;
14275 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014276 assert((NumLaneElts % 2 == 0) &&
14277 "Vector type should have an even number of elements in each lane");
14278 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014279
14280 // View LHS in the form
14281 // LHS = VECTOR_SHUFFLE A, B, LMask
14282 // If LHS is not a shuffle then pretend it is the shuffle
14283 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14284 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14285 // type VT.
14286 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014287 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014288 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14289 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14290 A = LHS.getOperand(0);
14291 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14292 B = LHS.getOperand(1);
14293 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14294 } else {
14295 if (LHS.getOpcode() != ISD::UNDEF)
14296 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014297 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014298 LMask[i] = i;
14299 }
14300
14301 // Likewise, view RHS in the form
14302 // RHS = VECTOR_SHUFFLE C, D, RMask
14303 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014304 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014305 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14306 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14307 C = RHS.getOperand(0);
14308 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14309 D = RHS.getOperand(1);
14310 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14311 } else {
14312 if (RHS.getOpcode() != ISD::UNDEF)
14313 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014314 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014315 RMask[i] = i;
14316 }
14317
14318 // Check that the shuffles are both shuffling the same vectors.
14319 if (!(A == C && B == D) && !(A == D && B == C))
14320 return false;
14321
14322 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14323 if (!A.getNode() && !B.getNode())
14324 return false;
14325
14326 // If A and B occur in reverse order in RHS, then "swap" them (which means
14327 // rewriting the mask).
14328 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014329 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014330
14331 // At this point LHS and RHS are equivalent to
14332 // LHS = VECTOR_SHUFFLE A, B, LMask
14333 // RHS = VECTOR_SHUFFLE A, B, RMask
14334 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014335 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014336 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014337
Craig Topperf8363302011-12-02 08:18:41 +000014338 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014339 if (LIdx < 0 || RIdx < 0 ||
14340 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14341 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014342 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014343
Craig Topperf8363302011-12-02 08:18:41 +000014344 // Check that successive elements are being operated on. If not, this is
14345 // not a horizontal operation.
14346 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14347 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014348 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014349 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014350 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014351 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014352 }
14353
14354 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14355 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14356 return true;
14357}
14358
14359/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14360static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14361 const X86Subtarget *Subtarget) {
14362 EVT VT = N->getValueType(0);
14363 SDValue LHS = N->getOperand(0);
14364 SDValue RHS = N->getOperand(1);
14365
14366 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topper138a5c62011-12-02 07:16:01 +000014367 if (((Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14368 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014369 isHorizontalBinOp(LHS, RHS, true))
14370 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14371 return SDValue();
14372}
14373
14374/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14375static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14376 const X86Subtarget *Subtarget) {
14377 EVT VT = N->getValueType(0);
14378 SDValue LHS = N->getOperand(0);
14379 SDValue RHS = N->getOperand(1);
14380
14381 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topper138a5c62011-12-02 07:16:01 +000014382 if (((Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
14383 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014384 isHorizontalBinOp(LHS, RHS, false))
14385 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14386 return SDValue();
14387}
14388
Chris Lattner6cf73262008-01-25 06:14:17 +000014389/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14390/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014391static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014392 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14393 // F[X]OR(0.0, x) -> x
14394 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014395 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14396 if (C->getValueAPF().isPosZero())
14397 return N->getOperand(1);
14398 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14399 if (C->getValueAPF().isPosZero())
14400 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014401 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014402}
14403
14404/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014405static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014406 // FAND(0.0, x) -> 0.0
14407 // FAND(x, 0.0) -> 0.0
14408 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14409 if (C->getValueAPF().isPosZero())
14410 return N->getOperand(0);
14411 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14412 if (C->getValueAPF().isPosZero())
14413 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014414 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014415}
14416
Dan Gohmane5af2d32009-01-29 01:59:02 +000014417static SDValue PerformBTCombine(SDNode *N,
14418 SelectionDAG &DAG,
14419 TargetLowering::DAGCombinerInfo &DCI) {
14420 // BT ignores high bits in the bit index operand.
14421 SDValue Op1 = N->getOperand(1);
14422 if (Op1.hasOneUse()) {
14423 unsigned BitWidth = Op1.getValueSizeInBits();
14424 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14425 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014426 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14427 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014428 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014429 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14430 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14431 DCI.CommitTargetLoweringOpt(TLO);
14432 }
14433 return SDValue();
14434}
Chris Lattner83e6c992006-10-04 06:57:07 +000014435
Eli Friedman7a5e5552009-06-07 06:52:44 +000014436static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14437 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014438 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014439 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014440 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014441 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014442 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014443 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014444 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014445 }
14446 return SDValue();
14447}
14448
Evan Cheng2e489c42009-12-16 00:53:11 +000014449static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14450 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14451 // (and (i32 x86isd::setcc_carry), 1)
14452 // This eliminates the zext. This transformation is necessary because
14453 // ISD::SETCC is always legalized to i8.
14454 DebugLoc dl = N->getDebugLoc();
14455 SDValue N0 = N->getOperand(0);
14456 EVT VT = N->getValueType(0);
14457 if (N0.getOpcode() == ISD::AND &&
14458 N0.hasOneUse() &&
14459 N0.getOperand(0).hasOneUse()) {
14460 SDValue N00 = N0.getOperand(0);
14461 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14462 return SDValue();
14463 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14464 if (!C || C->getZExtValue() != 1)
14465 return SDValue();
14466 return DAG.getNode(ISD::AND, dl, VT,
14467 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14468 N00.getOperand(0), N00.getOperand(1)),
14469 DAG.getConstant(1, VT));
14470 }
14471
14472 return SDValue();
14473}
14474
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014475// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14476static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14477 unsigned X86CC = N->getConstantOperandVal(0);
14478 SDValue EFLAG = N->getOperand(1);
14479 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014480
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014481 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14482 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14483 // cases.
14484 if (X86CC == X86::COND_B)
14485 return DAG.getNode(ISD::AND, DL, MVT::i8,
14486 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14487 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14488 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014489
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014490 return SDValue();
14491}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014492
Benjamin Kramer1396c402011-06-18 11:09:41 +000014493static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14494 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014495 SDValue Op0 = N->getOperand(0);
14496 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14497 // a 32-bit target where SSE doesn't support i64->FP operations.
14498 if (Op0.getOpcode() == ISD::LOAD) {
14499 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14500 EVT VT = Ld->getValueType(0);
14501 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14502 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14503 !XTLI->getSubtarget()->is64Bit() &&
14504 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014505 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14506 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014507 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14508 return FILDChain;
14509 }
14510 }
14511 return SDValue();
14512}
14513
Chris Lattner23a01992010-12-20 01:37:09 +000014514// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14515static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14516 X86TargetLowering::DAGCombinerInfo &DCI) {
14517 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14518 // the result is either zero or one (depending on the input carry bit).
14519 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14520 if (X86::isZeroNode(N->getOperand(0)) &&
14521 X86::isZeroNode(N->getOperand(1)) &&
14522 // We don't have a good way to replace an EFLAGS use, so only do this when
14523 // dead right now.
14524 SDValue(N, 1).use_empty()) {
14525 DebugLoc DL = N->getDebugLoc();
14526 EVT VT = N->getValueType(0);
14527 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14528 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14529 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14530 DAG.getConstant(X86::COND_B,MVT::i8),
14531 N->getOperand(2)),
14532 DAG.getConstant(1, VT));
14533 return DCI.CombineTo(N, Res1, CarryOut);
14534 }
14535
14536 return SDValue();
14537}
14538
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014539// fold (add Y, (sete X, 0)) -> adc 0, Y
14540// (add Y, (setne X, 0)) -> sbb -1, Y
14541// (sub (sete X, 0), Y) -> sbb 0, Y
14542// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014543static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014544 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014545
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014546 // Look through ZExts.
14547 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14548 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14549 return SDValue();
14550
14551 SDValue SetCC = Ext.getOperand(0);
14552 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14553 return SDValue();
14554
14555 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14556 if (CC != X86::COND_E && CC != X86::COND_NE)
14557 return SDValue();
14558
14559 SDValue Cmp = SetCC.getOperand(1);
14560 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014561 !X86::isZeroNode(Cmp.getOperand(1)) ||
14562 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014563 return SDValue();
14564
14565 SDValue CmpOp0 = Cmp.getOperand(0);
14566 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14567 DAG.getConstant(1, CmpOp0.getValueType()));
14568
14569 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14570 if (CC == X86::COND_NE)
14571 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14572 DL, OtherVal.getValueType(), OtherVal,
14573 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14574 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14575 DL, OtherVal.getValueType(), OtherVal,
14576 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14577}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014578
Craig Topper54f952a2011-11-19 09:02:40 +000014579/// PerformADDCombine - Do target-specific dag combines on integer adds.
14580static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14581 const X86Subtarget *Subtarget) {
14582 EVT VT = N->getValueType(0);
14583 SDValue Op0 = N->getOperand(0);
14584 SDValue Op1 = N->getOperand(1);
14585
14586 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperb72039c2011-11-30 09:10:50 +000014587 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14588 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014589 isHorizontalBinOp(Op0, Op1, true))
14590 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14591
14592 return OptimizeConditionalInDecrement(N, DAG);
14593}
14594
14595static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14596 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014597 SDValue Op0 = N->getOperand(0);
14598 SDValue Op1 = N->getOperand(1);
14599
14600 // X86 can't encode an immediate LHS of a sub. See if we can push the
14601 // negation into a preceding instruction.
14602 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014603 // If the RHS of the sub is a XOR with one use and a constant, invert the
14604 // immediate. Then add one to the LHS of the sub so we can turn
14605 // X-Y -> X+~Y+1, saving one register.
14606 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14607 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014608 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014609 EVT VT = Op0.getValueType();
14610 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14611 Op1.getOperand(0),
14612 DAG.getConstant(~XorC, VT));
14613 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014614 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014615 }
14616 }
14617
Craig Topper54f952a2011-11-19 09:02:40 +000014618 // Try to synthesize horizontal adds from adds of shuffles.
14619 EVT VT = N->getValueType(0);
Craig Topperb72039c2011-11-30 09:10:50 +000014620 if (((Subtarget->hasSSSE3orAVX() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
14621 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14622 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014623 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14624
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014625 return OptimizeConditionalInDecrement(N, DAG);
14626}
14627
Dan Gohman475871a2008-07-27 21:46:04 +000014628SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014629 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014630 SelectionDAG &DAG = DCI.DAG;
14631 switch (N->getOpcode()) {
14632 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014633 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014634 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014635 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014636 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014637 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014638 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14639 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014640 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014641 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014642 case ISD::SHL:
14643 case ISD::SRA:
14644 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014645 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014646 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014647 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014648 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014649 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014650 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014651 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14652 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014653 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014654 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14655 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014656 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014657 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014658 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014659 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014660 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014661 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014662 case X86ISD::UNPCKH:
14663 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014664 case X86ISD::MOVHLPS:
14665 case X86ISD::MOVLHPS:
14666 case X86ISD::PSHUFD:
14667 case X86ISD::PSHUFHW:
14668 case X86ISD::PSHUFLW:
14669 case X86ISD::MOVSS:
14670 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014671 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014672 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014673 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014674 }
14675
Dan Gohman475871a2008-07-27 21:46:04 +000014676 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014677}
14678
Evan Chenge5b51ac2010-04-17 06:13:15 +000014679/// isTypeDesirableForOp - Return true if the target has native support for
14680/// the specified value type and it is 'desirable' to use the type for the
14681/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14682/// instruction encodings are longer and some i16 instructions are slow.
14683bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14684 if (!isTypeLegal(VT))
14685 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014686 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014687 return true;
14688
14689 switch (Opc) {
14690 default:
14691 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014692 case ISD::LOAD:
14693 case ISD::SIGN_EXTEND:
14694 case ISD::ZERO_EXTEND:
14695 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014696 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014697 case ISD::SRL:
14698 case ISD::SUB:
14699 case ISD::ADD:
14700 case ISD::MUL:
14701 case ISD::AND:
14702 case ISD::OR:
14703 case ISD::XOR:
14704 return false;
14705 }
14706}
14707
14708/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014709/// beneficial for dag combiner to promote the specified node. If true, it
14710/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014711bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014712 EVT VT = Op.getValueType();
14713 if (VT != MVT::i16)
14714 return false;
14715
Evan Cheng4c26e932010-04-19 19:29:22 +000014716 bool Promote = false;
14717 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014718 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014719 default: break;
14720 case ISD::LOAD: {
14721 LoadSDNode *LD = cast<LoadSDNode>(Op);
14722 // If the non-extending load has a single use and it's not live out, then it
14723 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014724 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14725 Op.hasOneUse()*/) {
14726 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14727 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14728 // The only case where we'd want to promote LOAD (rather then it being
14729 // promoted as an operand is when it's only use is liveout.
14730 if (UI->getOpcode() != ISD::CopyToReg)
14731 return false;
14732 }
14733 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014734 Promote = true;
14735 break;
14736 }
14737 case ISD::SIGN_EXTEND:
14738 case ISD::ZERO_EXTEND:
14739 case ISD::ANY_EXTEND:
14740 Promote = true;
14741 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014742 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014743 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014744 SDValue N0 = Op.getOperand(0);
14745 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014746 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014747 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014748 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014749 break;
14750 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014751 case ISD::ADD:
14752 case ISD::MUL:
14753 case ISD::AND:
14754 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014755 case ISD::XOR:
14756 Commute = true;
14757 // fallthrough
14758 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014759 SDValue N0 = Op.getOperand(0);
14760 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014761 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014762 return false;
14763 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014764 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014765 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014766 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014767 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014768 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014769 }
14770 }
14771
14772 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014773 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014774}
14775
Evan Cheng60c07e12006-07-05 22:17:51 +000014776//===----------------------------------------------------------------------===//
14777// X86 Inline Assembly Support
14778//===----------------------------------------------------------------------===//
14779
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014780namespace {
14781 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014782 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014783 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014784
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014785 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014786 StringRef piece(*args[i]);
14787 if (!s.startswith(piece)) // Check if the piece matches.
14788 return false;
14789
14790 s = s.substr(piece.size());
14791 StringRef::size_type pos = s.find_first_not_of(" \t");
14792 if (pos == 0) // We matched a prefix.
14793 return false;
14794
14795 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014796 }
14797
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014798 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014799 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014800 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014801}
14802
Chris Lattnerb8105652009-07-20 17:51:36 +000014803bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14804 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014805
14806 std::string AsmStr = IA->getAsmString();
14807
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014808 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
14809 if (!Ty || Ty->getBitWidth() % 16 != 0)
14810 return false;
14811
Chris Lattnerb8105652009-07-20 17:51:36 +000014812 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014813 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014814 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014815
14816 switch (AsmPieces.size()) {
14817 default: return false;
14818 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014819 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014820 // we will turn this bswap into something that will be lowered to logical
14821 // ops instead of emitting the bswap asm. For now, we don't support 486 or
14822 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014823 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014824 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
14825 matchAsm(AsmPieces[0], "bswapl", "$0") ||
14826 matchAsm(AsmPieces[0], "bswapq", "$0") ||
14827 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
14828 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
14829 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000014830 // No need to check constraints, nothing other than the equivalent of
14831 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000014832 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014833 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014834
Chris Lattnerb8105652009-07-20 17:51:36 +000014835 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014836 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014837 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014838 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
14839 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000014840 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014841 const std::string &ConstraintsStr = IA->getConstraintString();
14842 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014843 std::sort(AsmPieces.begin(), AsmPieces.end());
14844 if (AsmPieces.size() == 4 &&
14845 AsmPieces[0] == "~{cc}" &&
14846 AsmPieces[1] == "~{dirflag}" &&
14847 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014848 AsmPieces[3] == "~{fpsr}")
14849 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014850 }
14851 break;
14852 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014853 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014854 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014855 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
14856 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
14857 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014858 AsmPieces.clear();
14859 const std::string &ConstraintsStr = IA->getConstraintString();
14860 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
14861 std::sort(AsmPieces.begin(), AsmPieces.end());
14862 if (AsmPieces.size() == 4 &&
14863 AsmPieces[0] == "~{cc}" &&
14864 AsmPieces[1] == "~{dirflag}" &&
14865 AsmPieces[2] == "~{flags}" &&
14866 AsmPieces[3] == "~{fpsr}")
14867 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014868 }
Evan Cheng55d42002011-01-08 01:24:27 +000014869
14870 if (CI->getType()->isIntegerTy(64)) {
14871 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14872 if (Constraints.size() >= 2 &&
14873 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14874 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14875 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014876 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
14877 matchAsm(AsmPieces[1], "bswap", "%edx") &&
14878 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014879 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014880 }
14881 }
14882 break;
14883 }
14884 return false;
14885}
14886
14887
14888
Chris Lattnerf4dff842006-07-11 02:54:03 +000014889/// getConstraintType - Given a constraint letter, return the type of
14890/// constraint it is for this target.
14891X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014892X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14893 if (Constraint.size() == 1) {
14894 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014895 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014896 case 'q':
14897 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014898 case 'f':
14899 case 't':
14900 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014901 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014902 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014903 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014904 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014905 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014906 case 'a':
14907 case 'b':
14908 case 'c':
14909 case 'd':
14910 case 'S':
14911 case 'D':
14912 case 'A':
14913 return C_Register;
14914 case 'I':
14915 case 'J':
14916 case 'K':
14917 case 'L':
14918 case 'M':
14919 case 'N':
14920 case 'G':
14921 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014922 case 'e':
14923 case 'Z':
14924 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014925 default:
14926 break;
14927 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014928 }
Chris Lattner4234f572007-03-25 02:14:49 +000014929 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014930}
14931
John Thompson44ab89e2010-10-29 17:29:13 +000014932/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014933/// This object must already have been set up with the operand type
14934/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014935TargetLowering::ConstraintWeight
14936 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014937 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014938 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014939 Value *CallOperandVal = info.CallOperandVal;
14940 // If we don't have a value, we can't do a match,
14941 // but allow it at the lowest weight.
14942 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014943 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014944 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014945 // Look at the constraint type.
14946 switch (*constraint) {
14947 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014948 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14949 case 'R':
14950 case 'q':
14951 case 'Q':
14952 case 'a':
14953 case 'b':
14954 case 'c':
14955 case 'd':
14956 case 'S':
14957 case 'D':
14958 case 'A':
14959 if (CallOperandVal->getType()->isIntegerTy())
14960 weight = CW_SpecificReg;
14961 break;
14962 case 'f':
14963 case 't':
14964 case 'u':
14965 if (type->isFloatingPointTy())
14966 weight = CW_SpecificReg;
14967 break;
14968 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014969 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014970 weight = CW_SpecificReg;
14971 break;
14972 case 'x':
14973 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014974 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000014975 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014976 break;
14977 case 'I':
14978 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
14979 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000014980 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014981 }
14982 break;
John Thompson44ab89e2010-10-29 17:29:13 +000014983 case 'J':
14984 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14985 if (C->getZExtValue() <= 63)
14986 weight = CW_Constant;
14987 }
14988 break;
14989 case 'K':
14990 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14991 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
14992 weight = CW_Constant;
14993 }
14994 break;
14995 case 'L':
14996 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14997 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
14998 weight = CW_Constant;
14999 }
15000 break;
15001 case 'M':
15002 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15003 if (C->getZExtValue() <= 3)
15004 weight = CW_Constant;
15005 }
15006 break;
15007 case 'N':
15008 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15009 if (C->getZExtValue() <= 0xff)
15010 weight = CW_Constant;
15011 }
15012 break;
15013 case 'G':
15014 case 'C':
15015 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15016 weight = CW_Constant;
15017 }
15018 break;
15019 case 'e':
15020 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15021 if ((C->getSExtValue() >= -0x80000000LL) &&
15022 (C->getSExtValue() <= 0x7fffffffLL))
15023 weight = CW_Constant;
15024 }
15025 break;
15026 case 'Z':
15027 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15028 if (C->getZExtValue() <= 0xffffffff)
15029 weight = CW_Constant;
15030 }
15031 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015032 }
15033 return weight;
15034}
15035
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015036/// LowerXConstraint - try to replace an X constraint, which matches anything,
15037/// with another that has more specific requirements based on the type of the
15038/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015039const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015040LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015041 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15042 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015043 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015044 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015045 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015046 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015047 return "x";
15048 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015049
Chris Lattner5e764232008-04-26 23:02:14 +000015050 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015051}
15052
Chris Lattner48884cd2007-08-25 00:47:38 +000015053/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15054/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015055void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015056 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015057 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015058 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015059 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015060
Eric Christopher100c8332011-06-02 23:16:42 +000015061 // Only support length 1 constraints for now.
15062 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015063
Eric Christopher100c8332011-06-02 23:16:42 +000015064 char ConstraintLetter = Constraint[0];
15065 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015066 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015067 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015068 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015069 if (C->getZExtValue() <= 31) {
15070 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015071 break;
15072 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015073 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015074 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015075 case 'J':
15076 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015077 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015078 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15079 break;
15080 }
15081 }
15082 return;
15083 case 'K':
15084 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015085 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015086 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15087 break;
15088 }
15089 }
15090 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015091 case 'N':
15092 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015093 if (C->getZExtValue() <= 255) {
15094 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015095 break;
15096 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015097 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015098 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015099 case 'e': {
15100 // 32-bit signed value
15101 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015102 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15103 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015104 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015105 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015106 break;
15107 }
15108 // FIXME gcc accepts some relocatable values here too, but only in certain
15109 // memory models; it's complicated.
15110 }
15111 return;
15112 }
15113 case 'Z': {
15114 // 32-bit unsigned value
15115 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015116 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15117 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015118 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15119 break;
15120 }
15121 }
15122 // FIXME gcc accepts some relocatable values here too, but only in certain
15123 // memory models; it's complicated.
15124 return;
15125 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015126 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015127 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015128 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015129 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015130 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015131 break;
15132 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015133
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015134 // In any sort of PIC mode addresses need to be computed at runtime by
15135 // adding in a register or some sort of table lookup. These can't
15136 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015137 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015138 return;
15139
Chris Lattnerdc43a882007-05-03 16:52:29 +000015140 // If we are in non-pic codegen mode, we allow the address of a global (with
15141 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015142 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015143 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015144
Chris Lattner49921962009-05-08 18:23:14 +000015145 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15146 while (1) {
15147 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15148 Offset += GA->getOffset();
15149 break;
15150 } else if (Op.getOpcode() == ISD::ADD) {
15151 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15152 Offset += C->getZExtValue();
15153 Op = Op.getOperand(0);
15154 continue;
15155 }
15156 } else if (Op.getOpcode() == ISD::SUB) {
15157 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15158 Offset += -C->getZExtValue();
15159 Op = Op.getOperand(0);
15160 continue;
15161 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015162 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015163
Chris Lattner49921962009-05-08 18:23:14 +000015164 // Otherwise, this isn't something we can handle, reject it.
15165 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015166 }
Eric Christopherfd179292009-08-27 18:07:15 +000015167
Dan Gohman46510a72010-04-15 01:51:59 +000015168 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015169 // If we require an extra load to get this address, as in PIC mode, we
15170 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015171 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15172 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015173 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015174
Devang Patel0d881da2010-07-06 22:08:15 +000015175 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15176 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015177 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015178 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015179 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015180
Gabor Greifba36cb52008-08-28 21:40:38 +000015181 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015182 Ops.push_back(Result);
15183 return;
15184 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015185 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015186}
15187
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015188std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015189X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015190 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015191 // First, see if this is a constraint that directly corresponds to an LLVM
15192 // register class.
15193 if (Constraint.size() == 1) {
15194 // GCC Constraint Letters
15195 switch (Constraint[0]) {
15196 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015197 // TODO: Slight differences here in allocation order and leaving
15198 // RIP in the class. Do they matter any more here than they do
15199 // in the normal allocation?
15200 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15201 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015202 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015203 return std::make_pair(0U, X86::GR32RegisterClass);
15204 else if (VT == MVT::i16)
15205 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015206 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015207 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015208 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015209 return std::make_pair(0U, X86::GR64RegisterClass);
15210 break;
15211 }
15212 // 32-bit fallthrough
15213 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015214 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015215 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15216 else if (VT == MVT::i16)
15217 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015218 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015219 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15220 else if (VT == MVT::i64)
15221 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15222 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015223 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015224 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015225 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015226 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015227 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015228 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015229 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015230 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015231 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015232 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015233 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015234 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15235 if (VT == MVT::i16)
15236 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15237 if (VT == MVT::i32 || !Subtarget->is64Bit())
15238 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15239 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015240 case 'f': // FP Stack registers.
15241 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15242 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015243 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015244 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015245 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015246 return std::make_pair(0U, X86::RFP64RegisterClass);
15247 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015248 case 'y': // MMX_REGS if MMX allowed.
15249 if (!Subtarget->hasMMX()) break;
15250 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015251 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015252 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015253 // FALL THROUGH.
15254 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015255 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015256
Owen Anderson825b72b2009-08-11 20:47:22 +000015257 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015258 default: break;
15259 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015260 case MVT::f32:
15261 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015262 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015263 case MVT::f64:
15264 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015265 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015266 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015267 case MVT::v16i8:
15268 case MVT::v8i16:
15269 case MVT::v4i32:
15270 case MVT::v2i64:
15271 case MVT::v4f32:
15272 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015273 return std::make_pair(0U, X86::VR128RegisterClass);
15274 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015275 break;
15276 }
15277 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015278
Chris Lattnerf76d1802006-07-31 23:26:50 +000015279 // Use the default implementation in TargetLowering to convert the register
15280 // constraint into a member of a register class.
15281 std::pair<unsigned, const TargetRegisterClass*> Res;
15282 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015283
15284 // Not found as a standard register?
15285 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015286 // Map st(0) -> st(7) -> ST0
15287 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15288 tolower(Constraint[1]) == 's' &&
15289 tolower(Constraint[2]) == 't' &&
15290 Constraint[3] == '(' &&
15291 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15292 Constraint[5] == ')' &&
15293 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015294
Chris Lattner56d77c72009-09-13 22:41:48 +000015295 Res.first = X86::ST0+Constraint[4]-'0';
15296 Res.second = X86::RFP80RegisterClass;
15297 return Res;
15298 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015299
Chris Lattner56d77c72009-09-13 22:41:48 +000015300 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015301 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015302 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015303 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015304 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015305 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015306
15307 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015308 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015309 Res.first = X86::EFLAGS;
15310 Res.second = X86::CCRRegisterClass;
15311 return Res;
15312 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015313
Dale Johannesen330169f2008-11-13 21:52:36 +000015314 // 'A' means EAX + EDX.
15315 if (Constraint == "A") {
15316 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015317 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015318 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015319 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015320 return Res;
15321 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015322
Chris Lattnerf76d1802006-07-31 23:26:50 +000015323 // Otherwise, check to see if this is a register class of the wrong value
15324 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15325 // turn into {ax},{dx}.
15326 if (Res.second->hasType(VT))
15327 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015328
Chris Lattnerf76d1802006-07-31 23:26:50 +000015329 // All of the single-register GCC register classes map their values onto
15330 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15331 // really want an 8-bit or 32-bit register, map to the appropriate register
15332 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015333 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015334 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015335 unsigned DestReg = 0;
15336 switch (Res.first) {
15337 default: break;
15338 case X86::AX: DestReg = X86::AL; break;
15339 case X86::DX: DestReg = X86::DL; break;
15340 case X86::CX: DestReg = X86::CL; break;
15341 case X86::BX: DestReg = X86::BL; break;
15342 }
15343 if (DestReg) {
15344 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015345 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015346 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015347 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015348 unsigned DestReg = 0;
15349 switch (Res.first) {
15350 default: break;
15351 case X86::AX: DestReg = X86::EAX; break;
15352 case X86::DX: DestReg = X86::EDX; break;
15353 case X86::CX: DestReg = X86::ECX; break;
15354 case X86::BX: DestReg = X86::EBX; break;
15355 case X86::SI: DestReg = X86::ESI; break;
15356 case X86::DI: DestReg = X86::EDI; break;
15357 case X86::BP: DestReg = X86::EBP; break;
15358 case X86::SP: DestReg = X86::ESP; break;
15359 }
15360 if (DestReg) {
15361 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015362 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015363 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015364 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015365 unsigned DestReg = 0;
15366 switch (Res.first) {
15367 default: break;
15368 case X86::AX: DestReg = X86::RAX; break;
15369 case X86::DX: DestReg = X86::RDX; break;
15370 case X86::CX: DestReg = X86::RCX; break;
15371 case X86::BX: DestReg = X86::RBX; break;
15372 case X86::SI: DestReg = X86::RSI; break;
15373 case X86::DI: DestReg = X86::RDI; break;
15374 case X86::BP: DestReg = X86::RBP; break;
15375 case X86::SP: DestReg = X86::RSP; break;
15376 }
15377 if (DestReg) {
15378 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015379 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015380 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015381 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015382 } else if (Res.second == X86::FR32RegisterClass ||
15383 Res.second == X86::FR64RegisterClass ||
15384 Res.second == X86::VR128RegisterClass) {
15385 // Handle references to XMM physical registers that got mapped into the
15386 // wrong class. This can happen with constraints like {xmm0} where the
15387 // target independent register mapper will just pick the first match it can
15388 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015389 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015390 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015391 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015392 Res.second = X86::FR64RegisterClass;
15393 else if (X86::VR128RegisterClass->hasType(VT))
15394 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015395 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015396
Chris Lattnerf76d1802006-07-31 23:26:50 +000015397 return Res;
15398}