blob: 91aade7c9f6d5d3c7ec1aacb3bcb2033be2bc846 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070043static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070044i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
45 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000046static void
47i915_gem_object_retire(struct drm_i915_gem_object *obj);
48
Chris Wilson61050802012-04-17 15:31:31 +010049static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
Chris Wilsonc76ce032013-08-08 14:41:03 +010055static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
Chris Wilson2c225692013-08-09 12:26:45 +010061static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
Chris Wilson61050802012-04-17 15:31:31 +010069static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010077 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010078 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
Chris Wilson73aa8082010-09-30 11:46:12 +010081/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098}
99
Chris Wilson21dd3732011-01-26 15:55:56 +0000100static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100101i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 int ret;
104
Daniel Vetter7abb6902013-05-24 21:29:32 +0200105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100124#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125
Chris Wilson21dd3732011-01-26 15:55:56 +0000126 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700151 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 struct drm_i915_gem_object *obj;
153 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700154
Chris Wilson6299f992010-11-24 12:23:44 +0000155 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700157 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700159 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700162 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Chris Wilson6a2c4232014-11-04 04:51:40 -0800168static int
169i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100170{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800171 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
172 char *vaddr = obj->phys_handle->vaddr;
173 struct sg_table *st;
174 struct scatterlist *sg;
175 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
178 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100179
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
181 struct page *page;
182 char *src;
183
184 page = shmem_read_mapping_page(mapping, i);
185 if (IS_ERR(page))
186 return PTR_ERR(page);
187
188 src = kmap_atomic(page);
189 memcpy(vaddr, src, PAGE_SIZE);
190 drm_clflush_virt_range(vaddr, PAGE_SIZE);
191 kunmap_atomic(src);
192
193 page_cache_release(page);
194 vaddr += PAGE_SIZE;
195 }
196
197 i915_gem_chipset_flush(obj->base.dev);
198
199 st = kmalloc(sizeof(*st), GFP_KERNEL);
200 if (st == NULL)
201 return -ENOMEM;
202
203 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
204 kfree(st);
205 return -ENOMEM;
206 }
207
208 sg = st->sgl;
209 sg->offset = 0;
210 sg->length = obj->base.size;
211
212 sg_dma_address(sg) = obj->phys_handle->busaddr;
213 sg_dma_len(sg) = obj->base.size;
214
215 obj->pages = st;
216 obj->has_dma_mapping = true;
217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
228 if (ret) {
229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
232 WARN_ON(ret != -EIO);
233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800260 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
268
269 obj->has_dma_mapping = false;
270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
291 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
343 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200353 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100371 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
374 intel_fb_obj_flush(obj, false);
375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700406 if (obj == NULL)
407 return -ENOMEM;
408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
433 */
434int
435i915_gem_create_ioctl(struct drm_device *dev, void *data,
436 struct drm_file *file)
437{
438 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200439
Dave Airlieff72145b2011-02-07 12:16:14 +1000440 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000441 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000442}
443
Daniel Vetter8c599672011-12-14 13:57:31 +0100444static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100445__copy_to_user_swizzled(char __user *cpu_vaddr,
446 const char *gpu_vaddr, int gpu_offset,
447 int length)
448{
449 int ret, cpu_offset = 0;
450
451 while (length > 0) {
452 int cacheline_end = ALIGN(gpu_offset + 1, 64);
453 int this_length = min(cacheline_end - gpu_offset, length);
454 int swizzled_gpu_offset = gpu_offset ^ 64;
455
456 ret = __copy_to_user(cpu_vaddr + cpu_offset,
457 gpu_vaddr + swizzled_gpu_offset,
458 this_length);
459 if (ret)
460 return ret + length;
461
462 cpu_offset += this_length;
463 gpu_offset += this_length;
464 length -= this_length;
465 }
466
467 return 0;
468}
469
470static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700471__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
472 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100473 int length)
474{
475 int ret, cpu_offset = 0;
476
477 while (length > 0) {
478 int cacheline_end = ALIGN(gpu_offset + 1, 64);
479 int this_length = min(cacheline_end - gpu_offset, length);
480 int swizzled_gpu_offset = gpu_offset ^ 64;
481
482 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
483 cpu_vaddr + cpu_offset,
484 this_length);
485 if (ret)
486 return ret + length;
487
488 cpu_offset += this_length;
489 gpu_offset += this_length;
490 length -= this_length;
491 }
492
493 return 0;
494}
495
Brad Volkin4c914c02014-02-18 10:15:45 -0800496/*
497 * Pins the specified object's pages and synchronizes the object with
498 * GPU accesses. Sets needs_clflush to non-zero if the caller should
499 * flush the object from the CPU cache.
500 */
501int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
502 int *needs_clflush)
503{
504 int ret;
505
506 *needs_clflush = 0;
507
508 if (!obj->base.filp)
509 return -EINVAL;
510
511 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
512 /* If we're not in the cpu read domain, set ourself into the gtt
513 * read domain and manually flush cachelines (if required). This
514 * optimizes for the case when the gpu will dirty the data
515 * anyway again before the next pread happens. */
516 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
517 obj->cache_level);
518 ret = i915_gem_object_wait_rendering(obj, true);
519 if (ret)
520 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000521
522 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800523 }
524
525 ret = i915_gem_object_get_pages(obj);
526 if (ret)
527 return ret;
528
529 i915_gem_object_pin_pages(obj);
530
531 return ret;
532}
533
Daniel Vetterd174bd62012-03-25 19:47:40 +0200534/* Per-page copy function for the shmem pread fastpath.
535 * Flushes invalid cachelines before reading the target if
536 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700537static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200538shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
539 char __user *user_data,
540 bool page_do_bit17_swizzling, bool needs_clflush)
541{
542 char *vaddr;
543 int ret;
544
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200545 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200546 return -EINVAL;
547
548 vaddr = kmap_atomic(page);
549 if (needs_clflush)
550 drm_clflush_virt_range(vaddr + shmem_page_offset,
551 page_length);
552 ret = __copy_to_user_inatomic(user_data,
553 vaddr + shmem_page_offset,
554 page_length);
555 kunmap_atomic(vaddr);
556
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100557 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200558}
559
Daniel Vetter23c18c72012-03-25 19:47:42 +0200560static void
561shmem_clflush_swizzled_range(char *addr, unsigned long length,
562 bool swizzled)
563{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200564 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200565 unsigned long start = (unsigned long) addr;
566 unsigned long end = (unsigned long) addr + length;
567
568 /* For swizzling simply ensure that we always flush both
569 * channels. Lame, but simple and it works. Swizzled
570 * pwrite/pread is far from a hotpath - current userspace
571 * doesn't use it at all. */
572 start = round_down(start, 128);
573 end = round_up(end, 128);
574
575 drm_clflush_virt_range((void *)start, end - start);
576 } else {
577 drm_clflush_virt_range(addr, length);
578 }
579
580}
581
Daniel Vetterd174bd62012-03-25 19:47:40 +0200582/* Only difference to the fast-path function is that this can handle bit17
583 * and uses non-atomic copy and kmap functions. */
584static int
585shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
586 char __user *user_data,
587 bool page_do_bit17_swizzling, bool needs_clflush)
588{
589 char *vaddr;
590 int ret;
591
592 vaddr = kmap(page);
593 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200594 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
595 page_length,
596 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200597
598 if (page_do_bit17_swizzling)
599 ret = __copy_to_user_swizzled(user_data,
600 vaddr, shmem_page_offset,
601 page_length);
602 else
603 ret = __copy_to_user(user_data,
604 vaddr + shmem_page_offset,
605 page_length);
606 kunmap(page);
607
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100608 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200609}
610
Eric Anholteb014592009-03-10 11:44:52 -0700611static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200612i915_gem_shmem_pread(struct drm_device *dev,
613 struct drm_i915_gem_object *obj,
614 struct drm_i915_gem_pread *args,
615 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700616{
Daniel Vetter8461d222011-12-14 13:57:32 +0100617 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700618 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100619 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100620 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100621 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200622 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200623 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200624 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700625
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200626 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700627 remain = args->size;
628
Daniel Vetter8461d222011-12-14 13:57:32 +0100629 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700630
Brad Volkin4c914c02014-02-18 10:15:45 -0800631 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100632 if (ret)
633 return ret;
634
Eric Anholteb014592009-03-10 11:44:52 -0700635 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100636
Imre Deak67d5a502013-02-18 19:28:02 +0200637 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
638 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200639 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100640
641 if (remain <= 0)
642 break;
643
Eric Anholteb014592009-03-10 11:44:52 -0700644 /* Operation in this page
645 *
Eric Anholteb014592009-03-10 11:44:52 -0700646 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700647 * page_length = bytes to copy for this page
648 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100649 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700650 page_length = remain;
651 if ((shmem_page_offset + page_length) > PAGE_SIZE)
652 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700653
Daniel Vetter8461d222011-12-14 13:57:32 +0100654 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
655 (page_to_phys(page) & (1 << 17)) != 0;
656
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
658 user_data, page_do_bit17_swizzling,
659 needs_clflush);
660 if (ret == 0)
661 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700662
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200663 mutex_unlock(&dev->struct_mutex);
664
Jani Nikulad330a952014-01-21 11:24:25 +0200665 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200666 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200667 /* Userspace is tricking us, but we've already clobbered
668 * its pages with the prefault and promised to write the
669 * data up to the first fault. Hence ignore any errors
670 * and just continue. */
671 (void)ret;
672 prefaulted = 1;
673 }
674
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
676 user_data, page_do_bit17_swizzling,
677 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700678
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200679 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100680
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100681 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100682 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100683
Chris Wilson17793c92014-03-07 08:30:36 +0000684next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700685 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100686 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700687 offset += page_length;
688 }
689
Chris Wilson4f27b752010-10-14 15:26:45 +0100690out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100691 i915_gem_object_unpin_pages(obj);
692
Eric Anholteb014592009-03-10 11:44:52 -0700693 return ret;
694}
695
Eric Anholt673a3942008-07-30 12:06:12 -0700696/**
697 * Reads data from the object referenced by handle.
698 *
699 * On error, the contents of *data are undefined.
700 */
701int
702i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000703 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700704{
705 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000706 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100707 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700708
Chris Wilson51311d02010-11-17 09:10:42 +0000709 if (args->size == 0)
710 return 0;
711
712 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200713 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000714 args->size))
715 return -EFAULT;
716
Chris Wilson4f27b752010-10-14 15:26:45 +0100717 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100718 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100719 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700720
Chris Wilson05394f32010-11-08 19:18:58 +0000721 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000722 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100723 ret = -ENOENT;
724 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100725 }
Eric Anholt673a3942008-07-30 12:06:12 -0700726
Chris Wilson7dcd2492010-09-26 20:21:44 +0100727 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000728 if (args->offset > obj->base.size ||
729 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100730 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100731 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100732 }
733
Daniel Vetter1286ff72012-05-10 15:25:09 +0200734 /* prime objects have no backing filp to GEM pread/pwrite
735 * pages from.
736 */
737 if (!obj->base.filp) {
738 ret = -EINVAL;
739 goto out;
740 }
741
Chris Wilsondb53a302011-02-03 11:57:46 +0000742 trace_i915_gem_object_pread(obj, args->offset, args->size);
743
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200744 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700745
Chris Wilson35b62a82010-09-26 20:23:38 +0100746out:
Chris Wilson05394f32010-11-08 19:18:58 +0000747 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100748unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100749 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700750 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700751}
752
Keith Packard0839ccb2008-10-30 19:38:48 -0700753/* This is the fast write path which cannot handle
754 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700755 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700756
Keith Packard0839ccb2008-10-30 19:38:48 -0700757static inline int
758fast_user_write(struct io_mapping *mapping,
759 loff_t page_base, int page_offset,
760 char __user *user_data,
761 int length)
762{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700763 void __iomem *vaddr_atomic;
764 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700765 unsigned long unwritten;
766
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700767 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700768 /* We can use the cpu mem copy function because this is X86. */
769 vaddr = (void __force*)vaddr_atomic + page_offset;
770 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700771 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700772 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100773 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700774}
775
Eric Anholt3de09aa2009-03-09 09:42:23 -0700776/**
777 * This is the fast pwrite path, where we copy the data directly from the
778 * user into the GTT, uncached.
779 */
Eric Anholt673a3942008-07-30 12:06:12 -0700780static int
Chris Wilson05394f32010-11-08 19:18:58 +0000781i915_gem_gtt_pwrite_fast(struct drm_device *dev,
782 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700783 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000784 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700785{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300786 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700787 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700788 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700789 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200790 int page_offset, page_length, ret;
791
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100792 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200793 if (ret)
794 goto out;
795
796 ret = i915_gem_object_set_to_gtt_domain(obj, true);
797 if (ret)
798 goto out_unpin;
799
800 ret = i915_gem_object_put_fence(obj);
801 if (ret)
802 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700803
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200804 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700805 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700806
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700807 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700808
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200809 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
810
Eric Anholt673a3942008-07-30 12:06:12 -0700811 while (remain > 0) {
812 /* Operation in this page
813 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700814 * page_base = page offset within aperture
815 * page_offset = offset within page
816 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700817 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100818 page_base = offset & PAGE_MASK;
819 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700820 page_length = remain;
821 if ((page_offset + remain) > PAGE_SIZE)
822 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700823
Keith Packard0839ccb2008-10-30 19:38:48 -0700824 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700825 * source page isn't available. Return the error and we'll
826 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700827 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800828 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200829 page_offset, user_data, page_length)) {
830 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200831 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200832 }
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Keith Packard0839ccb2008-10-30 19:38:48 -0700834 remain -= page_length;
835 user_data += page_length;
836 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700837 }
Eric Anholt673a3942008-07-30 12:06:12 -0700838
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200839out_flush:
840 intel_fb_obj_flush(obj, false);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200841out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800842 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200843out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700844 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700845}
846
Daniel Vetterd174bd62012-03-25 19:47:40 +0200847/* Per-page copy function for the shmem pwrite fastpath.
848 * Flushes invalid cachelines before writing to the target if
849 * needs_clflush_before is set and flushes out any written cachelines after
850 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700851static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200852shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
853 char __user *user_data,
854 bool page_do_bit17_swizzling,
855 bool needs_clflush_before,
856 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700857{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200858 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700859 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700860
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200861 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200862 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700863
Daniel Vetterd174bd62012-03-25 19:47:40 +0200864 vaddr = kmap_atomic(page);
865 if (needs_clflush_before)
866 drm_clflush_virt_range(vaddr + shmem_page_offset,
867 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000868 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
869 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200870 if (needs_clflush_after)
871 drm_clflush_virt_range(vaddr + shmem_page_offset,
872 page_length);
873 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700874
Chris Wilson755d2212012-09-04 21:02:55 +0100875 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700876}
877
Daniel Vetterd174bd62012-03-25 19:47:40 +0200878/* Only difference to the fast-path function is that this can handle bit17
879 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700880static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200881shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
882 char __user *user_data,
883 bool page_do_bit17_swizzling,
884 bool needs_clflush_before,
885 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700886{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200887 char *vaddr;
888 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700889
Daniel Vetterd174bd62012-03-25 19:47:40 +0200890 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200891 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200892 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
893 page_length,
894 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200895 if (page_do_bit17_swizzling)
896 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100897 user_data,
898 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200899 else
900 ret = __copy_from_user(vaddr + shmem_page_offset,
901 user_data,
902 page_length);
903 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200904 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
905 page_length,
906 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200907 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100908
Chris Wilson755d2212012-09-04 21:02:55 +0100909 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700910}
911
Eric Anholt40123c12009-03-09 13:42:30 -0700912static int
Daniel Vettere244a442012-03-25 19:47:28 +0200913i915_gem_shmem_pwrite(struct drm_device *dev,
914 struct drm_i915_gem_object *obj,
915 struct drm_i915_gem_pwrite *args,
916 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700917{
Eric Anholt40123c12009-03-09 13:42:30 -0700918 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100919 loff_t offset;
920 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100921 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100922 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200923 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200924 int needs_clflush_after = 0;
925 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200926 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700927
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200928 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700929 remain = args->size;
930
Daniel Vetter8c599672011-12-14 13:57:31 +0100931 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700932
Daniel Vetter58642882012-03-25 19:47:37 +0200933 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
934 /* If we're not in the cpu write domain, set ourself into the gtt
935 * write domain and manually flush cachelines (if required). This
936 * optimizes for the case when the gpu will use the data
937 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100938 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700939 ret = i915_gem_object_wait_rendering(obj, false);
940 if (ret)
941 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000942
943 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200944 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100945 /* Same trick applies to invalidate partially written cachelines read
946 * before writing. */
947 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
948 needs_clflush_before =
949 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200950
Chris Wilson755d2212012-09-04 21:02:55 +0100951 ret = i915_gem_object_get_pages(obj);
952 if (ret)
953 return ret;
954
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200955 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
956
Chris Wilson755d2212012-09-04 21:02:55 +0100957 i915_gem_object_pin_pages(obj);
958
Eric Anholt40123c12009-03-09 13:42:30 -0700959 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000960 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700961
Imre Deak67d5a502013-02-18 19:28:02 +0200962 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
963 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200964 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200965 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100966
Chris Wilson9da3da62012-06-01 15:20:22 +0100967 if (remain <= 0)
968 break;
969
Eric Anholt40123c12009-03-09 13:42:30 -0700970 /* Operation in this page
971 *
Eric Anholt40123c12009-03-09 13:42:30 -0700972 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700973 * page_length = bytes to copy for this page
974 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100975 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700976
977 page_length = remain;
978 if ((shmem_page_offset + page_length) > PAGE_SIZE)
979 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700980
Daniel Vetter58642882012-03-25 19:47:37 +0200981 /* If we don't overwrite a cacheline completely we need to be
982 * careful to have up-to-date data by first clflushing. Don't
983 * overcomplicate things and flush the entire patch. */
984 partial_cacheline_write = needs_clflush_before &&
985 ((shmem_page_offset | page_length)
986 & (boot_cpu_data.x86_clflush_size - 1));
987
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
989 (page_to_phys(page) & (1 << 17)) != 0;
990
Daniel Vetterd174bd62012-03-25 19:47:40 +0200991 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
992 user_data, page_do_bit17_swizzling,
993 partial_cacheline_write,
994 needs_clflush_after);
995 if (ret == 0)
996 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700997
Daniel Vettere244a442012-03-25 19:47:28 +0200998 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200999 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001000 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1001 user_data, page_do_bit17_swizzling,
1002 partial_cacheline_write,
1003 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001004
Daniel Vettere244a442012-03-25 19:47:28 +02001005 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001006
Chris Wilson755d2212012-09-04 21:02:55 +01001007 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001008 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001009
Chris Wilson17793c92014-03-07 08:30:36 +00001010next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001011 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001012 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001013 offset += page_length;
1014 }
1015
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001016out:
Chris Wilson755d2212012-09-04 21:02:55 +01001017 i915_gem_object_unpin_pages(obj);
1018
Daniel Vettere244a442012-03-25 19:47:28 +02001019 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001020 /*
1021 * Fixup: Flush cpu caches in case we didn't flush the dirty
1022 * cachelines in-line while writing and the object moved
1023 * out of the cpu write domain while we've dropped the lock.
1024 */
1025 if (!needs_clflush_after &&
1026 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001027 if (i915_gem_clflush_object(obj, obj->pin_display))
1028 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001029 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001030 }
Eric Anholt40123c12009-03-09 13:42:30 -07001031
Daniel Vetter58642882012-03-25 19:47:37 +02001032 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001033 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001034
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001035 intel_fb_obj_flush(obj, false);
Eric Anholt40123c12009-03-09 13:42:30 -07001036 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001037}
1038
1039/**
1040 * Writes data to the object referenced by handle.
1041 *
1042 * On error, the contents of the buffer that were to be modified are undefined.
1043 */
1044int
1045i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001046 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001047{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001048 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001049 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001050 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001051 int ret;
1052
1053 if (args->size == 0)
1054 return 0;
1055
1056 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001057 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001058 args->size))
1059 return -EFAULT;
1060
Jani Nikulad330a952014-01-21 11:24:25 +02001061 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001062 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1063 args->size);
1064 if (ret)
1065 return -EFAULT;
1066 }
Eric Anholt673a3942008-07-30 12:06:12 -07001067
Imre Deak5d77d9c2014-11-12 16:40:35 +02001068 intel_runtime_pm_get(dev_priv);
1069
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001070 ret = i915_mutex_lock_interruptible(dev);
1071 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001072 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001073
Chris Wilson05394f32010-11-08 19:18:58 +00001074 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001075 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001076 ret = -ENOENT;
1077 goto unlock;
1078 }
Eric Anholt673a3942008-07-30 12:06:12 -07001079
Chris Wilson7dcd2492010-09-26 20:21:44 +01001080 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001081 if (args->offset > obj->base.size ||
1082 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001083 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001084 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001085 }
1086
Daniel Vetter1286ff72012-05-10 15:25:09 +02001087 /* prime objects have no backing filp to GEM pread/pwrite
1088 * pages from.
1089 */
1090 if (!obj->base.filp) {
1091 ret = -EINVAL;
1092 goto out;
1093 }
1094
Chris Wilsondb53a302011-02-03 11:57:46 +00001095 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1096
Daniel Vetter935aaa62012-03-25 19:47:35 +02001097 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001098 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1099 * it would end up going through the fenced access, and we'll get
1100 * different detiling behavior between reading and writing.
1101 * pread/pwrite currently are reading and writing from the CPU
1102 * perspective, requiring manual detiling by the client.
1103 */
Chris Wilson2c225692013-08-09 12:26:45 +01001104 if (obj->tiling_mode == I915_TILING_NONE &&
1105 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1106 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001107 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001108 /* Note that the gtt paths might fail with non-page-backed user
1109 * pointers (e.g. gtt mappings when moving data between
1110 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001111 }
Eric Anholt673a3942008-07-30 12:06:12 -07001112
Chris Wilson6a2c4232014-11-04 04:51:40 -08001113 if (ret == -EFAULT || ret == -ENOSPC) {
1114 if (obj->phys_handle)
1115 ret = i915_gem_phys_pwrite(obj, args, file);
1116 else
1117 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1118 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001119
Chris Wilson35b62a82010-09-26 20:23:38 +01001120out:
Chris Wilson05394f32010-11-08 19:18:58 +00001121 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001122unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001123 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001124put_rpm:
1125 intel_runtime_pm_put(dev_priv);
1126
Eric Anholt673a3942008-07-30 12:06:12 -07001127 return ret;
1128}
1129
Chris Wilsonb3612372012-08-24 09:35:08 +01001130int
Daniel Vetter33196de2012-11-14 17:14:05 +01001131i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001132 bool interruptible)
1133{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001134 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001135 /* Non-interruptible callers can't handle -EAGAIN, hence return
1136 * -EIO unconditionally for these. */
1137 if (!interruptible)
1138 return -EIO;
1139
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001140 /* Recovery complete, but the reset failed ... */
1141 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001142 return -EIO;
1143
McAulay, Alistair6689c162014-08-15 18:51:35 +01001144 /*
1145 * Check if GPU Reset is in progress - we need intel_ring_begin
1146 * to work properly to reinit the hw state while the gpu is
1147 * still marked as reset-in-progress. Handle this with a flag.
1148 */
1149 if (!error->reload_in_reset)
1150 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001151 }
1152
1153 return 0;
1154}
1155
1156/*
John Harrisonb6660d52014-11-24 18:49:30 +00001157 * Compare arbitrary request against outstanding lazy request. Emit on match.
Chris Wilsonb3612372012-08-24 09:35:08 +01001158 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301159int
John Harrisonb6660d52014-11-24 18:49:30 +00001160i915_gem_check_olr(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001161{
1162 int ret;
1163
John Harrisonb6660d52014-11-24 18:49:30 +00001164 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001165
1166 ret = 0;
John Harrisonb6660d52014-11-24 18:49:30 +00001167 if (req == req->ring->outstanding_lazy_request)
John Harrison9400ae52014-11-24 18:49:36 +00001168 ret = i915_add_request(req->ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001169
1170 return ret;
1171}
1172
Chris Wilson094f9a52013-09-25 17:34:55 +01001173static void fake_irq(unsigned long data)
1174{
1175 wake_up_process((struct task_struct *)data);
1176}
1177
1178static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001179 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001180{
1181 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1182}
1183
Chris Wilson2def4ad92015-04-07 16:20:41 +01001184static int __i915_spin_request(struct drm_i915_gem_request *rq)
1185{
1186 unsigned long timeout;
1187
1188 if (i915_gem_request_get_ring(rq)->irq_refcount)
1189 return -EBUSY;
1190
1191 timeout = jiffies + 1;
1192 while (!need_resched()) {
1193 if (i915_gem_request_completed(rq, true))
1194 return 0;
1195
1196 if (time_after_eq(jiffies, timeout))
1197 break;
1198
1199 cpu_relax_lowlatency();
1200 }
1201 if (i915_gem_request_completed(rq, false))
1202 return 0;
1203
1204 return -EAGAIN;
1205}
1206
Chris Wilsonb3612372012-08-24 09:35:08 +01001207/**
John Harrison9c654812014-11-24 18:49:35 +00001208 * __i915_wait_request - wait until execution of request has finished
1209 * @req: duh!
1210 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001211 * @interruptible: do an interruptible wait (normally yes)
1212 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1213 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001214 * Note: It is of utmost importance that the passed in seqno and reset_counter
1215 * values have been read by the caller in an smp safe manner. Where read-side
1216 * locks are involved, it is sufficient to read the reset_counter before
1217 * unlocking the lock that protects the seqno. For lockless tricks, the
1218 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1219 * inserted.
1220 *
John Harrison9c654812014-11-24 18:49:35 +00001221 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001222 * errno with remaining time filled in timeout argument.
1223 */
John Harrison9c654812014-11-24 18:49:35 +00001224int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001225 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001226 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001227 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001228 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001229{
John Harrison9c654812014-11-24 18:49:35 +00001230 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001231 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001232 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001233 const bool irq_test_in_progress =
1234 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001235 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001236 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001237 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001238 int ret;
1239
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001240 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001241
John Harrison1b5a4332014-11-24 18:49:42 +00001242 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001243 return 0;
1244
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001245 timeout_expire = timeout ?
1246 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001247
Chris Wilson7c27f522015-04-07 16:20:33 +01001248 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilson1854d5c2015-04-07 16:20:32 +01001249 gen6_rps_boost(dev_priv, file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001250
Chris Wilson094f9a52013-09-25 17:34:55 +01001251 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001252 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001253 before = ktime_get_raw_ns();
Chris Wilson2def4ad92015-04-07 16:20:41 +01001254
1255 /* Optimistic spin for the next jiffie before touching IRQs */
1256 ret = __i915_spin_request(req);
1257 if (ret == 0)
1258 goto out;
1259
1260 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1261 ret = -ENODEV;
1262 goto out;
1263 }
1264
Chris Wilson094f9a52013-09-25 17:34:55 +01001265 for (;;) {
1266 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001267
Chris Wilson094f9a52013-09-25 17:34:55 +01001268 prepare_to_wait(&ring->irq_queue, &wait,
1269 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001270
Daniel Vetterf69061b2012-12-06 09:01:42 +01001271 /* We need to check whether any gpu reset happened in between
1272 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001273 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1274 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1275 * is truely gone. */
1276 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1277 if (ret == 0)
1278 ret = -EAGAIN;
1279 break;
1280 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001281
John Harrison1b5a4332014-11-24 18:49:42 +00001282 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001283 ret = 0;
1284 break;
1285 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001286
Chris Wilson094f9a52013-09-25 17:34:55 +01001287 if (interruptible && signal_pending(current)) {
1288 ret = -ERESTARTSYS;
1289 break;
1290 }
1291
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001292 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001293 ret = -ETIME;
1294 break;
1295 }
1296
1297 timer.function = NULL;
1298 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001299 unsigned long expire;
1300
Chris Wilson094f9a52013-09-25 17:34:55 +01001301 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001302 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001303 mod_timer(&timer, expire);
1304 }
1305
Chris Wilson5035c272013-10-04 09:58:46 +01001306 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001307
Chris Wilson094f9a52013-09-25 17:34:55 +01001308 if (timer.function) {
1309 del_singleshot_timer_sync(&timer);
1310 destroy_timer_on_stack(&timer);
1311 }
1312 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001313 if (!irq_test_in_progress)
1314 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001315
1316 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001317
Chris Wilson2def4ad92015-04-07 16:20:41 +01001318out:
1319 now = ktime_get_raw_ns();
1320 trace_i915_gem_request_wait_end(req);
1321
Chris Wilsonb3612372012-08-24 09:35:08 +01001322 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001323 s64 tres = *timeout - (now - before);
1324
1325 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001326
1327 /*
1328 * Apparently ktime isn't accurate enough and occasionally has a
1329 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1330 * things up to make the test happy. We allow up to 1 jiffy.
1331 *
1332 * This is a regrssion from the timespec->ktime conversion.
1333 */
1334 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1335 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001336 }
1337
Chris Wilson094f9a52013-09-25 17:34:55 +01001338 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001339}
1340
1341/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001342 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001343 * request and object lists appropriately for that event.
1344 */
1345int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001346i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001347{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001348 struct drm_device *dev;
1349 struct drm_i915_private *dev_priv;
1350 bool interruptible;
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001351 unsigned reset_counter;
Chris Wilsonb3612372012-08-24 09:35:08 +01001352 int ret;
1353
Daniel Vettera4b3a572014-11-26 14:17:05 +01001354 BUG_ON(req == NULL);
1355
1356 dev = req->ring->dev;
1357 dev_priv = dev->dev_private;
1358 interruptible = dev_priv->mm.interruptible;
1359
Chris Wilsonb3612372012-08-24 09:35:08 +01001360 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001361
Daniel Vetter33196de2012-11-14 17:14:05 +01001362 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001363 if (ret)
1364 return ret;
1365
Daniel Vettera4b3a572014-11-26 14:17:05 +01001366 ret = i915_gem_check_olr(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001367 if (ret)
1368 return ret;
1369
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001370 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Daniel Vettera4b3a572014-11-26 14:17:05 +01001371 i915_gem_request_reference(req);
John Harrison9c654812014-11-24 18:49:35 +00001372 ret = __i915_wait_request(req, reset_counter,
1373 interruptible, NULL, NULL);
Daniel Vettera4b3a572014-11-26 14:17:05 +01001374 i915_gem_request_unreference(req);
1375 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001376}
1377
Chris Wilsond26e3af2013-06-29 22:05:26 +01001378static int
John Harrison8e6395492014-10-30 18:40:53 +00001379i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001380{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001381 if (!obj->active)
1382 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001383
1384 /* Manually manage the write flush as we may have not yet
1385 * retired the buffer.
1386 *
John Harrison97b2a6a2014-11-24 18:49:26 +00001387 * Note that the last_write_req is always the earlier of
1388 * the two (read/write) requests, so if we haved successfully waited,
Chris Wilsond26e3af2013-06-29 22:05:26 +01001389 * we know we have passed the last write.
1390 */
John Harrison97b2a6a2014-11-24 18:49:26 +00001391 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001392
1393 return 0;
1394}
1395
Chris Wilsonb3612372012-08-24 09:35:08 +01001396/**
1397 * Ensures that all rendering to the object has completed and the object is
1398 * safe to unbind from the GTT or access from the CPU.
1399 */
1400static __must_check int
1401i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1402 bool readonly)
1403{
John Harrison97b2a6a2014-11-24 18:49:26 +00001404 struct drm_i915_gem_request *req;
Chris Wilsonb3612372012-08-24 09:35:08 +01001405 int ret;
1406
John Harrison97b2a6a2014-11-24 18:49:26 +00001407 req = readonly ? obj->last_write_req : obj->last_read_req;
1408 if (!req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001409 return 0;
1410
Daniel Vettera4b3a572014-11-26 14:17:05 +01001411 ret = i915_wait_request(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001412 if (ret)
1413 return ret;
1414
John Harrison8e6395492014-10-30 18:40:53 +00001415 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilsonb3612372012-08-24 09:35:08 +01001416}
1417
Chris Wilson3236f572012-08-24 09:35:09 +01001418/* A nonblocking variant of the above wait. This is a highly dangerous routine
1419 * as the object state may change during this call.
1420 */
1421static __must_check int
1422i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001423 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001424 bool readonly)
1425{
John Harrison97b2a6a2014-11-24 18:49:26 +00001426 struct drm_i915_gem_request *req;
Chris Wilson3236f572012-08-24 09:35:09 +01001427 struct drm_device *dev = obj->base.dev;
1428 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001429 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001430 int ret;
1431
1432 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1433 BUG_ON(!dev_priv->mm.interruptible);
1434
John Harrison97b2a6a2014-11-24 18:49:26 +00001435 req = readonly ? obj->last_write_req : obj->last_read_req;
1436 if (!req)
Chris Wilson3236f572012-08-24 09:35:09 +01001437 return 0;
1438
Daniel Vetter33196de2012-11-14 17:14:05 +01001439 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001440 if (ret)
1441 return ret;
1442
John Harrisonb6660d52014-11-24 18:49:30 +00001443 ret = i915_gem_check_olr(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001444 if (ret)
1445 return ret;
1446
Daniel Vetterf69061b2012-12-06 09:01:42 +01001447 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00001448 i915_gem_request_reference(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001449 mutex_unlock(&dev->struct_mutex);
John Harrison9c654812014-11-24 18:49:35 +00001450 ret = __i915_wait_request(req, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001451 mutex_lock(&dev->struct_mutex);
John Harrisonff865882014-11-24 18:49:28 +00001452 i915_gem_request_unreference(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001453 if (ret)
1454 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001455
John Harrison8e6395492014-10-30 18:40:53 +00001456 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilson3236f572012-08-24 09:35:09 +01001457}
1458
Eric Anholt673a3942008-07-30 12:06:12 -07001459/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001460 * Called when user space prepares to use an object with the CPU, either
1461 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001462 */
1463int
1464i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001465 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001466{
1467 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001468 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001469 uint32_t read_domains = args->read_domains;
1470 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001471 int ret;
1472
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001473 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001474 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001475 return -EINVAL;
1476
Chris Wilson21d509e2009-06-06 09:46:02 +01001477 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001478 return -EINVAL;
1479
1480 /* Having something in the write domain implies it's in the read
1481 * domain, and only that read domain. Enforce that in the request.
1482 */
1483 if (write_domain != 0 && read_domains != write_domain)
1484 return -EINVAL;
1485
Chris Wilson76c1dec2010-09-25 11:22:51 +01001486 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001487 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001488 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001489
Chris Wilson05394f32010-11-08 19:18:58 +00001490 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001491 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001492 ret = -ENOENT;
1493 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001494 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001495
Chris Wilson3236f572012-08-24 09:35:09 +01001496 /* Try to flush the object off the GPU without holding the lock.
1497 * We will repeat the flush holding the lock in the normal manner
1498 * to catch cases where we are gazumped.
1499 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001500 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1501 file->driver_priv,
1502 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001503 if (ret)
1504 goto unref;
1505
Chris Wilson43566de2015-01-02 16:29:29 +05301506 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001507 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301508 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001509 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001510
Chris Wilson3236f572012-08-24 09:35:09 +01001511unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001512 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001513unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001514 mutex_unlock(&dev->struct_mutex);
1515 return ret;
1516}
1517
1518/**
1519 * Called when user space has done writes to this buffer
1520 */
1521int
1522i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001523 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001524{
1525 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001526 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001527 int ret = 0;
1528
Chris Wilson76c1dec2010-09-25 11:22:51 +01001529 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001530 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001531 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001532
Chris Wilson05394f32010-11-08 19:18:58 +00001533 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001534 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001535 ret = -ENOENT;
1536 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001537 }
1538
Eric Anholt673a3942008-07-30 12:06:12 -07001539 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001540 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001541 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001542
Chris Wilson05394f32010-11-08 19:18:58 +00001543 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001544unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001545 mutex_unlock(&dev->struct_mutex);
1546 return ret;
1547}
1548
1549/**
1550 * Maps the contents of an object, returning the address it is mapped
1551 * into.
1552 *
1553 * While the mapping holds a reference on the contents of the object, it doesn't
1554 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001555 *
1556 * IMPORTANT:
1557 *
1558 * DRM driver writers who look a this function as an example for how to do GEM
1559 * mmap support, please don't implement mmap support like here. The modern way
1560 * to implement DRM mmap support is with an mmap offset ioctl (like
1561 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1562 * That way debug tooling like valgrind will understand what's going on, hiding
1563 * the mmap call in a driver private ioctl will break that. The i915 driver only
1564 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001565 */
1566int
1567i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001568 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001569{
1570 struct drm_i915_gem_mmap *args = data;
1571 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001572 unsigned long addr;
1573
Akash Goel1816f922015-01-02 16:29:30 +05301574 if (args->flags & ~(I915_MMAP_WC))
1575 return -EINVAL;
1576
1577 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1578 return -ENODEV;
1579
Chris Wilson05394f32010-11-08 19:18:58 +00001580 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001581 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001582 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001583
Daniel Vetter1286ff72012-05-10 15:25:09 +02001584 /* prime objects have no backing filp to GEM mmap
1585 * pages from.
1586 */
1587 if (!obj->filp) {
1588 drm_gem_object_unreference_unlocked(obj);
1589 return -EINVAL;
1590 }
1591
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001592 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001593 PROT_READ | PROT_WRITE, MAP_SHARED,
1594 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301595 if (args->flags & I915_MMAP_WC) {
1596 struct mm_struct *mm = current->mm;
1597 struct vm_area_struct *vma;
1598
1599 down_write(&mm->mmap_sem);
1600 vma = find_vma(mm, addr);
1601 if (vma)
1602 vma->vm_page_prot =
1603 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1604 else
1605 addr = -ENOMEM;
1606 up_write(&mm->mmap_sem);
1607 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001608 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001609 if (IS_ERR((void *)addr))
1610 return addr;
1611
1612 args->addr_ptr = (uint64_t) addr;
1613
1614 return 0;
1615}
1616
Jesse Barnesde151cf2008-11-12 10:03:55 -08001617/**
1618 * i915_gem_fault - fault a page into the GTT
1619 * vma: VMA in question
1620 * vmf: fault info
1621 *
1622 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1623 * from userspace. The fault handler takes care of binding the object to
1624 * the GTT (if needed), allocating and programming a fence register (again,
1625 * only if needed based on whether the old reg is still valid or the object
1626 * is tiled) and inserting a new PTE into the faulting process.
1627 *
1628 * Note that the faulting process may involve evicting existing objects
1629 * from the GTT and/or fence registers to make room. So performance may
1630 * suffer if the GTT working set is large or there are few fence registers
1631 * left.
1632 */
1633int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1634{
Chris Wilson05394f32010-11-08 19:18:58 +00001635 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1636 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001637 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001638 pgoff_t page_offset;
1639 unsigned long pfn;
1640 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001641 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001642
Paulo Zanonif65c9162013-11-27 18:20:34 -02001643 intel_runtime_pm_get(dev_priv);
1644
Jesse Barnesde151cf2008-11-12 10:03:55 -08001645 /* We don't use vmf->pgoff since that has the fake offset */
1646 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1647 PAGE_SHIFT;
1648
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001649 ret = i915_mutex_lock_interruptible(dev);
1650 if (ret)
1651 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001652
Chris Wilsondb53a302011-02-03 11:57:46 +00001653 trace_i915_gem_object_fault(obj, page_offset, true, write);
1654
Chris Wilson6e4930f2014-02-07 18:37:06 -02001655 /* Try to flush the object off the GPU first without holding the lock.
1656 * Upon reacquiring the lock, we will perform our sanity checks and then
1657 * repeat the flush holding the lock in the normal manner to catch cases
1658 * where we are gazumped.
1659 */
1660 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1661 if (ret)
1662 goto unlock;
1663
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001664 /* Access to snoopable pages through the GTT is incoherent. */
1665 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001666 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001667 goto unlock;
1668 }
1669
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001670 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001671 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001672 if (ret)
1673 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001674
Chris Wilsonc9839302012-11-20 10:45:17 +00001675 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1676 if (ret)
1677 goto unpin;
1678
1679 ret = i915_gem_object_get_fence(obj);
1680 if (ret)
1681 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001682
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001683 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001684 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1685 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001686
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001687 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001688 unsigned long size = min_t(unsigned long,
1689 vma->vm_end - vma->vm_start,
1690 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001691 int i;
1692
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001693 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001694 ret = vm_insert_pfn(vma,
1695 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1696 pfn + i);
1697 if (ret)
1698 break;
1699 }
1700
1701 obj->fault_mappable = true;
1702 } else
1703 ret = vm_insert_pfn(vma,
1704 (unsigned long)vmf->virtual_address,
1705 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001706unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001707 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001708unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001709 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001710out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001711 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001712 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001713 /*
1714 * We eat errors when the gpu is terminally wedged to avoid
1715 * userspace unduly crashing (gl has no provisions for mmaps to
1716 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1717 * and so needs to be reported.
1718 */
1719 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001720 ret = VM_FAULT_SIGBUS;
1721 break;
1722 }
Chris Wilson045e7692010-11-07 09:18:22 +00001723 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001724 /*
1725 * EAGAIN means the gpu is hung and we'll wait for the error
1726 * handler to reset everything when re-faulting in
1727 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001728 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001729 case 0:
1730 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001731 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001732 case -EBUSY:
1733 /*
1734 * EBUSY is ok: this just means that another thread
1735 * already did the job.
1736 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001737 ret = VM_FAULT_NOPAGE;
1738 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001739 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001740 ret = VM_FAULT_OOM;
1741 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001742 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001743 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001744 ret = VM_FAULT_SIGBUS;
1745 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001746 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001747 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001748 ret = VM_FAULT_SIGBUS;
1749 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001750 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001751
1752 intel_runtime_pm_put(dev_priv);
1753 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001754}
1755
1756/**
Chris Wilson901782b2009-07-10 08:18:50 +01001757 * i915_gem_release_mmap - remove physical page mappings
1758 * @obj: obj in question
1759 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001760 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001761 * relinquish ownership of the pages back to the system.
1762 *
1763 * It is vital that we remove the page mapping if we have mapped a tiled
1764 * object through the GTT and then lose the fence register due to
1765 * resource pressure. Similarly if the object has been moved out of the
1766 * aperture, than pages mapped into userspace must be revoked. Removing the
1767 * mapping will then trigger a page fault on the next user access, allowing
1768 * fixup by i915_gem_fault().
1769 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001770void
Chris Wilson05394f32010-11-08 19:18:58 +00001771i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001772{
Chris Wilson6299f992010-11-24 12:23:44 +00001773 if (!obj->fault_mappable)
1774 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001775
David Herrmann6796cb12014-01-03 14:24:19 +01001776 drm_vma_node_unmap(&obj->base.vma_node,
1777 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001778 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001779}
1780
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001781void
1782i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1783{
1784 struct drm_i915_gem_object *obj;
1785
1786 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1787 i915_gem_release_mmap(obj);
1788}
1789
Imre Deak0fa87792013-01-07 21:47:35 +02001790uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001791i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001792{
Chris Wilsone28f8712011-07-18 13:11:49 -07001793 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001794
1795 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001796 tiling_mode == I915_TILING_NONE)
1797 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001798
1799 /* Previous chips need a power-of-two fence region when tiling */
1800 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001801 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001802 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001803 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001804
Chris Wilsone28f8712011-07-18 13:11:49 -07001805 while (gtt_size < size)
1806 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001807
Chris Wilsone28f8712011-07-18 13:11:49 -07001808 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001809}
1810
Jesse Barnesde151cf2008-11-12 10:03:55 -08001811/**
1812 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1813 * @obj: object to check
1814 *
1815 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001816 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001817 */
Imre Deakd8651102013-01-07 21:47:33 +02001818uint32_t
1819i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1820 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001821{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001822 /*
1823 * Minimum alignment is 4k (GTT page size), but might be greater
1824 * if a fence register is needed for the object.
1825 */
Imre Deakd8651102013-01-07 21:47:33 +02001826 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001827 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001828 return 4096;
1829
1830 /*
1831 * Previous chips need to be aligned to the size of the smallest
1832 * fence register that can contain the object.
1833 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001834 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001835}
1836
Chris Wilsond8cb5082012-08-11 15:41:03 +01001837static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1838{
1839 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1840 int ret;
1841
David Herrmann0de23972013-07-24 21:07:52 +02001842 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001843 return 0;
1844
Daniel Vetterda494d72012-12-20 15:11:16 +01001845 dev_priv->mm.shrinker_no_lock_stealing = true;
1846
Chris Wilsond8cb5082012-08-11 15:41:03 +01001847 ret = drm_gem_create_mmap_offset(&obj->base);
1848 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001849 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001850
1851 /* Badly fragmented mmap space? The only way we can recover
1852 * space is by destroying unwanted objects. We can't randomly release
1853 * mmap_offsets as userspace expects them to be persistent for the
1854 * lifetime of the objects. The closest we can is to release the
1855 * offsets on purgeable objects by truncating it and marking it purged,
1856 * which prevents userspace from ever using that object again.
1857 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001858 i915_gem_shrink(dev_priv,
1859 obj->base.size >> PAGE_SHIFT,
1860 I915_SHRINK_BOUND |
1861 I915_SHRINK_UNBOUND |
1862 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001863 ret = drm_gem_create_mmap_offset(&obj->base);
1864 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001865 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001866
1867 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001868 ret = drm_gem_create_mmap_offset(&obj->base);
1869out:
1870 dev_priv->mm.shrinker_no_lock_stealing = false;
1871
1872 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001873}
1874
1875static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1876{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001877 drm_gem_free_mmap_offset(&obj->base);
1878}
1879
Dave Airlieda6b51d2014-12-24 13:11:17 +10001880int
Dave Airlieff72145b2011-02-07 12:16:14 +10001881i915_gem_mmap_gtt(struct drm_file *file,
1882 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10001883 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10001884 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001885{
Chris Wilsonda761a62010-10-27 17:37:08 +01001886 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001887 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001888 int ret;
1889
Chris Wilson76c1dec2010-09-25 11:22:51 +01001890 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001891 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001892 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001893
Dave Airlieff72145b2011-02-07 12:16:14 +10001894 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001895 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001896 ret = -ENOENT;
1897 goto unlock;
1898 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001899
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001900 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001901 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001902 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001903 }
1904
Chris Wilson05394f32010-11-08 19:18:58 +00001905 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001906 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001907 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001908 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001909 }
1910
Chris Wilsond8cb5082012-08-11 15:41:03 +01001911 ret = i915_gem_object_create_mmap_offset(obj);
1912 if (ret)
1913 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001914
David Herrmann0de23972013-07-24 21:07:52 +02001915 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001916
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001917out:
Chris Wilson05394f32010-11-08 19:18:58 +00001918 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001919unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001920 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001921 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001922}
1923
Dave Airlieff72145b2011-02-07 12:16:14 +10001924/**
1925 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1926 * @dev: DRM device
1927 * @data: GTT mapping ioctl data
1928 * @file: GEM object info
1929 *
1930 * Simply returns the fake offset to userspace so it can mmap it.
1931 * The mmap call will end up in drm_gem_mmap(), which will set things
1932 * up so we can get faults in the handler above.
1933 *
1934 * The fault handler will take care of binding the object into the GTT
1935 * (since it may have been evicted to make room for something), allocating
1936 * a fence register, and mapping the appropriate aperture address into
1937 * userspace.
1938 */
1939int
1940i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1941 struct drm_file *file)
1942{
1943 struct drm_i915_gem_mmap_gtt *args = data;
1944
Dave Airlieda6b51d2014-12-24 13:11:17 +10001945 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001946}
1947
Daniel Vetter225067e2012-08-20 10:23:20 +02001948/* Immediately discard the backing storage */
1949static void
1950i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001951{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001952 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001953
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001954 if (obj->base.filp == NULL)
1955 return;
1956
Daniel Vetter225067e2012-08-20 10:23:20 +02001957 /* Our goal here is to return as much of the memory as
1958 * is possible back to the system as we are called from OOM.
1959 * To do this we must instruct the shmfs to drop all of its
1960 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001961 */
Chris Wilson55372522014-03-25 13:23:06 +00001962 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001963 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001964}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001965
Chris Wilson55372522014-03-25 13:23:06 +00001966/* Try to discard unwanted pages */
1967static void
1968i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001969{
Chris Wilson55372522014-03-25 13:23:06 +00001970 struct address_space *mapping;
1971
1972 switch (obj->madv) {
1973 case I915_MADV_DONTNEED:
1974 i915_gem_object_truncate(obj);
1975 case __I915_MADV_PURGED:
1976 return;
1977 }
1978
1979 if (obj->base.filp == NULL)
1980 return;
1981
1982 mapping = file_inode(obj->base.filp)->i_mapping,
1983 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001984}
1985
Chris Wilson5cdf5882010-09-27 15:51:07 +01001986static void
Chris Wilson05394f32010-11-08 19:18:58 +00001987i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001988{
Imre Deak90797e62013-02-18 19:28:03 +02001989 struct sg_page_iter sg_iter;
1990 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001991
Chris Wilson05394f32010-11-08 19:18:58 +00001992 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001993
Chris Wilson6c085a72012-08-20 11:40:46 +02001994 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1995 if (ret) {
1996 /* In the event of a disaster, abandon all caches and
1997 * hope for the best.
1998 */
1999 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002000 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002001 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2002 }
2003
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002004 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002005 i915_gem_object_save_bit_17_swizzle(obj);
2006
Chris Wilson05394f32010-11-08 19:18:58 +00002007 if (obj->madv == I915_MADV_DONTNEED)
2008 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002009
Imre Deak90797e62013-02-18 19:28:03 +02002010 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002011 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002012
Chris Wilson05394f32010-11-08 19:18:58 +00002013 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002014 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002015
Chris Wilson05394f32010-11-08 19:18:58 +00002016 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002017 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002018
Chris Wilson9da3da62012-06-01 15:20:22 +01002019 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002020 }
Chris Wilson05394f32010-11-08 19:18:58 +00002021 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002022
Chris Wilson9da3da62012-06-01 15:20:22 +01002023 sg_free_table(obj->pages);
2024 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002025}
2026
Chris Wilsondd624af2013-01-15 12:39:35 +00002027int
Chris Wilson37e680a2012-06-07 15:38:42 +01002028i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2029{
2030 const struct drm_i915_gem_object_ops *ops = obj->ops;
2031
Chris Wilson2f745ad2012-09-04 21:02:58 +01002032 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002033 return 0;
2034
Chris Wilsona5570172012-09-04 21:02:54 +01002035 if (obj->pages_pin_count)
2036 return -EBUSY;
2037
Ben Widawsky98438772013-07-31 17:00:12 -07002038 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002039
Chris Wilsona2165e32012-12-03 11:49:00 +00002040 /* ->put_pages might need to allocate memory for the bit17 swizzle
2041 * array, hence protect them from being reaped by removing them from gtt
2042 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002043 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002044
Chris Wilson37e680a2012-06-07 15:38:42 +01002045 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002046 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002047
Chris Wilson55372522014-03-25 13:23:06 +00002048 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002049
2050 return 0;
2051}
2052
Chris Wilson37e680a2012-06-07 15:38:42 +01002053static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002054i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002055{
Chris Wilson6c085a72012-08-20 11:40:46 +02002056 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002057 int page_count, i;
2058 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002059 struct sg_table *st;
2060 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002061 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002062 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002063 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002064 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002065
Chris Wilson6c085a72012-08-20 11:40:46 +02002066 /* Assert that the object is not currently in any GPU domain. As it
2067 * wasn't in the GTT, there shouldn't be any way it could have been in
2068 * a GPU cache
2069 */
2070 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2071 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2072
Chris Wilson9da3da62012-06-01 15:20:22 +01002073 st = kmalloc(sizeof(*st), GFP_KERNEL);
2074 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002075 return -ENOMEM;
2076
Chris Wilson9da3da62012-06-01 15:20:22 +01002077 page_count = obj->base.size / PAGE_SIZE;
2078 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002079 kfree(st);
2080 return -ENOMEM;
2081 }
2082
2083 /* Get the list of pages out of our struct file. They'll be pinned
2084 * at this point until we release them.
2085 *
2086 * Fail silently without starting the shrinker
2087 */
Al Viro496ad9a2013-01-23 17:07:38 -05002088 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002089 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002090 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002091 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002092 sg = st->sgl;
2093 st->nents = 0;
2094 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002095 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2096 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002097 i915_gem_shrink(dev_priv,
2098 page_count,
2099 I915_SHRINK_BOUND |
2100 I915_SHRINK_UNBOUND |
2101 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002102 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2103 }
2104 if (IS_ERR(page)) {
2105 /* We've tried hard to allocate the memory by reaping
2106 * our own buffer, now let the real VM do its job and
2107 * go down in flames if truly OOM.
2108 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002109 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002110 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002111 if (IS_ERR(page))
2112 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002113 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002114#ifdef CONFIG_SWIOTLB
2115 if (swiotlb_nr_tbl()) {
2116 st->nents++;
2117 sg_set_page(sg, page, PAGE_SIZE, 0);
2118 sg = sg_next(sg);
2119 continue;
2120 }
2121#endif
Imre Deak90797e62013-02-18 19:28:03 +02002122 if (!i || page_to_pfn(page) != last_pfn + 1) {
2123 if (i)
2124 sg = sg_next(sg);
2125 st->nents++;
2126 sg_set_page(sg, page, PAGE_SIZE, 0);
2127 } else {
2128 sg->length += PAGE_SIZE;
2129 }
2130 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002131
2132 /* Check that the i965g/gm workaround works. */
2133 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002134 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002135#ifdef CONFIG_SWIOTLB
2136 if (!swiotlb_nr_tbl())
2137#endif
2138 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002139 obj->pages = st;
2140
Eric Anholt673a3942008-07-30 12:06:12 -07002141 if (i915_gem_object_needs_bit17_swizzle(obj))
2142 i915_gem_object_do_bit_17_swizzle(obj);
2143
Daniel Vetter656bfa32014-11-20 09:26:30 +01002144 if (obj->tiling_mode != I915_TILING_NONE &&
2145 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2146 i915_gem_object_pin_pages(obj);
2147
Eric Anholt673a3942008-07-30 12:06:12 -07002148 return 0;
2149
2150err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002151 sg_mark_end(sg);
2152 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002153 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002154 sg_free_table(st);
2155 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002156
2157 /* shmemfs first checks if there is enough memory to allocate the page
2158 * and reports ENOSPC should there be insufficient, along with the usual
2159 * ENOMEM for a genuine allocation failure.
2160 *
2161 * We use ENOSPC in our driver to mean that we have run out of aperture
2162 * space and so want to translate the error from shmemfs back to our
2163 * usual understanding of ENOMEM.
2164 */
2165 if (PTR_ERR(page) == -ENOSPC)
2166 return -ENOMEM;
2167 else
2168 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002169}
2170
Chris Wilson37e680a2012-06-07 15:38:42 +01002171/* Ensure that the associated pages are gathered from the backing storage
2172 * and pinned into our object. i915_gem_object_get_pages() may be called
2173 * multiple times before they are released by a single call to
2174 * i915_gem_object_put_pages() - once the pages are no longer referenced
2175 * either as a result of memory pressure (reaping pages under the shrinker)
2176 * or as the object is itself released.
2177 */
2178int
2179i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2180{
2181 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2182 const struct drm_i915_gem_object_ops *ops = obj->ops;
2183 int ret;
2184
Chris Wilson2f745ad2012-09-04 21:02:58 +01002185 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002186 return 0;
2187
Chris Wilson43e28f02013-01-08 10:53:09 +00002188 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002189 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002190 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002191 }
2192
Chris Wilsona5570172012-09-04 21:02:54 +01002193 BUG_ON(obj->pages_pin_count);
2194
Chris Wilson37e680a2012-06-07 15:38:42 +01002195 ret = ops->get_pages(obj);
2196 if (ret)
2197 return ret;
2198
Ben Widawsky35c20a62013-05-31 11:28:48 -07002199 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002200
2201 obj->get_page.sg = obj->pages->sgl;
2202 obj->get_page.last = 0;
2203
Chris Wilson37e680a2012-06-07 15:38:42 +01002204 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002205}
2206
Ben Widawskye2d05a82013-09-24 09:57:58 -07002207static void
Chris Wilson05394f32010-11-08 19:18:58 +00002208i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002209 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002210{
John Harrison41c52412014-11-24 18:49:43 +00002211 struct drm_i915_gem_request *req;
2212 struct intel_engine_cs *old_ring;
Daniel Vetter617dbe22010-02-11 22:16:02 +01002213
Zou Nan hai852835f2010-05-21 09:08:56 +08002214 BUG_ON(ring == NULL);
John Harrison41c52412014-11-24 18:49:43 +00002215
2216 req = intel_ring_get_request(ring);
2217 old_ring = i915_gem_request_get_ring(obj->last_read_req);
2218
2219 if (old_ring != ring && obj->last_write_req) {
John Harrison97b2a6a2014-11-24 18:49:26 +00002220 /* Keep the request relative to the current ring */
2221 i915_gem_request_assign(&obj->last_write_req, req);
Chris Wilson02978ff2013-07-09 09:22:39 +01002222 }
Eric Anholt673a3942008-07-30 12:06:12 -07002223
2224 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002225 if (!obj->active) {
2226 drm_gem_object_reference(&obj->base);
2227 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002228 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002229
Chris Wilson05394f32010-11-08 19:18:58 +00002230 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002231
John Harrison97b2a6a2014-11-24 18:49:26 +00002232 i915_gem_request_assign(&obj->last_read_req, req);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002233}
2234
Ben Widawskye2d05a82013-09-24 09:57:58 -07002235void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002236 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002237{
2238 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2239 return i915_gem_object_move_to_active(vma->obj, ring);
2240}
2241
Chris Wilsoncaea7472010-11-12 13:53:37 +00002242static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002243i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2244{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002245 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002246
Chris Wilson65ce3022012-07-20 12:41:02 +01002247 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002248 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002249
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002250 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2251 if (!list_empty(&vma->mm_list))
2252 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002253 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002254
Daniel Vetterf99d7062014-06-19 16:01:59 +02002255 intel_fb_obj_flush(obj, true);
2256
Chris Wilson65ce3022012-07-20 12:41:02 +01002257 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002258
John Harrison97b2a6a2014-11-24 18:49:26 +00002259 i915_gem_request_assign(&obj->last_read_req, NULL);
2260 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilson65ce3022012-07-20 12:41:02 +01002261 obj->base.write_domain = 0;
2262
John Harrison97b2a6a2014-11-24 18:49:26 +00002263 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002264
2265 obj->active = 0;
2266 drm_gem_object_unreference(&obj->base);
2267
2268 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002269}
Eric Anholt673a3942008-07-30 12:06:12 -07002270
Chris Wilsonc8725f32014-03-17 12:21:55 +00002271static void
2272i915_gem_object_retire(struct drm_i915_gem_object *obj)
2273{
John Harrison41c52412014-11-24 18:49:43 +00002274 if (obj->last_read_req == NULL)
Chris Wilsonc8725f32014-03-17 12:21:55 +00002275 return;
2276
John Harrison1b5a4332014-11-24 18:49:42 +00002277 if (i915_gem_request_completed(obj->last_read_req, true))
Chris Wilsonc8725f32014-03-17 12:21:55 +00002278 i915_gem_object_move_to_inactive(obj);
2279}
2280
Chris Wilson9d7730912012-11-27 16:22:52 +00002281static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002282i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002283{
Chris Wilson9d7730912012-11-27 16:22:52 +00002284 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002285 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002286 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002287
Chris Wilson107f27a52012-12-10 13:56:17 +02002288 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002289 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002290 ret = intel_ring_idle(ring);
2291 if (ret)
2292 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002293 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002294 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002295
2296 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002297 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002298 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002299
Ben Widawskyebc348b2014-04-29 14:52:28 -07002300 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2301 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002302 }
2303
2304 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002305}
2306
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002307int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2308{
2309 struct drm_i915_private *dev_priv = dev->dev_private;
2310 int ret;
2311
2312 if (seqno == 0)
2313 return -EINVAL;
2314
2315 /* HWS page needs to be set less than what we
2316 * will inject to ring
2317 */
2318 ret = i915_gem_init_seqno(dev, seqno - 1);
2319 if (ret)
2320 return ret;
2321
2322 /* Carefully set the last_seqno value so that wrap
2323 * detection still works
2324 */
2325 dev_priv->next_seqno = seqno;
2326 dev_priv->last_seqno = seqno - 1;
2327 if (dev_priv->last_seqno == 0)
2328 dev_priv->last_seqno--;
2329
2330 return 0;
2331}
2332
Chris Wilson9d7730912012-11-27 16:22:52 +00002333int
2334i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002335{
Chris Wilson9d7730912012-11-27 16:22:52 +00002336 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002337
Chris Wilson9d7730912012-11-27 16:22:52 +00002338 /* reserve 0 for non-seqno */
2339 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002340 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002341 if (ret)
2342 return ret;
2343
2344 dev_priv->next_seqno = 1;
2345 }
2346
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002347 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002348 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002349}
2350
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002351int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002352 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002353 struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002354{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002355 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002356 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002357 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002358 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002359 int ret;
2360
John Harrison6259cea2014-11-24 18:49:29 +00002361 request = ring->outstanding_lazy_request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002362 if (WARN_ON(request == NULL))
2363 return -ENOMEM;
2364
2365 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002366 ringbuf = request->ctx->engine[ring->id].ringbuf;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002367 } else
2368 ringbuf = ring->buffer;
2369
2370 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002371 /*
2372 * Emit any outstanding flushes - execbuf can fail to emit the flush
2373 * after having emitted the batchbuffer command. Hence we need to fix
2374 * things up similar to emitting the lazy request. The difference here
2375 * is that the flush _must_ happen before the next request, no matter
2376 * what.
2377 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002378 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002379 ret = logical_ring_flush_all_caches(ringbuf, request->ctx);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002380 if (ret)
2381 return ret;
2382 } else {
2383 ret = intel_ring_flush_all_caches(ring);
2384 if (ret)
2385 return ret;
2386 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002387
Chris Wilsona71d8d92012-02-15 11:25:36 +00002388 /* Record the position of the start of the request so that
2389 * should we detect the updated seqno part-way through the
2390 * GPU processing the request, we never over-estimate the
2391 * position of the head.
2392 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002393 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002394
Oscar Mateo48e29f52014-07-24 17:04:29 +01002395 if (i915.enable_execlists) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002396 ret = ring->emit_request(ringbuf, request);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002397 if (ret)
2398 return ret;
2399 } else {
2400 ret = ring->add_request(ring);
2401 if (ret)
2402 return ret;
2403 }
Eric Anholt673a3942008-07-30 12:06:12 -07002404
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002405 request->head = request_start;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002406 request->tail = intel_ring_get_tail(ringbuf);
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002407
2408 /* Whilst this request exists, batch_obj will be on the
2409 * active_list, and so will hold the active reference. Only when this
2410 * request is retired will the the batch_obj be moved onto the
2411 * inactive_list and lose its active reference. Hence we do not need
2412 * to explicitly hold another reference here.
2413 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002414 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002415
Oscar Mateo48e29f52014-07-24 17:04:29 +01002416 if (!i915.enable_execlists) {
2417 /* Hold a reference to the current context so that we can inspect
2418 * it later in case a hangcheck error event fires.
2419 */
2420 request->ctx = ring->last_context;
2421 if (request->ctx)
2422 i915_gem_context_reference(request->ctx);
2423 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002424
Eric Anholt673a3942008-07-30 12:06:12 -07002425 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002426 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002427 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002428
Chris Wilsondb53a302011-02-03 11:57:46 +00002429 if (file) {
2430 struct drm_i915_file_private *file_priv = file->driver_priv;
2431
Chris Wilson1c255952010-09-26 11:03:27 +01002432 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002433 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002434 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002435 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002436 spin_unlock(&file_priv->mm.lock);
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002437
2438 request->pid = get_pid(task_pid(current));
Eric Anholtb9624422009-06-03 07:27:35 +00002439 }
Eric Anholt673a3942008-07-30 12:06:12 -07002440
John Harrison74328ee2014-11-24 18:49:38 +00002441 trace_i915_gem_request_add(request);
John Harrison6259cea2014-11-24 18:49:29 +00002442 ring->outstanding_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002443
Daniel Vetter87255482014-11-19 20:36:48 +01002444 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002445
Daniel Vetter87255482014-11-19 20:36:48 +01002446 queue_delayed_work(dev_priv->wq,
2447 &dev_priv->mm.retire_work,
2448 round_jiffies_up_relative(HZ));
2449 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002450
Chris Wilson3cce4692010-10-27 16:11:02 +01002451 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002452}
2453
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002454static inline void
2455i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002456{
Chris Wilson1c255952010-09-26 11:03:27 +01002457 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002458
Chris Wilson1c255952010-09-26 11:03:27 +01002459 if (!file_priv)
2460 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002461
Chris Wilson1c255952010-09-26 11:03:27 +01002462 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002463 list_del(&request->client_list);
2464 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002465 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002466}
2467
Mika Kuoppala939fd762014-01-30 19:04:44 +02002468static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002469 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002470{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002471 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002472
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002473 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2474
2475 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002476 return true;
2477
Chris Wilson676fa572014-12-24 08:13:39 -08002478 if (ctx->hang_stats.ban_period_seconds &&
2479 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002480 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002481 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002482 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002483 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2484 if (i915_stop_ring_allow_warn(dev_priv))
2485 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002486 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002487 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002488 }
2489
2490 return false;
2491}
2492
Mika Kuoppala939fd762014-01-30 19:04:44 +02002493static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002494 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002495 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002496{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002497 struct i915_ctx_hang_stats *hs;
2498
2499 if (WARN_ON(!ctx))
2500 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002501
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002502 hs = &ctx->hang_stats;
2503
2504 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002505 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002506 hs->batch_active++;
2507 hs->guilty_ts = get_seconds();
2508 } else {
2509 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002510 }
2511}
2512
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002513static void i915_gem_free_request(struct drm_i915_gem_request *request)
2514{
2515 list_del(&request->list);
2516 i915_gem_request_remove_from_client(request);
2517
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002518 put_pid(request->pid);
2519
John Harrisonabfe2622014-11-24 18:49:24 +00002520 i915_gem_request_unreference(request);
2521}
2522
2523void i915_gem_request_free(struct kref *req_ref)
2524{
2525 struct drm_i915_gem_request *req = container_of(req_ref,
2526 typeof(*req), ref);
2527 struct intel_context *ctx = req->ctx;
2528
Thomas Daniel0794aed2014-11-25 10:39:25 +00002529 if (ctx) {
2530 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002531 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002532
Thomas Daniel0794aed2014-11-25 10:39:25 +00002533 if (ctx != ring->default_context)
2534 intel_lr_context_unpin(ring, ctx);
2535 }
John Harrisonabfe2622014-11-24 18:49:24 +00002536
Oscar Mateodcb4c122014-11-13 10:28:10 +00002537 i915_gem_context_unreference(ctx);
2538 }
John Harrisonabfe2622014-11-24 18:49:24 +00002539
Chris Wilsonefab6d82015-04-07 16:20:57 +01002540 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002541}
2542
John Harrison6689cb22015-03-19 12:30:08 +00002543int i915_gem_request_alloc(struct intel_engine_cs *ring,
2544 struct intel_context *ctx)
2545{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002546 struct drm_i915_private *dev_priv = to_i915(ring->dev);
2547 struct drm_i915_gem_request *rq;
John Harrison6689cb22015-03-19 12:30:08 +00002548 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002549
2550 if (ring->outstanding_lazy_request)
2551 return 0;
2552
Chris Wilsonefab6d82015-04-07 16:20:57 +01002553 rq = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2554 if (rq == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002555 return -ENOMEM;
2556
Chris Wilsonefab6d82015-04-07 16:20:57 +01002557 kref_init(&rq->ref);
2558 rq->i915 = dev_priv;
2559
2560 ret = i915_gem_get_seqno(ring->dev, &rq->seqno);
John Harrison6689cb22015-03-19 12:30:08 +00002561 if (ret) {
Chris Wilsonefab6d82015-04-07 16:20:57 +01002562 kfree(rq);
John Harrison6689cb22015-03-19 12:30:08 +00002563 return ret;
2564 }
2565
Chris Wilsonefab6d82015-04-07 16:20:57 +01002566 rq->ring = ring;
John Harrison6689cb22015-03-19 12:30:08 +00002567
2568 if (i915.enable_execlists)
Chris Wilsonefab6d82015-04-07 16:20:57 +01002569 ret = intel_logical_ring_alloc_request_extras(rq, ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002570 else
Chris Wilsonefab6d82015-04-07 16:20:57 +01002571 ret = intel_ring_alloc_request_extras(rq);
John Harrison6689cb22015-03-19 12:30:08 +00002572 if (ret) {
Chris Wilsonefab6d82015-04-07 16:20:57 +01002573 kfree(rq);
John Harrison6689cb22015-03-19 12:30:08 +00002574 return ret;
2575 }
2576
Chris Wilsonefab6d82015-04-07 16:20:57 +01002577 ring->outstanding_lazy_request = rq;
John Harrison6689cb22015-03-19 12:30:08 +00002578 return 0;
2579}
2580
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002581struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002582i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002583{
Chris Wilson4db080f2013-12-04 11:37:09 +00002584 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002585
Chris Wilson4db080f2013-12-04 11:37:09 +00002586 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002587 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002588 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002589
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002590 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002591 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002592
2593 return NULL;
2594}
2595
2596static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002597 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002598{
2599 struct drm_i915_gem_request *request;
2600 bool ring_hung;
2601
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002602 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002603
2604 if (request == NULL)
2605 return;
2606
2607 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2608
Mika Kuoppala939fd762014-01-30 19:04:44 +02002609 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002610
2611 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002612 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002613}
2614
2615static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002616 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002617{
Chris Wilsondfaae392010-09-22 10:31:52 +01002618 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002619 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002620
Chris Wilson05394f32010-11-08 19:18:58 +00002621 obj = list_first_entry(&ring->active_list,
2622 struct drm_i915_gem_object,
2623 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002624
Chris Wilson05394f32010-11-08 19:18:58 +00002625 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002626 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002627
2628 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002629 * Clear the execlists queue up before freeing the requests, as those
2630 * are the ones that keep the context and ringbuffer backing objects
2631 * pinned in place.
2632 */
2633 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002634 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002635
2636 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002637 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002638 execlist_link);
2639 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002640
2641 if (submit_req->ctx != ring->default_context)
2642 intel_lr_context_unpin(ring, submit_req->ctx);
2643
Nick Hoathb3a38992015-02-19 16:30:47 +00002644 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002645 }
2646
2647 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002648 * We must free the requests after all the corresponding objects have
2649 * been moved off active lists. Which is the same order as the normal
2650 * retire_requests function does. This is important if object hold
2651 * implicit references on things like e.g. ppgtt address spaces through
2652 * the request.
2653 */
2654 while (!list_empty(&ring->request_list)) {
2655 struct drm_i915_gem_request *request;
2656
2657 request = list_first_entry(&ring->request_list,
2658 struct drm_i915_gem_request,
2659 list);
2660
2661 i915_gem_free_request(request);
2662 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002663
John Harrison6259cea2014-11-24 18:49:29 +00002664 /* This may not have been flushed before the reset, so clean it now */
2665 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002666}
2667
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002668void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002669{
2670 struct drm_i915_private *dev_priv = dev->dev_private;
2671 int i;
2672
Daniel Vetter4b9de732011-10-09 21:52:02 +02002673 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002674 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002675
Daniel Vetter94a335d2013-07-17 14:51:28 +02002676 /*
2677 * Commit delayed tiling changes if we have an object still
2678 * attached to the fence, otherwise just clear the fence.
2679 */
2680 if (reg->obj) {
2681 i915_gem_object_update_fence(reg->obj, reg,
2682 reg->obj->tiling_mode);
2683 } else {
2684 i915_gem_write_fence(dev, i, NULL);
2685 }
Chris Wilson312817a2010-11-22 11:50:11 +00002686 }
2687}
2688
Chris Wilson069efc12010-09-30 16:53:18 +01002689void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002690{
Chris Wilsondfaae392010-09-22 10:31:52 +01002691 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002692 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002693 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002694
Chris Wilson4db080f2013-12-04 11:37:09 +00002695 /*
2696 * Before we free the objects from the requests, we need to inspect
2697 * them for finding the guilty party. As the requests only borrow
2698 * their reference to the objects, the inspection must be done first.
2699 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002700 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002701 i915_gem_reset_ring_status(dev_priv, ring);
2702
2703 for_each_ring(ring, dev_priv, i)
2704 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002705
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002706 i915_gem_context_reset(dev);
2707
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002708 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002709}
2710
2711/**
2712 * This function clears the request list as sequence numbers are passed.
2713 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002714void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002715i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002716{
Chris Wilsondb53a302011-02-03 11:57:46 +00002717 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002718 return;
2719
Chris Wilsondb53a302011-02-03 11:57:46 +00002720 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002721
Chris Wilson832a3aa2015-03-18 18:19:22 +00002722 /* Retire requests first as we use it above for the early return.
2723 * If we retire requests last, we may use a later seqno and so clear
2724 * the requests lists without clearing the active list, leading to
2725 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002726 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002727 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002728 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002729
Zou Nan hai852835f2010-05-21 09:08:56 +08002730 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002731 struct drm_i915_gem_request,
2732 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002733
John Harrison1b5a4332014-11-24 18:49:42 +00002734 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002735 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002736
John Harrison74328ee2014-11-24 18:49:38 +00002737 trace_i915_gem_request_retire(request);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002738
Chris Wilsona71d8d92012-02-15 11:25:36 +00002739 /* We know the GPU must have read the request to have
2740 * sent us the seqno + interrupt, so use the position
2741 * of tail of the request to update the last known position
2742 * of the GPU head.
2743 */
John Harrison98e1bd42015-02-13 11:48:12 +00002744 request->ringbuf->last_retired_head = request->postfix;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002745
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002746 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002747 }
2748
Chris Wilson832a3aa2015-03-18 18:19:22 +00002749 /* Move any buffers on the active list that are no longer referenced
2750 * by the ringbuffer to the flushing/inactive lists as appropriate,
2751 * before we free the context associated with the requests.
2752 */
2753 while (!list_empty(&ring->active_list)) {
2754 struct drm_i915_gem_object *obj;
2755
2756 obj = list_first_entry(&ring->active_list,
2757 struct drm_i915_gem_object,
2758 ring_list);
2759
2760 if (!i915_gem_request_completed(obj->last_read_req, true))
2761 break;
2762
2763 i915_gem_object_move_to_inactive(obj);
2764 }
2765
John Harrison581c26e82014-11-24 18:49:39 +00002766 if (unlikely(ring->trace_irq_req &&
2767 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002768 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002769 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002770 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002771
Chris Wilsondb53a302011-02-03 11:57:46 +00002772 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002773}
2774
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002775bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002776i915_gem_retire_requests(struct drm_device *dev)
2777{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002778 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002779 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002780 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002781 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002782
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002783 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002784 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002785 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002786 if (i915.enable_execlists) {
2787 unsigned long flags;
2788
2789 spin_lock_irqsave(&ring->execlist_lock, flags);
2790 idle &= list_empty(&ring->execlist_queue);
2791 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2792
2793 intel_execlists_retire_requests(ring);
2794 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002795 }
2796
2797 if (idle)
2798 mod_delayed_work(dev_priv->wq,
2799 &dev_priv->mm.idle_work,
2800 msecs_to_jiffies(100));
2801
2802 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002803}
2804
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002805static void
Eric Anholt673a3942008-07-30 12:06:12 -07002806i915_gem_retire_work_handler(struct work_struct *work)
2807{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002808 struct drm_i915_private *dev_priv =
2809 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2810 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002811 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002812
Chris Wilson891b48c2010-09-29 12:26:37 +01002813 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002814 idle = false;
2815 if (mutex_trylock(&dev->struct_mutex)) {
2816 idle = i915_gem_retire_requests(dev);
2817 mutex_unlock(&dev->struct_mutex);
2818 }
2819 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002820 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2821 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002822}
Chris Wilson891b48c2010-09-29 12:26:37 +01002823
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002824static void
2825i915_gem_idle_work_handler(struct work_struct *work)
2826{
2827 struct drm_i915_private *dev_priv =
2828 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002829 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002830 struct intel_engine_cs *ring;
2831 int i;
2832
2833 for_each_ring(ring, dev_priv, i)
2834 if (!list_empty(&ring->request_list))
2835 return;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002836
Chris Wilson35c94182015-04-07 16:20:37 +01002837 intel_mark_idle(dev);
2838
2839 if (mutex_trylock(&dev->struct_mutex)) {
2840 struct intel_engine_cs *ring;
2841 int i;
2842
2843 for_each_ring(ring, dev_priv, i)
2844 i915_gem_batch_pool_fini(&ring->batch_pool);
2845
2846 mutex_unlock(&dev->struct_mutex);
2847 }
Eric Anholt673a3942008-07-30 12:06:12 -07002848}
2849
Ben Widawsky5816d642012-04-11 11:18:19 -07002850/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002851 * Ensures that an object will eventually get non-busy by flushing any required
2852 * write domains, emitting any outstanding lazy request and retiring and
2853 * completed requests.
2854 */
2855static int
2856i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2857{
John Harrison41c52412014-11-24 18:49:43 +00002858 struct intel_engine_cs *ring;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002859 int ret;
2860
2861 if (obj->active) {
John Harrison41c52412014-11-24 18:49:43 +00002862 ring = i915_gem_request_get_ring(obj->last_read_req);
2863
John Harrisonb6660d52014-11-24 18:49:30 +00002864 ret = i915_gem_check_olr(obj->last_read_req);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002865 if (ret)
2866 return ret;
2867
John Harrison41c52412014-11-24 18:49:43 +00002868 i915_gem_retire_requests_ring(ring);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002869 }
2870
2871 return 0;
2872}
2873
2874/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002875 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2876 * @DRM_IOCTL_ARGS: standard ioctl arguments
2877 *
2878 * Returns 0 if successful, else an error is returned with the remaining time in
2879 * the timeout parameter.
2880 * -ETIME: object is still busy after timeout
2881 * -ERESTARTSYS: signal interrupted the wait
2882 * -ENONENT: object doesn't exist
2883 * Also possible, but rare:
2884 * -EAGAIN: GPU wedged
2885 * -ENOMEM: damn
2886 * -ENODEV: Internal IRQ fail
2887 * -E?: The add request failed
2888 *
2889 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2890 * non-zero timeout parameter the wait ioctl will wait for the given number of
2891 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2892 * without holding struct_mutex the object may become re-busied before this
2893 * function completes. A similar but shorter * race condition exists in the busy
2894 * ioctl
2895 */
2896int
2897i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2898{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002899 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002900 struct drm_i915_gem_wait *args = data;
2901 struct drm_i915_gem_object *obj;
John Harrisonff865882014-11-24 18:49:28 +00002902 struct drm_i915_gem_request *req;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002903 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002904 int ret = 0;
2905
Daniel Vetter11b5d512014-09-29 15:31:26 +02002906 if (args->flags != 0)
2907 return -EINVAL;
2908
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002909 ret = i915_mutex_lock_interruptible(dev);
2910 if (ret)
2911 return ret;
2912
2913 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2914 if (&obj->base == NULL) {
2915 mutex_unlock(&dev->struct_mutex);
2916 return -ENOENT;
2917 }
2918
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002919 /* Need to make sure the object gets inactive eventually. */
2920 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002921 if (ret)
2922 goto out;
2923
John Harrison97b2a6a2014-11-24 18:49:26 +00002924 if (!obj->active || !obj->last_read_req)
2925 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002926
John Harrisonff865882014-11-24 18:49:28 +00002927 req = obj->last_read_req;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002928
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002929 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00002930 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002931 */
Chris Wilson762e4582015-03-04 18:09:26 +00002932 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002933 ret = -ETIME;
2934 goto out;
2935 }
2936
2937 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002938 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00002939 i915_gem_request_reference(req);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002940 mutex_unlock(&dev->struct_mutex);
2941
Chris Wilson762e4582015-03-04 18:09:26 +00002942 ret = __i915_wait_request(req, reset_counter, true,
2943 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
John Harrison9c654812014-11-24 18:49:35 +00002944 file->driver_priv);
Chris Wilson41037f92015-03-27 11:01:36 +00002945 i915_gem_request_unreference__unlocked(req);
John Harrisonff865882014-11-24 18:49:28 +00002946 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002947
2948out:
2949 drm_gem_object_unreference(&obj->base);
2950 mutex_unlock(&dev->struct_mutex);
2951 return ret;
2952}
2953
2954/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002955 * i915_gem_object_sync - sync an object to a ring.
2956 *
2957 * @obj: object which may be in use on another ring.
2958 * @to: ring we wish to use the object on. May be NULL.
2959 *
2960 * This code is meant to abstract object synchronization with the GPU.
2961 * Calling with NULL implies synchronizing the object with the CPU
2962 * rather than a particular GPU ring.
2963 *
2964 * Returns 0 if successful, else propagates up the lower layer error.
2965 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002966int
2967i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002968 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002969{
John Harrison41c52412014-11-24 18:49:43 +00002970 struct intel_engine_cs *from;
Ben Widawsky2911a352012-04-05 14:47:36 -07002971 u32 seqno;
2972 int ret, idx;
2973
John Harrison41c52412014-11-24 18:49:43 +00002974 from = i915_gem_request_get_ring(obj->last_read_req);
2975
Ben Widawsky2911a352012-04-05 14:47:36 -07002976 if (from == NULL || to == from)
2977 return 0;
2978
Ben Widawsky5816d642012-04-11 11:18:19 -07002979 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002980 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002981
2982 idx = intel_ring_sync_index(from, to);
2983
John Harrison97b2a6a2014-11-24 18:49:26 +00002984 seqno = i915_gem_request_get_seqno(obj->last_read_req);
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07002985 /* Optimization: Avoid semaphore sync when we are sure we already
2986 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002987 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002988 return 0;
2989
John Harrisonb6660d52014-11-24 18:49:30 +00002990 ret = i915_gem_check_olr(obj->last_read_req);
Ben Widawskyb4aca012012-04-25 20:50:12 -07002991 if (ret)
2992 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002993
John Harrison74328ee2014-11-24 18:49:38 +00002994 trace_i915_gem_ring_sync_to(from, to, obj->last_read_req);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002995 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002996 if (!ret)
John Harrison97b2a6a2014-11-24 18:49:26 +00002997 /* We use last_read_req because sync_to()
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002998 * might have just caused seqno wrap under
2999 * the radar.
3000 */
John Harrison97b2a6a2014-11-24 18:49:26 +00003001 from->semaphore.sync_seqno[idx] =
3002 i915_gem_request_get_seqno(obj->last_read_req);
Ben Widawsky2911a352012-04-05 14:47:36 -07003003
Ben Widawskye3a5a222012-04-11 11:18:20 -07003004 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07003005}
3006
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003007static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3008{
3009 u32 old_write_domain, old_read_domains;
3010
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003011 /* Force a pagefault for domain tracking on next user access */
3012 i915_gem_release_mmap(obj);
3013
Keith Packardb97c3d92011-06-24 21:02:59 -07003014 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3015 return;
3016
Chris Wilson97c809fd2012-10-09 19:24:38 +01003017 /* Wait for any direct GTT access to complete */
3018 mb();
3019
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003020 old_read_domains = obj->base.read_domains;
3021 old_write_domain = obj->base.write_domain;
3022
3023 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3024 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3025
3026 trace_i915_gem_object_change_domain(obj,
3027 old_read_domains,
3028 old_write_domain);
3029}
3030
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003031int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003032{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003033 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003034 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003035 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003036
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003037 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003038 return 0;
3039
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003040 if (!drm_mm_node_allocated(&vma->node)) {
3041 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003042 return 0;
3043 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003044
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003045 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003046 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003047
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003048 BUG_ON(obj->pages == NULL);
3049
Chris Wilsona8198ee2011-04-13 22:04:09 +01003050 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01003051 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003052 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003053 /* Continue on if we fail due to EIO, the GPU is hung so we
3054 * should be safe and we need to cleanup or else we might
3055 * cause memory corruption through use-after-free.
3056 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003057
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003058 if (i915_is_ggtt(vma->vm) &&
3059 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003060 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003061
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003062 /* release the fence reg _after_ flushing */
3063 ret = i915_gem_object_put_fence(obj);
3064 if (ret)
3065 return ret;
3066 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003067
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003068 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003069
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003070 vma->vm->unbind_vma(vma);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003071
Chris Wilson64bf9302014-02-25 14:23:28 +00003072 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003073 if (i915_is_ggtt(vma->vm)) {
3074 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3075 obj->map_and_fenceable = false;
3076 } else if (vma->ggtt_view.pages) {
3077 sg_free_table(vma->ggtt_view.pages);
3078 kfree(vma->ggtt_view.pages);
3079 vma->ggtt_view.pages = NULL;
3080 }
3081 }
Eric Anholt673a3942008-07-30 12:06:12 -07003082
Ben Widawsky2f633152013-07-17 12:19:03 -07003083 drm_mm_remove_node(&vma->node);
3084 i915_gem_vma_destroy(vma);
3085
3086 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003087 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003088 if (list_empty(&obj->vma_list)) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003089 /* Throw away the active reference before
3090 * moving to the unbound list. */
3091 i915_gem_object_retire(obj);
3092
Armin Reese9490edb2014-07-11 10:20:07 -07003093 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003094 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003095 }
Eric Anholt673a3942008-07-30 12:06:12 -07003096
Chris Wilson70903c32013-12-04 09:59:09 +00003097 /* And finally now the object is completely decoupled from this vma,
3098 * we can drop its hold on the backing storage and allow it to be
3099 * reaped by the shrinker.
3100 */
3101 i915_gem_object_unpin_pages(obj);
3102
Chris Wilson88241782011-01-07 17:09:48 +00003103 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003104}
3105
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003106int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003107{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003108 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003109 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003110 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003111
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003112 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003113 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003114 if (!i915.enable_execlists) {
3115 ret = i915_switch_context(ring, ring->default_context);
3116 if (ret)
3117 return ret;
3118 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003119
Chris Wilson3e960502012-11-27 16:22:54 +00003120 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003121 if (ret)
3122 return ret;
3123 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003124
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003125 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003126}
3127
Chris Wilson9ce079e2012-04-17 15:31:30 +01003128static void i965_write_fence_reg(struct drm_device *dev, int reg,
3129 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003130{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003131 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003132 int fence_reg;
3133 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003134
Imre Deak56c844e2013-01-07 21:47:34 +02003135 if (INTEL_INFO(dev)->gen >= 6) {
3136 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3137 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3138 } else {
3139 fence_reg = FENCE_REG_965_0;
3140 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3141 }
3142
Chris Wilsond18b9612013-07-10 13:36:23 +01003143 fence_reg += reg * 8;
3144
3145 /* To w/a incoherency with non-atomic 64-bit register updates,
3146 * we split the 64-bit update into two 32-bit writes. In order
3147 * for a partial fence not to be evaluated between writes, we
3148 * precede the update with write to turn off the fence register,
3149 * and only enable the fence as the last step.
3150 *
3151 * For extra levels of paranoia, we make sure each step lands
3152 * before applying the next step.
3153 */
3154 I915_WRITE(fence_reg, 0);
3155 POSTING_READ(fence_reg);
3156
Chris Wilson9ce079e2012-04-17 15:31:30 +01003157 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003158 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003159 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003160
Bob Paauweaf1a7302014-12-18 09:51:26 -08003161 /* Adjust fence size to match tiled area */
3162 if (obj->tiling_mode != I915_TILING_NONE) {
3163 uint32_t row_size = obj->stride *
3164 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3165 size = (size / row_size) * row_size;
3166 }
3167
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003168 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003169 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003170 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003171 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003172 if (obj->tiling_mode == I915_TILING_Y)
3173 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3174 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003175
Chris Wilsond18b9612013-07-10 13:36:23 +01003176 I915_WRITE(fence_reg + 4, val >> 32);
3177 POSTING_READ(fence_reg + 4);
3178
3179 I915_WRITE(fence_reg + 0, val);
3180 POSTING_READ(fence_reg);
3181 } else {
3182 I915_WRITE(fence_reg + 4, 0);
3183 POSTING_READ(fence_reg + 4);
3184 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003185}
3186
Chris Wilson9ce079e2012-04-17 15:31:30 +01003187static void i915_write_fence_reg(struct drm_device *dev, int reg,
3188 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003189{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003190 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003191 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003192
Chris Wilson9ce079e2012-04-17 15:31:30 +01003193 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003194 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003195 int pitch_val;
3196 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003197
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003198 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003199 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003200 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3201 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3202 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003203
3204 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3205 tile_width = 128;
3206 else
3207 tile_width = 512;
3208
3209 /* Note: pitch better be a power of two tile widths */
3210 pitch_val = obj->stride / tile_width;
3211 pitch_val = ffs(pitch_val) - 1;
3212
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003213 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003214 if (obj->tiling_mode == I915_TILING_Y)
3215 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3216 val |= I915_FENCE_SIZE_BITS(size);
3217 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3218 val |= I830_FENCE_REG_VALID;
3219 } else
3220 val = 0;
3221
3222 if (reg < 8)
3223 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003224 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003225 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003226
Chris Wilson9ce079e2012-04-17 15:31:30 +01003227 I915_WRITE(reg, val);
3228 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003229}
3230
Chris Wilson9ce079e2012-04-17 15:31:30 +01003231static void i830_write_fence_reg(struct drm_device *dev, int reg,
3232 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003233{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003234 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003235 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003236
Chris Wilson9ce079e2012-04-17 15:31:30 +01003237 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003238 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003239 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003240
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003241 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003242 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003243 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3244 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3245 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003246
Chris Wilson9ce079e2012-04-17 15:31:30 +01003247 pitch_val = obj->stride / 128;
3248 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003249
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003250 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003251 if (obj->tiling_mode == I915_TILING_Y)
3252 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3253 val |= I830_FENCE_SIZE_BITS(size);
3254 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3255 val |= I830_FENCE_REG_VALID;
3256 } else
3257 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003258
Chris Wilson9ce079e2012-04-17 15:31:30 +01003259 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3260 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3261}
3262
Chris Wilsond0a57782012-10-09 19:24:37 +01003263inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3264{
3265 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3266}
3267
Chris Wilson9ce079e2012-04-17 15:31:30 +01003268static void i915_gem_write_fence(struct drm_device *dev, int reg,
3269 struct drm_i915_gem_object *obj)
3270{
Chris Wilsond0a57782012-10-09 19:24:37 +01003271 struct drm_i915_private *dev_priv = dev->dev_private;
3272
3273 /* Ensure that all CPU reads are completed before installing a fence
3274 * and all writes before removing the fence.
3275 */
3276 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3277 mb();
3278
Daniel Vetter94a335d2013-07-17 14:51:28 +02003279 WARN(obj && (!obj->stride || !obj->tiling_mode),
3280 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3281 obj->stride, obj->tiling_mode);
3282
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003283 if (IS_GEN2(dev))
3284 i830_write_fence_reg(dev, reg, obj);
3285 else if (IS_GEN3(dev))
3286 i915_write_fence_reg(dev, reg, obj);
3287 else if (INTEL_INFO(dev)->gen >= 4)
3288 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003289
3290 /* And similarly be paranoid that no direct access to this region
3291 * is reordered to before the fence is installed.
3292 */
3293 if (i915_gem_object_needs_mb(obj))
3294 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003295}
3296
Chris Wilson61050802012-04-17 15:31:31 +01003297static inline int fence_number(struct drm_i915_private *dev_priv,
3298 struct drm_i915_fence_reg *fence)
3299{
3300 return fence - dev_priv->fence_regs;
3301}
3302
3303static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3304 struct drm_i915_fence_reg *fence,
3305 bool enable)
3306{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003307 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003308 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003309
Chris Wilson46a0b632013-07-10 13:36:24 +01003310 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003311
3312 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003313 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003314 fence->obj = obj;
3315 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3316 } else {
3317 obj->fence_reg = I915_FENCE_REG_NONE;
3318 fence->obj = NULL;
3319 list_del_init(&fence->lru_list);
3320 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003321 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003322}
3323
Chris Wilsond9e86c02010-11-10 16:40:20 +00003324static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003325i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003326{
John Harrison97b2a6a2014-11-24 18:49:26 +00003327 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003328 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003329 if (ret)
3330 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003331
John Harrison97b2a6a2014-11-24 18:49:26 +00003332 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003333 }
3334
3335 return 0;
3336}
3337
3338int
3339i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3340{
Chris Wilson61050802012-04-17 15:31:31 +01003341 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003342 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003343 int ret;
3344
Chris Wilsond0a57782012-10-09 19:24:37 +01003345 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003346 if (ret)
3347 return ret;
3348
Chris Wilson61050802012-04-17 15:31:31 +01003349 if (obj->fence_reg == I915_FENCE_REG_NONE)
3350 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003351
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003352 fence = &dev_priv->fence_regs[obj->fence_reg];
3353
Daniel Vetteraff10b302014-02-14 14:06:05 +01003354 if (WARN_ON(fence->pin_count))
3355 return -EBUSY;
3356
Chris Wilson61050802012-04-17 15:31:31 +01003357 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003358 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003359
3360 return 0;
3361}
3362
3363static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003364i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003365{
Daniel Vetterae3db242010-02-19 11:51:58 +01003366 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003367 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003368 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003369
3370 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003371 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003372 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3373 reg = &dev_priv->fence_regs[i];
3374 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003375 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003376
Chris Wilson1690e1e2011-12-14 13:57:08 +01003377 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003378 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003379 }
3380
Chris Wilsond9e86c02010-11-10 16:40:20 +00003381 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003382 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003383
3384 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003385 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003386 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003387 continue;
3388
Chris Wilson8fe301a2012-04-17 15:31:28 +01003389 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003390 }
3391
Chris Wilson5dce5b932014-01-20 10:17:36 +00003392deadlock:
3393 /* Wait for completion of pending flips which consume fences */
3394 if (intel_has_pending_fb_unpin(dev))
3395 return ERR_PTR(-EAGAIN);
3396
3397 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003398}
3399
Jesse Barnesde151cf2008-11-12 10:03:55 -08003400/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003401 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003402 * @obj: object to map through a fence reg
3403 *
3404 * When mapping objects through the GTT, userspace wants to be able to write
3405 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003406 * This function walks the fence regs looking for a free one for @obj,
3407 * stealing one if it can't find any.
3408 *
3409 * It then sets up the reg based on the object's properties: address, pitch
3410 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003411 *
3412 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003413 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003414int
Chris Wilson06d98132012-04-17 15:31:24 +01003415i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003416{
Chris Wilson05394f32010-11-08 19:18:58 +00003417 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003418 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003419 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003420 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003421 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003422
Chris Wilson14415742012-04-17 15:31:33 +01003423 /* Have we updated the tiling parameters upon the object and so
3424 * will need to serialise the write to the associated fence register?
3425 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003426 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003427 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003428 if (ret)
3429 return ret;
3430 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003431
Chris Wilsond9e86c02010-11-10 16:40:20 +00003432 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003433 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3434 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003435 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003436 list_move_tail(&reg->lru_list,
3437 &dev_priv->mm.fence_list);
3438 return 0;
3439 }
3440 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003441 if (WARN_ON(!obj->map_and_fenceable))
3442 return -EINVAL;
3443
Chris Wilson14415742012-04-17 15:31:33 +01003444 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003445 if (IS_ERR(reg))
3446 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003447
Chris Wilson14415742012-04-17 15:31:33 +01003448 if (reg->obj) {
3449 struct drm_i915_gem_object *old = reg->obj;
3450
Chris Wilsond0a57782012-10-09 19:24:37 +01003451 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003452 if (ret)
3453 return ret;
3454
Chris Wilson14415742012-04-17 15:31:33 +01003455 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003456 }
Chris Wilson14415742012-04-17 15:31:33 +01003457 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003458 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003459
Chris Wilson14415742012-04-17 15:31:33 +01003460 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003461
Chris Wilson9ce079e2012-04-17 15:31:30 +01003462 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003463}
3464
Chris Wilson4144f9b2014-09-11 08:43:48 +01003465static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003466 unsigned long cache_level)
3467{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003468 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003469 struct drm_mm_node *other;
3470
Chris Wilson4144f9b2014-09-11 08:43:48 +01003471 /*
3472 * On some machines we have to be careful when putting differing types
3473 * of snoopable memory together to avoid the prefetcher crossing memory
3474 * domains and dying. During vm initialisation, we decide whether or not
3475 * these constraints apply and set the drm_mm.color_adjust
3476 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003477 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003478 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003479 return true;
3480
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003481 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003482 return true;
3483
3484 if (list_empty(&gtt_space->node_list))
3485 return true;
3486
3487 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3488 if (other->allocated && !other->hole_follows && other->color != cache_level)
3489 return false;
3490
3491 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3492 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3493 return false;
3494
3495 return true;
3496}
3497
Jesse Barnesde151cf2008-11-12 10:03:55 -08003498/**
Eric Anholt673a3942008-07-30 12:06:12 -07003499 * Finds free space in the GTT aperture and binds the object there.
3500 */
Daniel Vetter262de142014-02-14 14:01:20 +01003501static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003502i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3503 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003504 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003505 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003506 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003507{
Chris Wilson05394f32010-11-08 19:18:58 +00003508 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003509 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003510 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003511 unsigned long start =
3512 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3513 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003514 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003515 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003516 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003517
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003518 if(WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3519 return ERR_PTR(-EINVAL);
3520
Chris Wilsone28f8712011-07-18 13:11:49 -07003521 fence_size = i915_gem_get_gtt_size(dev,
3522 obj->base.size,
3523 obj->tiling_mode);
3524 fence_alignment = i915_gem_get_gtt_alignment(dev,
3525 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003526 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003527 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003528 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003529 obj->base.size,
3530 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003531
Eric Anholt673a3942008-07-30 12:06:12 -07003532 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003533 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003534 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003535 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003536 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003537 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003538 }
3539
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003540 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003541
Chris Wilson654fc602010-05-27 13:18:21 +01003542 /* If the object is bigger than the entire aperture, reject it early
3543 * before evicting everything in a vain attempt to find space.
3544 */
Chris Wilsond23db882014-05-23 08:48:08 +02003545 if (obj->base.size > end) {
3546 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003547 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003548 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003549 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003550 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003551 }
3552
Chris Wilson37e680a2012-06-07 15:38:42 +01003553 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003554 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003555 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003556
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003557 i915_gem_object_pin_pages(obj);
3558
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003559 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3560 i915_gem_obj_lookup_or_create_vma(obj, vm);
3561
Daniel Vetter262de142014-02-14 14:01:20 +01003562 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003563 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003564
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003565search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003566 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003567 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003568 obj->cache_level,
3569 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003570 DRM_MM_SEARCH_DEFAULT,
3571 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003572 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003573 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003574 obj->cache_level,
3575 start, end,
3576 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003577 if (ret == 0)
3578 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003579
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003580 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003581 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003582 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003583 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003584 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003585 }
3586
Daniel Vetter74163902012-02-15 23:50:21 +01003587 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003588 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003589 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003590
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003591 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003592 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003593 if (ret)
3594 goto err_finish_gtt;
3595
Ben Widawsky35c20a62013-05-31 11:28:48 -07003596 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003597 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003598
Daniel Vetter262de142014-02-14 14:01:20 +01003599 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003600
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003601err_finish_gtt:
3602 i915_gem_gtt_finish_object(obj);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003603err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003604 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003605err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003606 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003607 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003608err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003609 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003610 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003611}
3612
Chris Wilson000433b2013-08-08 14:41:09 +01003613bool
Chris Wilson2c225692013-08-09 12:26:45 +01003614i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3615 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003616{
Eric Anholt673a3942008-07-30 12:06:12 -07003617 /* If we don't have a page list set up, then we're not pinned
3618 * to GPU, and we can ignore the cache flush because it'll happen
3619 * again at bind time.
3620 */
Chris Wilson05394f32010-11-08 19:18:58 +00003621 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003622 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003623
Imre Deak769ce462013-02-13 21:56:05 +02003624 /*
3625 * Stolen memory is always coherent with the GPU as it is explicitly
3626 * marked as wc by the system, or the system is cache-coherent.
3627 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003628 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003629 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003630
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003631 /* If the GPU is snooping the contents of the CPU cache,
3632 * we do not need to manually clear the CPU cache lines. However,
3633 * the caches are only snooped when the render cache is
3634 * flushed/invalidated. As we always have to emit invalidations
3635 * and flushes when moving into and out of the RENDER domain, correct
3636 * snooping behaviour occurs naturally as the result of our domain
3637 * tracking.
3638 */
Chris Wilson0f719792015-01-13 13:32:52 +00003639 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3640 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003641 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003642 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003643
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003644 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003645 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003646 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003647
3648 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003649}
3650
3651/** Flushes the GTT write domain for the object if it's dirty. */
3652static void
Chris Wilson05394f32010-11-08 19:18:58 +00003653i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003654{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003655 uint32_t old_write_domain;
3656
Chris Wilson05394f32010-11-08 19:18:58 +00003657 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003658 return;
3659
Chris Wilson63256ec2011-01-04 18:42:07 +00003660 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003661 * to it immediately go to main memory as far as we know, so there's
3662 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003663 *
3664 * However, we do have to enforce the order so that all writes through
3665 * the GTT land before any writes to the device, such as updates to
3666 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003667 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003668 wmb();
3669
Chris Wilson05394f32010-11-08 19:18:58 +00003670 old_write_domain = obj->base.write_domain;
3671 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003672
Daniel Vetterf99d7062014-06-19 16:01:59 +02003673 intel_fb_obj_flush(obj, false);
3674
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003675 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003676 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003677 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003678}
3679
3680/** Flushes the CPU write domain for the object if it's dirty. */
3681static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003682i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003683{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003684 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003685
Chris Wilson05394f32010-11-08 19:18:58 +00003686 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003687 return;
3688
Daniel Vettere62b59e2015-01-21 14:53:48 +01003689 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003690 i915_gem_chipset_flush(obj->base.dev);
3691
Chris Wilson05394f32010-11-08 19:18:58 +00003692 old_write_domain = obj->base.write_domain;
3693 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003694
Daniel Vetterf99d7062014-06-19 16:01:59 +02003695 intel_fb_obj_flush(obj, false);
3696
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003697 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003698 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003699 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003700}
3701
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003702/**
3703 * Moves a single object to the GTT read, and possibly write domain.
3704 *
3705 * This function returns when the move is complete, including waiting on
3706 * flushes to occur.
3707 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003708int
Chris Wilson20217462010-11-23 15:26:33 +00003709i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003710{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003711 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303712 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003713 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003714
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003715 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3716 return 0;
3717
Chris Wilson0201f1e2012-07-20 12:41:01 +01003718 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003719 if (ret)
3720 return ret;
3721
Chris Wilsonc8725f32014-03-17 12:21:55 +00003722 i915_gem_object_retire(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303723
3724 /* Flush and acquire obj->pages so that we are coherent through
3725 * direct access in memory with previous cached writes through
3726 * shmemfs and that our cache domain tracking remains valid.
3727 * For example, if the obj->filp was moved to swap without us
3728 * being notified and releasing the pages, we would mistakenly
3729 * continue to assume that the obj remained out of the CPU cached
3730 * domain.
3731 */
3732 ret = i915_gem_object_get_pages(obj);
3733 if (ret)
3734 return ret;
3735
Daniel Vettere62b59e2015-01-21 14:53:48 +01003736 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003737
Chris Wilsond0a57782012-10-09 19:24:37 +01003738 /* Serialise direct access to this object with the barriers for
3739 * coherent writes from the GPU, by effectively invalidating the
3740 * GTT domain upon first access.
3741 */
3742 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3743 mb();
3744
Chris Wilson05394f32010-11-08 19:18:58 +00003745 old_write_domain = obj->base.write_domain;
3746 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003747
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003748 /* It should now be out of any other write domains, and we can update
3749 * the domain values for our changes.
3750 */
Chris Wilson05394f32010-11-08 19:18:58 +00003751 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3752 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003753 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003754 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3755 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3756 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003757 }
3758
Daniel Vetterf99d7062014-06-19 16:01:59 +02003759 if (write)
Paulo Zanonia4001f12015-02-13 17:23:44 -02003760 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003761
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003762 trace_i915_gem_object_change_domain(obj,
3763 old_read_domains,
3764 old_write_domain);
3765
Chris Wilson8325a092012-04-24 15:52:35 +01003766 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303767 vma = i915_gem_obj_to_ggtt(obj);
3768 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003769 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303770 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003771
Eric Anholte47c68e2008-11-14 13:35:19 -08003772 return 0;
3773}
3774
Chris Wilsone4ffd172011-04-04 09:44:39 +01003775int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3776 enum i915_cache_level cache_level)
3777{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003778 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003779 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003780 int ret;
3781
3782 if (obj->cache_level == cache_level)
3783 return 0;
3784
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003785 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003786 DRM_DEBUG("can not change the cache level of pinned objects\n");
3787 return -EBUSY;
3788 }
3789
Chris Wilsondf6f7832014-03-21 07:40:56 +00003790 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003791 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003792 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003793 if (ret)
3794 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003795 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003796 }
3797
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003798 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003799 ret = i915_gem_object_finish_gpu(obj);
3800 if (ret)
3801 return ret;
3802
3803 i915_gem_object_finish_gtt(obj);
3804
3805 /* Before SandyBridge, you could not use tiling or fence
3806 * registers with snooped memory, so relinquish any fences
3807 * currently pointing to our region in the aperture.
3808 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003809 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003810 ret = i915_gem_object_put_fence(obj);
3811 if (ret)
3812 return ret;
3813 }
3814
Ben Widawsky6f65e292013-12-06 14:10:56 -08003815 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003816 if (drm_mm_node_allocated(&vma->node)) {
3817 ret = i915_vma_bind(vma, cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -07003818 PIN_UPDATE);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003819 if (ret)
3820 return ret;
3821 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003822 }
3823
Chris Wilson2c225692013-08-09 12:26:45 +01003824 list_for_each_entry(vma, &obj->vma_list, vma_link)
3825 vma->node.color = cache_level;
3826 obj->cache_level = cache_level;
3827
Chris Wilson0f719792015-01-13 13:32:52 +00003828 if (obj->cache_dirty &&
3829 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3830 cpu_write_needs_clflush(obj)) {
3831 if (i915_gem_clflush_object(obj, true))
3832 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003833 }
3834
Chris Wilsone4ffd172011-04-04 09:44:39 +01003835 return 0;
3836}
3837
Ben Widawsky199adf42012-09-21 17:01:20 -07003838int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3839 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003840{
Ben Widawsky199adf42012-09-21 17:01:20 -07003841 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003842 struct drm_i915_gem_object *obj;
3843 int ret;
3844
3845 ret = i915_mutex_lock_interruptible(dev);
3846 if (ret)
3847 return ret;
3848
3849 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3850 if (&obj->base == NULL) {
3851 ret = -ENOENT;
3852 goto unlock;
3853 }
3854
Chris Wilson651d7942013-08-08 14:41:10 +01003855 switch (obj->cache_level) {
3856 case I915_CACHE_LLC:
3857 case I915_CACHE_L3_LLC:
3858 args->caching = I915_CACHING_CACHED;
3859 break;
3860
Chris Wilson4257d3b2013-08-08 14:41:11 +01003861 case I915_CACHE_WT:
3862 args->caching = I915_CACHING_DISPLAY;
3863 break;
3864
Chris Wilson651d7942013-08-08 14:41:10 +01003865 default:
3866 args->caching = I915_CACHING_NONE;
3867 break;
3868 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003869
3870 drm_gem_object_unreference(&obj->base);
3871unlock:
3872 mutex_unlock(&dev->struct_mutex);
3873 return ret;
3874}
3875
Ben Widawsky199adf42012-09-21 17:01:20 -07003876int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3877 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003878{
Ben Widawsky199adf42012-09-21 17:01:20 -07003879 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003880 struct drm_i915_gem_object *obj;
3881 enum i915_cache_level level;
3882 int ret;
3883
Ben Widawsky199adf42012-09-21 17:01:20 -07003884 switch (args->caching) {
3885 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003886 level = I915_CACHE_NONE;
3887 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003888 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003889 level = I915_CACHE_LLC;
3890 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003891 case I915_CACHING_DISPLAY:
3892 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3893 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003894 default:
3895 return -EINVAL;
3896 }
3897
Ben Widawsky3bc29132012-09-26 16:15:20 -07003898 ret = i915_mutex_lock_interruptible(dev);
3899 if (ret)
3900 return ret;
3901
Chris Wilsone6994ae2012-07-10 10:27:08 +01003902 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3903 if (&obj->base == NULL) {
3904 ret = -ENOENT;
3905 goto unlock;
3906 }
3907
3908 ret = i915_gem_object_set_cache_level(obj, level);
3909
3910 drm_gem_object_unreference(&obj->base);
3911unlock:
3912 mutex_unlock(&dev->struct_mutex);
3913 return ret;
3914}
3915
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003916/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003917 * Prepare buffer for display plane (scanout, cursors, etc).
3918 * Can be called from an uninterruptible phase (modesetting) and allows
3919 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003920 */
3921int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003922i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3923 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003924 struct intel_engine_cs *pipelined,
3925 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003926{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003927 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003928 int ret;
3929
John Harrison41c52412014-11-24 18:49:43 +00003930 if (pipelined != i915_gem_request_get_ring(obj->last_read_req)) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003931 ret = i915_gem_object_sync(obj, pipelined);
3932 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003933 return ret;
3934 }
3935
Chris Wilsoncc98b412013-08-09 12:25:09 +01003936 /* Mark the pin_display early so that we account for the
3937 * display coherency whilst setting up the cache domains.
3938 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003939 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003940
Eric Anholta7ef0642011-03-29 16:59:54 -07003941 /* The display engine is not coherent with the LLC cache on gen6. As
3942 * a result, we make sure that the pinning that is about to occur is
3943 * done with uncached PTEs. This is lowest common denominator for all
3944 * chipsets.
3945 *
3946 * However for gen6+, we could do better by using the GFDT bit instead
3947 * of uncaching, which would allow us to flush all the LLC-cached data
3948 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3949 */
Chris Wilson651d7942013-08-08 14:41:10 +01003950 ret = i915_gem_object_set_cache_level(obj,
3951 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003952 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003953 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003954
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003955 /* As the user may map the buffer once pinned in the display plane
3956 * (e.g. libkms for the bootup splash), we have to ensure that we
3957 * always use map_and_fenceable for all scanout buffers.
3958 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003959 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
3960 view->type == I915_GGTT_VIEW_NORMAL ?
3961 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003962 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003963 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003964
Daniel Vettere62b59e2015-01-21 14:53:48 +01003965 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003966
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003967 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003968 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003969
3970 /* It should now be out of any other write domains, and we can update
3971 * the domain values for our changes.
3972 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003973 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003974 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003975
3976 trace_i915_gem_object_change_domain(obj,
3977 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003978 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003979
3980 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003981
3982err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003983 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003984 return ret;
3985}
3986
3987void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003988i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3989 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003990{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003991 if (WARN_ON(obj->pin_display == 0))
3992 return;
3993
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003994 i915_gem_object_ggtt_unpin_view(obj, view);
3995
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003996 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003997}
3998
Chris Wilson85345512010-11-13 09:49:11 +00003999int
Chris Wilsona8198ee2011-04-13 22:04:09 +01004000i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00004001{
Chris Wilson88241782011-01-07 17:09:48 +00004002 int ret;
4003
Chris Wilsona8198ee2011-04-13 22:04:09 +01004004 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00004005 return 0;
4006
Chris Wilson0201f1e2012-07-20 12:41:01 +01004007 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01004008 if (ret)
4009 return ret;
4010
Chris Wilsona8198ee2011-04-13 22:04:09 +01004011 /* Ensure that we invalidate the GPU's caches and TLBs. */
4012 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01004013 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00004014}
4015
Eric Anholte47c68e2008-11-14 13:35:19 -08004016/**
4017 * Moves a single object to the CPU read, and possibly write domain.
4018 *
4019 * This function returns when the move is complete, including waiting on
4020 * flushes to occur.
4021 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004022int
Chris Wilson919926a2010-11-12 13:42:53 +00004023i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004024{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004025 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004026 int ret;
4027
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004028 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4029 return 0;
4030
Chris Wilson0201f1e2012-07-20 12:41:01 +01004031 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004032 if (ret)
4033 return ret;
4034
Chris Wilsonc8725f32014-03-17 12:21:55 +00004035 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08004036 i915_gem_object_flush_gtt_write_domain(obj);
4037
Chris Wilson05394f32010-11-08 19:18:58 +00004038 old_write_domain = obj->base.write_domain;
4039 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004040
Eric Anholte47c68e2008-11-14 13:35:19 -08004041 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004042 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004043 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004044
Chris Wilson05394f32010-11-08 19:18:58 +00004045 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004046 }
4047
4048 /* It should now be out of any other write domains, and we can update
4049 * the domain values for our changes.
4050 */
Chris Wilson05394f32010-11-08 19:18:58 +00004051 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004052
4053 /* If we're writing through the CPU, then the GPU read domains will
4054 * need to be invalidated at next use.
4055 */
4056 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004057 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4058 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004059 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004060
Daniel Vetterf99d7062014-06-19 16:01:59 +02004061 if (write)
Paulo Zanonia4001f12015-02-13 17:23:44 -02004062 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004063
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004064 trace_i915_gem_object_change_domain(obj,
4065 old_read_domains,
4066 old_write_domain);
4067
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004068 return 0;
4069}
4070
Eric Anholt673a3942008-07-30 12:06:12 -07004071/* Throttle our rendering by waiting until the ring has completed our requests
4072 * emitted over 20 msec ago.
4073 *
Eric Anholtb9624422009-06-03 07:27:35 +00004074 * Note that if we were to use the current jiffies each time around the loop,
4075 * we wouldn't escape the function with any frames outstanding if the time to
4076 * render a frame was over 20ms.
4077 *
Eric Anholt673a3942008-07-30 12:06:12 -07004078 * This should get us reasonable parallelism between CPU and GPU but also
4079 * relatively low latency when blocking on a particular request to finish.
4080 */
4081static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004082i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004083{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004084 struct drm_i915_private *dev_priv = dev->dev_private;
4085 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004086 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
John Harrison54fb2412014-11-24 18:49:27 +00004087 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004088 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004089 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004090
Daniel Vetter308887a2012-11-14 17:14:06 +01004091 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4092 if (ret)
4093 return ret;
4094
4095 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4096 if (ret)
4097 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004098
Chris Wilson1c255952010-09-26 11:03:27 +01004099 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004100 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004101 if (time_after_eq(request->emitted_jiffies, recent_enough))
4102 break;
4103
John Harrison54fb2412014-11-24 18:49:27 +00004104 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004105 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004106 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004107 if (target)
4108 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004109 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004110
John Harrison54fb2412014-11-24 18:49:27 +00004111 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004112 return 0;
4113
John Harrison9c654812014-11-24 18:49:35 +00004114 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004115 if (ret == 0)
4116 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004117
Chris Wilson41037f92015-03-27 11:01:36 +00004118 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004119
Eric Anholt673a3942008-07-30 12:06:12 -07004120 return ret;
4121}
4122
Chris Wilsond23db882014-05-23 08:48:08 +02004123static bool
4124i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4125{
4126 struct drm_i915_gem_object *obj = vma->obj;
4127
4128 if (alignment &&
4129 vma->node.start & (alignment - 1))
4130 return true;
4131
4132 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4133 return true;
4134
4135 if (flags & PIN_OFFSET_BIAS &&
4136 vma->node.start < (flags & PIN_OFFSET_MASK))
4137 return true;
4138
4139 return false;
4140}
4141
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004142static int
4143i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4144 struct i915_address_space *vm,
4145 const struct i915_ggtt_view *ggtt_view,
4146 uint32_t alignment,
4147 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004148{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004149 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004150 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004151 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004152 int ret;
4153
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004154 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4155 return -ENODEV;
4156
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004157 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004158 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004159
Chris Wilsonc826c442014-10-31 13:53:53 +00004160 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4161 return -EINVAL;
4162
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004163 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4164 return -EINVAL;
4165
4166 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4167 i915_gem_obj_to_vma(obj, vm);
4168
4169 if (IS_ERR(vma))
4170 return PTR_ERR(vma);
4171
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004172 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004173 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4174 return -EBUSY;
4175
Chris Wilsond23db882014-05-23 08:48:08 +02004176 if (i915_vma_misplaced(vma, alignment, flags)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004177 unsigned long offset;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004178 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004179 i915_gem_obj_offset(obj, vm);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004180 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004181 "bo is already pinned in %s with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004182 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004183 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004184 ggtt_view ? "ggtt" : "ppgtt",
4185 offset,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004186 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004187 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004188 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004189 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004190 if (ret)
4191 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004192
4193 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004194 }
4195 }
4196
Chris Wilsonef79e172014-10-31 13:53:52 +00004197 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004198 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004199 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4200 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004201 if (IS_ERR(vma))
4202 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004203 } else {
4204 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004205 if (ret)
4206 return ret;
4207 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004208
Chris Wilsonef79e172014-10-31 13:53:52 +00004209 if ((bound ^ vma->bound) & GLOBAL_BIND) {
4210 bool mappable, fenceable;
4211 u32 fence_size, fence_alignment;
4212
4213 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4214 obj->base.size,
4215 obj->tiling_mode);
4216 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4217 obj->base.size,
4218 obj->tiling_mode,
4219 true);
4220
4221 fenceable = (vma->node.size == fence_size &&
4222 (vma->node.start & (fence_alignment - 1)) == 0);
4223
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004224 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004225 dev_priv->gtt.mappable_end);
4226
4227 obj->map_and_fenceable = mappable && fenceable;
4228 }
4229
4230 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4231
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004232 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004233 return 0;
4234}
4235
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004236int
4237i915_gem_object_pin(struct drm_i915_gem_object *obj,
4238 struct i915_address_space *vm,
4239 uint32_t alignment,
4240 uint64_t flags)
4241{
4242 return i915_gem_object_do_pin(obj, vm,
4243 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4244 alignment, flags);
4245}
4246
4247int
4248i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4249 const struct i915_ggtt_view *view,
4250 uint32_t alignment,
4251 uint64_t flags)
4252{
4253 if (WARN_ONCE(!view, "no view specified"))
4254 return -EINVAL;
4255
4256 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004257 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004258}
4259
Eric Anholt673a3942008-07-30 12:06:12 -07004260void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004261i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4262 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004263{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004264 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004265
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004266 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004267 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004268 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004269
Chris Wilson30154652015-04-07 17:28:24 +01004270 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004271}
4272
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004273bool
4274i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4275{
4276 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4277 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4278 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4279
4280 WARN_ON(!ggtt_vma ||
4281 dev_priv->fence_regs[obj->fence_reg].pin_count >
4282 ggtt_vma->pin_count);
4283 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4284 return true;
4285 } else
4286 return false;
4287}
4288
4289void
4290i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4291{
4292 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4293 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4294 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4295 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4296 }
4297}
4298
Eric Anholt673a3942008-07-30 12:06:12 -07004299int
Eric Anholt673a3942008-07-30 12:06:12 -07004300i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004301 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004302{
4303 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004304 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004305 int ret;
4306
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004307 ret = i915_mutex_lock_interruptible(dev);
4308 if (ret)
4309 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004310
Chris Wilson05394f32010-11-08 19:18:58 +00004311 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004312 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004313 ret = -ENOENT;
4314 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004315 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004316
Chris Wilson0be555b2010-08-04 15:36:30 +01004317 /* Count all active objects as busy, even if they are currently not used
4318 * by the gpu. Users of this interface expect objects to eventually
4319 * become non-busy without any further actions, therefore emit any
4320 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004321 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004322 ret = i915_gem_object_flush_active(obj);
4323
Chris Wilson05394f32010-11-08 19:18:58 +00004324 args->busy = obj->active;
John Harrison41c52412014-11-24 18:49:43 +00004325 if (obj->last_read_req) {
4326 struct intel_engine_cs *ring;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004327 BUILD_BUG_ON(I915_NUM_RINGS > 16);
John Harrison41c52412014-11-24 18:49:43 +00004328 ring = i915_gem_request_get_ring(obj->last_read_req);
4329 args->busy |= intel_ring_flag(ring) << 16;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004330 }
Eric Anholt673a3942008-07-30 12:06:12 -07004331
Chris Wilson05394f32010-11-08 19:18:58 +00004332 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004333unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004334 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004335 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004336}
4337
4338int
4339i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4340 struct drm_file *file_priv)
4341{
Akshay Joshi0206e352011-08-16 15:34:10 -04004342 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004343}
4344
Chris Wilson3ef94da2009-09-14 16:50:29 +01004345int
4346i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4347 struct drm_file *file_priv)
4348{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004349 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004350 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004351 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004352 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004353
4354 switch (args->madv) {
4355 case I915_MADV_DONTNEED:
4356 case I915_MADV_WILLNEED:
4357 break;
4358 default:
4359 return -EINVAL;
4360 }
4361
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004362 ret = i915_mutex_lock_interruptible(dev);
4363 if (ret)
4364 return ret;
4365
Chris Wilson05394f32010-11-08 19:18:58 +00004366 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004367 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004368 ret = -ENOENT;
4369 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004370 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004371
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004372 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004373 ret = -EINVAL;
4374 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004375 }
4376
Daniel Vetter656bfa32014-11-20 09:26:30 +01004377 if (obj->pages &&
4378 obj->tiling_mode != I915_TILING_NONE &&
4379 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4380 if (obj->madv == I915_MADV_WILLNEED)
4381 i915_gem_object_unpin_pages(obj);
4382 if (args->madv == I915_MADV_WILLNEED)
4383 i915_gem_object_pin_pages(obj);
4384 }
4385
Chris Wilson05394f32010-11-08 19:18:58 +00004386 if (obj->madv != __I915_MADV_PURGED)
4387 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004388
Chris Wilson6c085a72012-08-20 11:40:46 +02004389 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004390 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004391 i915_gem_object_truncate(obj);
4392
Chris Wilson05394f32010-11-08 19:18:58 +00004393 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004394
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004395out:
Chris Wilson05394f32010-11-08 19:18:58 +00004396 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004397unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004398 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004399 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004400}
4401
Chris Wilson37e680a2012-06-07 15:38:42 +01004402void i915_gem_object_init(struct drm_i915_gem_object *obj,
4403 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004404{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004405 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004406 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004407 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004408 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004409 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004410
Chris Wilson37e680a2012-06-07 15:38:42 +01004411 obj->ops = ops;
4412
Chris Wilson0327d6b2012-08-11 15:41:06 +01004413 obj->fence_reg = I915_FENCE_REG_NONE;
4414 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004415
4416 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4417}
4418
Chris Wilson37e680a2012-06-07 15:38:42 +01004419static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4420 .get_pages = i915_gem_object_get_pages_gtt,
4421 .put_pages = i915_gem_object_put_pages_gtt,
4422};
4423
Chris Wilson05394f32010-11-08 19:18:58 +00004424struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4425 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004426{
Daniel Vetterc397b902010-04-09 19:05:07 +00004427 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004428 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004429 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004430
Chris Wilson42dcedd2012-11-15 11:32:30 +00004431 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004432 if (obj == NULL)
4433 return NULL;
4434
4435 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004436 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004437 return NULL;
4438 }
4439
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004440 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4441 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4442 /* 965gm cannot relocate objects above 4GiB. */
4443 mask &= ~__GFP_HIGHMEM;
4444 mask |= __GFP_DMA32;
4445 }
4446
Al Viro496ad9a2013-01-23 17:07:38 -05004447 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004448 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004449
Chris Wilson37e680a2012-06-07 15:38:42 +01004450 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004451
Daniel Vetterc397b902010-04-09 19:05:07 +00004452 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4453 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4454
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004455 if (HAS_LLC(dev)) {
4456 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004457 * cache) for about a 10% performance improvement
4458 * compared to uncached. Graphics requests other than
4459 * display scanout are coherent with the CPU in
4460 * accessing this cache. This means in this mode we
4461 * don't need to clflush on the CPU side, and on the
4462 * GPU side we only need to flush internal caches to
4463 * get data visible to the CPU.
4464 *
4465 * However, we maintain the display planes as UC, and so
4466 * need to rebind when first used as such.
4467 */
4468 obj->cache_level = I915_CACHE_LLC;
4469 } else
4470 obj->cache_level = I915_CACHE_NONE;
4471
Daniel Vetterd861e332013-07-24 23:25:03 +02004472 trace_i915_gem_object_create(obj);
4473
Chris Wilson05394f32010-11-08 19:18:58 +00004474 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004475}
4476
Chris Wilson340fbd82014-05-22 09:16:52 +01004477static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4478{
4479 /* If we are the last user of the backing storage (be it shmemfs
4480 * pages or stolen etc), we know that the pages are going to be
4481 * immediately released. In this case, we can then skip copying
4482 * back the contents from the GPU.
4483 */
4484
4485 if (obj->madv != I915_MADV_WILLNEED)
4486 return false;
4487
4488 if (obj->base.filp == NULL)
4489 return true;
4490
4491 /* At first glance, this looks racy, but then again so would be
4492 * userspace racing mmap against close. However, the first external
4493 * reference to the filp can only be obtained through the
4494 * i915_gem_mmap_ioctl() which safeguards us against the user
4495 * acquiring such a reference whilst we are in the middle of
4496 * freeing the object.
4497 */
4498 return atomic_long_read(&obj->base.filp->f_count) == 1;
4499}
4500
Chris Wilson1488fc02012-04-24 15:47:31 +01004501void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004502{
Chris Wilson1488fc02012-04-24 15:47:31 +01004503 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004504 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004505 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004506 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004507
Paulo Zanonif65c9162013-11-27 18:20:34 -02004508 intel_runtime_pm_get(dev_priv);
4509
Chris Wilson26e12f892011-03-20 11:20:19 +00004510 trace_i915_gem_object_destroy(obj);
4511
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004512 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004513 int ret;
4514
4515 vma->pin_count = 0;
4516 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004517 if (WARN_ON(ret == -ERESTARTSYS)) {
4518 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004519
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004520 was_interruptible = dev_priv->mm.interruptible;
4521 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004522
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004523 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004524
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004525 dev_priv->mm.interruptible = was_interruptible;
4526 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004527 }
4528
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004529 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4530 * before progressing. */
4531 if (obj->stolen)
4532 i915_gem_object_unpin_pages(obj);
4533
Daniel Vettera071fa02014-06-18 23:28:09 +02004534 WARN_ON(obj->frontbuffer_bits);
4535
Daniel Vetter656bfa32014-11-20 09:26:30 +01004536 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4537 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4538 obj->tiling_mode != I915_TILING_NONE)
4539 i915_gem_object_unpin_pages(obj);
4540
Ben Widawsky401c29f2013-05-31 11:28:47 -07004541 if (WARN_ON(obj->pages_pin_count))
4542 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004543 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004544 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004545 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004546 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004547
Chris Wilson9da3da62012-06-01 15:20:22 +01004548 BUG_ON(obj->pages);
4549
Chris Wilson2f745ad2012-09-04 21:02:58 +01004550 if (obj->base.import_attach)
4551 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004552
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004553 if (obj->ops->release)
4554 obj->ops->release(obj);
4555
Chris Wilson05394f32010-11-08 19:18:58 +00004556 drm_gem_object_release(&obj->base);
4557 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004558
Chris Wilson05394f32010-11-08 19:18:58 +00004559 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004560 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004561
4562 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004563}
4564
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004565struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4566 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004567{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004568 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004569 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4570 if (i915_is_ggtt(vma->vm) &&
4571 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4572 continue;
4573 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004574 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004575 }
4576 return NULL;
4577}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004578
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004579struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4580 const struct i915_ggtt_view *view)
4581{
4582 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4583 struct i915_vma *vma;
4584
4585 if (WARN_ONCE(!view, "no view specified"))
4586 return ERR_PTR(-EINVAL);
4587
4588 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004589 if (vma->vm == ggtt &&
4590 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004591 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004592 return NULL;
4593}
4594
Ben Widawsky2f633152013-07-17 12:19:03 -07004595void i915_gem_vma_destroy(struct i915_vma *vma)
4596{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004597 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004598 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004599
4600 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4601 if (!list_empty(&vma->exec_list))
4602 return;
4603
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004604 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004605
Daniel Vetter841cd772014-08-06 15:04:48 +02004606 if (!i915_is_ggtt(vm))
4607 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004608
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004609 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004610
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004611 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004612}
4613
Chris Wilsone3efda42014-04-09 09:19:41 +01004614static void
4615i915_gem_stop_ringbuffers(struct drm_device *dev)
4616{
4617 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004618 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004619 int i;
4620
4621 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004622 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004623}
4624
Jesse Barnes5669fca2009-02-17 15:13:31 -08004625int
Chris Wilson45c5f202013-10-16 11:50:01 +01004626i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004627{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004628 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004629 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004630
Chris Wilson45c5f202013-10-16 11:50:01 +01004631 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004632 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004633 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004634 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004635
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004636 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004637
Chris Wilsone3efda42014-04-09 09:19:41 +01004638 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004639 mutex_unlock(&dev->struct_mutex);
4640
Chris Wilson737b1502015-01-26 18:03:03 +02004641 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004642 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004643 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004644
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004645 /* Assert that we sucessfully flushed all the work and
4646 * reset the GPU back to its idle, low power state.
4647 */
4648 WARN_ON(dev_priv->mm.busy);
4649
Eric Anholt673a3942008-07-30 12:06:12 -07004650 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004651
4652err:
4653 mutex_unlock(&dev->struct_mutex);
4654 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004655}
4656
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004657int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004658{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004659 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004660 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004661 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4662 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004663 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004664
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004665 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004666 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004667
Ben Widawskyc3787e22013-09-17 21:12:44 -07004668 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4669 if (ret)
4670 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004671
Ben Widawskyc3787e22013-09-17 21:12:44 -07004672 /*
4673 * Note: We do not worry about the concurrent register cacheline hang
4674 * here because no other code should access these registers other than
4675 * at initialization time.
4676 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004677 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004678 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4679 intel_ring_emit(ring, reg_base + i);
4680 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004681 }
4682
Ben Widawskyc3787e22013-09-17 21:12:44 -07004683 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004684
Ben Widawskyc3787e22013-09-17 21:12:44 -07004685 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004686}
4687
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004688void i915_gem_init_swizzling(struct drm_device *dev)
4689{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004690 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004691
Daniel Vetter11782b02012-01-31 16:47:55 +01004692 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004693 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4694 return;
4695
4696 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4697 DISP_TILE_SURFACE_SWIZZLING);
4698
Daniel Vetter11782b02012-01-31 16:47:55 +01004699 if (IS_GEN5(dev))
4700 return;
4701
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004702 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4703 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004704 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004705 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004706 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004707 else if (IS_GEN8(dev))
4708 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004709 else
4710 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004711}
Daniel Vettere21af882012-02-09 20:53:27 +01004712
Chris Wilson67b1b572012-07-05 23:49:40 +01004713static bool
4714intel_enable_blt(struct drm_device *dev)
4715{
4716 if (!HAS_BLT(dev))
4717 return false;
4718
4719 /* The blitter was dysfunctional on early prototypes */
4720 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4721 DRM_INFO("BLT not supported on this pre-production hardware;"
4722 " graphics performance will be degraded.\n");
4723 return false;
4724 }
4725
4726 return true;
4727}
4728
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004729static void init_unused_ring(struct drm_device *dev, u32 base)
4730{
4731 struct drm_i915_private *dev_priv = dev->dev_private;
4732
4733 I915_WRITE(RING_CTL(base), 0);
4734 I915_WRITE(RING_HEAD(base), 0);
4735 I915_WRITE(RING_TAIL(base), 0);
4736 I915_WRITE(RING_START(base), 0);
4737}
4738
4739static void init_unused_rings(struct drm_device *dev)
4740{
4741 if (IS_I830(dev)) {
4742 init_unused_ring(dev, PRB1_BASE);
4743 init_unused_ring(dev, SRB0_BASE);
4744 init_unused_ring(dev, SRB1_BASE);
4745 init_unused_ring(dev, SRB2_BASE);
4746 init_unused_ring(dev, SRB3_BASE);
4747 } else if (IS_GEN2(dev)) {
4748 init_unused_ring(dev, SRB0_BASE);
4749 init_unused_ring(dev, SRB1_BASE);
4750 } else if (IS_GEN3(dev)) {
4751 init_unused_ring(dev, PRB1_BASE);
4752 init_unused_ring(dev, PRB2_BASE);
4753 }
4754}
4755
Oscar Mateoa83014d2014-07-24 17:04:21 +01004756int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004757{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004758 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004759 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004760
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004761 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004762 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004763 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004764
4765 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004766 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004767 if (ret)
4768 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004769 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004770
Chris Wilson67b1b572012-07-05 23:49:40 +01004771 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004772 ret = intel_init_blt_ring_buffer(dev);
4773 if (ret)
4774 goto cleanup_bsd_ring;
4775 }
4776
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004777 if (HAS_VEBOX(dev)) {
4778 ret = intel_init_vebox_ring_buffer(dev);
4779 if (ret)
4780 goto cleanup_blt_ring;
4781 }
4782
Zhao Yakui845f74a2014-04-17 10:37:37 +08004783 if (HAS_BSD2(dev)) {
4784 ret = intel_init_bsd2_ring_buffer(dev);
4785 if (ret)
4786 goto cleanup_vebox_ring;
4787 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004788
Mika Kuoppala99433932013-01-22 14:12:17 +02004789 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4790 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004791 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004792
4793 return 0;
4794
Zhao Yakui845f74a2014-04-17 10:37:37 +08004795cleanup_bsd2_ring:
4796 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004797cleanup_vebox_ring:
4798 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004799cleanup_blt_ring:
4800 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4801cleanup_bsd_ring:
4802 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4803cleanup_render_ring:
4804 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4805
4806 return ret;
4807}
4808
4809int
4810i915_gem_init_hw(struct drm_device *dev)
4811{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004812 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004813 struct intel_engine_cs *ring;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004814 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004815
4816 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4817 return -EIO;
4818
Chris Wilson5e4f5182015-02-13 14:35:59 +00004819 /* Double layer security blanket, see i915_gem_init() */
4820 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4821
Ben Widawsky59124502013-07-04 11:02:05 -07004822 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004823 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004824
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004825 if (IS_HASWELL(dev))
4826 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4827 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004828
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004829 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004830 if (IS_IVYBRIDGE(dev)) {
4831 u32 temp = I915_READ(GEN7_MSG_CTL);
4832 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4833 I915_WRITE(GEN7_MSG_CTL, temp);
4834 } else if (INTEL_INFO(dev)->gen >= 7) {
4835 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4836 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4837 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4838 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004839 }
4840
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004841 i915_gem_init_swizzling(dev);
4842
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004843 /*
4844 * At least 830 can leave some of the unused rings
4845 * "active" (ie. head != tail) after resume which
4846 * will prevent c3 entry. Makes sure all unused rings
4847 * are totally idle.
4848 */
4849 init_unused_rings(dev);
4850
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004851 for_each_ring(ring, dev_priv, i) {
4852 ret = ring->init_hw(ring);
4853 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004854 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004855 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004856
Ben Widawskyc3787e22013-09-17 21:12:44 -07004857 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4858 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4859
David Woodhousef48a0162015-01-20 17:21:42 +00004860 ret = i915_ppgtt_init_hw(dev);
4861 if (ret && ret != -EIO) {
4862 DRM_ERROR("PPGTT enable failed %d\n", ret);
4863 i915_gem_cleanup_ringbuffer(dev);
4864 }
4865
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004866 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004867 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004868 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004869 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004870
Chris Wilson5e4f5182015-02-13 14:35:59 +00004871 goto out;
Daniel Vetter82460d92014-08-06 20:19:53 +02004872 }
4873
Chris Wilson5e4f5182015-02-13 14:35:59 +00004874out:
4875 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004876 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004877}
4878
Chris Wilson1070a422012-04-24 15:47:41 +01004879int i915_gem_init(struct drm_device *dev)
4880{
4881 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004882 int ret;
4883
Oscar Mateo127f1002014-07-24 17:04:11 +01004884 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4885 i915.enable_execlists);
4886
Chris Wilson1070a422012-04-24 15:47:41 +01004887 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004888
4889 if (IS_VALLEYVIEW(dev)) {
4890 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004891 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4892 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4893 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004894 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4895 }
4896
Oscar Mateoa83014d2014-07-24 17:04:21 +01004897 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004898 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004899 dev_priv->gt.init_rings = i915_gem_init_rings;
4900 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4901 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004902 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004903 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004904 dev_priv->gt.init_rings = intel_logical_rings_init;
4905 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4906 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004907 }
4908
Chris Wilson5e4f5182015-02-13 14:35:59 +00004909 /* This is just a security blanket to placate dragons.
4910 * On some systems, we very sporadically observe that the first TLBs
4911 * used by the CS may be stale, despite us poking the TLB reset. If
4912 * we hold the forcewake during initialisation these problems
4913 * just magically go away.
4914 */
4915 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4916
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004917 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004918 if (ret)
4919 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004920
Ben Widawskyd7e50082012-12-18 10:31:25 -08004921 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004922
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004923 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004924 if (ret)
4925 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004926
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004927 ret = dev_priv->gt.init_rings(dev);
4928 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004929 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004930
4931 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004932 if (ret == -EIO) {
4933 /* Allow ring initialisation to fail by marking the GPU as
4934 * wedged. But we only want to do this where the GPU is angry,
4935 * for all other failure, such as an allocation failure, bail.
4936 */
4937 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4938 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4939 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004940 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004941
4942out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004943 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004944 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004945
Chris Wilson60990322014-04-09 09:19:42 +01004946 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004947}
4948
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004949void
4950i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4951{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004952 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004953 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004954 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004955
Chris Wilsonb4519512012-05-11 14:29:30 +01004956 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004957 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004958}
4959
Chris Wilson64193402010-10-24 12:38:05 +01004960static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004961init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004962{
4963 INIT_LIST_HEAD(&ring->active_list);
4964 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004965}
4966
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004967void i915_init_vm(struct drm_i915_private *dev_priv,
4968 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004969{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004970 if (!i915_is_ggtt(vm))
4971 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004972 vm->dev = dev_priv->dev;
4973 INIT_LIST_HEAD(&vm->active_list);
4974 INIT_LIST_HEAD(&vm->inactive_list);
4975 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004976 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004977}
4978
Eric Anholt673a3942008-07-30 12:06:12 -07004979void
4980i915_gem_load(struct drm_device *dev)
4981{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004982 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004983 int i;
4984
Chris Wilsonefab6d82015-04-07 16:20:57 +01004985 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004986 kmem_cache_create("i915_gem_object",
4987 sizeof(struct drm_i915_gem_object), 0,
4988 SLAB_HWCACHE_ALIGN,
4989 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004990 dev_priv->vmas =
4991 kmem_cache_create("i915_gem_vma",
4992 sizeof(struct i915_vma), 0,
4993 SLAB_HWCACHE_ALIGN,
4994 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004995 dev_priv->requests =
4996 kmem_cache_create("i915_gem_request",
4997 sizeof(struct drm_i915_gem_request), 0,
4998 SLAB_HWCACHE_ALIGN,
4999 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005000
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005001 INIT_LIST_HEAD(&dev_priv->vm_list);
5002 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5003
Ben Widawskya33afea2013-09-17 21:12:45 -07005004 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005005 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5006 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005007 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005008 for (i = 0; i < I915_NUM_RINGS; i++)
5009 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005010 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005011 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005012 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5013 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005014 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5015 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005016 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005017
Chris Wilson72bfa192010-12-19 11:42:05 +00005018 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5019
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005020 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5021 dev_priv->num_fence_regs = 32;
5022 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005023 dev_priv->num_fence_regs = 16;
5024 else
5025 dev_priv->num_fence_regs = 8;
5026
Yu Zhangeb822892015-02-10 19:05:49 +08005027 if (intel_vgpu_active(dev))
5028 dev_priv->num_fence_regs =
5029 I915_READ(vgtif_reg(avail_rs.fence_num));
5030
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005031 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005032 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5033 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005034
Eric Anholt673a3942008-07-30 12:06:12 -07005035 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005036 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005037
Chris Wilsonce453d82011-02-21 14:43:56 +00005038 dev_priv->mm.interruptible = true;
5039
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005040 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005041
5042 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005043}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005044
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005045void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005046{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005047 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005048
5049 /* Clean up our request list when the client is going away, so that
5050 * later retire_requests won't dereference our soon-to-be-gone
5051 * file_priv.
5052 */
Chris Wilson1c255952010-09-26 11:03:27 +01005053 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005054 while (!list_empty(&file_priv->mm.request_list)) {
5055 struct drm_i915_gem_request *request;
5056
5057 request = list_first_entry(&file_priv->mm.request_list,
5058 struct drm_i915_gem_request,
5059 client_list);
5060 list_del(&request->client_list);
5061 request->file_priv = NULL;
5062 }
Chris Wilson1c255952010-09-26 11:03:27 +01005063 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005064
Chris Wilson1854d5c2015-04-07 16:20:32 +01005065 if (!list_empty(&file_priv->rps_boost)) {
5066 mutex_lock(&to_i915(dev)->rps.hw_lock);
5067 list_del(&file_priv->rps_boost);
5068 mutex_unlock(&to_i915(dev)->rps.hw_lock);
5069 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005070}
5071
5072int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5073{
5074 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005075 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005076
5077 DRM_DEBUG_DRIVER("\n");
5078
5079 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5080 if (!file_priv)
5081 return -ENOMEM;
5082
5083 file->driver_priv = file_priv;
5084 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005085 file_priv->file = file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005086 INIT_LIST_HEAD(&file_priv->rps_boost);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005087
5088 spin_lock_init(&file_priv->mm.lock);
5089 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005090
Ben Widawskye422b882013-12-06 14:10:58 -08005091 ret = i915_gem_context_open(dev, file);
5092 if (ret)
5093 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005094
Ben Widawskye422b882013-12-06 14:10:58 -08005095 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005096}
5097
Daniel Vetterb680c372014-09-19 18:27:27 +02005098/**
5099 * i915_gem_track_fb - update frontbuffer tracking
5100 * old: current GEM buffer for the frontbuffer slots
5101 * new: new GEM buffer for the frontbuffer slots
5102 * frontbuffer_bits: bitmask of frontbuffer slots
5103 *
5104 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5105 * from @old and setting them in @new. Both @old and @new can be NULL.
5106 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005107void i915_gem_track_fb(struct drm_i915_gem_object *old,
5108 struct drm_i915_gem_object *new,
5109 unsigned frontbuffer_bits)
5110{
5111 if (old) {
5112 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5113 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5114 old->frontbuffer_bits &= ~frontbuffer_bits;
5115 }
5116
5117 if (new) {
5118 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5119 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5120 new->frontbuffer_bits |= frontbuffer_bits;
5121 }
5122}
5123
Ben Widawskya70a3142013-07-31 16:59:56 -07005124/* All the new VM stuff */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005125unsigned long
5126i915_gem_obj_offset(struct drm_i915_gem_object *o,
5127 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005128{
5129 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5130 struct i915_vma *vma;
5131
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005132 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005133
Ben Widawskya70a3142013-07-31 16:59:56 -07005134 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005135 if (i915_is_ggtt(vma->vm) &&
5136 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5137 continue;
5138 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005139 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005140 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005141
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005142 WARN(1, "%s vma for this object not found.\n",
5143 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005144 return -1;
5145}
5146
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005147unsigned long
5148i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005149 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005150{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005151 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005152 struct i915_vma *vma;
5153
5154 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005155 if (vma->vm == ggtt &&
5156 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005157 return vma->node.start;
5158
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005159 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005160 return -1;
5161}
5162
5163bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5164 struct i915_address_space *vm)
5165{
5166 struct i915_vma *vma;
5167
5168 list_for_each_entry(vma, &o->vma_list, vma_link) {
5169 if (i915_is_ggtt(vma->vm) &&
5170 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5171 continue;
5172 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5173 return true;
5174 }
5175
5176 return false;
5177}
5178
5179bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005180 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005181{
5182 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5183 struct i915_vma *vma;
5184
5185 list_for_each_entry(vma, &o->vma_list, vma_link)
5186 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005187 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005188 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005189 return true;
5190
5191 return false;
5192}
5193
5194bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5195{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005196 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005197
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005198 list_for_each_entry(vma, &o->vma_list, vma_link)
5199 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005200 return true;
5201
5202 return false;
5203}
5204
5205unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5206 struct i915_address_space *vm)
5207{
5208 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5209 struct i915_vma *vma;
5210
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005211 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005212
5213 BUG_ON(list_empty(&o->vma_list));
5214
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005215 list_for_each_entry(vma, &o->vma_list, vma_link) {
5216 if (i915_is_ggtt(vma->vm) &&
5217 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5218 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005219 if (vma->vm == vm)
5220 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005221 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005222 return 0;
5223}
5224
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005225bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005226{
5227 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005228 list_for_each_entry(vma, &obj->vma_list, vma_link) {
5229 if (i915_is_ggtt(vma->vm) &&
5230 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5231 continue;
5232 if (vma->pin_count > 0)
5233 return true;
5234 }
5235 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005236}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005237