blob: 4ad9e262bbc02d2e23dc0dea65100291a3b7c420 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
Chris Wilsonc76ce032013-08-08 14:41:03 +010055static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
Chris Wilson2c225692013-08-09 12:26:45 +010061static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
Chris Wilson61050802012-04-17 15:31:31 +010069static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010077 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010078 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
Chris Wilson73aa8082010-09-30 11:46:12 +010081/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098}
99
Chris Wilson21dd3732011-01-26 15:55:56 +0000100static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100101i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 int ret;
104
Daniel Vetter7abb6902013-05-24 21:29:32 +0200105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100124#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125
Chris Wilson21dd3732011-01-26 15:55:56 +0000126 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700151 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 struct drm_i915_gem_object *obj;
153 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700154
Chris Wilson6299f992010-11-24 12:23:44 +0000155 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700157 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700159 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700162 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Chris Wilson6a2c4232014-11-04 04:51:40 -0800168static int
169i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100170{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800171 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
172 char *vaddr = obj->phys_handle->vaddr;
173 struct sg_table *st;
174 struct scatterlist *sg;
175 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
178 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100179
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
181 struct page *page;
182 char *src;
183
184 page = shmem_read_mapping_page(mapping, i);
185 if (IS_ERR(page))
186 return PTR_ERR(page);
187
188 src = kmap_atomic(page);
189 memcpy(vaddr, src, PAGE_SIZE);
190 drm_clflush_virt_range(vaddr, PAGE_SIZE);
191 kunmap_atomic(src);
192
193 page_cache_release(page);
194 vaddr += PAGE_SIZE;
195 }
196
197 i915_gem_chipset_flush(obj->base.dev);
198
199 st = kmalloc(sizeof(*st), GFP_KERNEL);
200 if (st == NULL)
201 return -ENOMEM;
202
203 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
204 kfree(st);
205 return -ENOMEM;
206 }
207
208 sg = st->sgl;
209 sg->offset = 0;
210 sg->length = obj->base.size;
211
212 sg_dma_address(sg) = obj->phys_handle->busaddr;
213 sg_dma_len(sg) = obj->base.size;
214
215 obj->pages = st;
216 obj->has_dma_mapping = true;
217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
228 if (ret) {
229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
232 WARN_ON(ret != -EIO);
233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800260 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
268
269 obj->has_dma_mapping = false;
270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
291 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
343 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200353 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100371 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
374 intel_fb_obj_flush(obj, false);
375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700406 if (obj == NULL)
407 return -ENOMEM;
408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
433 */
434int
435i915_gem_create_ioctl(struct drm_device *dev, void *data,
436 struct drm_file *file)
437{
438 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200439
Dave Airlieff72145b2011-02-07 12:16:14 +1000440 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000441 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000442}
443
Daniel Vetter8c599672011-12-14 13:57:31 +0100444static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100445__copy_to_user_swizzled(char __user *cpu_vaddr,
446 const char *gpu_vaddr, int gpu_offset,
447 int length)
448{
449 int ret, cpu_offset = 0;
450
451 while (length > 0) {
452 int cacheline_end = ALIGN(gpu_offset + 1, 64);
453 int this_length = min(cacheline_end - gpu_offset, length);
454 int swizzled_gpu_offset = gpu_offset ^ 64;
455
456 ret = __copy_to_user(cpu_vaddr + cpu_offset,
457 gpu_vaddr + swizzled_gpu_offset,
458 this_length);
459 if (ret)
460 return ret + length;
461
462 cpu_offset += this_length;
463 gpu_offset += this_length;
464 length -= this_length;
465 }
466
467 return 0;
468}
469
470static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700471__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
472 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100473 int length)
474{
475 int ret, cpu_offset = 0;
476
477 while (length > 0) {
478 int cacheline_end = ALIGN(gpu_offset + 1, 64);
479 int this_length = min(cacheline_end - gpu_offset, length);
480 int swizzled_gpu_offset = gpu_offset ^ 64;
481
482 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
483 cpu_vaddr + cpu_offset,
484 this_length);
485 if (ret)
486 return ret + length;
487
488 cpu_offset += this_length;
489 gpu_offset += this_length;
490 length -= this_length;
491 }
492
493 return 0;
494}
495
Brad Volkin4c914c02014-02-18 10:15:45 -0800496/*
497 * Pins the specified object's pages and synchronizes the object with
498 * GPU accesses. Sets needs_clflush to non-zero if the caller should
499 * flush the object from the CPU cache.
500 */
501int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
502 int *needs_clflush)
503{
504 int ret;
505
506 *needs_clflush = 0;
507
508 if (!obj->base.filp)
509 return -EINVAL;
510
511 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
512 /* If we're not in the cpu read domain, set ourself into the gtt
513 * read domain and manually flush cachelines (if required). This
514 * optimizes for the case when the gpu will dirty the data
515 * anyway again before the next pread happens. */
516 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
517 obj->cache_level);
518 ret = i915_gem_object_wait_rendering(obj, true);
519 if (ret)
520 return ret;
521 }
522
523 ret = i915_gem_object_get_pages(obj);
524 if (ret)
525 return ret;
526
527 i915_gem_object_pin_pages(obj);
528
529 return ret;
530}
531
Daniel Vetterd174bd62012-03-25 19:47:40 +0200532/* Per-page copy function for the shmem pread fastpath.
533 * Flushes invalid cachelines before reading the target if
534 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700535static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200536shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
537 char __user *user_data,
538 bool page_do_bit17_swizzling, bool needs_clflush)
539{
540 char *vaddr;
541 int ret;
542
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200543 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200544 return -EINVAL;
545
546 vaddr = kmap_atomic(page);
547 if (needs_clflush)
548 drm_clflush_virt_range(vaddr + shmem_page_offset,
549 page_length);
550 ret = __copy_to_user_inatomic(user_data,
551 vaddr + shmem_page_offset,
552 page_length);
553 kunmap_atomic(vaddr);
554
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100555 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200556}
557
Daniel Vetter23c18c72012-03-25 19:47:42 +0200558static void
559shmem_clflush_swizzled_range(char *addr, unsigned long length,
560 bool swizzled)
561{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200562 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200563 unsigned long start = (unsigned long) addr;
564 unsigned long end = (unsigned long) addr + length;
565
566 /* For swizzling simply ensure that we always flush both
567 * channels. Lame, but simple and it works. Swizzled
568 * pwrite/pread is far from a hotpath - current userspace
569 * doesn't use it at all. */
570 start = round_down(start, 128);
571 end = round_up(end, 128);
572
573 drm_clflush_virt_range((void *)start, end - start);
574 } else {
575 drm_clflush_virt_range(addr, length);
576 }
577
578}
579
Daniel Vetterd174bd62012-03-25 19:47:40 +0200580/* Only difference to the fast-path function is that this can handle bit17
581 * and uses non-atomic copy and kmap functions. */
582static int
583shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
584 char __user *user_data,
585 bool page_do_bit17_swizzling, bool needs_clflush)
586{
587 char *vaddr;
588 int ret;
589
590 vaddr = kmap(page);
591 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200592 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
593 page_length,
594 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200595
596 if (page_do_bit17_swizzling)
597 ret = __copy_to_user_swizzled(user_data,
598 vaddr, shmem_page_offset,
599 page_length);
600 else
601 ret = __copy_to_user(user_data,
602 vaddr + shmem_page_offset,
603 page_length);
604 kunmap(page);
605
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100606 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200607}
608
Eric Anholteb014592009-03-10 11:44:52 -0700609static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200610i915_gem_shmem_pread(struct drm_device *dev,
611 struct drm_i915_gem_object *obj,
612 struct drm_i915_gem_pread *args,
613 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700614{
Daniel Vetter8461d222011-12-14 13:57:32 +0100615 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700616 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100617 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100618 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100619 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200620 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200621 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200622 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700623
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200624 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700625 remain = args->size;
626
Daniel Vetter8461d222011-12-14 13:57:32 +0100627 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700628
Brad Volkin4c914c02014-02-18 10:15:45 -0800629 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100630 if (ret)
631 return ret;
632
Eric Anholteb014592009-03-10 11:44:52 -0700633 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100634
Imre Deak67d5a502013-02-18 19:28:02 +0200635 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
636 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200637 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100638
639 if (remain <= 0)
640 break;
641
Eric Anholteb014592009-03-10 11:44:52 -0700642 /* Operation in this page
643 *
Eric Anholteb014592009-03-10 11:44:52 -0700644 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700645 * page_length = bytes to copy for this page
646 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100647 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700648 page_length = remain;
649 if ((shmem_page_offset + page_length) > PAGE_SIZE)
650 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700651
Daniel Vetter8461d222011-12-14 13:57:32 +0100652 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
653 (page_to_phys(page) & (1 << 17)) != 0;
654
Daniel Vetterd174bd62012-03-25 19:47:40 +0200655 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
656 user_data, page_do_bit17_swizzling,
657 needs_clflush);
658 if (ret == 0)
659 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700660
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200661 mutex_unlock(&dev->struct_mutex);
662
Jani Nikulad330a952014-01-21 11:24:25 +0200663 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200664 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200665 /* Userspace is tricking us, but we've already clobbered
666 * its pages with the prefault and promised to write the
667 * data up to the first fault. Hence ignore any errors
668 * and just continue. */
669 (void)ret;
670 prefaulted = 1;
671 }
672
Daniel Vetterd174bd62012-03-25 19:47:40 +0200673 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
674 user_data, page_do_bit17_swizzling,
675 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700676
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200677 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100678
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100679 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100680 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100681
Chris Wilson17793c92014-03-07 08:30:36 +0000682next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700683 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100684 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700685 offset += page_length;
686 }
687
Chris Wilson4f27b752010-10-14 15:26:45 +0100688out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100689 i915_gem_object_unpin_pages(obj);
690
Eric Anholteb014592009-03-10 11:44:52 -0700691 return ret;
692}
693
Eric Anholt673a3942008-07-30 12:06:12 -0700694/**
695 * Reads data from the object referenced by handle.
696 *
697 * On error, the contents of *data are undefined.
698 */
699int
700i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000701 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700702{
703 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000704 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100705 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700706
Chris Wilson51311d02010-11-17 09:10:42 +0000707 if (args->size == 0)
708 return 0;
709
710 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200711 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000712 args->size))
713 return -EFAULT;
714
Chris Wilson4f27b752010-10-14 15:26:45 +0100715 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100716 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100717 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700718
Chris Wilson05394f32010-11-08 19:18:58 +0000719 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000720 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100721 ret = -ENOENT;
722 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100723 }
Eric Anholt673a3942008-07-30 12:06:12 -0700724
Chris Wilson7dcd2492010-09-26 20:21:44 +0100725 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000726 if (args->offset > obj->base.size ||
727 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100728 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100729 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100730 }
731
Daniel Vetter1286ff72012-05-10 15:25:09 +0200732 /* prime objects have no backing filp to GEM pread/pwrite
733 * pages from.
734 */
735 if (!obj->base.filp) {
736 ret = -EINVAL;
737 goto out;
738 }
739
Chris Wilsondb53a302011-02-03 11:57:46 +0000740 trace_i915_gem_object_pread(obj, args->offset, args->size);
741
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200742 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700743
Chris Wilson35b62a82010-09-26 20:23:38 +0100744out:
Chris Wilson05394f32010-11-08 19:18:58 +0000745 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100746unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100747 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700748 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700749}
750
Keith Packard0839ccb2008-10-30 19:38:48 -0700751/* This is the fast write path which cannot handle
752 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700753 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700754
Keith Packard0839ccb2008-10-30 19:38:48 -0700755static inline int
756fast_user_write(struct io_mapping *mapping,
757 loff_t page_base, int page_offset,
758 char __user *user_data,
759 int length)
760{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700761 void __iomem *vaddr_atomic;
762 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700763 unsigned long unwritten;
764
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700765 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700766 /* We can use the cpu mem copy function because this is X86. */
767 vaddr = (void __force*)vaddr_atomic + page_offset;
768 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700769 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700770 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100771 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700772}
773
Eric Anholt3de09aa2009-03-09 09:42:23 -0700774/**
775 * This is the fast pwrite path, where we copy the data directly from the
776 * user into the GTT, uncached.
777 */
Eric Anholt673a3942008-07-30 12:06:12 -0700778static int
Chris Wilson05394f32010-11-08 19:18:58 +0000779i915_gem_gtt_pwrite_fast(struct drm_device *dev,
780 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700781 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000782 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700783{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300784 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700785 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700786 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700787 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200788 int page_offset, page_length, ret;
789
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100790 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200791 if (ret)
792 goto out;
793
794 ret = i915_gem_object_set_to_gtt_domain(obj, true);
795 if (ret)
796 goto out_unpin;
797
798 ret = i915_gem_object_put_fence(obj);
799 if (ret)
800 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700801
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200802 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700803 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700804
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700805 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700806
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200807 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
808
Eric Anholt673a3942008-07-30 12:06:12 -0700809 while (remain > 0) {
810 /* Operation in this page
811 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700812 * page_base = page offset within aperture
813 * page_offset = offset within page
814 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700815 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100816 page_base = offset & PAGE_MASK;
817 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700818 page_length = remain;
819 if ((page_offset + remain) > PAGE_SIZE)
820 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700821
Keith Packard0839ccb2008-10-30 19:38:48 -0700822 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700823 * source page isn't available. Return the error and we'll
824 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700825 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800826 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200827 page_offset, user_data, page_length)) {
828 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200829 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200830 }
Eric Anholt673a3942008-07-30 12:06:12 -0700831
Keith Packard0839ccb2008-10-30 19:38:48 -0700832 remain -= page_length;
833 user_data += page_length;
834 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700835 }
Eric Anholt673a3942008-07-30 12:06:12 -0700836
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200837out_flush:
838 intel_fb_obj_flush(obj, false);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200839out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800840 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200841out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700842 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700843}
844
Daniel Vetterd174bd62012-03-25 19:47:40 +0200845/* Per-page copy function for the shmem pwrite fastpath.
846 * Flushes invalid cachelines before writing to the target if
847 * needs_clflush_before is set and flushes out any written cachelines after
848 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700849static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200850shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
851 char __user *user_data,
852 bool page_do_bit17_swizzling,
853 bool needs_clflush_before,
854 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700855{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200856 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700857 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200859 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700861
Daniel Vetterd174bd62012-03-25 19:47:40 +0200862 vaddr = kmap_atomic(page);
863 if (needs_clflush_before)
864 drm_clflush_virt_range(vaddr + shmem_page_offset,
865 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000866 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
867 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200868 if (needs_clflush_after)
869 drm_clflush_virt_range(vaddr + shmem_page_offset,
870 page_length);
871 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700872
Chris Wilson755d2212012-09-04 21:02:55 +0100873 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700874}
875
Daniel Vetterd174bd62012-03-25 19:47:40 +0200876/* Only difference to the fast-path function is that this can handle bit17
877 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700878static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200879shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
880 char __user *user_data,
881 bool page_do_bit17_swizzling,
882 bool needs_clflush_before,
883 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700884{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200885 char *vaddr;
886 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700887
Daniel Vetterd174bd62012-03-25 19:47:40 +0200888 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200889 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200890 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
891 page_length,
892 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200893 if (page_do_bit17_swizzling)
894 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100895 user_data,
896 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200897 else
898 ret = __copy_from_user(vaddr + shmem_page_offset,
899 user_data,
900 page_length);
901 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200902 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
903 page_length,
904 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200905 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100906
Chris Wilson755d2212012-09-04 21:02:55 +0100907 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700908}
909
Eric Anholt40123c12009-03-09 13:42:30 -0700910static int
Daniel Vettere244a442012-03-25 19:47:28 +0200911i915_gem_shmem_pwrite(struct drm_device *dev,
912 struct drm_i915_gem_object *obj,
913 struct drm_i915_gem_pwrite *args,
914 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700915{
Eric Anholt40123c12009-03-09 13:42:30 -0700916 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100917 loff_t offset;
918 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100919 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100920 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200921 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200922 int needs_clflush_after = 0;
923 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200924 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700925
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200926 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700927 remain = args->size;
928
Daniel Vetter8c599672011-12-14 13:57:31 +0100929 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
932 /* If we're not in the cpu write domain, set ourself into the gtt
933 * write domain and manually flush cachelines (if required). This
934 * optimizes for the case when the gpu will use the data
935 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100936 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700937 ret = i915_gem_object_wait_rendering(obj, false);
938 if (ret)
939 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200940 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100941 /* Same trick applies to invalidate partially written cachelines read
942 * before writing. */
943 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
944 needs_clflush_before =
945 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200946
Chris Wilson755d2212012-09-04 21:02:55 +0100947 ret = i915_gem_object_get_pages(obj);
948 if (ret)
949 return ret;
950
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200951 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
952
Chris Wilson755d2212012-09-04 21:02:55 +0100953 i915_gem_object_pin_pages(obj);
954
Eric Anholt40123c12009-03-09 13:42:30 -0700955 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000956 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700957
Imre Deak67d5a502013-02-18 19:28:02 +0200958 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
959 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200960 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200961 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100962
Chris Wilson9da3da62012-06-01 15:20:22 +0100963 if (remain <= 0)
964 break;
965
Eric Anholt40123c12009-03-09 13:42:30 -0700966 /* Operation in this page
967 *
Eric Anholt40123c12009-03-09 13:42:30 -0700968 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700969 * page_length = bytes to copy for this page
970 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100971 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700972
973 page_length = remain;
974 if ((shmem_page_offset + page_length) > PAGE_SIZE)
975 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700976
Daniel Vetter58642882012-03-25 19:47:37 +0200977 /* If we don't overwrite a cacheline completely we need to be
978 * careful to have up-to-date data by first clflushing. Don't
979 * overcomplicate things and flush the entire patch. */
980 partial_cacheline_write = needs_clflush_before &&
981 ((shmem_page_offset | page_length)
982 & (boot_cpu_data.x86_clflush_size - 1));
983
Daniel Vetter8c599672011-12-14 13:57:31 +0100984 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
985 (page_to_phys(page) & (1 << 17)) != 0;
986
Daniel Vetterd174bd62012-03-25 19:47:40 +0200987 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
988 user_data, page_do_bit17_swizzling,
989 partial_cacheline_write,
990 needs_clflush_after);
991 if (ret == 0)
992 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700993
Daniel Vettere244a442012-03-25 19:47:28 +0200994 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200995 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200996 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
997 user_data, page_do_bit17_swizzling,
998 partial_cacheline_write,
999 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001000
Daniel Vettere244a442012-03-25 19:47:28 +02001001 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001002
Chris Wilson755d2212012-09-04 21:02:55 +01001003 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001004 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001005
Chris Wilson17793c92014-03-07 08:30:36 +00001006next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001007 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001008 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001009 offset += page_length;
1010 }
1011
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001012out:
Chris Wilson755d2212012-09-04 21:02:55 +01001013 i915_gem_object_unpin_pages(obj);
1014
Daniel Vettere244a442012-03-25 19:47:28 +02001015 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001016 /*
1017 * Fixup: Flush cpu caches in case we didn't flush the dirty
1018 * cachelines in-line while writing and the object moved
1019 * out of the cpu write domain while we've dropped the lock.
1020 */
1021 if (!needs_clflush_after &&
1022 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001023 if (i915_gem_clflush_object(obj, obj->pin_display))
1024 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001025 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001026 }
Eric Anholt40123c12009-03-09 13:42:30 -07001027
Daniel Vetter58642882012-03-25 19:47:37 +02001028 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001029 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001030
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001031 intel_fb_obj_flush(obj, false);
Eric Anholt40123c12009-03-09 13:42:30 -07001032 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001033}
1034
1035/**
1036 * Writes data to the object referenced by handle.
1037 *
1038 * On error, the contents of the buffer that were to be modified are undefined.
1039 */
1040int
1041i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001042 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001043{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001044 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001045 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001046 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001047 int ret;
1048
1049 if (args->size == 0)
1050 return 0;
1051
1052 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001053 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001054 args->size))
1055 return -EFAULT;
1056
Jani Nikulad330a952014-01-21 11:24:25 +02001057 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001058 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1059 args->size);
1060 if (ret)
1061 return -EFAULT;
1062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Imre Deak5d77d9c2014-11-12 16:40:35 +02001064 intel_runtime_pm_get(dev_priv);
1065
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001066 ret = i915_mutex_lock_interruptible(dev);
1067 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001068 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069
Chris Wilson05394f32010-11-08 19:18:58 +00001070 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001071 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001072 ret = -ENOENT;
1073 goto unlock;
1074 }
Eric Anholt673a3942008-07-30 12:06:12 -07001075
Chris Wilson7dcd2492010-09-26 20:21:44 +01001076 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001077 if (args->offset > obj->base.size ||
1078 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001079 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001080 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001081 }
1082
Daniel Vetter1286ff72012-05-10 15:25:09 +02001083 /* prime objects have no backing filp to GEM pread/pwrite
1084 * pages from.
1085 */
1086 if (!obj->base.filp) {
1087 ret = -EINVAL;
1088 goto out;
1089 }
1090
Chris Wilsondb53a302011-02-03 11:57:46 +00001091 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1092
Daniel Vetter935aaa62012-03-25 19:47:35 +02001093 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001094 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1095 * it would end up going through the fenced access, and we'll get
1096 * different detiling behavior between reading and writing.
1097 * pread/pwrite currently are reading and writing from the CPU
1098 * perspective, requiring manual detiling by the client.
1099 */
Chris Wilson2c225692013-08-09 12:26:45 +01001100 if (obj->tiling_mode == I915_TILING_NONE &&
1101 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1102 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001103 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001104 /* Note that the gtt paths might fail with non-page-backed user
1105 * pointers (e.g. gtt mappings when moving data between
1106 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001107 }
Eric Anholt673a3942008-07-30 12:06:12 -07001108
Chris Wilson6a2c4232014-11-04 04:51:40 -08001109 if (ret == -EFAULT || ret == -ENOSPC) {
1110 if (obj->phys_handle)
1111 ret = i915_gem_phys_pwrite(obj, args, file);
1112 else
1113 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1114 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001115
Chris Wilson35b62a82010-09-26 20:23:38 +01001116out:
Chris Wilson05394f32010-11-08 19:18:58 +00001117 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001118unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001119 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001120put_rpm:
1121 intel_runtime_pm_put(dev_priv);
1122
Eric Anholt673a3942008-07-30 12:06:12 -07001123 return ret;
1124}
1125
Chris Wilsonb3612372012-08-24 09:35:08 +01001126int
Daniel Vetter33196de2012-11-14 17:14:05 +01001127i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001128 bool interruptible)
1129{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001130 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001131 /* Non-interruptible callers can't handle -EAGAIN, hence return
1132 * -EIO unconditionally for these. */
1133 if (!interruptible)
1134 return -EIO;
1135
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001136 /* Recovery complete, but the reset failed ... */
1137 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001138 return -EIO;
1139
McAulay, Alistair6689c162014-08-15 18:51:35 +01001140 /*
1141 * Check if GPU Reset is in progress - we need intel_ring_begin
1142 * to work properly to reinit the hw state while the gpu is
1143 * still marked as reset-in-progress. Handle this with a flag.
1144 */
1145 if (!error->reload_in_reset)
1146 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001147 }
1148
1149 return 0;
1150}
1151
1152/*
John Harrisonb6660d52014-11-24 18:49:30 +00001153 * Compare arbitrary request against outstanding lazy request. Emit on match.
Chris Wilsonb3612372012-08-24 09:35:08 +01001154 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301155int
John Harrisonb6660d52014-11-24 18:49:30 +00001156i915_gem_check_olr(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001157{
1158 int ret;
1159
John Harrisonb6660d52014-11-24 18:49:30 +00001160 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001161
1162 ret = 0;
John Harrisonb6660d52014-11-24 18:49:30 +00001163 if (req == req->ring->outstanding_lazy_request)
John Harrison9400ae52014-11-24 18:49:36 +00001164 ret = i915_add_request(req->ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001165
1166 return ret;
1167}
1168
Chris Wilson094f9a52013-09-25 17:34:55 +01001169static void fake_irq(unsigned long data)
1170{
1171 wake_up_process((struct task_struct *)data);
1172}
1173
1174static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001175 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001176{
1177 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1178}
1179
Daniel Vettereed29a52015-05-21 14:21:25 +02001180static int __i915_spin_request(struct drm_i915_gem_request *req)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001181{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001182 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001183
Daniel Vettereed29a52015-05-21 14:21:25 +02001184 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001185 return -EBUSY;
1186
1187 timeout = jiffies + 1;
1188 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001189 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001190 return 0;
1191
1192 if (time_after_eq(jiffies, timeout))
1193 break;
1194
1195 cpu_relax_lowlatency();
1196 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001197 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001198 return 0;
1199
1200 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001201}
1202
Chris Wilsonb3612372012-08-24 09:35:08 +01001203/**
John Harrison9c654812014-11-24 18:49:35 +00001204 * __i915_wait_request - wait until execution of request has finished
1205 * @req: duh!
1206 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001207 * @interruptible: do an interruptible wait (normally yes)
1208 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1209 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001210 * Note: It is of utmost importance that the passed in seqno and reset_counter
1211 * values have been read by the caller in an smp safe manner. Where read-side
1212 * locks are involved, it is sufficient to read the reset_counter before
1213 * unlocking the lock that protects the seqno. For lockless tricks, the
1214 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1215 * inserted.
1216 *
John Harrison9c654812014-11-24 18:49:35 +00001217 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001218 * errno with remaining time filled in timeout argument.
1219 */
John Harrison9c654812014-11-24 18:49:35 +00001220int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001221 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001222 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001223 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001224 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001225{
John Harrison9c654812014-11-24 18:49:35 +00001226 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001227 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001228 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001229 const bool irq_test_in_progress =
1230 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001231 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001232 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001233 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001234 int ret;
1235
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001236 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001237
Chris Wilsonb4716182015-04-27 13:41:17 +01001238 if (list_empty(&req->list))
1239 return 0;
1240
John Harrison1b5a4332014-11-24 18:49:42 +00001241 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001242 return 0;
1243
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001244 timeout_expire = timeout ?
1245 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001246
Chris Wilson7c27f522015-04-07 16:20:33 +01001247 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilson1854d5c2015-04-07 16:20:32 +01001248 gen6_rps_boost(dev_priv, file_priv);
Chris Wilsonb3612372012-08-24 09:35:08 +01001249
Chris Wilson094f9a52013-09-25 17:34:55 +01001250 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001251 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001252 before = ktime_get_raw_ns();
Chris Wilson2def4ad92015-04-07 16:20:41 +01001253
1254 /* Optimistic spin for the next jiffie before touching IRQs */
1255 ret = __i915_spin_request(req);
1256 if (ret == 0)
1257 goto out;
1258
1259 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1260 ret = -ENODEV;
1261 goto out;
1262 }
1263
Chris Wilson094f9a52013-09-25 17:34:55 +01001264 for (;;) {
1265 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001266
Chris Wilson094f9a52013-09-25 17:34:55 +01001267 prepare_to_wait(&ring->irq_queue, &wait,
1268 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001269
Daniel Vetterf69061b2012-12-06 09:01:42 +01001270 /* We need to check whether any gpu reset happened in between
1271 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001272 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1273 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1274 * is truely gone. */
1275 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1276 if (ret == 0)
1277 ret = -EAGAIN;
1278 break;
1279 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001280
John Harrison1b5a4332014-11-24 18:49:42 +00001281 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001282 ret = 0;
1283 break;
1284 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001285
Chris Wilson094f9a52013-09-25 17:34:55 +01001286 if (interruptible && signal_pending(current)) {
1287 ret = -ERESTARTSYS;
1288 break;
1289 }
1290
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001291 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001292 ret = -ETIME;
1293 break;
1294 }
1295
1296 timer.function = NULL;
1297 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001298 unsigned long expire;
1299
Chris Wilson094f9a52013-09-25 17:34:55 +01001300 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001301 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001302 mod_timer(&timer, expire);
1303 }
1304
Chris Wilson5035c272013-10-04 09:58:46 +01001305 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001306
Chris Wilson094f9a52013-09-25 17:34:55 +01001307 if (timer.function) {
1308 del_singleshot_timer_sync(&timer);
1309 destroy_timer_on_stack(&timer);
1310 }
1311 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001312 if (!irq_test_in_progress)
1313 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001314
1315 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001316
Chris Wilson2def4ad92015-04-07 16:20:41 +01001317out:
1318 now = ktime_get_raw_ns();
1319 trace_i915_gem_request_wait_end(req);
1320
Chris Wilsonb3612372012-08-24 09:35:08 +01001321 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001322 s64 tres = *timeout - (now - before);
1323
1324 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001325
1326 /*
1327 * Apparently ktime isn't accurate enough and occasionally has a
1328 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1329 * things up to make the test happy. We allow up to 1 jiffy.
1330 *
1331 * This is a regrssion from the timespec->ktime conversion.
1332 */
1333 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1334 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001335 }
1336
Chris Wilson094f9a52013-09-25 17:34:55 +01001337 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001338}
1339
Chris Wilsonb4716182015-04-27 13:41:17 +01001340static inline void
1341i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1342{
1343 struct drm_i915_file_private *file_priv = request->file_priv;
1344
1345 if (!file_priv)
1346 return;
1347
1348 spin_lock(&file_priv->mm.lock);
1349 list_del(&request->client_list);
1350 request->file_priv = NULL;
1351 spin_unlock(&file_priv->mm.lock);
1352}
1353
1354static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1355{
1356 trace_i915_gem_request_retire(request);
1357
1358 /* We know the GPU must have read the request to have
1359 * sent us the seqno + interrupt, so use the position
1360 * of tail of the request to update the last known position
1361 * of the GPU head.
1362 *
1363 * Note this requires that we are always called in request
1364 * completion order.
1365 */
1366 request->ringbuf->last_retired_head = request->postfix;
1367
1368 list_del_init(&request->list);
1369 i915_gem_request_remove_from_client(request);
1370
1371 put_pid(request->pid);
1372
1373 i915_gem_request_unreference(request);
1374}
1375
1376static void
1377__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1378{
1379 struct intel_engine_cs *engine = req->ring;
1380 struct drm_i915_gem_request *tmp;
1381
1382 lockdep_assert_held(&engine->dev->struct_mutex);
1383
1384 if (list_empty(&req->list))
1385 return;
1386
1387 do {
1388 tmp = list_first_entry(&engine->request_list,
1389 typeof(*tmp), list);
1390
1391 i915_gem_request_retire(tmp);
1392 } while (tmp != req);
1393
1394 WARN_ON(i915_verify_lists(engine->dev));
1395}
1396
Chris Wilsonb3612372012-08-24 09:35:08 +01001397/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001398 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001399 * request and object lists appropriately for that event.
1400 */
1401int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001402i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001403{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001404 struct drm_device *dev;
1405 struct drm_i915_private *dev_priv;
1406 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001407 int ret;
1408
Daniel Vettera4b3a572014-11-26 14:17:05 +01001409 BUG_ON(req == NULL);
1410
1411 dev = req->ring->dev;
1412 dev_priv = dev->dev_private;
1413 interruptible = dev_priv->mm.interruptible;
1414
Chris Wilsonb3612372012-08-24 09:35:08 +01001415 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001416
Daniel Vetter33196de2012-11-14 17:14:05 +01001417 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001418 if (ret)
1419 return ret;
1420
Daniel Vettera4b3a572014-11-26 14:17:05 +01001421 ret = i915_gem_check_olr(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001422 if (ret)
1423 return ret;
1424
Chris Wilsonb4716182015-04-27 13:41:17 +01001425 ret = __i915_wait_request(req,
1426 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001427 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001428 if (ret)
1429 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001430
Chris Wilsonb4716182015-04-27 13:41:17 +01001431 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001432 return 0;
1433}
1434
Chris Wilsonb3612372012-08-24 09:35:08 +01001435/**
1436 * Ensures that all rendering to the object has completed and the object is
1437 * safe to unbind from the GTT or access from the CPU.
1438 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001439int
Chris Wilsonb3612372012-08-24 09:35:08 +01001440i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1441 bool readonly)
1442{
Chris Wilsonb4716182015-04-27 13:41:17 +01001443 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001444
Chris Wilsonb4716182015-04-27 13:41:17 +01001445 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001446 return 0;
1447
Chris Wilsonb4716182015-04-27 13:41:17 +01001448 if (readonly) {
1449 if (obj->last_write_req != NULL) {
1450 ret = i915_wait_request(obj->last_write_req);
1451 if (ret)
1452 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001453
Chris Wilsonb4716182015-04-27 13:41:17 +01001454 i = obj->last_write_req->ring->id;
1455 if (obj->last_read_req[i] == obj->last_write_req)
1456 i915_gem_object_retire__read(obj, i);
1457 else
1458 i915_gem_object_retire__write(obj);
1459 }
1460 } else {
1461 for (i = 0; i < I915_NUM_RINGS; i++) {
1462 if (obj->last_read_req[i] == NULL)
1463 continue;
1464
1465 ret = i915_wait_request(obj->last_read_req[i]);
1466 if (ret)
1467 return ret;
1468
1469 i915_gem_object_retire__read(obj, i);
1470 }
1471 RQ_BUG_ON(obj->active);
1472 }
1473
1474 return 0;
1475}
1476
1477static void
1478i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1479 struct drm_i915_gem_request *req)
1480{
1481 int ring = req->ring->id;
1482
1483 if (obj->last_read_req[ring] == req)
1484 i915_gem_object_retire__read(obj, ring);
1485 else if (obj->last_write_req == req)
1486 i915_gem_object_retire__write(obj);
1487
1488 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001489}
1490
Chris Wilson3236f572012-08-24 09:35:09 +01001491/* A nonblocking variant of the above wait. This is a highly dangerous routine
1492 * as the object state may change during this call.
1493 */
1494static __must_check int
1495i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001496 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001497 bool readonly)
1498{
1499 struct drm_device *dev = obj->base.dev;
1500 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001501 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001502 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001503 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001504
1505 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1506 BUG_ON(!dev_priv->mm.interruptible);
1507
Chris Wilsonb4716182015-04-27 13:41:17 +01001508 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001509 return 0;
1510
Daniel Vetter33196de2012-11-14 17:14:05 +01001511 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001512 if (ret)
1513 return ret;
1514
Daniel Vetterf69061b2012-12-06 09:01:42 +01001515 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001516
Chris Wilsonb4716182015-04-27 13:41:17 +01001517 if (readonly) {
1518 struct drm_i915_gem_request *req;
1519
1520 req = obj->last_write_req;
1521 if (req == NULL)
1522 return 0;
1523
1524 ret = i915_gem_check_olr(req);
1525 if (ret)
1526 goto err;
1527
1528 requests[n++] = i915_gem_request_reference(req);
1529 } else {
1530 for (i = 0; i < I915_NUM_RINGS; i++) {
1531 struct drm_i915_gem_request *req;
1532
1533 req = obj->last_read_req[i];
1534 if (req == NULL)
1535 continue;
1536
1537 ret = i915_gem_check_olr(req);
1538 if (ret)
1539 goto err;
1540
1541 requests[n++] = i915_gem_request_reference(req);
1542 }
1543 }
1544
1545 mutex_unlock(&dev->struct_mutex);
1546 for (i = 0; ret == 0 && i < n; i++)
1547 ret = __i915_wait_request(requests[i], reset_counter, true,
1548 NULL, file_priv);
1549 mutex_lock(&dev->struct_mutex);
1550
1551err:
1552 for (i = 0; i < n; i++) {
1553 if (ret == 0)
1554 i915_gem_object_retire_request(obj, requests[i]);
1555 i915_gem_request_unreference(requests[i]);
1556 }
1557
1558 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001559}
1560
Eric Anholt673a3942008-07-30 12:06:12 -07001561/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001562 * Called when user space prepares to use an object with the CPU, either
1563 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001564 */
1565int
1566i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001567 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001568{
1569 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001570 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001571 uint32_t read_domains = args->read_domains;
1572 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001573 int ret;
1574
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001575 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001576 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001577 return -EINVAL;
1578
Chris Wilson21d509e2009-06-06 09:46:02 +01001579 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001580 return -EINVAL;
1581
1582 /* Having something in the write domain implies it's in the read
1583 * domain, and only that read domain. Enforce that in the request.
1584 */
1585 if (write_domain != 0 && read_domains != write_domain)
1586 return -EINVAL;
1587
Chris Wilson76c1dec2010-09-25 11:22:51 +01001588 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001589 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001590 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001591
Chris Wilson05394f32010-11-08 19:18:58 +00001592 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001593 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001594 ret = -ENOENT;
1595 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001596 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001597
Chris Wilson3236f572012-08-24 09:35:09 +01001598 /* Try to flush the object off the GPU without holding the lock.
1599 * We will repeat the flush holding the lock in the normal manner
1600 * to catch cases where we are gazumped.
1601 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001602 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1603 file->driver_priv,
1604 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001605 if (ret)
1606 goto unref;
1607
Chris Wilson43566de2015-01-02 16:29:29 +05301608 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001609 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301610 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001611 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001612
Chris Wilson3236f572012-08-24 09:35:09 +01001613unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001614 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001615unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001616 mutex_unlock(&dev->struct_mutex);
1617 return ret;
1618}
1619
1620/**
1621 * Called when user space has done writes to this buffer
1622 */
1623int
1624i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001625 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001626{
1627 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001628 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001629 int ret = 0;
1630
Chris Wilson76c1dec2010-09-25 11:22:51 +01001631 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001632 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001633 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001634
Chris Wilson05394f32010-11-08 19:18:58 +00001635 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001636 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001637 ret = -ENOENT;
1638 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001639 }
1640
Eric Anholt673a3942008-07-30 12:06:12 -07001641 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001642 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001643 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001644
Chris Wilson05394f32010-11-08 19:18:58 +00001645 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001646unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001647 mutex_unlock(&dev->struct_mutex);
1648 return ret;
1649}
1650
1651/**
1652 * Maps the contents of an object, returning the address it is mapped
1653 * into.
1654 *
1655 * While the mapping holds a reference on the contents of the object, it doesn't
1656 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001657 *
1658 * IMPORTANT:
1659 *
1660 * DRM driver writers who look a this function as an example for how to do GEM
1661 * mmap support, please don't implement mmap support like here. The modern way
1662 * to implement DRM mmap support is with an mmap offset ioctl (like
1663 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1664 * That way debug tooling like valgrind will understand what's going on, hiding
1665 * the mmap call in a driver private ioctl will break that. The i915 driver only
1666 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001667 */
1668int
1669i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001670 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001671{
1672 struct drm_i915_gem_mmap *args = data;
1673 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001674 unsigned long addr;
1675
Akash Goel1816f922015-01-02 16:29:30 +05301676 if (args->flags & ~(I915_MMAP_WC))
1677 return -EINVAL;
1678
1679 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1680 return -ENODEV;
1681
Chris Wilson05394f32010-11-08 19:18:58 +00001682 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001683 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001684 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001685
Daniel Vetter1286ff72012-05-10 15:25:09 +02001686 /* prime objects have no backing filp to GEM mmap
1687 * pages from.
1688 */
1689 if (!obj->filp) {
1690 drm_gem_object_unreference_unlocked(obj);
1691 return -EINVAL;
1692 }
1693
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001694 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001695 PROT_READ | PROT_WRITE, MAP_SHARED,
1696 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301697 if (args->flags & I915_MMAP_WC) {
1698 struct mm_struct *mm = current->mm;
1699 struct vm_area_struct *vma;
1700
1701 down_write(&mm->mmap_sem);
1702 vma = find_vma(mm, addr);
1703 if (vma)
1704 vma->vm_page_prot =
1705 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1706 else
1707 addr = -ENOMEM;
1708 up_write(&mm->mmap_sem);
1709 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001710 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001711 if (IS_ERR((void *)addr))
1712 return addr;
1713
1714 args->addr_ptr = (uint64_t) addr;
1715
1716 return 0;
1717}
1718
Jesse Barnesde151cf2008-11-12 10:03:55 -08001719/**
1720 * i915_gem_fault - fault a page into the GTT
1721 * vma: VMA in question
1722 * vmf: fault info
1723 *
1724 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1725 * from userspace. The fault handler takes care of binding the object to
1726 * the GTT (if needed), allocating and programming a fence register (again,
1727 * only if needed based on whether the old reg is still valid or the object
1728 * is tiled) and inserting a new PTE into the faulting process.
1729 *
1730 * Note that the faulting process may involve evicting existing objects
1731 * from the GTT and/or fence registers to make room. So performance may
1732 * suffer if the GTT working set is large or there are few fence registers
1733 * left.
1734 */
1735int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1736{
Chris Wilson05394f32010-11-08 19:18:58 +00001737 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1738 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001739 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001740 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001741 pgoff_t page_offset;
1742 unsigned long pfn;
1743 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001744 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001745
Paulo Zanonif65c9162013-11-27 18:20:34 -02001746 intel_runtime_pm_get(dev_priv);
1747
Jesse Barnesde151cf2008-11-12 10:03:55 -08001748 /* We don't use vmf->pgoff since that has the fake offset */
1749 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1750 PAGE_SHIFT;
1751
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001752 ret = i915_mutex_lock_interruptible(dev);
1753 if (ret)
1754 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001755
Chris Wilsondb53a302011-02-03 11:57:46 +00001756 trace_i915_gem_object_fault(obj, page_offset, true, write);
1757
Chris Wilson6e4930f2014-02-07 18:37:06 -02001758 /* Try to flush the object off the GPU first without holding the lock.
1759 * Upon reacquiring the lock, we will perform our sanity checks and then
1760 * repeat the flush holding the lock in the normal manner to catch cases
1761 * where we are gazumped.
1762 */
1763 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1764 if (ret)
1765 goto unlock;
1766
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001767 /* Access to snoopable pages through the GTT is incoherent. */
1768 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001769 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001770 goto unlock;
1771 }
1772
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001773 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001774 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1775 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001776 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001777
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001778 memset(&view, 0, sizeof(view));
1779 view.type = I915_GGTT_VIEW_PARTIAL;
1780 view.params.partial.offset = rounddown(page_offset, chunk_size);
1781 view.params.partial.size =
1782 min_t(unsigned int,
1783 chunk_size,
1784 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1785 view.params.partial.offset);
1786 }
1787
1788 /* Now pin it into the GTT if needed */
1789 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001790 if (ret)
1791 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001792
Chris Wilsonc9839302012-11-20 10:45:17 +00001793 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1794 if (ret)
1795 goto unpin;
1796
1797 ret = i915_gem_object_get_fence(obj);
1798 if (ret)
1799 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001800
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001801 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001802 pfn = dev_priv->gtt.mappable_base +
1803 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001804 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001805
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001806 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1807 /* Overriding existing pages in partial view does not cause
1808 * us any trouble as TLBs are still valid because the fault
1809 * is due to userspace losing part of the mapping or never
1810 * having accessed it before (at this partials' range).
1811 */
1812 unsigned long base = vma->vm_start +
1813 (view.params.partial.offset << PAGE_SHIFT);
1814 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001815
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001816 for (i = 0; i < view.params.partial.size; i++) {
1817 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001818 if (ret)
1819 break;
1820 }
1821
1822 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001823 } else {
1824 if (!obj->fault_mappable) {
1825 unsigned long size = min_t(unsigned long,
1826 vma->vm_end - vma->vm_start,
1827 obj->base.size);
1828 int i;
1829
1830 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1831 ret = vm_insert_pfn(vma,
1832 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1833 pfn + i);
1834 if (ret)
1835 break;
1836 }
1837
1838 obj->fault_mappable = true;
1839 } else
1840 ret = vm_insert_pfn(vma,
1841 (unsigned long)vmf->virtual_address,
1842 pfn + page_offset);
1843 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001844unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001845 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001846unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001847 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001848out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001849 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001850 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001851 /*
1852 * We eat errors when the gpu is terminally wedged to avoid
1853 * userspace unduly crashing (gl has no provisions for mmaps to
1854 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1855 * and so needs to be reported.
1856 */
1857 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001858 ret = VM_FAULT_SIGBUS;
1859 break;
1860 }
Chris Wilson045e7692010-11-07 09:18:22 +00001861 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001862 /*
1863 * EAGAIN means the gpu is hung and we'll wait for the error
1864 * handler to reset everything when re-faulting in
1865 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001866 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001867 case 0:
1868 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001869 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001870 case -EBUSY:
1871 /*
1872 * EBUSY is ok: this just means that another thread
1873 * already did the job.
1874 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001875 ret = VM_FAULT_NOPAGE;
1876 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001877 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001878 ret = VM_FAULT_OOM;
1879 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001880 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001881 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001882 ret = VM_FAULT_SIGBUS;
1883 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001884 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001885 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001886 ret = VM_FAULT_SIGBUS;
1887 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001888 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001889
1890 intel_runtime_pm_put(dev_priv);
1891 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001892}
1893
1894/**
Chris Wilson901782b2009-07-10 08:18:50 +01001895 * i915_gem_release_mmap - remove physical page mappings
1896 * @obj: obj in question
1897 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001898 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001899 * relinquish ownership of the pages back to the system.
1900 *
1901 * It is vital that we remove the page mapping if we have mapped a tiled
1902 * object through the GTT and then lose the fence register due to
1903 * resource pressure. Similarly if the object has been moved out of the
1904 * aperture, than pages mapped into userspace must be revoked. Removing the
1905 * mapping will then trigger a page fault on the next user access, allowing
1906 * fixup by i915_gem_fault().
1907 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001908void
Chris Wilson05394f32010-11-08 19:18:58 +00001909i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001910{
Chris Wilson6299f992010-11-24 12:23:44 +00001911 if (!obj->fault_mappable)
1912 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001913
David Herrmann6796cb12014-01-03 14:24:19 +01001914 drm_vma_node_unmap(&obj->base.vma_node,
1915 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001916 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001917}
1918
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001919void
1920i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1921{
1922 struct drm_i915_gem_object *obj;
1923
1924 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1925 i915_gem_release_mmap(obj);
1926}
1927
Imre Deak0fa87792013-01-07 21:47:35 +02001928uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001929i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001930{
Chris Wilsone28f8712011-07-18 13:11:49 -07001931 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001932
1933 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001934 tiling_mode == I915_TILING_NONE)
1935 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001936
1937 /* Previous chips need a power-of-two fence region when tiling */
1938 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001939 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001940 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001941 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001942
Chris Wilsone28f8712011-07-18 13:11:49 -07001943 while (gtt_size < size)
1944 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001945
Chris Wilsone28f8712011-07-18 13:11:49 -07001946 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001947}
1948
Jesse Barnesde151cf2008-11-12 10:03:55 -08001949/**
1950 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1951 * @obj: object to check
1952 *
1953 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001954 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001955 */
Imre Deakd8651102013-01-07 21:47:33 +02001956uint32_t
1957i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1958 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001959{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001960 /*
1961 * Minimum alignment is 4k (GTT page size), but might be greater
1962 * if a fence register is needed for the object.
1963 */
Imre Deakd8651102013-01-07 21:47:33 +02001964 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001965 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001966 return 4096;
1967
1968 /*
1969 * Previous chips need to be aligned to the size of the smallest
1970 * fence register that can contain the object.
1971 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001972 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001973}
1974
Chris Wilsond8cb5082012-08-11 15:41:03 +01001975static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1976{
1977 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1978 int ret;
1979
David Herrmann0de23972013-07-24 21:07:52 +02001980 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001981 return 0;
1982
Daniel Vetterda494d72012-12-20 15:11:16 +01001983 dev_priv->mm.shrinker_no_lock_stealing = true;
1984
Chris Wilsond8cb5082012-08-11 15:41:03 +01001985 ret = drm_gem_create_mmap_offset(&obj->base);
1986 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001987 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001988
1989 /* Badly fragmented mmap space? The only way we can recover
1990 * space is by destroying unwanted objects. We can't randomly release
1991 * mmap_offsets as userspace expects them to be persistent for the
1992 * lifetime of the objects. The closest we can is to release the
1993 * offsets on purgeable objects by truncating it and marking it purged,
1994 * which prevents userspace from ever using that object again.
1995 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001996 i915_gem_shrink(dev_priv,
1997 obj->base.size >> PAGE_SHIFT,
1998 I915_SHRINK_BOUND |
1999 I915_SHRINK_UNBOUND |
2000 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002001 ret = drm_gem_create_mmap_offset(&obj->base);
2002 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002003 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002004
2005 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002006 ret = drm_gem_create_mmap_offset(&obj->base);
2007out:
2008 dev_priv->mm.shrinker_no_lock_stealing = false;
2009
2010 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002011}
2012
2013static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2014{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002015 drm_gem_free_mmap_offset(&obj->base);
2016}
2017
Dave Airlieda6b51d2014-12-24 13:11:17 +10002018int
Dave Airlieff72145b2011-02-07 12:16:14 +10002019i915_gem_mmap_gtt(struct drm_file *file,
2020 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002021 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002022 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002023{
Chris Wilson05394f32010-11-08 19:18:58 +00002024 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002025 int ret;
2026
Chris Wilson76c1dec2010-09-25 11:22:51 +01002027 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002028 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002029 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002030
Dave Airlieff72145b2011-02-07 12:16:14 +10002031 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002032 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002033 ret = -ENOENT;
2034 goto unlock;
2035 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002036
Chris Wilson05394f32010-11-08 19:18:58 +00002037 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002038 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002039 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002040 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002041 }
2042
Chris Wilsond8cb5082012-08-11 15:41:03 +01002043 ret = i915_gem_object_create_mmap_offset(obj);
2044 if (ret)
2045 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002046
David Herrmann0de23972013-07-24 21:07:52 +02002047 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002048
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002049out:
Chris Wilson05394f32010-11-08 19:18:58 +00002050 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002051unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002052 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002053 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002054}
2055
Dave Airlieff72145b2011-02-07 12:16:14 +10002056/**
2057 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2058 * @dev: DRM device
2059 * @data: GTT mapping ioctl data
2060 * @file: GEM object info
2061 *
2062 * Simply returns the fake offset to userspace so it can mmap it.
2063 * The mmap call will end up in drm_gem_mmap(), which will set things
2064 * up so we can get faults in the handler above.
2065 *
2066 * The fault handler will take care of binding the object into the GTT
2067 * (since it may have been evicted to make room for something), allocating
2068 * a fence register, and mapping the appropriate aperture address into
2069 * userspace.
2070 */
2071int
2072i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2073 struct drm_file *file)
2074{
2075 struct drm_i915_gem_mmap_gtt *args = data;
2076
Dave Airlieda6b51d2014-12-24 13:11:17 +10002077 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002078}
2079
Daniel Vetter225067e2012-08-20 10:23:20 +02002080/* Immediately discard the backing storage */
2081static void
2082i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002083{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002084 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002085
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002086 if (obj->base.filp == NULL)
2087 return;
2088
Daniel Vetter225067e2012-08-20 10:23:20 +02002089 /* Our goal here is to return as much of the memory as
2090 * is possible back to the system as we are called from OOM.
2091 * To do this we must instruct the shmfs to drop all of its
2092 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002093 */
Chris Wilson55372522014-03-25 13:23:06 +00002094 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002095 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002096}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002097
Chris Wilson55372522014-03-25 13:23:06 +00002098/* Try to discard unwanted pages */
2099static void
2100i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002101{
Chris Wilson55372522014-03-25 13:23:06 +00002102 struct address_space *mapping;
2103
2104 switch (obj->madv) {
2105 case I915_MADV_DONTNEED:
2106 i915_gem_object_truncate(obj);
2107 case __I915_MADV_PURGED:
2108 return;
2109 }
2110
2111 if (obj->base.filp == NULL)
2112 return;
2113
2114 mapping = file_inode(obj->base.filp)->i_mapping,
2115 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002116}
2117
Chris Wilson5cdf5882010-09-27 15:51:07 +01002118static void
Chris Wilson05394f32010-11-08 19:18:58 +00002119i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002120{
Imre Deak90797e62013-02-18 19:28:03 +02002121 struct sg_page_iter sg_iter;
2122 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002123
Chris Wilson05394f32010-11-08 19:18:58 +00002124 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002125
Chris Wilson6c085a72012-08-20 11:40:46 +02002126 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2127 if (ret) {
2128 /* In the event of a disaster, abandon all caches and
2129 * hope for the best.
2130 */
2131 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002132 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002133 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2134 }
2135
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002136 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002137 i915_gem_object_save_bit_17_swizzle(obj);
2138
Chris Wilson05394f32010-11-08 19:18:58 +00002139 if (obj->madv == I915_MADV_DONTNEED)
2140 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002141
Imre Deak90797e62013-02-18 19:28:03 +02002142 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002143 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002144
Chris Wilson05394f32010-11-08 19:18:58 +00002145 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002146 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002147
Chris Wilson05394f32010-11-08 19:18:58 +00002148 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002149 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002150
Chris Wilson9da3da62012-06-01 15:20:22 +01002151 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002152 }
Chris Wilson05394f32010-11-08 19:18:58 +00002153 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002154
Chris Wilson9da3da62012-06-01 15:20:22 +01002155 sg_free_table(obj->pages);
2156 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002157}
2158
Chris Wilsondd624af2013-01-15 12:39:35 +00002159int
Chris Wilson37e680a2012-06-07 15:38:42 +01002160i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2161{
2162 const struct drm_i915_gem_object_ops *ops = obj->ops;
2163
Chris Wilson2f745ad2012-09-04 21:02:58 +01002164 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002165 return 0;
2166
Chris Wilsona5570172012-09-04 21:02:54 +01002167 if (obj->pages_pin_count)
2168 return -EBUSY;
2169
Ben Widawsky98438772013-07-31 17:00:12 -07002170 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002171
Chris Wilsona2165e32012-12-03 11:49:00 +00002172 /* ->put_pages might need to allocate memory for the bit17 swizzle
2173 * array, hence protect them from being reaped by removing them from gtt
2174 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002175 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002176
Chris Wilson37e680a2012-06-07 15:38:42 +01002177 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002178 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002179
Chris Wilson55372522014-03-25 13:23:06 +00002180 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002181
2182 return 0;
2183}
2184
Chris Wilson37e680a2012-06-07 15:38:42 +01002185static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002186i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002187{
Chris Wilson6c085a72012-08-20 11:40:46 +02002188 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002189 int page_count, i;
2190 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002191 struct sg_table *st;
2192 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002193 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002194 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002195 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002196 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002197
Chris Wilson6c085a72012-08-20 11:40:46 +02002198 /* Assert that the object is not currently in any GPU domain. As it
2199 * wasn't in the GTT, there shouldn't be any way it could have been in
2200 * a GPU cache
2201 */
2202 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2203 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2204
Chris Wilson9da3da62012-06-01 15:20:22 +01002205 st = kmalloc(sizeof(*st), GFP_KERNEL);
2206 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002207 return -ENOMEM;
2208
Chris Wilson9da3da62012-06-01 15:20:22 +01002209 page_count = obj->base.size / PAGE_SIZE;
2210 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002211 kfree(st);
2212 return -ENOMEM;
2213 }
2214
2215 /* Get the list of pages out of our struct file. They'll be pinned
2216 * at this point until we release them.
2217 *
2218 * Fail silently without starting the shrinker
2219 */
Al Viro496ad9a2013-01-23 17:07:38 -05002220 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002221 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002222 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002223 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002224 sg = st->sgl;
2225 st->nents = 0;
2226 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002227 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2228 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002229 i915_gem_shrink(dev_priv,
2230 page_count,
2231 I915_SHRINK_BOUND |
2232 I915_SHRINK_UNBOUND |
2233 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002234 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2235 }
2236 if (IS_ERR(page)) {
2237 /* We've tried hard to allocate the memory by reaping
2238 * our own buffer, now let the real VM do its job and
2239 * go down in flames if truly OOM.
2240 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002241 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002242 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002243 if (IS_ERR(page))
2244 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002245 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002246#ifdef CONFIG_SWIOTLB
2247 if (swiotlb_nr_tbl()) {
2248 st->nents++;
2249 sg_set_page(sg, page, PAGE_SIZE, 0);
2250 sg = sg_next(sg);
2251 continue;
2252 }
2253#endif
Imre Deak90797e62013-02-18 19:28:03 +02002254 if (!i || page_to_pfn(page) != last_pfn + 1) {
2255 if (i)
2256 sg = sg_next(sg);
2257 st->nents++;
2258 sg_set_page(sg, page, PAGE_SIZE, 0);
2259 } else {
2260 sg->length += PAGE_SIZE;
2261 }
2262 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002263
2264 /* Check that the i965g/gm workaround works. */
2265 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002266 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002267#ifdef CONFIG_SWIOTLB
2268 if (!swiotlb_nr_tbl())
2269#endif
2270 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002271 obj->pages = st;
2272
Eric Anholt673a3942008-07-30 12:06:12 -07002273 if (i915_gem_object_needs_bit17_swizzle(obj))
2274 i915_gem_object_do_bit_17_swizzle(obj);
2275
Daniel Vetter656bfa32014-11-20 09:26:30 +01002276 if (obj->tiling_mode != I915_TILING_NONE &&
2277 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2278 i915_gem_object_pin_pages(obj);
2279
Eric Anholt673a3942008-07-30 12:06:12 -07002280 return 0;
2281
2282err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002283 sg_mark_end(sg);
2284 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002285 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002286 sg_free_table(st);
2287 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002288
2289 /* shmemfs first checks if there is enough memory to allocate the page
2290 * and reports ENOSPC should there be insufficient, along with the usual
2291 * ENOMEM for a genuine allocation failure.
2292 *
2293 * We use ENOSPC in our driver to mean that we have run out of aperture
2294 * space and so want to translate the error from shmemfs back to our
2295 * usual understanding of ENOMEM.
2296 */
2297 if (PTR_ERR(page) == -ENOSPC)
2298 return -ENOMEM;
2299 else
2300 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002301}
2302
Chris Wilson37e680a2012-06-07 15:38:42 +01002303/* Ensure that the associated pages are gathered from the backing storage
2304 * and pinned into our object. i915_gem_object_get_pages() may be called
2305 * multiple times before they are released by a single call to
2306 * i915_gem_object_put_pages() - once the pages are no longer referenced
2307 * either as a result of memory pressure (reaping pages under the shrinker)
2308 * or as the object is itself released.
2309 */
2310int
2311i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2312{
2313 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2314 const struct drm_i915_gem_object_ops *ops = obj->ops;
2315 int ret;
2316
Chris Wilson2f745ad2012-09-04 21:02:58 +01002317 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002318 return 0;
2319
Chris Wilson43e28f02013-01-08 10:53:09 +00002320 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002321 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002322 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002323 }
2324
Chris Wilsona5570172012-09-04 21:02:54 +01002325 BUG_ON(obj->pages_pin_count);
2326
Chris Wilson37e680a2012-06-07 15:38:42 +01002327 ret = ops->get_pages(obj);
2328 if (ret)
2329 return ret;
2330
Ben Widawsky35c20a62013-05-31 11:28:48 -07002331 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002332
2333 obj->get_page.sg = obj->pages->sgl;
2334 obj->get_page.last = 0;
2335
Chris Wilson37e680a2012-06-07 15:38:42 +01002336 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002337}
2338
Ben Widawskye2d05a82013-09-24 09:57:58 -07002339void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002340 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002341{
Chris Wilsonb4716182015-04-27 13:41:17 +01002342 struct drm_i915_gem_object *obj = vma->obj;
2343
2344 /* Add a reference if we're newly entering the active list. */
2345 if (obj->active == 0)
2346 drm_gem_object_reference(&obj->base);
2347 obj->active |= intel_ring_flag(ring);
2348
2349 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
2350 i915_gem_request_assign(&obj->last_read_req[ring->id],
2351 intel_ring_get_request(ring));
2352
Ben Widawskye2d05a82013-09-24 09:57:58 -07002353 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002354}
2355
Chris Wilsoncaea7472010-11-12 13:53:37 +00002356static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002357i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2358{
2359 RQ_BUG_ON(obj->last_write_req == NULL);
2360 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2361
2362 i915_gem_request_assign(&obj->last_write_req, NULL);
2363 intel_fb_obj_flush(obj, true);
2364}
2365
2366static void
2367i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002368{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002369 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002370
Chris Wilsonb4716182015-04-27 13:41:17 +01002371 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2372 RQ_BUG_ON(!(obj->active & (1 << ring)));
2373
2374 list_del_init(&obj->ring_list[ring]);
2375 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2376
2377 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2378 i915_gem_object_retire__write(obj);
2379
2380 obj->active &= ~(1 << ring);
2381 if (obj->active)
2382 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002383
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002384 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2385 if (!list_empty(&vma->mm_list))
2386 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002387 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002388
John Harrison97b2a6a2014-11-24 18:49:26 +00002389 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002390 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002391}
2392
Chris Wilson9d7730912012-11-27 16:22:52 +00002393static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002394i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002395{
Chris Wilson9d7730912012-11-27 16:22:52 +00002396 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002397 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002398 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002399
Chris Wilson107f27a52012-12-10 13:56:17 +02002400 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002401 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002402 ret = intel_ring_idle(ring);
2403 if (ret)
2404 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002405 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002406 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002407
2408 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002409 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002410 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002411
Ben Widawskyebc348b2014-04-29 14:52:28 -07002412 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2413 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002414 }
2415
2416 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002417}
2418
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002419int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2420{
2421 struct drm_i915_private *dev_priv = dev->dev_private;
2422 int ret;
2423
2424 if (seqno == 0)
2425 return -EINVAL;
2426
2427 /* HWS page needs to be set less than what we
2428 * will inject to ring
2429 */
2430 ret = i915_gem_init_seqno(dev, seqno - 1);
2431 if (ret)
2432 return ret;
2433
2434 /* Carefully set the last_seqno value so that wrap
2435 * detection still works
2436 */
2437 dev_priv->next_seqno = seqno;
2438 dev_priv->last_seqno = seqno - 1;
2439 if (dev_priv->last_seqno == 0)
2440 dev_priv->last_seqno--;
2441
2442 return 0;
2443}
2444
Chris Wilson9d7730912012-11-27 16:22:52 +00002445int
2446i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002447{
Chris Wilson9d7730912012-11-27 16:22:52 +00002448 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002449
Chris Wilson9d7730912012-11-27 16:22:52 +00002450 /* reserve 0 for non-seqno */
2451 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002452 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002453 if (ret)
2454 return ret;
2455
2456 dev_priv->next_seqno = 1;
2457 }
2458
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002459 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002460 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002461}
2462
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002463int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002464 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002465 struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002466{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002467 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002468 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002469 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002470 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002471 int ret;
2472
John Harrison6259cea2014-11-24 18:49:29 +00002473 request = ring->outstanding_lazy_request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002474 if (WARN_ON(request == NULL))
2475 return -ENOMEM;
2476
2477 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002478 ringbuf = request->ctx->engine[ring->id].ringbuf;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002479 } else
2480 ringbuf = ring->buffer;
2481
2482 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002483 /*
2484 * Emit any outstanding flushes - execbuf can fail to emit the flush
2485 * after having emitted the batchbuffer command. Hence we need to fix
2486 * things up similar to emitting the lazy request. The difference here
2487 * is that the flush _must_ happen before the next request, no matter
2488 * what.
2489 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002490 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002491 ret = logical_ring_flush_all_caches(ringbuf, request->ctx);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002492 if (ret)
2493 return ret;
2494 } else {
2495 ret = intel_ring_flush_all_caches(ring);
2496 if (ret)
2497 return ret;
2498 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002499
Chris Wilsona71d8d92012-02-15 11:25:36 +00002500 /* Record the position of the start of the request so that
2501 * should we detect the updated seqno part-way through the
2502 * GPU processing the request, we never over-estimate the
2503 * position of the head.
2504 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002505 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002506
Oscar Mateo48e29f52014-07-24 17:04:29 +01002507 if (i915.enable_execlists) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002508 ret = ring->emit_request(ringbuf, request);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002509 if (ret)
2510 return ret;
2511 } else {
2512 ret = ring->add_request(ring);
2513 if (ret)
2514 return ret;
Michel Thierry53292cd2015-04-15 18:11:33 +01002515
2516 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002517 }
Eric Anholt673a3942008-07-30 12:06:12 -07002518
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002519 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002520
2521 /* Whilst this request exists, batch_obj will be on the
2522 * active_list, and so will hold the active reference. Only when this
2523 * request is retired will the the batch_obj be moved onto the
2524 * inactive_list and lose its active reference. Hence we do not need
2525 * to explicitly hold another reference here.
2526 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002527 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002528
Oscar Mateo48e29f52014-07-24 17:04:29 +01002529 if (!i915.enable_execlists) {
2530 /* Hold a reference to the current context so that we can inspect
2531 * it later in case a hangcheck error event fires.
2532 */
2533 request->ctx = ring->last_context;
2534 if (request->ctx)
2535 i915_gem_context_reference(request->ctx);
2536 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002537
Eric Anholt673a3942008-07-30 12:06:12 -07002538 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002539 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002540 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002541
Chris Wilsondb53a302011-02-03 11:57:46 +00002542 if (file) {
2543 struct drm_i915_file_private *file_priv = file->driver_priv;
2544
Chris Wilson1c255952010-09-26 11:03:27 +01002545 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002546 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002547 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002548 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002549 spin_unlock(&file_priv->mm.lock);
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002550
2551 request->pid = get_pid(task_pid(current));
Eric Anholtb9624422009-06-03 07:27:35 +00002552 }
Eric Anholt673a3942008-07-30 12:06:12 -07002553
John Harrison74328ee2014-11-24 18:49:38 +00002554 trace_i915_gem_request_add(request);
John Harrison6259cea2014-11-24 18:49:29 +00002555 ring->outstanding_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002556
Daniel Vetter87255482014-11-19 20:36:48 +01002557 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002558
Daniel Vetter87255482014-11-19 20:36:48 +01002559 queue_delayed_work(dev_priv->wq,
2560 &dev_priv->mm.retire_work,
2561 round_jiffies_up_relative(HZ));
2562 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002563
Chris Wilson3cce4692010-10-27 16:11:02 +01002564 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002565}
2566
Mika Kuoppala939fd762014-01-30 19:04:44 +02002567static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002568 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002569{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002570 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002571
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002572 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2573
2574 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002575 return true;
2576
Chris Wilson676fa572014-12-24 08:13:39 -08002577 if (ctx->hang_stats.ban_period_seconds &&
2578 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002579 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002580 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002581 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002582 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2583 if (i915_stop_ring_allow_warn(dev_priv))
2584 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002585 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002586 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002587 }
2588
2589 return false;
2590}
2591
Mika Kuoppala939fd762014-01-30 19:04:44 +02002592static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002593 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002594 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002595{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002596 struct i915_ctx_hang_stats *hs;
2597
2598 if (WARN_ON(!ctx))
2599 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002600
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002601 hs = &ctx->hang_stats;
2602
2603 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002604 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002605 hs->batch_active++;
2606 hs->guilty_ts = get_seconds();
2607 } else {
2608 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002609 }
2610}
2611
John Harrisonabfe2622014-11-24 18:49:24 +00002612void i915_gem_request_free(struct kref *req_ref)
2613{
2614 struct drm_i915_gem_request *req = container_of(req_ref,
2615 typeof(*req), ref);
2616 struct intel_context *ctx = req->ctx;
2617
Thomas Daniel0794aed2014-11-25 10:39:25 +00002618 if (ctx) {
2619 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002620 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002621
Thomas Daniel0794aed2014-11-25 10:39:25 +00002622 if (ctx != ring->default_context)
2623 intel_lr_context_unpin(ring, ctx);
2624 }
John Harrisonabfe2622014-11-24 18:49:24 +00002625
Oscar Mateodcb4c122014-11-13 10:28:10 +00002626 i915_gem_context_unreference(ctx);
2627 }
John Harrisonabfe2622014-11-24 18:49:24 +00002628
Chris Wilsonefab6d82015-04-07 16:20:57 +01002629 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002630}
2631
John Harrison6689cb22015-03-19 12:30:08 +00002632int i915_gem_request_alloc(struct intel_engine_cs *ring,
2633 struct intel_context *ctx)
2634{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002635 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002636 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002637 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002638
2639 if (ring->outstanding_lazy_request)
2640 return 0;
2641
Daniel Vettereed29a52015-05-21 14:21:25 +02002642 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2643 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002644 return -ENOMEM;
2645
Daniel Vettereed29a52015-05-21 14:21:25 +02002646 kref_init(&req->ref);
2647 req->i915 = dev_priv;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002648
Daniel Vettereed29a52015-05-21 14:21:25 +02002649 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
John Harrison6689cb22015-03-19 12:30:08 +00002650 if (ret) {
Daniel Vettereed29a52015-05-21 14:21:25 +02002651 kfree(req);
John Harrison6689cb22015-03-19 12:30:08 +00002652 return ret;
2653 }
2654
Daniel Vettereed29a52015-05-21 14:21:25 +02002655 req->ring = ring;
John Harrison6689cb22015-03-19 12:30:08 +00002656
2657 if (i915.enable_execlists)
Daniel Vettereed29a52015-05-21 14:21:25 +02002658 ret = intel_logical_ring_alloc_request_extras(req, ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002659 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002660 ret = intel_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002661 if (ret) {
Daniel Vettereed29a52015-05-21 14:21:25 +02002662 kfree(req);
John Harrison6689cb22015-03-19 12:30:08 +00002663 return ret;
2664 }
2665
Daniel Vettereed29a52015-05-21 14:21:25 +02002666 ring->outstanding_lazy_request = req;
John Harrison6689cb22015-03-19 12:30:08 +00002667 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002668}
2669
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002670struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002671i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002672{
Chris Wilson4db080f2013-12-04 11:37:09 +00002673 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002674
Chris Wilson4db080f2013-12-04 11:37:09 +00002675 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002676 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002677 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002678
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002679 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002680 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002681
2682 return NULL;
2683}
2684
2685static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002686 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002687{
2688 struct drm_i915_gem_request *request;
2689 bool ring_hung;
2690
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002691 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002692
2693 if (request == NULL)
2694 return;
2695
2696 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2697
Mika Kuoppala939fd762014-01-30 19:04:44 +02002698 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002699
2700 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002701 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002702}
2703
2704static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002705 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002706{
Chris Wilsondfaae392010-09-22 10:31:52 +01002707 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002708 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002709
Chris Wilson05394f32010-11-08 19:18:58 +00002710 obj = list_first_entry(&ring->active_list,
2711 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002712 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002713
Chris Wilsonb4716182015-04-27 13:41:17 +01002714 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002715 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002716
2717 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002718 * Clear the execlists queue up before freeing the requests, as those
2719 * are the ones that keep the context and ringbuffer backing objects
2720 * pinned in place.
2721 */
2722 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002723 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002724
2725 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002726 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002727 execlist_link);
2728 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002729
2730 if (submit_req->ctx != ring->default_context)
2731 intel_lr_context_unpin(ring, submit_req->ctx);
2732
Nick Hoathb3a38992015-02-19 16:30:47 +00002733 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002734 }
2735
2736 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002737 * We must free the requests after all the corresponding objects have
2738 * been moved off active lists. Which is the same order as the normal
2739 * retire_requests function does. This is important if object hold
2740 * implicit references on things like e.g. ppgtt address spaces through
2741 * the request.
2742 */
2743 while (!list_empty(&ring->request_list)) {
2744 struct drm_i915_gem_request *request;
2745
2746 request = list_first_entry(&ring->request_list,
2747 struct drm_i915_gem_request,
2748 list);
2749
Chris Wilsonb4716182015-04-27 13:41:17 +01002750 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002751 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002752
John Harrison6259cea2014-11-24 18:49:29 +00002753 /* This may not have been flushed before the reset, so clean it now */
2754 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002755}
2756
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002757void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002758{
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 int i;
2761
Daniel Vetter4b9de732011-10-09 21:52:02 +02002762 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002763 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002764
Daniel Vetter94a335d2013-07-17 14:51:28 +02002765 /*
2766 * Commit delayed tiling changes if we have an object still
2767 * attached to the fence, otherwise just clear the fence.
2768 */
2769 if (reg->obj) {
2770 i915_gem_object_update_fence(reg->obj, reg,
2771 reg->obj->tiling_mode);
2772 } else {
2773 i915_gem_write_fence(dev, i, NULL);
2774 }
Chris Wilson312817a2010-11-22 11:50:11 +00002775 }
2776}
2777
Chris Wilson069efc12010-09-30 16:53:18 +01002778void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002779{
Chris Wilsondfaae392010-09-22 10:31:52 +01002780 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002781 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002782 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002783
Chris Wilson4db080f2013-12-04 11:37:09 +00002784 /*
2785 * Before we free the objects from the requests, we need to inspect
2786 * them for finding the guilty party. As the requests only borrow
2787 * their reference to the objects, the inspection must be done first.
2788 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002789 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002790 i915_gem_reset_ring_status(dev_priv, ring);
2791
2792 for_each_ring(ring, dev_priv, i)
2793 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002794
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002795 i915_gem_context_reset(dev);
2796
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002797 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002798
2799 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002800}
2801
2802/**
2803 * This function clears the request list as sequence numbers are passed.
2804 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002805void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002806i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002807{
Chris Wilsondb53a302011-02-03 11:57:46 +00002808 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002809
Chris Wilsonb4716182015-04-27 13:41:17 +01002810 if (list_empty(&ring->active_list))
2811 return;
2812
Chris Wilson832a3aa2015-03-18 18:19:22 +00002813 /* Retire requests first as we use it above for the early return.
2814 * If we retire requests last, we may use a later seqno and so clear
2815 * the requests lists without clearing the active list, leading to
2816 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002817 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002818 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002819 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002820
Zou Nan hai852835f2010-05-21 09:08:56 +08002821 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002822 struct drm_i915_gem_request,
2823 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002824
John Harrison1b5a4332014-11-24 18:49:42 +00002825 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002826 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002827
Chris Wilsonb4716182015-04-27 13:41:17 +01002828 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002829 }
2830
Chris Wilson832a3aa2015-03-18 18:19:22 +00002831 /* Move any buffers on the active list that are no longer referenced
2832 * by the ringbuffer to the flushing/inactive lists as appropriate,
2833 * before we free the context associated with the requests.
2834 */
2835 while (!list_empty(&ring->active_list)) {
2836 struct drm_i915_gem_object *obj;
2837
2838 obj = list_first_entry(&ring->active_list,
2839 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002840 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002841
Chris Wilsonb4716182015-04-27 13:41:17 +01002842 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002843 break;
2844
Chris Wilsonb4716182015-04-27 13:41:17 +01002845 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002846 }
2847
John Harrison581c26e82014-11-24 18:49:39 +00002848 if (unlikely(ring->trace_irq_req &&
2849 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002850 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002851 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002852 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002853
Chris Wilsondb53a302011-02-03 11:57:46 +00002854 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002855}
2856
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002857bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002858i915_gem_retire_requests(struct drm_device *dev)
2859{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002860 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002861 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002862 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002863 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002864
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002865 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002866 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002867 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002868 if (i915.enable_execlists) {
2869 unsigned long flags;
2870
2871 spin_lock_irqsave(&ring->execlist_lock, flags);
2872 idle &= list_empty(&ring->execlist_queue);
2873 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2874
2875 intel_execlists_retire_requests(ring);
2876 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002877 }
2878
2879 if (idle)
2880 mod_delayed_work(dev_priv->wq,
2881 &dev_priv->mm.idle_work,
2882 msecs_to_jiffies(100));
2883
2884 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002885}
2886
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002887static void
Eric Anholt673a3942008-07-30 12:06:12 -07002888i915_gem_retire_work_handler(struct work_struct *work)
2889{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002890 struct drm_i915_private *dev_priv =
2891 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2892 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002893 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002894
Chris Wilson891b48c2010-09-29 12:26:37 +01002895 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002896 idle = false;
2897 if (mutex_trylock(&dev->struct_mutex)) {
2898 idle = i915_gem_retire_requests(dev);
2899 mutex_unlock(&dev->struct_mutex);
2900 }
2901 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002902 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2903 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002904}
Chris Wilson891b48c2010-09-29 12:26:37 +01002905
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002906static void
2907i915_gem_idle_work_handler(struct work_struct *work)
2908{
2909 struct drm_i915_private *dev_priv =
2910 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002911 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002912 struct intel_engine_cs *ring;
2913 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002914
Chris Wilson423795c2015-04-07 16:21:08 +01002915 for_each_ring(ring, dev_priv, i)
2916 if (!list_empty(&ring->request_list))
2917 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002918
Chris Wilson35c94182015-04-07 16:20:37 +01002919 intel_mark_idle(dev);
2920
2921 if (mutex_trylock(&dev->struct_mutex)) {
2922 struct intel_engine_cs *ring;
2923 int i;
2924
2925 for_each_ring(ring, dev_priv, i)
2926 i915_gem_batch_pool_fini(&ring->batch_pool);
2927
2928 mutex_unlock(&dev->struct_mutex);
2929 }
Eric Anholt673a3942008-07-30 12:06:12 -07002930}
2931
Ben Widawsky5816d642012-04-11 11:18:19 -07002932/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002933 * Ensures that an object will eventually get non-busy by flushing any required
2934 * write domains, emitting any outstanding lazy request and retiring and
2935 * completed requests.
2936 */
2937static int
2938i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2939{
Chris Wilsonb4716182015-04-27 13:41:17 +01002940 int ret, i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002941
Chris Wilsonb4716182015-04-27 13:41:17 +01002942 if (!obj->active)
2943 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002944
Chris Wilsonb4716182015-04-27 13:41:17 +01002945 for (i = 0; i < I915_NUM_RINGS; i++) {
2946 struct drm_i915_gem_request *req;
2947
2948 req = obj->last_read_req[i];
2949 if (req == NULL)
2950 continue;
2951
2952 if (list_empty(&req->list))
2953 goto retire;
2954
2955 ret = i915_gem_check_olr(req);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002956 if (ret)
2957 return ret;
2958
Chris Wilsonb4716182015-04-27 13:41:17 +01002959 if (i915_gem_request_completed(req, true)) {
2960 __i915_gem_request_retire__upto(req);
2961retire:
2962 i915_gem_object_retire__read(obj, i);
2963 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002964 }
2965
2966 return 0;
2967}
2968
2969/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002970 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2971 * @DRM_IOCTL_ARGS: standard ioctl arguments
2972 *
2973 * Returns 0 if successful, else an error is returned with the remaining time in
2974 * the timeout parameter.
2975 * -ETIME: object is still busy after timeout
2976 * -ERESTARTSYS: signal interrupted the wait
2977 * -ENONENT: object doesn't exist
2978 * Also possible, but rare:
2979 * -EAGAIN: GPU wedged
2980 * -ENOMEM: damn
2981 * -ENODEV: Internal IRQ fail
2982 * -E?: The add request failed
2983 *
2984 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2985 * non-zero timeout parameter the wait ioctl will wait for the given number of
2986 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2987 * without holding struct_mutex the object may become re-busied before this
2988 * function completes. A similar but shorter * race condition exists in the busy
2989 * ioctl
2990 */
2991int
2992i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2993{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002994 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002995 struct drm_i915_gem_wait *args = data;
2996 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01002997 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01002998 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01002999 int i, n = 0;
3000 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003001
Daniel Vetter11b5d512014-09-29 15:31:26 +02003002 if (args->flags != 0)
3003 return -EINVAL;
3004
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003005 ret = i915_mutex_lock_interruptible(dev);
3006 if (ret)
3007 return ret;
3008
3009 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3010 if (&obj->base == NULL) {
3011 mutex_unlock(&dev->struct_mutex);
3012 return -ENOENT;
3013 }
3014
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003015 /* Need to make sure the object gets inactive eventually. */
3016 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003017 if (ret)
3018 goto out;
3019
Chris Wilsonb4716182015-04-27 13:41:17 +01003020 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003021 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003022
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003023 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003024 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003025 */
Chris Wilson762e4582015-03-04 18:09:26 +00003026 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003027 ret = -ETIME;
3028 goto out;
3029 }
3030
3031 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003032 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003033
3034 for (i = 0; i < I915_NUM_RINGS; i++) {
3035 if (obj->last_read_req[i] == NULL)
3036 continue;
3037
3038 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3039 }
3040
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003041 mutex_unlock(&dev->struct_mutex);
3042
Chris Wilsonb4716182015-04-27 13:41:17 +01003043 for (i = 0; i < n; i++) {
3044 if (ret == 0)
3045 ret = __i915_wait_request(req[i], reset_counter, true,
3046 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
3047 file->driver_priv);
3048 i915_gem_request_unreference__unlocked(req[i]);
3049 }
John Harrisonff865882014-11-24 18:49:28 +00003050 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003051
3052out:
3053 drm_gem_object_unreference(&obj->base);
3054 mutex_unlock(&dev->struct_mutex);
3055 return ret;
3056}
3057
Chris Wilsonb4716182015-04-27 13:41:17 +01003058static int
3059__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3060 struct intel_engine_cs *to,
3061 struct drm_i915_gem_request *req)
3062{
3063 struct intel_engine_cs *from;
3064 int ret;
3065
3066 from = i915_gem_request_get_ring(req);
3067 if (to == from)
3068 return 0;
3069
3070 if (i915_gem_request_completed(req, true))
3071 return 0;
3072
3073 ret = i915_gem_check_olr(req);
3074 if (ret)
3075 return ret;
3076
3077 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003078 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01003079 ret = __i915_wait_request(req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003080 atomic_read(&i915->gpu_error.reset_counter),
3081 i915->mm.interruptible,
3082 NULL,
3083 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003084 if (ret)
3085 return ret;
3086
3087 i915_gem_object_retire_request(obj, req);
3088 } else {
3089 int idx = intel_ring_sync_index(from, to);
3090 u32 seqno = i915_gem_request_get_seqno(req);
3091
3092 if (seqno <= from->semaphore.sync_seqno[idx])
3093 return 0;
3094
3095 trace_i915_gem_ring_sync_to(from, to, req);
3096 ret = to->semaphore.sync_to(to, from, seqno);
3097 if (ret)
3098 return ret;
3099
3100 /* We use last_read_req because sync_to()
3101 * might have just caused seqno wrap under
3102 * the radar.
3103 */
3104 from->semaphore.sync_seqno[idx] =
3105 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3106 }
3107
3108 return 0;
3109}
3110
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003111/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003112 * i915_gem_object_sync - sync an object to a ring.
3113 *
3114 * @obj: object which may be in use on another ring.
3115 * @to: ring we wish to use the object on. May be NULL.
3116 *
3117 * This code is meant to abstract object synchronization with the GPU.
3118 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003119 * rather than a particular GPU ring. Conceptually we serialise writes
3120 * between engines inside the GPU. We only allow on engine to write
3121 * into a buffer at any time, but multiple readers. To ensure each has
3122 * a coherent view of memory, we must:
3123 *
3124 * - If there is an outstanding write request to the object, the new
3125 * request must wait for it to complete (either CPU or in hw, requests
3126 * on the same ring will be naturally ordered).
3127 *
3128 * - If we are a write request (pending_write_domain is set), the new
3129 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003130 *
3131 * Returns 0 if successful, else propagates up the lower layer error.
3132 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003133int
3134i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003135 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07003136{
Chris Wilsonb4716182015-04-27 13:41:17 +01003137 const bool readonly = obj->base.pending_write_domain == 0;
3138 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3139 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003140
Chris Wilsonb4716182015-04-27 13:41:17 +01003141 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003142 return 0;
3143
Chris Wilsonb4716182015-04-27 13:41:17 +01003144 if (to == NULL)
3145 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003146
Chris Wilsonb4716182015-04-27 13:41:17 +01003147 n = 0;
3148 if (readonly) {
3149 if (obj->last_write_req)
3150 req[n++] = obj->last_write_req;
3151 } else {
3152 for (i = 0; i < I915_NUM_RINGS; i++)
3153 if (obj->last_read_req[i])
3154 req[n++] = obj->last_read_req[i];
3155 }
3156 for (i = 0; i < n; i++) {
3157 ret = __i915_gem_object_sync(obj, to, req[i]);
3158 if (ret)
3159 return ret;
3160 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003161
Chris Wilsonb4716182015-04-27 13:41:17 +01003162 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003163}
3164
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003165static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3166{
3167 u32 old_write_domain, old_read_domains;
3168
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003169 /* Force a pagefault for domain tracking on next user access */
3170 i915_gem_release_mmap(obj);
3171
Keith Packardb97c3d92011-06-24 21:02:59 -07003172 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3173 return;
3174
Chris Wilson97c809fd2012-10-09 19:24:38 +01003175 /* Wait for any direct GTT access to complete */
3176 mb();
3177
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003178 old_read_domains = obj->base.read_domains;
3179 old_write_domain = obj->base.write_domain;
3180
3181 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3182 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3183
3184 trace_i915_gem_object_change_domain(obj,
3185 old_read_domains,
3186 old_write_domain);
3187}
3188
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003189int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003190{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003191 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003192 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003193 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003194
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003195 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003196 return 0;
3197
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003198 if (!drm_mm_node_allocated(&vma->node)) {
3199 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003200 return 0;
3201 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003202
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003203 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003204 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003205
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003206 BUG_ON(obj->pages == NULL);
3207
Chris Wilson2e2f3512015-04-27 13:41:14 +01003208 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilson1488fc02012-04-24 15:47:31 +01003209 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003210 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003211 /* Continue on if we fail due to EIO, the GPU is hung so we
3212 * should be safe and we need to cleanup or else we might
3213 * cause memory corruption through use-after-free.
3214 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003215
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003216 if (i915_is_ggtt(vma->vm) &&
3217 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003218 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003219
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003220 /* release the fence reg _after_ flushing */
3221 ret = i915_gem_object_put_fence(obj);
3222 if (ret)
3223 return ret;
3224 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003225
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003226 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003227
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003228 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003229 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003230
Chris Wilson64bf9302014-02-25 14:23:28 +00003231 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003232 if (i915_is_ggtt(vma->vm)) {
3233 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3234 obj->map_and_fenceable = false;
3235 } else if (vma->ggtt_view.pages) {
3236 sg_free_table(vma->ggtt_view.pages);
3237 kfree(vma->ggtt_view.pages);
3238 vma->ggtt_view.pages = NULL;
3239 }
3240 }
Eric Anholt673a3942008-07-30 12:06:12 -07003241
Ben Widawsky2f633152013-07-17 12:19:03 -07003242 drm_mm_remove_node(&vma->node);
3243 i915_gem_vma_destroy(vma);
3244
3245 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003246 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003247 if (list_empty(&obj->vma_list)) {
3248 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003249 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003250 }
Eric Anholt673a3942008-07-30 12:06:12 -07003251
Chris Wilson70903c32013-12-04 09:59:09 +00003252 /* And finally now the object is completely decoupled from this vma,
3253 * we can drop its hold on the backing storage and allow it to be
3254 * reaped by the shrinker.
3255 */
3256 i915_gem_object_unpin_pages(obj);
3257
Chris Wilson88241782011-01-07 17:09:48 +00003258 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003259}
3260
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003261int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003262{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003263 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003264 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003265 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003266
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003267 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003268 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003269 if (!i915.enable_execlists) {
3270 ret = i915_switch_context(ring, ring->default_context);
3271 if (ret)
3272 return ret;
3273 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003274
Chris Wilson3e960502012-11-27 16:22:54 +00003275 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003276 if (ret)
3277 return ret;
3278 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003279
Chris Wilsonb4716182015-04-27 13:41:17 +01003280 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003281 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003282}
3283
Chris Wilson9ce079e2012-04-17 15:31:30 +01003284static void i965_write_fence_reg(struct drm_device *dev, int reg,
3285 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003286{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003287 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003288 int fence_reg;
3289 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003290
Imre Deak56c844e2013-01-07 21:47:34 +02003291 if (INTEL_INFO(dev)->gen >= 6) {
3292 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3293 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3294 } else {
3295 fence_reg = FENCE_REG_965_0;
3296 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3297 }
3298
Chris Wilsond18b9612013-07-10 13:36:23 +01003299 fence_reg += reg * 8;
3300
3301 /* To w/a incoherency with non-atomic 64-bit register updates,
3302 * we split the 64-bit update into two 32-bit writes. In order
3303 * for a partial fence not to be evaluated between writes, we
3304 * precede the update with write to turn off the fence register,
3305 * and only enable the fence as the last step.
3306 *
3307 * For extra levels of paranoia, we make sure each step lands
3308 * before applying the next step.
3309 */
3310 I915_WRITE(fence_reg, 0);
3311 POSTING_READ(fence_reg);
3312
Chris Wilson9ce079e2012-04-17 15:31:30 +01003313 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003314 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003315 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003316
Bob Paauweaf1a7302014-12-18 09:51:26 -08003317 /* Adjust fence size to match tiled area */
3318 if (obj->tiling_mode != I915_TILING_NONE) {
3319 uint32_t row_size = obj->stride *
3320 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3321 size = (size / row_size) * row_size;
3322 }
3323
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003324 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003325 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003326 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003327 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003328 if (obj->tiling_mode == I915_TILING_Y)
3329 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3330 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003331
Chris Wilsond18b9612013-07-10 13:36:23 +01003332 I915_WRITE(fence_reg + 4, val >> 32);
3333 POSTING_READ(fence_reg + 4);
3334
3335 I915_WRITE(fence_reg + 0, val);
3336 POSTING_READ(fence_reg);
3337 } else {
3338 I915_WRITE(fence_reg + 4, 0);
3339 POSTING_READ(fence_reg + 4);
3340 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003341}
3342
Chris Wilson9ce079e2012-04-17 15:31:30 +01003343static void i915_write_fence_reg(struct drm_device *dev, int reg,
3344 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003345{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003346 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003347 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003348
Chris Wilson9ce079e2012-04-17 15:31:30 +01003349 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003350 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003351 int pitch_val;
3352 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003353
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003354 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003355 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003356 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3357 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3358 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003359
3360 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3361 tile_width = 128;
3362 else
3363 tile_width = 512;
3364
3365 /* Note: pitch better be a power of two tile widths */
3366 pitch_val = obj->stride / tile_width;
3367 pitch_val = ffs(pitch_val) - 1;
3368
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003369 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003370 if (obj->tiling_mode == I915_TILING_Y)
3371 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3372 val |= I915_FENCE_SIZE_BITS(size);
3373 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3374 val |= I830_FENCE_REG_VALID;
3375 } else
3376 val = 0;
3377
3378 if (reg < 8)
3379 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003380 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003381 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003382
Chris Wilson9ce079e2012-04-17 15:31:30 +01003383 I915_WRITE(reg, val);
3384 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003385}
3386
Chris Wilson9ce079e2012-04-17 15:31:30 +01003387static void i830_write_fence_reg(struct drm_device *dev, int reg,
3388 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003389{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003390 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003391 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003392
Chris Wilson9ce079e2012-04-17 15:31:30 +01003393 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003394 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003395 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003396
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003397 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003398 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003399 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3400 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3401 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003402
Chris Wilson9ce079e2012-04-17 15:31:30 +01003403 pitch_val = obj->stride / 128;
3404 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003405
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003406 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003407 if (obj->tiling_mode == I915_TILING_Y)
3408 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3409 val |= I830_FENCE_SIZE_BITS(size);
3410 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3411 val |= I830_FENCE_REG_VALID;
3412 } else
3413 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003414
Chris Wilson9ce079e2012-04-17 15:31:30 +01003415 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3416 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3417}
3418
Chris Wilsond0a57782012-10-09 19:24:37 +01003419inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3420{
3421 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3422}
3423
Chris Wilson9ce079e2012-04-17 15:31:30 +01003424static void i915_gem_write_fence(struct drm_device *dev, int reg,
3425 struct drm_i915_gem_object *obj)
3426{
Chris Wilsond0a57782012-10-09 19:24:37 +01003427 struct drm_i915_private *dev_priv = dev->dev_private;
3428
3429 /* Ensure that all CPU reads are completed before installing a fence
3430 * and all writes before removing the fence.
3431 */
3432 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3433 mb();
3434
Daniel Vetter94a335d2013-07-17 14:51:28 +02003435 WARN(obj && (!obj->stride || !obj->tiling_mode),
3436 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3437 obj->stride, obj->tiling_mode);
3438
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003439 if (IS_GEN2(dev))
3440 i830_write_fence_reg(dev, reg, obj);
3441 else if (IS_GEN3(dev))
3442 i915_write_fence_reg(dev, reg, obj);
3443 else if (INTEL_INFO(dev)->gen >= 4)
3444 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003445
3446 /* And similarly be paranoid that no direct access to this region
3447 * is reordered to before the fence is installed.
3448 */
3449 if (i915_gem_object_needs_mb(obj))
3450 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003451}
3452
Chris Wilson61050802012-04-17 15:31:31 +01003453static inline int fence_number(struct drm_i915_private *dev_priv,
3454 struct drm_i915_fence_reg *fence)
3455{
3456 return fence - dev_priv->fence_regs;
3457}
3458
3459static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3460 struct drm_i915_fence_reg *fence,
3461 bool enable)
3462{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003463 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003464 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003465
Chris Wilson46a0b632013-07-10 13:36:24 +01003466 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003467
3468 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003469 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003470 fence->obj = obj;
3471 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3472 } else {
3473 obj->fence_reg = I915_FENCE_REG_NONE;
3474 fence->obj = NULL;
3475 list_del_init(&fence->lru_list);
3476 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003477 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003478}
3479
Chris Wilsond9e86c02010-11-10 16:40:20 +00003480static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003481i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003482{
John Harrison97b2a6a2014-11-24 18:49:26 +00003483 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003484 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003485 if (ret)
3486 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003487
John Harrison97b2a6a2014-11-24 18:49:26 +00003488 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003489 }
3490
3491 return 0;
3492}
3493
3494int
3495i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3496{
Chris Wilson61050802012-04-17 15:31:31 +01003497 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003498 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003499 int ret;
3500
Chris Wilsond0a57782012-10-09 19:24:37 +01003501 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003502 if (ret)
3503 return ret;
3504
Chris Wilson61050802012-04-17 15:31:31 +01003505 if (obj->fence_reg == I915_FENCE_REG_NONE)
3506 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003507
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003508 fence = &dev_priv->fence_regs[obj->fence_reg];
3509
Daniel Vetteraff10b302014-02-14 14:06:05 +01003510 if (WARN_ON(fence->pin_count))
3511 return -EBUSY;
3512
Chris Wilson61050802012-04-17 15:31:31 +01003513 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003514 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003515
3516 return 0;
3517}
3518
3519static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003520i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003521{
Daniel Vetterae3db242010-02-19 11:51:58 +01003522 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003523 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003524 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003525
3526 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003527 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003528 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3529 reg = &dev_priv->fence_regs[i];
3530 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003531 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003532
Chris Wilson1690e1e2011-12-14 13:57:08 +01003533 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003534 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003535 }
3536
Chris Wilsond9e86c02010-11-10 16:40:20 +00003537 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003538 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003539
3540 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003541 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003542 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003543 continue;
3544
Chris Wilson8fe301a2012-04-17 15:31:28 +01003545 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003546 }
3547
Chris Wilson5dce5b932014-01-20 10:17:36 +00003548deadlock:
3549 /* Wait for completion of pending flips which consume fences */
3550 if (intel_has_pending_fb_unpin(dev))
3551 return ERR_PTR(-EAGAIN);
3552
3553 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003554}
3555
Jesse Barnesde151cf2008-11-12 10:03:55 -08003556/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003557 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003558 * @obj: object to map through a fence reg
3559 *
3560 * When mapping objects through the GTT, userspace wants to be able to write
3561 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003562 * This function walks the fence regs looking for a free one for @obj,
3563 * stealing one if it can't find any.
3564 *
3565 * It then sets up the reg based on the object's properties: address, pitch
3566 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003567 *
3568 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003569 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003570int
Chris Wilson06d98132012-04-17 15:31:24 +01003571i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003572{
Chris Wilson05394f32010-11-08 19:18:58 +00003573 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003574 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003575 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003576 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003577 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003578
Chris Wilson14415742012-04-17 15:31:33 +01003579 /* Have we updated the tiling parameters upon the object and so
3580 * will need to serialise the write to the associated fence register?
3581 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003582 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003583 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003584 if (ret)
3585 return ret;
3586 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003587
Chris Wilsond9e86c02010-11-10 16:40:20 +00003588 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003589 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3590 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003591 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003592 list_move_tail(&reg->lru_list,
3593 &dev_priv->mm.fence_list);
3594 return 0;
3595 }
3596 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003597 if (WARN_ON(!obj->map_and_fenceable))
3598 return -EINVAL;
3599
Chris Wilson14415742012-04-17 15:31:33 +01003600 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003601 if (IS_ERR(reg))
3602 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003603
Chris Wilson14415742012-04-17 15:31:33 +01003604 if (reg->obj) {
3605 struct drm_i915_gem_object *old = reg->obj;
3606
Chris Wilsond0a57782012-10-09 19:24:37 +01003607 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003608 if (ret)
3609 return ret;
3610
Chris Wilson14415742012-04-17 15:31:33 +01003611 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003612 }
Chris Wilson14415742012-04-17 15:31:33 +01003613 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003614 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003615
Chris Wilson14415742012-04-17 15:31:33 +01003616 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003617
Chris Wilson9ce079e2012-04-17 15:31:30 +01003618 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003619}
3620
Chris Wilson4144f9b2014-09-11 08:43:48 +01003621static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003622 unsigned long cache_level)
3623{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003624 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003625 struct drm_mm_node *other;
3626
Chris Wilson4144f9b2014-09-11 08:43:48 +01003627 /*
3628 * On some machines we have to be careful when putting differing types
3629 * of snoopable memory together to avoid the prefetcher crossing memory
3630 * domains and dying. During vm initialisation, we decide whether or not
3631 * these constraints apply and set the drm_mm.color_adjust
3632 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003633 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003634 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003635 return true;
3636
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003637 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003638 return true;
3639
3640 if (list_empty(&gtt_space->node_list))
3641 return true;
3642
3643 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3644 if (other->allocated && !other->hole_follows && other->color != cache_level)
3645 return false;
3646
3647 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3648 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3649 return false;
3650
3651 return true;
3652}
3653
Jesse Barnesde151cf2008-11-12 10:03:55 -08003654/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003655 * Finds free space in the GTT aperture and binds the object or a view of it
3656 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003657 */
Daniel Vetter262de142014-02-14 14:01:20 +01003658static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003659i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3660 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003661 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003662 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003663 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003664{
Chris Wilson05394f32010-11-08 19:18:58 +00003665 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003666 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003667 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003668 unsigned long start =
3669 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3670 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003671 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003672 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003673 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003674
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003675 if (i915_is_ggtt(vm)) {
3676 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003677
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003678 if (WARN_ON(!ggtt_view))
3679 return ERR_PTR(-EINVAL);
3680
3681 view_size = i915_ggtt_view_size(obj, ggtt_view);
3682
3683 fence_size = i915_gem_get_gtt_size(dev,
3684 view_size,
3685 obj->tiling_mode);
3686 fence_alignment = i915_gem_get_gtt_alignment(dev,
3687 view_size,
3688 obj->tiling_mode,
3689 true);
3690 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3691 view_size,
3692 obj->tiling_mode,
3693 false);
3694 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3695 } else {
3696 fence_size = i915_gem_get_gtt_size(dev,
3697 obj->base.size,
3698 obj->tiling_mode);
3699 fence_alignment = i915_gem_get_gtt_alignment(dev,
3700 obj->base.size,
3701 obj->tiling_mode,
3702 true);
3703 unfenced_alignment =
3704 i915_gem_get_gtt_alignment(dev,
3705 obj->base.size,
3706 obj->tiling_mode,
3707 false);
3708 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3709 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003710
Eric Anholt673a3942008-07-30 12:06:12 -07003711 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003712 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003713 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003714 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003715 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3716 ggtt_view ? ggtt_view->type : 0,
3717 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003718 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003719 }
3720
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003721 /* If binding the object/GGTT view requires more space than the entire
3722 * aperture has, reject it early before evicting everything in a vain
3723 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003724 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003725 if (size > end) {
3726 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%u > %s aperture=%lu\n",
3727 ggtt_view ? ggtt_view->type : 0,
3728 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003729 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003730 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003731 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003732 }
3733
Chris Wilson37e680a2012-06-07 15:38:42 +01003734 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003735 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003736 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003737
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003738 i915_gem_object_pin_pages(obj);
3739
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003740 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3741 i915_gem_obj_lookup_or_create_vma(obj, vm);
3742
Daniel Vetter262de142014-02-14 14:01:20 +01003743 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003744 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003745
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003746search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003747 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003748 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003749 obj->cache_level,
3750 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003751 DRM_MM_SEARCH_DEFAULT,
3752 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003753 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003754 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003755 obj->cache_level,
3756 start, end,
3757 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003758 if (ret == 0)
3759 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003760
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003761 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003762 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003763 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003764 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003765 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003766 }
3767
Daniel Vetter74163902012-02-15 23:50:21 +01003768 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003769 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003770 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003771
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003772 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003773 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003774 if (ret)
3775 goto err_finish_gtt;
3776
Ben Widawsky35c20a62013-05-31 11:28:48 -07003777 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003778 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003779
Daniel Vetter262de142014-02-14 14:01:20 +01003780 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003781
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003782err_finish_gtt:
3783 i915_gem_gtt_finish_object(obj);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003784err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003785 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003786err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003787 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003788 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003789err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003790 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003791 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003792}
3793
Chris Wilson000433b2013-08-08 14:41:09 +01003794bool
Chris Wilson2c225692013-08-09 12:26:45 +01003795i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3796 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003797{
Eric Anholt673a3942008-07-30 12:06:12 -07003798 /* If we don't have a page list set up, then we're not pinned
3799 * to GPU, and we can ignore the cache flush because it'll happen
3800 * again at bind time.
3801 */
Chris Wilson05394f32010-11-08 19:18:58 +00003802 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003803 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003804
Imre Deak769ce462013-02-13 21:56:05 +02003805 /*
3806 * Stolen memory is always coherent with the GPU as it is explicitly
3807 * marked as wc by the system, or the system is cache-coherent.
3808 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003809 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003810 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003811
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003812 /* If the GPU is snooping the contents of the CPU cache,
3813 * we do not need to manually clear the CPU cache lines. However,
3814 * the caches are only snooped when the render cache is
3815 * flushed/invalidated. As we always have to emit invalidations
3816 * and flushes when moving into and out of the RENDER domain, correct
3817 * snooping behaviour occurs naturally as the result of our domain
3818 * tracking.
3819 */
Chris Wilson0f719792015-01-13 13:32:52 +00003820 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3821 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003822 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003823 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003824
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003825 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003826 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003827 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003828
3829 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003830}
3831
3832/** Flushes the GTT write domain for the object if it's dirty. */
3833static void
Chris Wilson05394f32010-11-08 19:18:58 +00003834i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003835{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003836 uint32_t old_write_domain;
3837
Chris Wilson05394f32010-11-08 19:18:58 +00003838 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003839 return;
3840
Chris Wilson63256ec2011-01-04 18:42:07 +00003841 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003842 * to it immediately go to main memory as far as we know, so there's
3843 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003844 *
3845 * However, we do have to enforce the order so that all writes through
3846 * the GTT land before any writes to the device, such as updates to
3847 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003848 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003849 wmb();
3850
Chris Wilson05394f32010-11-08 19:18:58 +00003851 old_write_domain = obj->base.write_domain;
3852 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003853
Daniel Vetterf99d7062014-06-19 16:01:59 +02003854 intel_fb_obj_flush(obj, false);
3855
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003856 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003857 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003858 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003859}
3860
3861/** Flushes the CPU write domain for the object if it's dirty. */
3862static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003863i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003864{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003865 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003866
Chris Wilson05394f32010-11-08 19:18:58 +00003867 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003868 return;
3869
Daniel Vettere62b59e2015-01-21 14:53:48 +01003870 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003871 i915_gem_chipset_flush(obj->base.dev);
3872
Chris Wilson05394f32010-11-08 19:18:58 +00003873 old_write_domain = obj->base.write_domain;
3874 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003875
Daniel Vetterf99d7062014-06-19 16:01:59 +02003876 intel_fb_obj_flush(obj, false);
3877
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003878 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003879 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003880 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003881}
3882
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003883/**
3884 * Moves a single object to the GTT read, and possibly write domain.
3885 *
3886 * This function returns when the move is complete, including waiting on
3887 * flushes to occur.
3888 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003889int
Chris Wilson20217462010-11-23 15:26:33 +00003890i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003891{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003892 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303893 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003894 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003895
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003896 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3897 return 0;
3898
Chris Wilson0201f1e2012-07-20 12:41:01 +01003899 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003900 if (ret)
3901 return ret;
3902
Chris Wilson43566de2015-01-02 16:29:29 +05303903 /* Flush and acquire obj->pages so that we are coherent through
3904 * direct access in memory with previous cached writes through
3905 * shmemfs and that our cache domain tracking remains valid.
3906 * For example, if the obj->filp was moved to swap without us
3907 * being notified and releasing the pages, we would mistakenly
3908 * continue to assume that the obj remained out of the CPU cached
3909 * domain.
3910 */
3911 ret = i915_gem_object_get_pages(obj);
3912 if (ret)
3913 return ret;
3914
Daniel Vettere62b59e2015-01-21 14:53:48 +01003915 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003916
Chris Wilsond0a57782012-10-09 19:24:37 +01003917 /* Serialise direct access to this object with the barriers for
3918 * coherent writes from the GPU, by effectively invalidating the
3919 * GTT domain upon first access.
3920 */
3921 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3922 mb();
3923
Chris Wilson05394f32010-11-08 19:18:58 +00003924 old_write_domain = obj->base.write_domain;
3925 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003926
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003927 /* It should now be out of any other write domains, and we can update
3928 * the domain values for our changes.
3929 */
Chris Wilson05394f32010-11-08 19:18:58 +00003930 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3931 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003932 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003933 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3934 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3935 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003936 }
3937
Daniel Vetterf99d7062014-06-19 16:01:59 +02003938 if (write)
Paulo Zanonia4001f12015-02-13 17:23:44 -02003939 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003940
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003941 trace_i915_gem_object_change_domain(obj,
3942 old_read_domains,
3943 old_write_domain);
3944
Chris Wilson8325a092012-04-24 15:52:35 +01003945 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303946 vma = i915_gem_obj_to_ggtt(obj);
3947 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003948 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303949 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003950
Eric Anholte47c68e2008-11-14 13:35:19 -08003951 return 0;
3952}
3953
Chris Wilsone4ffd172011-04-04 09:44:39 +01003954int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3955 enum i915_cache_level cache_level)
3956{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003957 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003958 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003959 int ret;
3960
3961 if (obj->cache_level == cache_level)
3962 return 0;
3963
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003964 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003965 DRM_DEBUG("can not change the cache level of pinned objects\n");
3966 return -EBUSY;
3967 }
3968
Chris Wilsondf6f7832014-03-21 07:40:56 +00003969 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003970 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003971 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003972 if (ret)
3973 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003974 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003975 }
3976
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003977 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson2e2f3512015-04-27 13:41:14 +01003978 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003979 if (ret)
3980 return ret;
3981
3982 i915_gem_object_finish_gtt(obj);
3983
3984 /* Before SandyBridge, you could not use tiling or fence
3985 * registers with snooped memory, so relinquish any fences
3986 * currently pointing to our region in the aperture.
3987 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003988 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003989 ret = i915_gem_object_put_fence(obj);
3990 if (ret)
3991 return ret;
3992 }
3993
Ben Widawsky6f65e292013-12-06 14:10:56 -08003994 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003995 if (drm_mm_node_allocated(&vma->node)) {
3996 ret = i915_vma_bind(vma, cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -07003997 PIN_UPDATE);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003998 if (ret)
3999 return ret;
4000 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004001 }
4002
Chris Wilson2c225692013-08-09 12:26:45 +01004003 list_for_each_entry(vma, &obj->vma_list, vma_link)
4004 vma->node.color = cache_level;
4005 obj->cache_level = cache_level;
4006
Chris Wilson0f719792015-01-13 13:32:52 +00004007 if (obj->cache_dirty &&
4008 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
4009 cpu_write_needs_clflush(obj)) {
4010 if (i915_gem_clflush_object(obj, true))
4011 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004012 }
4013
Chris Wilsone4ffd172011-04-04 09:44:39 +01004014 return 0;
4015}
4016
Ben Widawsky199adf42012-09-21 17:01:20 -07004017int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4018 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004019{
Ben Widawsky199adf42012-09-21 17:01:20 -07004020 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004021 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004022
4023 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004024 if (&obj->base == NULL)
4025 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004026
Chris Wilson651d7942013-08-08 14:41:10 +01004027 switch (obj->cache_level) {
4028 case I915_CACHE_LLC:
4029 case I915_CACHE_L3_LLC:
4030 args->caching = I915_CACHING_CACHED;
4031 break;
4032
Chris Wilson4257d3b2013-08-08 14:41:11 +01004033 case I915_CACHE_WT:
4034 args->caching = I915_CACHING_DISPLAY;
4035 break;
4036
Chris Wilson651d7942013-08-08 14:41:10 +01004037 default:
4038 args->caching = I915_CACHING_NONE;
4039 break;
4040 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004041
Chris Wilson432be692015-05-07 12:14:55 +01004042 drm_gem_object_unreference_unlocked(&obj->base);
4043 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004044}
4045
Ben Widawsky199adf42012-09-21 17:01:20 -07004046int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4047 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004048{
Ben Widawsky199adf42012-09-21 17:01:20 -07004049 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004050 struct drm_i915_gem_object *obj;
4051 enum i915_cache_level level;
4052 int ret;
4053
Ben Widawsky199adf42012-09-21 17:01:20 -07004054 switch (args->caching) {
4055 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004056 level = I915_CACHE_NONE;
4057 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004058 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004059 level = I915_CACHE_LLC;
4060 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004061 case I915_CACHING_DISPLAY:
4062 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4063 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004064 default:
4065 return -EINVAL;
4066 }
4067
Ben Widawsky3bc29132012-09-26 16:15:20 -07004068 ret = i915_mutex_lock_interruptible(dev);
4069 if (ret)
4070 return ret;
4071
Chris Wilsone6994ae2012-07-10 10:27:08 +01004072 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4073 if (&obj->base == NULL) {
4074 ret = -ENOENT;
4075 goto unlock;
4076 }
4077
4078 ret = i915_gem_object_set_cache_level(obj, level);
4079
4080 drm_gem_object_unreference(&obj->base);
4081unlock:
4082 mutex_unlock(&dev->struct_mutex);
4083 return ret;
4084}
4085
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004086/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004087 * Prepare buffer for display plane (scanout, cursors, etc).
4088 * Can be called from an uninterruptible phase (modesetting) and allows
4089 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004090 */
4091int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004092i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4093 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004094 struct intel_engine_cs *pipelined,
4095 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004096{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004097 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004098 int ret;
4099
Chris Wilsonb4716182015-04-27 13:41:17 +01004100 ret = i915_gem_object_sync(obj, pipelined);
4101 if (ret)
4102 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004103
Chris Wilsoncc98b412013-08-09 12:25:09 +01004104 /* Mark the pin_display early so that we account for the
4105 * display coherency whilst setting up the cache domains.
4106 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004107 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004108
Eric Anholta7ef0642011-03-29 16:59:54 -07004109 /* The display engine is not coherent with the LLC cache on gen6. As
4110 * a result, we make sure that the pinning that is about to occur is
4111 * done with uncached PTEs. This is lowest common denominator for all
4112 * chipsets.
4113 *
4114 * However for gen6+, we could do better by using the GFDT bit instead
4115 * of uncaching, which would allow us to flush all the LLC-cached data
4116 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4117 */
Chris Wilson651d7942013-08-08 14:41:10 +01004118 ret = i915_gem_object_set_cache_level(obj,
4119 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004120 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004121 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004122
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004123 /* As the user may map the buffer once pinned in the display plane
4124 * (e.g. libkms for the bootup splash), we have to ensure that we
4125 * always use map_and_fenceable for all scanout buffers.
4126 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004127 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4128 view->type == I915_GGTT_VIEW_NORMAL ?
4129 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004130 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004131 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004132
Daniel Vettere62b59e2015-01-21 14:53:48 +01004133 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004134
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004135 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004136 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004137
4138 /* It should now be out of any other write domains, and we can update
4139 * the domain values for our changes.
4140 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004141 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004142 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004143
4144 trace_i915_gem_object_change_domain(obj,
4145 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004146 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004147
4148 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004149
4150err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004151 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004152 return ret;
4153}
4154
4155void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004156i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4157 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004158{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004159 if (WARN_ON(obj->pin_display == 0))
4160 return;
4161
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004162 i915_gem_object_ggtt_unpin_view(obj, view);
4163
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004164 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004165}
4166
Eric Anholte47c68e2008-11-14 13:35:19 -08004167/**
4168 * Moves a single object to the CPU read, and possibly write domain.
4169 *
4170 * This function returns when the move is complete, including waiting on
4171 * flushes to occur.
4172 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004173int
Chris Wilson919926a2010-11-12 13:42:53 +00004174i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004175{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004176 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004177 int ret;
4178
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004179 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4180 return 0;
4181
Chris Wilson0201f1e2012-07-20 12:41:01 +01004182 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004183 if (ret)
4184 return ret;
4185
Eric Anholte47c68e2008-11-14 13:35:19 -08004186 i915_gem_object_flush_gtt_write_domain(obj);
4187
Chris Wilson05394f32010-11-08 19:18:58 +00004188 old_write_domain = obj->base.write_domain;
4189 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004190
Eric Anholte47c68e2008-11-14 13:35:19 -08004191 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004192 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004193 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004194
Chris Wilson05394f32010-11-08 19:18:58 +00004195 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004196 }
4197
4198 /* It should now be out of any other write domains, and we can update
4199 * the domain values for our changes.
4200 */
Chris Wilson05394f32010-11-08 19:18:58 +00004201 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004202
4203 /* If we're writing through the CPU, then the GPU read domains will
4204 * need to be invalidated at next use.
4205 */
4206 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004207 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4208 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004209 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004210
Daniel Vetterf99d7062014-06-19 16:01:59 +02004211 if (write)
Paulo Zanonia4001f12015-02-13 17:23:44 -02004212 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004213
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004214 trace_i915_gem_object_change_domain(obj,
4215 old_read_domains,
4216 old_write_domain);
4217
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004218 return 0;
4219}
4220
Eric Anholt673a3942008-07-30 12:06:12 -07004221/* Throttle our rendering by waiting until the ring has completed our requests
4222 * emitted over 20 msec ago.
4223 *
Eric Anholtb9624422009-06-03 07:27:35 +00004224 * Note that if we were to use the current jiffies each time around the loop,
4225 * we wouldn't escape the function with any frames outstanding if the time to
4226 * render a frame was over 20ms.
4227 *
Eric Anholt673a3942008-07-30 12:06:12 -07004228 * This should get us reasonable parallelism between CPU and GPU but also
4229 * relatively low latency when blocking on a particular request to finish.
4230 */
4231static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004232i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004233{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004234 struct drm_i915_private *dev_priv = dev->dev_private;
4235 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004236 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
John Harrison54fb2412014-11-24 18:49:27 +00004237 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004238 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004239 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004240
Daniel Vetter308887a2012-11-14 17:14:06 +01004241 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4242 if (ret)
4243 return ret;
4244
4245 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4246 if (ret)
4247 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004248
Chris Wilson1c255952010-09-26 11:03:27 +01004249 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004250 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004251 if (time_after_eq(request->emitted_jiffies, recent_enough))
4252 break;
4253
John Harrison54fb2412014-11-24 18:49:27 +00004254 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004255 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004256 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004257 if (target)
4258 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004259 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004260
John Harrison54fb2412014-11-24 18:49:27 +00004261 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004262 return 0;
4263
John Harrison9c654812014-11-24 18:49:35 +00004264 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004265 if (ret == 0)
4266 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004267
Chris Wilson41037f92015-03-27 11:01:36 +00004268 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004269
Eric Anholt673a3942008-07-30 12:06:12 -07004270 return ret;
4271}
4272
Chris Wilsond23db882014-05-23 08:48:08 +02004273static bool
4274i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4275{
4276 struct drm_i915_gem_object *obj = vma->obj;
4277
4278 if (alignment &&
4279 vma->node.start & (alignment - 1))
4280 return true;
4281
4282 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4283 return true;
4284
4285 if (flags & PIN_OFFSET_BIAS &&
4286 vma->node.start < (flags & PIN_OFFSET_MASK))
4287 return true;
4288
4289 return false;
4290}
4291
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004292static int
4293i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4294 struct i915_address_space *vm,
4295 const struct i915_ggtt_view *ggtt_view,
4296 uint32_t alignment,
4297 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004298{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004299 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004300 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004301 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004302 int ret;
4303
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004304 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4305 return -ENODEV;
4306
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004307 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004308 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004309
Chris Wilsonc826c442014-10-31 13:53:53 +00004310 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4311 return -EINVAL;
4312
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004313 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4314 return -EINVAL;
4315
4316 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4317 i915_gem_obj_to_vma(obj, vm);
4318
4319 if (IS_ERR(vma))
4320 return PTR_ERR(vma);
4321
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004322 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004323 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4324 return -EBUSY;
4325
Chris Wilsond23db882014-05-23 08:48:08 +02004326 if (i915_vma_misplaced(vma, alignment, flags)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004327 unsigned long offset;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004328 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004329 i915_gem_obj_offset(obj, vm);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004330 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004331 "bo is already pinned in %s with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004332 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004333 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004334 ggtt_view ? "ggtt" : "ppgtt",
4335 offset,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004336 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004337 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004338 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004339 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004340 if (ret)
4341 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004342
4343 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004344 }
4345 }
4346
Chris Wilsonef79e172014-10-31 13:53:52 +00004347 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004348 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004349 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4350 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004351 if (IS_ERR(vma))
4352 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004353 } else {
4354 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004355 if (ret)
4356 return ret;
4357 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004358
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004359 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4360 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004361 bool mappable, fenceable;
4362 u32 fence_size, fence_alignment;
4363
4364 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4365 obj->base.size,
4366 obj->tiling_mode);
4367 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4368 obj->base.size,
4369 obj->tiling_mode,
4370 true);
4371
4372 fenceable = (vma->node.size == fence_size &&
4373 (vma->node.start & (fence_alignment - 1)) == 0);
4374
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004375 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004376 dev_priv->gtt.mappable_end);
4377
4378 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004379
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004380 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4381 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004382
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004383 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004384 return 0;
4385}
4386
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004387int
4388i915_gem_object_pin(struct drm_i915_gem_object *obj,
4389 struct i915_address_space *vm,
4390 uint32_t alignment,
4391 uint64_t flags)
4392{
4393 return i915_gem_object_do_pin(obj, vm,
4394 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4395 alignment, flags);
4396}
4397
4398int
4399i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4400 const struct i915_ggtt_view *view,
4401 uint32_t alignment,
4402 uint64_t flags)
4403{
4404 if (WARN_ONCE(!view, "no view specified"))
4405 return -EINVAL;
4406
4407 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004408 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004409}
4410
Eric Anholt673a3942008-07-30 12:06:12 -07004411void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004412i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4413 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004414{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004415 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004416
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004417 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004418 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004419 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004420
Chris Wilson30154652015-04-07 17:28:24 +01004421 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004422}
4423
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004424bool
4425i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4426{
4427 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4428 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4429 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4430
4431 WARN_ON(!ggtt_vma ||
4432 dev_priv->fence_regs[obj->fence_reg].pin_count >
4433 ggtt_vma->pin_count);
4434 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4435 return true;
4436 } else
4437 return false;
4438}
4439
4440void
4441i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4442{
4443 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4444 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4445 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4446 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4447 }
4448}
4449
Eric Anholt673a3942008-07-30 12:06:12 -07004450int
Eric Anholt673a3942008-07-30 12:06:12 -07004451i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004452 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004453{
4454 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004455 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004456 int ret;
4457
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004458 ret = i915_mutex_lock_interruptible(dev);
4459 if (ret)
4460 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004461
Chris Wilson05394f32010-11-08 19:18:58 +00004462 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004463 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004464 ret = -ENOENT;
4465 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004466 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004467
Chris Wilson0be555b2010-08-04 15:36:30 +01004468 /* Count all active objects as busy, even if they are currently not used
4469 * by the gpu. Users of this interface expect objects to eventually
4470 * become non-busy without any further actions, therefore emit any
4471 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004472 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004473 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004474 if (ret)
4475 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004476
Chris Wilsonb4716182015-04-27 13:41:17 +01004477 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4478 args->busy = obj->active << 16;
4479 if (obj->last_write_req)
4480 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004481
Chris Wilsonb4716182015-04-27 13:41:17 +01004482unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004483 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004484unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004485 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004486 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004487}
4488
4489int
4490i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4491 struct drm_file *file_priv)
4492{
Akshay Joshi0206e352011-08-16 15:34:10 -04004493 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004494}
4495
Chris Wilson3ef94da2009-09-14 16:50:29 +01004496int
4497i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4498 struct drm_file *file_priv)
4499{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004500 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004501 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004502 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004503 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004504
4505 switch (args->madv) {
4506 case I915_MADV_DONTNEED:
4507 case I915_MADV_WILLNEED:
4508 break;
4509 default:
4510 return -EINVAL;
4511 }
4512
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004513 ret = i915_mutex_lock_interruptible(dev);
4514 if (ret)
4515 return ret;
4516
Chris Wilson05394f32010-11-08 19:18:58 +00004517 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004518 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004519 ret = -ENOENT;
4520 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004521 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004522
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004523 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004524 ret = -EINVAL;
4525 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004526 }
4527
Daniel Vetter656bfa32014-11-20 09:26:30 +01004528 if (obj->pages &&
4529 obj->tiling_mode != I915_TILING_NONE &&
4530 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4531 if (obj->madv == I915_MADV_WILLNEED)
4532 i915_gem_object_unpin_pages(obj);
4533 if (args->madv == I915_MADV_WILLNEED)
4534 i915_gem_object_pin_pages(obj);
4535 }
4536
Chris Wilson05394f32010-11-08 19:18:58 +00004537 if (obj->madv != __I915_MADV_PURGED)
4538 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004539
Chris Wilson6c085a72012-08-20 11:40:46 +02004540 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004541 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004542 i915_gem_object_truncate(obj);
4543
Chris Wilson05394f32010-11-08 19:18:58 +00004544 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004545
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004546out:
Chris Wilson05394f32010-11-08 19:18:58 +00004547 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004548unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004549 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004550 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004551}
4552
Chris Wilson37e680a2012-06-07 15:38:42 +01004553void i915_gem_object_init(struct drm_i915_gem_object *obj,
4554 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004555{
Chris Wilsonb4716182015-04-27 13:41:17 +01004556 int i;
4557
Ben Widawsky35c20a62013-05-31 11:28:48 -07004558 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004559 for (i = 0; i < I915_NUM_RINGS; i++)
4560 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004561 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004562 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004563 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004564
Chris Wilson37e680a2012-06-07 15:38:42 +01004565 obj->ops = ops;
4566
Chris Wilson0327d6b2012-08-11 15:41:06 +01004567 obj->fence_reg = I915_FENCE_REG_NONE;
4568 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004569
4570 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4571}
4572
Chris Wilson37e680a2012-06-07 15:38:42 +01004573static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4574 .get_pages = i915_gem_object_get_pages_gtt,
4575 .put_pages = i915_gem_object_put_pages_gtt,
4576};
4577
Chris Wilson05394f32010-11-08 19:18:58 +00004578struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4579 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004580{
Daniel Vetterc397b902010-04-09 19:05:07 +00004581 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004582 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004583 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004584
Chris Wilson42dcedd2012-11-15 11:32:30 +00004585 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004586 if (obj == NULL)
4587 return NULL;
4588
4589 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004590 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004591 return NULL;
4592 }
4593
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004594 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4595 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4596 /* 965gm cannot relocate objects above 4GiB. */
4597 mask &= ~__GFP_HIGHMEM;
4598 mask |= __GFP_DMA32;
4599 }
4600
Al Viro496ad9a2013-01-23 17:07:38 -05004601 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004602 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004603
Chris Wilson37e680a2012-06-07 15:38:42 +01004604 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004605
Daniel Vetterc397b902010-04-09 19:05:07 +00004606 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4607 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4608
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004609 if (HAS_LLC(dev)) {
4610 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004611 * cache) for about a 10% performance improvement
4612 * compared to uncached. Graphics requests other than
4613 * display scanout are coherent with the CPU in
4614 * accessing this cache. This means in this mode we
4615 * don't need to clflush on the CPU side, and on the
4616 * GPU side we only need to flush internal caches to
4617 * get data visible to the CPU.
4618 *
4619 * However, we maintain the display planes as UC, and so
4620 * need to rebind when first used as such.
4621 */
4622 obj->cache_level = I915_CACHE_LLC;
4623 } else
4624 obj->cache_level = I915_CACHE_NONE;
4625
Daniel Vetterd861e332013-07-24 23:25:03 +02004626 trace_i915_gem_object_create(obj);
4627
Chris Wilson05394f32010-11-08 19:18:58 +00004628 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004629}
4630
Chris Wilson340fbd82014-05-22 09:16:52 +01004631static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4632{
4633 /* If we are the last user of the backing storage (be it shmemfs
4634 * pages or stolen etc), we know that the pages are going to be
4635 * immediately released. In this case, we can then skip copying
4636 * back the contents from the GPU.
4637 */
4638
4639 if (obj->madv != I915_MADV_WILLNEED)
4640 return false;
4641
4642 if (obj->base.filp == NULL)
4643 return true;
4644
4645 /* At first glance, this looks racy, but then again so would be
4646 * userspace racing mmap against close. However, the first external
4647 * reference to the filp can only be obtained through the
4648 * i915_gem_mmap_ioctl() which safeguards us against the user
4649 * acquiring such a reference whilst we are in the middle of
4650 * freeing the object.
4651 */
4652 return atomic_long_read(&obj->base.filp->f_count) == 1;
4653}
4654
Chris Wilson1488fc02012-04-24 15:47:31 +01004655void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004656{
Chris Wilson1488fc02012-04-24 15:47:31 +01004657 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004658 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004659 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004660 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004661
Paulo Zanonif65c9162013-11-27 18:20:34 -02004662 intel_runtime_pm_get(dev_priv);
4663
Chris Wilson26e12f892011-03-20 11:20:19 +00004664 trace_i915_gem_object_destroy(obj);
4665
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004666 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004667 int ret;
4668
4669 vma->pin_count = 0;
4670 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004671 if (WARN_ON(ret == -ERESTARTSYS)) {
4672 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004673
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004674 was_interruptible = dev_priv->mm.interruptible;
4675 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004676
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004677 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004678
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004679 dev_priv->mm.interruptible = was_interruptible;
4680 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004681 }
4682
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004683 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4684 * before progressing. */
4685 if (obj->stolen)
4686 i915_gem_object_unpin_pages(obj);
4687
Daniel Vettera071fa02014-06-18 23:28:09 +02004688 WARN_ON(obj->frontbuffer_bits);
4689
Daniel Vetter656bfa32014-11-20 09:26:30 +01004690 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4691 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4692 obj->tiling_mode != I915_TILING_NONE)
4693 i915_gem_object_unpin_pages(obj);
4694
Ben Widawsky401c29f2013-05-31 11:28:47 -07004695 if (WARN_ON(obj->pages_pin_count))
4696 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004697 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004698 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004699 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004700 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004701
Chris Wilson9da3da62012-06-01 15:20:22 +01004702 BUG_ON(obj->pages);
4703
Chris Wilson2f745ad2012-09-04 21:02:58 +01004704 if (obj->base.import_attach)
4705 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004706
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004707 if (obj->ops->release)
4708 obj->ops->release(obj);
4709
Chris Wilson05394f32010-11-08 19:18:58 +00004710 drm_gem_object_release(&obj->base);
4711 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004712
Chris Wilson05394f32010-11-08 19:18:58 +00004713 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004714 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004715
4716 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004717}
4718
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004719struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4720 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004721{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004722 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004723 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4724 if (i915_is_ggtt(vma->vm) &&
4725 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4726 continue;
4727 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004728 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004729 }
4730 return NULL;
4731}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004732
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004733struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4734 const struct i915_ggtt_view *view)
4735{
4736 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4737 struct i915_vma *vma;
4738
4739 if (WARN_ONCE(!view, "no view specified"))
4740 return ERR_PTR(-EINVAL);
4741
4742 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004743 if (vma->vm == ggtt &&
4744 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004745 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004746 return NULL;
4747}
4748
Ben Widawsky2f633152013-07-17 12:19:03 -07004749void i915_gem_vma_destroy(struct i915_vma *vma)
4750{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004751 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004752 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004753
4754 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4755 if (!list_empty(&vma->exec_list))
4756 return;
4757
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004758 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004759
Daniel Vetter841cd772014-08-06 15:04:48 +02004760 if (!i915_is_ggtt(vm))
4761 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004762
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004763 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004764
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004765 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004766}
4767
Chris Wilsone3efda42014-04-09 09:19:41 +01004768static void
4769i915_gem_stop_ringbuffers(struct drm_device *dev)
4770{
4771 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004772 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004773 int i;
4774
4775 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004776 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004777}
4778
Jesse Barnes5669fca2009-02-17 15:13:31 -08004779int
Chris Wilson45c5f202013-10-16 11:50:01 +01004780i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004781{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004782 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004783 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004784
Chris Wilson45c5f202013-10-16 11:50:01 +01004785 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004786 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004787 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004788 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004789
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004790 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004791
Chris Wilsone3efda42014-04-09 09:19:41 +01004792 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004793 mutex_unlock(&dev->struct_mutex);
4794
Chris Wilson737b1502015-01-26 18:03:03 +02004795 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004796 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004797 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004798
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004799 /* Assert that we sucessfully flushed all the work and
4800 * reset the GPU back to its idle, low power state.
4801 */
4802 WARN_ON(dev_priv->mm.busy);
4803
Eric Anholt673a3942008-07-30 12:06:12 -07004804 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004805
4806err:
4807 mutex_unlock(&dev->struct_mutex);
4808 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004809}
4810
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004811int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004812{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004813 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004814 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004815 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4816 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004817 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004818
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004819 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004820 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004821
Ben Widawskyc3787e22013-09-17 21:12:44 -07004822 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4823 if (ret)
4824 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004825
Ben Widawskyc3787e22013-09-17 21:12:44 -07004826 /*
4827 * Note: We do not worry about the concurrent register cacheline hang
4828 * here because no other code should access these registers other than
4829 * at initialization time.
4830 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004831 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004832 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4833 intel_ring_emit(ring, reg_base + i);
4834 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004835 }
4836
Ben Widawskyc3787e22013-09-17 21:12:44 -07004837 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004838
Ben Widawskyc3787e22013-09-17 21:12:44 -07004839 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004840}
4841
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004842void i915_gem_init_swizzling(struct drm_device *dev)
4843{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004844 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004845
Daniel Vetter11782b02012-01-31 16:47:55 +01004846 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004847 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4848 return;
4849
4850 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4851 DISP_TILE_SURFACE_SWIZZLING);
4852
Daniel Vetter11782b02012-01-31 16:47:55 +01004853 if (IS_GEN5(dev))
4854 return;
4855
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004856 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4857 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004858 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004859 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004860 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004861 else if (IS_GEN8(dev))
4862 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004863 else
4864 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004865}
Daniel Vettere21af882012-02-09 20:53:27 +01004866
Chris Wilson67b1b572012-07-05 23:49:40 +01004867static bool
4868intel_enable_blt(struct drm_device *dev)
4869{
4870 if (!HAS_BLT(dev))
4871 return false;
4872
4873 /* The blitter was dysfunctional on early prototypes */
4874 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4875 DRM_INFO("BLT not supported on this pre-production hardware;"
4876 " graphics performance will be degraded.\n");
4877 return false;
4878 }
4879
4880 return true;
4881}
4882
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004883static void init_unused_ring(struct drm_device *dev, u32 base)
4884{
4885 struct drm_i915_private *dev_priv = dev->dev_private;
4886
4887 I915_WRITE(RING_CTL(base), 0);
4888 I915_WRITE(RING_HEAD(base), 0);
4889 I915_WRITE(RING_TAIL(base), 0);
4890 I915_WRITE(RING_START(base), 0);
4891}
4892
4893static void init_unused_rings(struct drm_device *dev)
4894{
4895 if (IS_I830(dev)) {
4896 init_unused_ring(dev, PRB1_BASE);
4897 init_unused_ring(dev, SRB0_BASE);
4898 init_unused_ring(dev, SRB1_BASE);
4899 init_unused_ring(dev, SRB2_BASE);
4900 init_unused_ring(dev, SRB3_BASE);
4901 } else if (IS_GEN2(dev)) {
4902 init_unused_ring(dev, SRB0_BASE);
4903 init_unused_ring(dev, SRB1_BASE);
4904 } else if (IS_GEN3(dev)) {
4905 init_unused_ring(dev, PRB1_BASE);
4906 init_unused_ring(dev, PRB2_BASE);
4907 }
4908}
4909
Oscar Mateoa83014d2014-07-24 17:04:21 +01004910int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004911{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004912 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004913 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004914
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004915 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004916 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004917 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004918
4919 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004920 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004921 if (ret)
4922 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004923 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004924
Chris Wilson67b1b572012-07-05 23:49:40 +01004925 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004926 ret = intel_init_blt_ring_buffer(dev);
4927 if (ret)
4928 goto cleanup_bsd_ring;
4929 }
4930
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004931 if (HAS_VEBOX(dev)) {
4932 ret = intel_init_vebox_ring_buffer(dev);
4933 if (ret)
4934 goto cleanup_blt_ring;
4935 }
4936
Zhao Yakui845f74a2014-04-17 10:37:37 +08004937 if (HAS_BSD2(dev)) {
4938 ret = intel_init_bsd2_ring_buffer(dev);
4939 if (ret)
4940 goto cleanup_vebox_ring;
4941 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004942
Mika Kuoppala99433932013-01-22 14:12:17 +02004943 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4944 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004945 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004946
4947 return 0;
4948
Zhao Yakui845f74a2014-04-17 10:37:37 +08004949cleanup_bsd2_ring:
4950 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004951cleanup_vebox_ring:
4952 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004953cleanup_blt_ring:
4954 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4955cleanup_bsd_ring:
4956 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4957cleanup_render_ring:
4958 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4959
4960 return ret;
4961}
4962
4963int
4964i915_gem_init_hw(struct drm_device *dev)
4965{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004966 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004967 struct intel_engine_cs *ring;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004968 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004969
4970 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4971 return -EIO;
4972
Chris Wilson5e4f5182015-02-13 14:35:59 +00004973 /* Double layer security blanket, see i915_gem_init() */
4974 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4975
Ben Widawsky59124502013-07-04 11:02:05 -07004976 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004977 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004978
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004979 if (IS_HASWELL(dev))
4980 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4981 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004982
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004983 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004984 if (IS_IVYBRIDGE(dev)) {
4985 u32 temp = I915_READ(GEN7_MSG_CTL);
4986 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4987 I915_WRITE(GEN7_MSG_CTL, temp);
4988 } else if (INTEL_INFO(dev)->gen >= 7) {
4989 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4990 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4991 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4992 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004993 }
4994
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004995 i915_gem_init_swizzling(dev);
4996
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004997 /*
4998 * At least 830 can leave some of the unused rings
4999 * "active" (ie. head != tail) after resume which
5000 * will prevent c3 entry. Makes sure all unused rings
5001 * are totally idle.
5002 */
5003 init_unused_rings(dev);
5004
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005005 for_each_ring(ring, dev_priv, i) {
5006 ret = ring->init_hw(ring);
5007 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005008 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005009 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005010
Ben Widawskyc3787e22013-09-17 21:12:44 -07005011 for (i = 0; i < NUM_L3_SLICES(dev); i++)
5012 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
5013
David Woodhousef48a0162015-01-20 17:21:42 +00005014 ret = i915_ppgtt_init_hw(dev);
5015 if (ret && ret != -EIO) {
5016 DRM_ERROR("PPGTT enable failed %d\n", ret);
5017 i915_gem_cleanup_ringbuffer(dev);
5018 }
5019
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005020 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01005021 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005022 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01005023 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02005024
Chris Wilson5e4f5182015-02-13 14:35:59 +00005025 goto out;
Daniel Vetter82460d92014-08-06 20:19:53 +02005026 }
5027
Chris Wilson5e4f5182015-02-13 14:35:59 +00005028out:
5029 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005030 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005031}
5032
Chris Wilson1070a422012-04-24 15:47:41 +01005033int i915_gem_init(struct drm_device *dev)
5034{
5035 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005036 int ret;
5037
Oscar Mateo127f1002014-07-24 17:04:11 +01005038 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
5039 i915.enable_execlists);
5040
Chris Wilson1070a422012-04-24 15:47:41 +01005041 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005042
5043 if (IS_VALLEYVIEW(dev)) {
5044 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03005045 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
5046 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
5047 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08005048 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
5049 }
5050
Oscar Mateoa83014d2014-07-24 17:04:21 +01005051 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005052 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005053 dev_priv->gt.init_rings = i915_gem_init_rings;
5054 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
5055 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005056 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005057 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005058 dev_priv->gt.init_rings = intel_logical_rings_init;
5059 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
5060 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005061 }
5062
Chris Wilson5e4f5182015-02-13 14:35:59 +00005063 /* This is just a security blanket to placate dragons.
5064 * On some systems, we very sporadically observe that the first TLBs
5065 * used by the CS may be stale, despite us poking the TLB reset. If
5066 * we hold the forcewake during initialisation these problems
5067 * just magically go away.
5068 */
5069 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5070
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005071 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005072 if (ret)
5073 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005074
Ben Widawskyd7e50082012-12-18 10:31:25 -08005075 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005076
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005077 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005078 if (ret)
5079 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005080
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005081 ret = dev_priv->gt.init_rings(dev);
5082 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005083 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005084
5085 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005086 if (ret == -EIO) {
5087 /* Allow ring initialisation to fail by marking the GPU as
5088 * wedged. But we only want to do this where the GPU is angry,
5089 * for all other failure, such as an allocation failure, bail.
5090 */
5091 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
5092 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
5093 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005094 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005095
5096out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005097 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005098 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005099
Chris Wilson60990322014-04-09 09:19:42 +01005100 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005101}
5102
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005103void
5104i915_gem_cleanup_ringbuffer(struct drm_device *dev)
5105{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005106 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005107 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005108 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005109
Chris Wilsonb4519512012-05-11 14:29:30 +01005110 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01005111 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005112}
5113
Chris Wilson64193402010-10-24 12:38:05 +01005114static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005115init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01005116{
5117 INIT_LIST_HEAD(&ring->active_list);
5118 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005119}
5120
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005121void i915_init_vm(struct drm_i915_private *dev_priv,
5122 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005123{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005124 if (!i915_is_ggtt(vm))
5125 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005126 vm->dev = dev_priv->dev;
5127 INIT_LIST_HEAD(&vm->active_list);
5128 INIT_LIST_HEAD(&vm->inactive_list);
5129 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00005130 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005131}
5132
Eric Anholt673a3942008-07-30 12:06:12 -07005133void
5134i915_gem_load(struct drm_device *dev)
5135{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005136 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005137 int i;
5138
Chris Wilsonefab6d82015-04-07 16:20:57 +01005139 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005140 kmem_cache_create("i915_gem_object",
5141 sizeof(struct drm_i915_gem_object), 0,
5142 SLAB_HWCACHE_ALIGN,
5143 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005144 dev_priv->vmas =
5145 kmem_cache_create("i915_gem_vma",
5146 sizeof(struct i915_vma), 0,
5147 SLAB_HWCACHE_ALIGN,
5148 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005149 dev_priv->requests =
5150 kmem_cache_create("i915_gem_request",
5151 sizeof(struct drm_i915_gem_request), 0,
5152 SLAB_HWCACHE_ALIGN,
5153 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005154
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005155 INIT_LIST_HEAD(&dev_priv->vm_list);
5156 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5157
Ben Widawskya33afea2013-09-17 21:12:45 -07005158 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005159 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5160 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005161 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005162 for (i = 0; i < I915_NUM_RINGS; i++)
5163 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005164 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005165 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005166 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5167 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005168 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5169 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005170 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005171
Chris Wilson72bfa192010-12-19 11:42:05 +00005172 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5173
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005174 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5175 dev_priv->num_fence_regs = 32;
5176 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005177 dev_priv->num_fence_regs = 16;
5178 else
5179 dev_priv->num_fence_regs = 8;
5180
Yu Zhangeb822892015-02-10 19:05:49 +08005181 if (intel_vgpu_active(dev))
5182 dev_priv->num_fence_regs =
5183 I915_READ(vgtif_reg(avail_rs.fence_num));
5184
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005185 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005186 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5187 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005188
Eric Anholt673a3942008-07-30 12:06:12 -07005189 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005190 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005191
Chris Wilsonce453d82011-02-21 14:43:56 +00005192 dev_priv->mm.interruptible = true;
5193
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005194 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005195
5196 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005197}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005198
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005199void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005200{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005201 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005202
5203 /* Clean up our request list when the client is going away, so that
5204 * later retire_requests won't dereference our soon-to-be-gone
5205 * file_priv.
5206 */
Chris Wilson1c255952010-09-26 11:03:27 +01005207 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005208 while (!list_empty(&file_priv->mm.request_list)) {
5209 struct drm_i915_gem_request *request;
5210
5211 request = list_first_entry(&file_priv->mm.request_list,
5212 struct drm_i915_gem_request,
5213 client_list);
5214 list_del(&request->client_list);
5215 request->file_priv = NULL;
5216 }
Chris Wilson1c255952010-09-26 11:03:27 +01005217 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005218
Chris Wilson1854d5c2015-04-07 16:20:32 +01005219 if (!list_empty(&file_priv->rps_boost)) {
5220 mutex_lock(&to_i915(dev)->rps.hw_lock);
5221 list_del(&file_priv->rps_boost);
5222 mutex_unlock(&to_i915(dev)->rps.hw_lock);
5223 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005224}
5225
5226int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5227{
5228 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005229 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005230
5231 DRM_DEBUG_DRIVER("\n");
5232
5233 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5234 if (!file_priv)
5235 return -ENOMEM;
5236
5237 file->driver_priv = file_priv;
5238 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005239 file_priv->file = file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01005240 INIT_LIST_HEAD(&file_priv->rps_boost);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005241
5242 spin_lock_init(&file_priv->mm.lock);
5243 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005244
Ben Widawskye422b882013-12-06 14:10:58 -08005245 ret = i915_gem_context_open(dev, file);
5246 if (ret)
5247 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005248
Ben Widawskye422b882013-12-06 14:10:58 -08005249 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005250}
5251
Daniel Vetterb680c372014-09-19 18:27:27 +02005252/**
5253 * i915_gem_track_fb - update frontbuffer tracking
5254 * old: current GEM buffer for the frontbuffer slots
5255 * new: new GEM buffer for the frontbuffer slots
5256 * frontbuffer_bits: bitmask of frontbuffer slots
5257 *
5258 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5259 * from @old and setting them in @new. Both @old and @new can be NULL.
5260 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005261void i915_gem_track_fb(struct drm_i915_gem_object *old,
5262 struct drm_i915_gem_object *new,
5263 unsigned frontbuffer_bits)
5264{
5265 if (old) {
5266 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5267 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5268 old->frontbuffer_bits &= ~frontbuffer_bits;
5269 }
5270
5271 if (new) {
5272 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5273 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5274 new->frontbuffer_bits |= frontbuffer_bits;
5275 }
5276}
5277
Ben Widawskya70a3142013-07-31 16:59:56 -07005278/* All the new VM stuff */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005279unsigned long
5280i915_gem_obj_offset(struct drm_i915_gem_object *o,
5281 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005282{
5283 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5284 struct i915_vma *vma;
5285
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005286 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005287
Ben Widawskya70a3142013-07-31 16:59:56 -07005288 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005289 if (i915_is_ggtt(vma->vm) &&
5290 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5291 continue;
5292 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005293 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005294 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005295
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005296 WARN(1, "%s vma for this object not found.\n",
5297 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005298 return -1;
5299}
5300
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005301unsigned long
5302i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005303 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005304{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005305 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005306 struct i915_vma *vma;
5307
5308 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005309 if (vma->vm == ggtt &&
5310 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005311 return vma->node.start;
5312
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005313 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005314 return -1;
5315}
5316
5317bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5318 struct i915_address_space *vm)
5319{
5320 struct i915_vma *vma;
5321
5322 list_for_each_entry(vma, &o->vma_list, vma_link) {
5323 if (i915_is_ggtt(vma->vm) &&
5324 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5325 continue;
5326 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5327 return true;
5328 }
5329
5330 return false;
5331}
5332
5333bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005334 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005335{
5336 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5337 struct i915_vma *vma;
5338
5339 list_for_each_entry(vma, &o->vma_list, vma_link)
5340 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005341 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005342 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005343 return true;
5344
5345 return false;
5346}
5347
5348bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5349{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005350 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005351
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005352 list_for_each_entry(vma, &o->vma_list, vma_link)
5353 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005354 return true;
5355
5356 return false;
5357}
5358
5359unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5360 struct i915_address_space *vm)
5361{
5362 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5363 struct i915_vma *vma;
5364
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005365 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005366
5367 BUG_ON(list_empty(&o->vma_list));
5368
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005369 list_for_each_entry(vma, &o->vma_list, vma_link) {
5370 if (i915_is_ggtt(vma->vm) &&
5371 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5372 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005373 if (vma->vm == vm)
5374 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005375 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005376 return 0;
5377}
5378
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005379bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005380{
5381 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005382 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005383 if (vma->pin_count > 0)
5384 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005385
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005386 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005387}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005388