blob: 71016f5192c5f09824647c13298975575f573578 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010040#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070041#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070042#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010043#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020044#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020045#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020047#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010048#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070049#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020050#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010051#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* General customization:
54 */
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
Daniel Vetter0e2cfc02014-12-19 16:21:42 +010058#define DRIVER_DATE "20141219"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Mika Kuoppalac883ef12014-10-28 17:32:30 +020060#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010061/* Many gcc seem to no see through this and fall over :( */
62#if 0
63#define WARN_ON(x) ({ \
64 bool __i915_warn_cond = (x); \
65 if (__builtin_constant_p(__i915_warn_cond)) \
66 BUILD_BUG_ON(__i915_warn_cond); \
67 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
68#else
69#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
70#endif
71
72#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
73 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020074
Rob Clarke2c719b2014-12-15 13:56:32 -050075/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
76 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
77 * which may not necessarily be a user visible problem. This will either
78 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
79 * enable distros and users to tailor their preferred amount of i915 abrt
80 * spam.
81 */
82#define I915_STATE_WARN(condition, format...) ({ \
83 int __ret_warn_on = !!(condition); \
84 if (unlikely(__ret_warn_on)) { \
85 if (i915.verbose_state_checks) \
86 __WARN_printf(format); \
87 else \
88 DRM_ERROR(format); \
89 } \
90 unlikely(__ret_warn_on); \
91})
92
93#define I915_STATE_WARN_ON(condition) ({ \
94 int __ret_warn_on = !!(condition); \
95 if (unlikely(__ret_warn_on)) { \
96 if (i915.verbose_state_checks) \
97 __WARN_printf("WARN_ON(" #condition ")\n"); \
98 else \
99 DRM_ERROR("WARN_ON(" #condition ")\n"); \
100 } \
101 unlikely(__ret_warn_on); \
102})
103
Jesse Barnes317c35d2008-08-25 15:11:06 -0700104enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +0200105 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700106 PIPE_A = 0,
107 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800108 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200109 _PIPE_EDP,
110 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700111};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800112#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700113
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200114enum transcoder {
115 TRANSCODER_A = 0,
116 TRANSCODER_B,
117 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200118 TRANSCODER_EDP,
119 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200120};
121#define transcoder_name(t) ((t) + 'A')
122
Damien Lespiau84139d12014-03-28 00:18:32 +0530123/*
124 * This is the maximum (across all platforms) number of planes (primary +
125 * sprites) that can be active at the same time on one pipe.
126 *
127 * This value doesn't count the cursor plane.
128 */
129#define I915_MAX_PLANES 3
130
Jesse Barnes80824002009-09-10 15:28:06 -0700131enum plane {
132 PLANE_A = 0,
133 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800134 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700135};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800136#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800137
Damien Lespiaud615a162014-03-03 17:31:48 +0000138#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300139
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300140enum port {
141 PORT_A = 0,
142 PORT_B,
143 PORT_C,
144 PORT_D,
145 PORT_E,
146 I915_MAX_PORTS
147};
148#define port_name(p) ((p) + 'A')
149
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300150#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800151
152enum dpio_channel {
153 DPIO_CH0,
154 DPIO_CH1
155};
156
157enum dpio_phy {
158 DPIO_PHY0,
159 DPIO_PHY1
160};
161
Paulo Zanonib97186f2013-05-03 12:15:36 -0300162enum intel_display_power_domain {
163 POWER_DOMAIN_PIPE_A,
164 POWER_DOMAIN_PIPE_B,
165 POWER_DOMAIN_PIPE_C,
166 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
167 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
169 POWER_DOMAIN_TRANSCODER_A,
170 POWER_DOMAIN_TRANSCODER_B,
171 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300172 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200173 POWER_DOMAIN_PORT_DDI_A_2_LANES,
174 POWER_DOMAIN_PORT_DDI_A_4_LANES,
175 POWER_DOMAIN_PORT_DDI_B_2_LANES,
176 POWER_DOMAIN_PORT_DDI_B_4_LANES,
177 POWER_DOMAIN_PORT_DDI_C_2_LANES,
178 POWER_DOMAIN_PORT_DDI_C_4_LANES,
179 POWER_DOMAIN_PORT_DDI_D_2_LANES,
180 POWER_DOMAIN_PORT_DDI_D_4_LANES,
181 POWER_DOMAIN_PORT_DSI,
182 POWER_DOMAIN_PORT_CRT,
183 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300184 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200185 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300186 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300187 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300188
189 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300190};
191
192#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
193#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
194 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300195#define POWER_DOMAIN_TRANSCODER(tran) \
196 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
197 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300198
Egbert Eich1d843f92013-02-25 12:06:49 -0500199enum hpd_pin {
200 HPD_NONE = 0,
201 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
202 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
203 HPD_CRT,
204 HPD_SDVO_B,
205 HPD_SDVO_C,
206 HPD_PORT_B,
207 HPD_PORT_C,
208 HPD_PORT_D,
209 HPD_NUM_PINS
210};
211
Chris Wilson2a2d5482012-12-03 11:49:06 +0000212#define I915_GEM_GPU_DOMAINS \
213 (I915_GEM_DOMAIN_RENDER | \
214 I915_GEM_DOMAIN_SAMPLER | \
215 I915_GEM_DOMAIN_COMMAND | \
216 I915_GEM_DOMAIN_INSTRUCTION | \
217 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700218
Damien Lespiau055e3932014-08-18 13:49:10 +0100219#define for_each_pipe(__dev_priv, __p) \
220 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiau2d025a52014-09-04 12:27:43 +0100221#define for_each_plane(pipe, p) \
222 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000223#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800224
Damien Lespiaud79b8142014-05-13 23:32:23 +0100225#define for_each_crtc(dev, crtc) \
226 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
227
Damien Lespiaud063ae42014-05-13 23:32:21 +0100228#define for_each_intel_crtc(dev, intel_crtc) \
229 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
230
Damien Lespiaub2784e12014-08-05 11:29:37 +0100231#define for_each_intel_encoder(dev, intel_encoder) \
232 list_for_each_entry(intel_encoder, \
233 &(dev)->mode_config.encoder_list, \
234 base.head)
235
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200236#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
237 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
238 if ((intel_encoder)->base.crtc == (__crtc))
239
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800240#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
241 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
242 if ((intel_connector)->base.encoder == (__encoder))
243
Borun Fub04c5bd2014-07-12 10:02:27 +0530244#define for_each_power_domain(domain, mask) \
245 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
246 if ((1 << (domain)) & (mask))
247
Daniel Vettere7b903d2013-06-05 13:34:14 +0200248struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100249struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100250struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200251
Daniel Vettere2b78262013-06-07 23:10:03 +0200252enum intel_dpll_id {
253 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
254 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300255 DPLL_ID_PCH_PLL_A = 0,
256 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000257 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300258 DPLL_ID_WRPLL1 = 0,
259 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000260 /* skl */
261 DPLL_ID_SKL_DPLL1 = 0,
262 DPLL_ID_SKL_DPLL2 = 1,
263 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200264};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000265#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100266
Daniel Vetter53589012013-06-05 13:34:16 +0200267struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100268 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200269 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200270 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200271 uint32_t fp0;
272 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100273
274 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300275 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000276
277 /* skl */
278 /*
279 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
280 * lower part of crtl1 and they get shifted into position when writing
281 * the register. This allows us to easily compare the state to share
282 * the DPLL.
283 */
284 uint32_t ctrl1;
285 /* HDMI only, 0 when used for DP */
286 uint32_t cfgcr1, cfgcr2;
Daniel Vetter53589012013-06-05 13:34:16 +0200287};
288
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200289struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200290 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200291 struct intel_dpll_hw_state hw_state;
292};
293
294struct intel_shared_dpll {
295 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200296 struct intel_shared_dpll_config *new_config;
297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 int active; /* count of number of active CRTCs (i.e. DPMS on) */
299 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200300 const char *name;
301 /* should match the index in the dev_priv->shared_dplls array */
302 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300303 /* The mode_set hook is optional and should be used together with the
304 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200305 void (*mode_set)(struct drm_i915_private *dev_priv,
306 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200307 void (*enable)(struct drm_i915_private *dev_priv,
308 struct intel_shared_dpll *pll);
309 void (*disable)(struct drm_i915_private *dev_priv,
310 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200311 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
312 struct intel_shared_dpll *pll,
313 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000316#define SKL_DPLL0 0
317#define SKL_DPLL1 1
318#define SKL_DPLL2 2
319#define SKL_DPLL3 3
320
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100321/* Used by dp and fdi links */
322struct intel_link_m_n {
323 uint32_t tu;
324 uint32_t gmch_m;
325 uint32_t gmch_n;
326 uint32_t link_m;
327 uint32_t link_n;
328};
329
330void intel_link_compute_m_n(int bpp, int nlanes,
331 int pixel_clock, int link_clock,
332 struct intel_link_m_n *m_n);
333
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334/* Interface history:
335 *
336 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100337 * 1.2: Add Power Management
338 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100339 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000340 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000341 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
342 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 */
344#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000345#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346#define DRIVER_PATCHLEVEL 0
347
Chris Wilson23bc5982010-09-29 16:10:57 +0100348#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700349
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700350struct opregion_header;
351struct opregion_acpi;
352struct opregion_swsci;
353struct opregion_asle;
354
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100355struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700356 struct opregion_header __iomem *header;
357 struct opregion_acpi __iomem *acpi;
358 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300359 u32 swsci_gbda_sub_functions;
360 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700361 struct opregion_asle __iomem *asle;
362 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000363 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200364 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100365};
Chris Wilson44834a62010-08-19 16:09:23 +0100366#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100367
Chris Wilson6ef3d422010-08-04 20:26:07 +0100368struct intel_overlay;
369struct intel_overlay_error_state;
370
Jesse Barnesde151cf2008-11-12 10:03:55 -0800371#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300372#define I915_MAX_NUM_FENCES 32
373/* 32 fences + sign bit for FENCE_REG_NONE */
374#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800375
376struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200377 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000378 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100379 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800380};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000381
yakui_zhao9b9d1722009-05-31 17:17:17 +0800382struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100383 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800384 u8 dvo_port;
385 u8 slave_addr;
386 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100387 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400388 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800389};
390
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000391struct intel_display_error_state;
392
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700393struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200394 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800395 struct timeval time;
396
Mika Kuoppalacb383002014-02-25 17:11:25 +0200397 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200398 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200399 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200400
Ben Widawsky585b0282014-01-30 00:19:37 -0800401 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700402 u32 eir;
403 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700404 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700405 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700406 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000407 u32 derrmr;
408 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800409 u32 error; /* gen6+ */
410 u32 err_int; /* gen7 */
411 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800412 u32 gac_eco;
413 u32 gam_ecochk;
414 u32 gab_ctl;
415 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800416 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800417 u64 fence[I915_MAX_NUM_FENCES];
418 struct intel_overlay_error_state *overlay;
419 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700420 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800421
Chris Wilson52d39a22012-02-15 11:25:37 +0000422 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000423 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800424 /* Software tracked state */
425 bool waiting;
426 int hangcheck_score;
427 enum intel_ring_hangcheck_action hangcheck_action;
428 int num_requests;
429
430 /* our own tracking of ring head and tail */
431 u32 cpu_ring_head;
432 u32 cpu_ring_tail;
433
434 u32 semaphore_seqno[I915_NUM_RINGS - 1];
435
436 /* Register state */
437 u32 tail;
438 u32 head;
439 u32 ctl;
440 u32 hws;
441 u32 ipeir;
442 u32 ipehr;
443 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800444 u32 bbstate;
445 u32 instpm;
446 u32 instps;
447 u32 seqno;
448 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000449 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800450 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700451 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800452 u32 rc_psmi; /* sleep state */
453 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
454
Chris Wilson52d39a22012-02-15 11:25:37 +0000455 struct drm_i915_error_object {
456 int page_count;
457 u32 gtt_offset;
458 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200459 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800460
Chris Wilson52d39a22012-02-15 11:25:37 +0000461 struct drm_i915_error_request {
462 long jiffies;
463 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000464 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000465 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800466
467 struct {
468 u32 gfx_mode;
469 union {
470 u64 pdp[4];
471 u32 pp_dir_base;
472 };
473 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200474
475 pid_t pid;
476 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000477 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100478
Chris Wilson9df30792010-02-18 10:24:56 +0000479 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000480 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000481 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100482 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000483 u32 gtt_offset;
484 u32 read_domains;
485 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200486 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000487 s32 pinned:2;
488 u32 tiling:2;
489 u32 dirty:1;
490 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100491 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100492 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100493 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700494 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800495
Ben Widawsky95f53012013-07-31 17:00:15 -0700496 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100497 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700498};
499
Jani Nikula7bd688c2013-11-08 16:48:56 +0200500struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200501struct intel_encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100502struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800503struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100504struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200505struct intel_limit;
506struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100507
Jesse Barnese70236a2009-09-21 10:42:27 -0700508struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400509 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200510 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700511 void (*disable_fbc)(struct drm_device *dev);
512 int (*get_display_clock_speed)(struct drm_device *dev);
513 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200514 /**
515 * find_dpll() - Find the best values for the PLL
516 * @limit: limits for the PLL
517 * @crtc: current CRTC
518 * @target: target frequency in kHz
519 * @refclk: reference clock frequency in kHz
520 * @match_clock: if provided, @best_clock P divider must
521 * match the P divider from @match_clock
522 * used for LVDS downclocking
523 * @best_clock: best PLL values found
524 *
525 * Returns true on success, false on failure.
526 */
527 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300528 struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200529 int target, int refclk,
530 struct dpll *match_clock,
531 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300532 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300533 void (*update_sprite_wm)(struct drm_plane *plane,
534 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200535 uint32_t sprite_width, uint32_t sprite_height,
536 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200537 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100538 /* Returns the active state of the crtc, and if the crtc is active,
539 * fills out the pipe-config with the hw state. */
540 bool (*get_pipe_config)(struct intel_crtc *,
541 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800542 void (*get_plane_config)(struct intel_crtc *,
543 struct intel_plane_config *);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200544 int (*crtc_compute_clock)(struct intel_crtc *crtc);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200545 void (*crtc_enable)(struct drm_crtc *crtc);
546 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100547 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200548 void (*audio_codec_enable)(struct drm_connector *connector,
549 struct intel_encoder *encoder,
550 struct drm_display_mode *mode);
551 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700552 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700553 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700554 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
555 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700556 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100557 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700558 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200559 void (*update_primary_plane)(struct drm_crtc *crtc,
560 struct drm_framebuffer *fb,
561 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100562 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700563 /* clock updates for mode set */
564 /* cursor updates */
565 /* render clock increase/decrease */
566 /* display clock increase/decrease */
567 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200568
Ville Syrjälä6517d272014-11-07 11:16:02 +0200569 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200570 uint32_t (*get_backlight)(struct intel_connector *connector);
571 void (*set_backlight)(struct intel_connector *connector,
572 uint32_t level);
573 void (*disable_backlight)(struct intel_connector *connector);
574 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700575};
576
Chris Wilson907b28c2013-07-19 20:36:52 +0100577struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530578 void (*force_wake_get)(struct drm_i915_private *dev_priv,
579 int fw_engine);
580 void (*force_wake_put)(struct drm_i915_private *dev_priv,
581 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700582
583 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
584 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
585 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
586 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
587
588 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
589 uint8_t val, bool trace);
590 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
591 uint16_t val, bool trace);
592 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
593 uint32_t val, bool trace);
594 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
595 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300596};
597
Chris Wilson907b28c2013-07-19 20:36:52 +0100598struct intel_uncore {
599 spinlock_t lock; /** lock is also taken in irq contexts. */
600
601 struct intel_uncore_funcs funcs;
602
603 unsigned fifo_count;
604 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100605
Deepak S940aece2013-11-23 14:55:43 +0530606 unsigned fw_rendercount;
607 unsigned fw_mediacount;
Zhe Wang38cff0b2014-11-04 17:07:04 +0000608 unsigned fw_blittercount;
Deepak S940aece2013-11-23 14:55:43 +0530609
Chris Wilson82326442014-03-05 12:00:39 +0000610 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100611};
612
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100613#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
614 func(is_mobile) sep \
615 func(is_i85x) sep \
616 func(is_i915g) sep \
617 func(is_i945gm) sep \
618 func(is_g33) sep \
619 func(need_gfx_hws) sep \
620 func(is_g4x) sep \
621 func(is_pineview) sep \
622 func(is_broadwater) sep \
623 func(is_crestline) sep \
624 func(is_ivybridge) sep \
625 func(is_valleyview) sep \
626 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530627 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700628 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100629 func(has_fbc) sep \
630 func(has_pipe_cxsr) sep \
631 func(has_hotplug) sep \
632 func(cursor_needs_physical) sep \
633 func(has_overlay) sep \
634 func(overlay_needs_physical) sep \
635 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100636 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100637 func(has_ddi) sep \
638 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200639
Damien Lespiaua587f772013-04-22 18:40:38 +0100640#define DEFINE_FLAG(name) u8 name:1
641#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200642
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500643struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200644 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100645 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700646 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000647 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000648 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700649 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100650 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200651 /* Register offsets for the various display pipes and transcoders */
652 int pipe_offsets[I915_MAX_TRANSCODERS];
653 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200654 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300655 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500656};
657
Damien Lespiaua587f772013-04-22 18:40:38 +0100658#undef DEFINE_FLAG
659#undef SEP_SEMICOLON
660
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800661enum i915_cache_level {
662 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100663 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
664 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
665 caches, eg sampler/render caches, and the
666 large Last-Level-Cache. LLC is coherent with
667 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100668 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800669};
670
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300671struct i915_ctx_hang_stats {
672 /* This context had batch pending when hang was declared */
673 unsigned batch_pending;
674
675 /* This context had batch active when hang was declared */
676 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300677
678 /* Time when this context was last blamed for a GPU reset */
679 unsigned long guilty_ts;
680
Chris Wilson676fa572014-12-24 08:13:39 -0800681 /* If the contexts causes a second GPU hang within this time,
682 * it is permanently banned from submitting any more work.
683 */
684 unsigned long ban_period_seconds;
685
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300686 /* This context is banned to submit more work */
687 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300688};
Ben Widawsky40521052012-06-04 14:42:43 -0700689
690/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100691#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100692/**
693 * struct intel_context - as the name implies, represents a context.
694 * @ref: reference count.
695 * @user_handle: userspace tracking identity for this context.
696 * @remap_slice: l3 row remapping information.
697 * @file_priv: filp associated with this context (NULL for global default
698 * context).
699 * @hang_stats: information about the role of this context in possible GPU
700 * hangs.
701 * @vm: virtual memory space used by this context.
702 * @legacy_hw_ctx: render context backing object and whether it is correctly
703 * initialized (legacy ring submission mechanism only).
704 * @link: link in the global list of contexts.
705 *
706 * Contexts are memory images used by the hardware to store copies of their
707 * internal state.
708 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100709struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300710 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100711 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700712 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700713 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300714 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200715 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700716
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100717 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100718 struct {
719 struct drm_i915_gem_object *rcs_state;
720 bool initialized;
721 } legacy_hw_ctx;
722
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100723 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100724 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100725 struct {
726 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100727 struct intel_ringbuffer *ringbuf;
Oscar Mateodcb4c122014-11-13 10:28:10 +0000728 int unpin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100729 } engine[I915_NUM_RINGS];
730
Ben Widawskya33afea2013-09-17 21:12:45 -0700731 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700732};
733
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700734struct i915_fbc {
735 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700736 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700737 unsigned int fb_id;
738 enum plane plane;
739 int y;
740
Ben Widawskyc4213882014-06-19 12:06:10 -0700741 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700742 struct drm_mm_node *compressed_llb;
743
Rodrigo Vivida46f932014-08-01 02:04:45 -0700744 bool false_color;
745
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300746 /* Tracks whether the HW is actually enabled, not whether the feature is
747 * possible. */
748 bool enabled;
749
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -0400750 /* On gen8 some rings cannont perform fbc clean operation so for now
751 * we are doing this on SW with mmio.
752 * This variable works in the opposite information direction
753 * of ring->fbc_dirty telling software on frontbuffer tracking
754 * to perform the cache clean on sw side.
755 */
756 bool need_sw_cache_clean;
757
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700758 struct intel_fbc_work {
759 struct delayed_work work;
760 struct drm_crtc *crtc;
761 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700762 } *fbc_work;
763
Chris Wilson29ebf902013-07-27 17:23:55 +0100764 enum no_fbc_reason {
765 FBC_OK, /* FBC is enabled */
766 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700767 FBC_NO_OUTPUT, /* no outputs enabled to compress */
768 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
769 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
770 FBC_MODE_TOO_LARGE, /* mode too large for compression */
771 FBC_BAD_PLANE, /* fbc not supported on plane */
772 FBC_NOT_TILED, /* buffer not tiled */
773 FBC_MULTIPLE_PIPES, /* more than one pipe active */
774 FBC_MODULE_PARAM,
775 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
776 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800777};
778
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530779struct i915_drrs {
780 struct intel_connector *connector;
781};
782
Daniel Vetter2807cf62014-07-11 10:30:11 -0700783struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300784struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700785 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300786 bool sink_support;
787 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700788 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700789 bool active;
790 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700791 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300792};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700793
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800794enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300795 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800796 PCH_IBX, /* Ibexpeak PCH */
797 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300798 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530799 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700800 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800801};
802
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200803enum intel_sbi_destination {
804 SBI_ICLK,
805 SBI_MPHY,
806};
807
Jesse Barnesb690e962010-07-19 13:53:12 -0700808#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700809#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100810#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000811#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300812#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100813#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700814
Dave Airlie8be48d92010-03-30 05:34:14 +0000815struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100816struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000817
Daniel Vetterc2b91522012-02-14 22:37:19 +0100818struct intel_gmbus {
819 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000820 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100821 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100822 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100823 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100824 struct drm_i915_private *dev_priv;
825};
826
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100827struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000828 u8 saveLBB;
829 u32 saveDSPACNTR;
830 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000831 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000832 u32 savePIPEACONF;
833 u32 savePIPEBCONF;
834 u32 savePIPEASRC;
835 u32 savePIPEBSRC;
836 u32 saveFPA0;
837 u32 saveFPA1;
838 u32 saveDPLL_A;
839 u32 saveDPLL_A_MD;
840 u32 saveHTOTAL_A;
841 u32 saveHBLANK_A;
842 u32 saveHSYNC_A;
843 u32 saveVTOTAL_A;
844 u32 saveVBLANK_A;
845 u32 saveVSYNC_A;
846 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000847 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800848 u32 saveTRANS_HTOTAL_A;
849 u32 saveTRANS_HBLANK_A;
850 u32 saveTRANS_HSYNC_A;
851 u32 saveTRANS_VTOTAL_A;
852 u32 saveTRANS_VBLANK_A;
853 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000854 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000855 u32 saveDSPASTRIDE;
856 u32 saveDSPASIZE;
857 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700858 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000859 u32 saveDSPASURF;
860 u32 saveDSPATILEOFF;
861 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700862 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000863 u32 saveBLC_PWM_CTL;
864 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800865 u32 saveBLC_CPU_PWM_CTL;
866 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000867 u32 saveFPB0;
868 u32 saveFPB1;
869 u32 saveDPLL_B;
870 u32 saveDPLL_B_MD;
871 u32 saveHTOTAL_B;
872 u32 saveHBLANK_B;
873 u32 saveHSYNC_B;
874 u32 saveVTOTAL_B;
875 u32 saveVBLANK_B;
876 u32 saveVSYNC_B;
877 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000878 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800879 u32 saveTRANS_HTOTAL_B;
880 u32 saveTRANS_HBLANK_B;
881 u32 saveTRANS_HSYNC_B;
882 u32 saveTRANS_VTOTAL_B;
883 u32 saveTRANS_VBLANK_B;
884 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000885 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000886 u32 saveDSPBSTRIDE;
887 u32 saveDSPBSIZE;
888 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700889 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000890 u32 saveDSPBSURF;
891 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700892 u32 saveVGA0;
893 u32 saveVGA1;
894 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000895 u32 saveVGACNTRL;
896 u32 saveADPA;
897 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700898 u32 savePP_ON_DELAYS;
899 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000900 u32 saveDVOA;
901 u32 saveDVOB;
902 u32 saveDVOC;
903 u32 savePP_ON;
904 u32 savePP_OFF;
905 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700906 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000907 u32 savePFIT_CONTROL;
908 u32 save_palette_a[256];
909 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000910 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000911 u32 saveIER;
912 u32 saveIIR;
913 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800914 u32 saveDEIER;
915 u32 saveDEIMR;
916 u32 saveGTIER;
917 u32 saveGTIMR;
918 u32 saveFDI_RXA_IMR;
919 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800920 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800921 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000922 u32 saveSWF0[16];
923 u32 saveSWF1[16];
924 u32 saveSWF2[3];
925 u8 saveMSR;
926 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800927 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000928 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000929 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000930 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000931 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200932 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000933 u32 saveCURACNTR;
934 u32 saveCURAPOS;
935 u32 saveCURABASE;
936 u32 saveCURBCNTR;
937 u32 saveCURBPOS;
938 u32 saveCURBBASE;
939 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700940 u32 saveDP_B;
941 u32 saveDP_C;
942 u32 saveDP_D;
943 u32 savePIPEA_GMCH_DATA_M;
944 u32 savePIPEB_GMCH_DATA_M;
945 u32 savePIPEA_GMCH_DATA_N;
946 u32 savePIPEB_GMCH_DATA_N;
947 u32 savePIPEA_DP_LINK_M;
948 u32 savePIPEB_DP_LINK_M;
949 u32 savePIPEA_DP_LINK_N;
950 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800951 u32 saveFDI_RXA_CTL;
952 u32 saveFDI_TXA_CTL;
953 u32 saveFDI_RXB_CTL;
954 u32 saveFDI_TXB_CTL;
955 u32 savePFA_CTL_1;
956 u32 savePFB_CTL_1;
957 u32 savePFA_WIN_SZ;
958 u32 savePFB_WIN_SZ;
959 u32 savePFA_WIN_POS;
960 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000961 u32 savePCH_DREF_CONTROL;
962 u32 saveDISP_ARB_CTL;
963 u32 savePIPEA_DATA_M1;
964 u32 savePIPEA_DATA_N1;
965 u32 savePIPEA_LINK_M1;
966 u32 savePIPEA_LINK_N1;
967 u32 savePIPEB_DATA_M1;
968 u32 savePIPEB_DATA_N1;
969 u32 savePIPEB_LINK_M1;
970 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000971 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400972 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100973};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100974
Imre Deakddeea5b2014-05-05 15:19:56 +0300975struct vlv_s0ix_state {
976 /* GAM */
977 u32 wr_watermark;
978 u32 gfx_prio_ctrl;
979 u32 arb_mode;
980 u32 gfx_pend_tlb0;
981 u32 gfx_pend_tlb1;
982 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
983 u32 media_max_req_count;
984 u32 gfx_max_req_count;
985 u32 render_hwsp;
986 u32 ecochk;
987 u32 bsd_hwsp;
988 u32 blt_hwsp;
989 u32 tlb_rd_addr;
990
991 /* MBC */
992 u32 g3dctl;
993 u32 gsckgctl;
994 u32 mbctl;
995
996 /* GCP */
997 u32 ucgctl1;
998 u32 ucgctl3;
999 u32 rcgctl1;
1000 u32 rcgctl2;
1001 u32 rstctl;
1002 u32 misccpctl;
1003
1004 /* GPM */
1005 u32 gfxpause;
1006 u32 rpdeuhwtc;
1007 u32 rpdeuc;
1008 u32 ecobus;
1009 u32 pwrdwnupctl;
1010 u32 rp_down_timeout;
1011 u32 rp_deucsw;
1012 u32 rcubmabdtmr;
1013 u32 rcedata;
1014 u32 spare2gh;
1015
1016 /* Display 1 CZ domain */
1017 u32 gt_imr;
1018 u32 gt_ier;
1019 u32 pm_imr;
1020 u32 pm_ier;
1021 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1022
1023 /* GT SA CZ domain */
1024 u32 tilectl;
1025 u32 gt_fifoctl;
1026 u32 gtlc_wake_ctrl;
1027 u32 gtlc_survive;
1028 u32 pmwgicz;
1029
1030 /* Display 2 CZ domain */
1031 u32 gu_ctl0;
1032 u32 gu_ctl1;
1033 u32 clock_gate_dis2;
1034};
1035
Chris Wilsonbf225f22014-07-10 20:31:18 +01001036struct intel_rps_ei {
1037 u32 cz_clock;
1038 u32 render_c0;
1039 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001040};
1041
Daniel Vetterc85aa882012-11-02 19:55:03 +01001042struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001043 /*
1044 * work, interrupts_enabled and pm_iir are protected by
1045 * dev_priv->irq_lock
1046 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001047 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001048 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001049 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001050
Ben Widawskyb39fb292014-03-19 18:31:11 -07001051 /* Frequencies are stored in potentially platform dependent multiples.
1052 * In other words, *_freq needs to be multiplied by X to be interesting.
1053 * Soft limits are those which are used for the dynamic reclocking done
1054 * by the driver (raise frequencies under heavy loads, and lower for
1055 * lighter loads). Hard limits are those imposed by the hardware.
1056 *
1057 * A distinction is made for overclocking, which is never enabled by
1058 * default, and is considered to be above the hard limit if it's
1059 * possible at all.
1060 */
1061 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1062 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1063 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1064 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1065 u8 min_freq; /* AKA RPn. Minimum frequency */
1066 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1067 u8 rp1_freq; /* "less than" RP0 power/freqency */
1068 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301069 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001070
Deepak S31685c22014-07-03 17:33:01 -04001071 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001072
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001073 int last_adj;
1074 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1075
Chris Wilsonc0951f02013-10-10 21:58:50 +01001076 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001077 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001078
Chris Wilsonbf225f22014-07-10 20:31:18 +01001079 /* manual wa residency calculations */
1080 struct intel_rps_ei up_ei, down_ei;
1081
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001082 /*
1083 * Protects RPS/RC6 register access and PCU communication.
1084 * Must be taken after struct_mutex if nested.
1085 */
1086 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001087};
1088
Daniel Vetter1a240d42012-11-29 22:18:51 +01001089/* defined intel_pm.c */
1090extern spinlock_t mchdev_lock;
1091
Daniel Vetterc85aa882012-11-02 19:55:03 +01001092struct intel_ilk_power_mgmt {
1093 u8 cur_delay;
1094 u8 min_delay;
1095 u8 max_delay;
1096 u8 fmax;
1097 u8 fstart;
1098
1099 u64 last_count1;
1100 unsigned long last_time1;
1101 unsigned long chipset_power;
1102 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001103 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001104 unsigned long gfx_power;
1105 u8 corr;
1106
1107 int c_m;
1108 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001109
1110 struct drm_i915_gem_object *pwrctx;
1111 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001112};
1113
Imre Deakc6cb5822014-03-04 19:22:55 +02001114struct drm_i915_private;
1115struct i915_power_well;
1116
1117struct i915_power_well_ops {
1118 /*
1119 * Synchronize the well's hw state to match the current sw state, for
1120 * example enable/disable it based on the current refcount. Called
1121 * during driver init and resume time, possibly after first calling
1122 * the enable/disable handlers.
1123 */
1124 void (*sync_hw)(struct drm_i915_private *dev_priv,
1125 struct i915_power_well *power_well);
1126 /*
1127 * Enable the well and resources that depend on it (for example
1128 * interrupts located on the well). Called after the 0->1 refcount
1129 * transition.
1130 */
1131 void (*enable)(struct drm_i915_private *dev_priv,
1132 struct i915_power_well *power_well);
1133 /*
1134 * Disable the well and resources that depend on it. Called after
1135 * the 1->0 refcount transition.
1136 */
1137 void (*disable)(struct drm_i915_private *dev_priv,
1138 struct i915_power_well *power_well);
1139 /* Returns the hw enabled state. */
1140 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1141 struct i915_power_well *power_well);
1142};
1143
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001144/* Power well structure for haswell */
1145struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001146 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001147 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001148 /* power well enable/disable usage count */
1149 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001150 /* cached hw enabled state */
1151 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001152 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001153 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001154 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001155};
1156
Imre Deak83c00f552013-10-25 17:36:47 +03001157struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001158 /*
1159 * Power wells needed for initialization at driver init and suspend
1160 * time are on. They are kept on until after the first modeset.
1161 */
1162 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001163 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001164 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001165
Imre Deak83c00f552013-10-25 17:36:47 +03001166 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001167 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001168 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001169};
1170
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001171#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001172struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001173 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001174 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001175 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001176};
1177
Brad Volkin493018d2014-12-11 12:13:08 -08001178struct i915_gem_batch_pool {
1179 struct drm_device *dev;
1180 struct list_head cache_list;
1181};
1182
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001183struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001184 /** Memory allocator for GTT stolen memory */
1185 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001186 /** List of all objects in gtt_space. Used to restore gtt
1187 * mappings on resume */
1188 struct list_head bound_list;
1189 /**
1190 * List of objects which are not bound to the GTT (thus
1191 * are idle and not used by the GPU) but still have
1192 * (presumably uncached) pages still attached.
1193 */
1194 struct list_head unbound_list;
1195
Brad Volkin493018d2014-12-11 12:13:08 -08001196 /*
1197 * A pool of objects to use as shadow copies of client batch buffers
1198 * when the command parser is enabled. Prevents the client from
1199 * modifying the batch contents after software parsing.
1200 */
1201 struct i915_gem_batch_pool batch_pool;
1202
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001203 /** Usable portion of the GTT for GEM */
1204 unsigned long stolen_base; /* limited to low memory (32-bit) */
1205
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001206 /** PPGTT used for aliasing the PPGTT with the GTT */
1207 struct i915_hw_ppgtt *aliasing_ppgtt;
1208
Chris Wilson2cfcd322014-05-20 08:28:43 +01001209 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001210 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001211 bool shrinker_no_lock_stealing;
1212
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001213 /** LRU list of objects with fence regs on them. */
1214 struct list_head fence_list;
1215
1216 /**
1217 * We leave the user IRQ off as much as possible,
1218 * but this means that requests will finish and never
1219 * be retired once the system goes idle. Set a timer to
1220 * fire periodically while the ring is running. When it
1221 * fires, go retire requests.
1222 */
1223 struct delayed_work retire_work;
1224
1225 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001226 * When we detect an idle GPU, we want to turn on
1227 * powersaving features. So once we see that there
1228 * are no more requests outstanding and no more
1229 * arrive within a small period of time, we fire
1230 * off the idle_work.
1231 */
1232 struct delayed_work idle_work;
1233
1234 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001235 * Are we in a non-interruptible section of code like
1236 * modesetting?
1237 */
1238 bool interruptible;
1239
Chris Wilsonf62a0072014-02-21 17:55:39 +00001240 /**
1241 * Is the GPU currently considered idle, or busy executing userspace
1242 * requests? Whilst idle, we attempt to power down the hardware and
1243 * display clocks. In order to reduce the effect on performance, there
1244 * is a slight delay before we do so.
1245 */
1246 bool busy;
1247
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001248 /* the indicator for dispatch video commands on two BSD rings */
1249 int bsd_ring_dispatch_index;
1250
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001251 /** Bit 6 swizzling required for X tiling */
1252 uint32_t bit_6_swizzle_x;
1253 /** Bit 6 swizzling required for Y tiling */
1254 uint32_t bit_6_swizzle_y;
1255
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001256 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001257 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001258 size_t object_memory;
1259 u32 object_count;
1260};
1261
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001262struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001263 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001264 unsigned bytes;
1265 unsigned size;
1266 int err;
1267 u8 *buf;
1268 loff_t start;
1269 loff_t pos;
1270};
1271
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001272struct i915_error_state_file_priv {
1273 struct drm_device *dev;
1274 struct drm_i915_error_state *error;
1275};
1276
Daniel Vetter99584db2012-11-14 17:14:04 +01001277struct i915_gpu_error {
1278 /* For hangcheck timer */
1279#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1280#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001281 /* Hang gpu twice in this window and your context gets banned */
1282#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1283
Daniel Vetter99584db2012-11-14 17:14:04 +01001284 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001285
1286 /* For reset and error_state handling. */
1287 spinlock_t lock;
1288 /* Protected by the above dev->gpu_error.lock. */
1289 struct drm_i915_error_state *first_error;
1290 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001291
Chris Wilson094f9a52013-09-25 17:34:55 +01001292
1293 unsigned long missed_irq_rings;
1294
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001295 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001296 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001297 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001298 * This is a counter which gets incremented when reset is triggered,
1299 * and again when reset has been handled. So odd values (lowest bit set)
1300 * means that reset is in progress and even values that
1301 * (reset_counter >> 1):th reset was successfully completed.
1302 *
1303 * If reset is not completed succesfully, the I915_WEDGE bit is
1304 * set meaning that hardware is terminally sour and there is no
1305 * recovery. All waiters on the reset_queue will be woken when
1306 * that happens.
1307 *
1308 * This counter is used by the wait_seqno code to notice that reset
1309 * event happened and it needs to restart the entire ioctl (since most
1310 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001311 *
1312 * This is important for lock-free wait paths, where no contended lock
1313 * naturally enforces the correct ordering between the bail-out of the
1314 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001315 */
1316 atomic_t reset_counter;
1317
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001318#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001319#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001320
1321 /**
1322 * Waitqueue to signal when the reset has completed. Used by clients
1323 * that wait for dev_priv->mm.wedged to settle.
1324 */
1325 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001326
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001327 /* Userspace knobs for gpu hang simulation;
1328 * combines both a ring mask, and extra flags
1329 */
1330 u32 stop_rings;
1331#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1332#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001333
1334 /* For missed irq/seqno simulation. */
1335 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001336
1337 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1338 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001339};
1340
Zhang Ruib8efb172013-02-05 15:41:53 +08001341enum modeset_restore {
1342 MODESET_ON_LID_OPEN,
1343 MODESET_DONE,
1344 MODESET_SUSPENDED,
1345};
1346
Paulo Zanoni6acab152013-09-12 17:06:24 -03001347struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001348 /*
1349 * This is an index in the HDMI/DVI DDI buffer translation table.
1350 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1351 * populate this field.
1352 */
1353#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001354 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001355
1356 uint8_t supports_dvi:1;
1357 uint8_t supports_hdmi:1;
1358 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001359};
1360
Pradeep Bhat83a72802014-03-28 10:14:57 +05301361enum drrs_support_type {
1362 DRRS_NOT_SUPPORTED = 0,
1363 STATIC_DRRS_SUPPORT = 1,
1364 SEAMLESS_DRRS_SUPPORT = 2
1365};
1366
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001367enum psr_lines_to_wait {
1368 PSR_0_LINES_TO_WAIT = 0,
1369 PSR_1_LINE_TO_WAIT,
1370 PSR_4_LINES_TO_WAIT,
1371 PSR_8_LINES_TO_WAIT
1372};
1373
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001374struct intel_vbt_data {
1375 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1376 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1377
1378 /* Feature bits */
1379 unsigned int int_tv_support:1;
1380 unsigned int lvds_dither:1;
1381 unsigned int lvds_vbt:1;
1382 unsigned int int_crt_support:1;
1383 unsigned int lvds_use_ssc:1;
1384 unsigned int display_clock_mode:1;
1385 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301386 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001387 int lvds_ssc_freq;
1388 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1389
Pradeep Bhat83a72802014-03-28 10:14:57 +05301390 enum drrs_support_type drrs_type;
1391
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001392 /* eDP */
1393 int edp_rate;
1394 int edp_lanes;
1395 int edp_preemphasis;
1396 int edp_vswing;
1397 bool edp_initialized;
1398 bool edp_support;
1399 int edp_bpp;
1400 struct edp_power_seq edp_pps;
1401
Jani Nikulaf00076d2013-12-14 20:38:29 -02001402 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001403 bool full_link;
1404 bool require_aux_wakeup;
1405 int idle_frames;
1406 enum psr_lines_to_wait lines_to_wait;
1407 int tp1_wakeup_time;
1408 int tp2_tp3_wakeup_time;
1409 } psr;
1410
1411 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001412 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001413 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001414 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001415 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001416 } backlight;
1417
Shobhit Kumard17c5442013-08-27 15:12:25 +03001418 /* MIPI DSI */
1419 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301420 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001421 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301422 struct mipi_config *config;
1423 struct mipi_pps_data *pps;
1424 u8 seq_version;
1425 u32 size;
1426 u8 *data;
1427 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001428 } dsi;
1429
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001430 int crt_ddc_pin;
1431
1432 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001433 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001434
1435 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001436};
1437
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001438enum intel_ddb_partitioning {
1439 INTEL_DDB_PART_1_2,
1440 INTEL_DDB_PART_5_6, /* IVB+ */
1441};
1442
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001443struct intel_wm_level {
1444 bool enable;
1445 uint32_t pri_val;
1446 uint32_t spr_val;
1447 uint32_t cur_val;
1448 uint32_t fbc_val;
1449};
1450
Imre Deak820c1982013-12-17 14:46:36 +02001451struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001452 uint32_t wm_pipe[3];
1453 uint32_t wm_lp[3];
1454 uint32_t wm_lp_spr[3];
1455 uint32_t wm_linetime[3];
1456 bool enable_fbc_wm;
1457 enum intel_ddb_partitioning partitioning;
1458};
1459
Damien Lespiauc1939242014-11-04 17:06:41 +00001460struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001461 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001462};
1463
1464static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1465{
Damien Lespiau16160e32014-11-04 17:06:53 +00001466 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001467}
1468
Damien Lespiau08db6652014-11-04 17:06:52 +00001469static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1470 const struct skl_ddb_entry *e2)
1471{
1472 if (e1->start == e2->start && e1->end == e2->end)
1473 return true;
1474
1475 return false;
1476}
1477
Damien Lespiauc1939242014-11-04 17:06:41 +00001478struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001479 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001480 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1481 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1482};
1483
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001484struct skl_wm_values {
1485 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001486 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001487 uint32_t wm_linetime[I915_MAX_PIPES];
1488 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1489 uint32_t cursor[I915_MAX_PIPES][8];
1490 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1491 uint32_t cursor_trans[I915_MAX_PIPES];
1492};
1493
1494struct skl_wm_level {
1495 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001496 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001497 uint16_t plane_res_b[I915_MAX_PLANES];
1498 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001499 uint16_t cursor_res_b;
1500 uint8_t cursor_res_l;
1501};
1502
Paulo Zanonic67a4702013-08-19 13:18:09 -03001503/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001504 * This struct helps tracking the state needed for runtime PM, which puts the
1505 * device in PCI D3 state. Notice that when this happens, nothing on the
1506 * graphics device works, even register access, so we don't get interrupts nor
1507 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001508 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001509 * Every piece of our code that needs to actually touch the hardware needs to
1510 * either call intel_runtime_pm_get or call intel_display_power_get with the
1511 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001512 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001513 * Our driver uses the autosuspend delay feature, which means we'll only really
1514 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001515 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001516 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001517 *
1518 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1519 * goes back to false exactly before we reenable the IRQs. We use this variable
1520 * to check if someone is trying to enable/disable IRQs while they're supposed
1521 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001522 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001523 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001524 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001525 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001526struct i915_runtime_pm {
1527 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001528 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001529};
1530
Daniel Vetter926321d2013-10-16 13:30:34 +02001531enum intel_pipe_crc_source {
1532 INTEL_PIPE_CRC_SOURCE_NONE,
1533 INTEL_PIPE_CRC_SOURCE_PLANE1,
1534 INTEL_PIPE_CRC_SOURCE_PLANE2,
1535 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001536 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001537 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1538 INTEL_PIPE_CRC_SOURCE_TV,
1539 INTEL_PIPE_CRC_SOURCE_DP_B,
1540 INTEL_PIPE_CRC_SOURCE_DP_C,
1541 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001542 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001543 INTEL_PIPE_CRC_SOURCE_MAX,
1544};
1545
Shuang He8bf1e9f2013-10-15 18:55:27 +01001546struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001547 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001548 uint32_t crc[5];
1549};
1550
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001551#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001552struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001553 spinlock_t lock;
1554 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001555 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001556 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001557 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001558 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001559};
1560
Daniel Vetterf99d7062014-06-19 16:01:59 +02001561struct i915_frontbuffer_tracking {
1562 struct mutex lock;
1563
1564 /*
1565 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1566 * scheduled flips.
1567 */
1568 unsigned busy_bits;
1569 unsigned flip_bits;
1570};
1571
Mika Kuoppala72253422014-10-07 17:21:26 +03001572struct i915_wa_reg {
1573 u32 addr;
1574 u32 value;
1575 /* bitmask representing WA bits */
1576 u32 mask;
1577};
1578
1579#define I915_MAX_WA_REGS 16
1580
1581struct i915_workarounds {
1582 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1583 u32 count;
1584};
1585
Jani Nikula77fec552014-03-31 14:27:22 +03001586struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001587 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001588 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001589
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001590 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001591
1592 int relative_constants_mode;
1593
1594 void __iomem *regs;
1595
Chris Wilson907b28c2013-07-19 20:36:52 +01001596 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001597
1598 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1599
Daniel Vetter28c70f12012-12-01 13:53:45 +01001600
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001601 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1602 * controller on different i2c buses. */
1603 struct mutex gmbus_mutex;
1604
1605 /**
1606 * Base address of the gmbus and gpio block.
1607 */
1608 uint32_t gpio_mmio_base;
1609
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301610 /* MMIO base address for MIPI regs */
1611 uint32_t mipi_mmio_base;
1612
Daniel Vetter28c70f12012-12-01 13:53:45 +01001613 wait_queue_head_t gmbus_wait_queue;
1614
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001615 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001616 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001617 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001618 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001619
Daniel Vetterba8286f2014-09-11 07:43:25 +02001620 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001621 struct resource mch_res;
1622
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001623 /* protects the irq masks */
1624 spinlock_t irq_lock;
1625
Sourab Gupta84c33a62014-06-02 16:47:17 +05301626 /* protects the mmio flip data */
1627 spinlock_t mmio_flip_lock;
1628
Imre Deakf8b79e52014-03-04 19:23:07 +02001629 bool display_irqs_enabled;
1630
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001631 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1632 struct pm_qos_request pm_qos;
1633
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001634 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001635 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001636
1637 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001638 union {
1639 u32 irq_mask;
1640 u32 de_irq_mask[I915_MAX_PIPES];
1641 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001642 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001643 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301644 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001645 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001646
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001647 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001648 struct {
1649 unsigned long hpd_last_jiffies;
1650 int hpd_cnt;
1651 enum {
1652 HPD_ENABLED = 0,
1653 HPD_DISABLED = 1,
1654 HPD_MARK_DISABLED = 2
1655 } hpd_mark;
1656 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001657 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001658 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001659
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001660 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301661 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001662 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001663 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001664
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001665 bool preserve_bios_swizzle;
1666
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001667 /* overlay */
1668 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001669
Jani Nikula58c68772013-11-08 16:48:54 +02001670 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001671 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001672
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001673 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001674 bool no_aux_handshake;
1675
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001676 /* protects panel power sequencer state */
1677 struct mutex pps_mutex;
1678
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001679 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1680 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1681 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1682
1683 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001684 unsigned int vlv_cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001685 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001686
Daniel Vetter645416f2013-09-02 16:22:25 +02001687 /**
1688 * wq - Driver workqueue for GEM.
1689 *
1690 * NOTE: Work items scheduled here are not allowed to grab any modeset
1691 * locks, for otherwise the flushing done in the pageflip code will
1692 * result in deadlocks.
1693 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001694 struct workqueue_struct *wq;
1695
1696 /* Display functions */
1697 struct drm_i915_display_funcs display;
1698
1699 /* PCH chipset type */
1700 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001701 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001702
1703 unsigned long quirks;
1704
Zhang Ruib8efb172013-02-05 15:41:53 +08001705 enum modeset_restore modeset_restore;
1706 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001707
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001708 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001709 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001710
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001711 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001712 DECLARE_HASHTABLE(mm_structs, 7);
1713 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001714
Daniel Vetter87813422012-05-02 11:49:32 +02001715 /* Kernel Modesetting */
1716
yakui_zhao9b9d1722009-05-31 17:17:17 +08001717 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001718
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001719 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1720 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001721 wait_queue_head_t pending_flip_queue;
1722
Daniel Vetterc4597872013-10-21 21:04:07 +02001723#ifdef CONFIG_DEBUG_FS
1724 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1725#endif
1726
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001727 int num_shared_dpll;
1728 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001729 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001730
Mika Kuoppala72253422014-10-07 17:21:26 +03001731 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001732
Jesse Barnes652c3932009-08-17 13:31:43 -07001733 /* Reclocking support */
1734 bool render_reclock_avail;
1735 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001736 /* indicates the reduced downclock for LVDS*/
1737 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001738
1739 struct i915_frontbuffer_tracking fb_tracking;
1740
Jesse Barnes652c3932009-08-17 13:31:43 -07001741 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001742
Zhenyu Wangc48044112009-12-17 14:48:43 +08001743 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001744
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001745 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001746
Ben Widawsky59124502013-07-04 11:02:05 -07001747 /* Cannot be determined by PCIID. You must always read a register. */
1748 size_t ellc_size;
1749
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001750 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001751 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001752
Daniel Vetter20e4d402012-08-08 23:35:39 +02001753 /* ilk-only ips/rps state. Everything in here is protected by the global
1754 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001755 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001756
Imre Deak83c00f552013-10-25 17:36:47 +03001757 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001758
Rodrigo Vivia031d702013-10-03 16:15:06 -03001759 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001760
Daniel Vetter99584db2012-11-14 17:14:04 +01001761 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001762
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001763 struct drm_i915_gem_object *vlv_pctx;
1764
Daniel Vetter4520f532013-10-09 09:18:51 +02001765#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001766 /* list of fbdev register on this device */
1767 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001768 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001769#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001770
1771 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001772 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001773
Ben Widawsky254f9652012-06-04 14:42:42 -07001774 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001775 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001776
Damien Lespiau3e683202012-12-11 18:48:29 +00001777 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001778
Daniel Vetter842f1c82014-03-10 10:01:44 +01001779 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001780 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001781 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001782
Ville Syrjälä53615a52013-08-01 16:18:50 +03001783 struct {
1784 /*
1785 * Raw watermark latency values:
1786 * in 0.1us units for WM0,
1787 * in 0.5us units for WM1+.
1788 */
1789 /* primary */
1790 uint16_t pri_latency[5];
1791 /* sprite */
1792 uint16_t spr_latency[5];
1793 /* cursor */
1794 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001795 /*
1796 * Raw watermark memory latency values
1797 * for SKL for all 8 levels
1798 * in 1us units.
1799 */
1800 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001801
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001802 /*
1803 * The skl_wm_values structure is a bit too big for stack
1804 * allocation, so we keep the staging struct where we store
1805 * intermediate results here instead.
1806 */
1807 struct skl_wm_values skl_results;
1808
Ville Syrjälä609cede2013-10-09 19:18:03 +03001809 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001810 union {
1811 struct ilk_wm_values hw;
1812 struct skl_wm_values skl_hw;
1813 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001814 } wm;
1815
Paulo Zanoni8a187452013-12-06 20:32:13 -02001816 struct i915_runtime_pm pm;
1817
Dave Airlie13cf5502014-06-18 11:29:35 +10001818 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1819 u32 long_hpd_port_mask;
1820 u32 short_hpd_port_mask;
1821 struct work_struct dig_port_work;
1822
Dave Airlie0e32b392014-05-02 14:02:48 +10001823 /*
1824 * if we get a HPD irq from DP and a HPD irq from non-DP
1825 * the non-DP HPD could block the workqueue on a mode config
1826 * mutex getting, that userspace may have taken. However
1827 * userspace is waiting on the DP workqueue to run which is
1828 * blocked behind the non-DP one.
1829 */
1830 struct workqueue_struct *dp_wq;
1831
Ville Syrjälä69769f92014-08-15 01:22:08 +03001832 uint32_t bios_vgacntr;
1833
Oscar Mateoa83014d2014-07-24 17:04:21 +01001834 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1835 struct {
1836 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1837 struct intel_engine_cs *ring,
1838 struct intel_context *ctx,
1839 struct drm_i915_gem_execbuffer2 *args,
1840 struct list_head *vmas,
1841 struct drm_i915_gem_object *batch_obj,
1842 u64 exec_start, u32 flags);
1843 int (*init_rings)(struct drm_device *dev);
1844 void (*cleanup_ring)(struct intel_engine_cs *ring);
1845 void (*stop_ring)(struct intel_engine_cs *ring);
1846 } gt;
1847
John Harrison67e29372014-12-05 13:49:35 +00001848 uint32_t request_uniq;
1849
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001850 /*
1851 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1852 * will be rejected. Instead look for a better place.
1853 */
Jani Nikula77fec552014-03-31 14:27:22 +03001854};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855
Chris Wilson2c1792a2013-08-01 18:39:55 +01001856static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1857{
1858 return dev->dev_private;
1859}
1860
Chris Wilsonb4519512012-05-11 14:29:30 +01001861/* Iterate over initialised rings */
1862#define for_each_ring(ring__, dev_priv__, i__) \
1863 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1864 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1865
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001866enum hdmi_force_audio {
1867 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1868 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1869 HDMI_AUDIO_AUTO, /* trust EDID */
1870 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1871};
1872
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001873#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001874
Chris Wilson37e680a2012-06-07 15:38:42 +01001875struct drm_i915_gem_object_ops {
1876 /* Interface between the GEM object and its backing storage.
1877 * get_pages() is called once prior to the use of the associated set
1878 * of pages before to binding them into the GTT, and put_pages() is
1879 * called after we no longer need them. As we expect there to be
1880 * associated cost with migrating pages between the backing storage
1881 * and making them available for the GPU (e.g. clflush), we may hold
1882 * onto the pages after they are no longer referenced by the GPU
1883 * in case they may be used again shortly (for example migrating the
1884 * pages to a different memory domain within the GTT). put_pages()
1885 * will therefore most likely be called when the object itself is
1886 * being released or under memory pressure (where we attempt to
1887 * reap pages for the shrinker).
1888 */
1889 int (*get_pages)(struct drm_i915_gem_object *);
1890 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001891 int (*dmabuf_export)(struct drm_i915_gem_object *);
1892 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001893};
1894
Daniel Vettera071fa02014-06-18 23:28:09 +02001895/*
1896 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1897 * considered to be the frontbuffer for the given plane interface-vise. This
1898 * doesn't mean that the hw necessarily already scans it out, but that any
1899 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1900 *
1901 * We have one bit per pipe and per scanout plane type.
1902 */
1903#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1904#define INTEL_FRONTBUFFER_BITS \
1905 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1906#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1907 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1908#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1909 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1910#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1911 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1912#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1913 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001914#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1915 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001916
Eric Anholt673a3942008-07-30 12:06:12 -07001917struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001918 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001919
Chris Wilson37e680a2012-06-07 15:38:42 +01001920 const struct drm_i915_gem_object_ops *ops;
1921
Ben Widawsky2f633152013-07-17 12:19:03 -07001922 /** List of VMAs backed by this object */
1923 struct list_head vma_list;
1924
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001925 /** Stolen memory for this object, instead of being backed by shmem. */
1926 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001927 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001928
Chris Wilson69dc4982010-10-19 10:36:51 +01001929 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001930 /** Used in execbuf to temporarily hold a ref */
1931 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001932
Brad Volkin493018d2014-12-11 12:13:08 -08001933 struct list_head batch_pool_list;
1934
Eric Anholt673a3942008-07-30 12:06:12 -07001935 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001936 * This is set if the object is on the active lists (has pending
1937 * rendering and so a non-zero seqno), and is not set if it i s on
1938 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001939 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001940 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001941
1942 /**
1943 * This is set if the object has been written to since last bound
1944 * to the GTT
1945 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001946 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001947
1948 /**
1949 * Fence register bits (if any) for this object. Will be set
1950 * as needed when mapped into the GTT.
1951 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001952 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001953 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001954
1955 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001956 * Advice: are the backing pages purgeable?
1957 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001958 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001959
1960 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001961 * Current tiling mode for the object.
1962 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001963 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001964 /**
1965 * Whether the tiling parameters for the currently associated fence
1966 * register have changed. Note that for the purposes of tracking
1967 * tiling changes we also treat the unfenced register, the register
1968 * slot that the object occupies whilst it executes a fenced
1969 * command (such as BLT on gen2/3), as a "fence".
1970 */
1971 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001972
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001973 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001974 * Is the object at the current location in the gtt mappable and
1975 * fenceable? Used to avoid costly recalculations.
1976 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001977 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001978
1979 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001980 * Whether the current gtt mapping needs to be mappable (and isn't just
1981 * mappable by accident). Track pin and fault separate for a more
1982 * accurate mappable working set.
1983 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001984 unsigned int fault_mappable:1;
1985 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001986 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001987
Chris Wilsoncaea7472010-11-12 13:53:37 +00001988 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301989 * Is the object to be mapped as read-only to the GPU
1990 * Only honoured if hardware has relevant pte bit
1991 */
1992 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001993 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001994
Chris Wilson9da3da62012-06-01 15:20:22 +01001995 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001996
Daniel Vettera071fa02014-06-18 23:28:09 +02001997 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1998
Chris Wilson9da3da62012-06-01 15:20:22 +01001999 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002000 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07002001
Daniel Vetter1286ff72012-05-10 15:25:09 +02002002 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002003 void *dma_buf_vmapping;
2004 int vmapping_count;
2005
Chris Wilson1c293ea2012-04-17 15:31:27 +01002006 /** Breadcrumb of last rendering to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002007 struct drm_i915_gem_request *last_read_req;
2008 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002009 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002010 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002011
Daniel Vetter778c3542010-05-13 11:49:44 +02002012 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002013 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002014
Daniel Vetter80075d42013-10-09 21:23:52 +02002015 /** References from framebuffers, locks out tiling changes. */
2016 unsigned long framebuffer_references;
2017
Eric Anholt280b7132009-03-12 16:56:27 -07002018 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002019 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002020
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002021 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002022 /** for phy allocated objects */
2023 struct drm_dma_handle *phys_handle;
2024
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002025 struct i915_gem_userptr {
2026 uintptr_t ptr;
2027 unsigned read_only :1;
2028 unsigned workers :4;
2029#define I915_GEM_USERPTR_MAX_WORKERS 15
2030
Chris Wilsonad46cb52014-08-07 14:20:40 +01002031 struct i915_mm_struct *mm;
2032 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002033 struct work_struct *work;
2034 } userptr;
2035 };
2036};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002037#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002038
Daniel Vettera071fa02014-06-18 23:28:09 +02002039void i915_gem_track_fb(struct drm_i915_gem_object *old,
2040 struct drm_i915_gem_object *new,
2041 unsigned frontbuffer_bits);
2042
Eric Anholt673a3942008-07-30 12:06:12 -07002043/**
2044 * Request queue structure.
2045 *
2046 * The request queue allows us to note sequence numbers that have been emitted
2047 * and may be associated with active buffers to be retired.
2048 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002049 * By keeping this list, we can avoid having to do questionable sequence
2050 * number comparisons on buffer last_read|write_seqno. It also allows an
2051 * emission time to be associated with the request for tracking how far ahead
2052 * of the GPU the submission is.
Eric Anholt673a3942008-07-30 12:06:12 -07002053 */
2054struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002055 struct kref ref;
2056
Zou Nan hai852835f2010-05-21 09:08:56 +08002057 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002058 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002059
Eric Anholt673a3942008-07-30 12:06:12 -07002060 /** GEM sequence number associated with this request. */
2061 uint32_t seqno;
2062
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002063 /** Position in the ringbuffer of the start of the request */
2064 u32 head;
2065
2066 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002067 u32 tail;
2068
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002069 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01002070 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002071
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002072 /** Batch buffer related to this request if any */
2073 struct drm_i915_gem_object *batch_obj;
2074
Eric Anholt673a3942008-07-30 12:06:12 -07002075 /** Time at which this request was emitted, in jiffies. */
2076 unsigned long emitted_jiffies;
2077
Eric Anholtb9624422009-06-03 07:27:35 +00002078 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002079 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002080
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002081 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002082 /** file_priv list entry for this request */
2083 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002084
2085 uint32_t uniq;
Eric Anholt673a3942008-07-30 12:06:12 -07002086};
2087
John Harrisonabfe2622014-11-24 18:49:24 +00002088void i915_gem_request_free(struct kref *req_ref);
2089
John Harrisonb793a002014-11-24 18:49:25 +00002090static inline uint32_t
2091i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2092{
2093 return req ? req->seqno : 0;
2094}
2095
2096static inline struct intel_engine_cs *
2097i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2098{
2099 return req ? req->ring : NULL;
2100}
2101
John Harrisonabfe2622014-11-24 18:49:24 +00002102static inline void
2103i915_gem_request_reference(struct drm_i915_gem_request *req)
2104{
2105 kref_get(&req->ref);
2106}
2107
2108static inline void
2109i915_gem_request_unreference(struct drm_i915_gem_request *req)
2110{
Daniel Vetterf2458602014-11-26 10:26:05 +01002111 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002112 kref_put(&req->ref, i915_gem_request_free);
2113}
2114
2115static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2116 struct drm_i915_gem_request *src)
2117{
2118 if (src)
2119 i915_gem_request_reference(src);
2120
2121 if (*pdst)
2122 i915_gem_request_unreference(*pdst);
2123
2124 *pdst = src;
2125}
2126
John Harrison1b5a4332014-11-24 18:49:42 +00002127/*
2128 * XXX: i915_gem_request_completed should be here but currently needs the
2129 * definition of i915_seqno_passed() which is below. It will be moved in
2130 * a later patch when the call to i915_seqno_passed() is obsoleted...
2131 */
2132
Eric Anholt673a3942008-07-30 12:06:12 -07002133struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002134 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002135 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002136
Eric Anholt673a3942008-07-30 12:06:12 -07002137 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002138 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002139 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002140 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07002141 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002142 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002143
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002144 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002145 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002146};
2147
Brad Volkin351e3db2014-02-18 10:15:46 -08002148/*
2149 * A command that requires special handling by the command parser.
2150 */
2151struct drm_i915_cmd_descriptor {
2152 /*
2153 * Flags describing how the command parser processes the command.
2154 *
2155 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2156 * a length mask if not set
2157 * CMD_DESC_SKIP: The command is allowed but does not follow the
2158 * standard length encoding for the opcode range in
2159 * which it falls
2160 * CMD_DESC_REJECT: The command is never allowed
2161 * CMD_DESC_REGISTER: The command should be checked against the
2162 * register whitelist for the appropriate ring
2163 * CMD_DESC_MASTER: The command is allowed if the submitting process
2164 * is the DRM master
2165 */
2166 u32 flags;
2167#define CMD_DESC_FIXED (1<<0)
2168#define CMD_DESC_SKIP (1<<1)
2169#define CMD_DESC_REJECT (1<<2)
2170#define CMD_DESC_REGISTER (1<<3)
2171#define CMD_DESC_BITMASK (1<<4)
2172#define CMD_DESC_MASTER (1<<5)
2173
2174 /*
2175 * The command's unique identification bits and the bitmask to get them.
2176 * This isn't strictly the opcode field as defined in the spec and may
2177 * also include type, subtype, and/or subop fields.
2178 */
2179 struct {
2180 u32 value;
2181 u32 mask;
2182 } cmd;
2183
2184 /*
2185 * The command's length. The command is either fixed length (i.e. does
2186 * not include a length field) or has a length field mask. The flag
2187 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2188 * a length mask. All command entries in a command table must include
2189 * length information.
2190 */
2191 union {
2192 u32 fixed;
2193 u32 mask;
2194 } length;
2195
2196 /*
2197 * Describes where to find a register address in the command to check
2198 * against the ring's register whitelist. Only valid if flags has the
2199 * CMD_DESC_REGISTER bit set.
2200 */
2201 struct {
2202 u32 offset;
2203 u32 mask;
2204 } reg;
2205
2206#define MAX_CMD_DESC_BITMASKS 3
2207 /*
2208 * Describes command checks where a particular dword is masked and
2209 * compared against an expected value. If the command does not match
2210 * the expected value, the parser rejects it. Only valid if flags has
2211 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2212 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002213 *
2214 * If the check specifies a non-zero condition_mask then the parser
2215 * only performs the check when the bits specified by condition_mask
2216 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002217 */
2218 struct {
2219 u32 offset;
2220 u32 mask;
2221 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002222 u32 condition_offset;
2223 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002224 } bits[MAX_CMD_DESC_BITMASKS];
2225};
2226
2227/*
2228 * A table of commands requiring special handling by the command parser.
2229 *
2230 * Each ring has an array of tables. Each table consists of an array of command
2231 * descriptors, which must be sorted with command opcodes in ascending order.
2232 */
2233struct drm_i915_cmd_table {
2234 const struct drm_i915_cmd_descriptor *table;
2235 int count;
2236};
2237
Chris Wilsondbbe9122014-08-09 19:18:43 +01002238/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002239#define __I915__(p) ({ \
2240 struct drm_i915_private *__p; \
2241 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2242 __p = (struct drm_i915_private *)p; \
2243 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2244 __p = to_i915((struct drm_device *)p); \
2245 else \
2246 BUILD_BUG(); \
2247 __p; \
2248})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002249#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002250#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002251
Chris Wilson87f1f462014-08-09 19:18:42 +01002252#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2253#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002254#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002255#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002256#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002257#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2258#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002259#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2260#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2261#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002262#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002263#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002264#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2265#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002266#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2267#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002268#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002269#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002270#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2271 INTEL_DEVID(dev) == 0x0152 || \
2272 INTEL_DEVID(dev) == 0x015a)
2273#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2274 INTEL_DEVID(dev) == 0x0106 || \
2275 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002276#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002277#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002278#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002279#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302280#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002281#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002282#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002283 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002284#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002285 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2286 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2287 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002288#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2289 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002290#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002291 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002292#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002293 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002294/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002295#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2296 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002297#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002298
Jesse Barnes85436692011-04-06 12:11:14 -07002299/*
2300 * The genX designation typically refers to the render engine, so render
2301 * capability related checks should use IS_GEN, while display and other checks
2302 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2303 * chips, etc.).
2304 */
Zou Nan haicae58522010-11-09 17:17:32 +08002305#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2306#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2307#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2308#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2309#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002310#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002311#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002312#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002313
Ben Widawsky73ae4782013-10-15 10:02:57 -07002314#define RENDER_RING (1<<RCS)
2315#define BSD_RING (1<<VCS)
2316#define BLT_RING (1<<BCS)
2317#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002318#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002319#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002320#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002321#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2322#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2323#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2324#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002325 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002326#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2327
Ben Widawsky254f9652012-06-04 14:42:42 -07002328#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002329#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002330#define USES_PPGTT(dev) (i915.enable_ppgtt)
2331#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002332
Chris Wilson05394f32010-11-08 19:18:58 +00002333#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002334#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2335
Daniel Vetterb45305f2012-12-17 16:21:27 +01002336/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2337#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002338/*
2339 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2340 * even when in MSI mode. This results in spurious interrupt warnings if the
2341 * legacy irq no. is shared with another device. The kernel then disables that
2342 * interrupt source and so prevents the other device from working properly.
2343 */
2344#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2345#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002346
Zou Nan haicae58522010-11-09 17:17:32 +08002347/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2348 * rows, which changed the alignment requirements and fence programming.
2349 */
2350#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2351 IS_I915GM(dev)))
2352#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2353#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2354#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002355#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2356#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002357
2358#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2359#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002360#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002361
Damien Lespiaudbf77862014-10-01 20:04:14 +01002362#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002363
Damien Lespiaudd93be52013-04-22 18:40:39 +01002364#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002365#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002366#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2367 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002368#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002369 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002370#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2371#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002372
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002373#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2374#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2375#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2376#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2377#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2378#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302379#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2380#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002381
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002382#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302383#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002384#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002385#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2386#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002387#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002388#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002389
Sonika Jindal5fafe292014-07-21 15:23:38 +05302390#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2391
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002392/* DPF == dynamic parity feature */
2393#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2394#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002395
Ben Widawskyc8735b02012-09-07 19:43:39 -07002396#define GT_FREQUENCY_MULTIPLIER 50
2397
Chris Wilson05394f32010-11-08 19:18:58 +00002398#include "i915_trace.h"
2399
Rob Clarkbaa70942013-08-02 13:27:49 -04002400extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002401extern int i915_max_ioctl;
2402
Imre Deakfc49b3d2014-10-23 19:23:27 +03002403extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2404extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002405extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2406extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2407
Jani Nikulad330a952014-01-21 11:24:25 +02002408/* i915_params.c */
2409struct i915_params {
2410 int modeset;
2411 int panel_ignore_lid;
2412 unsigned int powersave;
2413 int semaphores;
2414 unsigned int lvds_downclock;
2415 int lvds_channel_mode;
2416 int panel_use_ssc;
2417 int vbt_sdvo_panel_type;
2418 int enable_rc6;
2419 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002420 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002421 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002422 int enable_psr;
2423 unsigned int preliminary_hw_support;
2424 int disable_power_well;
2425 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002426 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002427 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002428 /* leave bools at the end to not create holes */
2429 bool enable_hangcheck;
2430 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002431 bool prefault_disable;
2432 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002433 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002434 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302435 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002436 bool mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002437 bool verbose_state_checks;
Jani Nikulad330a952014-01-21 11:24:25 +02002438};
2439extern struct i915_params i915 __read_mostly;
2440
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002442extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002443extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002444extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002445extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002446extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002447 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002448extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002449 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002450extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002451#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002452extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2453 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002454#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002455extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002456extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002457extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2458extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2459extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2460extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002461int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002462void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002463
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002465void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002466__printf(3, 4)
2467void i915_handle_error(struct drm_device *dev, bool wedged,
2468 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469
Daniel Vetterb9632912014-09-30 10:56:44 +02002470extern void intel_irq_init(struct drm_i915_private *dev_priv);
2471extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002472int intel_irq_install(struct drm_i915_private *dev_priv);
2473void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002474
2475extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002476extern void intel_uncore_early_sanitize(struct drm_device *dev,
2477 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002478extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002479extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002480extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002481extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002482
Keith Packard7c463582008-11-04 02:03:27 -08002483void
Jani Nikula50227e12014-03-31 14:27:21 +03002484i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002485 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002486
2487void
Jani Nikula50227e12014-03-31 14:27:21 +03002488i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002489 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002490
Imre Deakf8b79e52014-03-04 19:23:07 +02002491void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2492void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002493void
2494ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2495void
2496ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2497void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2498 uint32_t interrupt_mask,
2499 uint32_t enabled_irq_mask);
2500#define ibx_enable_display_interrupt(dev_priv, bits) \
2501 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2502#define ibx_disable_display_interrupt(dev_priv, bits) \
2503 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002504
Eric Anholt673a3942008-07-30 12:06:12 -07002505/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002506int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2507 struct drm_file *file_priv);
2508int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2509 struct drm_file *file_priv);
2510int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2511 struct drm_file *file_priv);
2512int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2513 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002514int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2515 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002516int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2517 struct drm_file *file_priv);
2518int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2519 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002520void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2521 struct intel_engine_cs *ring);
2522void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2523 struct drm_file *file,
2524 struct intel_engine_cs *ring,
2525 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002526int i915_gem_ringbuffer_submission(struct drm_device *dev,
2527 struct drm_file *file,
2528 struct intel_engine_cs *ring,
2529 struct intel_context *ctx,
2530 struct drm_i915_gem_execbuffer2 *args,
2531 struct list_head *vmas,
2532 struct drm_i915_gem_object *batch_obj,
2533 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002534int i915_gem_execbuffer(struct drm_device *dev, void *data,
2535 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002536int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2537 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002538int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2539 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002540int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2541 struct drm_file *file);
2542int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2543 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002544int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2545 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002546int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2547 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002548int i915_gem_set_tiling(struct drm_device *dev, void *data,
2549 struct drm_file *file_priv);
2550int i915_gem_get_tiling(struct drm_device *dev, void *data,
2551 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002552int i915_gem_init_userptr(struct drm_device *dev);
2553int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2554 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002555int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2556 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002557int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2558 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002559void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002560unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2561 long target,
2562 unsigned flags);
2563#define I915_SHRINK_PURGEABLE 0x1
2564#define I915_SHRINK_UNBOUND 0x2
2565#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002566void *i915_gem_object_alloc(struct drm_device *dev);
2567void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002568void i915_gem_object_init(struct drm_i915_gem_object *obj,
2569 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002570struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2571 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002572void i915_init_vm(struct drm_i915_private *dev_priv,
2573 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002574void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002575void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002576
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002577#define PIN_MAPPABLE 0x1
2578#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002579#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002580#define PIN_OFFSET_BIAS 0x8
2581#define PIN_OFFSET_MASK (~4095)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002582int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2583 struct i915_address_space *vm,
2584 uint32_t alignment,
2585 uint64_t flags,
2586 const struct i915_ggtt_view *view);
2587static inline
Chris Wilson20217462010-11-23 15:26:33 +00002588int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002589 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002590 uint32_t alignment,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002591 uint64_t flags)
2592{
2593 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2594 &i915_ggtt_view_normal);
2595}
2596
2597int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2598 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002599int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002600int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002601void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002602void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002603
Brad Volkin4c914c02014-02-18 10:15:45 -08002604int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2605 int *needs_clflush);
2606
Chris Wilson37e680a2012-06-07 15:38:42 +01002607int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002608static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2609{
Imre Deak67d5a502013-02-18 19:28:02 +02002610 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002611
Imre Deak67d5a502013-02-18 19:28:02 +02002612 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002613 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002614
2615 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002616}
Chris Wilsona5570172012-09-04 21:02:54 +01002617static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2618{
2619 BUG_ON(obj->pages == NULL);
2620 obj->pages_pin_count++;
2621}
2622static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2623{
2624 BUG_ON(obj->pages_pin_count == 0);
2625 obj->pages_pin_count--;
2626}
2627
Chris Wilson54cf91d2010-11-25 18:00:26 +00002628int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002629int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002630 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002631void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002632 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002633int i915_gem_dumb_create(struct drm_file *file_priv,
2634 struct drm_device *dev,
2635 struct drm_mode_create_dumb *args);
Thomas Hellstrom355a7012014-11-20 09:56:25 +01002636int i915_gem_dumb_map_offset(struct drm_file *file_priv,
2637 struct drm_device *dev, uint32_t handle,
2638 uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002639/**
2640 * Returns true if seq1 is later than seq2.
2641 */
2642static inline bool
2643i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2644{
2645 return (int32_t)(seq1 - seq2) >= 0;
2646}
2647
John Harrison1b5a4332014-11-24 18:49:42 +00002648static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2649 bool lazy_coherency)
2650{
2651 u32 seqno;
2652
2653 BUG_ON(req == NULL);
2654
2655 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2656
2657 return i915_seqno_passed(seqno, req->seqno);
2658}
2659
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002660int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2661int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002662int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002663int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002664
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002665bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2666void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002667
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002668struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002669i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002670
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002671bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002672void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002673int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002674 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002675int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302676
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002677static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2678{
2679 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002680 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002681}
2682
2683static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2684{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002685 return atomic_read(&error->reset_counter) & I915_WEDGED;
2686}
2687
2688static inline u32 i915_reset_count(struct i915_gpu_error *error)
2689{
2690 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002691}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002692
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002693static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2694{
2695 return dev_priv->gpu_error.stop_rings == 0 ||
2696 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2697}
2698
2699static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2700{
2701 return dev_priv->gpu_error.stop_rings == 0 ||
2702 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2703}
2704
Chris Wilson069efc12010-09-30 16:53:18 +01002705void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002706bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002707int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002708int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002709int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002710int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002711int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002712void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002713void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002714int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002715int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002716int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002717 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002718 struct drm_i915_gem_object *batch_obj);
2719#define i915_add_request(ring) \
2720 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002721int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002722 unsigned reset_counter,
2723 bool interruptible,
2724 s64 *timeout,
2725 struct drm_i915_file_private *file_priv);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002726int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002727int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002728int __must_check
2729i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2730 bool write);
2731int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002732i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2733int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002734i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2735 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002736 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002737void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002738int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002739 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002740int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002741void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002742
Chris Wilson467cffb2011-03-07 10:42:03 +00002743uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002744i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2745uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002746i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2747 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002748
Chris Wilsone4ffd172011-04-04 09:44:39 +01002749int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2750 enum i915_cache_level cache_level);
2751
Daniel Vetter1286ff72012-05-10 15:25:09 +02002752struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2753 struct dma_buf *dma_buf);
2754
2755struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2756 struct drm_gem_object *gem_obj, int flags);
2757
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002758void i915_gem_restore_fences(struct drm_device *dev);
2759
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002760unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2761 struct i915_address_space *vm,
2762 enum i915_ggtt_view_type view);
2763static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002764unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002765 struct i915_address_space *vm)
2766{
2767 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2768}
Ben Widawskya70a3142013-07-31 16:59:56 -07002769bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002770bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2771 struct i915_address_space *vm,
2772 enum i915_ggtt_view_type view);
2773static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002774bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002775 struct i915_address_space *vm)
2776{
2777 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2778}
2779
Ben Widawskya70a3142013-07-31 16:59:56 -07002780unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2781 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002782struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2783 struct i915_address_space *vm,
2784 const struct i915_ggtt_view *view);
2785static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002786struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002787 struct i915_address_space *vm)
2788{
2789 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2790}
2791
2792struct i915_vma *
2793i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2794 struct i915_address_space *vm,
2795 const struct i915_ggtt_view *view);
2796
2797static inline
Ben Widawskyaccfef22013-08-14 11:38:35 +02002798struct i915_vma *
2799i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002800 struct i915_address_space *vm)
2801{
2802 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2803 &i915_ggtt_view_normal);
2804}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002805
2806struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002807static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2808 struct i915_vma *vma;
2809 list_for_each_entry(vma, &obj->vma_list, vma_link)
2810 if (vma->pin_count > 0)
2811 return true;
2812 return false;
2813}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002814
Ben Widawskya70a3142013-07-31 16:59:56 -07002815/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002816#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002817 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2818static inline bool i915_is_ggtt(struct i915_address_space *vm)
2819{
2820 struct i915_address_space *ggtt =
2821 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2822 return vm == ggtt;
2823}
2824
Daniel Vetter841cd772014-08-06 15:04:48 +02002825static inline struct i915_hw_ppgtt *
2826i915_vm_to_ppgtt(struct i915_address_space *vm)
2827{
2828 WARN_ON(i915_is_ggtt(vm));
2829
2830 return container_of(vm, struct i915_hw_ppgtt, base);
2831}
2832
2833
Ben Widawskya70a3142013-07-31 16:59:56 -07002834static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2835{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002836 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002837}
2838
2839static inline unsigned long
2840i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2841{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002842 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002843}
2844
2845static inline unsigned long
2846i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2847{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002848 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002849}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002850
2851static inline int __must_check
2852i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2853 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002854 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002855{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002856 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2857 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002858}
Ben Widawskya70a3142013-07-31 16:59:56 -07002859
Daniel Vetterb2871102014-02-14 14:01:19 +01002860static inline int
2861i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2862{
2863 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2864}
2865
2866void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2867
Ben Widawsky254f9652012-06-04 14:42:42 -07002868/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002869int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002870void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002871void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002872int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002873int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002874void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002875int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002876 struct intel_context *to);
2877struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002878i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002879void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002880struct drm_i915_gem_object *
2881i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002882static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002883{
Chris Wilson691e6412014-04-09 09:07:36 +01002884 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002885}
2886
Oscar Mateo273497e2014-05-22 14:13:37 +01002887static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002888{
Chris Wilson691e6412014-04-09 09:07:36 +01002889 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002890}
2891
Oscar Mateo273497e2014-05-22 14:13:37 +01002892static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002893{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002894 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002895}
2896
Ben Widawsky84624812012-06-04 14:42:54 -07002897int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2898 struct drm_file *file);
2899int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2900 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08002901int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2902 struct drm_file *file_priv);
2903int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2904 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002905
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002906/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002907int __must_check i915_gem_evict_something(struct drm_device *dev,
2908 struct i915_address_space *vm,
2909 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002910 unsigned alignment,
2911 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002912 unsigned long start,
2913 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002914 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002915int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002916int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002917
Ben Widawsky0260c422014-03-22 22:47:21 -07002918/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002919static inline void i915_gem_chipset_flush(struct drm_device *dev)
2920{
Chris Wilson05394f32010-11-08 19:18:58 +00002921 if (INTEL_INFO(dev)->gen < 6)
2922 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002923}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002924
Chris Wilson9797fbf2012-04-24 15:47:39 +01002925/* i915_gem_stolen.c */
2926int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002927int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002928void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002929void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002930struct drm_i915_gem_object *
2931i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002932struct drm_i915_gem_object *
2933i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2934 u32 stolen_offset,
2935 u32 gtt_offset,
2936 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002937
Eric Anholt673a3942008-07-30 12:06:12 -07002938/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002939static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002940{
Jani Nikula50227e12014-03-31 14:27:21 +03002941 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002942
2943 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2944 obj->tiling_mode != I915_TILING_NONE;
2945}
2946
Eric Anholt673a3942008-07-30 12:06:12 -07002947void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002948void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2949void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002950
2951/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002952#if WATCH_LISTS
2953int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002954#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002955#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002956#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002957
Ben Gamari20172632009-02-17 20:08:50 -05002958/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002959int i915_debugfs_init(struct drm_minor *minor);
2960void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002961#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002962void intel_display_crc_init(struct drm_device *dev);
2963#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002964static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002965#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002966
2967/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002968__printf(2, 3)
2969void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002970int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2971 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002972int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002973 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002974 size_t count, loff_t pos);
2975static inline void i915_error_state_buf_release(
2976 struct drm_i915_error_state_buf *eb)
2977{
2978 kfree(eb->buf);
2979}
Mika Kuoppala58174462014-02-25 17:11:26 +02002980void i915_capture_error_state(struct drm_device *dev, bool wedge,
2981 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002982void i915_error_state_get(struct drm_device *dev,
2983 struct i915_error_state_file_priv *error_priv);
2984void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2985void i915_destroy_error_state(struct drm_device *dev);
2986
2987void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002988const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05002989
Brad Volkin493018d2014-12-11 12:13:08 -08002990/* i915_gem_batch_pool.c */
2991void i915_gem_batch_pool_init(struct drm_device *dev,
2992 struct i915_gem_batch_pool *pool);
2993void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
2994struct drm_i915_gem_object*
2995i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
2996
Brad Volkin351e3db2014-02-18 10:15:46 -08002997/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002998int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002999int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3000void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3001bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3002int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003003 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003004 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003005 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003006 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003007 bool is_master);
3008
Jesse Barnes317c35d2008-08-25 15:11:06 -07003009/* i915_suspend.c */
3010extern int i915_save_state(struct drm_device *dev);
3011extern int i915_restore_state(struct drm_device *dev);
3012
Daniel Vetterd8157a32013-01-25 17:53:20 +01003013/* i915_ums.c */
3014void i915_save_display_reg(struct drm_device *dev);
3015void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07003016
Ben Widawsky0136db582012-04-10 21:17:01 -07003017/* i915_sysfs.c */
3018void i915_setup_sysfs(struct drm_device *dev_priv);
3019void i915_teardown_sysfs(struct drm_device *dev_priv);
3020
Chris Wilsonf899fc62010-07-20 15:44:45 -07003021/* intel_i2c.c */
3022extern int intel_setup_gmbus(struct drm_device *dev);
3023extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003024static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003025{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08003026 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003027}
3028
3029extern struct i2c_adapter *intel_gmbus_get_adapter(
3030 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01003031extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3032extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003033static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003034{
3035 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3036}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003037extern void intel_i2c_reset(struct drm_device *dev);
3038
Chris Wilson3b617962010-08-24 09:02:58 +01003039/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003040#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003041extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003042extern void intel_opregion_init(struct drm_device *dev);
3043extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003044extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003045extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3046 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003047extern int intel_opregion_notify_adapter(struct drm_device *dev,
3048 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003049#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003050static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003051static inline void intel_opregion_init(struct drm_device *dev) { return; }
3052static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003053static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003054static inline int
3055intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3056{
3057 return 0;
3058}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003059static inline int
3060intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3061{
3062 return 0;
3063}
Len Brown65e082c2008-10-24 17:18:10 -04003064#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003065
Jesse Barnes723bfd72010-10-07 16:01:13 -07003066/* intel_acpi.c */
3067#ifdef CONFIG_ACPI
3068extern void intel_register_dsm_handler(void);
3069extern void intel_unregister_dsm_handler(void);
3070#else
3071static inline void intel_register_dsm_handler(void) { return; }
3072static inline void intel_unregister_dsm_handler(void) { return; }
3073#endif /* CONFIG_ACPI */
3074
Jesse Barnes79e53942008-11-07 14:24:08 -08003075/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003076extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003077extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003078extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003079extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003080extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003081extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003082extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3083 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003084extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003085extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003086extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003087extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003088extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003089extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003090extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3091 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003092extern void intel_detect_pch(struct drm_device *dev);
3093extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003094extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003095
Ben Widawsky2911a352012-04-05 14:47:36 -07003096extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003097int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3098 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003099int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3100 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003101
Sourab Gupta84c33a62014-06-02 16:47:17 +05303102void intel_notify_mmio_flip(struct intel_engine_cs *ring);
3103
Chris Wilson6ef3d422010-08-04 20:26:07 +01003104/* overlay */
3105extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003106extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3107 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003108
3109extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003110extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003111 struct drm_device *dev,
3112 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003113
Ben Widawskyb7287d82011-04-25 11:22:22 -07003114/* On SNB platform, before reading ring registers forcewake bit
3115 * must be set to prevent GT core from power down and stale values being
3116 * returned.
3117 */
Deepak Sc8d9a592013-11-23 14:55:42 +05303118void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
3119void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03003120void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07003121
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003122int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3123int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003124
3125/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03003126u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
3127void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
3128u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003129u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3130void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3131u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3132void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3133u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3134void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003135u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3136void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003137u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3138void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003139u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3140void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003141u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3142 enum intel_sbi_destination destination);
3143void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3144 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303145u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3146void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003147
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003148int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3149int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07003150
Deepak Sc8d9a592013-11-23 14:55:42 +05303151#define FORCEWAKE_RENDER (1 << 0)
3152#define FORCEWAKE_MEDIA (1 << 1)
Zhe Wang38cff0b2014-11-04 17:07:04 +00003153#define FORCEWAKE_BLITTER (1 << 2)
3154#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3155 FORCEWAKE_BLITTER)
Deepak Sc8d9a592013-11-23 14:55:42 +05303156
3157
Ben Widawsky0b274482013-10-04 21:22:51 -07003158#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3159#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003160
Ben Widawsky0b274482013-10-04 21:22:51 -07003161#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3162#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3163#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3164#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003165
Ben Widawsky0b274482013-10-04 21:22:51 -07003166#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3167#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3168#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3169#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003170
Chris Wilson698b3132014-03-21 13:16:43 +00003171/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3172 * will be implemented using 2 32-bit writes in an arbitrary order with
3173 * an arbitrary delay between them. This can cause the hardware to
3174 * act upon the intermediate value, possibly leading to corruption and
3175 * machine death. You have been warned.
3176 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003177#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3178#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003179
Chris Wilson50877442014-03-21 12:41:53 +00003180#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3181 u32 upper = I915_READ(upper_reg); \
3182 u32 lower = I915_READ(lower_reg); \
3183 u32 tmp = I915_READ(upper_reg); \
3184 if (upper != tmp) { \
3185 upper = tmp; \
3186 lower = I915_READ(lower_reg); \
3187 WARN_ON(I915_READ(upper_reg) != upper); \
3188 } \
3189 (u64)upper << 32 | lower; })
3190
Zou Nan haicae58522010-11-09 17:17:32 +08003191#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3192#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3193
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003194/* "Broadcast RGB" property */
3195#define INTEL_BROADCAST_RGB_AUTO 0
3196#define INTEL_BROADCAST_RGB_FULL 1
3197#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003198
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003199static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3200{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303201 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003202 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303203 else if (INTEL_INFO(dev)->gen >= 5)
3204 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003205 else
3206 return VGACNTRL;
3207}
3208
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003209static inline void __user *to_user_ptr(u64 address)
3210{
3211 return (void __user *)(uintptr_t)address;
3212}
3213
Imre Deakdf977292013-05-21 20:03:17 +03003214static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3215{
3216 unsigned long j = msecs_to_jiffies(m);
3217
3218 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3219}
3220
3221static inline unsigned long
3222timespec_to_jiffies_timeout(const struct timespec *value)
3223{
3224 unsigned long j = timespec_to_jiffies(value);
3225
3226 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3227}
3228
Paulo Zanonidce56b32013-12-19 14:29:40 -02003229/*
3230 * If you need to wait X milliseconds between events A and B, but event B
3231 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3232 * when event A happened, then just before event B you call this function and
3233 * pass the timestamp as the first argument, and X as the second argument.
3234 */
3235static inline void
3236wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3237{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003238 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003239
3240 /*
3241 * Don't re-read the value of "jiffies" every time since it may change
3242 * behind our back and break the math.
3243 */
3244 tmp_jiffies = jiffies;
3245 target_jiffies = timestamp_jiffies +
3246 msecs_to_jiffies_timeout(to_wait_ms);
3247
3248 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003249 remaining_jiffies = target_jiffies - tmp_jiffies;
3250 while (remaining_jiffies)
3251 remaining_jiffies =
3252 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003253 }
3254}
3255
John Harrison581c26e82014-11-24 18:49:39 +00003256static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3257 struct drm_i915_gem_request *req)
3258{
3259 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3260 i915_gem_request_assign(&ring->trace_irq_req, req);
3261}
3262
Linus Torvalds1da177e2005-04-16 15:20:36 -07003263#endif