blob: 5c0be19f0cc05147fcdc836354e528a585b42794 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000072 // FP scalar memory operand for intrinsics - ssmem/sdmem.
73 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
74 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000075
76 // Load patterns
77 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
78 // due to load promotion during legalization
79 PatFrag LdFrag = !cast<PatFrag>("load" #
80 !if (!eq (TypeVariantName, "i"),
81 !if (!eq (Size, 128), "v2i64",
82 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000083 !if (!eq (Size, 512), "v8i64",
84 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000085
86 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000087 !if (!eq (TypeVariantName, "i"),
88 !if (!eq (Size, 128), "v2i64",
89 !if (!eq (Size, 256), "v4i64",
90 !if (!eq (Size, 512), "v8i64",
91 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000092
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000094
Craig Topperd9fe6642017-02-21 04:26:10 +000095 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
96 !cast<ComplexPattern>("sse_load_f32"),
97 !if (!eq (EltTypeName, "f64"),
98 !cast<ComplexPattern>("sse_load_f64"),
99 ?));
100
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000102 // Note: For EltSize < 32, FloatVT is illegal and TableGen
103 // fails to compile, so we choose FloatVT = VT
104 ValueType FloatVT = !cast<ValueType>(
105 !if (!eq (!srl(EltSize,5),0),
106 VTName,
107 !if (!eq(TypeVariantName, "i"),
108 "v" # NumElts # "f" # EltSize,
109 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000110
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000111 ValueType IntVT = !cast<ValueType>(
112 !if (!eq (!srl(EltSize,5),0),
113 VTName,
114 !if (!eq(TypeVariantName, "f"),
115 "v" # NumElts # "i" # EltSize,
116 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000117 // The string to specify embedded broadcast in assembly.
118 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000119
Adam Nemet449b3f02014-10-15 23:42:09 +0000120 // 8-bit compressed displacement tuple/subvector format. This is only
121 // defined for NumElts <= 8.
122 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
123 !cast<CD8VForm>("CD8VT" # NumElts), ?);
124
Adam Nemet55536c62014-09-25 23:48:45 +0000125 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
126 !if (!eq (Size, 256), sub_ymm, ?));
127
128 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
129 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
130 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000131
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000132 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
133
Craig Topperabe80cc2016-08-28 06:06:28 +0000134 // A vector tye of the same width with element type i64. This is used to
135 // create patterns for logic ops.
136 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
137
Adam Nemet09377232014-10-08 23:25:31 +0000138 // A vector type of the same width with element type i32. This is used to
139 // create the canonical constant zero node ImmAllZerosV.
140 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
141 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000142
143 string ZSuffix = !if (!eq (Size, 128), "Z128",
144 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145}
146
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000147def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
148def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000149def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
150def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000151def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
152def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000153
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000154// "x" in v32i8x_info means RC = VR256X
155def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
156def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
157def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
158def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000159def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
160def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000161
162def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
163def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
164def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
165def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000166def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
167def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000169// We map scalar types to the smallest (128-bit) vector type
170// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000171def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
172def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000173def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
174def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
175
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000176class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
177 X86VectorVTInfo i128> {
178 X86VectorVTInfo info512 = i512;
179 X86VectorVTInfo info256 = i256;
180 X86VectorVTInfo info128 = i128;
181}
182
183def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
184 v16i8x_info>;
185def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
186 v8i16x_info>;
187def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
188 v4i32x_info>;
189def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
190 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000191def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
192 v4f32x_info>;
193def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
194 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000195
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000196// This multiclass generates the masking variants from the non-masking
197// variant. It only provides the assembly pieces for the masking variants.
198// It assumes custom ISel patterns for masking which can be provided as
199// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000200multiclass AVX512_maskable_custom<bits<8> O, Format F,
201 dag Outs,
202 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
203 string OpcodeStr,
204 string AttSrcAsm, string IntelSrcAsm,
205 list<dag> Pattern,
206 list<dag> MaskingPattern,
207 list<dag> ZeroMaskingPattern,
208 string MaskingConstraint = "",
209 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 bit IsCommutable = 0,
211 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000212 let isCommutable = IsCommutable in
213 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000214 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000215 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000216 Pattern, itin>;
217
218 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000219 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000220 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000221 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
222 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 MaskingPattern, itin>,
224 EVEX_K {
225 // In case of the 3src subclass this is overridden with a let.
226 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000227 }
228
229 // Zero mask does not add any restrictions to commute operands transformation.
230 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000231 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000232 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000233 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
234 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000235 ZeroMaskingPattern,
236 itin>,
237 EVEX_KZ;
238}
239
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000240
Adam Nemet34801422014-10-08 23:25:39 +0000241// Common base class of AVX512_maskable and AVX512_maskable_3src.
242multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
243 dag Outs,
244 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
245 string OpcodeStr,
246 string AttSrcAsm, string IntelSrcAsm,
247 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000248 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000249 string MaskingConstraint = "",
250 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000251 bit IsCommutable = 0,
252 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000253 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
254 AttSrcAsm, IntelSrcAsm,
255 [(set _.RC:$dst, RHS)],
256 [(set _.RC:$dst, MaskingRHS)],
257 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000259 MaskingConstraint, NoItinerary, IsCommutable,
260 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000261
Adam Nemet2e91ee52014-08-14 17:13:19 +0000262// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000263// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000264// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000265multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
266 dag Outs, dag Ins, string OpcodeStr,
267 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000268 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000269 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000270 bit IsCommutable = 0, bit IsKCommutable = 0,
271 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000272 AVX512_maskable_common<O, F, _, Outs, Ins,
273 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
274 !con((ins _.KRCWM:$mask), Ins),
275 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000276 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000277 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000278
279// This multiclass generates the unconditional/non-masking, the masking and
280// the zero-masking variant of the scalar instruction.
281multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
282 dag Outs, dag Ins, string OpcodeStr,
283 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000284 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000285 InstrItinClass itin = NoItinerary,
286 bit IsCommutable = 0> :
287 AVX512_maskable_common<O, F, _, Outs, Ins,
288 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
289 !con((ins _.KRCWM:$mask), Ins),
290 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000291 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
292 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000293
Adam Nemet34801422014-10-08 23:25:39 +0000294// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000295// ($src1) is already tied to $dst so we just use that for the preserved
296// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
297// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000298multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
299 dag Outs, dag NonTiedIns, string OpcodeStr,
300 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000301 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000302 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000303 AVX512_maskable_common<O, F, _, Outs,
304 !con((ins _.RC:$src1), NonTiedIns),
305 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
306 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
307 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000308 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
309 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000310
Igor Breger15820b02015-07-01 13:24:28 +0000311multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
312 dag Outs, dag NonTiedIns, string OpcodeStr,
313 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000314 dag RHS, bit IsCommutable = 0,
315 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000316 AVX512_maskable_common<O, F, _, Outs,
317 !con((ins _.RC:$src1), NonTiedIns),
318 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
319 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
320 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000321 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000322 X86selects, "", NoItinerary, IsCommutable,
323 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000324
Adam Nemet34801422014-10-08 23:25:39 +0000325multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
326 dag Outs, dag Ins,
327 string OpcodeStr,
328 string AttSrcAsm, string IntelSrcAsm,
329 list<dag> Pattern> :
330 AVX512_maskable_custom<O, F, Outs, Ins,
331 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
332 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000333 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000334 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000335
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000336
337// Instruction with mask that puts result in mask register,
338// like "compare" and "vptest"
339multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
340 dag Outs,
341 dag Ins, dag MaskingIns,
342 string OpcodeStr,
343 string AttSrcAsm, string IntelSrcAsm,
344 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000345 list<dag> MaskingPattern,
346 bit IsCommutable = 0> {
347 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000349 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
350 "$dst, "#IntelSrcAsm#"}",
351 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000352
353 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000354 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
355 "$dst {${mask}}, "#IntelSrcAsm#"}",
356 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357}
358
359multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
360 dag Outs,
361 dag Ins, dag MaskingIns,
362 string OpcodeStr,
363 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000364 dag RHS, dag MaskingRHS,
365 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
367 AttSrcAsm, IntelSrcAsm,
368 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000369 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
371multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000374 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
376 !con((ins _.KRCWM:$mask), Ins),
377 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000378 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000379
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000380multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
381 dag Outs, dag Ins, string OpcodeStr,
382 string AttSrcAsm, string IntelSrcAsm> :
383 AVX512_maskable_custom_cmp<O, F, Outs,
384 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000385 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000386
Craig Topperabe80cc2016-08-28 06:06:28 +0000387// This multiclass generates the unconditional/non-masking, the masking and
388// the zero-masking variant of the vector instruction. In the masking case, the
389// perserved vector elements come from a new dummy input operand tied to $dst.
390multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
391 dag Outs, dag Ins, string OpcodeStr,
392 string AttSrcAsm, string IntelSrcAsm,
393 dag RHS, dag MaskedRHS,
394 InstrItinClass itin = NoItinerary,
395 bit IsCommutable = 0, SDNode Select = vselect> :
396 AVX512_maskable_custom<O, F, Outs, Ins,
397 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
398 !con((ins _.KRCWM:$mask), Ins),
399 OpcodeStr, AttSrcAsm, IntelSrcAsm,
400 [(set _.RC:$dst, RHS)],
401 [(set _.RC:$dst,
402 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
403 [(set _.RC:$dst,
404 (Select _.KRCWM:$mask, MaskedRHS,
405 _.ImmAllZerosV))],
406 "$src0 = $dst", itin, IsCommutable>;
407
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000408// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000409// no instruction is needed for the conversion.
410def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
411def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
412def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
413def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
414def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
415def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
416def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
417def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
418def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
419def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
420def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
421def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
422def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
423def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
424def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
425def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
426def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
427def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
428def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
429def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
430def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
431def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
432def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
433def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
434def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
435def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
436def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
437def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
438def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
439def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
440def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000441
Craig Topper9d9251b2016-05-08 20:10:20 +0000442// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
443// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
444// swizzled by ExecutionDepsFix to pxor.
445// We set canFoldAsLoad because this can be converted to a constant-pool
446// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000447let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000448 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000449def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000450 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000451def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
452 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000453}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454
Craig Topper6393afc2017-01-09 02:44:34 +0000455// Alias instructions that allow VPTERNLOG to be used with a mask to create
456// a mix of all ones and all zeros elements. This is done this way to force
457// the same register to be used as input for all three sources.
458let isPseudo = 1, Predicates = [HasAVX512] in {
459def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
460 (ins VK16WM:$mask), "",
461 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
462 (v16i32 immAllOnesV),
463 (v16i32 immAllZerosV)))]>;
464def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
465 (ins VK8WM:$mask), "",
466 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
467 (bc_v8i64 (v16i32 immAllOnesV)),
468 (bc_v8i64 (v16i32 immAllZerosV))))]>;
469}
470
Craig Toppere5ce84a2016-05-08 21:33:53 +0000471let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000472 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000473def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
474 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
475def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
476 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
477}
478
Craig Topperadd9cc62016-12-18 06:23:14 +0000479// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
480// This is expanded by ExpandPostRAPseudos.
481let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000482 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000483 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
484 [(set FR32X:$dst, fp32imm0)]>;
485 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
486 [(set FR64X:$dst, fpimm0)]>;
487}
488
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000489//===----------------------------------------------------------------------===//
490// AVX-512 - VECTOR INSERT
491//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000492multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
493 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000494 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000495 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000496 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000497 "vinsert" # From.EltTypeName # "x" # From.NumElts,
498 "$src3, $src2, $src1", "$src1, $src2, $src3",
499 (vinsert_insert:$src3 (To.VT To.RC:$src1),
500 (From.VT From.RC:$src2),
501 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000502
Igor Breger0ede3cb2015-09-20 06:52:42 +0000503 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000504 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505 "vinsert" # From.EltTypeName # "x" # From.NumElts,
506 "$src3, $src2, $src1", "$src1, $src2, $src3",
507 (vinsert_insert:$src3 (To.VT To.RC:$src1),
508 (From.VT (bitconvert (From.LdFrag addr:$src2))),
509 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
510 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000511 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000512}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000513
Igor Breger0ede3cb2015-09-20 06:52:42 +0000514multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
515 X86VectorVTInfo To, PatFrag vinsert_insert,
516 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
517 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000518 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000519 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
520 (To.VT (!cast<Instruction>(InstrStr#"rr")
521 To.RC:$src1, From.RC:$src2,
522 (INSERT_get_vinsert_imm To.RC:$ins)))>;
523
524 def : Pat<(vinsert_insert:$ins
525 (To.VT To.RC:$src1),
526 (From.VT (bitconvert (From.LdFrag addr:$src2))),
527 (iPTR imm)),
528 (To.VT (!cast<Instruction>(InstrStr#"rm")
529 To.RC:$src1, addr:$src2,
530 (INSERT_get_vinsert_imm To.RC:$ins)))>;
531 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000532}
533
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000534multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
535 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000536
537 let Predicates = [HasVLX] in
538 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
539 X86VectorVTInfo< 4, EltVT32, VR128X>,
540 X86VectorVTInfo< 8, EltVT32, VR256X>,
541 vinsert128_insert>, EVEX_V256;
542
543 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000544 X86VectorVTInfo< 4, EltVT32, VR128X>,
545 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000546 vinsert128_insert>, EVEX_V512;
547
548 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000549 X86VectorVTInfo< 4, EltVT64, VR256X>,
550 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000551 vinsert256_insert>, VEX_W, EVEX_V512;
552
553 let Predicates = [HasVLX, HasDQI] in
554 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
555 X86VectorVTInfo< 2, EltVT64, VR128X>,
556 X86VectorVTInfo< 4, EltVT64, VR256X>,
557 vinsert128_insert>, VEX_W, EVEX_V256;
558
559 let Predicates = [HasDQI] in {
560 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
561 X86VectorVTInfo< 2, EltVT64, VR128X>,
562 X86VectorVTInfo< 8, EltVT64, VR512>,
563 vinsert128_insert>, VEX_W, EVEX_V512;
564
565 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
566 X86VectorVTInfo< 8, EltVT32, VR256X>,
567 X86VectorVTInfo<16, EltVT32, VR512>,
568 vinsert256_insert>, EVEX_V512;
569 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000570}
571
Adam Nemet4e2ef472014-10-02 23:18:28 +0000572defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
573defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000574
Igor Breger0ede3cb2015-09-20 06:52:42 +0000575// Codegen pattern with the alternative types,
576// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
577defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
578 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
579defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
580 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
581
582defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
583 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
584defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
585 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
586
587defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
588 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
589defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
590 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
591
592// Codegen pattern with the alternative types insert VEC128 into VEC256
593defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
594 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
595defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
596 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
597// Codegen pattern with the alternative types insert VEC128 into VEC512
598defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
599 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
600defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
601 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
602// Codegen pattern with the alternative types insert VEC256 into VEC512
603defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
604 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
605defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
606 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
607
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000608// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000609let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000610def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000611 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000612 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000613 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000614 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000615def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000616 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000617 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000618 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000619 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
620 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000621}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000622
623//===----------------------------------------------------------------------===//
624// AVX-512 VECTOR EXTRACT
625//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000626
Igor Breger7f69a992015-09-10 12:54:54 +0000627multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000628 X86VectorVTInfo From, X86VectorVTInfo To,
629 PatFrag vextract_extract,
630 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000631
632 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
633 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
634 // vextract_extract), we interesting only in patterns without mask,
635 // intrinsics pattern match generated bellow.
636 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000637 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000638 "vextract" # To.EltTypeName # "x" # To.NumElts,
639 "$idx, $src1", "$src1, $idx",
640 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
641 (iPTR imm)))]>,
642 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000643 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000644 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000645 "vextract" # To.EltTypeName # "x" # To.NumElts #
646 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
647 [(store (To.VT (vextract_extract:$idx
648 (From.VT From.RC:$src1), (iPTR imm))),
649 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000650
Craig Toppere1cac152016-06-07 07:27:54 +0000651 let mayStore = 1, hasSideEffects = 0 in
652 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
653 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000654 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000655 "vextract" # To.EltTypeName # "x" # To.NumElts #
656 "\t{$idx, $src1, $dst {${mask}}|"
657 "$dst {${mask}}, $src1, $idx}",
658 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000659 }
Renato Golindb7ea862015-09-09 19:44:40 +0000660
Craig Topperd4e58072016-10-31 05:55:57 +0000661 def : Pat<(To.VT (vselect To.KRCWM:$mask,
662 (vextract_extract:$ext (From.VT From.RC:$src1),
663 (iPTR imm)),
664 To.RC:$src0)),
665 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
666 From.ZSuffix # "rrk")
667 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
668 (EXTRACT_get_vextract_imm To.RC:$ext))>;
669
670 def : Pat<(To.VT (vselect To.KRCWM:$mask,
671 (vextract_extract:$ext (From.VT From.RC:$src1),
672 (iPTR imm)),
673 To.ImmAllZerosV)),
674 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
675 From.ZSuffix # "rrkz")
676 To.KRCWM:$mask, From.RC:$src1,
677 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000678}
679
Igor Bregerdefab3c2015-10-08 12:55:01 +0000680// Codegen pattern for the alternative types
681multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
682 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000683 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000684 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000685 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
686 (To.VT (!cast<Instruction>(InstrStr#"rr")
687 From.RC:$src1,
688 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000689 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
690 (iPTR imm))), addr:$dst),
691 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
692 (EXTRACT_get_vextract_imm To.RC:$ext))>;
693 }
Igor Breger7f69a992015-09-10 12:54:54 +0000694}
695
696multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000697 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000698 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000699 X86VectorVTInfo<16, EltVT32, VR512>,
700 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000701 vextract128_extract,
702 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000703 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000704 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000705 X86VectorVTInfo< 8, EltVT64, VR512>,
706 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000707 vextract256_extract,
708 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000709 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
710 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000711 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000712 X86VectorVTInfo< 8, EltVT32, VR256X>,
713 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000714 vextract128_extract,
715 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000716 EVEX_V256, EVEX_CD8<32, CD8VT4>;
717 let Predicates = [HasVLX, HasDQI] in
718 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
719 X86VectorVTInfo< 4, EltVT64, VR256X>,
720 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000721 vextract128_extract,
722 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000723 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
724 let Predicates = [HasDQI] in {
725 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
726 X86VectorVTInfo< 8, EltVT64, VR512>,
727 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000728 vextract128_extract,
729 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000730 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
731 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
732 X86VectorVTInfo<16, EltVT32, VR512>,
733 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000734 vextract256_extract,
735 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000736 EVEX_V512, EVEX_CD8<32, CD8VT8>;
737 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000738}
739
Adam Nemet55536c62014-09-25 23:48:45 +0000740defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
741defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000742
Igor Bregerdefab3c2015-10-08 12:55:01 +0000743// extract_subvector codegen patterns with the alternative types.
744// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
745defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
746 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
747defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
748 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
749
750defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000751 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000752defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
753 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
754
755defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
756 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
757defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
758 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
759
Craig Topper08a68572016-05-21 22:50:04 +0000760// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000761defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
762 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
763defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
764 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
765
766// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000767defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
768 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
769defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
770 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
771// Codegen pattern with the alternative types extract VEC256 from VEC512
772defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
773 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
774defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
775 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
776
Craig Topper5f3fef82016-05-22 07:40:58 +0000777// A 128-bit subvector extract from the first 256-bit vector position
778// is a subregister copy that needs no instruction.
779def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
780 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
781def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
782 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
783def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
784 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
785def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
786 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
787def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
788 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
789def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
790 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
791
792// A 256-bit subvector extract from the first 256-bit vector position
793// is a subregister copy that needs no instruction.
794def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
795 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
796def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
797 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
798def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
799 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
800def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
801 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
802def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
803 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
804def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
805 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
806
807let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000808// A 128-bit subvector insert to the first 512-bit vector position
809// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000810def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
811 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
812def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
813 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
814def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
815 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
816def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
817 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
818def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
819 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
820def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
821 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822
Craig Topper5f3fef82016-05-22 07:40:58 +0000823// A 256-bit subvector insert to the first 512-bit vector position
824// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000825def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000826 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000827def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000828 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000829def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000831def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000832 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000833def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000834 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000835def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000836 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000837}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838
839// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000840def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000841 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000842 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
844 EVEX;
845
Craig Topper03b849e2016-05-21 22:50:11 +0000846def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000847 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000848 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000850 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851
852//===---------------------------------------------------------------------===//
853// AVX-512 BROADCAST
854//---
Igor Breger131008f2016-05-01 08:40:00 +0000855// broadcast with a scalar argument.
856multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
857 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000858 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
859 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
860 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
861 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
862 (X86VBroadcast SrcInfo.FRC:$src),
863 DestInfo.RC:$src0)),
864 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
865 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
866 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
867 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
868 (X86VBroadcast SrcInfo.FRC:$src),
869 DestInfo.ImmAllZerosV)),
870 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
871 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000872}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000873
Igor Breger21296d22015-10-20 11:56:42 +0000874multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
875 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000876 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000877 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
878 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
879 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
880 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000881 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000882 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000883 (DestInfo.VT (X86VBroadcast
884 (SrcInfo.ScalarLdFrag addr:$src)))>,
885 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000886 }
Craig Toppere1cac152016-06-07 07:27:54 +0000887
Craig Topper80934372016-07-16 03:42:59 +0000888 def : Pat<(DestInfo.VT (X86VBroadcast
889 (SrcInfo.VT (scalar_to_vector
890 (SrcInfo.ScalarLdFrag addr:$src))))),
891 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000892 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
893 (X86VBroadcast
894 (SrcInfo.VT (scalar_to_vector
895 (SrcInfo.ScalarLdFrag addr:$src)))),
896 DestInfo.RC:$src0)),
897 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
898 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000899 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
900 (X86VBroadcast
901 (SrcInfo.VT (scalar_to_vector
902 (SrcInfo.ScalarLdFrag addr:$src)))),
903 DestInfo.ImmAllZerosV)),
904 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
905 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907
Craig Topper80934372016-07-16 03:42:59 +0000908multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000909 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000910 let Predicates = [HasAVX512] in
911 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
912 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
913 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000914
915 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000916 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000917 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000918 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000919 }
920}
921
Craig Topper80934372016-07-16 03:42:59 +0000922multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
923 AVX512VLVectorVTInfo _> {
924 let Predicates = [HasAVX512] in
925 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
926 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
927 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000928
Craig Topper80934372016-07-16 03:42:59 +0000929 let Predicates = [HasVLX] in {
930 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
931 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
932 EVEX_V256;
933 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
934 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
935 EVEX_V128;
936 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000937}
Craig Topper80934372016-07-16 03:42:59 +0000938defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
939 avx512vl_f32_info>;
940defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
941 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000943def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000944 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000945def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000946 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000947
Robert Khasanovcbc57032014-12-09 16:38:41 +0000948multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
949 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000950 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000951 (ins SrcRC:$src),
952 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000953 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000954}
955
Robert Khasanovcbc57032014-12-09 16:38:41 +0000956multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
957 RegisterClass SrcRC, Predicate prd> {
958 let Predicates = [prd] in
959 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
960 let Predicates = [prd, HasVLX] in {
961 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
962 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
963 }
964}
965
Igor Breger0aeda372016-02-07 08:30:50 +0000966let isCodeGenOnly = 1 in {
967defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000968 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000969defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000970 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000971}
972let isAsmParserOnly = 1 in {
973 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
974 GR32, HasBWI>;
975 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000976 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000977}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000978defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
979 HasAVX512>;
980defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
981 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000982
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000983def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000984 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000985def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000986 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000987
Igor Breger21296d22015-10-20 11:56:42 +0000988// Provide aliases for broadcast from the same register class that
989// automatically does the extract.
990multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
991 X86VectorVTInfo SrcInfo> {
992 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
993 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
994 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
995}
996
997multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
998 AVX512VLVectorVTInfo _, Predicate prd> {
999 let Predicates = [prd] in {
1000 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1001 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1002 EVEX_V512;
1003 // Defined separately to avoid redefinition.
1004 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1005 }
1006 let Predicates = [prd, HasVLX] in {
1007 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1008 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1009 EVEX_V256;
1010 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1011 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001012 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001013}
1014
Igor Breger21296d22015-10-20 11:56:42 +00001015defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1016 avx512vl_i8_info, HasBWI>;
1017defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1018 avx512vl_i16_info, HasBWI>;
1019defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1020 avx512vl_i32_info, HasAVX512>;
1021defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1022 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001023
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001024multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1025 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001026 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001027 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1028 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001029 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001030 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001031}
1032
Craig Topperbe351ee2016-10-01 06:01:23 +00001033let Predicates = [HasVLX, HasBWI] in {
1034 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1035 // This means we'll encounter truncated i32 loads; match that here.
1036 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1037 (VPBROADCASTWZ128m addr:$src)>;
1038 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1039 (VPBROADCASTWZ256m addr:$src)>;
1040 def : Pat<(v8i16 (X86VBroadcast
1041 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1042 (VPBROADCASTWZ128m addr:$src)>;
1043 def : Pat<(v16i16 (X86VBroadcast
1044 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1045 (VPBROADCASTWZ256m addr:$src)>;
1046}
1047
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001048//===----------------------------------------------------------------------===//
1049// AVX-512 BROADCAST SUBVECTORS
1050//
1051
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001052defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1053 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001054 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001055defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1056 v16f32_info, v4f32x_info>,
1057 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1058defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1059 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001060 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001061defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1062 v8f64_info, v4f64x_info>, VEX_W,
1063 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1064
Craig Topper715ad7f2016-10-16 23:29:51 +00001065let Predicates = [HasAVX512] in {
1066def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1067 (VBROADCASTI64X4rm addr:$src)>;
1068def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1069 (VBROADCASTI64X4rm addr:$src)>;
1070
1071// Provide fallback in case the load node that is used in the patterns above
1072// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001073def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1074 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001075 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001076def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1077 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001078 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001079def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1080 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1081 (v16i16 VR256X:$src), 1)>;
1082def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1083 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1084 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001085
1086def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1087 (VBROADCASTI32X4rm addr:$src)>;
1088def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1089 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001090}
1091
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001092let Predicates = [HasVLX] in {
1093defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1094 v8i32x_info, v4i32x_info>,
1095 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1096defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1097 v8f32x_info, v4f32x_info>,
1098 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001099
1100def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1101 (VBROADCASTI32X4Z256rm addr:$src)>;
1102def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1103 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001104
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001105// Provide fallback in case the load node that is used in the patterns above
1106// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001107def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001108 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001109 (v4f32 VR128X:$src), 1)>;
1110def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001111 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001112 (v4i32 VR128X:$src), 1)>;
1113def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001114 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001115 (v8i16 VR128X:$src), 1)>;
1116def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001117 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001118 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001119}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001120
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001121let Predicates = [HasVLX, HasDQI] in {
1122defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1123 v4i64x_info, v2i64x_info>, VEX_W,
1124 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1125defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1126 v4f64x_info, v2f64x_info>, VEX_W,
1127 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001128
1129// Provide fallback in case the load node that is used in the patterns above
1130// is used by additional users, which prevents the pattern selection.
1131def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1132 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1133 (v2f64 VR128X:$src), 1)>;
1134def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1135 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1136 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001137}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001138
1139let Predicates = [HasVLX, NoDQI] in {
1140def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1141 (VBROADCASTF32X4Z256rm addr:$src)>;
1142def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1143 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001144
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001145// Provide fallback in case the load node that is used in the patterns above
1146// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001147def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001148 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001149 (v2f64 VR128X:$src), 1)>;
1150def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001151 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1152 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001153}
1154
Craig Topper715ad7f2016-10-16 23:29:51 +00001155let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001156def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1157 (VBROADCASTF32X4rm addr:$src)>;
1158def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1159 (VBROADCASTI32X4rm addr:$src)>;
1160
Craig Topper715ad7f2016-10-16 23:29:51 +00001161def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1162 (VBROADCASTF64X4rm addr:$src)>;
1163def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1164 (VBROADCASTI64X4rm addr:$src)>;
1165
1166// Provide fallback in case the load node that is used in the patterns above
1167// is used by additional users, which prevents the pattern selection.
1168def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1169 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1170 (v8f32 VR256X:$src), 1)>;
1171def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1172 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1173 (v8i32 VR256X:$src), 1)>;
1174}
1175
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001176let Predicates = [HasDQI] in {
1177defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1178 v8i64_info, v2i64x_info>, VEX_W,
1179 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1180defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1181 v16i32_info, v8i32x_info>,
1182 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1183defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1184 v8f64_info, v2f64x_info>, VEX_W,
1185 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1186defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1187 v16f32_info, v8f32x_info>,
1188 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001189
1190// Provide fallback in case the load node that is used in the patterns above
1191// is used by additional users, which prevents the pattern selection.
1192def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1193 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1194 (v8f32 VR256X:$src), 1)>;
1195def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1196 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1197 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001198}
Adam Nemet73f72e12014-06-27 00:43:38 +00001199
Igor Bregerfa798a92015-11-02 07:39:36 +00001200multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001201 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001202 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001203 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001204 EVEX_V512;
1205 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001206 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001207 EVEX_V256;
1208}
1209
1210multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001211 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1212 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001213
1214 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001215 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1216 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001217}
1218
Craig Topper51e052f2016-10-15 16:26:02 +00001219defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1220 avx512vl_i32_info, avx512vl_i64_info>;
1221defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1222 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001223
Craig Topper52317e82017-01-15 05:47:45 +00001224let Predicates = [HasVLX] in {
1225def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1226 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1227def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1228 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1229}
1230
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001231def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001232 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001233def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1234 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1235
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001236def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001237 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001238def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1239 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001240
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001241//===----------------------------------------------------------------------===//
1242// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1243//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001244multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1245 X86VectorVTInfo _, RegisterClass KRC> {
1246 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001247 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001248 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001249}
1250
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001251multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001252 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1253 let Predicates = [HasCDI] in
1254 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1255 let Predicates = [HasCDI, HasVLX] in {
1256 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1257 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1258 }
1259}
1260
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001261defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001262 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001263defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001264 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001265
1266//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001267// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001268multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001269let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001270 // The index operand in the pattern should really be an integer type. However,
1271 // if we do that and it happens to come from a bitcast, then it becomes
1272 // difficult to find the bitcast needed to convert the index to the
1273 // destination type for the passthru since it will be folded with the bitcast
1274 // of the index operand.
1275 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001276 (ins _.RC:$src2, _.RC:$src3),
1277 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001278 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001279 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001280
Craig Topper4fa3b502016-09-06 06:56:59 +00001281 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001282 (ins _.RC:$src2, _.MemOp:$src3),
1283 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001284 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001285 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001286 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001287 }
1288}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001289multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001290 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001291 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001292 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001293 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1294 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1295 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001296 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001297 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1298 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001299}
1300
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001301multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001302 AVX512VLVectorVTInfo VTInfo> {
1303 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1304 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001305 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001306 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1307 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1308 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1309 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001310 }
1311}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001312
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001313multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001314 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001315 Predicate Prd> {
1316 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001317 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001318 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001319 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1320 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001321 }
1322}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001323
Craig Topperaad5f112015-11-30 00:13:24 +00001324defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001325 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001326defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001327 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001328defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001329 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001330 VEX_W, EVEX_CD8<16, CD8VF>;
1331defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001332 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001333 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001334defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001335 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001336defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001337 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001338
Craig Topperaad5f112015-11-30 00:13:24 +00001339// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001340multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001341 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001342let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001343 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1344 (ins IdxVT.RC:$src2, _.RC:$src3),
1345 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001346 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1347 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001348
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001349 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1350 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1351 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001352 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001353 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001354 EVEX_4V, AVX5128IBase;
1355 }
1356}
1357multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001358 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001359 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001360 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1361 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1362 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1363 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001364 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001365 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1366 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001367}
1368
1369multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001370 AVX512VLVectorVTInfo VTInfo,
1371 AVX512VLVectorVTInfo ShuffleMask> {
1372 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001373 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001374 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001375 ShuffleMask.info512>, EVEX_V512;
1376 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001377 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001379 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001380 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001381 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001382 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001383 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1384 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001385 }
1386}
1387
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001388multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001389 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001390 AVX512VLVectorVTInfo Idx,
1391 Predicate Prd> {
1392 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001393 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1394 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001395 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001396 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1397 Idx.info128>, EVEX_V128;
1398 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1399 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001400 }
1401}
1402
Craig Toppera47576f2015-11-26 20:21:29 +00001403defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001404 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001405defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001406 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001407defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1408 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1409 VEX_W, EVEX_CD8<16, CD8VF>;
1410defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1411 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1412 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001413defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001414 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001415defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001416 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001417
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001418//===----------------------------------------------------------------------===//
1419// AVX-512 - BLEND using mask
1420//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001421multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001422 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001423 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1424 (ins _.RC:$src1, _.RC:$src2),
1425 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001426 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001427 []>, EVEX_4V;
1428 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1429 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001430 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001431 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001432 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001433 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1434 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1435 !strconcat(OpcodeStr,
1436 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1437 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001438 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001439 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1440 (ins _.RC:$src1, _.MemOp:$src2),
1441 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001442 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001443 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1444 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1445 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001446 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001447 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001448 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001449 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1450 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1451 !strconcat(OpcodeStr,
1452 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1453 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1454 }
Craig Toppera74e3082017-01-07 22:20:34 +00001455 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001456}
1457multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1458
Craig Topper81f20aa2017-01-07 22:20:26 +00001459 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001460 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1461 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1462 !strconcat(OpcodeStr,
1463 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1464 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001465 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001466
1467 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1468 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1469 !strconcat(OpcodeStr,
1470 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1471 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001472 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001473 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001474}
1475
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001476multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1477 AVX512VLVectorVTInfo VTInfo> {
1478 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1479 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001480
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001481 let Predicates = [HasVLX] in {
1482 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1483 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1484 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1485 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1486 }
1487}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001488
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001489multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1490 AVX512VLVectorVTInfo VTInfo> {
1491 let Predicates = [HasBWI] in
1492 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001493
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001494 let Predicates = [HasBWI, HasVLX] in {
1495 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1496 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1497 }
1498}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001499
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001500
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001501defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1502defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1503defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1504defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1505defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1506defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001507
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001508
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001509//===----------------------------------------------------------------------===//
1510// Compare Instructions
1511//===----------------------------------------------------------------------===//
1512
1513// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001514
1515multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1516
1517 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1518 (outs _.KRC:$dst),
1519 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1520 "vcmp${cc}"#_.Suffix,
1521 "$src2, $src1", "$src1, $src2",
1522 (OpNode (_.VT _.RC:$src1),
1523 (_.VT _.RC:$src2),
1524 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001525 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1526 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001527 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001528 "vcmp${cc}"#_.Suffix,
1529 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001530 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001531 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001532
1533 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1534 (outs _.KRC:$dst),
1535 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1536 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001537 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001538 (OpNodeRnd (_.VT _.RC:$src1),
1539 (_.VT _.RC:$src2),
1540 imm:$cc,
1541 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1542 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001543 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001544 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1545 (outs VK1:$dst),
1546 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1547 "vcmp"#_.Suffix,
1548 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1549 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1550 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001551 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001552 "vcmp"#_.Suffix,
1553 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1554 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1555
1556 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1557 (outs _.KRC:$dst),
1558 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1559 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001560 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001561 EVEX_4V, EVEX_B;
1562 }// let isAsmParserOnly = 1, hasSideEffects = 0
1563
1564 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001565 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001566 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1567 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1568 !strconcat("vcmp${cc}", _.Suffix,
1569 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1570 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1571 _.FRC:$src2,
1572 imm:$cc))],
1573 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001574 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1575 (outs _.KRC:$dst),
1576 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1577 !strconcat("vcmp${cc}", _.Suffix,
1578 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1579 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1580 (_.ScalarLdFrag addr:$src2),
1581 imm:$cc))],
1582 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001583 }
1584}
1585
1586let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001587 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001588 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1589 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001590 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001591 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1592 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001593}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001594
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001595multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001596 X86VectorVTInfo _, bit IsCommutable> {
1597 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001598 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001599 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1600 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1601 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1603 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001604 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1605 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1606 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1607 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001608 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001609 def rrk : AVX512BI<opc, MRMSrcReg,
1610 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1611 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1612 "$dst {${mask}}, $src1, $src2}"),
1613 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1614 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1615 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001616 def rmk : AVX512BI<opc, MRMSrcMem,
1617 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1618 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1619 "$dst {${mask}}, $src1, $src2}"),
1620 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1621 (OpNode (_.VT _.RC:$src1),
1622 (_.VT (bitconvert
1623 (_.LdFrag addr:$src2))))))],
1624 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001625}
1626
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001627multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001628 X86VectorVTInfo _, bit IsCommutable> :
1629 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001630 def rmb : AVX512BI<opc, MRMSrcMem,
1631 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1632 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1633 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1634 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1635 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1636 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1637 def rmbk : AVX512BI<opc, MRMSrcMem,
1638 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1639 _.ScalarMemOp:$src2),
1640 !strconcat(OpcodeStr,
1641 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1642 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1643 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1644 (OpNode (_.VT _.RC:$src1),
1645 (X86VBroadcast
1646 (_.ScalarLdFrag addr:$src2)))))],
1647 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001648}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001649
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001650multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001651 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1652 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001653 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001654 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1655 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001656
1657 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001658 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1659 IsCommutable>, EVEX_V256;
1660 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1661 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001662 }
1663}
1664
1665multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1666 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001667 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001668 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001669 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1670 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001671
1672 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001673 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1674 IsCommutable>, EVEX_V256;
1675 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1676 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001677 }
1678}
1679
1680defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001681 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001682 EVEX_CD8<8, CD8VF>;
1683
1684defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001685 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001686 EVEX_CD8<16, CD8VF>;
1687
Robert Khasanovf70f7982014-09-18 14:06:55 +00001688defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001689 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001690 EVEX_CD8<32, CD8VF>;
1691
Robert Khasanovf70f7982014-09-18 14:06:55 +00001692defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001693 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001694 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1695
1696defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1697 avx512vl_i8_info, HasBWI>,
1698 EVEX_CD8<8, CD8VF>;
1699
1700defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1701 avx512vl_i16_info, HasBWI>,
1702 EVEX_CD8<16, CD8VF>;
1703
Robert Khasanovf70f7982014-09-18 14:06:55 +00001704defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001705 avx512vl_i32_info, HasAVX512>,
1706 EVEX_CD8<32, CD8VF>;
1707
Robert Khasanovf70f7982014-09-18 14:06:55 +00001708defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001709 avx512vl_i64_info, HasAVX512>,
1710 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001711
Craig Topper8b9e6712016-09-02 04:25:30 +00001712let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001713def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001714 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001715 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1716 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001717
1718def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001719 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001720 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1721 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001722}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001723
Robert Khasanov29e3b962014-08-27 09:34:37 +00001724multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1725 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001726 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001727 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001728 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001729 !strconcat("vpcmp${cc}", Suffix,
1730 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001731 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1732 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001733 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1734 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001735 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001736 !strconcat("vpcmp${cc}", Suffix,
1737 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001738 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1739 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001740 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001741 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1742 def rrik : AVX512AIi8<opc, MRMSrcReg,
1743 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001744 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001745 !strconcat("vpcmp${cc}", Suffix,
1746 "\t{$src2, $src1, $dst {${mask}}|",
1747 "$dst {${mask}}, $src1, $src2}"),
1748 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1749 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001750 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001751 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001752 def rmik : AVX512AIi8<opc, MRMSrcMem,
1753 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001754 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001755 !strconcat("vpcmp${cc}", Suffix,
1756 "\t{$src2, $src1, $dst {${mask}}|",
1757 "$dst {${mask}}, $src1, $src2}"),
1758 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1759 (OpNode (_.VT _.RC:$src1),
1760 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001761 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001762 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1763
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001764 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001765 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001766 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001767 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001768 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1769 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001770 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001771 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001772 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001773 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001774 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1775 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001776 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001777 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1778 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001779 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001780 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001781 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1782 "$dst {${mask}}, $src1, $src2, $cc}"),
1783 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001784 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001785 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1786 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001787 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001788 !strconcat("vpcmp", Suffix,
1789 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1790 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001791 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001792 }
1793}
1794
Robert Khasanov29e3b962014-08-27 09:34:37 +00001795multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001796 X86VectorVTInfo _> :
1797 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001798 def rmib : AVX512AIi8<opc, MRMSrcMem,
1799 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001800 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001801 !strconcat("vpcmp${cc}", Suffix,
1802 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1803 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1804 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1805 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001806 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001807 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1808 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1809 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001810 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001811 !strconcat("vpcmp${cc}", Suffix,
1812 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1813 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1814 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1815 (OpNode (_.VT _.RC:$src1),
1816 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001817 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001818 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001819
Robert Khasanov29e3b962014-08-27 09:34:37 +00001820 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001821 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001822 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1823 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001824 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001825 !strconcat("vpcmp", Suffix,
1826 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1827 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1828 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1829 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1830 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001831 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001832 !strconcat("vpcmp", Suffix,
1833 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1834 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1835 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1836 }
1837}
1838
1839multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1840 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1841 let Predicates = [prd] in
1842 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1843
1844 let Predicates = [prd, HasVLX] in {
1845 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1846 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1847 }
1848}
1849
1850multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1851 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1852 let Predicates = [prd] in
1853 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1854 EVEX_V512;
1855
1856 let Predicates = [prd, HasVLX] in {
1857 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1858 EVEX_V256;
1859 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1860 EVEX_V128;
1861 }
1862}
1863
1864defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1865 HasBWI>, EVEX_CD8<8, CD8VF>;
1866defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1867 HasBWI>, EVEX_CD8<8, CD8VF>;
1868
1869defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1870 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1871defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1872 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1873
Robert Khasanovf70f7982014-09-18 14:06:55 +00001874defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001875 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001876defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001877 HasAVX512>, EVEX_CD8<32, CD8VF>;
1878
Robert Khasanovf70f7982014-09-18 14:06:55 +00001879defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001880 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001881defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001882 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001883
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001884multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001885
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001886 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1887 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1888 "vcmp${cc}"#_.Suffix,
1889 "$src2, $src1", "$src1, $src2",
1890 (X86cmpm (_.VT _.RC:$src1),
1891 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001892 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001893
Craig Toppere1cac152016-06-07 07:27:54 +00001894 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1895 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1896 "vcmp${cc}"#_.Suffix,
1897 "$src2, $src1", "$src1, $src2",
1898 (X86cmpm (_.VT _.RC:$src1),
1899 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1900 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001901
Craig Toppere1cac152016-06-07 07:27:54 +00001902 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1903 (outs _.KRC:$dst),
1904 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1905 "vcmp${cc}"#_.Suffix,
1906 "${src2}"##_.BroadcastStr##", $src1",
1907 "$src1, ${src2}"##_.BroadcastStr,
1908 (X86cmpm (_.VT _.RC:$src1),
1909 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1910 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001911 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001912 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001913 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1914 (outs _.KRC:$dst),
1915 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1916 "vcmp"#_.Suffix,
1917 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1918
1919 let mayLoad = 1 in {
1920 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1921 (outs _.KRC:$dst),
1922 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1923 "vcmp"#_.Suffix,
1924 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1925
1926 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1927 (outs _.KRC:$dst),
1928 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1929 "vcmp"#_.Suffix,
1930 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1931 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1932 }
1933 }
1934}
1935
1936multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1937 // comparison code form (VCMP[EQ/LT/LE/...]
1938 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1939 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1940 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001941 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001942 (X86cmpmRnd (_.VT _.RC:$src1),
1943 (_.VT _.RC:$src2),
1944 imm:$cc,
1945 (i32 FROUND_NO_EXC))>, EVEX_B;
1946
1947 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1948 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1949 (outs _.KRC:$dst),
1950 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1951 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001952 "$cc, {sae}, $src2, $src1",
1953 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001954 }
1955}
1956
1957multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1958 let Predicates = [HasAVX512] in {
1959 defm Z : avx512_vcmp_common<_.info512>,
1960 avx512_vcmp_sae<_.info512>, EVEX_V512;
1961
1962 }
1963 let Predicates = [HasAVX512,HasVLX] in {
1964 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1965 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001966 }
1967}
1968
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001969defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1970 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1971defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1972 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001973
1974def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1975 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00001976 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1977 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001978 imm:$cc), VK8)>;
1979def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1980 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00001981 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1982 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001983 imm:$cc), VK8)>;
1984def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1985 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00001986 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1987 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001988 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001989
Asaf Badouh572bbce2015-09-20 08:46:07 +00001990// ----------------------------------------------------------------
1991// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001992//handle fpclass instruction mask = op(reg_scalar,imm)
1993// op(mem_scalar,imm)
1994multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1995 X86VectorVTInfo _, Predicate prd> {
1996 let Predicates = [prd] in {
1997 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1998 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001999 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002000 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2001 (i32 imm:$src2)))], NoItinerary>;
2002 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2003 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2004 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002005 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002006 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002007 (OpNode (_.VT _.RC:$src1),
2008 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002009 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2010 (ins _.MemOp:$src1, i32u8imm:$src2),
2011 OpcodeStr##_.Suffix##
2012 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2013 [(set _.KRC:$dst,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002014 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002015 (i32 imm:$src2)))], NoItinerary>;
2016 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2017 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2018 OpcodeStr##_.Suffix##
2019 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2020 [(set _.KRC:$dst,(or _.KRCWM:$mask,
2021 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2022 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002023 }
2024}
2025
Asaf Badouh572bbce2015-09-20 08:46:07 +00002026//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2027// fpclass(reg_vec, mem_vec, imm)
2028// fpclass(reg_vec, broadcast(eltVt), imm)
2029multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2030 X86VectorVTInfo _, string mem, string broadcast>{
2031 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2032 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002033 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002034 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2035 (i32 imm:$src2)))], NoItinerary>;
2036 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2037 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2038 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002039 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002040 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002041 (OpNode (_.VT _.RC:$src1),
2042 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002043 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2044 (ins _.MemOp:$src1, i32u8imm:$src2),
2045 OpcodeStr##_.Suffix##mem#
2046 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002047 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002048 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2049 (i32 imm:$src2)))], NoItinerary>;
2050 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2051 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2052 OpcodeStr##_.Suffix##mem#
2053 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002054 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002055 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2056 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2057 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2058 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2059 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2060 _.BroadcastStr##", $dst|$dst, ${src1}"
2061 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002062 [(set _.KRC:$dst,(OpNode
2063 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002064 (_.ScalarLdFrag addr:$src1))),
2065 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2066 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2067 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2068 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2069 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2070 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002071 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2072 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002073 (_.ScalarLdFrag addr:$src1))),
2074 (i32 imm:$src2))))], NoItinerary>,
2075 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002076}
2077
Asaf Badouh572bbce2015-09-20 08:46:07 +00002078multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002079 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002080 string broadcast>{
2081 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002082 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002083 broadcast>, EVEX_V512;
2084 }
2085 let Predicates = [prd, HasVLX] in {
2086 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2087 broadcast>, EVEX_V128;
2088 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2089 broadcast>, EVEX_V256;
2090 }
2091}
2092
2093multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002094 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002095 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002096 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002097 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002098 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2099 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2100 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2101 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2102 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002103}
2104
Asaf Badouh696e8e02015-10-18 11:04:38 +00002105defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2106 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002107
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002108//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002109// Mask register copy, including
2110// - copy between mask registers
2111// - load/store mask registers
2112// - copy from GPR to mask register and vice versa
2113//
2114multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2115 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002116 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002117 let hasSideEffects = 0 in
2118 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2119 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2120 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2121 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2122 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2123 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2124 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2125 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002126}
2127
2128multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2129 string OpcodeStr,
2130 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002131 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002132 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002133 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002134 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002135 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002136 }
2137}
2138
Robert Khasanov74acbb72014-07-23 14:49:42 +00002139let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002140 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002141 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2142 VEX, PD;
2143
2144let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002145 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002146 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002147 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002148
2149let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002150 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2151 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002152 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2153 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002154 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2155 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002156 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2157 VEX, XD, VEX_W;
2158}
2159
2160// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002161def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2162 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2163def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2164 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2165
2166def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2167 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2168def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2169 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2170
2171def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002172 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002173def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002174 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002175 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2176
2177def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002178 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2179def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2180 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002181def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002182 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002183 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2184
2185def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2186 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2187def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2188 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2189def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2190 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2191def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2192 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002193
Robert Khasanov74acbb72014-07-23 14:49:42 +00002194// Load/store kreg
2195let Predicates = [HasDQI] in {
2196 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2197 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002198 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2199 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002200
2201 def : Pat<(store VK4:$src, addr:$dst),
2202 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2203 def : Pat<(store VK2:$src, addr:$dst),
2204 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002205 def : Pat<(store VK1:$src, addr:$dst),
2206 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002207
2208 def : Pat<(v2i1 (load addr:$src)),
2209 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2210 def : Pat<(v4i1 (load addr:$src)),
2211 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002212}
2213let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002214 def : Pat<(store VK1:$src, addr:$dst),
2215 (MOV8mr addr:$dst,
2216 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2217 sub_8bit))>;
2218 def : Pat<(store VK2:$src, addr:$dst),
2219 (MOV8mr addr:$dst,
2220 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2221 sub_8bit))>;
2222 def : Pat<(store VK4:$src, addr:$dst),
2223 (MOV8mr addr:$dst,
2224 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002225 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002226 def : Pat<(store VK8:$src, addr:$dst),
2227 (MOV8mr addr:$dst,
2228 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2229 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002230
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002231 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002232 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002233 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002234 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002235 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002236 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002237}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002238
Robert Khasanov74acbb72014-07-23 14:49:42 +00002239let Predicates = [HasAVX512] in {
2240 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002241 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002242 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002243 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002244 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2245 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002246}
2247let Predicates = [HasBWI] in {
2248 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2249 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002250 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2251 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002252 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2253 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002254 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2255 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002256}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002257
Robert Khasanov74acbb72014-07-23 14:49:42 +00002258let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002259 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002260 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2261 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002262
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002263 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002264 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002265
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002266 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2267 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2268
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002269 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002270 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002271 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2272 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002273 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002274
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002275 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002276 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002277 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2278 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002279 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002280
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002281 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002282 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002283
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002284 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002285 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002286
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002287 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002288 (EXTRACT_SUBREG
2289 (AND32ri8 (KMOVWrk
2290 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002291
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002292 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002293 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002294
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002295 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002296 (AND64ri8 (SUBREG_TO_REG (i64 0),
2297 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002298
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002299 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002300 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002301 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002302
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002303 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002304 (EXTRACT_SUBREG
2305 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2306 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002307
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002308 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002309 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002310}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002311def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2312 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2313def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2314 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2315def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2316 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2317def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2318 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2319def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2320 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2321def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2322 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002323
Igor Bregerd6c187b2016-01-27 08:43:25 +00002324def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2325def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2326def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2327
Igor Bregera77b14d2016-08-11 12:13:46 +00002328def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2329def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2330def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2331def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2332def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2333def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002334
2335// Mask unary operation
2336// - KNOT
2337multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002338 RegisterClass KRC, SDPatternOperator OpNode,
2339 Predicate prd> {
2340 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002341 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002342 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002343 [(set KRC:$dst, (OpNode KRC:$src))]>;
2344}
2345
Robert Khasanov74acbb72014-07-23 14:49:42 +00002346multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2347 SDPatternOperator OpNode> {
2348 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2349 HasDQI>, VEX, PD;
2350 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2351 HasAVX512>, VEX, PS;
2352 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2353 HasBWI>, VEX, PD, VEX_W;
2354 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2355 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002356}
2357
Craig Topper7b9cc142016-11-03 06:04:28 +00002358defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002359
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002360multiclass avx512_mask_unop_int<string IntName, string InstName> {
2361 let Predicates = [HasAVX512] in
2362 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2363 (i16 GR16:$src)),
2364 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2365 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2366}
2367defm : avx512_mask_unop_int<"knot", "KNOT">;
2368
Robert Khasanov74acbb72014-07-23 14:49:42 +00002369// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002370let Predicates = [HasAVX512, NoDQI] in
2371def : Pat<(vnot VK8:$src),
2372 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2373
2374def : Pat<(vnot VK4:$src),
2375 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2376def : Pat<(vnot VK2:$src),
2377 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002378
2379// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002380// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002381multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002382 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002383 Predicate prd, bit IsCommutable> {
2384 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002385 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2386 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002387 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002388 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2389}
2390
Robert Khasanov595683d2014-07-28 13:46:45 +00002391multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002392 SDPatternOperator OpNode, bit IsCommutable,
2393 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002394 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002395 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002396 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002397 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002398 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002399 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002400 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002401 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002402}
2403
2404def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2405def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002406// These nodes use 'vnot' instead of 'not' to support vectors.
2407def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2408def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002409
Craig Topper7b9cc142016-11-03 06:04:28 +00002410defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2411defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2412defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2413defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2414defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2415defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002416
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417multiclass avx512_mask_binop_int<string IntName, string InstName> {
2418 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002419 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2420 (i16 GR16:$src1), (i16 GR16:$src2)),
2421 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2422 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2423 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002424}
2425
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002426defm : avx512_mask_binop_int<"kand", "KAND">;
2427defm : avx512_mask_binop_int<"kandn", "KANDN">;
2428defm : avx512_mask_binop_int<"kor", "KOR">;
2429defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2430defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002431
Craig Topper7b9cc142016-11-03 06:04:28 +00002432multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2433 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002434 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2435 // for the DQI set, this type is legal and KxxxB instruction is used
2436 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002437 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002438 (COPY_TO_REGCLASS
2439 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2440 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2441
2442 // All types smaller than 8 bits require conversion anyway
2443 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2444 (COPY_TO_REGCLASS (Inst
2445 (COPY_TO_REGCLASS VK1:$src1, VK16),
2446 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002447 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002448 (COPY_TO_REGCLASS (Inst
2449 (COPY_TO_REGCLASS VK2:$src1, VK16),
2450 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002451 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002452 (COPY_TO_REGCLASS (Inst
2453 (COPY_TO_REGCLASS VK4:$src1, VK16),
2454 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455}
2456
Craig Topper7b9cc142016-11-03 06:04:28 +00002457defm : avx512_binop_pat<and, and, KANDWrr>;
2458defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2459defm : avx512_binop_pat<or, or, KORWrr>;
2460defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2461defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002462
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002463// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002464multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2465 RegisterClass KRCSrc, Predicate prd> {
2466 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002467 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002468 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2469 (ins KRC:$src1, KRC:$src2),
2470 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2471 VEX_4V, VEX_L;
2472
2473 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2474 (!cast<Instruction>(NAME##rr)
2475 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2476 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2477 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002478}
2479
Igor Bregera54a1a82015-09-08 13:10:00 +00002480defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2481defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2482defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484// Mask bit testing
2485multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002486 SDNode OpNode, Predicate prd> {
2487 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002489 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2491}
2492
Igor Breger5ea0a6812015-08-31 13:30:19 +00002493multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2494 Predicate prdW = HasAVX512> {
2495 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2496 VEX, PD;
2497 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2498 VEX, PS;
2499 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2500 VEX, PS, VEX_W;
2501 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2502 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002503}
2504
2505defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002506defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002507
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508// Mask shift
2509multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2510 SDNode OpNode> {
2511 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002512 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002513 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002514 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002515 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2516}
2517
2518multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2519 SDNode OpNode> {
2520 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002521 VEX, TAPD, VEX_W;
2522 let Predicates = [HasDQI] in
2523 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2524 VEX, TAPD;
2525 let Predicates = [HasBWI] in {
2526 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2527 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002528 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2529 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002530 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002531}
2532
Craig Topper3b7e8232017-01-30 00:06:01 +00002533defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2534defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002535
2536// Mask setting all 0s or 1s
2537multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2538 let Predicates = [HasAVX512] in
2539 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2540 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2541 [(set KRC:$dst, (VT Val))]>;
2542}
2543
2544multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002545 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002546 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2547 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002548}
2549
2550defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2551defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2552
2553// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2554let Predicates = [HasAVX512] in {
2555 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002556 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2557 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002559 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2560 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002561 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002562 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2563 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002564}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002565
2566// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2567multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2568 RegisterClass RC, ValueType VT> {
2569 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2570 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002571
Igor Bregerf1bd7612016-03-06 07:46:03 +00002572 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002573 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002574}
2575
2576defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2577defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2578defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2579defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2580defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2581
2582defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2583defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2584defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2585defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2586
2587defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2588defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2589defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2590
2591defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2592defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2593
2594defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002595
Igor Breger999ac752016-03-08 15:21:25 +00002596def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002597 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002598 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2599 VK2))>;
2600def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002601 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002602 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2603 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002604def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2605 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002606def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2607 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002608def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2609 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2610
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002611
Igor Breger86724082016-08-14 05:25:07 +00002612// Patterns for kmask shift
2613multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002614 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002615 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002616 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002617 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002618 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002619 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002620 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002621 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002622 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002623 RC))>;
2624}
2625
2626defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2627defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2628defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002629//===----------------------------------------------------------------------===//
2630// AVX-512 - Aligned and unaligned load and store
2631//
2632
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002633
2634multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002635 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002636 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002637 let hasSideEffects = 0 in {
2638 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002639 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002640 _.ExeDomain>, EVEX;
2641 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2642 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002643 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002644 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002645 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002646 (_.VT _.RC:$src),
2647 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002648 EVEX, EVEX_KZ;
2649
Craig Topper4e7b8882016-10-03 02:00:29 +00002650 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002651 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002652 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002653 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002654 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2655 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002656
Craig Topper63e2cd62017-01-14 07:50:52 +00002657 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002658 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2659 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2660 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2661 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002662 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002663 (_.VT _.RC:$src1),
2664 (_.VT _.RC:$src0))))], _.ExeDomain>,
2665 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002666 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002667 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2668 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002669 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2670 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002671 [(set _.RC:$dst, (_.VT
2672 (vselect _.KRCWM:$mask,
2673 (_.VT (bitconvert (ld_frag addr:$src1))),
2674 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002675 }
Craig Toppere1cac152016-06-07 07:27:54 +00002676 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002677 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2678 (ins _.KRCWM:$mask, _.MemOp:$src),
2679 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2680 "${dst} {${mask}} {z}, $src}",
2681 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2682 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2683 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002684 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002685 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2686 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2687
2688 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2689 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2690
2691 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2692 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2693 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002694}
2695
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002696multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2697 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002698 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002699 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002700 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002701 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002702
2703 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002704 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002705 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002706 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002707 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002708 }
2709}
2710
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002711multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2712 AVX512VLVectorVTInfo _,
2713 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002714 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002715 let Predicates = [prd] in
2716 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002717 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002718
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002719 let Predicates = [prd, HasVLX] in {
2720 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002721 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002722 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002723 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724 }
2725}
2726
2727multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002728 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002729
Craig Topper99f6b622016-05-01 01:03:56 +00002730 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002731 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2732 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2733 [], _.ExeDomain>, EVEX;
2734 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2735 (ins _.KRCWM:$mask, _.RC:$src),
2736 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2737 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002738 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002739 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002740 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002741 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002742 "${dst} {${mask}} {z}, $src}",
2743 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002744 }
Igor Breger81b79de2015-11-19 07:43:43 +00002745
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002746 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002747 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002748 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002749 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002750 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2751 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2752 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002753
2754 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2755 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2756 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002757}
2758
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002759
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002760multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2761 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002762 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002763 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2764 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002765
2766 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002767 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2768 masked_store_unaligned>, EVEX_V256;
2769 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2770 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002771 }
2772}
2773
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002774multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2775 AVX512VLVectorVTInfo _, Predicate prd> {
2776 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002777 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2778 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002779
2780 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002781 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2782 masked_store_aligned256>, EVEX_V256;
2783 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2784 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002785 }
2786}
2787
2788defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2789 HasAVX512>,
2790 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2791 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2792
2793defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2794 HasAVX512>,
2795 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2796 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2797
Craig Topperc9293492016-02-26 06:50:29 +00002798defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002799 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002800 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002801 PS, EVEX_CD8<32, CD8VF>;
2802
Craig Topper4e7b8882016-10-03 02:00:29 +00002803defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002804 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002805 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2806 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002807
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002808defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2809 HasAVX512>,
2810 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2811 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002812
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002813defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2814 HasAVX512>,
2815 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2816 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002817
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002818defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2819 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002820 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2821
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002822defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2823 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002824 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2825
Craig Topperc9293492016-02-26 06:50:29 +00002826defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002827 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002828 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002829 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2830
Craig Topperc9293492016-02-26 06:50:29 +00002831defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002832 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002833 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002834 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002835
Craig Topperd875d6b2016-09-29 06:07:09 +00002836// Special instructions to help with spilling when we don't have VLX. We need
2837// to load or store from a ZMM register instead. These are converted in
2838// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002839let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002840 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2841def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2842 "", []>;
2843def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2844 "", []>;
2845def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2846 "", []>;
2847def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2848 "", []>;
2849}
2850
2851let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002852def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002853 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002854def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002855 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002856def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002857 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002858def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002859 "", []>;
2860}
2861
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002862def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002863 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002864 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002865 VK8), VR512:$src)>;
2866
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002867def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002868 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002869 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002870
Craig Topper33c550c2016-05-22 00:39:30 +00002871// These patterns exist to prevent the above patterns from introducing a second
2872// mask inversion when one already exists.
2873def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2874 (bc_v8i64 (v16i32 immAllZerosV)),
2875 (v8i64 VR512:$src))),
2876 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2877def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2878 (v16i32 immAllZerosV),
2879 (v16i32 VR512:$src))),
2880 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2881
Craig Topper96ab6fd2017-01-09 04:19:34 +00002882// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2883// available. Use a 512-bit operation and extract.
2884let Predicates = [HasAVX512, NoVLX] in {
2885def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2886 (v8f32 VR256X:$src0))),
2887 (EXTRACT_SUBREG
2888 (v16f32
2889 (VMOVAPSZrrk
2890 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2891 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2892 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2893 sub_ymm)>;
2894
2895def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2896 (v8i32 VR256X:$src0))),
2897 (EXTRACT_SUBREG
2898 (v16i32
2899 (VMOVDQA32Zrrk
2900 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2901 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2902 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2903 sub_ymm)>;
2904}
2905
Craig Topper14aa2662016-08-11 06:04:04 +00002906let Predicates = [HasVLX, NoBWI] in {
2907 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002908 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2909 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2910 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2911 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2912 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2913 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2914 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2915 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002916
2917 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002918 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2919 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2920 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2921 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2922 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2923 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2924 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2925 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002926}
2927
Craig Topper95bdabd2016-05-22 23:44:33 +00002928let Predicates = [HasVLX] in {
2929 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2930 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2931 def : Pat<(alignedstore (v2f64 (extract_subvector
2932 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2933 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2934 def : Pat<(alignedstore (v4f32 (extract_subvector
2935 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2936 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2937 def : Pat<(alignedstore (v2i64 (extract_subvector
2938 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2939 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2940 def : Pat<(alignedstore (v4i32 (extract_subvector
2941 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2942 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2943 def : Pat<(alignedstore (v8i16 (extract_subvector
2944 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2945 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2946 def : Pat<(alignedstore (v16i8 (extract_subvector
2947 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2948 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2949
2950 def : Pat<(store (v2f64 (extract_subvector
2951 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2952 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2953 def : Pat<(store (v4f32 (extract_subvector
2954 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2955 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2956 def : Pat<(store (v2i64 (extract_subvector
2957 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2958 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2959 def : Pat<(store (v4i32 (extract_subvector
2960 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2961 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2962 def : Pat<(store (v8i16 (extract_subvector
2963 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2964 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2965 def : Pat<(store (v16i8 (extract_subvector
2966 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2967 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2968
2969 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2970 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2971 def : Pat<(alignedstore (v2f64 (extract_subvector
2972 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2973 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2974 def : Pat<(alignedstore (v4f32 (extract_subvector
2975 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2976 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2977 def : Pat<(alignedstore (v2i64 (extract_subvector
2978 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2979 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2980 def : Pat<(alignedstore (v4i32 (extract_subvector
2981 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2982 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2983 def : Pat<(alignedstore (v8i16 (extract_subvector
2984 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2985 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2986 def : Pat<(alignedstore (v16i8 (extract_subvector
2987 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2988 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2989
2990 def : Pat<(store (v2f64 (extract_subvector
2991 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2992 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2993 def : Pat<(store (v4f32 (extract_subvector
2994 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2995 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2996 def : Pat<(store (v2i64 (extract_subvector
2997 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2998 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2999 def : Pat<(store (v4i32 (extract_subvector
3000 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3001 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3002 def : Pat<(store (v8i16 (extract_subvector
3003 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3004 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3005 def : Pat<(store (v16i8 (extract_subvector
3006 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3007 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3008
3009 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3010 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003011 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3012 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003013 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3014 def : Pat<(alignedstore (v8f32 (extract_subvector
3015 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3016 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003017 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3018 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003019 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003020 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3021 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003022 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003023 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3024 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003025 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003026 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3027 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003028 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3029
3030 def : Pat<(store (v4f64 (extract_subvector
3031 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3032 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3033 def : Pat<(store (v8f32 (extract_subvector
3034 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3035 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3036 def : Pat<(store (v4i64 (extract_subvector
3037 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3038 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3039 def : Pat<(store (v8i32 (extract_subvector
3040 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3041 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3042 def : Pat<(store (v16i16 (extract_subvector
3043 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3044 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3045 def : Pat<(store (v32i8 (extract_subvector
3046 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3047 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3048}
3049
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003050
3051// Move Int Doubleword to Packed Double Int
3052//
3053let ExeDomain = SSEPackedInt in {
3054def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3055 "vmovd\t{$src, $dst|$dst, $src}",
3056 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003057 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003058 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003059def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003060 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061 [(set VR128X:$dst,
3062 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003063 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003064def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003065 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003066 [(set VR128X:$dst,
3067 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003068 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003069let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3070def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3071 (ins i64mem:$src),
3072 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003073 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003074let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003075def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003076 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003077 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003078 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003079def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3080 "vmovq\t{$src, $dst|$dst, $src}",
3081 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3082 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003083def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003084 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003085 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003086 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003087def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003088 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003089 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003090 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3091 EVEX_CD8<64, CD8VT1>;
3092}
3093} // ExeDomain = SSEPackedInt
3094
3095// Move Int Doubleword to Single Scalar
3096//
3097let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3098def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3099 "vmovd\t{$src, $dst|$dst, $src}",
3100 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003101 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003102
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003103def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003104 "vmovd\t{$src, $dst|$dst, $src}",
3105 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3106 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3107} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3108
3109// Move doubleword from xmm register to r/m32
3110//
3111let ExeDomain = SSEPackedInt in {
3112def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3113 "vmovd\t{$src, $dst|$dst, $src}",
3114 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003115 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003116 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003117def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003118 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003119 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003120 [(store (i32 (extractelt (v4i32 VR128X:$src),
3121 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3122 EVEX, EVEX_CD8<32, CD8VT1>;
3123} // ExeDomain = SSEPackedInt
3124
3125// Move quadword from xmm1 register to r/m64
3126//
3127let ExeDomain = SSEPackedInt in {
3128def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3129 "vmovq\t{$src, $dst|$dst, $src}",
3130 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003131 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003132 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003133 Requires<[HasAVX512, In64BitMode]>;
3134
Craig Topperc648c9b2015-12-28 06:11:42 +00003135let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3136def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3137 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003138 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003139 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003140
Craig Topperc648c9b2015-12-28 06:11:42 +00003141def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3142 (ins i64mem:$dst, VR128X:$src),
3143 "vmovq\t{$src, $dst|$dst, $src}",
3144 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3145 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003146 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003147 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3148
3149let hasSideEffects = 0 in
3150def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003151 (ins VR128X:$src),
3152 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3153 EVEX, VEX_W;
3154} // ExeDomain = SSEPackedInt
3155
3156// Move Scalar Single to Double Int
3157//
3158let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3159def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3160 (ins FR32X:$src),
3161 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003162 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003163 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003164def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003166 "vmovd\t{$src, $dst|$dst, $src}",
3167 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3168 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3169} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3170
3171// Move Quadword Int to Packed Quadword Int
3172//
3173let ExeDomain = SSEPackedInt in {
3174def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3175 (ins i64mem:$src),
3176 "vmovq\t{$src, $dst|$dst, $src}",
3177 [(set VR128X:$dst,
3178 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3179 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3180} // ExeDomain = SSEPackedInt
3181
3182//===----------------------------------------------------------------------===//
3183// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003184//===----------------------------------------------------------------------===//
3185
Craig Topperc7de3a12016-07-29 02:49:08 +00003186multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003187 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003188 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3189 (ins _.RC:$src1, _.FRC:$src2),
3190 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3191 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3192 (scalar_to_vector _.FRC:$src2))))],
3193 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3194 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3195 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3196 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3197 "$dst {${mask}} {z}, $src1, $src2}"),
3198 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3199 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3200 _.ImmAllZerosV)))],
3201 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3202 let Constraints = "$src0 = $dst" in
3203 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3204 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3205 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3206 "$dst {${mask}}, $src1, $src2}"),
3207 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3208 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3209 (_.VT _.RC:$src0))))],
3210 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003211 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003212 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3213 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3214 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3215 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3216 let mayLoad = 1, hasSideEffects = 0 in {
3217 let Constraints = "$src0 = $dst" in
3218 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3219 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3220 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3221 "$dst {${mask}}, $src}"),
3222 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3223 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3224 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3225 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3226 "$dst {${mask}} {z}, $src}"),
3227 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003228 }
Craig Toppere1cac152016-06-07 07:27:54 +00003229 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3230 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3231 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3232 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003233 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003234 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3235 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3236 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3237 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003238}
3239
Asaf Badouh41ecf462015-12-06 13:26:56 +00003240defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3241 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003242
Asaf Badouh41ecf462015-12-06 13:26:56 +00003243defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3244 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003245
Ayman Musa46af8f92016-11-13 14:29:32 +00003246
3247multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3248 PatLeaf ZeroFP, X86VectorVTInfo _> {
3249
3250def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003251 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003252 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3253 (_.EltVT _.FRC:$src1),
3254 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003255 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003256 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3257 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3258 (_.VT _.RC:$src0),
3259 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3260 _.RC)>;
3261
3262def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003263 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003264 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3265 (_.EltVT _.FRC:$src1),
3266 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003267 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003268 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3269 (_.VT _.RC:$src0),
3270 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3271 _.RC)>;
3272
3273}
3274
3275multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3276 dag Mask, RegisterClass MaskRC> {
3277
3278def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003279 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003280 (_.info256.VT (insert_subvector undef,
3281 (_.info128.VT _.info128.RC:$src),
3282 (i64 0))),
3283 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003284 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003285 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003286 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003287
3288}
3289
3290multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3291 dag Mask, RegisterClass MaskRC> {
3292
3293def : Pat<(_.info128.VT (extract_subvector
3294 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003295 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003296 (v16i32 immAllZerosV))))),
3297 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003298 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003299 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3300 addr:$srcAddr)>;
3301
3302def : Pat<(_.info128.VT (extract_subvector
3303 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3304 (_.info512.VT (insert_subvector undef,
3305 (_.info256.VT (insert_subvector undef,
3306 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3307 (i64 0))),
3308 (i64 0))))),
3309 (i64 0))),
3310 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3311 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3312 addr:$srcAddr)>;
3313
3314}
3315
3316defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3317defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3318
3319defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3320 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3321defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3322 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3323defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3324 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3325
3326defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3327 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3328defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3329 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3330defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3331 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3332
Craig Topper74ed0872016-05-18 06:55:59 +00003333def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003334 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003335 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003336
Craig Topper74ed0872016-05-18 06:55:59 +00003337def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003338 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003339 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003340
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003341def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3342 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3343 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3344
Craig Topper99f6b622016-05-01 01:03:56 +00003345let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003346defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003347 (outs VR128X:$dst), (ins VR128X:$src1, FR32X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003348 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3349 XS, EVEX_4V, VEX_LIG;
3350
Craig Topper99f6b622016-05-01 01:03:56 +00003351let hasSideEffects = 0 in
Craig Toppera9818aa2017-02-11 07:01:38 +00003352defm VMOVSDZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003353 (outs VR128X:$dst), (ins VR128X:$src1, FR64X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003354 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3355 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003356
3357let Predicates = [HasAVX512] in {
3358 let AddedComplexity = 15 in {
3359 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3360 // MOVS{S,D} to the lower bits.
3361 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003362 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003363 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003364 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003365 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003366 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003367 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003368 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003369 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003370
3371 // Move low f32 and clear high bits.
3372 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3373 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003374 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003375 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3376 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3377 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003378 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003379 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003380 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3381 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003382 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003383 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3384 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3385 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003386 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003387 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003388
3389 let AddedComplexity = 20 in {
3390 // MOVSSrm zeros the high parts of the register; represent this
3391 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3392 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3393 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3394 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3395 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3396 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3397 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003398 def : Pat<(v4f32 (X86vzload addr:$src)),
3399 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003400
3401 // MOVSDrm zeros the high parts of the register; represent this
3402 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3403 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3404 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3405 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3406 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3407 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3408 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3409 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3410 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3411 def : Pat<(v2f64 (X86vzload addr:$src)),
3412 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3413
3414 // Represent the same patterns above but in the form they appear for
3415 // 256-bit types
3416 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3417 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003418 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003419 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3420 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3421 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003422 def : Pat<(v8f32 (X86vzload addr:$src)),
3423 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003424 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3425 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3426 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003427 def : Pat<(v4f64 (X86vzload addr:$src)),
3428 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003429
3430 // Represent the same patterns above but in the form they appear for
3431 // 512-bit types
3432 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3433 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3434 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3435 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3436 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3437 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003438 def : Pat<(v16f32 (X86vzload addr:$src)),
3439 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003440 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3441 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3442 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003443 def : Pat<(v8f64 (X86vzload addr:$src)),
3444 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003445 }
3446 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3447 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003448 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003449 FR32X:$src)), sub_xmm)>;
3450 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3451 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003452 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003453 FR64X:$src)), sub_xmm)>;
3454 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3455 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003456 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003457
3458 // Move low f64 and clear high bits.
3459 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3460 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003461 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003462 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003463 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3464 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003465 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003466 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003467
3468 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003469 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003470 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003471 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003472 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003473 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003474
3475 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003476 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003477 addr:$dst),
3478 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003479
3480 // Shuffle with VMOVSS
3481 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3482 (VMOVSSZrr (v4i32 VR128X:$src1),
3483 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3484 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3485 (VMOVSSZrr (v4f32 VR128X:$src1),
3486 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3487
3488 // 256-bit variants
3489 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3490 (SUBREG_TO_REG (i32 0),
3491 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3492 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3493 sub_xmm)>;
3494 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3495 (SUBREG_TO_REG (i32 0),
3496 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3497 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3498 sub_xmm)>;
3499
3500 // Shuffle with VMOVSD
3501 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3502 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3503 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3504 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003505
3506 // 256-bit variants
3507 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3508 (SUBREG_TO_REG (i32 0),
3509 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3510 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3511 sub_xmm)>;
3512 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3513 (SUBREG_TO_REG (i32 0),
3514 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3515 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3516 sub_xmm)>;
3517
3518 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3519 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3520 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3521 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3522 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3523 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3524 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3525 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3526}
3527
3528let AddedComplexity = 15 in
3529def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3530 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003531 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003532 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003533 (v2i64 VR128X:$src))))],
3534 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3535
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003536let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003537 let AddedComplexity = 15 in {
3538 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3539 (VMOVDI2PDIZrr GR32:$src)>;
3540
3541 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3542 (VMOV64toPQIZrr GR64:$src)>;
3543
3544 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3545 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3546 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003547
3548 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3549 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3550 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003551 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003552 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3553 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003554 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3555 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003556 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3557 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003558 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3559 (VMOVDI2PDIZrm addr:$src)>;
3560 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3561 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003562 def : Pat<(v4i32 (X86vzload addr:$src)),
3563 (VMOVDI2PDIZrm addr:$src)>;
3564 def : Pat<(v8i32 (X86vzload addr:$src)),
3565 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003566 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003567 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003568 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003569 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003570 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003571 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003572 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003573 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003574 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003575
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003576 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3577 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3578 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3579 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003580 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3581 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3582 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3583
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003584 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003585 def : Pat<(v16i32 (X86vzload addr:$src)),
3586 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003587 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003588 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003589}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003590//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003591// AVX-512 - Non-temporals
3592//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003593let SchedRW = [WriteLoad] in {
3594 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3595 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3596 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3597 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3598 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003599
Craig Topper2f90c1f2016-06-07 07:27:57 +00003600 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003601 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003602 (ins i256mem:$src),
3603 "vmovntdqa\t{$src, $dst|$dst, $src}",
3604 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3605 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3606 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003607
Robert Khasanoved882972014-08-13 10:46:00 +00003608 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003609 (ins i128mem:$src),
3610 "vmovntdqa\t{$src, $dst|$dst, $src}",
3611 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3612 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3613 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003614 }
Adam Nemetefd07852014-06-18 16:51:10 +00003615}
3616
Igor Bregerd3341f52016-01-20 13:11:47 +00003617multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3618 PatFrag st_frag = alignednontemporalstore,
3619 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003620 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003621 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003622 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003623 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3624 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003625}
3626
Igor Bregerd3341f52016-01-20 13:11:47 +00003627multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3628 AVX512VLVectorVTInfo VTInfo> {
3629 let Predicates = [HasAVX512] in
3630 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003631
Igor Bregerd3341f52016-01-20 13:11:47 +00003632 let Predicates = [HasAVX512, HasVLX] in {
3633 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3634 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003635 }
3636}
3637
Igor Bregerd3341f52016-01-20 13:11:47 +00003638defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3639defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3640defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003641
Craig Topper707c89c2016-05-08 23:43:17 +00003642let Predicates = [HasAVX512], AddedComplexity = 400 in {
3643 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3644 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3645 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3646 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3647 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3648 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003649
3650 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3651 (VMOVNTDQAZrm addr:$src)>;
3652 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3653 (VMOVNTDQAZrm addr:$src)>;
3654 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3655 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003656 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003657 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003658 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003659 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003660 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003661 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003662}
3663
Craig Topperc41320d2016-05-08 23:08:45 +00003664let Predicates = [HasVLX], AddedComplexity = 400 in {
3665 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3666 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3667 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3668 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3669 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3670 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3671
Simon Pilgrim9a896232016-06-07 13:34:24 +00003672 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3673 (VMOVNTDQAZ256rm addr:$src)>;
3674 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3675 (VMOVNTDQAZ256rm addr:$src)>;
3676 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3677 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003678 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003679 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003680 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003681 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003682 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003683 (VMOVNTDQAZ256rm addr:$src)>;
3684
Craig Topperc41320d2016-05-08 23:08:45 +00003685 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3686 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3687 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3688 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3689 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3690 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003691
3692 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3693 (VMOVNTDQAZ128rm addr:$src)>;
3694 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3695 (VMOVNTDQAZ128rm addr:$src)>;
3696 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3697 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003698 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003699 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003700 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003701 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003702 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003703 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003704}
3705
Adam Nemet7f62b232014-06-10 16:39:53 +00003706//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003707// AVX-512 - Integer arithmetic
3708//
3709multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003710 X86VectorVTInfo _, OpndItins itins,
3711 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003712 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003713 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003714 "$src2, $src1", "$src1, $src2",
3715 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003716 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003717 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003718
Craig Toppere1cac152016-06-07 07:27:54 +00003719 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3720 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3721 "$src2, $src1", "$src1, $src2",
3722 (_.VT (OpNode _.RC:$src1,
3723 (bitconvert (_.LdFrag addr:$src2)))),
3724 itins.rm>,
3725 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003726}
3727
3728multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3729 X86VectorVTInfo _, OpndItins itins,
3730 bit IsCommutable = 0> :
3731 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003732 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3733 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3734 "${src2}"##_.BroadcastStr##", $src1",
3735 "$src1, ${src2}"##_.BroadcastStr,
3736 (_.VT (OpNode _.RC:$src1,
3737 (X86VBroadcast
3738 (_.ScalarLdFrag addr:$src2)))),
3739 itins.rm>,
3740 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003741}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003742
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003743multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3744 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3745 Predicate prd, bit IsCommutable = 0> {
3746 let Predicates = [prd] in
3747 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3748 IsCommutable>, EVEX_V512;
3749
3750 let Predicates = [prd, HasVLX] in {
3751 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3752 IsCommutable>, EVEX_V256;
3753 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3754 IsCommutable>, EVEX_V128;
3755 }
3756}
3757
Robert Khasanov545d1b72014-10-14 14:36:19 +00003758multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3759 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3760 Predicate prd, bit IsCommutable = 0> {
3761 let Predicates = [prd] in
3762 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3763 IsCommutable>, EVEX_V512;
3764
3765 let Predicates = [prd, HasVLX] in {
3766 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3767 IsCommutable>, EVEX_V256;
3768 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3769 IsCommutable>, EVEX_V128;
3770 }
3771}
3772
3773multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3774 OpndItins itins, Predicate prd,
3775 bit IsCommutable = 0> {
3776 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3777 itins, prd, IsCommutable>,
3778 VEX_W, EVEX_CD8<64, CD8VF>;
3779}
3780
3781multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3782 OpndItins itins, Predicate prd,
3783 bit IsCommutable = 0> {
3784 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3785 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3786}
3787
3788multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3789 OpndItins itins, Predicate prd,
3790 bit IsCommutable = 0> {
3791 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3792 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3793}
3794
3795multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3796 OpndItins itins, Predicate prd,
3797 bit IsCommutable = 0> {
3798 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3799 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3800}
3801
3802multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3803 SDNode OpNode, OpndItins itins, Predicate prd,
3804 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003805 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003806 IsCommutable>;
3807
Igor Bregerf2460112015-07-26 14:41:44 +00003808 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003809 IsCommutable>;
3810}
3811
3812multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3813 SDNode OpNode, OpndItins itins, Predicate prd,
3814 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003815 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003816 IsCommutable>;
3817
Igor Bregerf2460112015-07-26 14:41:44 +00003818 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003819 IsCommutable>;
3820}
3821
3822multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3823 bits<8> opc_d, bits<8> opc_q,
3824 string OpcodeStr, SDNode OpNode,
3825 OpndItins itins, bit IsCommutable = 0> {
3826 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3827 itins, HasAVX512, IsCommutable>,
3828 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3829 itins, HasBWI, IsCommutable>;
3830}
3831
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003832multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003833 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003834 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3835 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003836 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003837 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003838 "$src2, $src1","$src1, $src2",
3839 (_Dst.VT (OpNode
3840 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003841 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003842 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003843 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003844 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3845 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3846 "$src2, $src1", "$src1, $src2",
3847 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3848 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003849 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003850 AVX512BIBase, EVEX_4V;
3851
3852 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003853 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003854 OpcodeStr,
3855 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003856 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003857 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3858 (_Brdct.VT (X86VBroadcast
3859 (_Brdct.ScalarLdFrag addr:$src2)))))),
3860 itins.rm>,
3861 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003862}
3863
Robert Khasanov545d1b72014-10-14 14:36:19 +00003864defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3865 SSE_INTALU_ITINS_P, 1>;
3866defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3867 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003868defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3869 SSE_INTALU_ITINS_P, HasBWI, 1>;
3870defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3871 SSE_INTALU_ITINS_P, HasBWI, 0>;
3872defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003873 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003874defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003875 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003876defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003877 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003878defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003879 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003880defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003881 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003882defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003883 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003884defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003885 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003886defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003887 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003888defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003889 SSE_INTALU_ITINS_P, HasBWI, 1>;
3890
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003891multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003892 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3893 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3894 let Predicates = [prd] in
3895 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3896 _SrcVTInfo.info512, _DstVTInfo.info512,
3897 v8i64_info, IsCommutable>,
3898 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3899 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003900 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003901 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003902 v4i64x_info, IsCommutable>,
3903 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003904 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003905 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003906 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003907 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3908 }
Michael Liao66233b72015-08-06 09:06:20 +00003909}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003910
3911defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003912 avx512vl_i32_info, avx512vl_i64_info,
3913 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003914defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003915 avx512vl_i32_info, avx512vl_i64_info,
3916 X86pmuludq, HasAVX512, 1>;
3917defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3918 avx512vl_i8_info, avx512vl_i8_info,
3919 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003920
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003921multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3922 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003923 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3924 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3925 OpcodeStr,
3926 "${src2}"##_Src.BroadcastStr##", $src1",
3927 "$src1, ${src2}"##_Src.BroadcastStr,
3928 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3929 (_Src.VT (X86VBroadcast
3930 (_Src.ScalarLdFrag addr:$src2))))))>,
3931 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003932}
3933
Michael Liao66233b72015-08-06 09:06:20 +00003934multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3935 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003936 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003937 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003938 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003939 "$src2, $src1","$src1, $src2",
3940 (_Dst.VT (OpNode
3941 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003942 (_Src.VT _Src.RC:$src2))),
3943 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003944 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003945 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3946 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3947 "$src2, $src1", "$src1, $src2",
3948 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3949 (bitconvert (_Src.LdFrag addr:$src2))))>,
3950 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003951}
3952
3953multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3954 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003955 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003956 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3957 v32i16_info>,
3958 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3959 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003960 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003961 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3962 v16i16x_info>,
3963 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3964 v16i16x_info>, EVEX_V256;
3965 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3966 v8i16x_info>,
3967 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3968 v8i16x_info>, EVEX_V128;
3969 }
3970}
3971multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3972 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003973 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003974 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3975 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003976 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003977 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3978 v32i8x_info>, EVEX_V256;
3979 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3980 v16i8x_info>, EVEX_V128;
3981 }
3982}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003983
3984multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3985 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003986 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003987 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003988 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003989 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003990 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003991 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003992 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003993 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003994 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003995 }
3996}
3997
Craig Topperb6da6542016-05-01 17:38:32 +00003998defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3999defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4000defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4001defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004002
Craig Topper5acb5a12016-05-01 06:24:57 +00004003defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4004 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4005defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004006 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004007
Igor Bregerf2460112015-07-26 14:41:44 +00004008defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004009 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004010defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004011 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004012defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004013 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004014
Igor Bregerf2460112015-07-26 14:41:44 +00004015defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004016 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004017defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004018 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004019defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004020 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004021
Igor Bregerf2460112015-07-26 14:41:44 +00004022defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004023 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004024defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004025 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004026defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004027 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004028
Igor Bregerf2460112015-07-26 14:41:44 +00004029defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004030 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004031defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004032 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004033defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004034 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004035
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004036// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4037let Predicates = [HasDQI, NoVLX] in {
4038 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4039 (EXTRACT_SUBREG
4040 (VPMULLQZrr
4041 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4042 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4043 sub_ymm)>;
4044
4045 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4046 (EXTRACT_SUBREG
4047 (VPMULLQZrr
4048 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4049 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4050 sub_xmm)>;
4051}
4052
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004053//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004054// AVX-512 Logical Instructions
4055//===----------------------------------------------------------------------===//
4056
Craig Topperabe80cc2016-08-28 06:06:28 +00004057multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004058 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004059 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4060 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4061 "$src2, $src1", "$src1, $src2",
4062 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4063 (bitconvert (_.VT _.RC:$src2)))),
4064 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4065 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004066 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004067 AVX512BIBase, EVEX_4V;
4068
4069 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4070 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4071 "$src2, $src1", "$src1, $src2",
4072 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4073 (bitconvert (_.LdFrag addr:$src2)))),
4074 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4075 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004076 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004077 AVX512BIBase, EVEX_4V;
4078}
4079
4080multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004081 X86VectorVTInfo _, bit IsCommutable = 0> :
4082 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004083 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4084 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4085 "${src2}"##_.BroadcastStr##", $src1",
4086 "$src1, ${src2}"##_.BroadcastStr,
4087 (_.i64VT (OpNode _.RC:$src1,
4088 (bitconvert
4089 (_.VT (X86VBroadcast
4090 (_.ScalarLdFrag addr:$src2)))))),
4091 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4092 (bitconvert
4093 (_.VT (X86VBroadcast
4094 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004095 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004096 AVX512BIBase, EVEX_4V, EVEX_B;
4097}
4098
4099multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004100 AVX512VLVectorVTInfo VTInfo,
4101 bit IsCommutable = 0> {
4102 let Predicates = [HasAVX512] in
4103 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004104 IsCommutable>, EVEX_V512;
4105
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004106 let Predicates = [HasAVX512, HasVLX] in {
4107 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004108 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004109 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004110 IsCommutable>, EVEX_V128;
4111 }
4112}
4113
4114multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004115 bit IsCommutable = 0> {
4116 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004117 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004118}
4119
4120multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004121 bit IsCommutable = 0> {
4122 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004123 IsCommutable>,
4124 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004125}
4126
4127multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004128 SDNode OpNode, bit IsCommutable = 0> {
4129 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4130 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004131}
4132
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004133defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4134defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4135defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4136defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004137
4138//===----------------------------------------------------------------------===//
4139// AVX-512 FP arithmetic
4140//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004141multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4142 SDNode OpNode, SDNode VecNode, OpndItins itins,
4143 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004144 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004145 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4146 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4147 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004148 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4149 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004150 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004151
4152 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004153 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004154 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004155 (_.VT (VecNode _.RC:$src1,
4156 _.ScalarIntMemCPat:$src2,
4157 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004158 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004159 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004160 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004161 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004162 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4163 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004164 itins.rr> {
4165 let isCommutable = IsCommutable;
4166 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004167 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004168 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004169 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4170 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004171 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004172 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004173 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004174}
4175
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004176multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004177 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004178 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004179 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4180 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4181 "$rc, $src2, $src1", "$src1, $src2, $rc",
4182 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004183 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004184 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004185}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004186multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4187 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004188 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004189 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4190 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004191 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004192 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004193 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004194}
4195
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004196multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4197 SDNode VecNode,
4198 SizeItins itins, bit IsCommutable> {
4199 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4200 itins.s, IsCommutable>,
4201 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4202 itins.s, IsCommutable>,
4203 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4204 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4205 itins.d, IsCommutable>,
4206 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4207 itins.d, IsCommutable>,
4208 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4209}
4210
4211multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4212 SDNode VecNode,
4213 SizeItins itins, bit IsCommutable> {
4214 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4215 itins.s, IsCommutable>,
4216 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4217 itins.s, IsCommutable>,
4218 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4219 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4220 itins.d, IsCommutable>,
4221 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4222 itins.d, IsCommutable>,
4223 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4224}
4225defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004226defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004227defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004228defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004229defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4230defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4231
4232// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4233// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4234multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4235 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004236 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004237 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4238 (ins _.FRC:$src1, _.FRC:$src2),
4239 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4240 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004241 itins.rr> {
4242 let isCommutable = 1;
4243 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004244 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4245 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4246 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4247 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4248 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4249 }
4250}
4251defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4252 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4253 EVEX_CD8<32, CD8VT1>;
4254
4255defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4256 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4257 EVEX_CD8<64, CD8VT1>;
4258
4259defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4260 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4261 EVEX_CD8<32, CD8VT1>;
4262
4263defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4264 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4265 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004266
Craig Topper375aa902016-12-19 00:42:28 +00004267multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004268 X86VectorVTInfo _, OpndItins itins,
4269 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004270 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004271 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4272 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4273 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004274 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4275 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004276 let mayLoad = 1 in {
4277 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4278 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4279 "$src2, $src1", "$src1, $src2",
4280 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4281 EVEX_4V;
4282 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4283 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4284 "${src2}"##_.BroadcastStr##", $src1",
4285 "$src1, ${src2}"##_.BroadcastStr,
4286 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4287 (_.ScalarLdFrag addr:$src2)))),
4288 itins.rm>, EVEX_4V, EVEX_B;
4289 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004290 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004291}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004292
Craig Topper375aa902016-12-19 00:42:28 +00004293multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004294 X86VectorVTInfo _> {
4295 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004296 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4297 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4298 "$rc, $src2, $src1", "$src1, $src2, $rc",
4299 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4300 EVEX_4V, EVEX_B, EVEX_RC;
4301}
4302
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004303
Craig Topper375aa902016-12-19 00:42:28 +00004304multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004305 X86VectorVTInfo _> {
4306 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004307 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4308 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4309 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4310 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4311 EVEX_4V, EVEX_B;
4312}
4313
Craig Topper375aa902016-12-19 00:42:28 +00004314multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004315 Predicate prd, SizeItins itins,
4316 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004317 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004318 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004319 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004320 EVEX_CD8<32, CD8VF>;
4321 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004322 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004323 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004324 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004325
Robert Khasanov595e5982014-10-29 15:43:02 +00004326 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004327 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004328 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004329 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004330 EVEX_CD8<32, CD8VF>;
4331 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004332 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004333 EVEX_CD8<32, CD8VF>;
4334 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004335 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004336 EVEX_CD8<64, CD8VF>;
4337 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004338 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004339 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004340 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004341}
4342
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004343multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004344 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004345 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004346 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004347 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4348}
4349
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004350multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004351 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004352 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004353 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004354 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4355}
4356
Craig Topper9433f972016-08-02 06:16:53 +00004357defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4358 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004359 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004360defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4361 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004362 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004363defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004364 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004365defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004366 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004367defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4368 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004369 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004370defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4371 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004372 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004373let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004374 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4375 SSE_ALU_ITINS_P, 1>;
4376 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4377 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004378}
Craig Topper375aa902016-12-19 00:42:28 +00004379defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004380 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004381defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004382 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004383defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004384 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004385defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004386 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004387
Craig Topper8f6827c2016-08-31 05:37:52 +00004388// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004389multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4390 X86VectorVTInfo _, Predicate prd> {
4391let Predicates = [prd] in {
4392 // Masked register-register logical operations.
4393 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4394 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4395 _.RC:$src0)),
4396 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4397 _.RC:$src1, _.RC:$src2)>;
4398 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4399 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4400 _.ImmAllZerosV)),
4401 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4402 _.RC:$src2)>;
4403 // Masked register-memory logical operations.
4404 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4405 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4406 (load addr:$src2)))),
4407 _.RC:$src0)),
4408 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4409 _.RC:$src1, addr:$src2)>;
4410 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4411 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4412 _.ImmAllZerosV)),
4413 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4414 addr:$src2)>;
4415 // Register-broadcast logical operations.
4416 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4417 (bitconvert (_.VT (X86VBroadcast
4418 (_.ScalarLdFrag addr:$src2)))))),
4419 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4420 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4421 (bitconvert
4422 (_.i64VT (OpNode _.RC:$src1,
4423 (bitconvert (_.VT
4424 (X86VBroadcast
4425 (_.ScalarLdFrag addr:$src2))))))),
4426 _.RC:$src0)),
4427 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4428 _.RC:$src1, addr:$src2)>;
4429 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4430 (bitconvert
4431 (_.i64VT (OpNode _.RC:$src1,
4432 (bitconvert (_.VT
4433 (X86VBroadcast
4434 (_.ScalarLdFrag addr:$src2))))))),
4435 _.ImmAllZerosV)),
4436 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4437 _.RC:$src1, addr:$src2)>;
4438}
Craig Topper8f6827c2016-08-31 05:37:52 +00004439}
4440
Craig Topper45d65032016-09-02 05:29:13 +00004441multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4442 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4443 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4444 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4445 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4446 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4447 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004448}
4449
Craig Topper45d65032016-09-02 05:29:13 +00004450defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4451defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4452defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4453defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4454
Craig Topper2baef8f2016-12-18 04:17:00 +00004455let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004456 // Use packed logical operations for scalar ops.
4457 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4458 (COPY_TO_REGCLASS (VANDPDZ128rr
4459 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4460 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4461 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4462 (COPY_TO_REGCLASS (VORPDZ128rr
4463 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4464 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4465 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4466 (COPY_TO_REGCLASS (VXORPDZ128rr
4467 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4468 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4469 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4470 (COPY_TO_REGCLASS (VANDNPDZ128rr
4471 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4472 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4473
4474 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4475 (COPY_TO_REGCLASS (VANDPSZ128rr
4476 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4477 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4478 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4479 (COPY_TO_REGCLASS (VORPSZ128rr
4480 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4481 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4482 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4483 (COPY_TO_REGCLASS (VXORPSZ128rr
4484 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4485 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4486 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4487 (COPY_TO_REGCLASS (VANDNPSZ128rr
4488 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4489 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4490}
4491
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004492multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4493 X86VectorVTInfo _> {
4494 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4495 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4496 "$src2, $src1", "$src1, $src2",
4497 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004498 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4499 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4500 "$src2, $src1", "$src1, $src2",
4501 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4502 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4503 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4504 "${src2}"##_.BroadcastStr##", $src1",
4505 "$src1, ${src2}"##_.BroadcastStr,
4506 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4507 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4508 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004509}
4510
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004511multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4512 X86VectorVTInfo _> {
4513 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4514 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4515 "$src2, $src1", "$src1, $src2",
4516 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004517 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4518 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4519 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004520 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004521 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4522 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004523}
4524
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004525multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004526 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004527 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4528 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004529 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004530 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4531 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004532 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4533 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004534 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004535 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4536 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004537 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4538
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004539 // Define only if AVX512VL feature is present.
4540 let Predicates = [HasVLX] in {
4541 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4542 EVEX_V128, EVEX_CD8<32, CD8VF>;
4543 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4544 EVEX_V256, EVEX_CD8<32, CD8VF>;
4545 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4546 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4547 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4548 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4549 }
4550}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004551defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004552
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004553//===----------------------------------------------------------------------===//
4554// AVX-512 VPTESTM instructions
4555//===----------------------------------------------------------------------===//
4556
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004557multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4558 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004559 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004560 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4561 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4562 "$src2, $src1", "$src1, $src2",
4563 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4564 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004565 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4566 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4567 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004568 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004569 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4570 EVEX_4V,
4571 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004572}
4573
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004574multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4575 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004576 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4577 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4578 "${src2}"##_.BroadcastStr##", $src1",
4579 "$src1, ${src2}"##_.BroadcastStr,
4580 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4581 (_.ScalarLdFrag addr:$src2))))>,
4582 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004583}
Igor Bregerfca0a342016-01-28 13:19:25 +00004584
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004585// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004586multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4587 X86VectorVTInfo _, string Suffix> {
4588 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4589 (_.KVT (COPY_TO_REGCLASS
4590 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004591 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004592 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004593 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004594 _.RC:$src2, _.SubRegIdx)),
4595 _.KRC))>;
4596}
4597
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004598multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004599 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004600 let Predicates = [HasAVX512] in
4601 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4602 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4603
4604 let Predicates = [HasAVX512, HasVLX] in {
4605 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4606 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4607 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4608 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4609 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004610 let Predicates = [HasAVX512, NoVLX] in {
4611 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4612 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004613 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004614}
4615
4616multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4617 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004618 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004619 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004620 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004621}
4622
4623multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4624 SDNode OpNode> {
4625 let Predicates = [HasBWI] in {
4626 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4627 EVEX_V512, VEX_W;
4628 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4629 EVEX_V512;
4630 }
4631 let Predicates = [HasVLX, HasBWI] in {
4632
4633 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4634 EVEX_V256, VEX_W;
4635 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4636 EVEX_V128, VEX_W;
4637 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4638 EVEX_V256;
4639 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4640 EVEX_V128;
4641 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004642
Igor Bregerfca0a342016-01-28 13:19:25 +00004643 let Predicates = [HasAVX512, NoVLX] in {
4644 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4645 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4646 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4647 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004648 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004649
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004650}
4651
4652multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4653 SDNode OpNode> :
4654 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4655 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4656
4657defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4658defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004659
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004660
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004661//===----------------------------------------------------------------------===//
4662// AVX-512 Shift instructions
4663//===----------------------------------------------------------------------===//
4664multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004665 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004666 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004667 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004668 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004669 "$src2, $src1", "$src1, $src2",
4670 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004671 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004672 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004673 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004674 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004675 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4676 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004677 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004678 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004679}
4680
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004681multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4682 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004683 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004684 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4685 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4686 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4687 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004688 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004689}
4690
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004691multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004692 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004693 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004694 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004695 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4696 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4697 "$src2, $src1", "$src1, $src2",
4698 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004699 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004700 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4701 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4702 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004703 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004704 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004705 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004706 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004707}
4708
Cameron McInally5fb084e2014-12-11 17:13:05 +00004709multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004710 ValueType SrcVT, PatFrag bc_frag,
4711 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4712 let Predicates = [prd] in
4713 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4714 VTInfo.info512>, EVEX_V512,
4715 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4716 let Predicates = [prd, HasVLX] in {
4717 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4718 VTInfo.info256>, EVEX_V256,
4719 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4720 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4721 VTInfo.info128>, EVEX_V128,
4722 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4723 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004724}
4725
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004726multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4727 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004728 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004729 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004730 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004731 avx512vl_i64_info, HasAVX512>, VEX_W;
4732 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4733 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004734}
4735
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004736multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4737 string OpcodeStr, SDNode OpNode,
4738 AVX512VLVectorVTInfo VTInfo> {
4739 let Predicates = [HasAVX512] in
4740 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4741 VTInfo.info512>,
4742 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4743 VTInfo.info512>, EVEX_V512;
4744 let Predicates = [HasAVX512, HasVLX] in {
4745 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4746 VTInfo.info256>,
4747 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4748 VTInfo.info256>, EVEX_V256;
4749 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4750 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004751 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004752 VTInfo.info128>, EVEX_V128;
4753 }
4754}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004755
Michael Liao66233b72015-08-06 09:06:20 +00004756multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004757 Format ImmFormR, Format ImmFormM,
4758 string OpcodeStr, SDNode OpNode> {
4759 let Predicates = [HasBWI] in
4760 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4761 v32i16_info>, EVEX_V512;
4762 let Predicates = [HasVLX, HasBWI] in {
4763 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4764 v16i16x_info>, EVEX_V256;
4765 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4766 v8i16x_info>, EVEX_V128;
4767 }
4768}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004769
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004770multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4771 Format ImmFormR, Format ImmFormM,
4772 string OpcodeStr, SDNode OpNode> {
4773 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4774 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4775 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4776 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4777}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004778
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004779defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004780 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004781
4782defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004783 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004784
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004785defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004786 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004787
Michael Zuckerman298a6802016-01-13 12:39:33 +00004788defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004789defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004790
4791defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4792defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4793defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004794
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00004795// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
4796let Predicates = [HasAVX512, NoVLX] in {
4797 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
4798 (EXTRACT_SUBREG (v8i64
4799 (VPSRAQZrr
4800 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4801 VR128X:$src2)), sub_ymm)>;
4802
4803 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4804 (EXTRACT_SUBREG (v8i64
4805 (VPSRAQZrr
4806 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4807 VR128X:$src2)), sub_xmm)>;
4808
4809 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
4810 (EXTRACT_SUBREG (v8i64
4811 (VPSRAQZri
4812 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4813 imm:$src2)), sub_ymm)>;
4814
4815 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
4816 (EXTRACT_SUBREG (v8i64
4817 (VPSRAQZri
4818 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4819 imm:$src2)), sub_xmm)>;
4820}
4821
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004822//===-------------------------------------------------------------------===//
4823// Variable Bit Shifts
4824//===-------------------------------------------------------------------===//
4825multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004826 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004827 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004828 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4829 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4830 "$src2, $src1", "$src1, $src2",
4831 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004832 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004833 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4834 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4835 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004836 (_.VT (OpNode _.RC:$src1,
4837 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004838 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004839 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004840 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004841}
4842
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004843multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4844 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004845 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004846 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4847 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4848 "${src2}"##_.BroadcastStr##", $src1",
4849 "$src1, ${src2}"##_.BroadcastStr,
4850 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4851 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004852 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004853 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4854}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004855
Cameron McInally5fb084e2014-12-11 17:13:05 +00004856multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4857 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004858 let Predicates = [HasAVX512] in
4859 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4860 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4861
4862 let Predicates = [HasAVX512, HasVLX] in {
4863 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4864 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4865 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4866 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4867 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004868}
4869
4870multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4871 SDNode OpNode> {
4872 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004873 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004874 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004875 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004876}
4877
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004878// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004879multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4880 SDNode OpNode, list<Predicate> p> {
4881 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004882 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004883 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004884 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004885 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004886 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4887 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4888 sub_ymm)>;
4889
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004890 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004891 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004892 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004893 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004894 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4895 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4896 sub_xmm)>;
4897 }
4898}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004899multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4900 SDNode OpNode> {
4901 let Predicates = [HasBWI] in
4902 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4903 EVEX_V512, VEX_W;
4904 let Predicates = [HasVLX, HasBWI] in {
4905
4906 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4907 EVEX_V256, VEX_W;
4908 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4909 EVEX_V128, VEX_W;
4910 }
4911}
4912
4913defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004914 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004915
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004916defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004917 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004918
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004919defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004920 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
4921
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004922defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4923defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004924
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004925defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
4926defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
4927defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
4928defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
4929
Craig Topper05629d02016-07-24 07:32:45 +00004930// Special handing for handling VPSRAV intrinsics.
4931multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4932 list<Predicate> p> {
4933 let Predicates = p in {
4934 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4935 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4936 _.RC:$src2)>;
4937 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4938 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4939 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004940 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4941 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4942 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4943 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4944 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4945 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4946 _.RC:$src0)),
4947 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4948 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004949 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4950 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4951 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4952 _.RC:$src1, _.RC:$src2)>;
4953 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4954 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4955 _.ImmAllZerosV)),
4956 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4957 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004958 }
4959}
4960
4961multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4962 list<Predicate> p> :
4963 avx512_var_shift_int_lowering<InstrStr, _, p> {
4964 let Predicates = p in {
4965 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4966 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4967 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4968 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004969 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4970 (X86vsrav _.RC:$src1,
4971 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4972 _.RC:$src0)),
4973 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4974 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00004975 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4976 (X86vsrav _.RC:$src1,
4977 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4978 _.ImmAllZerosV)),
4979 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4980 _.RC:$src1, addr:$src2)>;
4981 }
4982}
4983
4984defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4985defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4986defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4987defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4988defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4989defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4990defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4991defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4992defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4993
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004994//===-------------------------------------------------------------------===//
4995// 1-src variable permutation VPERMW/D/Q
4996//===-------------------------------------------------------------------===//
4997multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4998 AVX512VLVectorVTInfo _> {
4999 let Predicates = [HasAVX512] in
5000 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5001 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5002
5003 let Predicates = [HasAVX512, HasVLX] in
5004 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5005 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5006}
5007
5008multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5009 string OpcodeStr, SDNode OpNode,
5010 AVX512VLVectorVTInfo VTInfo> {
5011 let Predicates = [HasAVX512] in
5012 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5013 VTInfo.info512>,
5014 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5015 VTInfo.info512>, EVEX_V512;
5016 let Predicates = [HasAVX512, HasVLX] in
5017 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5018 VTInfo.info256>,
5019 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5020 VTInfo.info256>, EVEX_V256;
5021}
5022
Michael Zuckermand9cac592016-01-19 17:07:43 +00005023multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5024 Predicate prd, SDNode OpNode,
5025 AVX512VLVectorVTInfo _> {
5026 let Predicates = [prd] in
5027 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5028 EVEX_V512 ;
5029 let Predicates = [HasVLX, prd] in {
5030 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5031 EVEX_V256 ;
5032 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5033 EVEX_V128 ;
5034 }
5035}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005036
Michael Zuckermand9cac592016-01-19 17:07:43 +00005037defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5038 avx512vl_i16_info>, VEX_W;
5039defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5040 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005041
5042defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5043 avx512vl_i32_info>;
5044defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5045 avx512vl_i64_info>, VEX_W;
5046defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5047 avx512vl_f32_info>;
5048defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5049 avx512vl_f64_info>, VEX_W;
5050
5051defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5052 X86VPermi, avx512vl_i64_info>,
5053 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5054defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5055 X86VPermi, avx512vl_f64_info>,
5056 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005057//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005058// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005059//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005060
Igor Breger78741a12015-10-04 07:20:41 +00005061multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5062 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5063 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5064 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5065 "$src2, $src1", "$src1, $src2",
5066 (_.VT (OpNode _.RC:$src1,
5067 (Ctrl.VT Ctrl.RC:$src2)))>,
5068 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005069 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5070 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5071 "$src2, $src1", "$src1, $src2",
5072 (_.VT (OpNode
5073 _.RC:$src1,
5074 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5075 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5076 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5077 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5078 "${src2}"##_.BroadcastStr##", $src1",
5079 "$src1, ${src2}"##_.BroadcastStr,
5080 (_.VT (OpNode
5081 _.RC:$src1,
5082 (Ctrl.VT (X86VBroadcast
5083 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5084 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005085}
5086
5087multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5088 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5089 let Predicates = [HasAVX512] in {
5090 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5091 Ctrl.info512>, EVEX_V512;
5092 }
5093 let Predicates = [HasAVX512, HasVLX] in {
5094 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5095 Ctrl.info128>, EVEX_V128;
5096 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5097 Ctrl.info256>, EVEX_V256;
5098 }
5099}
5100
5101multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5102 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5103
5104 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5105 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5106 X86VPermilpi, _>,
5107 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005108}
5109
Craig Topper05948fb2016-08-02 05:11:15 +00005110let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005111defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5112 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005113let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005114defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5115 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005116//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005117// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5118//===----------------------------------------------------------------------===//
5119
5120defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005121 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005122 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5123defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005124 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005125defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005126 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005127
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005128multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5129 let Predicates = [HasBWI] in
5130 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5131
5132 let Predicates = [HasVLX, HasBWI] in {
5133 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5134 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5135 }
5136}
5137
5138defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5139
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005140//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005141// Move Low to High and High to Low packed FP Instructions
5142//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005143def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5144 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005145 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005146 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5147 IIC_SSE_MOV_LH>, EVEX_4V;
5148def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5149 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005150 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005151 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5152 IIC_SSE_MOV_LH>, EVEX_4V;
5153
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005154let Predicates = [HasAVX512] in {
5155 // MOVLHPS patterns
5156 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5157 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5158 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5159 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005160
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005161 // MOVHLPS patterns
5162 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5163 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5164}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005165
5166//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005167// VMOVHPS/PD VMOVLPS Instructions
5168// All patterns was taken from SSS implementation.
5169//===----------------------------------------------------------------------===//
5170multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5171 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005172 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5173 (ins _.RC:$src1, f64mem:$src2),
5174 !strconcat(OpcodeStr,
5175 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5176 [(set _.RC:$dst,
5177 (OpNode _.RC:$src1,
5178 (_.VT (bitconvert
5179 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5180 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005181}
5182
5183defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5184 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5185defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5186 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5187defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5188 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5189defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5190 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5191
5192let Predicates = [HasAVX512] in {
5193 // VMOVHPS patterns
5194 def : Pat<(X86Movlhps VR128X:$src1,
5195 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5196 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5197 def : Pat<(X86Movlhps VR128X:$src1,
5198 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5199 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5200 // VMOVHPD patterns
5201 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5202 (scalar_to_vector (loadf64 addr:$src2)))),
5203 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5204 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5205 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5206 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5207 // VMOVLPS patterns
5208 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5209 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5210 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5211 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5212 // VMOVLPD patterns
5213 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5214 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5215 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5216 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5217 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5218 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5219 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5220}
5221
Igor Bregerb6b27af2015-11-10 07:09:07 +00005222def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5223 (ins f64mem:$dst, VR128X:$src),
5224 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005225 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005226 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5227 (bc_v2f64 (v4f32 VR128X:$src))),
5228 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5229 EVEX, EVEX_CD8<32, CD8VT2>;
5230def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5231 (ins f64mem:$dst, VR128X:$src),
5232 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005233 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005234 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5235 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5236 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5237def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5238 (ins f64mem:$dst, VR128X:$src),
5239 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005240 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005241 (iPTR 0))), addr:$dst)],
5242 IIC_SSE_MOV_LH>,
5243 EVEX, EVEX_CD8<32, CD8VT2>;
5244def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5245 (ins f64mem:$dst, VR128X:$src),
5246 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005247 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005248 (iPTR 0))), addr:$dst)],
5249 IIC_SSE_MOV_LH>,
5250 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005251
Igor Bregerb6b27af2015-11-10 07:09:07 +00005252let Predicates = [HasAVX512] in {
5253 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005254 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005255 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5256 (iPTR 0))), addr:$dst),
5257 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5258 // VMOVLPS patterns
5259 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5260 addr:$src1),
5261 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5262 def : Pat<(store (v4i32 (X86Movlps
5263 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5264 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5265 // VMOVLPD patterns
5266 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5267 addr:$src1),
5268 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5269 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5270 addr:$src1),
5271 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5272}
5273//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005274// FMA - Fused Multiply Operations
5275//
Adam Nemet26371ce2014-10-24 00:02:55 +00005276
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005277multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005278 X86VectorVTInfo _, string Suff> {
5279 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005280 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005281 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005282 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005283 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005284 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005285
Craig Toppere1cac152016-06-07 07:27:54 +00005286 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5287 (ins _.RC:$src2, _.MemOp:$src3),
5288 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005289 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005290 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005291
Craig Toppere1cac152016-06-07 07:27:54 +00005292 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5293 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5294 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5295 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005296 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005297 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005298 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005299 }
Craig Topper318e40b2016-07-25 07:20:31 +00005300
5301 // Additional pattern for folding broadcast nodes in other orders.
5302 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5303 (OpNode _.RC:$src1, _.RC:$src2,
5304 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5305 _.RC:$src1)),
5306 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5307 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005308}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005309
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005310multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005311 X86VectorVTInfo _, string Suff> {
5312 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005313 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005314 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5315 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005316 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005317 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005318}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005319
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005320multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005321 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5322 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005323 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005324 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5325 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5326 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005327 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005328 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005329 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005330 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005331 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005332 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005333 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005334}
5335
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005336multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005337 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005338 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005339 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005340 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005341 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005342}
5343
5344defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5345defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5346defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5347defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5348defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5349defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5350
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005351
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005352multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005353 X86VectorVTInfo _, string Suff> {
5354 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005355 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5356 (ins _.RC:$src2, _.RC:$src3),
5357 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005358 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005359 AVX512FMA3Base;
5360
Craig Toppere1cac152016-06-07 07:27:54 +00005361 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5362 (ins _.RC:$src2, _.MemOp:$src3),
5363 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005364 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005365 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005366
Craig Toppere1cac152016-06-07 07:27:54 +00005367 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5368 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5369 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5370 "$src2, ${src3}"##_.BroadcastStr,
5371 (_.VT (OpNode _.RC:$src2,
5372 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005373 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005374 }
Craig Topper318e40b2016-07-25 07:20:31 +00005375
5376 // Additional patterns for folding broadcast nodes in other orders.
5377 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5378 _.RC:$src2, _.RC:$src1)),
5379 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5380 _.RC:$src2, addr:$src3)>;
5381 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5382 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5383 _.RC:$src2, _.RC:$src1),
5384 _.RC:$src1)),
5385 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5386 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5387 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5388 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5389 _.RC:$src2, _.RC:$src1),
5390 _.ImmAllZerosV)),
5391 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5392 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005393}
5394
5395multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005396 X86VectorVTInfo _, string Suff> {
5397 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005398 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5399 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5400 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005401 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005402 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005403}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005404
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005405multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005406 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5407 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005408 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005409 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5410 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5411 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005412 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005413 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005414 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005415 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005416 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005417 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005418 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005419}
5420
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005421multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005422 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005423 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005424 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005425 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005426 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005427}
5428
5429defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5430defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5431defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5432defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5433defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5434defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5435
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005436multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005437 X86VectorVTInfo _, string Suff> {
5438 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005439 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005440 (ins _.RC:$src2, _.RC:$src3),
5441 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005442 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005443 AVX512FMA3Base;
5444
Craig Toppere1cac152016-06-07 07:27:54 +00005445 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005446 (ins _.RC:$src2, _.MemOp:$src3),
5447 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005448 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005449 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005450
Craig Toppere1cac152016-06-07 07:27:54 +00005451 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005452 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5453 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5454 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005455 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005456 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005457 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005458 }
Craig Topper318e40b2016-07-25 07:20:31 +00005459
5460 // Additional patterns for folding broadcast nodes in other orders.
5461 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5462 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5463 _.RC:$src1, _.RC:$src2),
5464 _.RC:$src1)),
5465 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5466 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005467}
5468
5469multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005470 X86VectorVTInfo _, string Suff> {
5471 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005472 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005473 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5474 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005475 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005476 AVX512FMA3Base, EVEX_B, EVEX_RC;
5477}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005478
5479multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005480 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5481 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005482 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005483 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5484 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5485 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005486 }
5487 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005488 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005489 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005490 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005491 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5492 }
5493}
5494
5495multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005496 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005497 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005498 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005499 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005500 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005501}
5502
5503defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5504defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5505defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5506defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5507defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5508defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005509
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005510// Scalar FMA
5511let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005512multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5513 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5514 dag RHS_r, dag RHS_m > {
5515 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5516 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005517 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005518
Craig Toppere1cac152016-06-07 07:27:54 +00005519 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005520 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005521 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005522
5523 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5524 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005525 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005526 AVX512FMA3Base, EVEX_B, EVEX_RC;
5527
Craig Toppereafdbec2016-08-13 06:48:41 +00005528 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005529 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5530 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5531 !strconcat(OpcodeStr,
5532 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5533 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005534 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5535 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5536 !strconcat(OpcodeStr,
5537 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5538 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005539 }// isCodeGenOnly = 1
5540}
5541}// Constraints = "$src1 = $dst"
5542
5543multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005544 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5545 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005546
Craig Topper2dca3b22016-07-24 08:26:38 +00005547 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005548 // Operands for intrinsic are in 123 order to preserve passthu
5549 // semantics.
5550 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5551 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00005552 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005553 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005554 (i32 imm:$rc))),
5555 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5556 _.FRC:$src3))),
5557 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5558 (_.ScalarLdFrag addr:$src3))))>;
5559
Craig Topper2dca3b22016-07-24 08:26:38 +00005560 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005561 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005562 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005563 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005564 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005565 (i32 imm:$rc))),
5566 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5567 _.FRC:$src1))),
5568 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5569 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5570
Craig Topper2dca3b22016-07-24 08:26:38 +00005571 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005572 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005573 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005574 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005575 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005576 (i32 imm:$rc))),
5577 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5578 _.FRC:$src2))),
5579 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5580 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5581}
5582
5583multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005584 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5585 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005586 let Predicates = [HasAVX512] in {
5587 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005588 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5589 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005590 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005591 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5592 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005593 }
5594}
5595
Craig Toppera55b4832016-12-09 06:42:28 +00005596defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5597 X86FmaddRnds3>;
5598defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5599 X86FmsubRnds3>;
5600defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5601 X86FnmaddRnds1, X86FnmaddRnds3>;
5602defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5603 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005604
5605//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005606// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5607//===----------------------------------------------------------------------===//
5608let Constraints = "$src1 = $dst" in {
5609multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5610 X86VectorVTInfo _> {
5611 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5612 (ins _.RC:$src2, _.RC:$src3),
5613 OpcodeStr, "$src3, $src2", "$src2, $src3",
5614 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5615 AVX512FMA3Base;
5616
Craig Toppere1cac152016-06-07 07:27:54 +00005617 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5618 (ins _.RC:$src2, _.MemOp:$src3),
5619 OpcodeStr, "$src3, $src2", "$src2, $src3",
5620 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5621 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005622
Craig Toppere1cac152016-06-07 07:27:54 +00005623 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5624 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5625 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5626 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5627 (OpNode _.RC:$src1,
5628 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5629 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005630}
5631} // Constraints = "$src1 = $dst"
5632
5633multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5634 AVX512VLVectorVTInfo _> {
5635 let Predicates = [HasIFMA] in {
5636 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5637 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5638 }
5639 let Predicates = [HasVLX, HasIFMA] in {
5640 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5641 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5642 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5643 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5644 }
5645}
5646
5647defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5648 avx512vl_i64_info>, VEX_W;
5649defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5650 avx512vl_i64_info>, VEX_W;
5651
5652//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005653// AVX-512 Scalar convert from sign integer to float/double
5654//===----------------------------------------------------------------------===//
5655
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005656multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5657 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5658 PatFrag ld_frag, string asm> {
5659 let hasSideEffects = 0 in {
5660 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5661 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005662 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005663 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005664 let mayLoad = 1 in
5665 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5666 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005667 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005668 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005669 } // hasSideEffects = 0
5670 let isCodeGenOnly = 1 in {
5671 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5672 (ins DstVT.RC:$src1, SrcRC:$src2),
5673 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5674 [(set DstVT.RC:$dst,
5675 (OpNode (DstVT.VT DstVT.RC:$src1),
5676 SrcRC:$src2,
5677 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5678
5679 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5680 (ins DstVT.RC:$src1, x86memop:$src2),
5681 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5682 [(set DstVT.RC:$dst,
5683 (OpNode (DstVT.VT DstVT.RC:$src1),
5684 (ld_frag addr:$src2),
5685 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5686 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005687}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005688
Igor Bregerabe4a792015-06-14 12:44:55 +00005689multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005690 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005691 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5692 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005693 !strconcat(asm,
5694 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005695 [(set DstVT.RC:$dst,
5696 (OpNode (DstVT.VT DstVT.RC:$src1),
5697 SrcRC:$src2,
5698 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5699}
5700
5701multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005702 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5703 PatFrag ld_frag, string asm> {
5704 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5705 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5706 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005707}
5708
Andrew Trick15a47742013-10-09 05:11:10 +00005709let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005710defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005711 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5712 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005713defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005714 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5715 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005716defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005717 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5718 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005719defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005720 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5721 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005722
Craig Topper8f85ad12016-11-14 02:46:58 +00005723def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5724 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5725def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5726 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5727
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005728def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5729 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5730def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005731 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005732def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5733 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5734def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005735 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005736
5737def : Pat<(f32 (sint_to_fp GR32:$src)),
5738 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5739def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005740 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005741def : Pat<(f64 (sint_to_fp GR32:$src)),
5742 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5743def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005744 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5745
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005746defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005747 v4f32x_info, i32mem, loadi32,
5748 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005749defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005750 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5751 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005752defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005753 i32mem, loadi32, "cvtusi2sd{l}">,
5754 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005755defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005756 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5757 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005758
Craig Topper8f85ad12016-11-14 02:46:58 +00005759def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5760 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5761def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5762 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5763
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005764def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5765 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5766def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5767 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5768def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5769 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5770def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5771 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5772
5773def : Pat<(f32 (uint_to_fp GR32:$src)),
5774 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5775def : Pat<(f32 (uint_to_fp GR64:$src)),
5776 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5777def : Pat<(f64 (uint_to_fp GR32:$src)),
5778 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5779def : Pat<(f64 (uint_to_fp GR64:$src)),
5780 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005781}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005782
5783//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005784// AVX-512 Scalar convert from float/double to integer
5785//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005786multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5787 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005788 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005789 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005790 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005791 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5792 EVEX, VEX_LIG;
5793 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5794 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005795 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005796 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005797 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5798 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005799 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005800 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005801 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005802 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005803 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005804}
Asaf Badouh2744d212015-09-20 14:31:19 +00005805
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005806// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005807defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005808 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005809 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005810defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005811 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005812 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005813defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005814 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005815 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005816defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005817 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005818 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005819defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005820 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005821 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005822defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005823 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005824 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005825defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005826 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005827 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005828defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005829 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005830 EVEX_CD8<64, CD8VT1>;
5831
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005832// The SSE version of these instructions are disabled for AVX512.
5833// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5834let Predicates = [HasAVX512] in {
5835 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005836 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005837 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5838 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005839 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005840 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005841 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5842 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005843 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005844 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005845 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5846 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005847 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005848 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005849 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5850 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005851} // HasAVX512
5852
Craig Topperac941b92016-09-25 16:33:53 +00005853let Predicates = [HasAVX512] in {
5854 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5855 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5856 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5857 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5858 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5859 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5860 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5861 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5862 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5863 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5864 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5865 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5866 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5867 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5868 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5869 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5870 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5871 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5872 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5873 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5874} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005875
Elad Cohen0c260102017-01-11 09:11:48 +00005876// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5877// which produce unnecessary vmovs{s,d} instructions
5878let Predicates = [HasAVX512] in {
5879def : Pat<(v4f32 (X86Movss
5880 (v4f32 VR128X:$dst),
5881 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5882 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5883
5884def : Pat<(v4f32 (X86Movss
5885 (v4f32 VR128X:$dst),
5886 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5887 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5888
5889def : Pat<(v2f64 (X86Movsd
5890 (v2f64 VR128X:$dst),
5891 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5892 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5893
5894def : Pat<(v2f64 (X86Movsd
5895 (v2f64 VR128X:$dst),
5896 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5897 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5898} // Predicates = [HasAVX512]
5899
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005900// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005901multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5902 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005903 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005904let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005905 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005906 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5907 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005908 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005909 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005910 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5911 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005912 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005913 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005914 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005915 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005916
Igor Bregerc59b3a22016-08-03 10:58:05 +00005917 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5918 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5919 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5920 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5921 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005922 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5923 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005924
Craig Toppere1cac152016-06-07 07:27:54 +00005925 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005926 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5927 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5928 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5929 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5930 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5931 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5932 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5933 (i32 FROUND_NO_EXC)))]>,
5934 EVEX,VEX_LIG , EVEX_B;
5935 let mayLoad = 1, hasSideEffects = 0 in
5936 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00005937 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00005938 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5939 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005940
Craig Toppere1cac152016-06-07 07:27:54 +00005941 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005942} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005943}
5944
Asaf Badouh2744d212015-09-20 14:31:19 +00005945
Igor Bregerc59b3a22016-08-03 10:58:05 +00005946defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5947 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005948 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005949defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5950 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005951 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005952defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5953 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005954 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005955defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5956 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005957 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5958
Igor Bregerc59b3a22016-08-03 10:58:05 +00005959defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5960 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005961 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005962defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5963 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005964 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005965defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5966 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005967 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005968defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5969 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005970 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5971let Predicates = [HasAVX512] in {
5972 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005973 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005974 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
5975 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005976 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005977 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005978 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
5979 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005980 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005981 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005982 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
5983 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005984 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005985 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00005986 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
5987 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005988} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005989//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005990// AVX-512 Convert form float to double and back
5991//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005992multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5993 X86VectorVTInfo _Src, SDNode OpNode> {
5994 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005995 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005996 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005997 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00005998 (_Src.VT _Src.RC:$src2),
5999 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006000 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6001 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006002 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006003 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006004 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006005 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006006 (_Src.ScalarLdFrag addr:$src2))),
6007 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006008 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006009}
6010
Asaf Badouh2744d212015-09-20 14:31:19 +00006011// Scalar Coversion with SAE - suppress all exceptions
6012multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6013 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6014 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006015 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006016 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006017 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006018 (_Src.VT _Src.RC:$src2),
6019 (i32 FROUND_NO_EXC)))>,
6020 EVEX_4V, VEX_LIG, EVEX_B;
6021}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006022
Asaf Badouh2744d212015-09-20 14:31:19 +00006023// Scalar Conversion with rounding control (RC)
6024multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6025 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6026 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006027 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006028 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006029 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006030 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6031 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6032 EVEX_B, EVEX_RC;
6033}
Craig Toppera02e3942016-09-23 06:24:43 +00006034multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006035 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006036 X86VectorVTInfo _dst> {
6037 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006038 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006039 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006040 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006041 }
6042}
6043
Craig Toppera02e3942016-09-23 06:24:43 +00006044multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006045 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006046 X86VectorVTInfo _dst> {
6047 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006048 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006049 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006050 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006051 }
6052}
Craig Toppera02e3942016-09-23 06:24:43 +00006053defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006054 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006055defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006056 X86fpextRnd,f32x_info, f64x_info >;
6057
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006058def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006059 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006060 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6061 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006062def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006063 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6064 Requires<[HasAVX512]>;
6065
6066def : Pat<(f64 (extloadf32 addr:$src)),
6067 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006068 Requires<[HasAVX512, OptForSize]>;
6069
Asaf Badouh2744d212015-09-20 14:31:19 +00006070def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006071 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006072 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6073 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006074
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006075def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006076 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006077 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006078 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006079
6080def : Pat<(v4f32 (X86Movss
6081 (v4f32 VR128X:$dst),
6082 (v4f32 (scalar_to_vector
6083 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
6084 (VCVTSD2SSZrr VR128X:$dst, VR128X:$src)>,
6085 Requires<[HasAVX512]>;
6086
6087def : Pat<(v2f64 (X86Movsd
6088 (v2f64 VR128X:$dst),
6089 (v2f64 (scalar_to_vector
6090 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
6091 (VCVTSS2SDZrr VR128X:$dst, VR128X:$src)>,
6092 Requires<[HasAVX512]>;
6093
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006094//===----------------------------------------------------------------------===//
6095// AVX-512 Vector convert from signed/unsigned integer to float/double
6096// and from float/double to signed/unsigned integer
6097//===----------------------------------------------------------------------===//
6098
6099multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6100 X86VectorVTInfo _Src, SDNode OpNode,
6101 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006102 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006103
6104 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6105 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6106 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6107
6108 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006109 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006110 (_.VT (OpNode (_Src.VT
6111 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6112
6113 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006114 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006115 "${src}"##Broadcast, "${src}"##Broadcast,
6116 (_.VT (OpNode (_Src.VT
6117 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6118 ))>, EVEX, EVEX_B;
6119}
6120// Coversion with SAE - suppress all exceptions
6121multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6122 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6123 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6124 (ins _Src.RC:$src), OpcodeStr,
6125 "{sae}, $src", "$src, {sae}",
6126 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6127 (i32 FROUND_NO_EXC)))>,
6128 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006129}
6130
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006131// Conversion with rounding control (RC)
6132multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6133 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6134 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6135 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6136 "$rc, $src", "$src, $rc",
6137 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6138 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006139}
6140
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006141// Extend Float to Double
6142multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6143 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006144 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006145 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6146 X86vfpextRnd>, EVEX_V512;
6147 }
6148 let Predicates = [HasVLX] in {
6149 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006150 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006151 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006152 EVEX_V256;
6153 }
6154}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006155
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006156// Truncate Double to Float
6157multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6158 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006159 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006160 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6161 X86vfproundRnd>, EVEX_V512;
6162 }
6163 let Predicates = [HasVLX] in {
6164 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6165 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006166 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006167 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006168
6169 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6170 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6171 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6172 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6173 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6174 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6175 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6176 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006177 }
6178}
6179
6180defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6181 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6182defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6183 PS, EVEX_CD8<32, CD8VH>;
6184
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006185def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6186 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006187
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006188let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006189 let AddedComplexity = 15 in
6190 def : Pat<(X86vzmovl (v2f64 (bitconvert
6191 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6192 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006193 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6194 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006195 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6196 (VCVTPS2PDZ256rm addr:$src)>;
6197}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006198
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006199// Convert Signed/Unsigned Doubleword to Double
6200multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6201 SDNode OpNode128> {
6202 // No rounding in this op
6203 let Predicates = [HasAVX512] in
6204 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6205 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006206
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006207 let Predicates = [HasVLX] in {
6208 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006209 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006210 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6211 EVEX_V256;
6212 }
6213}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006214
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006215// Convert Signed/Unsigned Doubleword to Float
6216multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6217 SDNode OpNodeRnd> {
6218 let Predicates = [HasAVX512] in
6219 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6220 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6221 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006222
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006223 let Predicates = [HasVLX] in {
6224 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6225 EVEX_V128;
6226 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6227 EVEX_V256;
6228 }
6229}
6230
6231// Convert Float to Signed/Unsigned Doubleword with truncation
6232multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6233 SDNode OpNode, SDNode OpNodeRnd> {
6234 let Predicates = [HasAVX512] in {
6235 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6236 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6237 OpNodeRnd>, EVEX_V512;
6238 }
6239 let Predicates = [HasVLX] in {
6240 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6241 EVEX_V128;
6242 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6243 EVEX_V256;
6244 }
6245}
6246
6247// Convert Float to Signed/Unsigned Doubleword
6248multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6249 SDNode OpNode, SDNode OpNodeRnd> {
6250 let Predicates = [HasAVX512] in {
6251 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6252 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6253 OpNodeRnd>, EVEX_V512;
6254 }
6255 let Predicates = [HasVLX] in {
6256 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6257 EVEX_V128;
6258 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6259 EVEX_V256;
6260 }
6261}
6262
6263// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006264multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6265 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006266 let Predicates = [HasAVX512] in {
6267 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6268 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6269 OpNodeRnd>, EVEX_V512;
6270 }
6271 let Predicates = [HasVLX] in {
6272 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006273 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006274 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6275 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006276 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6277 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006278 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6279 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006280
6281 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6282 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6283 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6284 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6285 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6286 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6287 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6288 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006289 }
6290}
6291
6292// Convert Double to Signed/Unsigned Doubleword
6293multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6294 SDNode OpNode, SDNode OpNodeRnd> {
6295 let Predicates = [HasAVX512] in {
6296 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6297 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6298 OpNodeRnd>, EVEX_V512;
6299 }
6300 let Predicates = [HasVLX] in {
6301 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6302 // memory forms of these instructions in Asm Parcer. They have the same
6303 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6304 // due to the same reason.
6305 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6306 "{1to2}", "{x}">, EVEX_V128;
6307 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6308 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006309
6310 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6311 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6312 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6313 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6314 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6315 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6316 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6317 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006318 }
6319}
6320
6321// Convert Double to Signed/Unsigned Quardword
6322multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6323 SDNode OpNode, SDNode OpNodeRnd> {
6324 let Predicates = [HasDQI] in {
6325 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6326 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6327 OpNodeRnd>, EVEX_V512;
6328 }
6329 let Predicates = [HasDQI, HasVLX] in {
6330 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6331 EVEX_V128;
6332 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6333 EVEX_V256;
6334 }
6335}
6336
6337// Convert Double to Signed/Unsigned Quardword with truncation
6338multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6339 SDNode OpNode, SDNode OpNodeRnd> {
6340 let Predicates = [HasDQI] in {
6341 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6342 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6343 OpNodeRnd>, EVEX_V512;
6344 }
6345 let Predicates = [HasDQI, HasVLX] in {
6346 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6347 EVEX_V128;
6348 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6349 EVEX_V256;
6350 }
6351}
6352
6353// Convert Signed/Unsigned Quardword to Double
6354multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6355 SDNode OpNode, SDNode OpNodeRnd> {
6356 let Predicates = [HasDQI] in {
6357 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6358 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6359 OpNodeRnd>, EVEX_V512;
6360 }
6361 let Predicates = [HasDQI, HasVLX] in {
6362 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6363 EVEX_V128;
6364 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6365 EVEX_V256;
6366 }
6367}
6368
6369// Convert Float to Signed/Unsigned Quardword
6370multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6371 SDNode OpNode, SDNode OpNodeRnd> {
6372 let Predicates = [HasDQI] in {
6373 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6374 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6375 OpNodeRnd>, EVEX_V512;
6376 }
6377 let Predicates = [HasDQI, HasVLX] in {
6378 // Explicitly specified broadcast string, since we take only 2 elements
6379 // from v4f32x_info source
6380 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006381 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006382 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6383 EVEX_V256;
6384 }
6385}
6386
6387// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006388multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6389 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006390 let Predicates = [HasDQI] in {
6391 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6392 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6393 OpNodeRnd>, EVEX_V512;
6394 }
6395 let Predicates = [HasDQI, HasVLX] in {
6396 // Explicitly specified broadcast string, since we take only 2 elements
6397 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006398 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006399 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006400 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6401 EVEX_V256;
6402 }
6403}
6404
6405// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006406multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6407 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006408 let Predicates = [HasDQI] in {
6409 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6410 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6411 OpNodeRnd>, EVEX_V512;
6412 }
6413 let Predicates = [HasDQI, HasVLX] in {
6414 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6415 // memory forms of these instructions in Asm Parcer. They have the same
6416 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6417 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006418 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006419 "{1to2}", "{x}">, EVEX_V128;
6420 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6421 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006422
6423 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6424 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6425 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6426 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6427 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6428 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6429 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6430 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006431 }
6432}
6433
Simon Pilgrima3af7962016-11-24 12:13:46 +00006434defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006435 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006436
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006437defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6438 X86VSintToFpRnd>,
6439 PS, EVEX_CD8<32, CD8VF>;
6440
6441defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006442 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006443 XS, EVEX_CD8<32, CD8VF>;
6444
Simon Pilgrima3af7962016-11-24 12:13:46 +00006445defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006446 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006447 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6448
6449defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006450 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006451 EVEX_CD8<32, CD8VF>;
6452
Craig Topperf334ac192016-11-09 07:48:51 +00006453defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006454 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006455 EVEX_CD8<64, CD8VF>;
6456
Simon Pilgrima3af7962016-11-24 12:13:46 +00006457defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006458 XS, EVEX_CD8<32, CD8VH>;
6459
6460defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6461 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006462 EVEX_CD8<32, CD8VF>;
6463
Craig Topper19e04b62016-05-19 06:13:58 +00006464defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6465 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006466
Craig Topper19e04b62016-05-19 06:13:58 +00006467defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6468 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006469 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006470
Craig Topper19e04b62016-05-19 06:13:58 +00006471defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6472 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006473 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006474defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6475 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006476 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006477
Craig Topper19e04b62016-05-19 06:13:58 +00006478defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6479 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006480 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006481
Craig Topper19e04b62016-05-19 06:13:58 +00006482defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6483 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006484
Craig Topper19e04b62016-05-19 06:13:58 +00006485defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6486 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006487 PD, EVEX_CD8<64, CD8VF>;
6488
Craig Topper19e04b62016-05-19 06:13:58 +00006489defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6490 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006491
6492defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006493 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006494 PD, EVEX_CD8<64, CD8VF>;
6495
Craig Toppera39b6502016-12-10 06:02:48 +00006496defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006497 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006498
6499defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006500 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006501 PD, EVEX_CD8<64, CD8VF>;
6502
Craig Toppera39b6502016-12-10 06:02:48 +00006503defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006504 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006505
6506defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006507 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006508
6509defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006510 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006511
Simon Pilgrima3af7962016-11-24 12:13:46 +00006512defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006513 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006514
Simon Pilgrima3af7962016-11-24 12:13:46 +00006515defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006516 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006517
Craig Toppere38c57a2015-11-27 05:44:02 +00006518let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006519def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006520 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006521 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6522 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006523
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006524def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6525 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006526 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6527 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006528
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006529def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6530 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006531 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6532 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006533
Simon Pilgrima3af7962016-11-24 12:13:46 +00006534def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006535 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6536 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6537 VR128X:$src, sub_xmm)))), sub_xmm)>;
6538
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006539def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6540 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006541 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6542 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006543
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006544def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6545 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006546 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6547 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006548
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006549def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6550 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006551 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6552 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006553
Simon Pilgrima3af7962016-11-24 12:13:46 +00006554def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006555 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6556 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6557 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006558}
6559
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006560let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006561 let AddedComplexity = 15 in {
6562 def : Pat<(X86vzmovl (v2i64 (bitconvert
6563 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006564 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006565 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6566 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006567 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006568 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006569 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006570 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006571 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006572 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006573 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006574 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006575}
6576
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006577let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006578 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006579 (VCVTPD2PSZrm addr:$src)>;
6580 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6581 (VCVTPS2PDZrm addr:$src)>;
6582}
6583
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006584let Predicates = [HasDQI, HasVLX] in {
6585 let AddedComplexity = 15 in {
6586 def : Pat<(X86vzmovl (v2f64 (bitconvert
6587 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006588 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006589 def : Pat<(X86vzmovl (v2f64 (bitconvert
6590 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006591 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006592 }
6593}
6594
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006595let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006596def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6597 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6598 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6599 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6600
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006601def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6602 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6603 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6604 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6605
6606def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6607 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6608 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6609 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6610
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006611def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6612 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6613 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6614 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6615
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006616def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6617 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6618 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6619 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6620
6621def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6622 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6623 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6624 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6625
6626def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6627 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6628 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6629 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6630
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006631def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6632 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6633 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6634 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6635
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006636def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6637 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6638 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6639 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6640
6641def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6642 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6643 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6644 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6645
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006646def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6647 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6648 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6649 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6650
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006651def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6652 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6653 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6654 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6655}
6656
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006657//===----------------------------------------------------------------------===//
6658// Half precision conversion instructions
6659//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006660multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006661 X86MemOperand x86memop, PatFrag ld_frag> {
6662 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6663 "vcvtph2ps", "$src", "$src",
6664 (X86cvtph2ps (_src.VT _src.RC:$src),
6665 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006666 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6667 "vcvtph2ps", "$src", "$src",
6668 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6669 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006670}
6671
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006672multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006673 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6674 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6675 (X86cvtph2ps (_src.VT _src.RC:$src),
6676 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6677
6678}
6679
6680let Predicates = [HasAVX512] in {
6681 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006682 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006683 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6684 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006685 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006686 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6687 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6688 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6689 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006690}
6691
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006692multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006693 X86MemOperand x86memop> {
6694 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006695 (ins _src.RC:$src1, i32u8imm:$src2),
6696 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006697 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006698 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006699 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006700 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6701 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6702 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6703 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006704 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006705 addr:$dst)]>;
6706 let hasSideEffects = 0, mayStore = 1 in
6707 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6708 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6709 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6710 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006711}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006712multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006713 let hasSideEffects = 0 in
6714 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6715 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006716 (ins _src.RC:$src1, i32u8imm:$src2),
6717 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006718 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006719}
6720let Predicates = [HasAVX512] in {
6721 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6722 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6723 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6724 let Predicates = [HasVLX] in {
6725 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6726 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006727 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006728 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6729 }
6730}
Asaf Badouh2489f352015-12-02 08:17:51 +00006731
Craig Topper9820e342016-09-20 05:44:47 +00006732// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006733let Predicates = [HasVLX] in {
6734 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6735 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6736 // configurations we support (the default). However, falling back to MXCSR is
6737 // more consistent with other instructions, which are always controlled by it.
6738 // It's encoded as 0b100.
6739 def : Pat<(fp_to_f16 FR32X:$src),
6740 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6741 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6742
6743 def : Pat<(f16_to_fp GR16:$src),
6744 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6745 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6746
6747 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6748 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6749 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6750}
6751
Craig Topper9820e342016-09-20 05:44:47 +00006752// Patterns for matching float to half-float conversion when AVX512 is supported
6753// but F16C isn't. In that case we have to use 512-bit vectors.
6754let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6755 def : Pat<(fp_to_f16 FR32X:$src),
6756 (i16 (EXTRACT_SUBREG
6757 (VMOVPDI2DIZrr
6758 (v8i16 (EXTRACT_SUBREG
6759 (VCVTPS2PHZrr
6760 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6761 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6762 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6763
6764 def : Pat<(f16_to_fp GR16:$src),
6765 (f32 (COPY_TO_REGCLASS
6766 (v4f32 (EXTRACT_SUBREG
6767 (VCVTPH2PSZrr
6768 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6769 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6770 sub_xmm)), sub_xmm)), FR32X))>;
6771
6772 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6773 (f32 (COPY_TO_REGCLASS
6774 (v4f32 (EXTRACT_SUBREG
6775 (VCVTPH2PSZrr
6776 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6777 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6778 sub_xmm), 4)), sub_xmm)), FR32X))>;
6779}
6780
Asaf Badouh2489f352015-12-02 08:17:51 +00006781// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006782multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006783 string OpcodeStr> {
6784 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6785 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006786 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006787 Sched<[WriteFAdd]>;
6788}
6789
6790let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006791 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006792 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006793 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006794 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006795 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006796 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006797 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006798 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6799}
6800
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006801let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6802 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006803 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006804 EVEX_CD8<32, CD8VT1>;
6805 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006806 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006807 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6808 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006809 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006810 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006811 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006812 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006813 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006814 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6815 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006816 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006817 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6818 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006819 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006820 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6821 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006822 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006823
Ayman Musa02f95332017-01-04 08:21:54 +00006824 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6825 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006826 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006827 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6828 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006829 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6830 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006831}
Michael Liao5bf95782014-12-04 05:20:33 +00006832
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006833/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006834multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6835 X86VectorVTInfo _> {
Craig Topper63801df2017-02-19 21:44:35 +00006836 let Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006837 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6838 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6839 "$src2, $src1", "$src1, $src2",
6840 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006841 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006842 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006843 "$src2, $src1", "$src1, $src2",
6844 (OpNode (_.VT _.RC:$src1),
6845 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006846}
6847}
6848
Asaf Badouheaf2da12015-09-21 10:23:53 +00006849defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6850 EVEX_CD8<32, CD8VT1>, T8PD;
6851defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6852 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6853defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6854 EVEX_CD8<32, CD8VT1>, T8PD;
6855defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6856 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006857
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006858/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6859multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006860 X86VectorVTInfo _> {
6861 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6862 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6863 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006864 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6865 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6866 (OpNode (_.FloatVT
6867 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6868 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6869 (ins _.ScalarMemOp:$src), OpcodeStr,
6870 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6871 (OpNode (_.FloatVT
6872 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6873 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006874}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006875
6876multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6877 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6878 EVEX_V512, EVEX_CD8<32, CD8VF>;
6879 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6880 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6881
6882 // Define only if AVX512VL feature is present.
6883 let Predicates = [HasVLX] in {
6884 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6885 OpNode, v4f32x_info>,
6886 EVEX_V128, EVEX_CD8<32, CD8VF>;
6887 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6888 OpNode, v8f32x_info>,
6889 EVEX_V256, EVEX_CD8<32, CD8VF>;
6890 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6891 OpNode, v2f64x_info>,
6892 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6893 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6894 OpNode, v4f64x_info>,
6895 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6896 }
6897}
6898
6899defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6900defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006901
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006902/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006903multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6904 SDNode OpNode> {
6905
6906 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6907 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6908 "$src2, $src1", "$src1, $src2",
6909 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6910 (i32 FROUND_CURRENT))>;
6911
6912 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6913 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006914 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006915 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006916 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006917
6918 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006919 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006920 "$src2, $src1", "$src1, $src2",
6921 (OpNode (_.VT _.RC:$src1),
6922 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6923 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006924}
6925
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006926multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6927 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6928 EVEX_CD8<32, CD8VT1>;
6929 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6930 EVEX_CD8<64, CD8VT1>, VEX_W;
6931}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006932
Craig Toppere1cac152016-06-07 07:27:54 +00006933let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006934 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6935 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6936}
Igor Breger8352a0d2015-07-28 06:53:28 +00006937
6938defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006939/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006940
6941multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6942 SDNode OpNode> {
6943
6944 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6945 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6946 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6947
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006948 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6949 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6950 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006951 (bitconvert (_.LdFrag addr:$src))),
6952 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006953
6954 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006955 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006956 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006957 (OpNode (_.FloatVT
6958 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6959 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006960}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006961multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6962 SDNode OpNode> {
6963 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6964 (ins _.RC:$src), OpcodeStr,
6965 "{sae}, $src", "$src, {sae}",
6966 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6967}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006968
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006969multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6970 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006971 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6972 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006973 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006974 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6975 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006976}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006977
Asaf Badouh402ebb32015-06-03 13:41:48 +00006978multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6979 SDNode OpNode> {
6980 // Define only if AVX512VL feature is present.
6981 let Predicates = [HasVLX] in {
6982 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6983 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6984 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6985 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6986 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6987 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6988 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6989 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6990 }
6991}
Craig Toppere1cac152016-06-07 07:27:54 +00006992let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006993
Asaf Badouh402ebb32015-06-03 13:41:48 +00006994 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6995 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6996 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6997}
6998defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6999 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7000
7001multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7002 SDNode OpNodeRnd, X86VectorVTInfo _>{
7003 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7004 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7005 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7006 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007007}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007008
Robert Khasanoveb126392014-10-28 18:15:20 +00007009multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7010 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007011 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007012 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7013 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007014 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7015 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7016 (OpNode (_.FloatVT
7017 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007018
Craig Toppere1cac152016-06-07 07:27:54 +00007019 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7020 (ins _.ScalarMemOp:$src), OpcodeStr,
7021 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7022 (OpNode (_.FloatVT
7023 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7024 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007025}
7026
Robert Khasanoveb126392014-10-28 18:15:20 +00007027multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7028 SDNode OpNode> {
7029 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7030 v16f32_info>,
7031 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7032 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7033 v8f64_info>,
7034 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7035 // Define only if AVX512VL feature is present.
7036 let Predicates = [HasVLX] in {
7037 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7038 OpNode, v4f32x_info>,
7039 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7040 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7041 OpNode, v8f32x_info>,
7042 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7043 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7044 OpNode, v2f64x_info>,
7045 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7046 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7047 OpNode, v4f64x_info>,
7048 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7049 }
7050}
7051
Asaf Badouh402ebb32015-06-03 13:41:48 +00007052multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7053 SDNode OpNodeRnd> {
7054 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7055 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7056 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7057 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7058}
7059
Igor Breger4c4cd782015-09-20 09:13:41 +00007060multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7061 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7062
7063 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7064 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7065 "$src2, $src1", "$src1, $src2",
7066 (OpNodeRnd (_.VT _.RC:$src1),
7067 (_.VT _.RC:$src2),
7068 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007069 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7070 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7071 "$src2, $src1", "$src1, $src2",
7072 (OpNodeRnd (_.VT _.RC:$src1),
7073 (_.VT (scalar_to_vector
7074 (_.ScalarLdFrag addr:$src2))),
7075 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007076
7077 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7078 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7079 "$rc, $src2, $src1", "$src1, $src2, $rc",
7080 (OpNodeRnd (_.VT _.RC:$src1),
7081 (_.VT _.RC:$src2),
7082 (i32 imm:$rc))>,
7083 EVEX_B, EVEX_RC;
7084
Craig Toppere1cac152016-06-07 07:27:54 +00007085 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007086 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007087 (ins _.FRC:$src1, _.FRC:$src2),
7088 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7089
7090 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007091 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007092 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7093 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7094 }
7095
7096 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7097 (!cast<Instruction>(NAME#SUFF#Zr)
7098 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7099
7100 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7101 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007102 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007103}
7104
7105multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7106 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7107 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7108 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7109 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7110}
7111
Asaf Badouh402ebb32015-06-03 13:41:48 +00007112defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7113 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007114
Igor Breger4c4cd782015-09-20 09:13:41 +00007115defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007116
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007117let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007118 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007119 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007120 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007121 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007122 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007123 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007124 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007125 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007126 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007127 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007128}
7129
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007130multiclass
7131avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007132
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007133 let ExeDomain = _.ExeDomain in {
7134 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7135 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7136 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007137 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007138 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7139
7140 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7141 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007142 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7143 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007144 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007145
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007146 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007147 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7148 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007149 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007150 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007151 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7152 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7153 }
7154 let Predicates = [HasAVX512] in {
7155 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7156 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7157 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7158 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7159 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7160 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7161 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7162 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7163 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7164 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7165 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7166 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7167 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7168 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7169 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7170
7171 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7172 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7173 addr:$src, (i32 0x1))), _.FRC)>;
7174 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7175 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7176 addr:$src, (i32 0x2))), _.FRC)>;
7177 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7178 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7179 addr:$src, (i32 0x3))), _.FRC)>;
7180 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7181 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7182 addr:$src, (i32 0x4))), _.FRC)>;
7183 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7184 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7185 addr:$src, (i32 0xc))), _.FRC)>;
7186 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007187}
7188
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007189defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7190 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007191
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007192defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7193 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007194
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007195//-------------------------------------------------
7196// Integer truncate and extend operations
7197//-------------------------------------------------
7198
Igor Breger074a64e2015-07-24 17:24:15 +00007199multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7200 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7201 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007202 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007203 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7204 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7205 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7206 EVEX, T8XS;
7207
7208 // for intrinsic patter match
7209 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7210 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7211 undef)),
7212 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7213 SrcInfo.RC:$src1)>;
7214
7215 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7216 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7217 DestInfo.ImmAllZerosV)),
7218 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7219 SrcInfo.RC:$src1)>;
7220
7221 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7222 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7223 DestInfo.RC:$src0)),
7224 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7225 DestInfo.KRCWM:$mask ,
7226 SrcInfo.RC:$src1)>;
7227
Craig Topper52e2e832016-07-22 05:46:44 +00007228 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7229 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007230 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7231 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007232 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007233 []>, EVEX;
7234
Igor Breger074a64e2015-07-24 17:24:15 +00007235 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7236 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007237 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007238 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007239 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007240}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007241
Igor Breger074a64e2015-07-24 17:24:15 +00007242multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7243 X86VectorVTInfo DestInfo,
7244 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007245
Igor Breger074a64e2015-07-24 17:24:15 +00007246 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7247 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7248 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007249
Igor Breger074a64e2015-07-24 17:24:15 +00007250 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7251 (SrcInfo.VT SrcInfo.RC:$src)),
7252 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7253 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7254}
7255
Igor Breger074a64e2015-07-24 17:24:15 +00007256multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7257 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7258 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7259 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7260 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7261 Predicate prd = HasAVX512>{
7262
7263 let Predicates = [HasVLX, prd] in {
7264 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7265 DestInfoZ128, x86memopZ128>,
7266 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7267 truncFrag, mtruncFrag>, EVEX_V128;
7268
7269 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7270 DestInfoZ256, x86memopZ256>,
7271 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7272 truncFrag, mtruncFrag>, EVEX_V256;
7273 }
7274 let Predicates = [prd] in
7275 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7276 DestInfoZ, x86memopZ>,
7277 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7278 truncFrag, mtruncFrag>, EVEX_V512;
7279}
7280
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007281multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7282 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007283 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7284 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007285 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007286}
7287
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007288multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7289 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007290 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7291 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007292 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007293}
7294
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007295multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7296 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007297 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7298 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007299 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007300}
7301
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007302multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7303 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007304 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7305 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007306 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007307}
7308
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007309multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7310 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007311 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7312 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007313 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007314}
7315
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007316multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7317 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007318 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7319 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007320 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007321}
7322
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007323defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7324 truncstorevi8, masked_truncstorevi8>;
7325defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7326 truncstore_s_vi8, masked_truncstore_s_vi8>;
7327defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7328 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007329
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007330defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7331 truncstorevi16, masked_truncstorevi16>;
7332defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7333 truncstore_s_vi16, masked_truncstore_s_vi16>;
7334defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7335 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007336
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007337defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7338 truncstorevi32, masked_truncstorevi32>;
7339defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7340 truncstore_s_vi32, masked_truncstore_s_vi32>;
7341defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7342 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007343
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007344defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7345 truncstorevi8, masked_truncstorevi8>;
7346defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7347 truncstore_s_vi8, masked_truncstore_s_vi8>;
7348defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7349 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007350
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007351defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7352 truncstorevi16, masked_truncstorevi16>;
7353defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7354 truncstore_s_vi16, masked_truncstore_s_vi16>;
7355defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7356 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007357
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007358defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7359 truncstorevi8, masked_truncstorevi8>;
7360defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7361 truncstore_s_vi8, masked_truncstore_s_vi8>;
7362defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7363 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007364
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007365let Predicates = [HasAVX512, NoVLX] in {
7366def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7367 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007368 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007369 VR256X:$src, sub_ymm)))), sub_xmm))>;
7370def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7371 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007372 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007373 VR256X:$src, sub_ymm)))), sub_xmm))>;
7374}
7375
7376let Predicates = [HasBWI, NoVLX] in {
7377def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007378 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007379 VR256X:$src, sub_ymm))), sub_xmm))>;
7380}
7381
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007382multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007383 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007384 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007385 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007386 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7387 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7388 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7389 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007390
Craig Toppere1cac152016-06-07 07:27:54 +00007391 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7392 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7393 (DestInfo.VT (LdFrag addr:$src))>,
7394 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007395 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007396}
7397
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007398multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007399 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007400 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7401 let Predicates = [HasVLX, HasBWI] in {
7402 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007403 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007404 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007405
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007406 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007407 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007408 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7409 }
7410 let Predicates = [HasBWI] in {
7411 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007412 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007413 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7414 }
7415}
7416
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007417multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007418 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007419 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7420 let Predicates = [HasVLX, HasAVX512] in {
7421 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007422 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007423 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7424
7425 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007426 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007427 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7428 }
7429 let Predicates = [HasAVX512] in {
7430 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007431 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007432 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7433 }
7434}
7435
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007436multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007437 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007438 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7439 let Predicates = [HasVLX, HasAVX512] in {
7440 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007441 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007442 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7443
7444 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007445 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007446 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7447 }
7448 let Predicates = [HasAVX512] in {
7449 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007450 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007451 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7452 }
7453}
7454
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007455multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007456 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007457 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7458 let Predicates = [HasVLX, HasAVX512] in {
7459 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007460 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007461 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7462
7463 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007464 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007465 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7466 }
7467 let Predicates = [HasAVX512] in {
7468 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007469 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007470 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7471 }
7472}
7473
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007474multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007475 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007476 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7477 let Predicates = [HasVLX, HasAVX512] in {
7478 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007479 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007480 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7481
7482 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007483 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007484 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7485 }
7486 let Predicates = [HasAVX512] in {
7487 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007488 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007489 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7490 }
7491}
7492
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007493multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007494 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007495 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7496
7497 let Predicates = [HasVLX, HasAVX512] in {
7498 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007499 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007500 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7501
7502 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007503 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007504 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7505 }
7506 let Predicates = [HasAVX512] in {
7507 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007508 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007509 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7510 }
7511}
7512
Craig Topper6840f112016-07-14 06:41:34 +00007513defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7514defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7515defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7516defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7517defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7518defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007519
Craig Topper6840f112016-07-14 06:41:34 +00007520defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7521defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7522defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7523defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7524defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7525defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007526
Igor Breger2ba64ab2016-05-22 10:21:04 +00007527// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007528multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7529 X86VectorVTInfo From, PatFrag LdFrag> {
7530 def : Pat<(To.VT (LdFrag addr:$src)),
7531 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7532 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7533 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7534 To.KRC:$mask, addr:$src)>;
7535 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7536 To.ImmAllZerosV)),
7537 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7538 addr:$src)>;
7539}
7540
7541let Predicates = [HasVLX, HasBWI] in {
7542 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7543 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7544}
7545let Predicates = [HasBWI] in {
7546 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7547}
7548let Predicates = [HasVLX, HasAVX512] in {
7549 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7550 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7551 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7552 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7553 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7554 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7555 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7556 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7557 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7558 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7559}
7560let Predicates = [HasAVX512] in {
7561 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7562 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7563 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7564 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7565 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7566}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007567
Simon Pilgrim893d2112017-01-24 16:16:29 +00007568multiclass AVX512_pmovx_patterns<string OpcPrefix,
Craig Topper64378f42016-10-09 23:08:39 +00007569 SDNode ExtOp, PatFrag ExtLoad16> {
7570 // 128-bit patterns
7571 let Predicates = [HasVLX, HasBWI] in {
7572 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7573 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7574 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7575 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7576 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7577 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7578 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7579 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7580 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7581 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7582 }
7583 let Predicates = [HasVLX] in {
7584 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7585 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7586 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7587 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7588 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7589 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7590 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7591 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7592
7593 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7594 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7595 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7596 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7597 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7598 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7599 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7600 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7601
7602 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7603 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7604 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7605 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7606 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7607 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7608 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7609 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7610 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7611 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7612
7613 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7614 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7615 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7616 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7617 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7618 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7619 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7620 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7621
7622 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7623 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7624 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7625 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7626 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7627 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7628 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7629 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7630 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7631 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7632 }
7633 // 256-bit patterns
7634 let Predicates = [HasVLX, HasBWI] in {
7635 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7636 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7637 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7638 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7639 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7640 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7641 }
7642 let Predicates = [HasVLX] in {
7643 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7644 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7645 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7646 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7647 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7648 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7649 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7650 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7651
7652 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7653 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7654 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7655 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7656 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7657 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7658 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7659 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7660
7661 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7662 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7663 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7664 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7665 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7666 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7667
7668 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7669 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7670 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7671 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7672 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7673 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7674 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7675 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7676
7677 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7678 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7679 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7680 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7681 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7682 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7683 }
7684 // 512-bit patterns
7685 let Predicates = [HasBWI] in {
7686 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7687 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7688 }
7689 let Predicates = [HasAVX512] in {
7690 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7691 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7692
7693 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7694 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007695 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7696 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007697
7698 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7699 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7700
7701 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7702 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7703
7704 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7705 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7706 }
7707}
7708
Simon Pilgrim893d2112017-01-24 16:16:29 +00007709defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, extloadi32i16>;
7710defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00007711
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007712//===----------------------------------------------------------------------===//
7713// GATHER - SCATTER Operations
7714
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007715multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7716 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007717 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7718 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007719 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7720 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007721 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007722 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007723 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7724 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7725 vectoraddr:$src2))]>, EVEX, EVEX_K,
7726 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007727}
Cameron McInally45325962014-03-26 13:50:50 +00007728
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007729multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7730 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7731 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007732 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007733 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007734 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007735let Predicates = [HasVLX] in {
7736 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007737 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007738 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007739 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007740 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007741 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007742 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007743 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007744}
Cameron McInally45325962014-03-26 13:50:50 +00007745}
7746
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007747multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7748 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007749 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007750 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007751 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007752 mgatherv8i64>, EVEX_V512;
7753let Predicates = [HasVLX] in {
7754 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007755 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007756 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007757 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007758 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007759 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007760 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7761 vx64xmem, mgatherv2i64>, EVEX_V128;
7762}
Cameron McInally45325962014-03-26 13:50:50 +00007763}
Michael Liao5bf95782014-12-04 05:20:33 +00007764
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007765
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007766defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7767 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7768
7769defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7770 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007771
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007772multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7773 X86MemOperand memop, PatFrag ScatterNode> {
7774
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007775let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007776
7777 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7778 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007779 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007780 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7781 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7782 _.KRCWM:$mask, vectoraddr:$dst))]>,
7783 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007784}
7785
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007786multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7787 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7788 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007789 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007790 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007791 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007792let Predicates = [HasVLX] in {
7793 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007794 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007795 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007796 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007797 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007798 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007799 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007800 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007801}
Cameron McInally45325962014-03-26 13:50:50 +00007802}
7803
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007804multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7805 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007806 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007807 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007808 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007809 mscatterv8i64>, EVEX_V512;
7810let Predicates = [HasVLX] in {
7811 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007812 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007813 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007814 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007815 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007816 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007817 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7818 vx64xmem, mscatterv2i64>, EVEX_V128;
7819}
Cameron McInally45325962014-03-26 13:50:50 +00007820}
7821
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007822defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7823 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007824
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007825defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7826 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007827
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007828// prefetch
7829multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7830 RegisterClass KRC, X86MemOperand memop> {
7831 let Predicates = [HasPFI], hasSideEffects = 1 in
7832 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007833 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007834 []>, EVEX, EVEX_K;
7835}
7836
7837defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007838 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007839
7840defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007841 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007842
7843defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007844 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007845
7846defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007847 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007848
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007849defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007850 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007851
7852defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007853 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007854
7855defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007856 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007857
7858defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007859 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007860
7861defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007862 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007863
7864defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007865 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007866
7867defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007868 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007869
7870defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007871 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007872
7873defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007874 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007875
7876defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007877 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007878
7879defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007880 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007881
7882defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007883 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007884
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007885// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007886def v64i1sextv64i8 : PatLeaf<(v64i8
7887 (X86vsext
7888 (v64i1 (X86pcmpgtm
7889 (bc_v64i8 (v16i32 immAllZerosV)),
7890 VR512:$src))))>;
7891def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7892def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7893def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007894
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007895multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007896def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007897 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007898 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7899}
Michael Liao5bf95782014-12-04 05:20:33 +00007900
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007901multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7902 string OpcodeStr, Predicate prd> {
7903let Predicates = [prd] in
7904 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7905
7906 let Predicates = [prd, HasVLX] in {
7907 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7908 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7909 }
7910}
7911
7912multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7913 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7914 HasBWI>;
7915 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7916 HasBWI>, VEX_W;
7917 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7918 HasDQI>;
7919 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7920 HasDQI>, VEX_W;
7921}
Michael Liao5bf95782014-12-04 05:20:33 +00007922
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007923defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007924
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007925multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007926 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7927 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7928 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7929}
7930
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007931// Use 512bit version to implement 128/256 bit in case NoVLX.
7932multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007933 X86VectorVTInfo _> {
7934
7935 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7936 (_.KVT (COPY_TO_REGCLASS
7937 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007938 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007939 _.RC:$src, _.SubRegIdx)),
7940 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007941}
7942
7943multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007944 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7945 let Predicates = [prd] in
7946 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7947 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007948
7949 let Predicates = [prd, HasVLX] in {
7950 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007951 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007952 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007953 EVEX_V128;
7954 }
7955 let Predicates = [prd, NoVLX] in {
7956 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7957 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007958 }
7959}
7960
7961defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7962 avx512vl_i8_info, HasBWI>;
7963defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7964 avx512vl_i16_info, HasBWI>, VEX_W;
7965defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7966 avx512vl_i32_info, HasDQI>;
7967defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7968 avx512vl_i64_info, HasDQI>, VEX_W;
7969
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007970//===----------------------------------------------------------------------===//
7971// AVX-512 - COMPRESS and EXPAND
7972//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007973
Ayman Musad7a5ed42016-09-26 06:22:08 +00007974multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007975 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007976 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007977 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007978 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007979
Craig Toppere1cac152016-06-07 07:27:54 +00007980 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007981 def mr : AVX5128I<opc, MRMDestMem, (outs),
7982 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007983 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007984 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7985
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007986 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7987 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007988 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00007989 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007990 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007991}
7992
Ayman Musad7a5ed42016-09-26 06:22:08 +00007993multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
7994
7995 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
7996 (_.VT _.RC:$src)),
7997 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
7998 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
7999}
8000
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008001multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8002 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008003 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8004 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008005
8006 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008007 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8008 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8009 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8010 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008011 }
8012}
8013
8014defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8015 EVEX;
8016defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8017 EVEX, VEX_W;
8018defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8019 EVEX;
8020defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8021 EVEX, VEX_W;
8022
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008023// expand
8024multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8025 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008026 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008027 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008028 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008029
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008030 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8031 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8032 (_.VT (X86expand (_.VT (bitconvert
8033 (_.LdFrag addr:$src1)))))>,
8034 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008035}
8036
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008037multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8038
8039 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8040 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8041 _.KRCWM:$mask, addr:$src)>;
8042
8043 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8044 (_.VT _.RC:$src0))),
8045 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8046 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8047}
8048
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008049multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8050 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008051 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8052 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008053
8054 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008055 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8056 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8057 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8058 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008059 }
8060}
8061
8062defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8063 EVEX;
8064defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8065 EVEX, VEX_W;
8066defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8067 EVEX;
8068defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8069 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008070
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008071//handle instruction reg_vec1 = op(reg_vec,imm)
8072// op(mem_vec,imm)
8073// op(broadcast(eltVt),imm)
8074//all instruction created with FROUND_CURRENT
8075multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008076 X86VectorVTInfo _>{
8077 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008078 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8079 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008080 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008081 (OpNode (_.VT _.RC:$src1),
8082 (i32 imm:$src2),
8083 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008084 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8085 (ins _.MemOp:$src1, i32u8imm:$src2),
8086 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8087 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8088 (i32 imm:$src2),
8089 (i32 FROUND_CURRENT))>;
8090 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8091 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8092 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8093 "${src1}"##_.BroadcastStr##", $src2",
8094 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8095 (i32 imm:$src2),
8096 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008097 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008098}
8099
8100//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8101multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8102 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008103 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008104 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8105 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008106 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008107 "$src1, {sae}, $src2",
8108 (OpNode (_.VT _.RC:$src1),
8109 (i32 imm:$src2),
8110 (i32 FROUND_NO_EXC))>, EVEX_B;
8111}
8112
8113multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8114 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8115 let Predicates = [prd] in {
8116 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8117 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8118 EVEX_V512;
8119 }
8120 let Predicates = [prd, HasVLX] in {
8121 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8122 EVEX_V128;
8123 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8124 EVEX_V256;
8125 }
8126}
8127
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008128//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8129// op(reg_vec2,mem_vec,imm)
8130// op(reg_vec2,broadcast(eltVt),imm)
8131//all instruction created with FROUND_CURRENT
8132multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008133 X86VectorVTInfo _>{
8134 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008135 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008136 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008137 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8138 (OpNode (_.VT _.RC:$src1),
8139 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008140 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008141 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008142 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8143 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8144 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8145 (OpNode (_.VT _.RC:$src1),
8146 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8147 (i32 imm:$src3),
8148 (i32 FROUND_CURRENT))>;
8149 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8150 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8151 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8152 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8153 (OpNode (_.VT _.RC:$src1),
8154 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8155 (i32 imm:$src3),
8156 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008157 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008158}
8159
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008160//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8161// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008162multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8163 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008164 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008165 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8166 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8167 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8168 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8169 (SrcInfo.VT SrcInfo.RC:$src2),
8170 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008171 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8172 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8173 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8174 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8175 (SrcInfo.VT (bitconvert
8176 (SrcInfo.LdFrag addr:$src2))),
8177 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008178 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008179}
8180
8181//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8182// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008183// op(reg_vec2,broadcast(eltVt),imm)
8184multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008185 X86VectorVTInfo _>:
8186 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8187
Craig Topper05948fb2016-08-02 05:11:15 +00008188 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008189 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8190 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8191 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8192 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8193 (OpNode (_.VT _.RC:$src1),
8194 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8195 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008196}
8197
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008198//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8199// op(reg_vec2,mem_scalar,imm)
8200//all instruction created with FROUND_CURRENT
8201multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008202 X86VectorVTInfo _> {
8203 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008204 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008205 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008206 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8207 (OpNode (_.VT _.RC:$src1),
8208 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008209 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008210 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008211 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008212 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008213 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8214 (OpNode (_.VT _.RC:$src1),
8215 (_.VT (scalar_to_vector
8216 (_.ScalarLdFrag addr:$src2))),
8217 (i32 imm:$src3),
8218 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008219 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008220}
8221
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008222//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8223multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8224 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008225 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008226 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008227 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008228 OpcodeStr, "$src3, {sae}, $src2, $src1",
8229 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008230 (OpNode (_.VT _.RC:$src1),
8231 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008232 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008233 (i32 FROUND_NO_EXC))>, EVEX_B;
8234}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008235//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8236multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8237 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008238 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8239 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008240 OpcodeStr, "$src3, {sae}, $src2, $src1",
8241 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008242 (OpNode (_.VT _.RC:$src1),
8243 (_.VT _.RC:$src2),
8244 (i32 imm:$src3),
8245 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008246}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008247
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008248multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8249 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008250 let Predicates = [prd] in {
8251 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008252 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008253 EVEX_V512;
8254
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008255 }
8256 let Predicates = [prd, HasVLX] in {
8257 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008258 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008259 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008260 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008261 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008262}
8263
Igor Breger2ae0fe32015-08-31 11:14:02 +00008264multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8265 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8266 let Predicates = [HasBWI] in {
8267 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8268 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8269 }
8270 let Predicates = [HasBWI, HasVLX] in {
8271 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8272 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8273 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8274 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8275 }
8276}
8277
Igor Breger00d9f842015-06-08 14:03:17 +00008278multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8279 bits<8> opc, SDNode OpNode>{
8280 let Predicates = [HasAVX512] in {
8281 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8282 }
8283 let Predicates = [HasAVX512, HasVLX] in {
8284 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8285 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8286 }
8287}
8288
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008289multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8290 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8291 let Predicates = [prd] in {
8292 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8293 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008294 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008295}
8296
Igor Breger1e58e8a2015-09-02 11:18:55 +00008297multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8298 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8299 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8300 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8301 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8302 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008303}
8304
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008305
Igor Breger1e58e8a2015-09-02 11:18:55 +00008306defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8307 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8308defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8309 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8310defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8311 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8312
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008313
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008314defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8315 0x50, X86VRange, HasDQI>,
8316 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8317defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8318 0x50, X86VRange, HasDQI>,
8319 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8320
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008321defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8322 0x51, X86VRange, HasDQI>,
8323 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8324defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8325 0x51, X86VRange, HasDQI>,
8326 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8327
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008328defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8329 0x57, X86Reduces, HasDQI>,
8330 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8331defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8332 0x57, X86Reduces, HasDQI>,
8333 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008334
Igor Breger1e58e8a2015-09-02 11:18:55 +00008335defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8336 0x27, X86GetMants, HasAVX512>,
8337 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8338defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8339 0x27, X86GetMants, HasAVX512>,
8340 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8341
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008342multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8343 bits<8> opc, SDNode OpNode = X86Shuf128>{
8344 let Predicates = [HasAVX512] in {
8345 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8346
8347 }
8348 let Predicates = [HasAVX512, HasVLX] in {
8349 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8350 }
8351}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008352let Predicates = [HasAVX512] in {
8353def : Pat<(v16f32 (ffloor VR512:$src)),
8354 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8355def : Pat<(v16f32 (fnearbyint VR512:$src)),
8356 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8357def : Pat<(v16f32 (fceil VR512:$src)),
8358 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8359def : Pat<(v16f32 (frint VR512:$src)),
8360 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8361def : Pat<(v16f32 (ftrunc VR512:$src)),
8362 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8363
8364def : Pat<(v8f64 (ffloor VR512:$src)),
8365 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8366def : Pat<(v8f64 (fnearbyint VR512:$src)),
8367 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8368def : Pat<(v8f64 (fceil VR512:$src)),
8369 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8370def : Pat<(v8f64 (frint VR512:$src)),
8371 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8372def : Pat<(v8f64 (ftrunc VR512:$src)),
8373 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8374}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008375
8376defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8377 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8378defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8379 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8380defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8381 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8382defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8383 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008384
Craig Topperb561e662017-01-19 02:34:29 +00008385let Predicates = [HasAVX512] in {
8386// Provide fallback in case the load node that is used in the broadcast
8387// patterns above is used by additional users, which prevents the pattern
8388// selection.
8389def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8390 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8391 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8392 0)>;
8393def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8394 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8395 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8396 0)>;
8397
8398def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8399 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8400 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8401 0)>;
8402def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8403 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8404 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8405 0)>;
8406
8407def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8408 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8409 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8410 0)>;
8411
8412def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8413 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8414 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8415 0)>;
8416}
8417
Craig Topperc48fa892015-12-27 19:45:21 +00008418multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008419 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8420 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008421}
8422
Craig Topperc48fa892015-12-27 19:45:21 +00008423defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008424 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008425defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008426 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008427
Craig Topper7a299302016-06-09 07:06:38 +00008428multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008429 let Predicates = p in
8430 def NAME#_.VTName#rri:
8431 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8432 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8433 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8434}
8435
Craig Topper7a299302016-06-09 07:06:38 +00008436multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8437 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8438 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8439 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008440
Craig Topper7a299302016-06-09 07:06:38 +00008441defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008442 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008443 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8444 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8445 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8446 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8447 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008448 EVEX_CD8<8, CD8VF>;
8449
Igor Bregerf3ded812015-08-31 13:09:30 +00008450defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8451 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8452
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008453multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8454 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008455 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008456 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008457 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008458 "$src1", "$src1",
8459 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8460
Craig Toppere1cac152016-06-07 07:27:54 +00008461 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8462 (ins _.MemOp:$src1), OpcodeStr,
8463 "$src1", "$src1",
8464 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8465 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008466 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008467}
8468
8469multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8470 X86VectorVTInfo _> :
8471 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008472 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8473 (ins _.ScalarMemOp:$src1), OpcodeStr,
8474 "${src1}"##_.BroadcastStr,
8475 "${src1}"##_.BroadcastStr,
8476 (_.VT (OpNode (X86VBroadcast
8477 (_.ScalarLdFrag addr:$src1))))>,
8478 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008479}
8480
8481multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8482 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8483 let Predicates = [prd] in
8484 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8485
8486 let Predicates = [prd, HasVLX] in {
8487 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8488 EVEX_V256;
8489 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8490 EVEX_V128;
8491 }
8492}
8493
8494multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8495 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8496 let Predicates = [prd] in
8497 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8498 EVEX_V512;
8499
8500 let Predicates = [prd, HasVLX] in {
8501 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8502 EVEX_V256;
8503 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8504 EVEX_V128;
8505 }
8506}
8507
8508multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8509 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008510 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008511 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008512 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8513 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008514}
8515
8516multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8517 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008518 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8519 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008520}
8521
8522multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8523 bits<8> opc_d, bits<8> opc_q,
8524 string OpcodeStr, SDNode OpNode> {
8525 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8526 HasAVX512>,
8527 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8528 HasBWI>;
8529}
8530
8531defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8532
Craig Topper5ef13ba2016-12-26 07:26:07 +00008533def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8534 VR128X:$src))>;
8535def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8536def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8537def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8538 VR256X:$src))>;
8539def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8540def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8541
Craig Topper056c9062016-08-28 22:20:48 +00008542let Predicates = [HasBWI, HasVLX] in {
8543 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008544 (bc_v2i64 (avx512_v16i1sextv16i8)),
8545 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8546 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008547 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008548 (bc_v2i64 (avx512_v8i1sextv8i16)),
8549 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8550 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008551 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008552 (bc_v4i64 (avx512_v32i1sextv32i8)),
8553 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8554 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008555 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008556 (bc_v4i64 (avx512_v16i1sextv16i16)),
8557 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8558 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008559}
8560let Predicates = [HasAVX512, HasVLX] in {
8561 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008562 (bc_v2i64 (avx512_v4i1sextv4i32)),
8563 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8564 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008565 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008566 (bc_v4i64 (avx512_v8i1sextv8i32)),
8567 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8568 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008569}
8570
8571let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008572def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008573 (bc_v8i64 (v16i1sextv16i32)),
8574 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008575 (VPABSDZrr VR512:$src)>;
8576def : Pat<(xor
8577 (bc_v8i64 (v8i1sextv8i64)),
8578 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8579 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008580}
Craig Topper850feaf2016-08-28 22:20:51 +00008581let Predicates = [HasBWI] in {
8582def : Pat<(xor
8583 (bc_v8i64 (v64i1sextv64i8)),
8584 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8585 (VPABSBZrr VR512:$src)>;
8586def : Pat<(xor
8587 (bc_v8i64 (v32i1sextv32i16)),
8588 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8589 (VPABSWZrr VR512:$src)>;
8590}
Igor Bregerf2460112015-07-26 14:41:44 +00008591
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008592multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8593
8594 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008595}
8596
8597defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8598defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8599
Igor Breger24cab0f2015-11-16 07:22:00 +00008600//===---------------------------------------------------------------------===//
8601// Replicate Single FP - MOVSHDUP and MOVSLDUP
8602//===---------------------------------------------------------------------===//
8603multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8604 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8605 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008606}
8607
8608defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8609defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008610
8611//===----------------------------------------------------------------------===//
8612// AVX-512 - MOVDDUP
8613//===----------------------------------------------------------------------===//
8614
8615multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8616 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008617 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00008618 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8619 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8620 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008621 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8622 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8623 (_.VT (OpNode (_.VT (scalar_to_vector
8624 (_.ScalarLdFrag addr:$src)))))>,
8625 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008626 }
Igor Breger1f782962015-11-19 08:26:56 +00008627}
8628
8629multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8630 AVX512VLVectorVTInfo VTInfo> {
8631
8632 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8633
8634 let Predicates = [HasAVX512, HasVLX] in {
8635 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8636 EVEX_V256;
8637 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8638 EVEX_V128;
8639 }
8640}
8641
8642multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8643 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8644 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008645}
8646
8647defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8648
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008649let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008650def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008651 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008652def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008653 (VMOVDDUPZ128rm addr:$src)>;
8654def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8655 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008656
8657def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8658 (v2f64 VR128X:$src0)),
8659 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8660def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8661 (bitconvert (v4i32 immAllZerosV))),
8662 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8663
8664def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8665 (v2f64 VR128X:$src0)),
8666 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8667 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8668def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8669 (bitconvert (v4i32 immAllZerosV))),
8670 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8671
8672def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8673 (v2f64 VR128X:$src0)),
8674 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8675def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8676 (bitconvert (v4i32 immAllZerosV))),
8677 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008678}
Igor Breger1f782962015-11-19 08:26:56 +00008679
Igor Bregerf2460112015-07-26 14:41:44 +00008680//===----------------------------------------------------------------------===//
8681// AVX-512 - Unpack Instructions
8682//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008683defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8684 SSE_ALU_ITINS_S>;
8685defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8686 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008687
8688defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8689 SSE_INTALU_ITINS_P, HasBWI>;
8690defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8691 SSE_INTALU_ITINS_P, HasBWI>;
8692defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8693 SSE_INTALU_ITINS_P, HasBWI>;
8694defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8695 SSE_INTALU_ITINS_P, HasBWI>;
8696
8697defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8698 SSE_INTALU_ITINS_P, HasAVX512>;
8699defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8700 SSE_INTALU_ITINS_P, HasAVX512>;
8701defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8702 SSE_INTALU_ITINS_P, HasAVX512>;
8703defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8704 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008705
8706//===----------------------------------------------------------------------===//
8707// AVX-512 - Extract & Insert Integer Instructions
8708//===----------------------------------------------------------------------===//
8709
8710multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8711 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008712 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8713 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8714 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8715 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8716 imm:$src2)))),
8717 addr:$dst)]>,
8718 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008719}
8720
8721multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8722 let Predicates = [HasBWI] in {
8723 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8724 (ins _.RC:$src1, u8imm:$src2),
8725 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8726 [(set GR32orGR64:$dst,
8727 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8728 EVEX, TAPD;
8729
8730 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8731 }
8732}
8733
8734multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8735 let Predicates = [HasBWI] in {
8736 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8737 (ins _.RC:$src1, u8imm:$src2),
8738 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8739 [(set GR32orGR64:$dst,
8740 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8741 EVEX, PD;
8742
Craig Topper99f6b622016-05-01 01:03:56 +00008743 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008744 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8745 (ins _.RC:$src1, u8imm:$src2),
8746 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8747 EVEX, TAPD;
8748
Igor Bregerdefab3c2015-10-08 12:55:01 +00008749 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8750 }
8751}
8752
8753multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8754 RegisterClass GRC> {
8755 let Predicates = [HasDQI] in {
8756 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8757 (ins _.RC:$src1, u8imm:$src2),
8758 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8759 [(set GRC:$dst,
8760 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8761 EVEX, TAPD;
8762
Craig Toppere1cac152016-06-07 07:27:54 +00008763 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8764 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8765 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8766 [(store (extractelt (_.VT _.RC:$src1),
8767 imm:$src2),addr:$dst)]>,
8768 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008769 }
8770}
8771
8772defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8773defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8774defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8775defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8776
8777multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8778 X86VectorVTInfo _, PatFrag LdFrag> {
8779 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8780 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8781 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8782 [(set _.RC:$dst,
8783 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8784 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8785}
8786
8787multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8788 X86VectorVTInfo _, PatFrag LdFrag> {
8789 let Predicates = [HasBWI] in {
8790 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8791 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8792 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8793 [(set _.RC:$dst,
8794 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8795
8796 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8797 }
8798}
8799
8800multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8801 X86VectorVTInfo _, RegisterClass GRC> {
8802 let Predicates = [HasDQI] in {
8803 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8804 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8805 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8806 [(set _.RC:$dst,
8807 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8808 EVEX_4V, TAPD;
8809
8810 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8811 _.ScalarLdFrag>, TAPD;
8812 }
8813}
8814
8815defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8816 extloadi8>, TAPD;
8817defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8818 extloadi16>, PD;
8819defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8820defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008821//===----------------------------------------------------------------------===//
8822// VSHUFPS - VSHUFPD Operations
8823//===----------------------------------------------------------------------===//
8824multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8825 AVX512VLVectorVTInfo VTInfo_FP>{
8826 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8827 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8828 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008829}
8830
8831defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8832defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008833//===----------------------------------------------------------------------===//
8834// AVX-512 - Byte shift Left/Right
8835//===----------------------------------------------------------------------===//
8836
8837multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8838 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8839 def rr : AVX512<opc, MRMr,
8840 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8841 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8842 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008843 def rm : AVX512<opc, MRMm,
8844 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8845 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8846 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008847 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8848 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008849}
8850
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008851multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008852 Format MRMm, string OpcodeStr, Predicate prd>{
8853 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008854 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008855 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008856 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008857 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008858 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008859 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008860 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008861 }
8862}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008863defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008864 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008865defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008866 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8867
8868
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008869multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008870 string OpcodeStr, X86VectorVTInfo _dst,
8871 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008872 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008873 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008874 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008875 [(set _dst.RC:$dst,(_dst.VT
8876 (OpNode (_src.VT _src.RC:$src1),
8877 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008878 def rm : AVX512BI<opc, MRMSrcMem,
8879 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8880 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8881 [(set _dst.RC:$dst,(_dst.VT
8882 (OpNode (_src.VT _src.RC:$src1),
8883 (_src.VT (bitconvert
8884 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008885}
8886
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008887multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008888 string OpcodeStr, Predicate prd> {
8889 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008890 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8891 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008892 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008893 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8894 v32i8x_info>, EVEX_V256;
8895 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8896 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008897 }
8898}
8899
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008900defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008901 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008902
Craig Topper4e794c72017-02-19 19:36:58 +00008903// Transforms to swizzle an immediate to enable better matching when
8904// memory operand isn't in the right place.
8905def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
8906 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
8907 uint8_t Imm = N->getZExtValue();
8908 // Swap bits 1/4 and 3/6.
8909 uint8_t NewImm = Imm & 0xa5;
8910 if (Imm & 0x02) NewImm |= 0x10;
8911 if (Imm & 0x10) NewImm |= 0x02;
8912 if (Imm & 0x08) NewImm |= 0x40;
8913 if (Imm & 0x40) NewImm |= 0x08;
8914 return getI8Imm(NewImm, SDLoc(N));
8915}]>;
8916def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
8917 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8918 uint8_t Imm = N->getZExtValue();
8919 // Swap bits 2/4 and 3/5.
8920 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00008921 if (Imm & 0x04) NewImm |= 0x10;
8922 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00008923 if (Imm & 0x08) NewImm |= 0x20;
8924 if (Imm & 0x20) NewImm |= 0x08;
8925 return getI8Imm(NewImm, SDLoc(N));
8926}]>;
Craig Topper48905772017-02-19 21:32:15 +00008927def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
8928 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8929 uint8_t Imm = N->getZExtValue();
8930 // Swap bits 1/2 and 5/6.
8931 uint8_t NewImm = Imm & 0x99;
8932 if (Imm & 0x02) NewImm |= 0x04;
8933 if (Imm & 0x04) NewImm |= 0x02;
8934 if (Imm & 0x20) NewImm |= 0x40;
8935 if (Imm & 0x40) NewImm |= 0x20;
8936 return getI8Imm(NewImm, SDLoc(N));
8937}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00008938def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
8939 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
8940 uint8_t Imm = N->getZExtValue();
8941 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
8942 uint8_t NewImm = Imm & 0x81;
8943 if (Imm & 0x02) NewImm |= 0x04;
8944 if (Imm & 0x04) NewImm |= 0x10;
8945 if (Imm & 0x08) NewImm |= 0x40;
8946 if (Imm & 0x10) NewImm |= 0x02;
8947 if (Imm & 0x20) NewImm |= 0x08;
8948 if (Imm & 0x40) NewImm |= 0x20;
8949 return getI8Imm(NewImm, SDLoc(N));
8950}]>;
8951def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
8952 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
8953 uint8_t Imm = N->getZExtValue();
8954 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
8955 uint8_t NewImm = Imm & 0x81;
8956 if (Imm & 0x02) NewImm |= 0x10;
8957 if (Imm & 0x04) NewImm |= 0x02;
8958 if (Imm & 0x08) NewImm |= 0x20;
8959 if (Imm & 0x10) NewImm |= 0x04;
8960 if (Imm & 0x20) NewImm |= 0x40;
8961 if (Imm & 0x40) NewImm |= 0x08;
8962 return getI8Imm(NewImm, SDLoc(N));
8963}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00008964
Igor Bregerb4bb1902015-10-15 12:33:24 +00008965multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008966 X86VectorVTInfo _>{
8967 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008968 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8969 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008970 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008971 (OpNode (_.VT _.RC:$src1),
8972 (_.VT _.RC:$src2),
8973 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008974 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008975 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8976 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8977 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8978 (OpNode (_.VT _.RC:$src1),
8979 (_.VT _.RC:$src2),
8980 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008981 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008982 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8983 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8984 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8985 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8986 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8987 (OpNode (_.VT _.RC:$src1),
8988 (_.VT _.RC:$src2),
8989 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008990 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008991 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008992 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00008993
8994 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00008995 def : Pat<(_.VT (vselect _.KRCWM:$mask,
8996 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
8997 _.RC:$src1)),
8998 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
8999 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9000 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9001 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9002 _.RC:$src1)),
9003 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9004 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009005
9006 // Additional patterns for matching loads in other positions.
9007 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9008 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9009 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9010 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9011 def : Pat<(_.VT (OpNode _.RC:$src1,
9012 (bitconvert (_.LdFrag addr:$src3)),
9013 _.RC:$src2, (i8 imm:$src4))),
9014 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9015 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9016
9017 // Additional patterns for matching zero masking with loads in other
9018 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009019 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9020 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9021 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9022 _.ImmAllZerosV)),
9023 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9024 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9025 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9026 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9027 _.RC:$src2, (i8 imm:$src4)),
9028 _.ImmAllZerosV)),
9029 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9030 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009031
9032 // Additional patterns for matching masked loads with different
9033 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009034 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9035 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9036 _.RC:$src2, (i8 imm:$src4)),
9037 _.RC:$src1)),
9038 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9039 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009040 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9041 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9042 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9043 _.RC:$src1)),
9044 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9045 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9046 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9047 (OpNode _.RC:$src2, _.RC:$src1,
9048 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9049 _.RC:$src1)),
9050 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9051 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9052 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9053 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9054 _.RC:$src1, (i8 imm:$src4)),
9055 _.RC:$src1)),
9056 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9057 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9058 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9059 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9060 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9061 _.RC:$src1)),
9062 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9063 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009064
9065 // Additional patterns for matching broadcasts in other positions.
9066 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9067 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9068 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9069 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9070 def : Pat<(_.VT (OpNode _.RC:$src1,
9071 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9072 _.RC:$src2, (i8 imm:$src4))),
9073 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9074 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9075
9076 // Additional patterns for matching zero masking with broadcasts in other
9077 // positions.
9078 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9079 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9080 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9081 _.ImmAllZerosV)),
9082 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9083 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9084 (VPTERNLOG321_imm8 imm:$src4))>;
9085 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9086 (OpNode _.RC:$src1,
9087 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9088 _.RC:$src2, (i8 imm:$src4)),
9089 _.ImmAllZerosV)),
9090 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9091 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9092 (VPTERNLOG132_imm8 imm:$src4))>;
9093
9094 // Additional patterns for matching masked broadcasts with different
9095 // operand orders.
9096 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9097 (OpNode _.RC:$src1,
9098 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9099 _.RC:$src2, (i8 imm:$src4)),
9100 _.RC:$src1)),
9101 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9102 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009103 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9104 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9105 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9106 _.RC:$src1)),
9107 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9108 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9109 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9110 (OpNode _.RC:$src2, _.RC:$src1,
9111 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9112 (i8 imm:$src4)), _.RC:$src1)),
9113 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9114 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9115 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9116 (OpNode _.RC:$src2,
9117 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9118 _.RC:$src1, (i8 imm:$src4)),
9119 _.RC:$src1)),
9120 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9121 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9122 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9123 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9124 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9125 _.RC:$src1)),
9126 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9127 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009128}
9129
9130multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9131 let Predicates = [HasAVX512] in
9132 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9133 let Predicates = [HasAVX512, HasVLX] in {
9134 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9135 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9136 }
9137}
9138
9139defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9140defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9141
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009142//===----------------------------------------------------------------------===//
9143// AVX-512 - FixupImm
9144//===----------------------------------------------------------------------===//
9145
9146multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009147 X86VectorVTInfo _>{
9148 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009149 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9150 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9151 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9152 (OpNode (_.VT _.RC:$src1),
9153 (_.VT _.RC:$src2),
9154 (_.IntVT _.RC:$src3),
9155 (i32 imm:$src4),
9156 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009157 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9158 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9159 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9160 (OpNode (_.VT _.RC:$src1),
9161 (_.VT _.RC:$src2),
9162 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9163 (i32 imm:$src4),
9164 (i32 FROUND_CURRENT))>;
9165 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9166 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9167 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9168 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9169 (OpNode (_.VT _.RC:$src1),
9170 (_.VT _.RC:$src2),
9171 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9172 (i32 imm:$src4),
9173 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009174 } // Constraints = "$src1 = $dst"
9175}
9176
9177multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009178 SDNode OpNode, X86VectorVTInfo _>{
9179let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009180 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9181 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009182 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009183 "$src2, $src3, {sae}, $src4",
9184 (OpNode (_.VT _.RC:$src1),
9185 (_.VT _.RC:$src2),
9186 (_.IntVT _.RC:$src3),
9187 (i32 imm:$src4),
9188 (i32 FROUND_NO_EXC))>, EVEX_B;
9189 }
9190}
9191
9192multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9193 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009194 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9195 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009196 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9197 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9198 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9199 (OpNode (_.VT _.RC:$src1),
9200 (_.VT _.RC:$src2),
9201 (_src3VT.VT _src3VT.RC:$src3),
9202 (i32 imm:$src4),
9203 (i32 FROUND_CURRENT))>;
9204
9205 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9206 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9207 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9208 "$src2, $src3, {sae}, $src4",
9209 (OpNode (_.VT _.RC:$src1),
9210 (_.VT _.RC:$src2),
9211 (_src3VT.VT _src3VT.RC:$src3),
9212 (i32 imm:$src4),
9213 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009214 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9215 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9216 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9217 (OpNode (_.VT _.RC:$src1),
9218 (_.VT _.RC:$src2),
9219 (_src3VT.VT (scalar_to_vector
9220 (_src3VT.ScalarLdFrag addr:$src3))),
9221 (i32 imm:$src4),
9222 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009223 }
9224}
9225
9226multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9227 let Predicates = [HasAVX512] in
9228 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9229 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9230 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9231 let Predicates = [HasAVX512, HasVLX] in {
9232 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9233 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9234 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9235 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9236 }
9237}
9238
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009239defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9240 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009241 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009242defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9243 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009244 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009245defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009246 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009247defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009248 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009249
9250
9251
9252// Patterns used to select SSE scalar fp arithmetic instructions from
9253// either:
9254//
9255// (1) a scalar fp operation followed by a blend
9256//
9257// The effect is that the backend no longer emits unnecessary vector
9258// insert instructions immediately after SSE scalar fp instructions
9259// like addss or mulss.
9260//
9261// For example, given the following code:
9262// __m128 foo(__m128 A, __m128 B) {
9263// A[0] += B[0];
9264// return A;
9265// }
9266//
9267// Previously we generated:
9268// addss %xmm0, %xmm1
9269// movss %xmm1, %xmm0
9270//
9271// We now generate:
9272// addss %xmm1, %xmm0
9273//
9274// (2) a vector packed single/double fp operation followed by a vector insert
9275//
9276// The effect is that the backend converts the packed fp instruction
9277// followed by a vector insert into a single SSE scalar fp instruction.
9278//
9279// For example, given the following code:
9280// __m128 foo(__m128 A, __m128 B) {
9281// __m128 C = A + B;
9282// return (__m128) {c[0], a[1], a[2], a[3]};
9283// }
9284//
9285// Previously we generated:
9286// addps %xmm0, %xmm1
9287// movss %xmm1, %xmm0
9288//
9289// We now generate:
9290// addss %xmm1, %xmm0
9291
9292// TODO: Some canonicalization in lowering would simplify the number of
9293// patterns we have to try to match.
9294multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9295 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009296 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009297 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9298 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9299 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009300 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009301 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009302
Craig Topper5625d242016-07-29 06:06:00 +00009303 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009304 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9305 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9306 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009307 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009308 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009309
9310 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009311 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9312 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009313 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9314
9315 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009316 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9317 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009318 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009319
9320 // extracted masked scalar math op with insert via movss
9321 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9322 (scalar_to_vector
9323 (X86selects VK1WM:$mask,
9324 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9325 FR32X:$src2),
9326 FR32X:$src0))),
9327 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9328 VK1WM:$mask, v4f32:$src1,
9329 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009330 }
9331}
9332
9333defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9334defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9335defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9336defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9337
9338multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9339 let Predicates = [HasAVX512] in {
9340 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009341 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9342 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9343 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009344 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009345 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009346
9347 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009348 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9349 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9350 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009351 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009352 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009353
9354 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009355 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9356 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009357 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9358
9359 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009360 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9361 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009362 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009363
9364 // extracted masked scalar math op with insert via movss
9365 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9366 (scalar_to_vector
9367 (X86selects VK1WM:$mask,
9368 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9369 FR64X:$src2),
9370 FR64X:$src0))),
9371 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9372 VK1WM:$mask, v2f64:$src1,
9373 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009374 }
9375}
9376
9377defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9378defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9379defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9380defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;