blob: 2ff1e55f38e9770e135630047215e882b61ffc96 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt();
172 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
184 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 // For 64-bit since we have so many registers use the ILP scheduler, for
187 // 32-bit code use the register pressure specific scheduling.
188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
190 else
191 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000193
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000194 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 // Setup Windows compiler runtime calls.
196 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallName(RTLIB::SREM_I64, "_allrem");
199 setLibcallName(RTLIB::UREM_I64, "_aullrem");
200 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000202 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000208 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
209 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000210 }
211
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000213 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 setUseUnderscoreSetJmp(false);
215 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000216 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 // MS runtime is weird: it exports _setjmp, but longjmp!
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(false);
220 } else {
221 setUseUnderscoreSetJmp(true);
222 setUseUnderscoreLongJmp(true);
223 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000231
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000233
Scott Michelfdc40a02009-02-17 22:15:04 +0000234 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000238 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
240 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000241
242 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000249
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
251 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
253 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000255
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000259 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000260 // We have an algorithm for SSE2->double, and we turn this into a
261 // 64-bit FILD followed by conditional FADD for other targets.
262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000263 // We have an algorithm for SSE2, and we turn this into a 64-bit
264 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000267
268 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
269 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000273 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // SSE has no i16 to fp conversion, only i32
275 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000286 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Dale Johannesen73328d12007-09-19 23:55:34 +0000288 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
289 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
291 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000292
Evan Cheng02568ff2006-01-30 22:13:22 +0000293 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
294 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000297
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
304 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 }
306
307 // Handle FP_TO_UINT by promoting the destination to a larger signed
308 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
310 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000316 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000317 // Since AVX is a superset of SSE3, only check for SSE here.
318 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Chandler Carruth77821022011-12-24 12:12:34 +0000381 // Promote the i8 variants and force them on up to i32 which has a shorter
382 // encoding.
383 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
386 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000387 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
390 if (Subtarget->is64Bit())
391 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000392 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000393 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
394 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
397 }
Craig Topper37f21672011-10-11 06:44:02 +0000398
399 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000400 // When promoting the i8 variants, force them to i32 for a shorter
401 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000402 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000403 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
405 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
408 if (Subtarget->is64Bit())
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000410 } else {
411 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
413 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
417 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000418 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
420 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000421 }
422
Benjamin Kramer1292c222010-12-04 20:32:23 +0000423 if (Subtarget->hasPOPCNT()) {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
425 } else {
426 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
428 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
429 if (Subtarget->is64Bit())
430 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
431 }
432
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
434 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000435
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000436 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000438 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000439 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000440 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
445 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000446 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000451 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000453 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000454 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000456
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000457 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
459 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
461 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000462 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
464 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
468 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
469 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
470 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000471 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000472 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000473 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
476 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000477 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
480 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000481 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000482
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000483 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000485
Eric Christopher9a9d2752010-07-22 02:48:34 +0000486 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000487 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000488
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000489 // On X86 and X86-64, atomic operations are lowered to locked instructions.
490 // Locked instructions, in turn, have implicit fence semantics (all memory
491 // operations are flushed before issuing the locked instruction, and they
492 // are not buffered), so we can fold away the common pattern of
493 // fence-atomic-fence.
494 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000495
Mon P Wang63307c32008-05-05 19:05:59 +0000496 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000497 for (unsigned i = 0, e = 4; i != e; ++i) {
498 MVT VT = IntVTs[i];
499 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
500 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000501 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000502 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000503
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000504 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000505 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000513 }
514
Eli Friedman43f51ae2011-08-26 21:21:21 +0000515 if (Subtarget->hasCmpxchg16b()) {
516 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
517 }
518
Evan Cheng3c992d22006-03-07 02:02:57 +0000519 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000520 if (!Subtarget->isTargetDarwin() &&
521 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000522 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000524 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000525
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
528 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
529 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000531 setExceptionPointerRegister(X86::RAX);
532 setExceptionSelectorRegister(X86::RDX);
533 } else {
534 setExceptionPointerRegister(X86::EAX);
535 setExceptionSelectorRegister(X86::EDX);
536 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
538 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000539
Duncan Sands4a544a72011-09-06 13:37:06 +0000540 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
541 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000542
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000544
Nate Begemanacc398c2006-01-25 18:21:52 +0000545 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VASTART , MVT::Other, Custom);
547 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::VAARG , MVT::Other, Custom);
550 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000551 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::VAARG , MVT::Other, Expand);
553 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000554 }
Evan Chengae642192007-03-02 23:16:35 +0000555
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
557 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000558
559 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000562 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000563 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
564 MVT::i64 : MVT::i32, Custom);
565 else
566 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
567 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000568
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000569 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000570 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000571 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
573 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Evan Cheng223547a2006-01-31 22:28:30 +0000575 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setOperationAction(ISD::FABS , MVT::f64, Custom);
577 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000578
579 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FNEG , MVT::f64, Custom);
581 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000582
Evan Cheng68c47cb2007-01-05 07:55:56 +0000583 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
585 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000586
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000587 // Lower this to FGETSIGNx86 plus an AND.
588 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
589 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
590
Evan Chengd25e9e82006-02-02 00:28:23 +0000591 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::FSIN , MVT::f64, Expand);
593 setOperationAction(ISD::FCOS , MVT::f64, Expand);
594 setOperationAction(ISD::FSIN , MVT::f32, Expand);
595 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000596
Chris Lattnera54aa942006-01-29 06:26:08 +0000597 // Expand FP immediates into loads from the stack, except for the special
598 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000599 addLegalFPImmediate(APFloat(+0.0)); // xorpd
600 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000601 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 // Use SSE for f32, x87 for f64.
603 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
605 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
607 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000609
610 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000614
615 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
617 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618
619 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::FSIN , MVT::f32, Expand);
621 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
Nate Begemane1795842008-02-14 08:57:00 +0000623 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000624 addLegalFPImmediate(APFloat(+0.0f)); // xorps
625 addLegalFPImmediate(APFloat(+0.0)); // FLD0
626 addLegalFPImmediate(APFloat(+1.0)); // FLD1
627 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
628 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
629
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000630 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
632 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000634 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000635 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000636 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
638 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
641 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
643 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000644
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000645 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
647 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000648 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000649 addLegalFPImmediate(APFloat(+0.0)); // FLD0
650 addLegalFPImmediate(APFloat(+1.0)); // FLD1
651 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
652 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000653 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
654 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
655 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
656 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000657 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000658
Cameron Zwarich33390842011-07-08 21:39:21 +0000659 // We don't support FMA.
660 setOperationAction(ISD::FMA, MVT::f64, Expand);
661 setOperationAction(ISD::FMA, MVT::f32, Expand);
662
Dale Johannesen59a58732007-08-05 18:49:15 +0000663 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000664 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
666 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
667 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000669 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000670 addLegalFPImmediate(TmpFlt); // FLD0
671 TmpFlt.changeSign();
672 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000673
674 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000675 APFloat TmpFlt2(+1.0);
676 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
677 &ignored);
678 addLegalFPImmediate(TmpFlt2); // FLD1
679 TmpFlt2.changeSign();
680 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
681 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000682
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000683 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
685 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000686 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000687
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000688 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
689 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
690 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
691 setOperationAction(ISD::FRINT, MVT::f80, Expand);
692 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000693 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000694 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000695
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000696 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
699 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FLOG, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
703 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP, MVT::f80, Expand);
705 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000706
Mon P Wangf007a8b2008-11-06 05:31:54 +0000707 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000708 // (for widening) or expand (for scalarization). Then we will selectively
709 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
711 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
712 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000728 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
729 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000746 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000753 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000763 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000764 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000768 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000769 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
770 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
771 setTruncStoreAction((MVT::SimpleValueType)VT,
772 (MVT::SimpleValueType)InnerVT, Expand);
773 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
774 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
775 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000776 }
777
Evan Chengc7ce29b2009-02-13 22:36:38 +0000778 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
779 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000780 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000781 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000782 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000783 }
784
Dale Johannesen0488fb62010-09-30 23:57:10 +0000785 // MMX-sized vectors (other than x86mmx) are expected to be expanded
786 // into smaller operations.
787 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
788 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
789 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
790 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
791 setOperationAction(ISD::AND, MVT::v8i8, Expand);
792 setOperationAction(ISD::AND, MVT::v4i16, Expand);
793 setOperationAction(ISD::AND, MVT::v2i32, Expand);
794 setOperationAction(ISD::AND, MVT::v1i64, Expand);
795 setOperationAction(ISD::OR, MVT::v8i8, Expand);
796 setOperationAction(ISD::OR, MVT::v4i16, Expand);
797 setOperationAction(ISD::OR, MVT::v2i32, Expand);
798 setOperationAction(ISD::OR, MVT::v1i64, Expand);
799 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
800 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
801 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
802 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
806 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
807 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
808 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
809 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
810 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
811 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000812 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
815 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000816
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000817 if (!TM.Options.UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000819
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
821 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
822 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
823 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
824 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
825 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
826 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
827 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
828 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
829 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
830 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000831 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832 }
833
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000834 if (!TM.Options.UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000836
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000837 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
838 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
840 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
841 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
842 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000843
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
845 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
846 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
847 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
848 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
849 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
850 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
851 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
852 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
853 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
854 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
855 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
856 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
857 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
858 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
859 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000860
Nadav Rotem354efd82011-09-18 14:57:03 +0000861 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000862 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
863 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
864 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
867 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000871
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
877
Evan Cheng2c3ae372006-04-12 21:21:57 +0000878 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
880 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000882 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000883 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000884 // Do not attempt to custom lower non-128-bit vectors
885 if (!VT.is128BitVector())
886 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 setOperationAction(ISD::BUILD_VECTOR,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::VECTOR_SHUFFLE,
890 VT.getSimpleVT().SimpleTy, Custom);
891 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
892 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000893 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000894
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
896 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
897 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
898 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
899 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
900 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000901
Nate Begemancdd1eec2008-02-12 22:51:28 +0000902 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
904 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000905 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000906
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000907 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
909 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000910 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000911
912 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000913 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000914 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000915
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000924 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000926 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000927
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000929
Evan Cheng2c3ae372006-04-12 21:21:57 +0000930 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
932 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
933 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
934 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000935
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
937 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000938 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000939
Craig Topperd0a31172012-01-10 06:37:29 +0000940 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000941 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
942 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
943 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
944 setOperationAction(ISD::FRINT, MVT::f32, Legal);
945 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
946 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
947 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
948 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
949 setOperationAction(ISD::FRINT, MVT::f64, Legal);
950 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
951
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000954
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000955 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
959 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000960
Nate Begeman14d12ca2008-02-11 04:19:36 +0000961 // i8 and i16 vectors are custom , because the source register and source
962 // source memory operand types are not the same width. f32 vectors are
963 // custom since the immediate controlling the insert encodes additional
964 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
968 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000969
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974
Pete Coopera77214a2011-11-14 19:38:42 +0000975 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000976 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000977 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000978 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
979 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000980 }
981 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000982
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000983 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000984 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000985 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000986
Nadav Rotem43012222011-05-11 08:12:09 +0000987 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000988 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000989
Nadav Rotem43012222011-05-11 08:12:09 +0000990 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000991 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000992
993 if (Subtarget->hasAVX2()) {
994 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
995 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
996
997 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
998 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
999
1000 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1001 } else {
1002 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1003 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1004
1005 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1006 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1007
1008 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1009 }
Nadav Rotem43012222011-05-11 08:12:09 +00001010 }
1011
Craig Topperd0a31172012-01-10 06:37:29 +00001012 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001013 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001014
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001015 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001016 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1020 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1021 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001022
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1025 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1032 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001033
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1039 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001040
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001041 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1042 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001043 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001044
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1050 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1053 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1054
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001055 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1056 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1057
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001059 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001060
Duncan Sands28b77e92011-09-06 19:07:46 +00001061 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1064 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001065
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001066 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1067 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1068 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1069
Craig Topperaaa643c2011-11-09 07:28:55 +00001070 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1073 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 if (Subtarget->hasAVX2()) {
1076 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1077 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1078 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1079 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001080
Craig Topperaaa643c2011-11-09 07:28:55 +00001081 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1082 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1083 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1084 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001085
Craig Topperaaa643c2011-11-09 07:28:55 +00001086 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1087 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1088 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001089 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001090
1091 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001092
1093 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1094 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1095
1096 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1097 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1098
1099 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001100 } else {
1101 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1102 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1103 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1104 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1105
1106 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1107 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1108 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1109 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1110
1111 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1112 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1113 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1114 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001115
1116 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1117 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1118
1119 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1120 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1121
1122 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001123 }
Craig Topper13894fa2011-08-24 06:14:18 +00001124
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001125 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001126 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1128 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1129 EVT VT = SVT;
1130
1131 // Extract subvector is special because the value type
1132 // (result) is 128-bit but the source is 256-bit wide.
1133 if (VT.is128BitVector())
1134 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1135
1136 // Do not attempt to custom lower other non-256-bit vectors
1137 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001138 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001139
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001140 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1141 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1142 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1143 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001144 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001145 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001146 }
1147
David Greene54d8eba2011-01-27 22:38:56 +00001148 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1150 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1151 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001152
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001153 // Do not attempt to promote non-256-bit vectors
1154 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001155 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001156
1157 setOperationAction(ISD::AND, SVT, Promote);
1158 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1159 setOperationAction(ISD::OR, SVT, Promote);
1160 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::XOR, SVT, Promote);
1162 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1163 setOperationAction(ISD::LOAD, SVT, Promote);
1164 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1165 setOperationAction(ISD::SELECT, SVT, Promote);
1166 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001167 }
David Greene9b9838d2009-06-29 16:47:10 +00001168 }
1169
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1171 // of this type with custom code.
1172 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1173 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001174 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1175 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001176 }
1177
Evan Cheng6be2c582006-04-05 23:38:46 +00001178 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001180
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001181
Eli Friedman962f5492010-06-02 19:35:46 +00001182 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1183 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001184 //
Eli Friedman962f5492010-06-02 19:35:46 +00001185 // FIXME: We really should do custom legalization for addition and
1186 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1187 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001188 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1189 // Add/Sub/Mul with overflow operations are custom lowered.
1190 MVT VT = IntVTs[i];
1191 setOperationAction(ISD::SADDO, VT, Custom);
1192 setOperationAction(ISD::UADDO, VT, Custom);
1193 setOperationAction(ISD::SSUBO, VT, Custom);
1194 setOperationAction(ISD::USUBO, VT, Custom);
1195 setOperationAction(ISD::SMULO, VT, Custom);
1196 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001197 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001198
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001199 // There are no 8-bit 3-address imul/mul instructions
1200 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1201 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001202
Evan Chengd54f2d52009-03-31 19:38:51 +00001203 if (!Subtarget->is64Bit()) {
1204 // These libcalls are not available in 32-bit.
1205 setLibcallName(RTLIB::SHL_I128, 0);
1206 setLibcallName(RTLIB::SRL_I128, 0);
1207 setLibcallName(RTLIB::SRA_I128, 0);
1208 }
1209
Evan Cheng206ee9d2006-07-07 08:33:52 +00001210 // We have target-specific dag combine patterns for the following nodes:
1211 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001212 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001213 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001214 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001215 setTargetDAGCombine(ISD::SHL);
1216 setTargetDAGCombine(ISD::SRA);
1217 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001218 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001219 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001220 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001221 setTargetDAGCombine(ISD::FADD);
1222 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001223 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001224 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001225 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001226 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001227 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001246 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247}
1248
Scott Michel5b8f82e2008-03-10 15:42:14 +00001249
Duncan Sands28b77e92011-09-06 19:07:46 +00001250EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253}
1254
1255
Evan Cheng29286502008-01-23 23:17:41 +00001256/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (MaxAlign == 16)
1260 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (VTy->getBitWidth() == 128)
1263 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1275 if (MaxAlign == 16)
1276 break;
1277 }
1278 }
1279 return;
1280}
1281
1282/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1283/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001284/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1285/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001286unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (Subtarget->is64Bit()) {
1288 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001289 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001290 if (TyAlign > 8)
1291 return TyAlign;
1292 return 8;
1293 }
1294
Evan Cheng29286502008-01-23 23:17:41 +00001295 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001296 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001297 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001298 return Align;
1299}
Chris Lattner2b02a442007-02-25 08:29:00 +00001300
Evan Chengf0df0312008-05-15 08:39:06 +00001301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// and store operations as a result of memset, memcpy, and memmove
1303/// lowering. If DstAlign is zero that means it's safe to destination
1304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1305/// means there isn't a need to check it against alignment requirement,
1306/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001307/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1309/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1310/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001311/// It returns EVT::Other if the type should be determined using generic
1312/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001313EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001314X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1315 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001316 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001317 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001319 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1320 // linux. This is because the stack realignment code can't handle certain
1321 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001323 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 (Subtarget->isUnalignedMemAccessFast() ||
1327 ((DstAlign == 0 || DstAlign >= 16) &&
1328 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001330 if (Subtarget->hasAVX() &&
1331 Subtarget->getStackAlignment() >= 32)
1332 return MVT::v8f32;
1333 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001334 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001335 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001336 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001337 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001338 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001340 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001341 // Do not use f64 to lower memcpy if source is string constant. It's
1342 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001343 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001345 }
Evan Chengf0df0312008-05-15 08:39:06 +00001346 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 return MVT::i64;
1348 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001349}
1350
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001351/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1352/// current function. The returned value is a member of the
1353/// MachineJumpTableInfo::JTEntryKind enum.
1354unsigned X86TargetLowering::getJumpTableEncoding() const {
1355 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1356 // symbol.
1357 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1358 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001359 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001360
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001361 // Otherwise, use the normal jump table encoding heuristics.
1362 return TargetLowering::getJumpTableEncoding();
1363}
1364
Chris Lattnerc64daab2010-01-26 05:02:42 +00001365const MCExpr *
1366X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1367 const MachineBasicBlock *MBB,
1368 unsigned uid,MCContext &Ctx) const{
1369 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1370 Subtarget->isPICStyleGOT());
1371 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1372 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001373 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1374 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001375}
1376
Evan Chengcc415862007-11-09 01:32:10 +00001377/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1378/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001379SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001380 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001381 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001382 // This doesn't have DebugLoc associated with it, but is not really the
1383 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001384 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001385 return Table;
1386}
1387
Chris Lattner589c6f62010-01-26 06:28:43 +00001388/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1389/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1390/// MCExpr.
1391const MCExpr *X86TargetLowering::
1392getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1393 MCContext &Ctx) const {
1394 // X86-64 uses RIP relative addressing based on the jump table label.
1395 if (Subtarget->isPICStyleRIPRel())
1396 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1397
1398 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001399 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001400}
1401
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001402// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001403std::pair<const TargetRegisterClass*, uint8_t>
1404X86TargetLowering::findRepresentativeClass(EVT VT) const{
1405 const TargetRegisterClass *RRC = 0;
1406 uint8_t Cost = 1;
1407 switch (VT.getSimpleVT().SimpleTy) {
1408 default:
1409 return TargetLowering::findRepresentativeClass(VT);
1410 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1411 RRC = (Subtarget->is64Bit()
1412 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1413 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001414 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001415 RRC = X86::VR64RegisterClass;
1416 break;
1417 case MVT::f32: case MVT::f64:
1418 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1419 case MVT::v4f32: case MVT::v2f64:
1420 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1421 case MVT::v4f64:
1422 RRC = X86::VR128RegisterClass;
1423 break;
1424 }
1425 return std::make_pair(RRC, Cost);
1426}
1427
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001428bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1429 unsigned &Offset) const {
1430 if (!Subtarget->isTargetLinux())
1431 return false;
1432
1433 if (Subtarget->is64Bit()) {
1434 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1435 Offset = 0x28;
1436 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1437 AddressSpace = 256;
1438 else
1439 AddressSpace = 257;
1440 } else {
1441 // %gs:0x14 on i386
1442 Offset = 0x14;
1443 AddressSpace = 256;
1444 }
1445 return true;
1446}
1447
1448
Chris Lattner2b02a442007-02-25 08:29:00 +00001449//===----------------------------------------------------------------------===//
1450// Return Value Calling Convention Implementation
1451//===----------------------------------------------------------------------===//
1452
Chris Lattner59ed56b2007-02-28 04:55:35 +00001453#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001454
Michael J. Spencerec38de22010-10-10 22:04:20 +00001455bool
Eric Christopher471e4222011-06-08 23:55:35 +00001456X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1457 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001458 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001459 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001460 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001461 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001462 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001463 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001464}
1465
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466SDValue
1467X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001468 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001470 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001471 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001472 MachineFunction &MF = DAG.getMachineFunction();
1473 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001474
Chris Lattner9774c912007-02-27 05:28:59 +00001475 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001476 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477 RVLocs, *DAG.getContext());
1478 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001479
Evan Chengdcea1632010-02-04 02:40:39 +00001480 // Add the regs to the liveout set for the function.
1481 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1482 for (unsigned i = 0; i != RVLocs.size(); ++i)
1483 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1484 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Dan Gohman475871a2008-07-27 21:46:04 +00001486 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001487
Dan Gohman475871a2008-07-27 21:46:04 +00001488 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001489 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1490 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001491 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1492 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001493
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001494 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001495 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1496 CCValAssign &VA = RVLocs[i];
1497 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001498 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001499 EVT ValVT = ValToCopy.getValueType();
1500
Dale Johannesenc4510512010-09-24 19:05:48 +00001501 // If this is x86-64, and we disabled SSE, we can't return FP values,
1502 // or SSE or MMX vectors.
1503 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1504 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001505 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001506 report_fatal_error("SSE register return with SSE disabled");
1507 }
1508 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1509 // llvm-gcc has never done it right and no one has noticed, so this
1510 // should be OK for now.
1511 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001512 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001513 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001514
Chris Lattner447ff682008-03-11 03:23:40 +00001515 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1516 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001517 if (VA.getLocReg() == X86::ST0 ||
1518 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001519 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1520 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001521 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001523 RetOps.push_back(ValToCopy);
1524 // Don't emit a copytoreg.
1525 continue;
1526 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001527
Evan Cheng242b38b2009-02-23 09:03:22 +00001528 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1529 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001530 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001531 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001532 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001533 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001534 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1535 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001536 // If we don't have SSE2 available, convert to v4f32 so the generated
1537 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001538 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001539 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001540 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001541 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001542 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001543
Dale Johannesendd64c412009-02-04 00:33:20 +00001544 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001545 Flag = Chain.getValue(1);
1546 }
Dan Gohman61a92132008-04-21 23:59:07 +00001547
1548 // The x86-64 ABI for returning structs by value requires that we copy
1549 // the sret argument into %rax for the return. We saved the argument into
1550 // a virtual register in the entry block, so now we copy the value out
1551 // and into %rax.
1552 if (Subtarget->is64Bit() &&
1553 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1554 MachineFunction &MF = DAG.getMachineFunction();
1555 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1556 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001557 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001558 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001559 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001560
Dale Johannesendd64c412009-02-04 00:33:20 +00001561 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001562 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001563
1564 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001565 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001566 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001567
Chris Lattner447ff682008-03-11 03:23:40 +00001568 RetOps[0] = Chain; // Update chain.
1569
1570 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001571 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001572 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001573
1574 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001575 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001576}
1577
Evan Cheng3d2125c2010-11-30 23:55:39 +00001578bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1579 if (N->getNumValues() != 1)
1580 return false;
1581 if (!N->hasNUsesOfValue(1, 0))
1582 return false;
1583
1584 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001585 if (Copy->getOpcode() != ISD::CopyToReg &&
1586 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001587 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001588
1589 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001590 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001591 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001592 if (UI->getOpcode() != X86ISD::RET_FLAG)
1593 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001594 HasRet = true;
1595 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001596
Evan Cheng1bf891a2010-12-01 22:59:46 +00001597 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001598}
1599
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001600EVT
1601X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001602 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001603 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001604 // TODO: Is this also valid on 32-bit?
1605 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001606 ReturnMVT = MVT::i8;
1607 else
1608 ReturnMVT = MVT::i32;
1609
1610 EVT MinVT = getRegisterType(Context, ReturnMVT);
1611 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001612}
1613
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614/// LowerCallResult - Lower the result values of a call into the
1615/// appropriate copies out of appropriate physical registers.
1616///
1617SDValue
1618X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001619 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001620 const SmallVectorImpl<ISD::InputArg> &Ins,
1621 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001622 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001623
Chris Lattnere32bbf62007-02-28 07:09:55 +00001624 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001625 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001626 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001627 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1628 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001630
Chris Lattner3085e152007-02-25 08:59:22 +00001631 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001632 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001633 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001634 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001635
Torok Edwin3f142c32009-02-01 18:15:56 +00001636 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001637 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001638 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001639 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001640 }
1641
Evan Cheng79fb3b42009-02-20 20:43:02 +00001642 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001643
1644 // If this is a call to a function that returns an fp value on the floating
1645 // point stack, we must guarantee the the value is popped from the stack, so
1646 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001647 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001648 // instead.
1649 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1650 // If we prefer to use the value in xmm registers, copy it out as f80 and
1651 // use a truncate to move it from fp stack reg to xmm reg.
1652 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001653 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001654 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1655 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001656 Val = Chain.getValue(0);
1657
1658 // Round the f80 to the right size, which also moves it to the appropriate
1659 // xmm register.
1660 if (CopyVT != VA.getValVT())
1661 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1662 // This truncation won't change the value.
1663 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001664 } else {
1665 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1666 CopyVT, InFlag).getValue(1);
1667 Val = Chain.getValue(0);
1668 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001669 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001670 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001671 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001672
Dan Gohman98ca4f22009-08-05 01:29:28 +00001673 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001674}
1675
1676
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001677//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001678// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001679//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001680// StdCall calling convention seems to be standard for many Windows' API
1681// routines and around. It differs from C calling convention just a little:
1682// callee should clean up the stack, not caller. Symbols should be also
1683// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001684// For info on fast calling convention see Fast Calling Convention (tail call)
1685// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001686
Dan Gohman98ca4f22009-08-05 01:29:28 +00001687/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001688/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1690 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001691 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001692
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001694}
1695
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001696/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001697/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698static bool
1699ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1700 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001701 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001702
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001704}
1705
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001706/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1707/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001708/// the specific parameter attribute. The copy will be passed as a byval
1709/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001710static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001711CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001712 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1713 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001714 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001715
Dale Johannesendd64c412009-02-04 00:33:20 +00001716 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001717 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001718 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001719}
1720
Chris Lattner29689432010-03-11 00:22:57 +00001721/// IsTailCallConvention - Return true if the calling convention is one that
1722/// supports tail call optimization.
1723static bool IsTailCallConvention(CallingConv::ID CC) {
1724 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1725}
1726
Evan Cheng485fafc2011-03-21 01:19:09 +00001727bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1728 if (!CI->isTailCall())
1729 return false;
1730
1731 CallSite CS(CI);
1732 CallingConv::ID CalleeCC = CS.getCallingConv();
1733 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1734 return false;
1735
1736 return true;
1737}
1738
Evan Cheng0c439eb2010-01-27 00:07:07 +00001739/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1740/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001741static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1742 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001743 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001744}
1745
Dan Gohman98ca4f22009-08-05 01:29:28 +00001746SDValue
1747X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001748 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749 const SmallVectorImpl<ISD::InputArg> &Ins,
1750 DebugLoc dl, SelectionDAG &DAG,
1751 const CCValAssign &VA,
1752 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001753 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001754 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001755 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001756 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1757 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001758 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001759 EVT ValVT;
1760
1761 // If value is passed by pointer we have address passed instead of the value
1762 // itself.
1763 if (VA.getLocInfo() == CCValAssign::Indirect)
1764 ValVT = VA.getLocVT();
1765 else
1766 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001767
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001768 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001769 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001770 // In case of tail call optimization mark all arguments mutable. Since they
1771 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001772 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001773 unsigned Bytes = Flags.getByValSize();
1774 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1775 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001776 return DAG.getFrameIndex(FI, getPointerTy());
1777 } else {
1778 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001779 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001780 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1781 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001782 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001783 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001784 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001785}
1786
Dan Gohman475871a2008-07-27 21:46:04 +00001787SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001789 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001790 bool isVarArg,
1791 const SmallVectorImpl<ISD::InputArg> &Ins,
1792 DebugLoc dl,
1793 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001794 SmallVectorImpl<SDValue> &InVals)
1795 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001796 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001797 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001798
Gordon Henriksen86737662008-01-05 16:56:59 +00001799 const Function* Fn = MF.getFunction();
1800 if (Fn->hasExternalLinkage() &&
1801 Subtarget->isTargetCygMing() &&
1802 Fn->getName() == "main")
1803 FuncInfo->setForceFramePointer(true);
1804
Evan Cheng1bc78042006-04-26 01:20:17 +00001805 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001806 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001807 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001808
Chris Lattner29689432010-03-11 00:22:57 +00001809 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1810 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001811
Chris Lattner638402b2007-02-28 07:00:42 +00001812 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001813 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001814 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001815 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001816
1817 // Allocate shadow area for Win64
1818 if (IsWin64) {
1819 CCInfo.AllocateStack(32, 8);
1820 }
1821
Duncan Sands45907662010-10-31 13:21:44 +00001822 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001823
Chris Lattnerf39f7712007-02-28 05:46:49 +00001824 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001825 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001826 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1827 CCValAssign &VA = ArgLocs[i];
1828 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1829 // places.
1830 assert(VA.getValNo() != LastVal &&
1831 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001832 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001833 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001834
Chris Lattnerf39f7712007-02-28 05:46:49 +00001835 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001836 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001837 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001839 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001841 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001845 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001846 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1847 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001848 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001849 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001850 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001851 RC = X86::VR64RegisterClass;
1852 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001853 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001854
Devang Patel68e6bee2011-02-21 23:21:26 +00001855 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001857
Chris Lattnerf39f7712007-02-28 05:46:49 +00001858 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1859 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1860 // right size.
1861 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001862 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001863 DAG.getValueType(VA.getValVT()));
1864 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001865 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001867 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001868 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001869
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001870 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001871 // Handle MMX values passed in XMM regs.
1872 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001873 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1874 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001875 } else
1876 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001877 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001878 } else {
1879 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001880 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001881 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001882
1883 // If value is passed via pointer - do a load.
1884 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001885 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001886 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001887
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001889 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001890
Dan Gohman61a92132008-04-21 23:59:07 +00001891 // The x86-64 ABI for returning structs by value requires that we copy
1892 // the sret argument into %rax for the return. Save the argument into
1893 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001894 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001895 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1896 unsigned Reg = FuncInfo->getSRetReturnReg();
1897 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001898 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001899 FuncInfo->setSRetReturnReg(Reg);
1900 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001902 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001903 }
1904
Chris Lattnerf39f7712007-02-28 05:46:49 +00001905 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001906 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001907 if (FuncIsMadeTailCallSafe(CallConv,
1908 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001909 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001910
Evan Cheng1bc78042006-04-26 01:20:17 +00001911 // If the function takes variable number of arguments, make a frame index for
1912 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001913 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001914 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1915 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001916 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001917 }
1918 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001919 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1920
1921 // FIXME: We should really autogenerate these arrays
1922 static const unsigned GPR64ArgRegsWin64[] = {
1923 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001924 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001925 static const unsigned GPR64ArgRegs64Bit[] = {
1926 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1927 };
1928 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001929 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1930 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1931 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001932 const unsigned *GPR64ArgRegs;
1933 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001934
1935 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001936 // The XMM registers which might contain var arg parameters are shadowed
1937 // in their paired GPR. So we only need to save the GPR to their home
1938 // slots.
1939 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001940 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001941 } else {
1942 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1943 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001944
Chad Rosier30450e82011-12-22 22:35:21 +00001945 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1946 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001947 }
1948 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1949 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001950
Devang Patel578efa92009-06-05 21:57:13 +00001951 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001952 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001953 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001954 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1955 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001956 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001957 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
1958 !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001959 // Kernel mode asks for SSE to be disabled, so don't push them
1960 // on the stack.
1961 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001962
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001963 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001964 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001965 // Get to the caller-allocated home save location. Add 8 to account
1966 // for the return address.
1967 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001968 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001969 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001970 // Fixup to set vararg frame on shadow area (4 x i64).
1971 if (NumIntRegs < 4)
1972 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001973 } else {
1974 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001975 // registers, then we must store them to their spots on the stack so
1976 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001977 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1978 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1979 FuncInfo->setRegSaveFrameIndex(
1980 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001981 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001982 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001983
Gordon Henriksen86737662008-01-05 16:56:59 +00001984 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001985 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001986 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1987 getPointerTy());
1988 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001989 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001990 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1991 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001992 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001993 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001995 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001996 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001997 MachinePointerInfo::getFixedStack(
1998 FuncInfo->getRegSaveFrameIndex(), Offset),
1999 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002001 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002003
Dan Gohmanface41a2009-08-16 21:24:25 +00002004 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2005 // Now store the XMM (fp + vector) parameter registers.
2006 SmallVector<SDValue, 11> SaveXMMOps;
2007 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002008
Devang Patel68e6bee2011-02-21 23:21:26 +00002009 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002010 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2011 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002012
Dan Gohman1e93df62010-04-17 14:41:14 +00002013 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2014 FuncInfo->getRegSaveFrameIndex()));
2015 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2016 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002017
Dan Gohmanface41a2009-08-16 21:24:25 +00002018 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002019 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002020 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002021 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2022 SaveXMMOps.push_back(Val);
2023 }
2024 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2025 MVT::Other,
2026 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002028
2029 if (!MemOps.empty())
2030 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2031 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002032 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002033 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002034
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002036 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2037 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002038 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002039 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002040 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002041 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002042 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002043 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002044 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002045
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002047 // RegSaveFrameIndex is X86-64 only.
2048 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002049 if (CallConv == CallingConv::X86_FastCall ||
2050 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002051 // fastcc functions can't have varargs.
2052 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002053 }
Evan Cheng25caf632006-05-23 21:06:34 +00002054
Rafael Espindola76927d752011-08-30 19:39:58 +00002055 FuncInfo->setArgumentStackSize(StackSize);
2056
Dan Gohman98ca4f22009-08-05 01:29:28 +00002057 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002058}
2059
Dan Gohman475871a2008-07-27 21:46:04 +00002060SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002061X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2062 SDValue StackPtr, SDValue Arg,
2063 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002064 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002065 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002066 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002067 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002068 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002069 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002070 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002071
2072 return DAG.getStore(Chain, dl, Arg, PtrOff,
2073 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002074 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002075}
2076
Bill Wendling64e87322009-01-16 19:25:27 +00002077/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002078/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002079SDValue
2080X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002081 SDValue &OutRetAddr, SDValue Chain,
2082 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002083 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002084 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002085 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002086 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002087
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002088 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002089 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002090 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002091 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002092}
2093
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002094/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002096static SDValue
2097EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002098 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002099 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002100 // Store the return address to the appropriate stack slot.
2101 if (!FPDiff) return Chain;
2102 // Calculate the new stack slot for the return address.
2103 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002104 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002105 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002107 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002108 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002109 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002110 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002111 return Chain;
2112}
2113
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002115X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002116 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002117 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002118 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002119 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 const SmallVectorImpl<ISD::InputArg> &Ins,
2121 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002122 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 MachineFunction &MF = DAG.getMachineFunction();
2124 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002125 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002127 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128
Evan Cheng5f941932010-02-05 02:21:12 +00002129 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002130 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002131 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2132 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002133 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002134
2135 // Sibcalls are automatically detected tailcalls which do not require
2136 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002137 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002138 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002139
2140 if (isTailCall)
2141 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002142 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002143
Chris Lattner29689432010-03-11 00:22:57 +00002144 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2145 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002146
Chris Lattner638402b2007-02-28 07:00:42 +00002147 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002148 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002149 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002150 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002151
2152 // Allocate shadow area for Win64
2153 if (IsWin64) {
2154 CCInfo.AllocateStack(32, 8);
2155 }
2156
Duncan Sands45907662010-10-31 13:21:44 +00002157 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002158
Chris Lattner423c5f42007-02-28 05:31:48 +00002159 // Get a count of how many bytes are to be pushed on the stack.
2160 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002161 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002162 // This is a sibcall. The memory operands are available in caller's
2163 // own caller's stack.
2164 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002165 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2166 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002167 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002168
Gordon Henriksen86737662008-01-05 16:56:59 +00002169 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002170 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002171 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002172 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002173 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2174 FPDiff = NumBytesCallerPushed - NumBytes;
2175
2176 // Set the delta of movement of the returnaddr stackslot.
2177 // But only set if delta is greater than previous delta.
2178 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2179 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2180 }
2181
Evan Chengf22f9b32010-02-06 03:28:46 +00002182 if (!IsSibcall)
2183 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002184
Dan Gohman475871a2008-07-27 21:46:04 +00002185 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002186 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002187 if (isTailCall && FPDiff)
2188 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2189 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002190
Dan Gohman475871a2008-07-27 21:46:04 +00002191 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2192 SmallVector<SDValue, 8> MemOpChains;
2193 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002194
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002195 // Walk the register/memloc assignments, inserting copies/loads. In the case
2196 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002197 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2198 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002199 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002200 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002201 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002202 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002203
Chris Lattner423c5f42007-02-28 05:31:48 +00002204 // Promote the value if needed.
2205 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002206 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002207 case CCValAssign::Full: break;
2208 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002209 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 break;
2211 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002212 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002213 break;
2214 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002215 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2216 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002217 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002218 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2219 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002220 } else
2221 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2222 break;
2223 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002224 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002225 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002226 case CCValAssign::Indirect: {
2227 // Store the argument.
2228 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002229 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002230 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002231 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002232 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002233 Arg = SpillSlot;
2234 break;
2235 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002236 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002237
Chris Lattner423c5f42007-02-28 05:31:48 +00002238 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002239 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2240 if (isVarArg && IsWin64) {
2241 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2242 // shadow reg if callee is a varargs function.
2243 unsigned ShadowReg = 0;
2244 switch (VA.getLocReg()) {
2245 case X86::XMM0: ShadowReg = X86::RCX; break;
2246 case X86::XMM1: ShadowReg = X86::RDX; break;
2247 case X86::XMM2: ShadowReg = X86::R8; break;
2248 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002249 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002250 if (ShadowReg)
2251 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002252 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002253 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002254 assert(VA.isMemLoc());
2255 if (StackPtr.getNode() == 0)
2256 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2257 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2258 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002259 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002260 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002261
Evan Cheng32fe1032006-05-25 00:59:30 +00002262 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002263 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002264 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002265
Evan Cheng347d5f72006-04-28 21:29:37 +00002266 // Build a sequence of copy-to-reg nodes chained together with token chain
2267 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002268 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002269 // Tail call byval lowering might overwrite argument registers so in case of
2270 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002271 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002272 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002273 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002274 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002275 InFlag = Chain.getValue(1);
2276 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002277
Chris Lattner88e1fd52009-07-09 04:24:46 +00002278 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002279 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2280 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002281 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002282 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2283 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002284 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002285 InFlag);
2286 InFlag = Chain.getValue(1);
2287 } else {
2288 // If we are tail calling and generating PIC/GOT style code load the
2289 // address of the callee into ECX. The value in ecx is used as target of
2290 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2291 // for tail calls on PIC/GOT architectures. Normally we would just put the
2292 // address of GOT into ebx and then call target@PLT. But for tail calls
2293 // ebx would be restored (since ebx is callee saved) before jumping to the
2294 // target@PLT.
2295
2296 // Note: The actual moving to ECX is done further down.
2297 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2298 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2299 !G->getGlobal()->hasProtectedVisibility())
2300 Callee = LowerGlobalAddress(Callee, DAG);
2301 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002302 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002303 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002304 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002305
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002306 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002307 // From AMD64 ABI document:
2308 // For calls that may call functions that use varargs or stdargs
2309 // (prototype-less calls or calls to functions containing ellipsis (...) in
2310 // the declaration) %al is used as hidden argument to specify the number
2311 // of SSE registers used. The contents of %al do not need to match exactly
2312 // the number of registers, but must be an ubound on the number of SSE
2313 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002314
Gordon Henriksen86737662008-01-05 16:56:59 +00002315 // Count the number of XMM registers allocated.
2316 static const unsigned XMMArgRegs[] = {
2317 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2318 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2319 };
2320 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002321 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002322 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002323
Dale Johannesendd64c412009-02-04 00:33:20 +00002324 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002326 InFlag = Chain.getValue(1);
2327 }
2328
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002329
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002330 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002331 if (isTailCall) {
2332 // Force all the incoming stack arguments to be loaded from the stack
2333 // before any new outgoing arguments are stored to the stack, because the
2334 // outgoing stack slots may alias the incoming argument stack slots, and
2335 // the alias isn't otherwise explicit. This is slightly more conservative
2336 // than necessary, because it means that each store effectively depends
2337 // on every argument instead of just those arguments it would clobber.
2338 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2339
Dan Gohman475871a2008-07-27 21:46:04 +00002340 SmallVector<SDValue, 8> MemOpChains2;
2341 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002342 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002343 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002344 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002345 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002346 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2347 CCValAssign &VA = ArgLocs[i];
2348 if (VA.isRegLoc())
2349 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002350 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002351 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002352 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002353 // Create frame index.
2354 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002355 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002356 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002357 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002358
Duncan Sands276dcbd2008-03-21 09:14:45 +00002359 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002360 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002361 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002362 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002363 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002364 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002365 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002366
Dan Gohman98ca4f22009-08-05 01:29:28 +00002367 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2368 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002369 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002370 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002371 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002372 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002373 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002374 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002375 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002376 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002377 }
2378 }
2379
2380 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002381 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002382 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002383
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002384 // Copy arguments to their registers.
2385 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002386 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002387 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002388 InFlag = Chain.getValue(1);
2389 }
Dan Gohman475871a2008-07-27 21:46:04 +00002390 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002391
Gordon Henriksen86737662008-01-05 16:56:59 +00002392 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002393 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002394 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002395 }
2396
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002397 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2398 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2399 // In the 64-bit large code model, we have to make all calls
2400 // through a register, since the call instruction's 32-bit
2401 // pc-relative offset may not be large enough to hold the whole
2402 // address.
2403 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002404 // If the callee is a GlobalAddress node (quite common, every direct call
2405 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2406 // it.
2407
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002408 // We should use extra load for direct calls to dllimported functions in
2409 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002410 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002411 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002412 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002413 bool ExtraLoad = false;
2414 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002415
Chris Lattner48a7d022009-07-09 05:02:21 +00002416 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2417 // external symbols most go through the PLT in PIC mode. If the symbol
2418 // has hidden or protected visibility, or if it is static or local, then
2419 // we don't need to use the PLT - we can directly call it.
2420 if (Subtarget->isTargetELF() &&
2421 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002422 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002423 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002424 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002425 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002426 (!Subtarget->getTargetTriple().isMacOSX() ||
2427 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002428 // PC-relative references to external symbols should go through $stub,
2429 // unless we're building with the leopard linker or later, which
2430 // automatically synthesizes these stubs.
2431 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002432 } else if (Subtarget->isPICStyleRIPRel() &&
2433 isa<Function>(GV) &&
2434 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2435 // If the function is marked as non-lazy, generate an indirect call
2436 // which loads from the GOT directly. This avoids runtime overhead
2437 // at the cost of eager binding (and one extra byte of encoding).
2438 OpFlags = X86II::MO_GOTPCREL;
2439 WrapperKind = X86ISD::WrapperRIP;
2440 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002441 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002442
Devang Patel0d881da2010-07-06 22:08:15 +00002443 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002444 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002445
2446 // Add a wrapper if needed.
2447 if (WrapperKind != ISD::DELETED_NODE)
2448 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2449 // Add extra indirection if needed.
2450 if (ExtraLoad)
2451 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2452 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002453 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002454 }
Bill Wendling056292f2008-09-16 21:48:12 +00002455 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002456 unsigned char OpFlags = 0;
2457
Evan Cheng1bf891a2010-12-01 22:59:46 +00002458 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2459 // external symbols should go through the PLT.
2460 if (Subtarget->isTargetELF() &&
2461 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2462 OpFlags = X86II::MO_PLT;
2463 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002464 (!Subtarget->getTargetTriple().isMacOSX() ||
2465 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002466 // PC-relative references to external symbols should go through $stub,
2467 // unless we're building with the leopard linker or later, which
2468 // automatically synthesizes these stubs.
2469 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002470 }
Eric Christopherfd179292009-08-27 18:07:15 +00002471
Chris Lattner48a7d022009-07-09 05:02:21 +00002472 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2473 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002474 }
2475
Chris Lattnerd96d0722007-02-25 06:40:16 +00002476 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002477 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002478 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002479
Evan Chengf22f9b32010-02-06 03:28:46 +00002480 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002481 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2482 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002483 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002484 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002485
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002486 Ops.push_back(Chain);
2487 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002488
Dan Gohman98ca4f22009-08-05 01:29:28 +00002489 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002490 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002491
Gordon Henriksen86737662008-01-05 16:56:59 +00002492 // Add argument registers to the end of the list so that they are known live
2493 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002494 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2495 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2496 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002497
Evan Cheng586ccac2008-03-18 23:36:35 +00002498 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002499 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002500 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2501
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002502 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002503 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002504 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002505
Gabor Greifba36cb52008-08-28 21:40:38 +00002506 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002507 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002508
Dan Gohman98ca4f22009-08-05 01:29:28 +00002509 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002510 // We used to do:
2511 //// If this is the first return lowered for this function, add the regs
2512 //// to the liveout set for the function.
2513 // This isn't right, although it's probably harmless on x86; liveouts
2514 // should be computed from returns not tail calls. Consider a void
2515 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002516 return DAG.getNode(X86ISD::TC_RETURN, dl,
2517 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002518 }
2519
Dale Johannesenace16102009-02-03 19:33:06 +00002520 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002521 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002522
Chris Lattner2d297092006-05-23 18:50:38 +00002523 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002524 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002525 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2526 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002527 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002528 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002529 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002530 // pops the hidden struct pointer, so we have to push it back.
2531 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002532 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002533 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002534 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002535
Gordon Henriksenae636f82008-01-03 16:47:34 +00002536 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002537 if (!IsSibcall) {
2538 Chain = DAG.getCALLSEQ_END(Chain,
2539 DAG.getIntPtrConstant(NumBytes, true),
2540 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2541 true),
2542 InFlag);
2543 InFlag = Chain.getValue(1);
2544 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002545
Chris Lattner3085e152007-02-25 08:59:22 +00002546 // Handle result values, copying them out of physregs into vregs that we
2547 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002548 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2549 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002550}
2551
Evan Cheng25ab6902006-09-08 06:48:29 +00002552
2553//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002554// Fast Calling Convention (tail call) implementation
2555//===----------------------------------------------------------------------===//
2556
2557// Like std call, callee cleans arguments, convention except that ECX is
2558// reserved for storing the tail called function address. Only 2 registers are
2559// free for argument passing (inreg). Tail call optimization is performed
2560// provided:
2561// * tailcallopt is enabled
2562// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002563// On X86_64 architecture with GOT-style position independent code only local
2564// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002565// To keep the stack aligned according to platform abi the function
2566// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2567// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002568// If a tail called function callee has more arguments than the caller the
2569// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002570// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002571// original REtADDR, but before the saved framepointer or the spilled registers
2572// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2573// stack layout:
2574// arg1
2575// arg2
2576// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002577// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002578// move area ]
2579// (possible EBP)
2580// ESI
2581// EDI
2582// local1 ..
2583
2584/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2585/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002586unsigned
2587X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2588 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002589 MachineFunction &MF = DAG.getMachineFunction();
2590 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002591 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002592 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002593 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002594 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002595 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002596 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2597 // Number smaller than 12 so just add the difference.
2598 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2599 } else {
2600 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002601 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002602 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002603 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002604 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002605}
2606
Evan Cheng5f941932010-02-05 02:21:12 +00002607/// MatchingStackOffset - Return true if the given stack call argument is
2608/// already available in the same position (relatively) of the caller's
2609/// incoming argument stack.
2610static
2611bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2612 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2613 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002614 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2615 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002616 if (Arg.getOpcode() == ISD::CopyFromReg) {
2617 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002618 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002619 return false;
2620 MachineInstr *Def = MRI->getVRegDef(VR);
2621 if (!Def)
2622 return false;
2623 if (!Flags.isByVal()) {
2624 if (!TII->isLoadFromStackSlot(Def, FI))
2625 return false;
2626 } else {
2627 unsigned Opcode = Def->getOpcode();
2628 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2629 Def->getOperand(1).isFI()) {
2630 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002631 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002632 } else
2633 return false;
2634 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002635 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2636 if (Flags.isByVal())
2637 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002638 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002639 // define @foo(%struct.X* %A) {
2640 // tail call @bar(%struct.X* byval %A)
2641 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002642 return false;
2643 SDValue Ptr = Ld->getBasePtr();
2644 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2645 if (!FINode)
2646 return false;
2647 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002648 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002649 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002650 FI = FINode->getIndex();
2651 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002652 } else
2653 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002654
Evan Cheng4cae1332010-03-05 08:38:04 +00002655 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002656 if (!MFI->isFixedObjectIndex(FI))
2657 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002658 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002659}
2660
Dan Gohman98ca4f22009-08-05 01:29:28 +00002661/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2662/// for tail call optimization. Targets which want to do tail call
2663/// optimization should implement this function.
2664bool
2665X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002666 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002667 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002668 bool isCalleeStructRet,
2669 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002670 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002671 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002672 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002673 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002674 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002675 CalleeCC != CallingConv::C)
2676 return false;
2677
Evan Cheng7096ae42010-01-29 06:45:59 +00002678 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002679 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002680 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002681 CallingConv::ID CallerCC = CallerF->getCallingConv();
2682 bool CCMatch = CallerCC == CalleeCC;
2683
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002684 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002685 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002686 return true;
2687 return false;
2688 }
2689
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002690 // Look for obvious safe cases to perform tail call optimization that do not
2691 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002692
Evan Cheng2c12cb42010-03-26 16:26:03 +00002693 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2694 // emit a special epilogue.
2695 if (RegInfo->needsStackRealignment(MF))
2696 return false;
2697
Evan Chenga375d472010-03-15 18:54:48 +00002698 // Also avoid sibcall optimization if either caller or callee uses struct
2699 // return semantics.
2700 if (isCalleeStructRet || isCallerStructRet)
2701 return false;
2702
Chad Rosier2416da32011-06-24 21:15:36 +00002703 // An stdcall caller is expected to clean up its arguments; the callee
2704 // isn't going to do that.
2705 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2706 return false;
2707
Chad Rosier871f6642011-05-18 19:59:50 +00002708 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002709 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002710 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002711
2712 // Optimizing for varargs on Win64 is unlikely to be safe without
2713 // additional testing.
2714 if (Subtarget->isTargetWin64())
2715 return false;
2716
Chad Rosier871f6642011-05-18 19:59:50 +00002717 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002718 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2719 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002720
Chad Rosier871f6642011-05-18 19:59:50 +00002721 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2722 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2723 if (!ArgLocs[i].isRegLoc())
2724 return false;
2725 }
2726
Chad Rosier30450e82011-12-22 22:35:21 +00002727 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2728 // stack. Therefore, if it's not used by the call it is not safe to optimize
2729 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002730 bool Unused = false;
2731 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2732 if (!Ins[i].Used) {
2733 Unused = true;
2734 break;
2735 }
2736 }
2737 if (Unused) {
2738 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002739 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2740 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002741 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002742 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002743 CCValAssign &VA = RVLocs[i];
2744 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2745 return false;
2746 }
2747 }
2748
Evan Cheng13617962010-04-30 01:12:32 +00002749 // If the calling conventions do not match, then we'd better make sure the
2750 // results are returned in the same way as what the caller expects.
2751 if (!CCMatch) {
2752 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002753 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2754 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002755 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2756
2757 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002758 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2759 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002760 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2761
2762 if (RVLocs1.size() != RVLocs2.size())
2763 return false;
2764 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2765 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2766 return false;
2767 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2768 return false;
2769 if (RVLocs1[i].isRegLoc()) {
2770 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2771 return false;
2772 } else {
2773 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2774 return false;
2775 }
2776 }
2777 }
2778
Evan Chenga6bff982010-01-30 01:22:00 +00002779 // If the callee takes no arguments then go on to check the results of the
2780 // call.
2781 if (!Outs.empty()) {
2782 // Check if stack adjustment is needed. For now, do not do this if any
2783 // argument is passed on the stack.
2784 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002785 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2786 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002787
2788 // Allocate shadow area for Win64
2789 if (Subtarget->isTargetWin64()) {
2790 CCInfo.AllocateStack(32, 8);
2791 }
2792
Duncan Sands45907662010-10-31 13:21:44 +00002793 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002794 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002795 MachineFunction &MF = DAG.getMachineFunction();
2796 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2797 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002798
2799 // Check if the arguments are already laid out in the right way as
2800 // the caller's fixed stack objects.
2801 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002802 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2803 const X86InstrInfo *TII =
2804 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002805 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2806 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002807 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002808 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002809 if (VA.getLocInfo() == CCValAssign::Indirect)
2810 return false;
2811 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002812 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2813 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002814 return false;
2815 }
2816 }
2817 }
Evan Cheng9c044672010-05-29 01:35:22 +00002818
2819 // If the tailcall address may be in a register, then make sure it's
2820 // possible to register allocate for it. In 32-bit, the call address can
2821 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002822 // callee-saved registers are restored. These happen to be the same
2823 // registers used to pass 'inreg' arguments so watch out for those.
2824 if (!Subtarget->is64Bit() &&
2825 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002826 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002827 unsigned NumInRegs = 0;
2828 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2829 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002830 if (!VA.isRegLoc())
2831 continue;
2832 unsigned Reg = VA.getLocReg();
2833 switch (Reg) {
2834 default: break;
2835 case X86::EAX: case X86::EDX: case X86::ECX:
2836 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002837 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002838 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002839 }
2840 }
2841 }
Evan Chenga6bff982010-01-30 01:22:00 +00002842 }
Evan Chengb1712452010-01-27 06:25:16 +00002843
Evan Cheng86809cc2010-02-03 03:28:02 +00002844 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002845}
2846
Dan Gohman3df24e62008-09-03 23:12:08 +00002847FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002848X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2849 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002850}
2851
2852
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002853//===----------------------------------------------------------------------===//
2854// Other Lowering Hooks
2855//===----------------------------------------------------------------------===//
2856
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002857static bool MayFoldLoad(SDValue Op) {
2858 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2859}
2860
2861static bool MayFoldIntoStore(SDValue Op) {
2862 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2863}
2864
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002865static bool isTargetShuffle(unsigned Opcode) {
2866 switch(Opcode) {
2867 default: return false;
2868 case X86ISD::PSHUFD:
2869 case X86ISD::PSHUFHW:
2870 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002871 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002872 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002873 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002874 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002875 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002876 case X86ISD::MOVLPS:
2877 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002878 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002879 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002880 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002881 case X86ISD::MOVSS:
2882 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002883 case X86ISD::UNPCKL:
2884 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002885 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002886 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002887 return true;
2888 }
2889 return false;
2890}
2891
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002892static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002893 SDValue V1, SelectionDAG &DAG) {
2894 switch(Opc) {
2895 default: llvm_unreachable("Unknown x86 shuffle node");
2896 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002897 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002898 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002899 return DAG.getNode(Opc, dl, VT, V1);
2900 }
2901
2902 return SDValue();
2903}
2904
2905static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002906 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002907 switch(Opc) {
2908 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002909 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002910 case X86ISD::PSHUFHW:
2911 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002912 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002913 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2914 }
2915
2916 return SDValue();
2917}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002918
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002919static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2920 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2921 switch(Opc) {
2922 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002923 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002924 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002925 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002926 return DAG.getNode(Opc, dl, VT, V1, V2,
2927 DAG.getConstant(TargetMask, MVT::i8));
2928 }
2929 return SDValue();
2930}
2931
2932static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2933 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2934 switch(Opc) {
2935 default: llvm_unreachable("Unknown x86 shuffle node");
2936 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002937 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002938 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002939 case X86ISD::MOVLPS:
2940 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002941 case X86ISD::MOVSS:
2942 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002943 case X86ISD::UNPCKL:
2944 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002945 return DAG.getNode(Opc, dl, VT, V1, V2);
2946 }
2947 return SDValue();
2948}
2949
Dan Gohmand858e902010-04-17 15:26:15 +00002950SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002951 MachineFunction &MF = DAG.getMachineFunction();
2952 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2953 int ReturnAddrIndex = FuncInfo->getRAIndex();
2954
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002955 if (ReturnAddrIndex == 0) {
2956 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002957 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002958 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002959 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002960 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002961 }
2962
Evan Cheng25ab6902006-09-08 06:48:29 +00002963 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002964}
2965
2966
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002967bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2968 bool hasSymbolicDisplacement) {
2969 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002970 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002971 return false;
2972
2973 // If we don't have a symbolic displacement - we don't have any extra
2974 // restrictions.
2975 if (!hasSymbolicDisplacement)
2976 return true;
2977
2978 // FIXME: Some tweaks might be needed for medium code model.
2979 if (M != CodeModel::Small && M != CodeModel::Kernel)
2980 return false;
2981
2982 // For small code model we assume that latest object is 16MB before end of 31
2983 // bits boundary. We may also accept pretty large negative constants knowing
2984 // that all objects are in the positive half of address space.
2985 if (M == CodeModel::Small && Offset < 16*1024*1024)
2986 return true;
2987
2988 // For kernel code model we know that all object resist in the negative half
2989 // of 32bits address space. We may not accept negative offsets, since they may
2990 // be just off and we may accept pretty large positive ones.
2991 if (M == CodeModel::Kernel && Offset > 0)
2992 return true;
2993
2994 return false;
2995}
2996
Evan Chengef41ff62011-06-23 17:54:54 +00002997/// isCalleePop - Determines whether the callee is required to pop its
2998/// own arguments. Callee pop is necessary to support tail calls.
2999bool X86::isCalleePop(CallingConv::ID CallingConv,
3000 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3001 if (IsVarArg)
3002 return false;
3003
3004 switch (CallingConv) {
3005 default:
3006 return false;
3007 case CallingConv::X86_StdCall:
3008 return !is64Bit;
3009 case CallingConv::X86_FastCall:
3010 return !is64Bit;
3011 case CallingConv::X86_ThisCall:
3012 return !is64Bit;
3013 case CallingConv::Fast:
3014 return TailCallOpt;
3015 case CallingConv::GHC:
3016 return TailCallOpt;
3017 }
3018}
3019
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003020/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3021/// specific condition code, returning the condition code and the LHS/RHS of the
3022/// comparison to make.
3023static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3024 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003025 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003026 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3027 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3028 // X > -1 -> X == 0, jump !sign.
3029 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003030 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003031 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3032 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003033 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003034 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003035 // X < 1 -> X <= 0
3036 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003037 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003038 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003039 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003040
Evan Chengd9558e02006-01-06 00:43:03 +00003041 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003042 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003043 case ISD::SETEQ: return X86::COND_E;
3044 case ISD::SETGT: return X86::COND_G;
3045 case ISD::SETGE: return X86::COND_GE;
3046 case ISD::SETLT: return X86::COND_L;
3047 case ISD::SETLE: return X86::COND_LE;
3048 case ISD::SETNE: return X86::COND_NE;
3049 case ISD::SETULT: return X86::COND_B;
3050 case ISD::SETUGT: return X86::COND_A;
3051 case ISD::SETULE: return X86::COND_BE;
3052 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003053 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003054 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003055
Chris Lattner4c78e022008-12-23 23:42:27 +00003056 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003057
Chris Lattner4c78e022008-12-23 23:42:27 +00003058 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003059 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3060 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003061 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3062 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003063 }
3064
Chris Lattner4c78e022008-12-23 23:42:27 +00003065 switch (SetCCOpcode) {
3066 default: break;
3067 case ISD::SETOLT:
3068 case ISD::SETOLE:
3069 case ISD::SETUGT:
3070 case ISD::SETUGE:
3071 std::swap(LHS, RHS);
3072 break;
3073 }
3074
3075 // On a floating point condition, the flags are set as follows:
3076 // ZF PF CF op
3077 // 0 | 0 | 0 | X > Y
3078 // 0 | 0 | 1 | X < Y
3079 // 1 | 0 | 0 | X == Y
3080 // 1 | 1 | 1 | unordered
3081 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003082 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003083 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003084 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003085 case ISD::SETOLT: // flipped
3086 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003087 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003088 case ISD::SETOLE: // flipped
3089 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003090 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003091 case ISD::SETUGT: // flipped
3092 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003093 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003094 case ISD::SETUGE: // flipped
3095 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003096 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003097 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003098 case ISD::SETNE: return X86::COND_NE;
3099 case ISD::SETUO: return X86::COND_P;
3100 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003101 case ISD::SETOEQ:
3102 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003103 }
Evan Chengd9558e02006-01-06 00:43:03 +00003104}
3105
Evan Cheng4a460802006-01-11 00:33:36 +00003106/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3107/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003108/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003109static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003110 switch (X86CC) {
3111 default:
3112 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003113 case X86::COND_B:
3114 case X86::COND_BE:
3115 case X86::COND_E:
3116 case X86::COND_P:
3117 case X86::COND_A:
3118 case X86::COND_AE:
3119 case X86::COND_NE:
3120 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003121 return true;
3122 }
3123}
3124
Evan Chengeb2f9692009-10-27 19:56:55 +00003125/// isFPImmLegal - Returns true if the target can instruction select the
3126/// specified FP immediate natively. If false, the legalizer will
3127/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003128bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003129 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3130 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3131 return true;
3132 }
3133 return false;
3134}
3135
Nate Begeman9008ca62009-04-27 18:41:29 +00003136/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3137/// the specified range (L, H].
3138static bool isUndefOrInRange(int Val, int Low, int Hi) {
3139 return (Val < 0) || (Val >= Low && Val < Hi);
3140}
3141
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003142/// isUndefOrInRange - Return true if every element in Mask, begining
3143/// from position Pos and ending in Pos+Size, falls within the specified
3144/// range (L, L+Pos]. or is undef.
3145static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3146 int Pos, int Size, int Low, int Hi) {
3147 for (int i = Pos, e = Pos+Size; i != e; ++i)
3148 if (!isUndefOrInRange(Mask[i], Low, Hi))
3149 return false;
3150 return true;
3151}
3152
Nate Begeman9008ca62009-04-27 18:41:29 +00003153/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3154/// specified value.
3155static bool isUndefOrEqual(int Val, int CmpVal) {
3156 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003157 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003158 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003159}
3160
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003161/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3162/// from position Pos and ending in Pos+Size, falls within the specified
3163/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003164static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3165 int Pos, int Size, int Low) {
3166 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3167 if (!isUndefOrEqual(Mask[i], Low))
3168 return false;
3169 return true;
3170}
3171
Nate Begeman9008ca62009-04-27 18:41:29 +00003172/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3173/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3174/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003175static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003176 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003177 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 return (Mask[0] < 2 && Mask[1] < 2);
3180 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003181}
3182
Nate Begeman9008ca62009-04-27 18:41:29 +00003183bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003184 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 N->getMask(M);
3186 return ::isPSHUFDMask(M, N->getValueType(0));
3187}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003188
Nate Begeman9008ca62009-04-27 18:41:29 +00003189/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3190/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003191static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003192 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003193 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003194
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003196 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3197 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003198
Evan Cheng506d3df2006-03-29 23:07:14 +00003199 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003200 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003202 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003203
Evan Cheng506d3df2006-03-29 23:07:14 +00003204 return true;
3205}
3206
Nate Begeman9008ca62009-04-27 18:41:29 +00003207bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003208 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003209 N->getMask(M);
3210 return ::isPSHUFHWMask(M, N->getValueType(0));
3211}
Evan Cheng506d3df2006-03-29 23:07:14 +00003212
Nate Begeman9008ca62009-04-27 18:41:29 +00003213/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3214/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003215static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003216 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003217 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003218
Rafael Espindola15684b22009-04-24 12:40:33 +00003219 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003220 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3221 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003222
Rafael Espindola15684b22009-04-24 12:40:33 +00003223 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003224 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003225 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003226 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003227
Rafael Espindola15684b22009-04-24 12:40:33 +00003228 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003229}
3230
Nate Begeman9008ca62009-04-27 18:41:29 +00003231bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003232 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003233 N->getMask(M);
3234 return ::isPSHUFLWMask(M, N->getValueType(0));
3235}
3236
Nate Begemana09008b2009-10-19 02:17:23 +00003237/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3238/// is suitable for input to PALIGNR.
3239static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topperd0a31172012-01-10 06:37:29 +00003240 bool hasSSSE3) {
Nate Begemana09008b2009-10-19 02:17:23 +00003241 int i, e = VT.getVectorNumElements();
Craig Topper1dc0fbc2011-12-05 07:27:14 +00003242 if (VT.getSizeInBits() != 128)
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003243 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003244
Nate Begemana09008b2009-10-19 02:17:23 +00003245 // Do not handle v2i64 / v2f64 shuffles with palignr.
Craig Topperd0a31172012-01-10 06:37:29 +00003246 if (e < 4 || !hasSSSE3)
Nate Begemana09008b2009-10-19 02:17:23 +00003247 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003248
Nate Begemana09008b2009-10-19 02:17:23 +00003249 for (i = 0; i != e; ++i)
3250 if (Mask[i] >= 0)
3251 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003252
Nate Begemana09008b2009-10-19 02:17:23 +00003253 // All undef, not a palignr.
3254 if (i == e)
3255 return false;
3256
Eli Friedman63f8dde2011-07-25 21:36:45 +00003257 // Make sure we're shifting in the right direction.
3258 if (Mask[i] <= i)
3259 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003260
3261 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003262
Nate Begemana09008b2009-10-19 02:17:23 +00003263 // Check the rest of the elements to see if they are consecutive.
3264 for (++i; i != e; ++i) {
3265 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003266 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003267 return false;
3268 }
3269 return true;
3270}
3271
Craig Topper9d7025b2011-11-27 21:41:12 +00003272/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003273/// specifies a shuffle of elements that is suitable for input to 256-bit
3274/// VSHUFPSY.
Craig Topper9d7025b2011-11-27 21:41:12 +00003275static bool isVSHUFPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper1ff73d72011-12-06 04:59:07 +00003276 bool HasAVX, bool Commuted = false) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003277 int NumElems = VT.getVectorNumElements();
3278
Craig Topper71c4c122011-11-28 01:14:24 +00003279 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003280 return false;
3281
Craig Topper9d7025b2011-11-27 21:41:12 +00003282 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003283 return false;
3284
3285 // VSHUFPSY divides the resulting vector into 4 chunks.
3286 // The sources are also splitted into 4 chunks, and each destination
3287 // chunk must come from a different source chunk.
3288 //
3289 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3290 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3291 //
3292 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3293 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3294 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003295 // VSHUFPDY divides the resulting vector into 4 chunks.
3296 // The sources are also splitted into 4 chunks, and each destination
3297 // chunk must come from a different source chunk.
3298 //
3299 // SRC1 => X3 X2 X1 X0
3300 // SRC2 => Y3 Y2 Y1 Y0
3301 //
3302 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3303 //
Craig Topper1ff73d72011-12-06 04:59:07 +00003304 unsigned QuarterSize = NumElems/4;
3305 unsigned HalfSize = QuarterSize*2;
3306 for (unsigned l = 0; l != 2; ++l) {
3307 unsigned LaneStart = l*HalfSize;
3308 for (unsigned s = 0; s != 2; ++s) {
3309 unsigned QuarterStart = s*QuarterSize;
3310 unsigned Src = (Commuted) ? (1-s) : s;
3311 unsigned SrcStart = Src*NumElems + LaneStart;
3312 for (unsigned i = 0; i != QuarterSize; ++i) {
3313 int Idx = Mask[i+QuarterStart+LaneStart];
3314 if (!isUndefOrInRange(Idx, SrcStart, SrcStart+HalfSize))
3315 return false;
Chad Rosier30450e82011-12-22 22:35:21 +00003316 // For VSHUFPSY, the mask of the second half must be the same as the
3317 // first but with the appropriate offsets. This works in the same way as
Craig Topper1ff73d72011-12-06 04:59:07 +00003318 // VPERMILPS works with masks.
3319 if (NumElems == 4 || l == 0 || Mask[i+QuarterStart] < 0)
3320 continue;
Craig Topperc612d792012-01-02 09:17:37 +00003321 if (!isUndefOrEqual(Idx, Mask[i+QuarterStart]+LaneStart))
Craig Topper1ff73d72011-12-06 04:59:07 +00003322 return false;
3323 }
3324 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003325 }
3326
3327 return true;
3328}
3329
Craig Topper9d7025b2011-11-27 21:41:12 +00003330/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3331/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
Craig Topperc612d792012-01-02 09:17:37 +00003332static unsigned getShuffleVSHUFPYImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003333 EVT VT = SVOp->getValueType(0);
Craig Topperc612d792012-01-02 09:17:37 +00003334 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003335
Craig Topper9d7025b2011-11-27 21:41:12 +00003336 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3337 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003338
Craig Topperc612d792012-01-02 09:17:37 +00003339 unsigned HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003340 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003341 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003342 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003343 int Elt = SVOp->getMaskElt(i);
3344 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003345 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003346 Elt %= HalfSize;
3347 unsigned Shamt = i;
3348 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3349 if (NumElems == 8) Shamt %= HalfSize;
3350 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003351 }
3352
3353 return Mask;
3354}
3355
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003356/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3357/// the two vector operands have swapped position.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003358static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3359 unsigned NumElems) {
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003360 for (unsigned i = 0; i != NumElems; ++i) {
3361 int idx = Mask[i];
3362 if (idx < 0)
3363 continue;
3364 else if (idx < (int)NumElems)
3365 Mask[i] = idx + NumElems;
3366 else
3367 Mask[i] = idx - NumElems;
3368 }
3369}
3370
Evan Cheng14aed5e2006-03-24 01:18:28 +00003371/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003372/// specifies a shuffle of elements that is suitable for input to 128-bit
Craig Topper1ff73d72011-12-06 04:59:07 +00003373/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3374/// reverse of what x86 shuffles want.
3375static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3376 bool Commuted = false) {
3377 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003378
3379 if (VT.getSizeInBits() != 128)
3380 return false;
3381
Nate Begeman9008ca62009-04-27 18:41:29 +00003382 if (NumElems != 2 && NumElems != 4)
3383 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003384
Craig Topper1ff73d72011-12-06 04:59:07 +00003385 unsigned Half = NumElems / 2;
3386 unsigned SrcStart = Commuted ? NumElems : 0;
3387 for (unsigned i = 0; i != Half; ++i)
3388 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003389 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003390 SrcStart = Commuted ? 0 : NumElems;
3391 for (unsigned i = Half; i != NumElems; ++i)
3392 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003393 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003394
Evan Cheng14aed5e2006-03-24 01:18:28 +00003395 return true;
3396}
3397
Nate Begeman9008ca62009-04-27 18:41:29 +00003398bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3399 SmallVector<int, 8> M;
3400 N->getMask(M);
3401 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003402}
3403
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003404/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3405/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003406bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003407 EVT VT = N->getValueType(0);
3408 unsigned NumElems = VT.getVectorNumElements();
3409
3410 if (VT.getSizeInBits() != 128)
3411 return false;
3412
3413 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003414 return false;
3415
Evan Cheng2064a2b2006-03-28 06:50:32 +00003416 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003417 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3418 isUndefOrEqual(N->getMaskElt(1), 7) &&
3419 isUndefOrEqual(N->getMaskElt(2), 2) &&
3420 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003421}
3422
Nate Begeman0b10b912009-11-07 23:17:15 +00003423/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3424/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3425/// <2, 3, 2, 3>
3426bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003427 EVT VT = N->getValueType(0);
3428 unsigned NumElems = VT.getVectorNumElements();
3429
3430 if (VT.getSizeInBits() != 128)
3431 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003432
Nate Begeman0b10b912009-11-07 23:17:15 +00003433 if (NumElems != 4)
3434 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003435
Nate Begeman0b10b912009-11-07 23:17:15 +00003436 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003437 isUndefOrEqual(N->getMaskElt(1), 3) &&
3438 isUndefOrEqual(N->getMaskElt(2), 2) &&
3439 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003440}
3441
Evan Cheng5ced1d82006-04-06 23:23:56 +00003442/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3443/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003444bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003445 EVT VT = N->getValueType(0);
3446
3447 if (VT.getSizeInBits() != 128)
3448 return false;
3449
Nate Begeman9008ca62009-04-27 18:41:29 +00003450 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003451
Evan Cheng5ced1d82006-04-06 23:23:56 +00003452 if (NumElems != 2 && NumElems != 4)
3453 return false;
3454
Evan Chengc5cdff22006-04-07 21:53:05 +00003455 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003456 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003457 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003458
Evan Chengc5cdff22006-04-07 21:53:05 +00003459 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003460 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003461 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003462
3463 return true;
3464}
3465
Nate Begeman0b10b912009-11-07 23:17:15 +00003466/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3467/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3468bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003469 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003470
David Greenea20244d2011-03-02 17:23:43 +00003471 if ((NumElems != 2 && NumElems != 4)
3472 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003473 return false;
3474
Evan Chengc5cdff22006-04-07 21:53:05 +00003475 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003476 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003477 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003478
Nate Begeman9008ca62009-04-27 18:41:29 +00003479 for (unsigned i = 0; i < NumElems/2; ++i)
3480 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003481 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003482
3483 return true;
3484}
3485
Evan Cheng0038e592006-03-28 00:39:58 +00003486/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3487/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003488static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003489 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003490 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003491
3492 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3493 "Unsupported vector type for unpckh");
3494
Craig Topper6347e862011-11-21 06:57:39 +00003495 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003496 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003497 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003498
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003499 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3500 // independently on 128-bit lanes.
3501 unsigned NumLanes = VT.getSizeInBits()/128;
3502 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003503
Craig Topper94438ba2011-12-16 08:06:31 +00003504 for (unsigned l = 0; l != NumLanes; ++l) {
3505 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3506 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003507 i += 2, ++j) {
3508 int BitI = Mask[i];
3509 int BitI1 = Mask[i+1];
3510 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003511 return false;
David Greenea20244d2011-03-02 17:23:43 +00003512 if (V2IsSplat) {
3513 if (!isUndefOrEqual(BitI1, NumElts))
3514 return false;
3515 } else {
3516 if (!isUndefOrEqual(BitI1, j + NumElts))
3517 return false;
3518 }
Evan Cheng39623da2006-04-20 08:58:49 +00003519 }
Evan Cheng0038e592006-03-28 00:39:58 +00003520 }
David Greenea20244d2011-03-02 17:23:43 +00003521
Evan Cheng0038e592006-03-28 00:39:58 +00003522 return true;
3523}
3524
Craig Topper6347e862011-11-21 06:57:39 +00003525bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003526 SmallVector<int, 8> M;
3527 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003528 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003529}
3530
Evan Cheng4fcb9222006-03-28 02:43:26 +00003531/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3532/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003533static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003534 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003535 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003536
3537 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3538 "Unsupported vector type for unpckh");
3539
Craig Topper6347e862011-11-21 06:57:39 +00003540 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003541 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003542 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003543
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003544 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3545 // independently on 128-bit lanes.
3546 unsigned NumLanes = VT.getSizeInBits()/128;
3547 unsigned NumLaneElts = NumElts/NumLanes;
3548
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003549 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003550 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3551 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003552 int BitI = Mask[i];
3553 int BitI1 = Mask[i+1];
3554 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003555 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003556 if (V2IsSplat) {
3557 if (isUndefOrEqual(BitI1, NumElts))
3558 return false;
3559 } else {
3560 if (!isUndefOrEqual(BitI1, j+NumElts))
3561 return false;
3562 }
Evan Cheng39623da2006-04-20 08:58:49 +00003563 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003564 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003565 return true;
3566}
3567
Craig Topper6347e862011-11-21 06:57:39 +00003568bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003569 SmallVector<int, 8> M;
3570 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003571 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003572}
3573
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003574/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3575/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3576/// <0, 0, 1, 1>
Craig Topper94438ba2011-12-16 08:06:31 +00003577static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3578 bool HasAVX2) {
3579 unsigned NumElts = VT.getVectorNumElements();
3580
3581 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3582 "Unsupported vector type for unpckh");
3583
3584 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3585 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003586 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003587
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003588 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3589 // FIXME: Need a better way to get rid of this, there's no latency difference
3590 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3591 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003592 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003593 return false;
3594
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003595 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3596 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003597 unsigned NumLanes = VT.getSizeInBits()/128;
3598 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003599
Craig Topper94438ba2011-12-16 08:06:31 +00003600 for (unsigned l = 0; l != NumLanes; ++l) {
3601 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3602 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003603 i += 2, ++j) {
3604 int BitI = Mask[i];
3605 int BitI1 = Mask[i+1];
3606
3607 if (!isUndefOrEqual(BitI, j))
3608 return false;
3609 if (!isUndefOrEqual(BitI1, j))
3610 return false;
3611 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003612 }
David Greenea20244d2011-03-02 17:23:43 +00003613
Rafael Espindola15684b22009-04-24 12:40:33 +00003614 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003615}
3616
Craig Topper94438ba2011-12-16 08:06:31 +00003617bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003618 SmallVector<int, 8> M;
3619 N->getMask(M);
Craig Topper94438ba2011-12-16 08:06:31 +00003620 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003621}
3622
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003623/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3624/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3625/// <2, 2, 3, 3>
Craig Topper94438ba2011-12-16 08:06:31 +00003626static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3627 bool HasAVX2) {
3628 unsigned NumElts = VT.getVectorNumElements();
3629
3630 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3631 "Unsupported vector type for unpckh");
3632
3633 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3634 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003635 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003636
Craig Topper94438ba2011-12-16 08:06:31 +00003637 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3638 // independently on 128-bit lanes.
3639 unsigned NumLanes = VT.getSizeInBits()/128;
3640 unsigned NumLaneElts = NumElts/NumLanes;
3641
3642 for (unsigned l = 0; l != NumLanes; ++l) {
3643 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3644 i != (l+1)*NumLaneElts; i += 2, ++j) {
3645 int BitI = Mask[i];
3646 int BitI1 = Mask[i+1];
3647 if (!isUndefOrEqual(BitI, j))
3648 return false;
3649 if (!isUndefOrEqual(BitI1, j))
3650 return false;
3651 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003652 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003653 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003654}
3655
Craig Topper94438ba2011-12-16 08:06:31 +00003656bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003657 SmallVector<int, 8> M;
3658 N->getMask(M);
Craig Topper94438ba2011-12-16 08:06:31 +00003659 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003660}
3661
Evan Cheng017dcc62006-04-21 01:05:10 +00003662/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3663/// specifies a shuffle of elements that is suitable for input to MOVSS,
3664/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003665static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003666 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003667 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003668 if (VT.getSizeInBits() == 256)
3669 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003670
Craig Topperc612d792012-01-02 09:17:37 +00003671 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003672
Nate Begeman9008ca62009-04-27 18:41:29 +00003673 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003674 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003675
Craig Topperc612d792012-01-02 09:17:37 +00003676 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003677 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003678 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003679
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003680 return true;
3681}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003682
Nate Begeman9008ca62009-04-27 18:41:29 +00003683bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3684 SmallVector<int, 8> M;
3685 N->getMask(M);
3686 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003687}
3688
Craig Topper70b883b2011-11-28 10:14:51 +00003689/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003690/// as permutations between 128-bit chunks or halves. As an example: this
3691/// shuffle bellow:
3692/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3693/// The first half comes from the second half of V1 and the second half from the
3694/// the second half of V2.
Craig Topper70b883b2011-11-28 10:14:51 +00003695static bool isVPERM2X128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3696 bool HasAVX) {
3697 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003698 return false;
3699
3700 // The shuffle result is divided into half A and half B. In total the two
3701 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3702 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003703 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003704 bool MatchA = false, MatchB = false;
3705
3706 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003707 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003708 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3709 MatchA = true;
3710 break;
3711 }
3712 }
3713
3714 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003715 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003716 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3717 MatchB = true;
3718 break;
3719 }
3720 }
3721
3722 return MatchA && MatchB;
3723}
3724
Craig Topper70b883b2011-11-28 10:14:51 +00003725/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3726/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003727static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003728 EVT VT = SVOp->getValueType(0);
3729
Craig Topperc612d792012-01-02 09:17:37 +00003730 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003731
Craig Topperc612d792012-01-02 09:17:37 +00003732 unsigned FstHalf = 0, SndHalf = 0;
3733 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003734 if (SVOp->getMaskElt(i) > 0) {
3735 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3736 break;
3737 }
3738 }
Craig Topperc612d792012-01-02 09:17:37 +00003739 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003740 if (SVOp->getMaskElt(i) > 0) {
3741 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3742 break;
3743 }
3744 }
3745
3746 return (FstHalf | (SndHalf << 4));
3747}
3748
Craig Topper70b883b2011-11-28 10:14:51 +00003749/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003750/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3751/// Note that VPERMIL mask matching is different depending whether theunderlying
3752/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3753/// to the same elements of the low, but to the higher half of the source.
3754/// In VPERMILPD the two lanes could be shuffled independently of each other
3755/// with the same restriction that lanes can't be crossed.
Craig Topper70b883b2011-11-28 10:14:51 +00003756static bool isVPERMILPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3757 bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003758 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003759 return false;
3760
Craig Topperc612d792012-01-02 09:17:37 +00003761 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003762 // Only match 256-bit with 32/64-bit types
3763 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003764 return false;
3765
Craig Topperc612d792012-01-02 09:17:37 +00003766 unsigned NumLanes = VT.getSizeInBits()/128;
3767 unsigned LaneSize = NumElts/NumLanes;
3768 for (unsigned l = 0; l != NumLanes; ++l) {
3769 unsigned LaneStart = l*LaneSize;
3770 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003771 if (!isUndefOrInRange(Mask[i+LaneStart], LaneStart, LaneStart+LaneSize))
3772 return false;
3773 if (NumElts == 4 || l == 0)
3774 continue;
3775 // VPERMILPS handling
3776 if (Mask[i] < 0)
3777 continue;
Craig Topperc612d792012-01-02 09:17:37 +00003778 if (!isUndefOrEqual(Mask[i+LaneStart], Mask[i]+LaneStart))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003779 return false;
3780 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003781 }
3782
3783 return true;
3784}
3785
Craig Topper70b883b2011-11-28 10:14:51 +00003786/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3787/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003788static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003789 EVT VT = SVOp->getValueType(0);
3790
Craig Topperc612d792012-01-02 09:17:37 +00003791 unsigned NumElts = VT.getVectorNumElements();
3792 unsigned NumLanes = VT.getSizeInBits()/128;
3793 unsigned LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003794
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003795 // Although the mask is equal for both lanes do it twice to get the cases
3796 // where a mask will match because the same mask element is undef on the
3797 // first half but valid on the second. This would get pathological cases
3798 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003799 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003800 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003801 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003802 int MaskElt = SVOp->getMaskElt(i);
3803 if (MaskElt < 0)
3804 continue;
3805 MaskElt %= LaneSize;
3806 unsigned Shamt = i;
3807 // VPERMILPSY, the mask of the first half must be equal to the second one
3808 if (NumElts == 8) Shamt %= LaneSize;
3809 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003810 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003811
3812 return Mask;
3813}
3814
Evan Cheng017dcc62006-04-21 01:05:10 +00003815/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3816/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003817/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003818static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003819 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003820 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003821 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003822 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003823
Nate Begeman9008ca62009-04-27 18:41:29 +00003824 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003825 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003826
Craig Topperc612d792012-01-02 09:17:37 +00003827 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003828 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3829 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3830 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003831 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003832
Evan Cheng39623da2006-04-20 08:58:49 +00003833 return true;
3834}
3835
Nate Begeman9008ca62009-04-27 18:41:29 +00003836static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003837 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003838 SmallVector<int, 8> M;
3839 N->getMask(M);
3840 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003841}
3842
Evan Chengd9539472006-04-14 21:59:03 +00003843/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3844/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003845/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3846bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3847 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003848 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003849 return false;
3850
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003851 // The second vector must be undef
3852 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3853 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003854
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003855 EVT VT = N->getValueType(0);
3856 unsigned NumElems = VT.getVectorNumElements();
3857
3858 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3859 (VT.getSizeInBits() == 256 && NumElems != 8))
3860 return false;
3861
3862 // "i+1" is the value the indexed mask element must have
3863 for (unsigned i = 0; i < NumElems; i += 2)
3864 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3865 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003866 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003867
3868 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003869}
3870
3871/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3872/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003873/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3874bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3875 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003876 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003877 return false;
3878
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003879 // The second vector must be undef
3880 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3881 return false;
3882
3883 EVT VT = N->getValueType(0);
3884 unsigned NumElems = VT.getVectorNumElements();
3885
3886 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3887 (VT.getSizeInBits() == 256 && NumElems != 8))
3888 return false;
3889
3890 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003891 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003892 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3893 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003894 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003895
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003896 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003897}
3898
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003899/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3900/// specifies a shuffle of elements that is suitable for input to 256-bit
3901/// version of MOVDDUP.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003902static bool isMOVDDUPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3903 bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003904 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003905
Craig Topperbeabc6c2011-12-05 06:56:46 +00003906 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003907 return false;
3908
Craig Topperc612d792012-01-02 09:17:37 +00003909 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003910 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003911 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003912 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003913 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003914 return false;
3915 return true;
3916}
3917
Evan Cheng0b457f02008-09-25 20:50:48 +00003918/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003919/// specifies a shuffle of elements that is suitable for input to 128-bit
3920/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003921bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003922 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003923
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003924 if (VT.getSizeInBits() != 128)
3925 return false;
3926
Craig Topperc612d792012-01-02 09:17:37 +00003927 unsigned e = VT.getVectorNumElements() / 2;
3928 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003929 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003930 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003931 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003932 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003933 return false;
3934 return true;
3935}
3936
David Greenec38a03e2011-02-03 15:50:00 +00003937/// isVEXTRACTF128Index - Return true if the specified
3938/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3939/// suitable for input to VEXTRACTF128.
3940bool X86::isVEXTRACTF128Index(SDNode *N) {
3941 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3942 return false;
3943
3944 // The index should be aligned on a 128-bit boundary.
3945 uint64_t Index =
3946 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3947
3948 unsigned VL = N->getValueType(0).getVectorNumElements();
3949 unsigned VBits = N->getValueType(0).getSizeInBits();
3950 unsigned ElSize = VBits / VL;
3951 bool Result = (Index * ElSize) % 128 == 0;
3952
3953 return Result;
3954}
3955
David Greeneccacdc12011-02-04 16:08:29 +00003956/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3957/// operand specifies a subvector insert that is suitable for input to
3958/// VINSERTF128.
3959bool X86::isVINSERTF128Index(SDNode *N) {
3960 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3961 return false;
3962
3963 // The index should be aligned on a 128-bit boundary.
3964 uint64_t Index =
3965 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3966
3967 unsigned VL = N->getValueType(0).getVectorNumElements();
3968 unsigned VBits = N->getValueType(0).getSizeInBits();
3969 unsigned ElSize = VBits / VL;
3970 bool Result = (Index * ElSize) % 128 == 0;
3971
3972 return Result;
3973}
3974
Evan Cheng63d33002006-03-22 08:01:21 +00003975/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003976/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003977unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Craig Topperc612d792012-01-02 09:17:37 +00003979 unsigned NumOperands = SVOp->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003980
Evan Chengb9df0ca2006-03-22 02:53:00 +00003981 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3982 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003983 for (unsigned i = 0; i != NumOperands; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 int Val = SVOp->getMaskElt(NumOperands-i-1);
3985 if (Val < 0) Val = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003986 if (Val >= (int)NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003987 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003988 if (i != NumOperands - 1)
3989 Mask <<= Shift;
3990 }
Evan Cheng63d33002006-03-22 08:01:21 +00003991 return Mask;
3992}
3993
Evan Cheng506d3df2006-03-29 23:07:14 +00003994/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003995/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003996unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003997 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003998 unsigned Mask = 0;
3999 // 8 nodes, but we only care about the last 4.
4000 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004001 int Val = SVOp->getMaskElt(i);
4002 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004003 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004004 if (i != 4)
4005 Mask <<= 2;
4006 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004007 return Mask;
4008}
4009
4010/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004011/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004012unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004013 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004014 unsigned Mask = 0;
4015 // 8 nodes, but we only care about the first 4.
4016 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 int Val = SVOp->getMaskElt(i);
4018 if (Val >= 0)
4019 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004020 if (i != 0)
4021 Mask <<= 2;
4022 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004023 return Mask;
4024}
4025
Nate Begemana09008b2009-10-19 02:17:23 +00004026/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4027/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004028static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4029 EVT VT = SVOp->getValueType(0);
4030 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004031 int Val = 0;
4032
4033 unsigned i, e;
Craig Topperd93e4c32011-12-11 19:12:35 +00004034 for (i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004035 Val = SVOp->getMaskElt(i);
4036 if (Val >= 0)
4037 break;
4038 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004039 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004040 return (Val - i) * EltSize;
4041}
4042
David Greenec38a03e2011-02-03 15:50:00 +00004043/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4044/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4045/// instructions.
4046unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4047 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4048 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4049
4050 uint64_t Index =
4051 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4052
4053 EVT VecVT = N->getOperand(0).getValueType();
4054 EVT ElVT = VecVT.getVectorElementType();
4055
4056 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004057 return Index / NumElemsPerChunk;
4058}
4059
David Greeneccacdc12011-02-04 16:08:29 +00004060/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4061/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4062/// instructions.
4063unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4064 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4065 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4066
4067 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004068 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004069
4070 EVT VecVT = N->getValueType(0);
4071 EVT ElVT = VecVT.getVectorElementType();
4072
4073 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004074 return Index / NumElemsPerChunk;
4075}
4076
Evan Cheng37b73872009-07-30 08:33:02 +00004077/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4078/// constant +0.0.
4079bool X86::isZeroNode(SDValue Elt) {
4080 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004081 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004082 (isa<ConstantFPSDNode>(Elt) &&
4083 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4084}
4085
Nate Begeman9008ca62009-04-27 18:41:29 +00004086/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4087/// their permute mask.
4088static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4089 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004090 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004091 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004093
Nate Begeman5a5ca152009-04-29 05:20:52 +00004094 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 int idx = SVOp->getMaskElt(i);
4096 if (idx < 0)
4097 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004098 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004099 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004100 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004101 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004102 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4104 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004105}
4106
Evan Cheng533a0aa2006-04-19 20:35:22 +00004107/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4108/// match movhlps. The lower half elements should come from upper half of
4109/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004110/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004111static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004112 EVT VT = Op->getValueType(0);
4113 if (VT.getSizeInBits() != 128)
4114 return false;
4115 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004116 return false;
4117 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004118 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004119 return false;
4120 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004121 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004122 return false;
4123 return true;
4124}
4125
Evan Cheng5ced1d82006-04-06 23:23:56 +00004126/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004127/// is promoted to a vector. It also returns the LoadSDNode by reference if
4128/// required.
4129static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004130 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4131 return false;
4132 N = N->getOperand(0).getNode();
4133 if (!ISD::isNON_EXTLoad(N))
4134 return false;
4135 if (LD)
4136 *LD = cast<LoadSDNode>(N);
4137 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004138}
4139
Dan Gohman65fd6562011-11-03 21:49:52 +00004140// Test whether the given value is a vector value which will be legalized
4141// into a load.
4142static bool WillBeConstantPoolLoad(SDNode *N) {
4143 if (N->getOpcode() != ISD::BUILD_VECTOR)
4144 return false;
4145
4146 // Check for any non-constant elements.
4147 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4148 switch (N->getOperand(i).getNode()->getOpcode()) {
4149 case ISD::UNDEF:
4150 case ISD::ConstantFP:
4151 case ISD::Constant:
4152 break;
4153 default:
4154 return false;
4155 }
4156
4157 // Vectors of all-zeros and all-ones are materialized with special
4158 // instructions rather than being loaded.
4159 return !ISD::isBuildVectorAllZeros(N) &&
4160 !ISD::isBuildVectorAllOnes(N);
4161}
4162
Evan Cheng533a0aa2006-04-19 20:35:22 +00004163/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4164/// match movlp{s|d}. The lower half elements should come from lower half of
4165/// V1 (and in order), and the upper half elements should come from the upper
4166/// half of V2 (and in order). And since V1 will become the source of the
4167/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004168static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4169 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004170 EVT VT = Op->getValueType(0);
4171 if (VT.getSizeInBits() != 128)
4172 return false;
4173
Evan Cheng466685d2006-10-09 20:57:25 +00004174 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004175 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004176 // Is V2 is a vector load, don't do this transformation. We will try to use
4177 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004178 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004179 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004180
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004181 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004182
Evan Cheng533a0aa2006-04-19 20:35:22 +00004183 if (NumElems != 2 && NumElems != 4)
4184 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004185 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004186 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004187 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004188 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004190 return false;
4191 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004192}
4193
Evan Cheng39623da2006-04-20 08:58:49 +00004194/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4195/// all the same.
4196static bool isSplatVector(SDNode *N) {
4197 if (N->getOpcode() != ISD::BUILD_VECTOR)
4198 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004199
Dan Gohman475871a2008-07-27 21:46:04 +00004200 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004201 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4202 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004203 return false;
4204 return true;
4205}
4206
Evan Cheng213d2cf2007-05-17 18:45:50 +00004207/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004208/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004209/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004210static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004211 SDValue V1 = N->getOperand(0);
4212 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004213 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4214 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004215 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004216 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004217 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004218 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4219 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004220 if (Opc != ISD::BUILD_VECTOR ||
4221 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004222 return false;
4223 } else if (Idx >= 0) {
4224 unsigned Opc = V1.getOpcode();
4225 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4226 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004227 if (Opc != ISD::BUILD_VECTOR ||
4228 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004229 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004230 }
4231 }
4232 return true;
4233}
4234
4235/// getZeroVector - Returns a vector of specified type with all zero elements.
4236///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004237static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004238 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004239 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004240
Dale Johannesen0488fb62010-09-30 23:57:10 +00004241 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004242 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004243 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004244 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004245 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004246 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4247 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4248 } else { // SSE1
4249 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4250 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4251 }
4252 } else if (VT.getSizeInBits() == 256) { // AVX
4253 // 256-bit logic and arithmetic instructions in AVX are
4254 // all floating-point, no support for integer ops. Default
4255 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004257 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4258 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004259 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004260 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004261}
4262
Chris Lattner8a594482007-11-25 00:24:49 +00004263/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004264/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4265/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4266/// Then bitcast to their original type, ensuring they get CSE'd.
4267static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4268 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004269 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004270 assert((VT.is128BitVector() || VT.is256BitVector())
4271 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004272
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004274 SDValue Vec;
4275 if (VT.getSizeInBits() == 256) {
4276 if (HasAVX2) { // AVX2
4277 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4278 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4279 } else { // AVX
4280 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4281 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4282 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4283 Vec = Insert128BitVector(InsV, Vec,
4284 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4285 }
4286 } else {
4287 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004288 }
4289
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004290 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004291}
4292
Evan Cheng39623da2006-04-20 08:58:49 +00004293/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4294/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004295static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004296 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004297 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004298
Evan Cheng39623da2006-04-20 08:58:49 +00004299 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 SmallVector<int, 8> MaskVec;
4301 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004302
Nate Begeman5a5ca152009-04-29 05:20:52 +00004303 for (unsigned i = 0; i != NumElems; ++i) {
4304 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 MaskVec[i] = NumElems;
4306 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004307 }
Evan Cheng39623da2006-04-20 08:58:49 +00004308 }
Evan Cheng39623da2006-04-20 08:58:49 +00004309 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4311 SVOp->getOperand(1), &MaskVec[0]);
4312 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004313}
4314
Evan Cheng017dcc62006-04-21 01:05:10 +00004315/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4316/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004317static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 SDValue V2) {
4319 unsigned NumElems = VT.getVectorNumElements();
4320 SmallVector<int, 8> Mask;
4321 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004322 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 Mask.push_back(i);
4324 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004325}
4326
Nate Begeman9008ca62009-04-27 18:41:29 +00004327/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004328static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 SDValue V2) {
4330 unsigned NumElems = VT.getVectorNumElements();
4331 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004332 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 Mask.push_back(i);
4334 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004335 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004336 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004337}
4338
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004339/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004340static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 SDValue V2) {
4342 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004343 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004345 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004346 Mask.push_back(i + Half);
4347 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004348 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004350}
4351
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004352// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004353// a generic shuffle instruction because the target has no such instructions.
4354// Generate shuffles which repeat i16 and i8 several times until they can be
4355// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004356static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004357 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004359 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004360
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 while (NumElems > 4) {
4362 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004363 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004364 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004365 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 EltNo -= NumElems/2;
4367 }
4368 NumElems >>= 1;
4369 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004370 return V;
4371}
Eric Christopherfd179292009-08-27 18:07:15 +00004372
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004373/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4374static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4375 EVT VT = V.getValueType();
4376 DebugLoc dl = V.getDebugLoc();
4377 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4378 && "Vector size not supported");
4379
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004380 if (VT.getSizeInBits() == 128) {
4381 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004382 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004383 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4384 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004385 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004386 // To use VPERMILPS to splat scalars, the second half of indicies must
4387 // refer to the higher part, which is a duplication of the lower one,
4388 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004389 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4390 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004391
4392 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4393 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4394 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004395 }
4396
4397 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4398}
4399
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004400/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004401static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4402 EVT SrcVT = SV->getValueType(0);
4403 SDValue V1 = SV->getOperand(0);
4404 DebugLoc dl = SV->getDebugLoc();
4405
4406 int EltNo = SV->getSplatIndex();
4407 int NumElems = SrcVT.getVectorNumElements();
4408 unsigned Size = SrcVT.getSizeInBits();
4409
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004410 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4411 "Unknown how to promote splat for type");
4412
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004413 // Extract the 128-bit part containing the splat element and update
4414 // the splat element index when it refers to the higher register.
4415 if (Size == 256) {
4416 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4417 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4418 if (Idx > 0)
4419 EltNo -= NumElems/2;
4420 }
4421
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004422 // All i16 and i8 vector types can't be used directly by a generic shuffle
4423 // instruction because the target has no such instruction. Generate shuffles
4424 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004425 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004426 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004427 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004428 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004429
4430 // Recreate the 256-bit vector and place the same 128-bit vector
4431 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004432 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004433 if (Size == 256) {
4434 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4435 DAG.getConstant(0, MVT::i32), DAG, dl);
4436 V1 = Insert128BitVector(InsV, V1,
4437 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4438 }
4439
4440 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004441}
4442
Evan Chengba05f722006-04-21 23:03:30 +00004443/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004444/// vector of zero or undef vector. This produces a shuffle where the low
4445/// element of V2 is swizzled into the zero/undef vector, landing at element
4446/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004447static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004448 bool isZero, bool HasXMMInt,
4449 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004450 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004451 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004452 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 unsigned NumElems = VT.getVectorNumElements();
4454 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004455 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004456 // If this is the insertion idx, put the low elt of V2 here.
4457 MaskVec.push_back(i == Idx ? NumElems : i);
4458 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004459}
4460
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004461/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4462/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004463static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4464 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004465 if (Depth == 6)
4466 return SDValue(); // Limit search depth.
4467
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004468 SDValue V = SDValue(N, 0);
4469 EVT VT = V.getValueType();
4470 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004471
4472 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4473 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4474 Index = SV->getMaskElt(Index);
4475
4476 if (Index < 0)
4477 return DAG.getUNDEF(VT.getVectorElementType());
4478
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004479 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004480 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004481 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004482 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004483
4484 // Recurse into target specific vector shuffles to find scalars.
4485 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004486 int NumElems = VT.getVectorNumElements();
4487 SmallVector<unsigned, 16> ShuffleMask;
4488 SDValue ImmN;
4489
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004490 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004491 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004492 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004493 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4494 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004495 break;
Craig Topper34671b82011-12-06 08:21:25 +00004496 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004497 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004498 break;
Craig Topper34671b82011-12-06 08:21:25 +00004499 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004500 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004501 break;
4502 case X86ISD::MOVHLPS:
4503 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4504 break;
4505 case X86ISD::MOVLHPS:
4506 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4507 break;
4508 case X86ISD::PSHUFD:
4509 ImmN = N->getOperand(N->getNumOperands()-1);
4510 DecodePSHUFMask(NumElems,
4511 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4512 ShuffleMask);
4513 break;
4514 case X86ISD::PSHUFHW:
4515 ImmN = N->getOperand(N->getNumOperands()-1);
4516 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4517 ShuffleMask);
4518 break;
4519 case X86ISD::PSHUFLW:
4520 ImmN = N->getOperand(N->getNumOperands()-1);
4521 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4522 ShuffleMask);
4523 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004524 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004525 case X86ISD::MOVSD: {
4526 // The index 0 always comes from the first element of the second source,
4527 // this is why MOVSS and MOVSD are used in the first place. The other
4528 // elements come from the other positions of the first source vector.
4529 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004530 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4531 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004532 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004533 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004534 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004535 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004536 ShuffleMask);
4537 break;
Craig Topperec24e612011-11-30 07:47:51 +00004538 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004539 ImmN = N->getOperand(N->getNumOperands()-1);
4540 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4541 ShuffleMask);
4542 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004543 case X86ISD::MOVDDUP:
4544 case X86ISD::MOVLHPD:
4545 case X86ISD::MOVLPD:
4546 case X86ISD::MOVLPS:
4547 case X86ISD::MOVSHDUP:
4548 case X86ISD::MOVSLDUP:
4549 case X86ISD::PALIGN:
4550 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004551 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004552 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004553 return SDValue();
4554 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004555
4556 Index = ShuffleMask[Index];
4557 if (Index < 0)
4558 return DAG.getUNDEF(VT.getVectorElementType());
4559
4560 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4561 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4562 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004563 }
4564
4565 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004566 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004567 V = V.getOperand(0);
4568 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004569 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004570
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004571 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004572 return SDValue();
4573 }
4574
4575 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4576 return (Index == 0) ? V.getOperand(0)
4577 : DAG.getUNDEF(VT.getVectorElementType());
4578
4579 if (V.getOpcode() == ISD::BUILD_VECTOR)
4580 return V.getOperand(Index);
4581
4582 return SDValue();
4583}
4584
4585/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4586/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004587/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004588static
4589unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4590 bool ZerosFromLeft, SelectionDAG &DAG) {
4591 int i = 0;
4592
4593 while (i < NumElems) {
4594 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004595 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004596 if (!(Elt.getNode() &&
4597 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4598 break;
4599 ++i;
4600 }
4601
4602 return i;
4603}
4604
4605/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4606/// MaskE correspond consecutively to elements from one of the vector operands,
4607/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4608static
4609bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4610 int OpIdx, int NumElems, unsigned &OpNum) {
4611 bool SeenV1 = false;
4612 bool SeenV2 = false;
4613
4614 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4615 int Idx = SVOp->getMaskElt(i);
4616 // Ignore undef indicies
4617 if (Idx < 0)
4618 continue;
4619
4620 if (Idx < NumElems)
4621 SeenV1 = true;
4622 else
4623 SeenV2 = true;
4624
4625 // Only accept consecutive elements from the same vector
4626 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4627 return false;
4628 }
4629
4630 OpNum = SeenV1 ? 0 : 1;
4631 return true;
4632}
4633
4634/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4635/// logical left shift of a vector.
4636static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4637 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4638 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4639 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4640 false /* check zeros from right */, DAG);
4641 unsigned OpSrc;
4642
4643 if (!NumZeros)
4644 return false;
4645
4646 // Considering the elements in the mask that are not consecutive zeros,
4647 // check if they consecutively come from only one of the source vectors.
4648 //
4649 // V1 = {X, A, B, C} 0
4650 // \ \ \ /
4651 // vector_shuffle V1, V2 <1, 2, 3, X>
4652 //
4653 if (!isShuffleMaskConsecutive(SVOp,
4654 0, // Mask Start Index
4655 NumElems-NumZeros-1, // Mask End Index
4656 NumZeros, // Where to start looking in the src vector
4657 NumElems, // Number of elements in vector
4658 OpSrc)) // Which source operand ?
4659 return false;
4660
4661 isLeft = false;
4662 ShAmt = NumZeros;
4663 ShVal = SVOp->getOperand(OpSrc);
4664 return true;
4665}
4666
4667/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4668/// logical left shift of a vector.
4669static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4670 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4671 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4672 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4673 true /* check zeros from left */, DAG);
4674 unsigned OpSrc;
4675
4676 if (!NumZeros)
4677 return false;
4678
4679 // Considering the elements in the mask that are not consecutive zeros,
4680 // check if they consecutively come from only one of the source vectors.
4681 //
4682 // 0 { A, B, X, X } = V2
4683 // / \ / /
4684 // vector_shuffle V1, V2 <X, X, 4, 5>
4685 //
4686 if (!isShuffleMaskConsecutive(SVOp,
4687 NumZeros, // Mask Start Index
4688 NumElems-1, // Mask End Index
4689 0, // Where to start looking in the src vector
4690 NumElems, // Number of elements in vector
4691 OpSrc)) // Which source operand ?
4692 return false;
4693
4694 isLeft = true;
4695 ShAmt = NumZeros;
4696 ShVal = SVOp->getOperand(OpSrc);
4697 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004698}
4699
4700/// isVectorShift - Returns true if the shuffle can be implemented as a
4701/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004702static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004703 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004704 // Although the logic below support any bitwidth size, there are no
4705 // shift instructions which handle more than 128-bit vectors.
4706 if (SVOp->getValueType(0).getSizeInBits() > 128)
4707 return false;
4708
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004709 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4710 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4711 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004712
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004713 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004714}
4715
Evan Chengc78d3b42006-04-24 18:01:45 +00004716/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4717///
Dan Gohman475871a2008-07-27 21:46:04 +00004718static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004719 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004720 SelectionDAG &DAG,
4721 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004722 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004723 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004724
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004725 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004726 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004727 bool First = true;
4728 for (unsigned i = 0; i < 16; ++i) {
4729 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4730 if (ThisIsNonZero && First) {
4731 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004732 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004733 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004735 First = false;
4736 }
4737
4738 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004739 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004740 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4741 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004742 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004743 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004744 }
4745 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004746 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4747 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4748 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004749 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004750 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004751 } else
4752 ThisElt = LastElt;
4753
Gabor Greifba36cb52008-08-28 21:40:38 +00004754 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004756 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004757 }
4758 }
4759
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004760 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004761}
4762
Bill Wendlinga348c562007-03-22 18:42:45 +00004763/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004764///
Dan Gohman475871a2008-07-27 21:46:04 +00004765static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004766 unsigned NumNonZero, unsigned NumZero,
4767 SelectionDAG &DAG,
4768 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004769 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004770 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004771
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004772 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004773 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004774 bool First = true;
4775 for (unsigned i = 0; i < 8; ++i) {
4776 bool isNonZero = (NonZeros & (1 << i)) != 0;
4777 if (isNonZero) {
4778 if (First) {
4779 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004780 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004781 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004782 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004783 First = false;
4784 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004785 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004786 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004787 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004788 }
4789 }
4790
4791 return V;
4792}
4793
Evan Chengf26ffe92008-05-29 08:22:04 +00004794/// getVShift - Return a vector logical shift node.
4795///
Owen Andersone50ed302009-08-10 22:56:29 +00004796static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004797 unsigned NumBits, SelectionDAG &DAG,
4798 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004799 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004800 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004801 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004802 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4803 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004804 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004805 DAG.getConstant(NumBits,
4806 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004807}
4808
Dan Gohman475871a2008-07-27 21:46:04 +00004809SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004810X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004811 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004812
Evan Chengc3630942009-12-09 21:00:30 +00004813 // Check if the scalar load can be widened into a vector load. And if
4814 // the address is "base + cst" see if the cst can be "absorbed" into
4815 // the shuffle mask.
4816 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4817 SDValue Ptr = LD->getBasePtr();
4818 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4819 return SDValue();
4820 EVT PVT = LD->getValueType(0);
4821 if (PVT != MVT::i32 && PVT != MVT::f32)
4822 return SDValue();
4823
4824 int FI = -1;
4825 int64_t Offset = 0;
4826 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4827 FI = FINode->getIndex();
4828 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004829 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004830 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4831 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4832 Offset = Ptr.getConstantOperandVal(1);
4833 Ptr = Ptr.getOperand(0);
4834 } else {
4835 return SDValue();
4836 }
4837
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004838 // FIXME: 256-bit vector instructions don't require a strict alignment,
4839 // improve this code to support it better.
4840 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004841 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004842 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004843 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004844 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004845 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004846 // Can't change the alignment. FIXME: It's possible to compute
4847 // the exact stack offset and reference FI + adjust offset instead.
4848 // If someone *really* cares about this. That's the way to implement it.
4849 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004850 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004851 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004852 }
4853 }
4854
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004855 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004856 // Ptr + (Offset & ~15).
4857 if (Offset < 0)
4858 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004859 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004860 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004861 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004862 if (StartOffset)
4863 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4864 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4865
4866 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004867 int NumElems = VT.getVectorNumElements();
4868
4869 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4870 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4871 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004872 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004873 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004874
4875 // Canonicalize it to a v4i32 or v8i32 shuffle.
4876 SmallVector<int, 8> Mask;
4877 for (int i = 0; i < NumElems; ++i)
4878 Mask.push_back(EltNo);
4879
4880 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4881 return DAG.getNode(ISD::BITCAST, dl, NVT,
4882 DAG.getVectorShuffle(CanonVT, dl, V1,
4883 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004884 }
4885
4886 return SDValue();
4887}
4888
Michael J. Spencerec38de22010-10-10 22:04:20 +00004889/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4890/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004891/// load which has the same value as a build_vector whose operands are 'elts'.
4892///
4893/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004894///
Nate Begeman1449f292010-03-24 22:19:06 +00004895/// FIXME: we'd also like to handle the case where the last elements are zero
4896/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4897/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004898static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004899 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004900 EVT EltVT = VT.getVectorElementType();
4901 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004902
Nate Begemanfdea31a2010-03-24 20:49:50 +00004903 LoadSDNode *LDBase = NULL;
4904 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004905
Nate Begeman1449f292010-03-24 22:19:06 +00004906 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004907 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004908 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004909 for (unsigned i = 0; i < NumElems; ++i) {
4910 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004911
Nate Begemanfdea31a2010-03-24 20:49:50 +00004912 if (!Elt.getNode() ||
4913 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4914 return SDValue();
4915 if (!LDBase) {
4916 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4917 return SDValue();
4918 LDBase = cast<LoadSDNode>(Elt.getNode());
4919 LastLoadedElt = i;
4920 continue;
4921 }
4922 if (Elt.getOpcode() == ISD::UNDEF)
4923 continue;
4924
4925 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4926 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4927 return SDValue();
4928 LastLoadedElt = i;
4929 }
Nate Begeman1449f292010-03-24 22:19:06 +00004930
4931 // If we have found an entire vector of loads and undefs, then return a large
4932 // load of the entire vector width starting at the base pointer. If we found
4933 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004934 if (LastLoadedElt == NumElems - 1) {
4935 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004936 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004937 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004938 LDBase->isVolatile(), LDBase->isNonTemporal(),
4939 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004940 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004941 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004942 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004943 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004944 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4945 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004946 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4947 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004948 SDValue ResNode =
4949 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4950 LDBase->getPointerInfo(),
4951 LDBase->getAlignment(),
4952 false/*isVolatile*/, true/*ReadMem*/,
4953 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004954 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004955 }
4956 return SDValue();
4957}
4958
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004959/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4960/// a vbroadcast node. We support two patterns:
4961/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4962/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4963/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004964/// The scalar load node is returned when a pattern is found,
4965/// or SDValue() otherwise.
4966static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004967 EVT VT = Op.getValueType();
4968 SDValue V = Op;
4969
4970 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4971 V = V.getOperand(0);
4972
4973 //A suspected load to be broadcasted.
4974 SDValue Ld;
4975
4976 switch (V.getOpcode()) {
4977 default:
4978 // Unknown pattern found.
4979 return SDValue();
4980
4981 case ISD::BUILD_VECTOR: {
4982 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004983 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004984 return SDValue();
4985
4986 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004987
4988 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004989 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004990 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004991 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004992 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004993 }
4994
4995 case ISD::VECTOR_SHUFFLE: {
4996 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4997
4998 // Shuffles must have a splat mask where the first element is
4999 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005000 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005001 return SDValue();
5002
5003 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005004 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005005 return SDValue();
5006
5007 Ld = Sc.getOperand(0);
5008
5009 // The scalar_to_vector node and the suspected
5010 // load node must have exactly one user.
5011 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5012 return SDValue();
5013 break;
5014 }
5015 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005016
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005017 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005018 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005019 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005020
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005021 bool Is256 = VT.getSizeInBits() == 256;
5022 bool Is128 = VT.getSizeInBits() == 128;
5023 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5024
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005025 if (hasAVX2) {
5026 // VBroadcast to YMM
5027 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5028 ScalarSize == 32 || ScalarSize == 64 ))
5029 return Ld;
5030
5031 // VBroadcast to XMM
5032 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5033 ScalarSize == 16 || ScalarSize == 64 ))
5034 return Ld;
5035 }
5036
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005037 // VBroadcast to YMM
5038 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5039 return Ld;
5040
5041 // VBroadcast to XMM
5042 if (Is128 && (ScalarSize == 32))
5043 return Ld;
5044
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005045
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005046 // Unsupported broadcast.
5047 return SDValue();
5048}
5049
Evan Chengc3630942009-12-09 21:00:30 +00005050SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005051X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005052 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005053
David Greenef125a292011-02-08 19:04:41 +00005054 EVT VT = Op.getValueType();
5055 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005056 unsigned NumElems = Op.getNumOperands();
5057
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005058 // Vectors containing all zeros can be matched by pxor and xorps later
5059 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5060 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5061 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005062 if (Op.getValueType() == MVT::v4i32 ||
5063 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005064 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005066 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005067 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005068
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005069 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005070 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5071 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005072 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005073 if (Op.getValueType() == MVT::v4i32 ||
5074 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005075 return Op;
5076
Craig Topper745a86b2011-11-19 22:34:59 +00005077 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005078 }
5079
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005080 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005081 if (Subtarget->hasAVX() && LD.getNode())
5082 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5083
Owen Andersone50ed302009-08-10 22:56:29 +00005084 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005085
Evan Cheng0db9fe62006-04-25 20:13:52 +00005086 unsigned NumZero = 0;
5087 unsigned NumNonZero = 0;
5088 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005089 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005090 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005091 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005092 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005093 if (Elt.getOpcode() == ISD::UNDEF)
5094 continue;
5095 Values.insert(Elt);
5096 if (Elt.getOpcode() != ISD::Constant &&
5097 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005098 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005099 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005100 NumZero++;
5101 else {
5102 NonZeros |= (1 << i);
5103 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005104 }
5105 }
5106
Chris Lattner97a2a562010-08-26 05:24:29 +00005107 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5108 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005109 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005110
Chris Lattner67f453a2008-03-09 05:42:06 +00005111 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005112 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005113 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005114 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005115
Chris Lattner62098042008-03-09 01:05:04 +00005116 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5117 // the value are obviously zero, truncate the value to i32 and do the
5118 // insertion that way. Only do this if the value is non-constant or if the
5119 // value is a constant being inserted into element 0. It is cheaper to do
5120 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005121 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005122 (!IsAllConstants || Idx == 0)) {
5123 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005124 // Handle SSE only.
5125 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5126 EVT VecVT = MVT::v4i32;
5127 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005128
Chris Lattner62098042008-03-09 01:05:04 +00005129 // Truncate the value (which may itself be a constant) to i32, and
5130 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005131 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005132 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005133 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005134 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005135
Chris Lattner62098042008-03-09 01:05:04 +00005136 // Now we have our 32-bit value zero extended in the low element of
5137 // a vector. If Idx != 0, swizzle it into place.
5138 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005139 SmallVector<int, 4> Mask;
5140 Mask.push_back(Idx);
5141 for (unsigned i = 1; i != VecElts; ++i)
5142 Mask.push_back(i);
5143 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005144 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005145 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005146 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005147 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005148 }
5149 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005150
Chris Lattner19f79692008-03-08 22:59:52 +00005151 // If we have a constant or non-constant insertion into the low element of
5152 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5153 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005154 // depending on what the source datatype is.
5155 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005156 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005157 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005158
5159 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005160 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005161 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005162 EVT VT128 = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems / 2);
5163 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005164 SDValue ZeroVec = getZeroVector(VT, true, DAG, dl);
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005165 return Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5166 DAG, dl);
5167 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005168 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005169 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5170 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topperd62c16e2011-12-29 03:20:51 +00005171 return getShuffleVectorZeroOrUndef(Item, 0, true,
5172 Subtarget->hasXMMInt(), DAG);
5173 }
5174
5175 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005176 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005177 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005178 if (VT.getSizeInBits() == 256) {
5179 SDValue ZeroVec = getZeroVector(MVT::v8i32, true, DAG, dl);
5180 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5181 DAG, dl);
5182 } else {
5183 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5184 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
5185 Subtarget->hasXMMInt(), DAG);
5186 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005187 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005188 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005189 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005190
5191 // Is it a vector logical left shift?
5192 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005193 X86::isZeroNode(Op.getOperand(0)) &&
5194 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005195 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005196 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005197 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005198 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005199 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005200 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005201
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005202 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005203 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005204
Chris Lattner19f79692008-03-08 22:59:52 +00005205 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5206 // is a non-constant being inserted into an element other than the low one,
5207 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5208 // movd/movss) to move this into the low element, then shuffle it into
5209 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005210 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005211 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005212
Evan Cheng0db9fe62006-04-25 20:13:52 +00005213 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005214 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005215 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005216 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005217 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005218 MaskVec.push_back(i == Idx ? 0 : 1);
5219 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005220 }
5221 }
5222
Chris Lattner67f453a2008-03-09 05:42:06 +00005223 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005224 if (Values.size() == 1) {
5225 if (EVTBits == 32) {
5226 // Instead of a shuffle like this:
5227 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5228 // Check if it's possible to issue this instead.
5229 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5230 unsigned Idx = CountTrailingZeros_32(NonZeros);
5231 SDValue Item = Op.getOperand(Idx);
5232 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5233 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5234 }
Dan Gohman475871a2008-07-27 21:46:04 +00005235 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005236 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005237
Dan Gohmana3941172007-07-24 22:55:08 +00005238 // A vector full of immediates; various special cases are already
5239 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005240 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005241 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005242
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005243 // For AVX-length vectors, build the individual 128-bit pieces and use
5244 // shuffles to put them in place.
5245 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5246 SmallVector<SDValue, 32> V;
5247 for (unsigned i = 0; i < NumElems; ++i)
5248 V.push_back(Op.getOperand(i));
5249
5250 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5251
5252 // Build both the lower and upper subvector.
5253 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5254 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5255 NumElems/2);
5256
5257 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005258 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5259 DAG.getConstant(0, MVT::i32), DAG, dl);
5260 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005261 DAG, dl);
5262 }
5263
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005264 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005265 if (EVTBits == 64) {
5266 if (NumNonZero == 1) {
5267 // One half is zero or undef.
5268 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005269 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005270 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005271 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005272 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005273 }
Dan Gohman475871a2008-07-27 21:46:04 +00005274 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005275 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005276
5277 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005278 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005279 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005280 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005281 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005282 }
5283
Bill Wendling826f36f2007-03-28 00:57:11 +00005284 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005285 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005286 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005287 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005288 }
5289
5290 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005291 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005292 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005293 if (NumElems == 4 && NumZero > 0) {
5294 for (unsigned i = 0; i < 4; ++i) {
5295 bool isZero = !(NonZeros & (1 << i));
5296 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005297 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005298 else
Dale Johannesenace16102009-02-03 19:33:06 +00005299 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300 }
5301
5302 for (unsigned i = 0; i < 2; ++i) {
5303 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5304 default: break;
5305 case 0:
5306 V[i] = V[i*2]; // Must be a zero vector.
5307 break;
5308 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005309 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005310 break;
5311 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005312 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005313 break;
5314 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005315 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005316 break;
5317 }
5318 }
5319
Nate Begeman9008ca62009-04-27 18:41:29 +00005320 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005321 bool Reverse = (NonZeros & 0x3) == 2;
5322 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005323 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005324 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5325 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005326 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5327 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005328 }
5329
Nate Begemanfdea31a2010-03-24 20:49:50 +00005330 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5331 // Check for a build vector of consecutive loads.
5332 for (unsigned i = 0; i < NumElems; ++i)
5333 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005334
Nate Begemanfdea31a2010-03-24 20:49:50 +00005335 // Check for elements which are consecutive loads.
5336 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5337 if (LD.getNode())
5338 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005339
5340 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005341 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005342 SDValue Result;
5343 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5344 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5345 else
5346 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005347
Chris Lattner24faf612010-08-28 17:59:08 +00005348 for (unsigned i = 1; i < NumElems; ++i) {
5349 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5350 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005351 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005352 }
5353 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005354 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005355
Chris Lattner6e80e442010-08-28 17:15:43 +00005356 // Otherwise, expand into a number of unpckl*, start by extending each of
5357 // our (non-undef) elements to the full vector width with the element in the
5358 // bottom slot of the vector (which generates no code for SSE).
5359 for (unsigned i = 0; i < NumElems; ++i) {
5360 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5361 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5362 else
5363 V[i] = DAG.getUNDEF(VT);
5364 }
5365
5366 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005367 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5368 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5369 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005370 unsigned EltStride = NumElems >> 1;
5371 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005372 for (unsigned i = 0; i < EltStride; ++i) {
5373 // If V[i+EltStride] is undef and this is the first round of mixing,
5374 // then it is safe to just drop this shuffle: V[i] is already in the
5375 // right place, the one element (since it's the first round) being
5376 // inserted as undef can be dropped. This isn't safe for successive
5377 // rounds because they will permute elements within both vectors.
5378 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5379 EltStride == NumElems/2)
5380 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005381
Chris Lattner6e80e442010-08-28 17:15:43 +00005382 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005383 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005384 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005385 }
5386 return V[0];
5387 }
Dan Gohman475871a2008-07-27 21:46:04 +00005388 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005389}
5390
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005391// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5392// them in a MMX register. This is better than doing a stack convert.
5393static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005394 DebugLoc dl = Op.getDebugLoc();
5395 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005396
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005397 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5398 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5399 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005400 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005401 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5402 InVec = Op.getOperand(1);
5403 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5404 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005405 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005406 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5407 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5408 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005409 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005410 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5411 Mask[0] = 0; Mask[1] = 2;
5412 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5413 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005414 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005415}
5416
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005417// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5418// to create 256-bit vectors from two other 128-bit ones.
5419static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5420 DebugLoc dl = Op.getDebugLoc();
5421 EVT ResVT = Op.getValueType();
5422
5423 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5424
5425 SDValue V1 = Op.getOperand(0);
5426 SDValue V2 = Op.getOperand(1);
5427 unsigned NumElems = ResVT.getVectorNumElements();
5428
5429 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5430 DAG.getConstant(0, MVT::i32), DAG, dl);
5431 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5432 DAG, dl);
5433}
5434
5435SDValue
5436X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005437 EVT ResVT = Op.getValueType();
5438
5439 assert(Op.getNumOperands() == 2);
5440 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5441 "Unsupported CONCAT_VECTORS for value type");
5442
5443 // We support concatenate two MMX registers and place them in a MMX register.
5444 // This is better than doing a stack convert.
5445 if (ResVT.is128BitVector())
5446 return LowerMMXCONCAT_VECTORS(Op, DAG);
5447
5448 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5449 // from two other 128-bit ones.
5450 return LowerAVXCONCAT_VECTORS(Op, DAG);
5451}
5452
Nate Begemanb9a47b82009-02-23 08:49:38 +00005453// v8i16 shuffles - Prefer shuffles in the following order:
5454// 1. [all] pshuflw, pshufhw, optional move
5455// 2. [ssse3] 1 x pshufb
5456// 3. [ssse3] 2 x pshufb + 1 x por
5457// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005458SDValue
5459X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5460 SelectionDAG &DAG) const {
5461 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005462 SDValue V1 = SVOp->getOperand(0);
5463 SDValue V2 = SVOp->getOperand(1);
5464 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005465 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005466
Nate Begemanb9a47b82009-02-23 08:49:38 +00005467 // Determine if more than 1 of the words in each of the low and high quadwords
5468 // of the result come from the same quadword of one of the two inputs. Undef
5469 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005470 unsigned LoQuad[] = { 0, 0, 0, 0 };
5471 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005472 BitVector InputQuads(4);
5473 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005474 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005475 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005476 MaskVals.push_back(EltIdx);
5477 if (EltIdx < 0) {
5478 ++Quad[0];
5479 ++Quad[1];
5480 ++Quad[2];
5481 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005482 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005483 }
5484 ++Quad[EltIdx / 4];
5485 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005486 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005487
Nate Begemanb9a47b82009-02-23 08:49:38 +00005488 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005489 unsigned MaxQuad = 1;
5490 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005491 if (LoQuad[i] > MaxQuad) {
5492 BestLoQuad = i;
5493 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005494 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005495 }
5496
Nate Begemanb9a47b82009-02-23 08:49:38 +00005497 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005498 MaxQuad = 1;
5499 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005500 if (HiQuad[i] > MaxQuad) {
5501 BestHiQuad = i;
5502 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005503 }
5504 }
5505
Nate Begemanb9a47b82009-02-23 08:49:38 +00005506 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005507 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005508 // single pshufb instruction is necessary. If There are more than 2 input
5509 // quads, disable the next transformation since it does not help SSSE3.
5510 bool V1Used = InputQuads[0] || InputQuads[1];
5511 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005512 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005513 if (InputQuads.count() == 2 && V1Used && V2Used) {
5514 BestLoQuad = InputQuads.find_first();
5515 BestHiQuad = InputQuads.find_next(BestLoQuad);
5516 }
5517 if (InputQuads.count() > 2) {
5518 BestLoQuad = -1;
5519 BestHiQuad = -1;
5520 }
5521 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005522
Nate Begemanb9a47b82009-02-23 08:49:38 +00005523 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5524 // the shuffle mask. If a quad is scored as -1, that means that it contains
5525 // words from all 4 input quadwords.
5526 SDValue NewV;
5527 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005528 SmallVector<int, 8> MaskV;
5529 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5530 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005531 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005532 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5533 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5534 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005535
Nate Begemanb9a47b82009-02-23 08:49:38 +00005536 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5537 // source words for the shuffle, to aid later transformations.
5538 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005539 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005540 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005541 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005542 if (idx != (int)i)
5543 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005544 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005545 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005546 AllWordsInNewV = false;
5547 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005548 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005549
Nate Begemanb9a47b82009-02-23 08:49:38 +00005550 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5551 if (AllWordsInNewV) {
5552 for (int i = 0; i != 8; ++i) {
5553 int idx = MaskVals[i];
5554 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005555 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005556 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005557 if ((idx != i) && idx < 4)
5558 pshufhw = false;
5559 if ((idx != i) && idx > 3)
5560 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005561 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 V1 = NewV;
5563 V2Used = false;
5564 BestLoQuad = 0;
5565 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005566 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005567
Nate Begemanb9a47b82009-02-23 08:49:38 +00005568 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5569 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005570 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005571 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5572 unsigned TargetMask = 0;
5573 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005575 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5576 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5577 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005578 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005579 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005580 }
Eric Christopherfd179292009-08-27 18:07:15 +00005581
Nate Begemanb9a47b82009-02-23 08:49:38 +00005582 // If we have SSSE3, and all words of the result are from 1 input vector,
5583 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5584 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005585 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005586 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005587
Nate Begemanb9a47b82009-02-23 08:49:38 +00005588 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005589 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005590 // mask, and elements that come from V1 in the V2 mask, so that the two
5591 // results can be OR'd together.
5592 bool TwoInputs = V1Used && V2Used;
5593 for (unsigned i = 0; i != 8; ++i) {
5594 int EltIdx = MaskVals[i] * 2;
5595 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005596 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5597 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598 continue;
5599 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005600 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5601 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005602 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005603 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005604 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005605 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005606 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005607 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005608 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005609
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 // Calculate the shuffle mask for the second input, shuffle it, and
5611 // OR it with the first shuffled input.
5612 pshufbMask.clear();
5613 for (unsigned i = 0; i != 8; ++i) {
5614 int EltIdx = MaskVals[i] * 2;
5615 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005616 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5617 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 continue;
5619 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5621 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005623 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005624 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005625 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005626 MVT::v16i8, &pshufbMask[0], 16));
5627 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005628 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 }
5630
5631 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5632 // and update MaskVals with new element order.
5633 BitVector InOrder(8);
5634 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005635 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 for (int i = 0; i != 4; ++i) {
5637 int idx = MaskVals[i];
5638 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005639 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 InOrder.set(i);
5641 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005642 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005643 InOrder.set(i);
5644 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005645 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 }
5647 }
5648 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005649 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005651 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005652
Craig Topperd0a31172012-01-10 06:37:29 +00005653 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005654 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5655 NewV.getOperand(0),
5656 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5657 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 }
Eric Christopherfd179292009-08-27 18:07:15 +00005659
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5661 // and update MaskVals with the new element order.
5662 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005663 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005665 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005666 for (unsigned i = 4; i != 8; ++i) {
5667 int idx = MaskVals[i];
5668 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005669 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005670 InOrder.set(i);
5671 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005672 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 InOrder.set(i);
5674 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005675 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005676 }
5677 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005679 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005680
Craig Topperd0a31172012-01-10 06:37:29 +00005681 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005682 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5683 NewV.getOperand(0),
5684 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5685 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005686 }
Eric Christopherfd179292009-08-27 18:07:15 +00005687
Nate Begemanb9a47b82009-02-23 08:49:38 +00005688 // In case BestHi & BestLo were both -1, which means each quadword has a word
5689 // from each of the four input quadwords, calculate the InOrder bitvector now
5690 // before falling through to the insert/extract cleanup.
5691 if (BestLoQuad == -1 && BestHiQuad == -1) {
5692 NewV = V1;
5693 for (int i = 0; i != 8; ++i)
5694 if (MaskVals[i] < 0 || MaskVals[i] == i)
5695 InOrder.set(i);
5696 }
Eric Christopherfd179292009-08-27 18:07:15 +00005697
Nate Begemanb9a47b82009-02-23 08:49:38 +00005698 // The other elements are put in the right place using pextrw and pinsrw.
5699 for (unsigned i = 0; i != 8; ++i) {
5700 if (InOrder[i])
5701 continue;
5702 int EltIdx = MaskVals[i];
5703 if (EltIdx < 0)
5704 continue;
5705 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005706 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005707 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005709 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 DAG.getIntPtrConstant(i));
5712 }
5713 return NewV;
5714}
5715
5716// v16i8 shuffles - Prefer shuffles in the following order:
5717// 1. [ssse3] 1 x pshufb
5718// 2. [ssse3] 2 x pshufb + 1 x por
5719// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5720static
Nate Begeman9008ca62009-04-27 18:41:29 +00005721SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005722 SelectionDAG &DAG,
5723 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005724 SDValue V1 = SVOp->getOperand(0);
5725 SDValue V2 = SVOp->getOperand(1);
5726 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005727 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005728 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005729
Nate Begemanb9a47b82009-02-23 08:49:38 +00005730 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005731 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005732 // present, fall back to case 3.
5733 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5734 bool V1Only = true;
5735 bool V2Only = true;
5736 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005737 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 if (EltIdx < 0)
5739 continue;
5740 if (EltIdx < 16)
5741 V2Only = false;
5742 else
5743 V1Only = false;
5744 }
Eric Christopherfd179292009-08-27 18:07:15 +00005745
Nate Begemanb9a47b82009-02-23 08:49:38 +00005746 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005747 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005748 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005749
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005751 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005752 //
5753 // Otherwise, we have elements from both input vectors, and must zero out
5754 // elements that come from V2 in the first mask, and V1 in the second mask
5755 // so that we can OR them together.
5756 bool TwoInputs = !(V1Only || V2Only);
5757 for (unsigned i = 0; i != 16; ++i) {
5758 int EltIdx = MaskVals[i];
5759 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 continue;
5762 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005763 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005764 }
5765 // If all the elements are from V2, assign it to V1 and return after
5766 // building the first pshufb.
5767 if (V2Only)
5768 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005770 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005772 if (!TwoInputs)
5773 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005774
Nate Begemanb9a47b82009-02-23 08:49:38 +00005775 // Calculate the shuffle mask for the second input, shuffle it, and
5776 // OR it with the first shuffled input.
5777 pshufbMask.clear();
5778 for (unsigned i = 0; i != 16; ++i) {
5779 int EltIdx = MaskVals[i];
5780 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005782 continue;
5783 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005784 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005785 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005786 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005787 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005788 MVT::v16i8, &pshufbMask[0], 16));
5789 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 }
Eric Christopherfd179292009-08-27 18:07:15 +00005791
Nate Begemanb9a47b82009-02-23 08:49:38 +00005792 // No SSSE3 - Calculate in place words and then fix all out of place words
5793 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5794 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005795 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5796 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005797 SDValue NewV = V2Only ? V2 : V1;
5798 for (int i = 0; i != 8; ++i) {
5799 int Elt0 = MaskVals[i*2];
5800 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005801
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 // This word of the result is all undef, skip it.
5803 if (Elt0 < 0 && Elt1 < 0)
5804 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005805
Nate Begemanb9a47b82009-02-23 08:49:38 +00005806 // This word of the result is already in the correct place, skip it.
5807 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5808 continue;
5809 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5810 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005811
Nate Begemanb9a47b82009-02-23 08:49:38 +00005812 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5813 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5814 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005815
5816 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5817 // using a single extract together, load it and store it.
5818 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005819 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005820 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005821 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005822 DAG.getIntPtrConstant(i));
5823 continue;
5824 }
5825
Nate Begemanb9a47b82009-02-23 08:49:38 +00005826 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005827 // source byte is not also odd, shift the extracted word left 8 bits
5828 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005829 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005830 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 DAG.getIntPtrConstant(Elt1 / 2));
5832 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005834 DAG.getConstant(8,
5835 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005836 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5838 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005839 }
5840 // If Elt0 is defined, extract it from the appropriate source. If the
5841 // source byte is not also even, shift the extracted word right 8 bits. If
5842 // Elt1 was also defined, OR the extracted values together before
5843 // inserting them in the result.
5844 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005845 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005846 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5847 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005849 DAG.getConstant(8,
5850 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005851 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005852 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5853 DAG.getConstant(0x00FF, MVT::i16));
5854 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 : InsElt0;
5856 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005858 DAG.getIntPtrConstant(i));
5859 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005860 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005861}
5862
Evan Cheng7a831ce2007-12-15 03:00:47 +00005863/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005864/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005865/// done when every pair / quad of shuffle mask elements point to elements in
5866/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005867/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005868static
Nate Begeman9008ca62009-04-27 18:41:29 +00005869SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005870 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005871 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005872 SDValue V1 = SVOp->getOperand(0);
5873 SDValue V2 = SVOp->getOperand(1);
5874 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005875 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005876 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005877 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005878 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005879 case MVT::v4f32: NewVT = MVT::v2f64; break;
5880 case MVT::v4i32: NewVT = MVT::v2i64; break;
5881 case MVT::v8i16: NewVT = MVT::v4i32; break;
5882 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005883 }
5884
Nate Begeman9008ca62009-04-27 18:41:29 +00005885 int Scale = NumElems / NewWidth;
5886 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005887 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005888 int StartIdx = -1;
5889 for (int j = 0; j < Scale; ++j) {
5890 int EltIdx = SVOp->getMaskElt(i+j);
5891 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005892 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005893 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005894 StartIdx = EltIdx - (EltIdx % Scale);
5895 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005896 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005897 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005898 if (StartIdx == -1)
5899 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005900 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005901 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005902 }
5903
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005904 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5905 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005906 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005907}
5908
Evan Chengd880b972008-05-09 21:53:03 +00005909/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005910///
Owen Andersone50ed302009-08-10 22:56:29 +00005911static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005912 SDValue SrcOp, SelectionDAG &DAG,
5913 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005914 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005915 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005916 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005917 LD = dyn_cast<LoadSDNode>(SrcOp);
5918 if (!LD) {
5919 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5920 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005921 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005922 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005923 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005924 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005925 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005926 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005927 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005928 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005929 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5930 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5931 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005932 SrcOp.getOperand(0)
5933 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005934 }
5935 }
5936 }
5937
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005938 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005939 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005940 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005941 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005942}
5943
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005944/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5945/// shuffle node referes to only one lane in the sources.
5946static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5947 EVT VT = SVOp->getValueType(0);
5948 int NumElems = VT.getVectorNumElements();
5949 int HalfSize = NumElems/2;
5950 SmallVector<int, 16> M;
5951 SVOp->getMask(M);
5952 bool MatchA = false, MatchB = false;
5953
5954 for (int l = 0; l < NumElems*2; l += HalfSize) {
5955 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5956 MatchA = true;
5957 break;
5958 }
5959 }
5960
5961 for (int l = 0; l < NumElems*2; l += HalfSize) {
5962 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5963 MatchB = true;
5964 break;
5965 }
5966 }
5967
5968 return MatchA && MatchB;
5969}
5970
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005971/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5972/// which could not be matched by any known target speficic shuffle
5973static SDValue
5974LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005975 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5976 // If each half of a vector shuffle node referes to only one lane in the
5977 // source vectors, extract each used 128-bit lane and shuffle them using
5978 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5979 // the work to the legalizer.
5980 DebugLoc dl = SVOp->getDebugLoc();
5981 EVT VT = SVOp->getValueType(0);
5982 int NumElems = VT.getVectorNumElements();
5983 int HalfSize = NumElems/2;
5984
5985 // Extract the reference for each half
5986 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5987 int FstVecOpNum = 0, SndVecOpNum = 0;
5988 for (int i = 0; i < HalfSize; ++i) {
5989 int Elt = SVOp->getMaskElt(i);
5990 if (SVOp->getMaskElt(i) < 0)
5991 continue;
5992 FstVecOpNum = Elt/NumElems;
5993 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5994 break;
5995 }
5996 for (int i = HalfSize; i < NumElems; ++i) {
5997 int Elt = SVOp->getMaskElt(i);
5998 if (SVOp->getMaskElt(i) < 0)
5999 continue;
6000 SndVecOpNum = Elt/NumElems;
6001 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6002 break;
6003 }
6004
6005 // Extract the subvectors
6006 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6007 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6008 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6009 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6010
6011 // Generate 128-bit shuffles
6012 SmallVector<int, 16> MaskV1, MaskV2;
6013 for (int i = 0; i < HalfSize; ++i) {
6014 int Elt = SVOp->getMaskElt(i);
6015 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6016 }
6017 for (int i = HalfSize; i < NumElems; ++i) {
6018 int Elt = SVOp->getMaskElt(i);
6019 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6020 }
6021
6022 EVT NVT = V1.getValueType();
6023 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6024 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6025
6026 // Concatenate the result back
6027 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6028 DAG.getConstant(0, MVT::i32), DAG, dl);
6029 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6030 DAG, dl);
6031 }
6032
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006033 return SDValue();
6034}
6035
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006036/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6037/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006038static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006039LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006040 SDValue V1 = SVOp->getOperand(0);
6041 SDValue V2 = SVOp->getOperand(1);
6042 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006043 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006044
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006045 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6046
Evan Chengace3c172008-07-22 21:13:36 +00006047 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006048 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006049 SmallVector<int, 8> Mask1(4U, -1);
6050 SmallVector<int, 8> PermMask;
6051 SVOp->getMask(PermMask);
6052
Evan Chengace3c172008-07-22 21:13:36 +00006053 unsigned NumHi = 0;
6054 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006055 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006056 int Idx = PermMask[i];
6057 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006058 Locs[i] = std::make_pair(-1, -1);
6059 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006060 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6061 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006062 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006063 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006064 NumLo++;
6065 } else {
6066 Locs[i] = std::make_pair(1, NumHi);
6067 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006068 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006069 NumHi++;
6070 }
6071 }
6072 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006073
Evan Chengace3c172008-07-22 21:13:36 +00006074 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006075 // If no more than two elements come from either vector. This can be
6076 // implemented with two shuffles. First shuffle gather the elements.
6077 // The second shuffle, which takes the first shuffle as both of its
6078 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006079 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006080
Nate Begeman9008ca62009-04-27 18:41:29 +00006081 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006082
Evan Chengace3c172008-07-22 21:13:36 +00006083 for (unsigned i = 0; i != 4; ++i) {
6084 if (Locs[i].first == -1)
6085 continue;
6086 else {
6087 unsigned Idx = (i < 2) ? 0 : 4;
6088 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006089 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006090 }
6091 }
6092
Nate Begeman9008ca62009-04-27 18:41:29 +00006093 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006094 } else if (NumLo == 3 || NumHi == 3) {
6095 // Otherwise, we must have three elements from one vector, call it X, and
6096 // one element from the other, call it Y. First, use a shufps to build an
6097 // intermediate vector with the one element from Y and the element from X
6098 // that will be in the same half in the final destination (the indexes don't
6099 // matter). Then, use a shufps to build the final vector, taking the half
6100 // containing the element from Y from the intermediate, and the other half
6101 // from X.
6102 if (NumHi == 3) {
6103 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006104 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006105 std::swap(V1, V2);
6106 }
6107
6108 // Find the element from V2.
6109 unsigned HiIndex;
6110 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006111 int Val = PermMask[HiIndex];
6112 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006113 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006114 if (Val >= 4)
6115 break;
6116 }
6117
Nate Begeman9008ca62009-04-27 18:41:29 +00006118 Mask1[0] = PermMask[HiIndex];
6119 Mask1[1] = -1;
6120 Mask1[2] = PermMask[HiIndex^1];
6121 Mask1[3] = -1;
6122 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006123
6124 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006125 Mask1[0] = PermMask[0];
6126 Mask1[1] = PermMask[1];
6127 Mask1[2] = HiIndex & 1 ? 6 : 4;
6128 Mask1[3] = HiIndex & 1 ? 4 : 6;
6129 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006130 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006131 Mask1[0] = HiIndex & 1 ? 2 : 0;
6132 Mask1[1] = HiIndex & 1 ? 0 : 2;
6133 Mask1[2] = PermMask[2];
6134 Mask1[3] = PermMask[3];
6135 if (Mask1[2] >= 0)
6136 Mask1[2] += 4;
6137 if (Mask1[3] >= 0)
6138 Mask1[3] += 4;
6139 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006140 }
Evan Chengace3c172008-07-22 21:13:36 +00006141 }
6142
6143 // Break it into (shuffle shuffle_hi, shuffle_lo).
6144 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006145 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006146 SmallVector<int,8> LoMask(4U, -1);
6147 SmallVector<int,8> HiMask(4U, -1);
6148
6149 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006150 unsigned MaskIdx = 0;
6151 unsigned LoIdx = 0;
6152 unsigned HiIdx = 2;
6153 for (unsigned i = 0; i != 4; ++i) {
6154 if (i == 2) {
6155 MaskPtr = &HiMask;
6156 MaskIdx = 1;
6157 LoIdx = 0;
6158 HiIdx = 2;
6159 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006160 int Idx = PermMask[i];
6161 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006162 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006163 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006164 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006165 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006166 LoIdx++;
6167 } else {
6168 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006169 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006170 HiIdx++;
6171 }
6172 }
6173
Nate Begeman9008ca62009-04-27 18:41:29 +00006174 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6175 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6176 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006177 for (unsigned i = 0; i != 4; ++i) {
6178 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006179 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006180 } else {
6181 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006182 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006183 }
6184 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006185 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006186}
6187
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006188static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006189 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006190 V = V.getOperand(0);
6191 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6192 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006193 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6194 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6195 // BUILD_VECTOR (load), undef
6196 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006197 if (MayFoldLoad(V))
6198 return true;
6199 return false;
6200}
6201
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006202// FIXME: the version above should always be used. Since there's
6203// a bug where several vector shuffles can't be folded because the
6204// DAG is not updated during lowering and a node claims to have two
6205// uses while it only has one, use this version, and let isel match
6206// another instruction if the load really happens to have more than
6207// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006208// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006209static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006210 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006211 V = V.getOperand(0);
6212 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6213 V = V.getOperand(0);
6214 if (ISD::isNormalLoad(V.getNode()))
6215 return true;
6216 return false;
6217}
6218
6219/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6220/// a vector extract, and if both can be later optimized into a single load.
6221/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6222/// here because otherwise a target specific shuffle node is going to be
6223/// emitted for this shuffle, and the optimization not done.
6224/// FIXME: This is probably not the best approach, but fix the problem
6225/// until the right path is decided.
6226static
6227bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6228 const TargetLowering &TLI) {
6229 EVT VT = V.getValueType();
6230 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6231
6232 // Be sure that the vector shuffle is present in a pattern like this:
6233 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6234 if (!V.hasOneUse())
6235 return false;
6236
6237 SDNode *N = *V.getNode()->use_begin();
6238 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6239 return false;
6240
6241 SDValue EltNo = N->getOperand(1);
6242 if (!isa<ConstantSDNode>(EltNo))
6243 return false;
6244
6245 // If the bit convert changed the number of elements, it is unsafe
6246 // to examine the mask.
6247 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006248 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006249 EVT SrcVT = V.getOperand(0).getValueType();
6250 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6251 return false;
6252 V = V.getOperand(0);
6253 HasShuffleIntoBitcast = true;
6254 }
6255
6256 // Select the input vector, guarding against out of range extract vector.
6257 unsigned NumElems = VT.getVectorNumElements();
6258 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6259 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6260 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6261
6262 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006263 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006264 V = V.getOperand(0);
6265
Craig Toppera51bb3a2012-01-02 08:46:48 +00006266 if (!ISD::isNormalLoad(V.getNode()))
6267 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006268
Craig Toppera51bb3a2012-01-02 08:46:48 +00006269 // Is the original load suitable?
6270 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006271
Craig Toppera51bb3a2012-01-02 08:46:48 +00006272 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6273 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006274
Craig Toppera51bb3a2012-01-02 08:46:48 +00006275 if (!HasShuffleIntoBitcast)
6276 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006277
Craig Toppera51bb3a2012-01-02 08:46:48 +00006278 // If there's a bitcast before the shuffle, check if the load type and
6279 // alignment is valid.
6280 unsigned Align = LN0->getAlignment();
6281 unsigned NewAlign =
6282 TLI.getTargetData()->getABITypeAlignment(
6283 VT.getTypeForEVT(*DAG.getContext()));
6284
6285 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6286 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006287
6288 return true;
6289}
6290
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006291static
Evan Cheng835580f2010-10-07 20:50:20 +00006292SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6293 EVT VT = Op.getValueType();
6294
6295 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006296 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6297 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006298 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6299 V1, DAG));
6300}
6301
6302static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006303SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006304 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006305 SDValue V1 = Op.getOperand(0);
6306 SDValue V2 = Op.getOperand(1);
6307 EVT VT = Op.getValueType();
6308
6309 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6310
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006311 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006312 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6313
Evan Cheng0899f5c2011-08-31 02:05:24 +00006314 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6315 return DAG.getNode(ISD::BITCAST, dl, VT,
6316 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6317 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6318 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006319}
6320
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006321static
6322SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6323 SDValue V1 = Op.getOperand(0);
6324 SDValue V2 = Op.getOperand(1);
6325 EVT VT = Op.getValueType();
6326
6327 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6328 "unsupported shuffle type");
6329
6330 if (V2.getOpcode() == ISD::UNDEF)
6331 V2 = V1;
6332
6333 // v4i32 or v4f32
6334 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6335}
6336
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006337static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006338SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006339 SDValue V1 = Op.getOperand(0);
6340 SDValue V2 = Op.getOperand(1);
6341 EVT VT = Op.getValueType();
6342 unsigned NumElems = VT.getVectorNumElements();
6343
6344 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6345 // operand of these instructions is only memory, so check if there's a
6346 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6347 // same masks.
6348 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006349
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006350 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006351 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006352 CanFoldLoad = true;
6353
6354 // When V1 is a load, it can be folded later into a store in isel, example:
6355 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6356 // turns into:
6357 // (MOVLPSmr addr:$src1, VR128:$src2)
6358 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006359 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006360 CanFoldLoad = true;
6361
Dan Gohman65fd6562011-11-03 21:49:52 +00006362 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006363 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006364 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006365 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6366
6367 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006368 // If we don't care about the second element, procede to use movss.
6369 if (SVOp->getMaskElt(1) != -1)
6370 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006371 }
6372
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006373 // movl and movlp will both match v2i64, but v2i64 is never matched by
6374 // movl earlier because we make it strict to avoid messing with the movlp load
6375 // folding logic (see the code above getMOVLP call). Match it here then,
6376 // this is horrible, but will stay like this until we move all shuffle
6377 // matching to x86 specific nodes. Note that for the 1st condition all
6378 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006379 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006380 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6381 // as to remove this logic from here, as much as possible
6382 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006383 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006384 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006385 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006386
6387 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6388
6389 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006390 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006391 X86::getShuffleSHUFImmediate(SVOp), DAG);
6392}
6393
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006394static
6395SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006396 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006397 const X86Subtarget *Subtarget) {
6398 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6399 EVT VT = Op.getValueType();
6400 DebugLoc dl = Op.getDebugLoc();
6401 SDValue V1 = Op.getOperand(0);
6402 SDValue V2 = Op.getOperand(1);
6403
6404 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006405 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006406
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006407 // Handle splat operations
6408 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006409 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006410 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006411 // Special case, this is the only place now where it's allowed to return
6412 // a vector_shuffle operation without using a target specific node, because
6413 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6414 // this be moved to DAGCombine instead?
6415 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006416 return Op;
6417
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006418 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006419 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006420 if (Subtarget->hasAVX() && LD.getNode())
6421 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006422
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006423 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006424 if ((Size == 128 && NumElem <= 4) ||
6425 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006426 return SDValue();
6427
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006428 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006429 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006430 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006431
6432 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6433 // do it!
6434 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6435 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6436 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006437 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006438 } else if ((VT == MVT::v4i32 ||
6439 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006440 // FIXME: Figure out a cleaner way to do this.
6441 // Try to make use of movq to zero out the top part.
6442 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6443 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6444 if (NewOp.getNode()) {
6445 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6446 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6447 DAG, Subtarget, dl);
6448 }
6449 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6450 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6451 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6452 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6453 DAG, Subtarget, dl);
6454 }
6455 }
6456 return SDValue();
6457}
6458
Dan Gohman475871a2008-07-27 21:46:04 +00006459SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006460X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006461 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006462 SDValue V1 = Op.getOperand(0);
6463 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006464 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006465 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006466 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006467 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006468 bool V1IsSplat = false;
6469 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006470 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006471 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006472 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006473 MachineFunction &MF = DAG.getMachineFunction();
6474 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006475
Craig Topper3426a3e2011-11-14 06:46:21 +00006476 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006477
Craig Topper38034c52011-11-26 22:55:48 +00006478 assert(V1.getOpcode() != ISD::UNDEF && "Op 1 of shuffle should not be undef");
6479
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006480 // Vector shuffle lowering takes 3 steps:
6481 //
6482 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6483 // narrowing and commutation of operands should be handled.
6484 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6485 // shuffle nodes.
6486 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6487 // so the shuffle can be broken into other shuffles and the legalizer can
6488 // try the lowering again.
6489 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006490 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006491 // be matched during isel, all of them must be converted to a target specific
6492 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006493
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006494 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6495 // narrowing and commutation of operands should be handled. The actual code
6496 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006497 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006498 if (NewOp.getNode())
6499 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006500
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006501 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6502 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006503 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006504 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006505 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006506 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006507
Craig Topperd0a31172012-01-10 06:37:29 +00006508 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006509 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006510 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006511
Dale Johannesen0488fb62010-09-30 23:57:10 +00006512 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006513 return getMOVHighToLow(Op, dl, DAG);
6514
6515 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006516 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006517 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006518 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006519
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006520 if (X86::isPSHUFDMask(SVOp)) {
6521 // The actual implementation will match the mask in the if above and then
6522 // during isel it can match several different instructions, not only pshufd
6523 // as its name says, sad but true, emulate the behavior for now...
6524 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6525 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6526
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006527 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6528
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006529 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006530 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6531
Craig Topperb3982da2011-12-31 23:50:21 +00006532 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006533 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006534 }
Eric Christopherfd179292009-08-27 18:07:15 +00006535
Evan Chengf26ffe92008-05-29 08:22:04 +00006536 // Check if this can be converted into a logical shift.
6537 bool isLeft = false;
6538 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006539 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006540 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006541 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006542 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006543 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006544 EVT EltVT = VT.getVectorElementType();
6545 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006546 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006547 }
Eric Christopherfd179292009-08-27 18:07:15 +00006548
Nate Begeman9008ca62009-04-27 18:41:29 +00006549 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006550 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006551 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006552 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006553 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006554 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6555
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006556 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006557 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6558 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006559 }
Eric Christopherfd179292009-08-27 18:07:15 +00006560
Nate Begeman9008ca62009-04-27 18:41:29 +00006561 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006562 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006563 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006564
Dale Johannesen0488fb62010-09-30 23:57:10 +00006565 if (X86::isMOVHLPSMask(SVOp))
6566 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006567
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006568 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006569 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006570
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006571 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006572 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006573
Dale Johannesen0488fb62010-09-30 23:57:10 +00006574 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006575 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006576
Nate Begeman9008ca62009-04-27 18:41:29 +00006577 if (ShouldXformToMOVHLPS(SVOp) ||
6578 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6579 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006580
Evan Chengf26ffe92008-05-29 08:22:04 +00006581 if (isShift) {
6582 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006583 EVT EltVT = VT.getVectorElementType();
6584 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006585 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006586 }
Eric Christopherfd179292009-08-27 18:07:15 +00006587
Evan Cheng9eca5e82006-10-25 21:49:50 +00006588 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006589 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6590 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006591 V1IsSplat = isSplatVector(V1.getNode());
6592 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006593
Chris Lattner8a594482007-11-25 00:24:49 +00006594 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006595 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006596 Op = CommuteVectorShuffle(SVOp, DAG);
6597 SVOp = cast<ShuffleVectorSDNode>(Op);
6598 V1 = SVOp->getOperand(0);
6599 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006600 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006601 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006602 }
6603
Craig Topperbeabc6c2011-12-05 06:56:46 +00006604 SmallVector<int, 32> M;
6605 SVOp->getMask(M);
6606
6607 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006608 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006609 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006610 return V1;
6611 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6612 // the instruction selector will not match, so get a canonical MOVL with
6613 // swapped operands to undo the commute.
6614 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006615 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006616
Craig Topperbeabc6c2011-12-05 06:56:46 +00006617 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006618 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006619
Craig Topperbeabc6c2011-12-05 06:56:46 +00006620 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006621 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006622
Evan Cheng9bbbb982006-10-25 20:48:19 +00006623 if (V2IsSplat) {
6624 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006625 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006626 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006627 SDValue NewMask = NormalizeMask(SVOp, DAG);
6628 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6629 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006630 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006631 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006632 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006633 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006634 }
6635 }
6636 }
6637
Evan Cheng9eca5e82006-10-25 21:49:50 +00006638 if (Commuted) {
6639 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006640 // FIXME: this seems wrong.
6641 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6642 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006643
Craig Topperc0d82852011-11-22 00:44:41 +00006644 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006645 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006646
Craig Topperc0d82852011-11-22 00:44:41 +00006647 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006648 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006649 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006650
Nate Begeman9008ca62009-04-27 18:41:29 +00006651 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1ff73d72011-12-06 04:59:07 +00006652 if (!V2IsUndef && (isSHUFPMask(M, VT, /* Commuted */ true) ||
6653 isVSHUFPYMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006654 return CommuteVectorShuffle(SVOp, DAG);
6655
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006656 // The checks below are all present in isShuffleMaskLegal, but they are
6657 // inlined here right now to enable us to directly emit target specific
6658 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006659
Craig Topperd0a31172012-01-10 06:37:29 +00006660 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006661 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006662 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006663 DAG);
6664
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006665 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6666 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006667 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006668 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006669 }
6670
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006671 if (isPSHUFHWMask(M, VT))
6672 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6673 X86::getShufflePSHUFHWImmediate(SVOp),
6674 DAG);
6675
6676 if (isPSHUFLWMask(M, VT))
6677 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6678 X86::getShufflePSHUFLWImmediate(SVOp),
6679 DAG);
6680
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006681 if (isSHUFPMask(M, VT))
Craig Topperb3982da2011-12-31 23:50:21 +00006682 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006683 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006684
Craig Topper94438ba2011-12-16 08:06:31 +00006685 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006686 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006687 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006688 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006689
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006690 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006691 // Generate target specific nodes for 128 or 256-bit shuffles only
6692 // supported in the AVX instruction set.
6693 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006694
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006695 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006696 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006697 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6698
Craig Topper70b883b2011-11-28 10:14:51 +00006699 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006700 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006701 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006702 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006703
Craig Topper70b883b2011-11-28 10:14:51 +00006704 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006705 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006706 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006707 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006708
Craig Topper70b883b2011-11-28 10:14:51 +00006709 // Handle VSHUFPS/DY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006710 if (isVSHUFPYMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006711 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006712 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006713
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006714 //===--------------------------------------------------------------------===//
6715 // Since no target specific shuffle was selected for this generic one,
6716 // lower it into other known shuffles. FIXME: this isn't true yet, but
6717 // this is the plan.
6718 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006719
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006720 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6721 if (VT == MVT::v8i16) {
6722 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6723 if (NewOp.getNode())
6724 return NewOp;
6725 }
6726
6727 if (VT == MVT::v16i8) {
6728 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6729 if (NewOp.getNode())
6730 return NewOp;
6731 }
6732
6733 // Handle all 128-bit wide vectors with 4 elements, and match them with
6734 // several different shuffle types.
6735 if (NumElems == 4 && VT.getSizeInBits() == 128)
6736 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6737
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006738 // Handle general 256-bit shuffles
6739 if (VT.is256BitVector())
6740 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6741
Dan Gohman475871a2008-07-27 21:46:04 +00006742 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006743}
6744
Dan Gohman475871a2008-07-27 21:46:04 +00006745SDValue
6746X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006747 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006748 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006749 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006750
6751 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6752 return SDValue();
6753
Duncan Sands83ec4b62008-06-06 12:08:01 +00006754 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006755 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006756 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006757 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006758 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006759 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006760 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006761 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6762 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6763 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006764 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6765 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006766 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006767 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006768 Op.getOperand(0)),
6769 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006770 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006771 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006772 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006773 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006774 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006775 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006776 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6777 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006778 // result has a single use which is a store or a bitcast to i32. And in
6779 // the case of a store, it's not worth it if the index is a constant 0,
6780 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006781 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006782 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006783 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006784 if ((User->getOpcode() != ISD::STORE ||
6785 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6786 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006787 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006788 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006789 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006790 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006791 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006792 Op.getOperand(0)),
6793 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006794 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006795 } else if (VT == MVT::i32 || VT == MVT::i64) {
6796 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006797 if (isa<ConstantSDNode>(Op.getOperand(1)))
6798 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006799 }
Dan Gohman475871a2008-07-27 21:46:04 +00006800 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006801}
6802
6803
Dan Gohman475871a2008-07-27 21:46:04 +00006804SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006805X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6806 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006807 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006808 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809
David Greene74a579d2011-02-10 16:57:36 +00006810 SDValue Vec = Op.getOperand(0);
6811 EVT VecVT = Vec.getValueType();
6812
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006813 // If this is a 256-bit vector result, first extract the 128-bit vector and
6814 // then extract the element from the 128-bit vector.
6815 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006816 DebugLoc dl = Op.getNode()->getDebugLoc();
6817 unsigned NumElems = VecVT.getVectorNumElements();
6818 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006819 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6820
6821 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006822 bool Upper = IdxVal >= NumElems/2;
6823 Vec = Extract128BitVector(Vec,
6824 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006825
David Greene74a579d2011-02-10 16:57:36 +00006826 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006827 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006828 }
6829
6830 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6831
Craig Topperd0a31172012-01-10 06:37:29 +00006832 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006833 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006834 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006835 return Res;
6836 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006837
Owen Andersone50ed302009-08-10 22:56:29 +00006838 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006839 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006840 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006841 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006842 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006843 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006844 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006845 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6846 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006847 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006848 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006849 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006850 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006851 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006852 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006853 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006854 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006856 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006857 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006858 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006859 if (Idx == 0)
6860 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006861
Evan Cheng0db9fe62006-04-25 20:13:52 +00006862 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006863 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006864 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006865 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006866 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006867 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006868 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006869 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006870 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6871 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6872 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006873 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006874 if (Idx == 0)
6875 return Op;
6876
6877 // UNPCKHPD the element to the lowest double word, then movsd.
6878 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6879 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006880 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006881 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006882 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006883 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006884 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006885 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006886 }
6887
Dan Gohman475871a2008-07-27 21:46:04 +00006888 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006889}
6890
Dan Gohman475871a2008-07-27 21:46:04 +00006891SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006892X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6893 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006894 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006895 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006896 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006897
Dan Gohman475871a2008-07-27 21:46:04 +00006898 SDValue N0 = Op.getOperand(0);
6899 SDValue N1 = Op.getOperand(1);
6900 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006901
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006902 if (VT.getSizeInBits() == 256)
6903 return SDValue();
6904
Dan Gohman8a55ce42009-09-23 21:02:20 +00006905 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006906 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006907 unsigned Opc;
6908 if (VT == MVT::v8i16)
6909 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006910 else if (VT == MVT::v16i8)
6911 Opc = X86ISD::PINSRB;
6912 else
6913 Opc = X86ISD::PINSRB;
6914
Nate Begeman14d12ca2008-02-11 04:19:36 +00006915 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6916 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006917 if (N1.getValueType() != MVT::i32)
6918 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6919 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006920 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006921 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006922 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006923 // Bits [7:6] of the constant are the source select. This will always be
6924 // zero here. The DAG Combiner may combine an extract_elt index into these
6925 // bits. For example (insert (extract, 3), 2) could be matched by putting
6926 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006927 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006928 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006929 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006930 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006931 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006932 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006933 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006934 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006935 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6936 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006937 // PINSR* works with constant index.
6938 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006939 }
Dan Gohman475871a2008-07-27 21:46:04 +00006940 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006941}
6942
Dan Gohman475871a2008-07-27 21:46:04 +00006943SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006944X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006945 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006946 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006947
David Greene6b381262011-02-09 15:32:06 +00006948 DebugLoc dl = Op.getDebugLoc();
6949 SDValue N0 = Op.getOperand(0);
6950 SDValue N1 = Op.getOperand(1);
6951 SDValue N2 = Op.getOperand(2);
6952
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006953 // If this is a 256-bit vector result, first extract the 128-bit vector,
6954 // insert the element into the extracted half and then place it back.
6955 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006956 if (!isa<ConstantSDNode>(N2))
6957 return SDValue();
6958
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006959 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006960 unsigned NumElems = VT.getVectorNumElements();
6961 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006962 bool Upper = IdxVal >= NumElems/2;
6963 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6964 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006965
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006966 // Insert the element into the desired half.
6967 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6968 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006969
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006970 // Insert the changed part back to the 256-bit vector
6971 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006972 }
6973
Craig Topperd0a31172012-01-10 06:37:29 +00006974 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006975 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6976
Dan Gohman8a55ce42009-09-23 21:02:20 +00006977 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006978 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006979
Dan Gohman8a55ce42009-09-23 21:02:20 +00006980 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006981 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6982 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006983 if (N1.getValueType() != MVT::i32)
6984 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6985 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006986 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006987 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006988 }
Dan Gohman475871a2008-07-27 21:46:04 +00006989 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006990}
6991
Dan Gohman475871a2008-07-27 21:46:04 +00006992SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006993X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006994 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006995 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006996 EVT OpVT = Op.getValueType();
6997
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006998 // If this is a 256-bit vector result, first insert into a 128-bit
6999 // vector and then insert into the 256-bit vector.
7000 if (OpVT.getSizeInBits() > 128) {
7001 // Insert into a 128-bit vector.
7002 EVT VT128 = EVT::getVectorVT(*Context,
7003 OpVT.getVectorElementType(),
7004 OpVT.getVectorNumElements() / 2);
7005
7006 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7007
7008 // Insert the 128-bit vector.
7009 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7010 DAG.getConstant(0, MVT::i32),
7011 DAG, dl);
7012 }
7013
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007014 if (Op.getValueType() == MVT::v1i64 &&
7015 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007016 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007017
Owen Anderson825b72b2009-08-11 20:47:22 +00007018 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007019 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7020 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007021 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007022 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007023}
7024
David Greene91585092011-01-26 15:38:49 +00007025// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7026// a simple subregister reference or explicit instructions to grab
7027// upper bits of a vector.
7028SDValue
7029X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7030 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007031 DebugLoc dl = Op.getNode()->getDebugLoc();
7032 SDValue Vec = Op.getNode()->getOperand(0);
7033 SDValue Idx = Op.getNode()->getOperand(1);
7034
7035 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7036 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7037 return Extract128BitVector(Vec, Idx, DAG, dl);
7038 }
David Greene91585092011-01-26 15:38:49 +00007039 }
7040 return SDValue();
7041}
7042
David Greenecfe33c42011-01-26 19:13:22 +00007043// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7044// simple superregister reference or explicit instructions to insert
7045// the upper bits of a vector.
7046SDValue
7047X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7048 if (Subtarget->hasAVX()) {
7049 DebugLoc dl = Op.getNode()->getDebugLoc();
7050 SDValue Vec = Op.getNode()->getOperand(0);
7051 SDValue SubVec = Op.getNode()->getOperand(1);
7052 SDValue Idx = Op.getNode()->getOperand(2);
7053
7054 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7055 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007056 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007057 }
7058 }
7059 return SDValue();
7060}
7061
Bill Wendling056292f2008-09-16 21:48:12 +00007062// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7063// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7064// one of the above mentioned nodes. It has to be wrapped because otherwise
7065// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7066// be used to form addressing mode. These wrapped nodes will be selected
7067// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007068SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007069X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007070 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007071
Chris Lattner41621a22009-06-26 19:22:52 +00007072 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7073 // global base reg.
7074 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007075 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007076 CodeModel::Model M = getTargetMachine().getCodeModel();
7077
Chris Lattner4f066492009-07-11 20:29:19 +00007078 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007079 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007080 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007081 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007082 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007083 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007084 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007085
Evan Cheng1606e8e2009-03-13 07:51:59 +00007086 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007087 CP->getAlignment(),
7088 CP->getOffset(), OpFlag);
7089 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007090 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007091 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007092 if (OpFlag) {
7093 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007094 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007095 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007096 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007097 }
7098
7099 return Result;
7100}
7101
Dan Gohmand858e902010-04-17 15:26:15 +00007102SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007103 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007104
Chris Lattner18c59872009-06-27 04:16:01 +00007105 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7106 // global base reg.
7107 unsigned char OpFlag = 0;
7108 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007109 CodeModel::Model M = getTargetMachine().getCodeModel();
7110
Chris Lattner4f066492009-07-11 20:29:19 +00007111 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007112 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007113 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007114 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007115 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007116 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007117 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007118
Chris Lattner18c59872009-06-27 04:16:01 +00007119 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7120 OpFlag);
7121 DebugLoc DL = JT->getDebugLoc();
7122 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007123
Chris Lattner18c59872009-06-27 04:16:01 +00007124 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007125 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007126 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7127 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007128 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007129 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007130
Chris Lattner18c59872009-06-27 04:16:01 +00007131 return Result;
7132}
7133
7134SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007135X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007136 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007137
Chris Lattner18c59872009-06-27 04:16:01 +00007138 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7139 // global base reg.
7140 unsigned char OpFlag = 0;
7141 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007142 CodeModel::Model M = getTargetMachine().getCodeModel();
7143
Chris Lattner4f066492009-07-11 20:29:19 +00007144 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007145 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7146 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7147 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007148 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007149 } else if (Subtarget->isPICStyleGOT()) {
7150 OpFlag = X86II::MO_GOT;
7151 } else if (Subtarget->isPICStyleStubPIC()) {
7152 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7153 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7154 OpFlag = X86II::MO_DARWIN_NONLAZY;
7155 }
Eric Christopherfd179292009-08-27 18:07:15 +00007156
Chris Lattner18c59872009-06-27 04:16:01 +00007157 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007158
Chris Lattner18c59872009-06-27 04:16:01 +00007159 DebugLoc DL = Op.getDebugLoc();
7160 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007161
7162
Chris Lattner18c59872009-06-27 04:16:01 +00007163 // With PIC, the address is actually $g + Offset.
7164 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007165 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007166 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7167 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007168 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007169 Result);
7170 }
Eric Christopherfd179292009-08-27 18:07:15 +00007171
Eli Friedman586272d2011-08-11 01:48:05 +00007172 // For symbols that require a load from a stub to get the address, emit the
7173 // load.
7174 if (isGlobalStubReference(OpFlag))
7175 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007176 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007177
Chris Lattner18c59872009-06-27 04:16:01 +00007178 return Result;
7179}
7180
Dan Gohman475871a2008-07-27 21:46:04 +00007181SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007182X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007183 // Create the TargetBlockAddressAddress node.
7184 unsigned char OpFlags =
7185 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007186 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007187 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007188 DebugLoc dl = Op.getDebugLoc();
7189 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7190 /*isTarget=*/true, OpFlags);
7191
Dan Gohmanf705adb2009-10-30 01:28:02 +00007192 if (Subtarget->isPICStyleRIPRel() &&
7193 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007194 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7195 else
7196 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007197
Dan Gohman29cbade2009-11-20 23:18:13 +00007198 // With PIC, the address is actually $g + Offset.
7199 if (isGlobalRelativeToPICBase(OpFlags)) {
7200 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7201 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7202 Result);
7203 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007204
7205 return Result;
7206}
7207
7208SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007209X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007210 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007211 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007212 // Create the TargetGlobalAddress node, folding in the constant
7213 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007214 unsigned char OpFlags =
7215 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007216 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007217 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007218 if (OpFlags == X86II::MO_NO_FLAG &&
7219 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007220 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007221 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007222 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007223 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007224 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007225 }
Eric Christopherfd179292009-08-27 18:07:15 +00007226
Chris Lattner4f066492009-07-11 20:29:19 +00007227 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007228 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007229 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7230 else
7231 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007232
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007233 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007234 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007235 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7236 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007237 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007239
Chris Lattner36c25012009-07-10 07:34:39 +00007240 // For globals that require a load from a stub to get the address, emit the
7241 // load.
7242 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007243 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007244 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007245
Dan Gohman6520e202008-10-18 02:06:02 +00007246 // If there was a non-zero offset that we didn't fold, create an explicit
7247 // addition for it.
7248 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007249 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007250 DAG.getConstant(Offset, getPointerTy()));
7251
Evan Cheng0db9fe62006-04-25 20:13:52 +00007252 return Result;
7253}
7254
Evan Chengda43bcf2008-09-24 00:05:32 +00007255SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007256X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007257 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007258 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007259 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007260}
7261
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007262static SDValue
7263GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007264 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007265 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007266 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007267 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007268 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007269 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007270 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007271 GA->getOffset(),
7272 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007273 if (InFlag) {
7274 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007275 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007276 } else {
7277 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007278 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007279 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007280
7281 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007282 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007283
Rafael Espindola15f1b662009-04-24 12:59:40 +00007284 SDValue Flag = Chain.getValue(1);
7285 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007286}
7287
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007288// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007289static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007290LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007291 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007292 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007293 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7294 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007295 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007296 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007297 InFlag = Chain.getValue(1);
7298
Chris Lattnerb903bed2009-06-26 21:20:29 +00007299 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007300}
7301
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007302// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007303static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007304LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007305 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007306 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7307 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007308}
7309
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007310// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7311// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007312static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007313 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007314 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007315 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007316
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007317 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7318 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7319 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007320
Michael J. Spencerec38de22010-10-10 22:04:20 +00007321 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007322 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007323 MachinePointerInfo(Ptr),
7324 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007325
Chris Lattnerb903bed2009-06-26 21:20:29 +00007326 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007327 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7328 // initialexec.
7329 unsigned WrapperKind = X86ISD::Wrapper;
7330 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007331 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007332 } else if (is64Bit) {
7333 assert(model == TLSModel::InitialExec);
7334 OperandFlags = X86II::MO_GOTTPOFF;
7335 WrapperKind = X86ISD::WrapperRIP;
7336 } else {
7337 assert(model == TLSModel::InitialExec);
7338 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007339 }
Eric Christopherfd179292009-08-27 18:07:15 +00007340
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007341 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7342 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007343 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007344 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007345 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007346 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007347
Rafael Espindola9a580232009-02-27 13:37:18 +00007348 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007349 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007350 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007351
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007352 // The address of the thread local variable is the add of the thread
7353 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007354 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007355}
7356
Dan Gohman475871a2008-07-27 21:46:04 +00007357SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007358X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007359
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007360 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007361 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007362
Eric Christopher30ef0e52010-06-03 04:07:48 +00007363 if (Subtarget->isTargetELF()) {
7364 // TODO: implement the "local dynamic" model
7365 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007366
Eric Christopher30ef0e52010-06-03 04:07:48 +00007367 // If GV is an alias then use the aliasee for determining
7368 // thread-localness.
7369 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7370 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007371
7372 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007373 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007374
Eric Christopher30ef0e52010-06-03 04:07:48 +00007375 switch (model) {
7376 case TLSModel::GeneralDynamic:
7377 case TLSModel::LocalDynamic: // not implemented
7378 if (Subtarget->is64Bit())
7379 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7380 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007381
Eric Christopher30ef0e52010-06-03 04:07:48 +00007382 case TLSModel::InitialExec:
7383 case TLSModel::LocalExec:
7384 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7385 Subtarget->is64Bit());
7386 }
7387 } else if (Subtarget->isTargetDarwin()) {
7388 // Darwin only has one model of TLS. Lower to that.
7389 unsigned char OpFlag = 0;
7390 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7391 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007392
Eric Christopher30ef0e52010-06-03 04:07:48 +00007393 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7394 // global base reg.
7395 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7396 !Subtarget->is64Bit();
7397 if (PIC32)
7398 OpFlag = X86II::MO_TLVP_PIC_BASE;
7399 else
7400 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007401 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007402 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007403 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007404 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007405 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007406
Eric Christopher30ef0e52010-06-03 04:07:48 +00007407 // With PIC32, the address is actually $g + Offset.
7408 if (PIC32)
7409 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7410 DAG.getNode(X86ISD::GlobalBaseReg,
7411 DebugLoc(), getPointerTy()),
7412 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007413
Eric Christopher30ef0e52010-06-03 04:07:48 +00007414 // Lowering the machine isd will make sure everything is in the right
7415 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007416 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007417 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007418 SDValue Args[] = { Chain, Offset };
7419 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007420
Eric Christopher30ef0e52010-06-03 04:07:48 +00007421 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7422 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7423 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007424
Eric Christopher30ef0e52010-06-03 04:07:48 +00007425 // And our return value (tls address) is in the standard call return value
7426 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007427 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007428 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7429 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007430 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007431
Eric Christopher30ef0e52010-06-03 04:07:48 +00007432 assert(false &&
7433 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007434
Torok Edwinc23197a2009-07-14 16:55:14 +00007435 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007436 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007437}
7438
Evan Cheng0db9fe62006-04-25 20:13:52 +00007439
Chad Rosierb90d2a92012-01-03 23:19:12 +00007440/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7441/// and take a 2 x i32 value to shift plus a shift amount.
7442SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007443 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007444 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007445 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007446 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007447 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007448 SDValue ShOpLo = Op.getOperand(0);
7449 SDValue ShOpHi = Op.getOperand(1);
7450 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007451 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007452 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007453 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007454
Dan Gohman475871a2008-07-27 21:46:04 +00007455 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007456 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007457 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7458 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007459 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007460 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7461 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007462 }
Evan Chenge3413162006-01-09 18:33:28 +00007463
Owen Anderson825b72b2009-08-11 20:47:22 +00007464 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7465 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007466 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007467 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007468
Dan Gohman475871a2008-07-27 21:46:04 +00007469 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007470 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007471 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7472 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007473
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007474 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007475 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7476 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007477 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007478 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7479 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007480 }
7481
Dan Gohman475871a2008-07-27 21:46:04 +00007482 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007483 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007484}
Evan Chenga3195e82006-01-12 22:54:21 +00007485
Dan Gohmand858e902010-04-17 15:26:15 +00007486SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7487 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007488 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007489
Dale Johannesen0488fb62010-09-30 23:57:10 +00007490 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007491 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007492
Owen Anderson825b72b2009-08-11 20:47:22 +00007493 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007494 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007495
Eli Friedman36df4992009-05-27 00:47:34 +00007496 // These are really Legal; return the operand so the caller accepts it as
7497 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007499 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007500 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007501 Subtarget->is64Bit()) {
7502 return Op;
7503 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007504
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007505 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007506 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007507 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007508 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007509 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007510 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007511 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007512 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007513 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007514 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7515}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007516
Owen Andersone50ed302009-08-10 22:56:29 +00007517SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007518 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007519 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007520 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007521 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007522 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007523 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007524 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007525 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007526 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007527 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007528
Chris Lattner492a43e2010-09-22 01:28:21 +00007529 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007530
Stuart Hastings84be9582011-06-02 15:57:11 +00007531 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7532 MachineMemOperand *MMO;
7533 if (FI) {
7534 int SSFI = FI->getIndex();
7535 MMO =
7536 DAG.getMachineFunction()
7537 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7538 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7539 } else {
7540 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7541 StackSlot = StackSlot.getOperand(1);
7542 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007543 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007544 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7545 X86ISD::FILD, DL,
7546 Tys, Ops, array_lengthof(Ops),
7547 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007548
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007549 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007550 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007551 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007552
7553 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7554 // shouldn't be necessary except that RFP cannot be live across
7555 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007556 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007557 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7558 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007559 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007560 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007561 SDValue Ops[] = {
7562 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7563 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007564 MachineMemOperand *MMO =
7565 DAG.getMachineFunction()
7566 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007567 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007568
Chris Lattner492a43e2010-09-22 01:28:21 +00007569 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7570 Ops, array_lengthof(Ops),
7571 Op.getValueType(), MMO);
7572 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007573 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007574 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007575 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007576
Evan Cheng0db9fe62006-04-25 20:13:52 +00007577 return Result;
7578}
7579
Bill Wendling8b8a6362009-01-17 03:56:04 +00007580// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007581SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7582 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007583 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007584 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007585 movq %rax, %xmm0
7586 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7587 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7588 #ifdef __SSE3__
7589 haddpd %xmm0, %xmm0
7590 #else
7591 pshufd $0x4e, %xmm0, %xmm1
7592 addpd %xmm1, %xmm0
7593 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007594 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007595
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007596 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007597 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007598
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007599 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007600 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007601 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
Bill Wendling397ae212012-01-05 02:13:20 +00007602 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
Owen Andersoneed707b2009-07-24 23:12:02 +00007603 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7604 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007605 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007606 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007607
Chad Rosier01d426e2011-12-15 01:16:09 +00007608 SmallVector<Constant*,2> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007609 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007610 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Bill Wendling397ae212012-01-05 02:13:20 +00007611 CV1.push_back(
7612 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007613 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007614 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007615
Bill Wendling397ae212012-01-05 02:13:20 +00007616 // Load the 64-bit value into an XMM register.
7617 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7618 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007619 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007620 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007621 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007622 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7623 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7624 CLod0);
7625
Owen Anderson825b72b2009-08-11 20:47:22 +00007626 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007627 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007628 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007629 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007630 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007631 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007632
Craig Topperd0a31172012-01-10 06:37:29 +00007633 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007634 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7635 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7636 } else {
7637 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7638 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7639 S2F, 0x4E, DAG);
7640 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7641 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7642 Sub);
7643 }
7644
7645 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007646 DAG.getIntPtrConstant(0));
7647}
7648
Bill Wendling8b8a6362009-01-17 03:56:04 +00007649// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007650SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7651 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007652 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007653 // FP constant to bias correct the final result.
7654 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007655 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007656
7657 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007658 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007659 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007660
Eli Friedmanf3704762011-08-29 21:15:46 +00007661 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007662 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7663 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007664
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007666 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007667 DAG.getIntPtrConstant(0));
7668
7669 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007670 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007671 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007672 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007673 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007674 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007675 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007676 MVT::v2f64, Bias)));
7677 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007678 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007679 DAG.getIntPtrConstant(0));
7680
7681 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007682 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007683
7684 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007685 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007686
Owen Anderson825b72b2009-08-11 20:47:22 +00007687 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007688 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007689 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007690 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007691 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007692 }
7693
7694 // Handle final rounding.
7695 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007696}
7697
Dan Gohmand858e902010-04-17 15:26:15 +00007698SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7699 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007700 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007701 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007702
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007703 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007704 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7705 // the optimization here.
7706 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007707 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007708
Owen Andersone50ed302009-08-10 22:56:29 +00007709 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007710 EVT DstVT = Op.getValueType();
7711 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007712 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007713 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007714 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendling397ae212012-01-05 02:13:20 +00007715 else if (SrcVT == MVT::i64 && DstVT == MVT::f32)
7716 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007717
7718 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007720 if (SrcVT == MVT::i32) {
7721 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7722 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7723 getPointerTy(), StackSlot, WordOff);
7724 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007725 StackSlot, MachinePointerInfo(),
7726 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007727 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007728 OffsetSlot, MachinePointerInfo(),
7729 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007730 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7731 return Fild;
7732 }
7733
7734 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7735 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007736 StackSlot, MachinePointerInfo(),
7737 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007738 // For i64 source, we need to add the appropriate power of 2 if the input
7739 // was negative. This is the same as the optimization in
7740 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7741 // we must be careful to do the computation in x87 extended precision, not
7742 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007743 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7744 MachineMemOperand *MMO =
7745 DAG.getMachineFunction()
7746 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7747 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007748
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007749 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7750 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007751 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7752 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007753
7754 APInt FF(32, 0x5F800000ULL);
7755
7756 // Check whether the sign bit is set.
7757 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7758 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7759 ISD::SETLT);
7760
7761 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7762 SDValue FudgePtr = DAG.getConstantPool(
7763 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7764 getPointerTy());
7765
7766 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7767 SDValue Zero = DAG.getIntPtrConstant(0);
7768 SDValue Four = DAG.getIntPtrConstant(4);
7769 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7770 Zero, Four);
7771 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7772
7773 // Load the value out, extending it from f32 to f80.
7774 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007775 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007776 FudgePtr, MachinePointerInfo::getConstantPool(),
7777 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007778 // Extend everything to 80 bits to force it to be done on x87.
7779 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7780 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007781}
7782
Dan Gohman475871a2008-07-27 21:46:04 +00007783std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007784FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007785 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007786
Owen Andersone50ed302009-08-10 22:56:29 +00007787 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007788
7789 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007790 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7791 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007792 }
7793
Owen Anderson825b72b2009-08-11 20:47:22 +00007794 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7795 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007796 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007797
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007798 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007799 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007800 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007801 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007802 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007803 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007804 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007805 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007806
Evan Cheng87c89352007-10-15 20:11:21 +00007807 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7808 // stack slot.
7809 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007810 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007811 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007812 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007813
Michael J. Spencerec38de22010-10-10 22:04:20 +00007814
7815
Evan Cheng0db9fe62006-04-25 20:13:52 +00007816 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007817 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007818 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007819 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7820 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7821 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007822 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007823
Dan Gohman475871a2008-07-27 21:46:04 +00007824 SDValue Chain = DAG.getEntryNode();
7825 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007826 EVT TheVT = Op.getOperand(0).getValueType();
7827 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007828 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007829 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007830 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007831 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007832 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007833 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007834 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007835 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007836
Chris Lattner492a43e2010-09-22 01:28:21 +00007837 MachineMemOperand *MMO =
7838 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7839 MachineMemOperand::MOLoad, MemSize, MemSize);
7840 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7841 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007842 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007843 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007844 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7845 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007846
Chris Lattner07290932010-09-22 01:05:16 +00007847 MachineMemOperand *MMO =
7848 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7849 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007850
Evan Cheng0db9fe62006-04-25 20:13:52 +00007851 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007852 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007853 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7854 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007855
Chris Lattner27a6c732007-11-24 07:07:01 +00007856 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007857}
7858
Dan Gohmand858e902010-04-17 15:26:15 +00007859SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7860 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007861 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007862 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007863
Eli Friedman948e95a2009-05-23 09:59:16 +00007864 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007865 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007866 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7867 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007868
Chris Lattner27a6c732007-11-24 07:07:01 +00007869 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007870 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007871 FIST, StackSlot, MachinePointerInfo(),
7872 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007873}
7874
Dan Gohmand858e902010-04-17 15:26:15 +00007875SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7876 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007877 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7878 SDValue FIST = Vals.first, StackSlot = Vals.second;
7879 assert(FIST.getNode() && "Unexpected failure");
7880
7881 // Load the result.
7882 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007883 FIST, StackSlot, MachinePointerInfo(),
7884 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007885}
7886
Dan Gohmand858e902010-04-17 15:26:15 +00007887SDValue X86TargetLowering::LowerFABS(SDValue Op,
7888 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007889 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007890 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007891 EVT VT = Op.getValueType();
7892 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007893 if (VT.isVector())
7894 EltVT = VT.getVectorElementType();
Chad Rosier01d426e2011-12-15 01:16:09 +00007895 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007896 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007897 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007898 CV.assign(2, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007899 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007900 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007901 CV.assign(4, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007902 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007903 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007904 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007905 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007906 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007907 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007908 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007909}
7910
Dan Gohmand858e902010-04-17 15:26:15 +00007911SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007912 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007913 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007914 EVT VT = Op.getValueType();
7915 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007916 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7917 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007918 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007919 NumElts = VT.getVectorNumElements();
7920 }
7921 SmallVector<Constant*,8> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007922 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007923 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Chad Rosiera860b182011-12-15 01:02:25 +00007924 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007925 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007926 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Chad Rosiera860b182011-12-15 01:02:25 +00007927 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007928 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007929 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007930 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007931 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007932 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007933 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007934 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007935 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007936 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007937 DAG.getNode(ISD::XOR, dl, XORVT,
7938 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007939 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007940 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007941 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007942 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007943 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007944}
7945
Dan Gohmand858e902010-04-17 15:26:15 +00007946SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007947 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007948 SDValue Op0 = Op.getOperand(0);
7949 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007950 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007951 EVT VT = Op.getValueType();
7952 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007953
7954 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007955 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007956 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007957 SrcVT = VT;
7958 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007959 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007960 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007961 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007962 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007963 }
7964
7965 // At this point the operands and the result should have the same
7966 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007967
Evan Cheng68c47cb2007-01-05 07:55:56 +00007968 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007969 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007970 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007971 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7972 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007973 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007974 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7975 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7976 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7977 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007978 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007979 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007980 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007981 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007982 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007983 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007984 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007985
7986 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007987 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007988 // Op0 is MVT::f32, Op1 is MVT::f64.
7989 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7990 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7991 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007992 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007993 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007994 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007995 }
7996
Evan Cheng73d6cf12007-01-05 21:37:56 +00007997 // Clear first operand sign bit.
7998 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007999 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008000 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8001 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008002 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008003 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8004 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8005 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8006 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008007 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008008 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008009 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008010 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008011 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008012 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008013 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008014
8015 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008016 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008017}
8018
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008019SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8020 SDValue N0 = Op.getOperand(0);
8021 DebugLoc dl = Op.getDebugLoc();
8022 EVT VT = Op.getValueType();
8023
8024 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8025 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8026 DAG.getConstant(1, VT));
8027 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8028}
8029
Dan Gohman076aee32009-03-04 19:44:21 +00008030/// Emit nodes that will be selected as "test Op0,Op0", or something
8031/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008032SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008033 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008034 DebugLoc dl = Op.getDebugLoc();
8035
Dan Gohman31125812009-03-07 01:58:32 +00008036 // CF and OF aren't always set the way we want. Determine which
8037 // of these we need.
8038 bool NeedCF = false;
8039 bool NeedOF = false;
8040 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008041 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008042 case X86::COND_A: case X86::COND_AE:
8043 case X86::COND_B: case X86::COND_BE:
8044 NeedCF = true;
8045 break;
8046 case X86::COND_G: case X86::COND_GE:
8047 case X86::COND_L: case X86::COND_LE:
8048 case X86::COND_O: case X86::COND_NO:
8049 NeedOF = true;
8050 break;
Dan Gohman31125812009-03-07 01:58:32 +00008051 }
8052
Dan Gohman076aee32009-03-04 19:44:21 +00008053 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008054 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8055 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008056 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8057 // Emit a CMP with 0, which is the TEST pattern.
8058 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8059 DAG.getConstant(0, Op.getValueType()));
8060
8061 unsigned Opcode = 0;
8062 unsigned NumOperands = 0;
8063 switch (Op.getNode()->getOpcode()) {
8064 case ISD::ADD:
8065 // Due to an isel shortcoming, be conservative if this add is likely to be
8066 // selected as part of a load-modify-store instruction. When the root node
8067 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8068 // uses of other nodes in the match, such as the ADD in this case. This
8069 // leads to the ADD being left around and reselected, with the result being
8070 // two adds in the output. Alas, even if none our users are stores, that
8071 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8072 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8073 // climbing the DAG back to the root, and it doesn't seem to be worth the
8074 // effort.
8075 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008076 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8077 if (UI->getOpcode() != ISD::CopyToReg &&
8078 UI->getOpcode() != ISD::SETCC &&
8079 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008080 goto default_case;
8081
8082 if (ConstantSDNode *C =
8083 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8084 // An add of one will be selected as an INC.
8085 if (C->getAPIntValue() == 1) {
8086 Opcode = X86ISD::INC;
8087 NumOperands = 1;
8088 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008089 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008090
8091 // An add of negative one (subtract of one) will be selected as a DEC.
8092 if (C->getAPIntValue().isAllOnesValue()) {
8093 Opcode = X86ISD::DEC;
8094 NumOperands = 1;
8095 break;
8096 }
Dan Gohman076aee32009-03-04 19:44:21 +00008097 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008098
8099 // Otherwise use a regular EFLAGS-setting add.
8100 Opcode = X86ISD::ADD;
8101 NumOperands = 2;
8102 break;
8103 case ISD::AND: {
8104 // If the primary and result isn't used, don't bother using X86ISD::AND,
8105 // because a TEST instruction will be better.
8106 bool NonFlagUse = false;
8107 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8108 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8109 SDNode *User = *UI;
8110 unsigned UOpNo = UI.getOperandNo();
8111 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8112 // Look pass truncate.
8113 UOpNo = User->use_begin().getOperandNo();
8114 User = *User->use_begin();
8115 }
8116
8117 if (User->getOpcode() != ISD::BRCOND &&
8118 User->getOpcode() != ISD::SETCC &&
8119 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8120 NonFlagUse = true;
8121 break;
8122 }
Dan Gohman076aee32009-03-04 19:44:21 +00008123 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008124
8125 if (!NonFlagUse)
8126 break;
8127 }
8128 // FALL THROUGH
8129 case ISD::SUB:
8130 case ISD::OR:
8131 case ISD::XOR:
8132 // Due to the ISEL shortcoming noted above, be conservative if this op is
8133 // likely to be selected as part of a load-modify-store instruction.
8134 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8135 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8136 if (UI->getOpcode() == ISD::STORE)
8137 goto default_case;
8138
8139 // Otherwise use a regular EFLAGS-setting instruction.
8140 switch (Op.getNode()->getOpcode()) {
8141 default: llvm_unreachable("unexpected operator!");
8142 case ISD::SUB: Opcode = X86ISD::SUB; break;
8143 case ISD::OR: Opcode = X86ISD::OR; break;
8144 case ISD::XOR: Opcode = X86ISD::XOR; break;
8145 case ISD::AND: Opcode = X86ISD::AND; break;
8146 }
8147
8148 NumOperands = 2;
8149 break;
8150 case X86ISD::ADD:
8151 case X86ISD::SUB:
8152 case X86ISD::INC:
8153 case X86ISD::DEC:
8154 case X86ISD::OR:
8155 case X86ISD::XOR:
8156 case X86ISD::AND:
8157 return SDValue(Op.getNode(), 1);
8158 default:
8159 default_case:
8160 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008161 }
8162
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008163 if (Opcode == 0)
8164 // Emit a CMP with 0, which is the TEST pattern.
8165 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8166 DAG.getConstant(0, Op.getValueType()));
8167
8168 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8169 SmallVector<SDValue, 4> Ops;
8170 for (unsigned i = 0; i != NumOperands; ++i)
8171 Ops.push_back(Op.getOperand(i));
8172
8173 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8174 DAG.ReplaceAllUsesWith(Op, New);
8175 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008176}
8177
8178/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8179/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008180SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008181 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008182 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8183 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008184 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008185
8186 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008187 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008188}
8189
Evan Chengd40d03e2010-01-06 19:38:29 +00008190/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8191/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008192SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8193 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008194 SDValue Op0 = And.getOperand(0);
8195 SDValue Op1 = And.getOperand(1);
8196 if (Op0.getOpcode() == ISD::TRUNCATE)
8197 Op0 = Op0.getOperand(0);
8198 if (Op1.getOpcode() == ISD::TRUNCATE)
8199 Op1 = Op1.getOperand(0);
8200
Evan Chengd40d03e2010-01-06 19:38:29 +00008201 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008202 if (Op1.getOpcode() == ISD::SHL)
8203 std::swap(Op0, Op1);
8204 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008205 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8206 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008207 // If we looked past a truncate, check that it's only truncating away
8208 // known zeros.
8209 unsigned BitWidth = Op0.getValueSizeInBits();
8210 unsigned AndBitWidth = And.getValueSizeInBits();
8211 if (BitWidth > AndBitWidth) {
8212 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8213 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8214 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8215 return SDValue();
8216 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008217 LHS = Op1;
8218 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008219 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008220 } else if (Op1.getOpcode() == ISD::Constant) {
8221 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008222 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008223 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008224
8225 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008226 LHS = AndLHS.getOperand(0);
8227 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008228 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008229
8230 // Use BT if the immediate can't be encoded in a TEST instruction.
8231 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8232 LHS = AndLHS;
8233 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8234 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008235 }
Evan Cheng0488db92007-09-25 01:57:46 +00008236
Evan Chengd40d03e2010-01-06 19:38:29 +00008237 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008238 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008239 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008240 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008241 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008242 // Also promote i16 to i32 for performance / code size reason.
8243 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008244 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008245 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008246
Evan Chengd40d03e2010-01-06 19:38:29 +00008247 // If the operand types disagree, extend the shift amount to match. Since
8248 // BT ignores high bits (like shifts) we can use anyextend.
8249 if (LHS.getValueType() != RHS.getValueType())
8250 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008251
Evan Chengd40d03e2010-01-06 19:38:29 +00008252 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8253 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8254 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8255 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008256 }
8257
Evan Cheng54de3ea2010-01-05 06:52:31 +00008258 return SDValue();
8259}
8260
Dan Gohmand858e902010-04-17 15:26:15 +00008261SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008262
8263 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8264
Evan Cheng54de3ea2010-01-05 06:52:31 +00008265 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8266 SDValue Op0 = Op.getOperand(0);
8267 SDValue Op1 = Op.getOperand(1);
8268 DebugLoc dl = Op.getDebugLoc();
8269 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8270
8271 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008272 // Lower (X & (1 << N)) == 0 to BT(X, N).
8273 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8274 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008275 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008276 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008277 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008278 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8279 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8280 if (NewSetCC.getNode())
8281 return NewSetCC;
8282 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008283
Chris Lattner481eebc2010-12-19 21:23:48 +00008284 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8285 // these.
8286 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008287 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008288 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8289 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008290
Chris Lattner481eebc2010-12-19 21:23:48 +00008291 // If the input is a setcc, then reuse the input setcc or use a new one with
8292 // the inverted condition.
8293 if (Op0.getOpcode() == X86ISD::SETCC) {
8294 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8295 bool Invert = (CC == ISD::SETNE) ^
8296 cast<ConstantSDNode>(Op1)->isNullValue();
8297 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008298
Evan Cheng2c755ba2010-02-27 07:36:59 +00008299 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008300 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8301 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8302 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008303 }
8304
Evan Chenge5b51ac2010-04-17 06:13:15 +00008305 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008306 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008307 if (X86CC == X86::COND_INVALID)
8308 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008309
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008310 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008311 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008312 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008313}
8314
Craig Topper89af15e2011-09-18 08:03:58 +00008315// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008316// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008317static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008318 EVT VT = Op.getValueType();
8319
Duncan Sands28b77e92011-09-06 19:07:46 +00008320 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008321 "Unsupported value type for operation");
8322
8323 int NumElems = VT.getVectorNumElements();
8324 DebugLoc dl = Op.getDebugLoc();
8325 SDValue CC = Op.getOperand(2);
8326 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8327 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8328
8329 // Extract the LHS vectors
8330 SDValue LHS = Op.getOperand(0);
8331 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8332 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8333
8334 // Extract the RHS vectors
8335 SDValue RHS = Op.getOperand(1);
8336 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8337 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8338
8339 // Issue the operation on the smaller types and concatenate the result back
8340 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8341 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8342 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8343 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8344 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8345}
8346
8347
Dan Gohmand858e902010-04-17 15:26:15 +00008348SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008349 SDValue Cond;
8350 SDValue Op0 = Op.getOperand(0);
8351 SDValue Op1 = Op.getOperand(1);
8352 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008353 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008354 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8355 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008356 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008357
8358 if (isFP) {
8359 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008360 EVT EltVT = Op0.getValueType().getVectorElementType();
8361 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8362
8363 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008364 bool Swap = false;
8365
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008366 // SSE Condition code mapping:
8367 // 0 - EQ
8368 // 1 - LT
8369 // 2 - LE
8370 // 3 - UNORD
8371 // 4 - NEQ
8372 // 5 - NLT
8373 // 6 - NLE
8374 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008375 switch (SetCCOpcode) {
8376 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008377 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008378 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008379 case ISD::SETOGT:
8380 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008381 case ISD::SETLT:
8382 case ISD::SETOLT: SSECC = 1; break;
8383 case ISD::SETOGE:
8384 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008385 case ISD::SETLE:
8386 case ISD::SETOLE: SSECC = 2; break;
8387 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008388 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008389 case ISD::SETNE: SSECC = 4; break;
8390 case ISD::SETULE: Swap = true;
8391 case ISD::SETUGE: SSECC = 5; break;
8392 case ISD::SETULT: Swap = true;
8393 case ISD::SETUGT: SSECC = 6; break;
8394 case ISD::SETO: SSECC = 7; break;
8395 }
8396 if (Swap)
8397 std::swap(Op0, Op1);
8398
Nate Begemanfb8ead02008-07-25 19:05:58 +00008399 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008400 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008401 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008402 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008403 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8404 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008405 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008406 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008407 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008408 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8409 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008410 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008411 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008412 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008413 }
8414 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008415 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008416 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008417
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008418 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008419 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008420 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008421
Nate Begeman30a0de92008-07-17 16:51:19 +00008422 // We are handling one of the integer comparisons here. Since SSE only has
8423 // GT and EQ comparisons for integer, swapping operands and multiple
8424 // operations may be required for some comparisons.
8425 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8426 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008427
Craig Topper0a150352011-11-09 08:06:13 +00008428 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008429 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008430 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8431 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8432 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8433 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008434 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008435
Nate Begeman30a0de92008-07-17 16:51:19 +00008436 switch (SetCCOpcode) {
8437 default: break;
8438 case ISD::SETNE: Invert = true;
8439 case ISD::SETEQ: Opc = EQOpc; break;
8440 case ISD::SETLT: Swap = true;
8441 case ISD::SETGT: Opc = GTOpc; break;
8442 case ISD::SETGE: Swap = true;
8443 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8444 case ISD::SETULT: Swap = true;
8445 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8446 case ISD::SETUGE: Swap = true;
8447 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8448 }
8449 if (Swap)
8450 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008451
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008452 // Check that the operation in question is available (most are plain SSE2,
8453 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperd0a31172012-01-10 06:37:29 +00008454 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008455 return SDValue();
Craig Topperd0a31172012-01-10 06:37:29 +00008456 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008457 return SDValue();
8458
Nate Begeman30a0de92008-07-17 16:51:19 +00008459 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8460 // bits of the inputs before performing those operations.
8461 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008462 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008463 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8464 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008465 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008466 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8467 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008468 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8469 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008470 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008471
Dale Johannesenace16102009-02-03 19:33:06 +00008472 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008473
8474 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008475 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008476 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008477
Nate Begeman30a0de92008-07-17 16:51:19 +00008478 return Result;
8479}
Evan Cheng0488db92007-09-25 01:57:46 +00008480
Evan Cheng370e5342008-12-03 08:38:43 +00008481// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008482static bool isX86LogicalCmp(SDValue Op) {
8483 unsigned Opc = Op.getNode()->getOpcode();
8484 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8485 return true;
8486 if (Op.getResNo() == 1 &&
8487 (Opc == X86ISD::ADD ||
8488 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008489 Opc == X86ISD::ADC ||
8490 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008491 Opc == X86ISD::SMUL ||
8492 Opc == X86ISD::UMUL ||
8493 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008494 Opc == X86ISD::DEC ||
8495 Opc == X86ISD::OR ||
8496 Opc == X86ISD::XOR ||
8497 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008498 return true;
8499
Chris Lattner9637d5b2010-12-05 07:49:54 +00008500 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8501 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008502
Dan Gohman076aee32009-03-04 19:44:21 +00008503 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008504}
8505
Chris Lattnera2b56002010-12-05 01:23:24 +00008506static bool isZero(SDValue V) {
8507 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8508 return C && C->isNullValue();
8509}
8510
Chris Lattner96908b12010-12-05 02:00:51 +00008511static bool isAllOnes(SDValue V) {
8512 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8513 return C && C->isAllOnesValue();
8514}
8515
Dan Gohmand858e902010-04-17 15:26:15 +00008516SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008517 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008518 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008519 SDValue Op1 = Op.getOperand(1);
8520 SDValue Op2 = Op.getOperand(2);
8521 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008522 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008523
Dan Gohman1a492952009-10-20 16:22:37 +00008524 if (Cond.getOpcode() == ISD::SETCC) {
8525 SDValue NewCond = LowerSETCC(Cond, DAG);
8526 if (NewCond.getNode())
8527 Cond = NewCond;
8528 }
Evan Cheng734503b2006-09-11 02:19:56 +00008529
Chris Lattnera2b56002010-12-05 01:23:24 +00008530 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008531 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008532 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008533 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008534 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008535 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8536 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008537 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008538
Chris Lattnera2b56002010-12-05 01:23:24 +00008539 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008540
8541 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008542 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8543 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008544
8545 SDValue CmpOp0 = Cmp.getOperand(0);
8546 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8547 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008548
Chris Lattner96908b12010-12-05 02:00:51 +00008549 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008550 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8551 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008552
Chris Lattner96908b12010-12-05 02:00:51 +00008553 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8554 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008555
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008556 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008557 if (N2C == 0 || !N2C->isNullValue())
8558 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8559 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008560 }
8561 }
8562
Chris Lattnera2b56002010-12-05 01:23:24 +00008563 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008564 if (Cond.getOpcode() == ISD::AND &&
8565 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8566 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008567 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008568 Cond = Cond.getOperand(0);
8569 }
8570
Evan Cheng3f41d662007-10-08 22:16:29 +00008571 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8572 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008573 unsigned CondOpcode = Cond.getOpcode();
8574 if (CondOpcode == X86ISD::SETCC ||
8575 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008576 CC = Cond.getOperand(0);
8577
Dan Gohman475871a2008-07-27 21:46:04 +00008578 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008579 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008580 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008581
Evan Cheng3f41d662007-10-08 22:16:29 +00008582 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008583 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008584 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008585 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008586
Chris Lattnerd1980a52009-03-12 06:52:53 +00008587 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8588 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008589 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008590 addTest = false;
8591 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008592 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8593 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8594 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8595 Cond.getOperand(0).getValueType() != MVT::i8)) {
8596 SDValue LHS = Cond.getOperand(0);
8597 SDValue RHS = Cond.getOperand(1);
8598 unsigned X86Opcode;
8599 unsigned X86Cond;
8600 SDVTList VTs;
8601 switch (CondOpcode) {
8602 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8603 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8604 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8605 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8606 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8607 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8608 default: llvm_unreachable("unexpected overflowing operator");
8609 }
8610 if (CondOpcode == ISD::UMULO)
8611 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8612 MVT::i32);
8613 else
8614 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8615
8616 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8617
8618 if (CondOpcode == ISD::UMULO)
8619 Cond = X86Op.getValue(2);
8620 else
8621 Cond = X86Op.getValue(1);
8622
8623 CC = DAG.getConstant(X86Cond, MVT::i8);
8624 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008625 }
8626
8627 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008628 // Look pass the truncate.
8629 if (Cond.getOpcode() == ISD::TRUNCATE)
8630 Cond = Cond.getOperand(0);
8631
8632 // We know the result of AND is compared against zero. Try to match
8633 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008634 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008635 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008636 if (NewSetCC.getNode()) {
8637 CC = NewSetCC.getOperand(0);
8638 Cond = NewSetCC.getOperand(1);
8639 addTest = false;
8640 }
8641 }
8642 }
8643
8644 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008645 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008646 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008647 }
8648
Benjamin Kramere915ff32010-12-22 23:09:28 +00008649 // a < b ? -1 : 0 -> RES = ~setcc_carry
8650 // a < b ? 0 : -1 -> RES = setcc_carry
8651 // a >= b ? -1 : 0 -> RES = setcc_carry
8652 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8653 if (Cond.getOpcode() == X86ISD::CMP) {
8654 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8655
8656 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8657 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8658 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8659 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8660 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8661 return DAG.getNOT(DL, Res, Res.getValueType());
8662 return Res;
8663 }
8664 }
8665
Evan Cheng0488db92007-09-25 01:57:46 +00008666 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8667 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008668 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008669 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008670 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008671}
8672
Evan Cheng370e5342008-12-03 08:38:43 +00008673// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8674// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8675// from the AND / OR.
8676static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8677 Opc = Op.getOpcode();
8678 if (Opc != ISD::OR && Opc != ISD::AND)
8679 return false;
8680 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8681 Op.getOperand(0).hasOneUse() &&
8682 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8683 Op.getOperand(1).hasOneUse());
8684}
8685
Evan Cheng961d6d42009-02-02 08:19:07 +00008686// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8687// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008688static bool isXor1OfSetCC(SDValue Op) {
8689 if (Op.getOpcode() != ISD::XOR)
8690 return false;
8691 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8692 if (N1C && N1C->getAPIntValue() == 1) {
8693 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8694 Op.getOperand(0).hasOneUse();
8695 }
8696 return false;
8697}
8698
Dan Gohmand858e902010-04-17 15:26:15 +00008699SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008700 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008701 SDValue Chain = Op.getOperand(0);
8702 SDValue Cond = Op.getOperand(1);
8703 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008704 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008705 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008706 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008707
Dan Gohman1a492952009-10-20 16:22:37 +00008708 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008709 // Check for setcc([su]{add,sub,mul}o == 0).
8710 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8711 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8712 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8713 Cond.getOperand(0).getResNo() == 1 &&
8714 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8715 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8716 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8717 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8718 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8719 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8720 Inverted = true;
8721 Cond = Cond.getOperand(0);
8722 } else {
8723 SDValue NewCond = LowerSETCC(Cond, DAG);
8724 if (NewCond.getNode())
8725 Cond = NewCond;
8726 }
Dan Gohman1a492952009-10-20 16:22:37 +00008727 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008728#if 0
8729 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008730 else if (Cond.getOpcode() == X86ISD::ADD ||
8731 Cond.getOpcode() == X86ISD::SUB ||
8732 Cond.getOpcode() == X86ISD::SMUL ||
8733 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008734 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008735#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008736
Evan Chengad9c0a32009-12-15 00:53:42 +00008737 // Look pass (and (setcc_carry (cmp ...)), 1).
8738 if (Cond.getOpcode() == ISD::AND &&
8739 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8740 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008741 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008742 Cond = Cond.getOperand(0);
8743 }
8744
Evan Cheng3f41d662007-10-08 22:16:29 +00008745 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8746 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008747 unsigned CondOpcode = Cond.getOpcode();
8748 if (CondOpcode == X86ISD::SETCC ||
8749 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008750 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008751
Dan Gohman475871a2008-07-27 21:46:04 +00008752 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008753 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008754 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008755 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008756 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008757 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008758 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008759 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008760 default: break;
8761 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008762 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008763 // These can only come from an arithmetic instruction with overflow,
8764 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008765 Cond = Cond.getNode()->getOperand(1);
8766 addTest = false;
8767 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008768 }
Evan Cheng0488db92007-09-25 01:57:46 +00008769 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008770 }
8771 CondOpcode = Cond.getOpcode();
8772 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8773 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8774 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8775 Cond.getOperand(0).getValueType() != MVT::i8)) {
8776 SDValue LHS = Cond.getOperand(0);
8777 SDValue RHS = Cond.getOperand(1);
8778 unsigned X86Opcode;
8779 unsigned X86Cond;
8780 SDVTList VTs;
8781 switch (CondOpcode) {
8782 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8783 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8784 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8785 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8786 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8787 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8788 default: llvm_unreachable("unexpected overflowing operator");
8789 }
8790 if (Inverted)
8791 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8792 if (CondOpcode == ISD::UMULO)
8793 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8794 MVT::i32);
8795 else
8796 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8797
8798 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8799
8800 if (CondOpcode == ISD::UMULO)
8801 Cond = X86Op.getValue(2);
8802 else
8803 Cond = X86Op.getValue(1);
8804
8805 CC = DAG.getConstant(X86Cond, MVT::i8);
8806 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008807 } else {
8808 unsigned CondOpc;
8809 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8810 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008811 if (CondOpc == ISD::OR) {
8812 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8813 // two branches instead of an explicit OR instruction with a
8814 // separate test.
8815 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008816 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008817 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008818 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008819 Chain, Dest, CC, Cmp);
8820 CC = Cond.getOperand(1).getOperand(0);
8821 Cond = Cmp;
8822 addTest = false;
8823 }
8824 } else { // ISD::AND
8825 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8826 // two branches instead of an explicit AND instruction with a
8827 // separate test. However, we only do this if this block doesn't
8828 // have a fall-through edge, because this requires an explicit
8829 // jmp when the condition is false.
8830 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008831 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008832 Op.getNode()->hasOneUse()) {
8833 X86::CondCode CCode =
8834 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8835 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008836 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008837 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008838 // Look for an unconditional branch following this conditional branch.
8839 // We need this because we need to reverse the successors in order
8840 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008841 if (User->getOpcode() == ISD::BR) {
8842 SDValue FalseBB = User->getOperand(1);
8843 SDNode *NewBR =
8844 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008845 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008846 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008847 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008848
Dale Johannesene4d209d2009-02-03 20:21:25 +00008849 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008850 Chain, Dest, CC, Cmp);
8851 X86::CondCode CCode =
8852 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8853 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008854 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008855 Cond = Cmp;
8856 addTest = false;
8857 }
8858 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008859 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008860 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8861 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8862 // It should be transformed during dag combiner except when the condition
8863 // is set by a arithmetics with overflow node.
8864 X86::CondCode CCode =
8865 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8866 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008867 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008868 Cond = Cond.getOperand(0).getOperand(1);
8869 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008870 } else if (Cond.getOpcode() == ISD::SETCC &&
8871 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8872 // For FCMP_OEQ, we can emit
8873 // two branches instead of an explicit AND instruction with a
8874 // separate test. However, we only do this if this block doesn't
8875 // have a fall-through edge, because this requires an explicit
8876 // jmp when the condition is false.
8877 if (Op.getNode()->hasOneUse()) {
8878 SDNode *User = *Op.getNode()->use_begin();
8879 // Look for an unconditional branch following this conditional branch.
8880 // We need this because we need to reverse the successors in order
8881 // to implement FCMP_OEQ.
8882 if (User->getOpcode() == ISD::BR) {
8883 SDValue FalseBB = User->getOperand(1);
8884 SDNode *NewBR =
8885 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8886 assert(NewBR == User);
8887 (void)NewBR;
8888 Dest = FalseBB;
8889
8890 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8891 Cond.getOperand(0), Cond.getOperand(1));
8892 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8893 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8894 Chain, Dest, CC, Cmp);
8895 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8896 Cond = Cmp;
8897 addTest = false;
8898 }
8899 }
8900 } else if (Cond.getOpcode() == ISD::SETCC &&
8901 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8902 // For FCMP_UNE, we can emit
8903 // two branches instead of an explicit AND instruction with a
8904 // separate test. However, we only do this if this block doesn't
8905 // have a fall-through edge, because this requires an explicit
8906 // jmp when the condition is false.
8907 if (Op.getNode()->hasOneUse()) {
8908 SDNode *User = *Op.getNode()->use_begin();
8909 // Look for an unconditional branch following this conditional branch.
8910 // We need this because we need to reverse the successors in order
8911 // to implement FCMP_UNE.
8912 if (User->getOpcode() == ISD::BR) {
8913 SDValue FalseBB = User->getOperand(1);
8914 SDNode *NewBR =
8915 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8916 assert(NewBR == User);
8917 (void)NewBR;
8918
8919 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8920 Cond.getOperand(0), Cond.getOperand(1));
8921 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8922 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8923 Chain, Dest, CC, Cmp);
8924 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8925 Cond = Cmp;
8926 addTest = false;
8927 Dest = FalseBB;
8928 }
8929 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008930 }
Evan Cheng0488db92007-09-25 01:57:46 +00008931 }
8932
8933 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008934 // Look pass the truncate.
8935 if (Cond.getOpcode() == ISD::TRUNCATE)
8936 Cond = Cond.getOperand(0);
8937
8938 // We know the result of AND is compared against zero. Try to match
8939 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008940 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008941 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8942 if (NewSetCC.getNode()) {
8943 CC = NewSetCC.getOperand(0);
8944 Cond = NewSetCC.getOperand(1);
8945 addTest = false;
8946 }
8947 }
8948 }
8949
8950 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008951 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008952 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008953 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008954 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008955 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008956}
8957
Anton Korobeynikove060b532007-04-17 19:34:00 +00008958
8959// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8960// Calls to _alloca is needed to probe the stack when allocating more than 4k
8961// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8962// that the guard pages used by the OS virtual memory manager are allocated in
8963// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008964SDValue
8965X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008966 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008967 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008968 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008969 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008970 "are being used");
8971 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008972 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008973
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008974 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008975 SDValue Chain = Op.getOperand(0);
8976 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008977 // FIXME: Ensure alignment here
8978
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008979 bool Is64Bit = Subtarget->is64Bit();
8980 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008981
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008982 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008983 MachineFunction &MF = DAG.getMachineFunction();
8984 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008985
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008986 if (Is64Bit) {
8987 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008988 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008989 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008990
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008991 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8992 I != E; I++)
8993 if (I->hasNestAttr())
8994 report_fatal_error("Cannot use segmented stacks with functions that "
8995 "have nested arguments.");
8996 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008997
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008998 const TargetRegisterClass *AddrRegClass =
8999 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9000 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9001 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9002 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9003 DAG.getRegister(Vreg, SPTy));
9004 SDValue Ops1[2] = { Value, Chain };
9005 return DAG.getMergeValues(Ops1, 2, dl);
9006 } else {
9007 SDValue Flag;
9008 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009009
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009010 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9011 Flag = Chain.getValue(1);
9012 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009013
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009014 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9015 Flag = Chain.getValue(1);
9016
9017 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9018
9019 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9020 return DAG.getMergeValues(Ops1, 2, dl);
9021 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009022}
9023
Dan Gohmand858e902010-04-17 15:26:15 +00009024SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009025 MachineFunction &MF = DAG.getMachineFunction();
9026 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9027
Dan Gohman69de1932008-02-06 22:27:42 +00009028 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009029 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009030
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009031 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009032 // vastart just stores the address of the VarArgsFrameIndex slot into the
9033 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009034 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9035 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009036 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9037 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009038 }
9039
9040 // __va_list_tag:
9041 // gp_offset (0 - 6 * 8)
9042 // fp_offset (48 - 48 + 8 * 16)
9043 // overflow_arg_area (point to parameters coming in memory).
9044 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009045 SmallVector<SDValue, 8> MemOps;
9046 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009047 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009048 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009049 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9050 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009051 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009052 MemOps.push_back(Store);
9053
9054 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009055 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009056 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009057 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009058 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9059 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009060 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009061 MemOps.push_back(Store);
9062
9063 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009064 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009065 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009066 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9067 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009068 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9069 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009070 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009071 MemOps.push_back(Store);
9072
9073 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009074 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009075 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009076 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9077 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009078 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9079 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009080 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009081 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009082 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009083}
9084
Dan Gohmand858e902010-04-17 15:26:15 +00009085SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009086 assert(Subtarget->is64Bit() &&
9087 "LowerVAARG only handles 64-bit va_arg!");
9088 assert((Subtarget->isTargetLinux() ||
9089 Subtarget->isTargetDarwin()) &&
9090 "Unhandled target in LowerVAARG");
9091 assert(Op.getNode()->getNumOperands() == 4);
9092 SDValue Chain = Op.getOperand(0);
9093 SDValue SrcPtr = Op.getOperand(1);
9094 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9095 unsigned Align = Op.getConstantOperandVal(3);
9096 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009097
Dan Gohman320afb82010-10-12 18:00:49 +00009098 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009099 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009100 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9101 uint8_t ArgMode;
9102
9103 // Decide which area this value should be read from.
9104 // TODO: Implement the AMD64 ABI in its entirety. This simple
9105 // selection mechanism works only for the basic types.
9106 if (ArgVT == MVT::f80) {
9107 llvm_unreachable("va_arg for f80 not yet implemented");
9108 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9109 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9110 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9111 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9112 } else {
9113 llvm_unreachable("Unhandled argument type in LowerVAARG");
9114 }
9115
9116 if (ArgMode == 2) {
9117 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009118 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009119 !(DAG.getMachineFunction()
9120 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009121 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009122 }
9123
9124 // Insert VAARG_64 node into the DAG
9125 // VAARG_64 returns two values: Variable Argument Address, Chain
9126 SmallVector<SDValue, 11> InstOps;
9127 InstOps.push_back(Chain);
9128 InstOps.push_back(SrcPtr);
9129 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9130 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9131 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9132 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9133 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9134 VTs, &InstOps[0], InstOps.size(),
9135 MVT::i64,
9136 MachinePointerInfo(SV),
9137 /*Align=*/0,
9138 /*Volatile=*/false,
9139 /*ReadMem=*/true,
9140 /*WriteMem=*/true);
9141 Chain = VAARG.getValue(1);
9142
9143 // Load the next argument and return it
9144 return DAG.getLoad(ArgVT, dl,
9145 Chain,
9146 VAARG,
9147 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009148 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009149}
9150
Dan Gohmand858e902010-04-17 15:26:15 +00009151SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009152 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009153 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009154 SDValue Chain = Op.getOperand(0);
9155 SDValue DstPtr = Op.getOperand(1);
9156 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009157 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9158 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009159 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009160
Chris Lattnere72f2022010-09-21 05:40:29 +00009161 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009162 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009163 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009164 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009165}
9166
Dan Gohman475871a2008-07-27 21:46:04 +00009167SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009168X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009169 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009170 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009171 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009172 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009173 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009174 case Intrinsic::x86_sse_comieq_ss:
9175 case Intrinsic::x86_sse_comilt_ss:
9176 case Intrinsic::x86_sse_comile_ss:
9177 case Intrinsic::x86_sse_comigt_ss:
9178 case Intrinsic::x86_sse_comige_ss:
9179 case Intrinsic::x86_sse_comineq_ss:
9180 case Intrinsic::x86_sse_ucomieq_ss:
9181 case Intrinsic::x86_sse_ucomilt_ss:
9182 case Intrinsic::x86_sse_ucomile_ss:
9183 case Intrinsic::x86_sse_ucomigt_ss:
9184 case Intrinsic::x86_sse_ucomige_ss:
9185 case Intrinsic::x86_sse_ucomineq_ss:
9186 case Intrinsic::x86_sse2_comieq_sd:
9187 case Intrinsic::x86_sse2_comilt_sd:
9188 case Intrinsic::x86_sse2_comile_sd:
9189 case Intrinsic::x86_sse2_comigt_sd:
9190 case Intrinsic::x86_sse2_comige_sd:
9191 case Intrinsic::x86_sse2_comineq_sd:
9192 case Intrinsic::x86_sse2_ucomieq_sd:
9193 case Intrinsic::x86_sse2_ucomilt_sd:
9194 case Intrinsic::x86_sse2_ucomile_sd:
9195 case Intrinsic::x86_sse2_ucomigt_sd:
9196 case Intrinsic::x86_sse2_ucomige_sd:
9197 case Intrinsic::x86_sse2_ucomineq_sd: {
9198 unsigned Opc = 0;
9199 ISD::CondCode CC = ISD::SETCC_INVALID;
9200 switch (IntNo) {
9201 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009202 case Intrinsic::x86_sse_comieq_ss:
9203 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009204 Opc = X86ISD::COMI;
9205 CC = ISD::SETEQ;
9206 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009207 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009208 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009209 Opc = X86ISD::COMI;
9210 CC = ISD::SETLT;
9211 break;
9212 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009213 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009214 Opc = X86ISD::COMI;
9215 CC = ISD::SETLE;
9216 break;
9217 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009218 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009219 Opc = X86ISD::COMI;
9220 CC = ISD::SETGT;
9221 break;
9222 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009223 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009224 Opc = X86ISD::COMI;
9225 CC = ISD::SETGE;
9226 break;
9227 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009228 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009229 Opc = X86ISD::COMI;
9230 CC = ISD::SETNE;
9231 break;
9232 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009233 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009234 Opc = X86ISD::UCOMI;
9235 CC = ISD::SETEQ;
9236 break;
9237 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009238 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009239 Opc = X86ISD::UCOMI;
9240 CC = ISD::SETLT;
9241 break;
9242 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009243 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009244 Opc = X86ISD::UCOMI;
9245 CC = ISD::SETLE;
9246 break;
9247 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009248 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009249 Opc = X86ISD::UCOMI;
9250 CC = ISD::SETGT;
9251 break;
9252 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009253 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009254 Opc = X86ISD::UCOMI;
9255 CC = ISD::SETGE;
9256 break;
9257 case Intrinsic::x86_sse_ucomineq_ss:
9258 case Intrinsic::x86_sse2_ucomineq_sd:
9259 Opc = X86ISD::UCOMI;
9260 CC = ISD::SETNE;
9261 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009262 }
Evan Cheng734503b2006-09-11 02:19:56 +00009263
Dan Gohman475871a2008-07-27 21:46:04 +00009264 SDValue LHS = Op.getOperand(1);
9265 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009266 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009267 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009268 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9269 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9270 DAG.getConstant(X86CC, MVT::i8), Cond);
9271 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009272 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009273 // Arithmetic intrinsics.
9274 case Intrinsic::x86_sse3_hadd_ps:
9275 case Intrinsic::x86_sse3_hadd_pd:
9276 case Intrinsic::x86_avx_hadd_ps_256:
9277 case Intrinsic::x86_avx_hadd_pd_256:
9278 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9279 Op.getOperand(1), Op.getOperand(2));
9280 case Intrinsic::x86_sse3_hsub_ps:
9281 case Intrinsic::x86_sse3_hsub_pd:
9282 case Intrinsic::x86_avx_hsub_ps_256:
9283 case Intrinsic::x86_avx_hsub_pd_256:
9284 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9285 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009286 case Intrinsic::x86_avx2_psllv_d:
9287 case Intrinsic::x86_avx2_psllv_q:
9288 case Intrinsic::x86_avx2_psllv_d_256:
9289 case Intrinsic::x86_avx2_psllv_q_256:
9290 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9291 Op.getOperand(1), Op.getOperand(2));
9292 case Intrinsic::x86_avx2_psrlv_d:
9293 case Intrinsic::x86_avx2_psrlv_q:
9294 case Intrinsic::x86_avx2_psrlv_d_256:
9295 case Intrinsic::x86_avx2_psrlv_q_256:
9296 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9297 Op.getOperand(1), Op.getOperand(2));
9298 case Intrinsic::x86_avx2_psrav_d:
9299 case Intrinsic::x86_avx2_psrav_d_256:
9300 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9301 Op.getOperand(1), Op.getOperand(2));
9302
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009303 // ptest and testp intrinsics. The intrinsic these come from are designed to
9304 // return an integer value, not just an instruction so lower it to the ptest
9305 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009306 case Intrinsic::x86_sse41_ptestz:
9307 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009308 case Intrinsic::x86_sse41_ptestnzc:
9309 case Intrinsic::x86_avx_ptestz_256:
9310 case Intrinsic::x86_avx_ptestc_256:
9311 case Intrinsic::x86_avx_ptestnzc_256:
9312 case Intrinsic::x86_avx_vtestz_ps:
9313 case Intrinsic::x86_avx_vtestc_ps:
9314 case Intrinsic::x86_avx_vtestnzc_ps:
9315 case Intrinsic::x86_avx_vtestz_pd:
9316 case Intrinsic::x86_avx_vtestc_pd:
9317 case Intrinsic::x86_avx_vtestnzc_pd:
9318 case Intrinsic::x86_avx_vtestz_ps_256:
9319 case Intrinsic::x86_avx_vtestc_ps_256:
9320 case Intrinsic::x86_avx_vtestnzc_ps_256:
9321 case Intrinsic::x86_avx_vtestz_pd_256:
9322 case Intrinsic::x86_avx_vtestc_pd_256:
9323 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9324 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009325 unsigned X86CC = 0;
9326 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009327 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009328 case Intrinsic::x86_avx_vtestz_ps:
9329 case Intrinsic::x86_avx_vtestz_pd:
9330 case Intrinsic::x86_avx_vtestz_ps_256:
9331 case Intrinsic::x86_avx_vtestz_pd_256:
9332 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009333 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009334 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009335 // ZF = 1
9336 X86CC = X86::COND_E;
9337 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009338 case Intrinsic::x86_avx_vtestc_ps:
9339 case Intrinsic::x86_avx_vtestc_pd:
9340 case Intrinsic::x86_avx_vtestc_ps_256:
9341 case Intrinsic::x86_avx_vtestc_pd_256:
9342 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009343 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009344 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009345 // CF = 1
9346 X86CC = X86::COND_B;
9347 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009348 case Intrinsic::x86_avx_vtestnzc_ps:
9349 case Intrinsic::x86_avx_vtestnzc_pd:
9350 case Intrinsic::x86_avx_vtestnzc_ps_256:
9351 case Intrinsic::x86_avx_vtestnzc_pd_256:
9352 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009353 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009354 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009355 // ZF and CF = 0
9356 X86CC = X86::COND_A;
9357 break;
9358 }
Eric Christopherfd179292009-08-27 18:07:15 +00009359
Eric Christopher71c67532009-07-29 00:28:05 +00009360 SDValue LHS = Op.getOperand(1);
9361 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009362 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9363 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009364 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9365 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9366 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009367 }
Evan Cheng5759f972008-05-04 09:15:50 +00009368
9369 // Fix vector shift instructions where the last operand is a non-immediate
9370 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009371 case Intrinsic::x86_avx2_pslli_w:
9372 case Intrinsic::x86_avx2_pslli_d:
9373 case Intrinsic::x86_avx2_pslli_q:
9374 case Intrinsic::x86_avx2_psrli_w:
9375 case Intrinsic::x86_avx2_psrli_d:
9376 case Intrinsic::x86_avx2_psrli_q:
9377 case Intrinsic::x86_avx2_psrai_w:
9378 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009379 case Intrinsic::x86_sse2_pslli_w:
9380 case Intrinsic::x86_sse2_pslli_d:
9381 case Intrinsic::x86_sse2_pslli_q:
9382 case Intrinsic::x86_sse2_psrli_w:
9383 case Intrinsic::x86_sse2_psrli_d:
9384 case Intrinsic::x86_sse2_psrli_q:
9385 case Intrinsic::x86_sse2_psrai_w:
9386 case Intrinsic::x86_sse2_psrai_d:
9387 case Intrinsic::x86_mmx_pslli_w:
9388 case Intrinsic::x86_mmx_pslli_d:
9389 case Intrinsic::x86_mmx_pslli_q:
9390 case Intrinsic::x86_mmx_psrli_w:
9391 case Intrinsic::x86_mmx_psrli_d:
9392 case Intrinsic::x86_mmx_psrli_q:
9393 case Intrinsic::x86_mmx_psrai_w:
9394 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009395 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009396 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009397 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009398
9399 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009400 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009401 switch (IntNo) {
9402 case Intrinsic::x86_sse2_pslli_w:
9403 NewIntNo = Intrinsic::x86_sse2_psll_w;
9404 break;
9405 case Intrinsic::x86_sse2_pslli_d:
9406 NewIntNo = Intrinsic::x86_sse2_psll_d;
9407 break;
9408 case Intrinsic::x86_sse2_pslli_q:
9409 NewIntNo = Intrinsic::x86_sse2_psll_q;
9410 break;
9411 case Intrinsic::x86_sse2_psrli_w:
9412 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9413 break;
9414 case Intrinsic::x86_sse2_psrli_d:
9415 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9416 break;
9417 case Intrinsic::x86_sse2_psrli_q:
9418 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9419 break;
9420 case Intrinsic::x86_sse2_psrai_w:
9421 NewIntNo = Intrinsic::x86_sse2_psra_w;
9422 break;
9423 case Intrinsic::x86_sse2_psrai_d:
9424 NewIntNo = Intrinsic::x86_sse2_psra_d;
9425 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009426 case Intrinsic::x86_avx2_pslli_w:
9427 NewIntNo = Intrinsic::x86_avx2_psll_w;
9428 break;
9429 case Intrinsic::x86_avx2_pslli_d:
9430 NewIntNo = Intrinsic::x86_avx2_psll_d;
9431 break;
9432 case Intrinsic::x86_avx2_pslli_q:
9433 NewIntNo = Intrinsic::x86_avx2_psll_q;
9434 break;
9435 case Intrinsic::x86_avx2_psrli_w:
9436 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9437 break;
9438 case Intrinsic::x86_avx2_psrli_d:
9439 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9440 break;
9441 case Intrinsic::x86_avx2_psrli_q:
9442 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9443 break;
9444 case Intrinsic::x86_avx2_psrai_w:
9445 NewIntNo = Intrinsic::x86_avx2_psra_w;
9446 break;
9447 case Intrinsic::x86_avx2_psrai_d:
9448 NewIntNo = Intrinsic::x86_avx2_psra_d;
9449 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009450 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009451 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009452 switch (IntNo) {
9453 case Intrinsic::x86_mmx_pslli_w:
9454 NewIntNo = Intrinsic::x86_mmx_psll_w;
9455 break;
9456 case Intrinsic::x86_mmx_pslli_d:
9457 NewIntNo = Intrinsic::x86_mmx_psll_d;
9458 break;
9459 case Intrinsic::x86_mmx_pslli_q:
9460 NewIntNo = Intrinsic::x86_mmx_psll_q;
9461 break;
9462 case Intrinsic::x86_mmx_psrli_w:
9463 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9464 break;
9465 case Intrinsic::x86_mmx_psrli_d:
9466 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9467 break;
9468 case Intrinsic::x86_mmx_psrli_q:
9469 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9470 break;
9471 case Intrinsic::x86_mmx_psrai_w:
9472 NewIntNo = Intrinsic::x86_mmx_psra_w;
9473 break;
9474 case Intrinsic::x86_mmx_psrai_d:
9475 NewIntNo = Intrinsic::x86_mmx_psra_d;
9476 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009477 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009478 }
9479 break;
9480 }
9481 }
Mon P Wangefa42202009-09-03 19:56:25 +00009482
9483 // The vector shift intrinsics with scalars uses 32b shift amounts but
9484 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9485 // to be zero.
9486 SDValue ShOps[4];
9487 ShOps[0] = ShAmt;
9488 ShOps[1] = DAG.getConstant(0, MVT::i32);
9489 if (ShAmtVT == MVT::v4i32) {
9490 ShOps[2] = DAG.getUNDEF(MVT::i32);
9491 ShOps[3] = DAG.getUNDEF(MVT::i32);
9492 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9493 } else {
9494 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009495// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009496 }
9497
Owen Andersone50ed302009-08-10 22:56:29 +00009498 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009499 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009500 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009501 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009502 Op.getOperand(1), ShAmt);
9503 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009504 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009505}
Evan Cheng72261582005-12-20 06:22:03 +00009506
Dan Gohmand858e902010-04-17 15:26:15 +00009507SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9508 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009509 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9510 MFI->setReturnAddressIsTaken(true);
9511
Bill Wendling64e87322009-01-16 19:25:27 +00009512 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009513 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009514
9515 if (Depth > 0) {
9516 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9517 SDValue Offset =
9518 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009519 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009520 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009521 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009522 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009523 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009524 }
9525
9526 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009527 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009528 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009529 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009530}
9531
Dan Gohmand858e902010-04-17 15:26:15 +00009532SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009533 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9534 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009535
Owen Andersone50ed302009-08-10 22:56:29 +00009536 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009537 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009538 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9539 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009540 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009541 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009542 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9543 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009544 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009545 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009546}
9547
Dan Gohman475871a2008-07-27 21:46:04 +00009548SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009549 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009550 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009551}
9552
Dan Gohmand858e902010-04-17 15:26:15 +00009553SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009554 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009555 SDValue Chain = Op.getOperand(0);
9556 SDValue Offset = Op.getOperand(1);
9557 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009558 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009559
Dan Gohmand8816272010-08-11 18:14:00 +00009560 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9561 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9562 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009563 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009564
Dan Gohmand8816272010-08-11 18:14:00 +00009565 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9566 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009567 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009568 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9569 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009570 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009571 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009572
Dale Johannesene4d209d2009-02-03 20:21:25 +00009573 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009574 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009575 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009576}
9577
Duncan Sands4a544a72011-09-06 13:37:06 +00009578SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9579 SelectionDAG &DAG) const {
9580 return Op.getOperand(0);
9581}
9582
9583SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9584 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009585 SDValue Root = Op.getOperand(0);
9586 SDValue Trmp = Op.getOperand(1); // trampoline
9587 SDValue FPtr = Op.getOperand(2); // nested function
9588 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009589 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009590
Dan Gohman69de1932008-02-06 22:27:42 +00009591 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009592
9593 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009594 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009595
9596 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009597 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9598 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009599
Evan Cheng0e6a0522011-07-18 20:57:22 +00009600 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9601 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009602
9603 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9604
9605 // Load the pointer to the nested function into R11.
9606 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009607 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009608 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009609 Addr, MachinePointerInfo(TrmpAddr),
9610 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009611
Owen Anderson825b72b2009-08-11 20:47:22 +00009612 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9613 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009614 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9615 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009616 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009617
9618 // Load the 'nest' parameter value into R10.
9619 // R10 is specified in X86CallingConv.td
9620 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009621 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9622 DAG.getConstant(10, MVT::i64));
9623 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009624 Addr, MachinePointerInfo(TrmpAddr, 10),
9625 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009626
Owen Anderson825b72b2009-08-11 20:47:22 +00009627 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9628 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009629 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9630 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009631 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009632
9633 // Jump to the nested function.
9634 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009635 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9636 DAG.getConstant(20, MVT::i64));
9637 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009638 Addr, MachinePointerInfo(TrmpAddr, 20),
9639 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009640
9641 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009642 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9643 DAG.getConstant(22, MVT::i64));
9644 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009645 MachinePointerInfo(TrmpAddr, 22),
9646 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009647
Duncan Sands4a544a72011-09-06 13:37:06 +00009648 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009649 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009650 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009651 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009652 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009653 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009654
9655 switch (CC) {
9656 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009657 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009658 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009659 case CallingConv::X86_StdCall: {
9660 // Pass 'nest' parameter in ECX.
9661 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009662 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009663
9664 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009665 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009666 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009667
Chris Lattner58d74912008-03-12 17:45:29 +00009668 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009669 unsigned InRegCount = 0;
9670 unsigned Idx = 1;
9671
9672 for (FunctionType::param_iterator I = FTy->param_begin(),
9673 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009674 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009675 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009676 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009677
9678 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009679 report_fatal_error("Nest register in use - reduce number of inreg"
9680 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009681 }
9682 }
9683 break;
9684 }
9685 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009686 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009687 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009688 // Pass 'nest' parameter in EAX.
9689 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009690 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009691 break;
9692 }
9693
Dan Gohman475871a2008-07-27 21:46:04 +00009694 SDValue OutChains[4];
9695 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009696
Owen Anderson825b72b2009-08-11 20:47:22 +00009697 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9698 DAG.getConstant(10, MVT::i32));
9699 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009700
Chris Lattnera62fe662010-02-05 19:20:30 +00009701 // This is storing the opcode for MOV32ri.
9702 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009703 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009704 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009705 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009706 Trmp, MachinePointerInfo(TrmpAddr),
9707 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009708
Owen Anderson825b72b2009-08-11 20:47:22 +00009709 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9710 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009711 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9712 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009713 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009714
Chris Lattnera62fe662010-02-05 19:20:30 +00009715 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009716 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9717 DAG.getConstant(5, MVT::i32));
9718 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009719 MachinePointerInfo(TrmpAddr, 5),
9720 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009721
Owen Anderson825b72b2009-08-11 20:47:22 +00009722 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9723 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009724 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9725 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009726 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009727
Duncan Sands4a544a72011-09-06 13:37:06 +00009728 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009729 }
9730}
9731
Dan Gohmand858e902010-04-17 15:26:15 +00009732SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9733 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009734 /*
9735 The rounding mode is in bits 11:10 of FPSR, and has the following
9736 settings:
9737 00 Round to nearest
9738 01 Round to -inf
9739 10 Round to +inf
9740 11 Round to 0
9741
9742 FLT_ROUNDS, on the other hand, expects the following:
9743 -1 Undefined
9744 0 Round to 0
9745 1 Round to nearest
9746 2 Round to +inf
9747 3 Round to -inf
9748
9749 To perform the conversion, we do:
9750 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9751 */
9752
9753 MachineFunction &MF = DAG.getMachineFunction();
9754 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009755 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009756 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009757 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009758 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009759
9760 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009761 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009762 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009763
Michael J. Spencerec38de22010-10-10 22:04:20 +00009764
Chris Lattner2156b792010-09-22 01:11:26 +00009765 MachineMemOperand *MMO =
9766 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9767 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009768
Chris Lattner2156b792010-09-22 01:11:26 +00009769 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9770 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9771 DAG.getVTList(MVT::Other),
9772 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009773
9774 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009775 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009776 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009777
9778 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009779 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009780 DAG.getNode(ISD::SRL, DL, MVT::i16,
9781 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009782 CWD, DAG.getConstant(0x800, MVT::i16)),
9783 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009784 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009785 DAG.getNode(ISD::SRL, DL, MVT::i16,
9786 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009787 CWD, DAG.getConstant(0x400, MVT::i16)),
9788 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009789
Dan Gohman475871a2008-07-27 21:46:04 +00009790 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009791 DAG.getNode(ISD::AND, DL, MVT::i16,
9792 DAG.getNode(ISD::ADD, DL, MVT::i16,
9793 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009794 DAG.getConstant(1, MVT::i16)),
9795 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009796
9797
Duncan Sands83ec4b62008-06-06 12:08:01 +00009798 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009799 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009800}
9801
Dan Gohmand858e902010-04-17 15:26:15 +00009802SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009803 EVT VT = Op.getValueType();
9804 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009805 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009806 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009807
9808 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009809 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009810 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009811 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009812 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009813 }
Evan Cheng18efe262007-12-14 02:13:44 +00009814
Evan Cheng152804e2007-12-14 08:30:15 +00009815 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009816 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009817 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009818
9819 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009820 SDValue Ops[] = {
9821 Op,
9822 DAG.getConstant(NumBits+NumBits-1, OpVT),
9823 DAG.getConstant(X86::COND_E, MVT::i8),
9824 Op.getValue(1)
9825 };
9826 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009827
9828 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009829 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009830
Owen Anderson825b72b2009-08-11 20:47:22 +00009831 if (VT == MVT::i8)
9832 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009833 return Op;
9834}
9835
Chandler Carruthacc068e2011-12-24 10:55:54 +00009836SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9837 SelectionDAG &DAG) const {
9838 EVT VT = Op.getValueType();
9839 EVT OpVT = VT;
9840 unsigned NumBits = VT.getSizeInBits();
9841 DebugLoc dl = Op.getDebugLoc();
9842
9843 Op = Op.getOperand(0);
9844 if (VT == MVT::i8) {
9845 // Zero extend to i32 since there is not an i8 bsr.
9846 OpVT = MVT::i32;
9847 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9848 }
9849
9850 // Issue a bsr (scan bits in reverse).
9851 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
9852 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
9853
9854 // And xor with NumBits-1.
9855 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
9856
9857 if (VT == MVT::i8)
9858 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
9859 return Op;
9860}
9861
Dan Gohmand858e902010-04-17 15:26:15 +00009862SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009863 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00009864 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009865 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009866 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +00009867
9868 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +00009869 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009870 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009871
9872 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009873 SDValue Ops[] = {
9874 Op,
Chandler Carruth77821022011-12-24 12:12:34 +00009875 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009876 DAG.getConstant(X86::COND_E, MVT::i8),
9877 Op.getValue(1)
9878 };
Chandler Carruth77821022011-12-24 12:12:34 +00009879 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +00009880}
9881
Craig Topper13894fa2011-08-24 06:14:18 +00009882// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9883// ones, and then concatenate the result back.
9884static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009885 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009886
9887 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9888 "Unsupported value type for operation");
9889
9890 int NumElems = VT.getVectorNumElements();
9891 DebugLoc dl = Op.getDebugLoc();
9892 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9893 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9894
9895 // Extract the LHS vectors
9896 SDValue LHS = Op.getOperand(0);
9897 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9898 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9899
9900 // Extract the RHS vectors
9901 SDValue RHS = Op.getOperand(1);
9902 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9903 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9904
9905 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9906 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9907
9908 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9909 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9910 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9911}
9912
9913SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9914 assert(Op.getValueType().getSizeInBits() == 256 &&
9915 Op.getValueType().isInteger() &&
9916 "Only handle AVX 256-bit vector integer operation");
9917 return Lower256IntArith(Op, DAG);
9918}
9919
9920SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9921 assert(Op.getValueType().getSizeInBits() == 256 &&
9922 Op.getValueType().isInteger() &&
9923 "Only handle AVX 256-bit vector integer operation");
9924 return Lower256IntArith(Op, DAG);
9925}
9926
9927SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9928 EVT VT = Op.getValueType();
9929
9930 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +00009931 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +00009932 return Lower256IntArith(Op, DAG);
9933
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009934 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009935
Craig Topperaaa643c2011-11-09 07:28:55 +00009936 SDValue A = Op.getOperand(0);
9937 SDValue B = Op.getOperand(1);
9938
9939 if (VT == MVT::v4i64) {
9940 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
9941
9942 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
9943 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
9944 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
9945 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
9946 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
9947 //
9948 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
9949 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
9950 // return AloBlo + AloBhi + AhiBlo;
9951
9952 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9953 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9954 A, DAG.getConstant(32, MVT::i32));
9955 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9956 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9957 B, DAG.getConstant(32, MVT::i32));
9958 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9959 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9960 A, B);
9961 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9962 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9963 A, Bhi);
9964 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9965 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9966 Ahi, B);
9967 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9968 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9969 AloBhi, DAG.getConstant(32, MVT::i32));
9970 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9971 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9972 AhiBlo, DAG.getConstant(32, MVT::i32));
9973 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9974 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
9975 return Res;
9976 }
9977
9978 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
9979
Mon P Wangaf9b9522008-12-18 21:42:19 +00009980 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9981 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9982 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9983 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9984 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9985 //
9986 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9987 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9988 // return AloBlo + AloBhi + AhiBlo;
9989
Dale Johannesene4d209d2009-02-03 20:21:25 +00009990 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009991 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9992 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009993 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009994 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9995 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009996 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009997 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009998 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009999 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010000 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010001 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010002 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010003 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010004 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010005 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010006 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10007 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010008 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010009 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10010 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010011 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10012 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010013 return Res;
10014}
10015
Nadav Rotem43012222011-05-11 08:12:09 +000010016SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10017
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010018 EVT VT = Op.getValueType();
10019 DebugLoc dl = Op.getDebugLoc();
10020 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010021 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010022 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010023
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010024 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010025 return SDValue();
10026
Nadav Rotem43012222011-05-11 08:12:09 +000010027 // Optimize shl/srl/sra with constant shift amount.
10028 if (isSplatVector(Amt.getNode())) {
10029 SDValue SclrAmt = Amt->getOperand(0);
10030 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10031 uint64_t ShiftAmt = C->getZExtValue();
10032
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010033 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10034 // Make a large shift.
10035 SDValue SHL =
10036 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10037 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10038 R, DAG.getConstant(ShiftAmt, MVT::i32));
10039 // Zero out the rightmost bits.
10040 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10041 MVT::i8));
10042 return DAG.getNode(ISD::AND, dl, VT, SHL,
10043 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10044 }
10045
Nadav Rotem43012222011-05-11 08:12:09 +000010046 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10047 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10048 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10049 R, DAG.getConstant(ShiftAmt, MVT::i32));
10050
10051 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10052 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10053 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10054 R, DAG.getConstant(ShiftAmt, MVT::i32));
10055
10056 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10057 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10058 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10059 R, DAG.getConstant(ShiftAmt, MVT::i32));
10060
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010061 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10062 // Make a large shift.
10063 SDValue SRL =
10064 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10065 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10066 R, DAG.getConstant(ShiftAmt, MVT::i32));
10067 // Zero out the leftmost bits.
10068 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10069 MVT::i8));
10070 return DAG.getNode(ISD::AND, dl, VT, SRL,
10071 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10072 }
10073
Nadav Rotem43012222011-05-11 08:12:09 +000010074 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10075 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10076 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10077 R, DAG.getConstant(ShiftAmt, MVT::i32));
10078
10079 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10080 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10081 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10082 R, DAG.getConstant(ShiftAmt, MVT::i32));
10083
10084 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10085 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10086 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10087 R, DAG.getConstant(ShiftAmt, MVT::i32));
10088
10089 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10090 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10091 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10092 R, DAG.getConstant(ShiftAmt, MVT::i32));
10093
10094 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10095 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10096 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10097 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010098
10099 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10100 if (ShiftAmt == 7) {
10101 // R s>> 7 === R s< 0
10102 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10103 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10104 }
10105
10106 // R s>> a === ((R u>> a) ^ m) - m
10107 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10108 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10109 MVT::i8));
10110 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10111 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10112 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10113 return Res;
10114 }
Craig Topper46154eb2011-11-11 07:39:23 +000010115
Craig Topper0d86d462011-11-20 00:12:05 +000010116 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10117 if (Op.getOpcode() == ISD::SHL) {
10118 // Make a large shift.
10119 SDValue SHL =
10120 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10121 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10122 R, DAG.getConstant(ShiftAmt, MVT::i32));
10123 // Zero out the rightmost bits.
10124 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10125 MVT::i8));
10126 return DAG.getNode(ISD::AND, dl, VT, SHL,
10127 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010128 }
Craig Topper0d86d462011-11-20 00:12:05 +000010129 if (Op.getOpcode() == ISD::SRL) {
10130 // Make a large shift.
10131 SDValue SRL =
10132 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10133 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10134 R, DAG.getConstant(ShiftAmt, MVT::i32));
10135 // Zero out the leftmost bits.
10136 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10137 MVT::i8));
10138 return DAG.getNode(ISD::AND, dl, VT, SRL,
10139 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10140 }
10141 if (Op.getOpcode() == ISD::SRA) {
10142 if (ShiftAmt == 7) {
10143 // R s>> 7 === R s< 0
10144 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10145 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10146 }
10147
10148 // R s>> a === ((R u>> a) ^ m) - m
10149 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10150 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10151 MVT::i8));
10152 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10153 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10154 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10155 return Res;
10156 }
10157 }
Nadav Rotem43012222011-05-11 08:12:09 +000010158 }
10159 }
10160
10161 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010162 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010163 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10164 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10165 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10166
10167 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010168
Nate Begeman51409212010-07-28 00:21:48 +000010169 std::vector<Constant*> CV(4, CI);
10170 Constant *C = ConstantVector::get(CV);
10171 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10172 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010173 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010174 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010175
10176 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010177 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010178 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10179 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10180 }
Nadav Rotem43012222011-05-11 08:12:09 +000010181 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Lang Hames8b99c1e2011-12-17 01:08:46 +000010182 assert((Subtarget->hasSSE2() || Subtarget->hasAVX()) &&
10183 "Need SSE2 for pslli/pcmpeq.");
10184
Nate Begeman51409212010-07-28 00:21:48 +000010185 // a = a << 5;
10186 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10187 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10188 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10189
Lang Hames8b99c1e2011-12-17 01:08:46 +000010190 // Turn 'a' into a mask suitable for VSELECT
10191 SDValue VSelM = DAG.getConstant(0x80, VT);
10192 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10193 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10194 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10195 OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010196
Lang Hames8b99c1e2011-12-17 01:08:46 +000010197 SDValue CM1 = DAG.getConstant(0x0f, VT);
10198 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010199
Lang Hames8b99c1e2011-12-17 01:08:46 +000010200 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10201 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Nate Begeman51409212010-07-28 00:21:48 +000010202 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10203 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10204 DAG.getConstant(4, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010205 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10206
Nate Begeman51409212010-07-28 00:21:48 +000010207 // a += a
10208 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010209 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10210 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10211 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10212 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010213
Lang Hames8b99c1e2011-12-17 01:08:46 +000010214 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10215 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Nate Begeman51409212010-07-28 00:21:48 +000010216 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10217 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10218 DAG.getConstant(2, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010219 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10220
Nate Begeman51409212010-07-28 00:21:48 +000010221 // a += a
10222 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010223 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10224 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10225 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10226 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010227
Lang Hames8b99c1e2011-12-17 01:08:46 +000010228 // return VSELECT(r, r+r, a);
10229 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010230 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010231 return R;
10232 }
Craig Topper46154eb2011-11-11 07:39:23 +000010233
10234 // Decompose 256-bit shifts into smaller 128-bit shifts.
10235 if (VT.getSizeInBits() == 256) {
10236 int NumElems = VT.getVectorNumElements();
10237 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10238 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10239
10240 // Extract the two vectors
10241 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10242 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10243 DAG, dl);
10244
10245 // Recreate the shift amount vectors
10246 SDValue Amt1, Amt2;
10247 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10248 // Constant shift amount
10249 SmallVector<SDValue, 4> Amt1Csts;
10250 SmallVector<SDValue, 4> Amt2Csts;
10251 for (int i = 0; i < NumElems/2; ++i)
10252 Amt1Csts.push_back(Amt->getOperand(i));
10253 for (int i = NumElems/2; i < NumElems; ++i)
10254 Amt2Csts.push_back(Amt->getOperand(i));
10255
10256 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10257 &Amt1Csts[0], NumElems/2);
10258 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10259 &Amt2Csts[0], NumElems/2);
10260 } else {
10261 // Variable shift amount
10262 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10263 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10264 DAG, dl);
10265 }
10266
10267 // Issue new vector shifts for the smaller types
10268 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10269 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10270
10271 // Concatenate the result back
10272 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10273 }
10274
Nate Begeman51409212010-07-28 00:21:48 +000010275 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010276}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010277
Dan Gohmand858e902010-04-17 15:26:15 +000010278SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010279 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10280 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010281 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10282 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010283 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010284 SDValue LHS = N->getOperand(0);
10285 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010286 unsigned BaseOp = 0;
10287 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010288 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010289 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010290 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010291 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010292 // A subtract of one will be selected as a INC. Note that INC doesn't
10293 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010294 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10295 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010296 BaseOp = X86ISD::INC;
10297 Cond = X86::COND_O;
10298 break;
10299 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010300 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010301 Cond = X86::COND_O;
10302 break;
10303 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010304 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010305 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010306 break;
10307 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010308 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10309 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010310 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10311 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010312 BaseOp = X86ISD::DEC;
10313 Cond = X86::COND_O;
10314 break;
10315 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010316 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010317 Cond = X86::COND_O;
10318 break;
10319 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010320 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010321 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010322 break;
10323 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010324 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010325 Cond = X86::COND_O;
10326 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010327 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10328 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10329 MVT::i32);
10330 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010331
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010332 SDValue SetCC =
10333 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10334 DAG.getConstant(X86::COND_O, MVT::i32),
10335 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010336
Dan Gohman6e5fda22011-07-22 18:45:15 +000010337 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010338 }
Bill Wendling74c37652008-12-09 22:08:41 +000010339 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010340
Bill Wendling61edeb52008-12-02 01:06:39 +000010341 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010342 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010343 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010344
Bill Wendling61edeb52008-12-02 01:06:39 +000010345 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010346 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10347 DAG.getConstant(Cond, MVT::i32),
10348 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010349
Dan Gohman6e5fda22011-07-22 18:45:15 +000010350 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010351}
10352
Chad Rosier30450e82011-12-22 22:35:21 +000010353SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10354 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010355 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010356 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10357 EVT VT = Op.getValueType();
10358
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010359 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010360 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10361 ExtraVT.getScalarType().getSizeInBits();
10362 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10363
10364 unsigned SHLIntrinsicsID = 0;
10365 unsigned SRAIntrinsicsID = 0;
10366 switch (VT.getSimpleVT().SimpleTy) {
10367 default:
10368 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010369 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010370 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10371 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10372 break;
Craig Toppera124f942011-11-21 01:12:36 +000010373 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010374 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10375 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10376 break;
Craig Toppera124f942011-11-21 01:12:36 +000010377 case MVT::v8i32:
10378 case MVT::v16i16:
10379 if (!Subtarget->hasAVX())
10380 return SDValue();
10381 if (!Subtarget->hasAVX2()) {
10382 // needs to be split
10383 int NumElems = VT.getVectorNumElements();
10384 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10385 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10386
10387 // Extract the LHS vectors
10388 SDValue LHS = Op.getOperand(0);
10389 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10390 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10391
10392 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10393 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10394
10395 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10396 int ExtraNumElems = ExtraVT.getVectorNumElements();
10397 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10398 ExtraNumElems/2);
10399 SDValue Extra = DAG.getValueType(ExtraVT);
10400
10401 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10402 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10403
10404 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10405 }
10406 if (VT == MVT::v8i32) {
10407 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10408 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10409 } else {
10410 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10411 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10412 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010413 }
10414
10415 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10416 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010417 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010418
Nadav Rotema7934dd2011-10-10 19:31:45 +000010419 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10420 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10421 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010422 }
10423
10424 return SDValue();
10425}
10426
10427
Eric Christopher9a9d2752010-07-22 02:48:34 +000010428SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10429 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010430
Eric Christopher77ed1352011-07-08 00:04:56 +000010431 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10432 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010433 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010434 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010435 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010436 SDValue Ops[] = {
10437 DAG.getRegister(X86::ESP, MVT::i32), // Base
10438 DAG.getTargetConstant(1, MVT::i8), // Scale
10439 DAG.getRegister(0, MVT::i32), // Index
10440 DAG.getTargetConstant(0, MVT::i32), // Disp
10441 DAG.getRegister(0, MVT::i32), // Segment.
10442 Zero,
10443 Chain
10444 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010445 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010446 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10447 array_lengthof(Ops));
10448 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010449 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010450
Eric Christopher9a9d2752010-07-22 02:48:34 +000010451 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010452 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010453 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010454
Chris Lattner132929a2010-08-14 17:26:09 +000010455 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10456 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10457 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10458 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010459
Chris Lattner132929a2010-08-14 17:26:09 +000010460 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10461 if (!Op1 && !Op2 && !Op3 && Op4)
10462 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010463
Chris Lattner132929a2010-08-14 17:26:09 +000010464 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10465 if (Op1 && !Op2 && !Op3 && !Op4)
10466 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010467
10468 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010469 // (MFENCE)>;
10470 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010471}
10472
Eli Friedman14648462011-07-27 22:21:52 +000010473SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10474 SelectionDAG &DAG) const {
10475 DebugLoc dl = Op.getDebugLoc();
10476 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10477 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10478 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10479 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10480
10481 // The only fence that needs an instruction is a sequentially-consistent
10482 // cross-thread fence.
10483 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10484 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10485 // no-sse2). There isn't any reason to disable it if the target processor
10486 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010487 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010488 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10489
10490 SDValue Chain = Op.getOperand(0);
10491 SDValue Zero = DAG.getConstant(0, MVT::i32);
10492 SDValue Ops[] = {
10493 DAG.getRegister(X86::ESP, MVT::i32), // Base
10494 DAG.getTargetConstant(1, MVT::i8), // Scale
10495 DAG.getRegister(0, MVT::i32), // Index
10496 DAG.getTargetConstant(0, MVT::i32), // Disp
10497 DAG.getRegister(0, MVT::i32), // Segment.
10498 Zero,
10499 Chain
10500 };
10501 SDNode *Res =
10502 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10503 array_lengthof(Ops));
10504 return SDValue(Res, 0);
10505 }
10506
10507 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10508 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10509}
10510
10511
Dan Gohmand858e902010-04-17 15:26:15 +000010512SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010513 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010514 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010515 unsigned Reg = 0;
10516 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010517 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010518 default:
10519 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010520 case MVT::i8: Reg = X86::AL; size = 1; break;
10521 case MVT::i16: Reg = X86::AX; size = 2; break;
10522 case MVT::i32: Reg = X86::EAX; size = 4; break;
10523 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010524 assert(Subtarget->is64Bit() && "Node not type legal!");
10525 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010526 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010527 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010528 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010529 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010530 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010531 Op.getOperand(1),
10532 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010533 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010534 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010535 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010536 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10537 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10538 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010539 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010540 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010541 return cpOut;
10542}
10543
Duncan Sands1607f052008-12-01 11:39:25 +000010544SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010545 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010546 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010547 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010548 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010549 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010550 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010551 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10552 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010553 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010554 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10555 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010556 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010557 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010558 rdx.getValue(1)
10559 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010560 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010561}
10562
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010563SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010564 SelectionDAG &DAG) const {
10565 EVT SrcVT = Op.getOperand(0).getValueType();
10566 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010567 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010568 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010569 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010570 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010571 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010572 // i64 <=> MMX conversions are Legal.
10573 if (SrcVT==MVT::i64 && DstVT.isVector())
10574 return Op;
10575 if (DstVT==MVT::i64 && SrcVT.isVector())
10576 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010577 // MMX <=> MMX conversions are Legal.
10578 if (SrcVT.isVector() && DstVT.isVector())
10579 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010580 // All other conversions need to be expanded.
10581 return SDValue();
10582}
Chris Lattner5b856542010-12-20 00:59:46 +000010583
Dan Gohmand858e902010-04-17 15:26:15 +000010584SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010585 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010586 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010587 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010588 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010589 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010590 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010591 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010592 Node->getOperand(0),
10593 Node->getOperand(1), negOp,
10594 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010595 cast<AtomicSDNode>(Node)->getAlignment(),
10596 cast<AtomicSDNode>(Node)->getOrdering(),
10597 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010598}
10599
Eli Friedman327236c2011-08-24 20:50:09 +000010600static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10601 SDNode *Node = Op.getNode();
10602 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010603 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010604
10605 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010606 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10607 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10608 // (The only way to get a 16-byte store is cmpxchg16b)
10609 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10610 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10611 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010612 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10613 cast<AtomicSDNode>(Node)->getMemoryVT(),
10614 Node->getOperand(0),
10615 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010616 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010617 cast<AtomicSDNode>(Node)->getOrdering(),
10618 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010619 return Swap.getValue(1);
10620 }
10621 // Other atomic stores have a simple pattern.
10622 return Op;
10623}
10624
Chris Lattner5b856542010-12-20 00:59:46 +000010625static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10626 EVT VT = Op.getNode()->getValueType(0);
10627
10628 // Let legalize expand this if it isn't a legal type yet.
10629 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10630 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010631
Chris Lattner5b856542010-12-20 00:59:46 +000010632 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010633
Chris Lattner5b856542010-12-20 00:59:46 +000010634 unsigned Opc;
10635 bool ExtraOp = false;
10636 switch (Op.getOpcode()) {
10637 default: assert(0 && "Invalid code");
10638 case ISD::ADDC: Opc = X86ISD::ADD; break;
10639 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10640 case ISD::SUBC: Opc = X86ISD::SUB; break;
10641 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10642 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010643
Chris Lattner5b856542010-12-20 00:59:46 +000010644 if (!ExtraOp)
10645 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10646 Op.getOperand(1));
10647 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10648 Op.getOperand(1), Op.getOperand(2));
10649}
10650
Evan Cheng0db9fe62006-04-25 20:13:52 +000010651/// LowerOperation - Provide custom lowering hooks for some operations.
10652///
Dan Gohmand858e902010-04-17 15:26:15 +000010653SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010654 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010655 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010656 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010657 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010658 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010659 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10660 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010661 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010662 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010663 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010664 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10665 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10666 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010667 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010668 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010669 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10670 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10671 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010672 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010673 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010674 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010675 case ISD::SHL_PARTS:
10676 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010677 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010678 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010679 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010680 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010681 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010682 case ISD::FABS: return LowerFABS(Op, DAG);
10683 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010684 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010685 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010686 case ISD::SETCC: return LowerSETCC(Op, DAG);
10687 case ISD::SELECT: return LowerSELECT(Op, DAG);
10688 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010689 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010690 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010691 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010692 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010693 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010694 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10695 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010696 case ISD::FRAME_TO_ARGS_OFFSET:
10697 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010698 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010699 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010700 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10701 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010702 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010703 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010704 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010705 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010706 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010707 case ISD::SRA:
10708 case ISD::SRL:
10709 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010710 case ISD::SADDO:
10711 case ISD::UADDO:
10712 case ISD::SSUBO:
10713 case ISD::USUBO:
10714 case ISD::SMULO:
10715 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010716 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010717 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010718 case ISD::ADDC:
10719 case ISD::ADDE:
10720 case ISD::SUBC:
10721 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010722 case ISD::ADD: return LowerADD(Op, DAG);
10723 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010724 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010725}
10726
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010727static void ReplaceATOMIC_LOAD(SDNode *Node,
10728 SmallVectorImpl<SDValue> &Results,
10729 SelectionDAG &DAG) {
10730 DebugLoc dl = Node->getDebugLoc();
10731 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10732
10733 // Convert wide load -> cmpxchg8b/cmpxchg16b
10734 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10735 // (The only way to get a 16-byte load is cmpxchg16b)
10736 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010737 SDValue Zero = DAG.getConstant(0, VT);
10738 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010739 Node->getOperand(0),
10740 Node->getOperand(1), Zero, Zero,
10741 cast<AtomicSDNode>(Node)->getMemOperand(),
10742 cast<AtomicSDNode>(Node)->getOrdering(),
10743 cast<AtomicSDNode>(Node)->getSynchScope());
10744 Results.push_back(Swap.getValue(0));
10745 Results.push_back(Swap.getValue(1));
10746}
10747
Duncan Sands1607f052008-12-01 11:39:25 +000010748void X86TargetLowering::
10749ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010750 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010751 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010752 assert (Node->getValueType(0) == MVT::i64 &&
10753 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010754
10755 SDValue Chain = Node->getOperand(0);
10756 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010757 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010758 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010759 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010760 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010761 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010762 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010763 SDValue Result =
10764 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10765 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010766 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010767 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010768 Results.push_back(Result.getValue(2));
10769}
10770
Duncan Sands126d9072008-07-04 11:47:58 +000010771/// ReplaceNodeResults - Replace a node with an illegal result type
10772/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010773void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10774 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010775 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010776 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010777 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010778 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010779 assert(false && "Do not know how to custom type legalize this operation!");
10780 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010781 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010782 case ISD::ADDC:
10783 case ISD::ADDE:
10784 case ISD::SUBC:
10785 case ISD::SUBE:
10786 // We don't want to expand or promote these.
10787 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010788 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010789 std::pair<SDValue,SDValue> Vals =
10790 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010791 SDValue FIST = Vals.first, StackSlot = Vals.second;
10792 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010793 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010794 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010795 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010796 MachinePointerInfo(),
10797 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010798 }
10799 return;
10800 }
10801 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010802 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010803 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010804 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010805 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010806 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010807 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010808 eax.getValue(2));
10809 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10810 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010811 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010812 Results.push_back(edx.getValue(1));
10813 return;
10814 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010815 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010816 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010817 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010818 bool Regs64bit = T == MVT::i128;
10819 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010820 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010821 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10822 DAG.getConstant(0, HalfT));
10823 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10824 DAG.getConstant(1, HalfT));
10825 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10826 Regs64bit ? X86::RAX : X86::EAX,
10827 cpInL, SDValue());
10828 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10829 Regs64bit ? X86::RDX : X86::EDX,
10830 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010831 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010832 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10833 DAG.getConstant(0, HalfT));
10834 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10835 DAG.getConstant(1, HalfT));
10836 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10837 Regs64bit ? X86::RBX : X86::EBX,
10838 swapInL, cpInH.getValue(1));
10839 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10840 Regs64bit ? X86::RCX : X86::ECX,
10841 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010842 SDValue Ops[] = { swapInH.getValue(0),
10843 N->getOperand(1),
10844 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010845 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010846 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010847 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10848 X86ISD::LCMPXCHG8_DAG;
10849 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010850 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010851 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10852 Regs64bit ? X86::RAX : X86::EAX,
10853 HalfT, Result.getValue(1));
10854 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10855 Regs64bit ? X86::RDX : X86::EDX,
10856 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010857 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010858 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010859 Results.push_back(cpOutH.getValue(1));
10860 return;
10861 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010862 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010863 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10864 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010865 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010866 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10867 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010868 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010869 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10870 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010871 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010872 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10873 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010874 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010875 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10876 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010877 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010878 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10879 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010880 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010881 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10882 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010883 case ISD::ATOMIC_LOAD:
10884 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010885 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010886}
10887
Evan Cheng72261582005-12-20 06:22:03 +000010888const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10889 switch (Opcode) {
10890 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010891 case X86ISD::BSF: return "X86ISD::BSF";
10892 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010893 case X86ISD::SHLD: return "X86ISD::SHLD";
10894 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010895 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010896 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010897 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010898 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010899 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010900 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010901 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10902 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10903 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010904 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010905 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010906 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010907 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010908 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010909 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010910 case X86ISD::COMI: return "X86ISD::COMI";
10911 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010912 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010913 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010914 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10915 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010916 case X86ISD::CMOV: return "X86ISD::CMOV";
10917 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010918 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010919 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10920 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010921 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010922 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010923 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010924 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010925 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010926 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10927 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010928 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010929 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010930 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010931 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010932 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010933 case X86ISD::HADD: return "X86ISD::HADD";
10934 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010935 case X86ISD::FHADD: return "X86ISD::FHADD";
10936 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010937 case X86ISD::FMAX: return "X86ISD::FMAX";
10938 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010939 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10940 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010941 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010942 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010943 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010944 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010945 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010946 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10947 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010948 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10949 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10950 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10951 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10952 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10953 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010954 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10955 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010956 case X86ISD::VSHL: return "X86ISD::VSHL";
10957 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010958 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10959 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10960 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10961 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10962 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10963 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10964 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10965 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10966 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10967 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010968 case X86ISD::ADD: return "X86ISD::ADD";
10969 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010970 case X86ISD::ADC: return "X86ISD::ADC";
10971 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010972 case X86ISD::SMUL: return "X86ISD::SMUL";
10973 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010974 case X86ISD::INC: return "X86ISD::INC";
10975 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010976 case X86ISD::OR: return "X86ISD::OR";
10977 case X86ISD::XOR: return "X86ISD::XOR";
10978 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000010979 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000010980 case X86ISD::BLSI: return "X86ISD::BLSI";
10981 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
10982 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000010983 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010984 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010985 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010986 case X86ISD::PALIGN: return "X86ISD::PALIGN";
10987 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
10988 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
10989 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
10990 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
10991 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
Craig Topperb3982da2011-12-31 23:50:21 +000010992 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010993 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010994 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000010995 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000010996 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
10997 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010998 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
10999 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11000 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11001 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11002 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11003 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11004 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011005 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11006 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011007 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011008 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011009 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011010 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011011 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011012 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011013 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011014 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011015 }
11016}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011017
Chris Lattnerc9addb72007-03-30 23:15:24 +000011018// isLegalAddressingMode - Return true if the addressing mode represented
11019// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011020bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011021 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011022 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011023 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011024 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011025
Chris Lattnerc9addb72007-03-30 23:15:24 +000011026 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011027 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011028 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011029
Chris Lattnerc9addb72007-03-30 23:15:24 +000011030 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011031 unsigned GVFlags =
11032 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011033
Chris Lattnerdfed4132009-07-10 07:38:24 +000011034 // If a reference to this global requires an extra load, we can't fold it.
11035 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011036 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011037
Chris Lattnerdfed4132009-07-10 07:38:24 +000011038 // If BaseGV requires a register for the PIC base, we cannot also have a
11039 // BaseReg specified.
11040 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011041 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011042
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011043 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011044 if ((M != CodeModel::Small || R != Reloc::Static) &&
11045 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011046 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011047 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011048
Chris Lattnerc9addb72007-03-30 23:15:24 +000011049 switch (AM.Scale) {
11050 case 0:
11051 case 1:
11052 case 2:
11053 case 4:
11054 case 8:
11055 // These scales always work.
11056 break;
11057 case 3:
11058 case 5:
11059 case 9:
11060 // These scales are formed with basereg+scalereg. Only accept if there is
11061 // no basereg yet.
11062 if (AM.HasBaseReg)
11063 return false;
11064 break;
11065 default: // Other stuff never works.
11066 return false;
11067 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011068
Chris Lattnerc9addb72007-03-30 23:15:24 +000011069 return true;
11070}
11071
11072
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011073bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011074 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011075 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011076 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11077 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011078 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011079 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011080 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011081}
11082
Owen Andersone50ed302009-08-10 22:56:29 +000011083bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011084 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011085 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011086 unsigned NumBits1 = VT1.getSizeInBits();
11087 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011088 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011089 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011090 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011091}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011092
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011093bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011094 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011095 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011096}
11097
Owen Andersone50ed302009-08-10 22:56:29 +000011098bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011099 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011100 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011101}
11102
Owen Andersone50ed302009-08-10 22:56:29 +000011103bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011104 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011105 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011106}
11107
Evan Cheng60c07e12006-07-05 22:17:51 +000011108/// isShuffleMaskLegal - Targets can use this to indicate that they only
11109/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11110/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11111/// are assumed to be legal.
11112bool
Eric Christopherfd179292009-08-27 18:07:15 +000011113X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011114 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011115 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011116 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011117 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011118
Nate Begemana09008b2009-10-19 02:17:23 +000011119 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011120 return (VT.getVectorNumElements() == 2 ||
11121 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11122 isMOVLMask(M, VT) ||
11123 isSHUFPMask(M, VT) ||
11124 isPSHUFDMask(M, VT) ||
11125 isPSHUFHWMask(M, VT) ||
11126 isPSHUFLWMask(M, VT) ||
Craig Topperd0a31172012-01-10 06:37:29 +000011127 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011128 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11129 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011130 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11131 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011132}
11133
Dan Gohman7d8143f2008-04-09 20:09:42 +000011134bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011135X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011136 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011137 unsigned NumElts = VT.getVectorNumElements();
11138 // FIXME: This collection of masks seems suspect.
11139 if (NumElts == 2)
11140 return true;
11141 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11142 return (isMOVLMask(Mask, VT) ||
11143 isCommutedMOVLMask(Mask, VT, true) ||
11144 isSHUFPMask(Mask, VT) ||
Craig Topper1ff73d72011-12-06 04:59:07 +000011145 isSHUFPMask(Mask, VT, /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011146 }
11147 return false;
11148}
11149
11150//===----------------------------------------------------------------------===//
11151// X86 Scheduler Hooks
11152//===----------------------------------------------------------------------===//
11153
Mon P Wang63307c32008-05-05 19:05:59 +000011154// private utility function
11155MachineBasicBlock *
11156X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11157 MachineBasicBlock *MBB,
11158 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011159 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011160 unsigned LoadOpc,
11161 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011162 unsigned notOpc,
11163 unsigned EAXreg,
11164 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011165 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011166 // For the atomic bitwise operator, we generate
11167 // thisMBB:
11168 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011169 // ld t1 = [bitinstr.addr]
11170 // op t2 = t1, [bitinstr.val]
11171 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011172 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11173 // bz newMBB
11174 // fallthrough -->nextMBB
11175 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11176 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011177 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011178 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011179
Mon P Wang63307c32008-05-05 19:05:59 +000011180 /// First build the CFG
11181 MachineFunction *F = MBB->getParent();
11182 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011183 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11184 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11185 F->insert(MBBIter, newMBB);
11186 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011187
Dan Gohman14152b42010-07-06 20:24:04 +000011188 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11189 nextMBB->splice(nextMBB->begin(), thisMBB,
11190 llvm::next(MachineBasicBlock::iterator(bInstr)),
11191 thisMBB->end());
11192 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011193
Mon P Wang63307c32008-05-05 19:05:59 +000011194 // Update thisMBB to fall through to newMBB
11195 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011196
Mon P Wang63307c32008-05-05 19:05:59 +000011197 // newMBB jumps to itself and fall through to nextMBB
11198 newMBB->addSuccessor(nextMBB);
11199 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011200
Mon P Wang63307c32008-05-05 19:05:59 +000011201 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011202 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011203 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011204 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011205 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011206 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011207 int numArgs = bInstr->getNumOperands() - 1;
11208 for (int i=0; i < numArgs; ++i)
11209 argOpers[i] = &bInstr->getOperand(i+1);
11210
11211 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011212 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011213 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011214
Dale Johannesen140be2d2008-08-19 18:47:28 +000011215 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011216 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011217 for (int i=0; i <= lastAddrIndx; ++i)
11218 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011219
Dale Johannesen140be2d2008-08-19 18:47:28 +000011220 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011221 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011222 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011223 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011224 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011225 tt = t1;
11226
Dale Johannesen140be2d2008-08-19 18:47:28 +000011227 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011228 assert((argOpers[valArgIndx]->isReg() ||
11229 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011230 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011231 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011232 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011233 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011234 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011235 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011236 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011237
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011238 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011239 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011240
Dale Johannesene4d209d2009-02-03 20:21:25 +000011241 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011242 for (int i=0; i <= lastAddrIndx; ++i)
11243 (*MIB).addOperand(*argOpers[i]);
11244 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011245 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011246 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11247 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011248
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011249 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011250 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011251
Mon P Wang63307c32008-05-05 19:05:59 +000011252 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011253 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011254
Dan Gohman14152b42010-07-06 20:24:04 +000011255 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011256 return nextMBB;
11257}
11258
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011259// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011260MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011261X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11262 MachineBasicBlock *MBB,
11263 unsigned regOpcL,
11264 unsigned regOpcH,
11265 unsigned immOpcL,
11266 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011267 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011268 // For the atomic bitwise operator, we generate
11269 // thisMBB (instructions are in pairs, except cmpxchg8b)
11270 // ld t1,t2 = [bitinstr.addr]
11271 // newMBB:
11272 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11273 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011274 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011275 // mov ECX, EBX <- t5, t6
11276 // mov EAX, EDX <- t1, t2
11277 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11278 // mov t3, t4 <- EAX, EDX
11279 // bz newMBB
11280 // result in out1, out2
11281 // fallthrough -->nextMBB
11282
11283 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11284 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011285 const unsigned NotOpc = X86::NOT32r;
11286 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11287 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11288 MachineFunction::iterator MBBIter = MBB;
11289 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011290
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011291 /// First build the CFG
11292 MachineFunction *F = MBB->getParent();
11293 MachineBasicBlock *thisMBB = MBB;
11294 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11295 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11296 F->insert(MBBIter, newMBB);
11297 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011298
Dan Gohman14152b42010-07-06 20:24:04 +000011299 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11300 nextMBB->splice(nextMBB->begin(), thisMBB,
11301 llvm::next(MachineBasicBlock::iterator(bInstr)),
11302 thisMBB->end());
11303 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011304
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011305 // Update thisMBB to fall through to newMBB
11306 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011307
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011308 // newMBB jumps to itself and fall through to nextMBB
11309 newMBB->addSuccessor(nextMBB);
11310 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011311
Dale Johannesene4d209d2009-02-03 20:21:25 +000011312 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011313 // Insert instructions into newMBB based on incoming instruction
11314 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011315 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011316 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011317 MachineOperand& dest1Oper = bInstr->getOperand(0);
11318 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011319 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11320 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011321 argOpers[i] = &bInstr->getOperand(i+2);
11322
Dan Gohman71ea4e52010-05-14 21:01:44 +000011323 // We use some of the operands multiple times, so conservatively just
11324 // clear any kill flags that might be present.
11325 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11326 argOpers[i]->setIsKill(false);
11327 }
11328
Evan Chengad5b52f2010-01-08 19:14:57 +000011329 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011330 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011331
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011332 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011333 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011334 for (int i=0; i <= lastAddrIndx; ++i)
11335 (*MIB).addOperand(*argOpers[i]);
11336 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011337 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011338 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011339 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011340 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011341 MachineOperand newOp3 = *(argOpers[3]);
11342 if (newOp3.isImm())
11343 newOp3.setImm(newOp3.getImm()+4);
11344 else
11345 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011346 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011347 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011348
11349 // t3/4 are defined later, at the bottom of the loop
11350 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11351 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011352 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011353 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011354 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011355 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11356
Evan Cheng306b4ca2010-01-08 23:41:50 +000011357 // The subsequent operations should be using the destination registers of
11358 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011359 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011360 t1 = F->getRegInfo().createVirtualRegister(RC);
11361 t2 = F->getRegInfo().createVirtualRegister(RC);
11362 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11363 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011364 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011365 t1 = dest1Oper.getReg();
11366 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011367 }
11368
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011369 int valArgIndx = lastAddrIndx + 1;
11370 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011371 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011372 "invalid operand");
11373 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11374 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011375 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011376 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011377 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011378 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011379 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011380 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011381 (*MIB).addOperand(*argOpers[valArgIndx]);
11382 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011383 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011384 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011385 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011386 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011387 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011388 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011389 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011390 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011391 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011392 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011393
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011394 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011395 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011396 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011397 MIB.addReg(t2);
11398
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011399 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011400 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011401 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011402 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011403
Dale Johannesene4d209d2009-02-03 20:21:25 +000011404 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011405 for (int i=0; i <= lastAddrIndx; ++i)
11406 (*MIB).addOperand(*argOpers[i]);
11407
11408 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011409 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11410 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011411
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011412 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011413 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011414 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011415 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011416
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011417 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011418 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011419
Dan Gohman14152b42010-07-06 20:24:04 +000011420 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011421 return nextMBB;
11422}
11423
11424// private utility function
11425MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011426X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11427 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011428 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011429 // For the atomic min/max operator, we generate
11430 // thisMBB:
11431 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011432 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011433 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011434 // cmp t1, t2
11435 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011436 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011437 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11438 // bz newMBB
11439 // fallthrough -->nextMBB
11440 //
11441 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11442 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011443 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011444 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011445
Mon P Wang63307c32008-05-05 19:05:59 +000011446 /// First build the CFG
11447 MachineFunction *F = MBB->getParent();
11448 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011449 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11450 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11451 F->insert(MBBIter, newMBB);
11452 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011453
Dan Gohman14152b42010-07-06 20:24:04 +000011454 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11455 nextMBB->splice(nextMBB->begin(), thisMBB,
11456 llvm::next(MachineBasicBlock::iterator(mInstr)),
11457 thisMBB->end());
11458 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011459
Mon P Wang63307c32008-05-05 19:05:59 +000011460 // Update thisMBB to fall through to newMBB
11461 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011462
Mon P Wang63307c32008-05-05 19:05:59 +000011463 // newMBB jumps to newMBB and fall through to nextMBB
11464 newMBB->addSuccessor(nextMBB);
11465 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011466
Dale Johannesene4d209d2009-02-03 20:21:25 +000011467 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011468 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011469 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011470 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011471 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011472 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011473 int numArgs = mInstr->getNumOperands() - 1;
11474 for (int i=0; i < numArgs; ++i)
11475 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011476
Mon P Wang63307c32008-05-05 19:05:59 +000011477 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011478 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011479 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011480
Mon P Wangab3e7472008-05-05 22:56:23 +000011481 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011482 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011483 for (int i=0; i <= lastAddrIndx; ++i)
11484 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011485
Mon P Wang63307c32008-05-05 19:05:59 +000011486 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011487 assert((argOpers[valArgIndx]->isReg() ||
11488 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011489 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011490
11491 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011492 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011493 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011494 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011495 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011496 (*MIB).addOperand(*argOpers[valArgIndx]);
11497
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011498 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011499 MIB.addReg(t1);
11500
Dale Johannesene4d209d2009-02-03 20:21:25 +000011501 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011502 MIB.addReg(t1);
11503 MIB.addReg(t2);
11504
11505 // Generate movc
11506 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011507 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011508 MIB.addReg(t2);
11509 MIB.addReg(t1);
11510
11511 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011512 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011513 for (int i=0; i <= lastAddrIndx; ++i)
11514 (*MIB).addOperand(*argOpers[i]);
11515 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011516 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011517 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11518 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011519
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011520 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011521 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011522
Mon P Wang63307c32008-05-05 19:05:59 +000011523 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011524 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011525
Dan Gohman14152b42010-07-06 20:24:04 +000011526 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011527 return nextMBB;
11528}
11529
Eric Christopherf83a5de2009-08-27 18:08:16 +000011530// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011531// or XMM0_V32I8 in AVX all of this code can be replaced with that
11532// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011533MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011534X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011535 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011536 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011537 "Target must have SSE4.2 or AVX features enabled");
11538
Eric Christopherb120ab42009-08-18 22:50:32 +000011539 DebugLoc dl = MI->getDebugLoc();
11540 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011541 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011542 if (!Subtarget->hasAVX()) {
11543 if (memArg)
11544 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11545 else
11546 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11547 } else {
11548 if (memArg)
11549 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11550 else
11551 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11552 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011553
Eric Christopher41c902f2010-11-30 08:20:21 +000011554 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011555 for (unsigned i = 0; i < numArgs; ++i) {
11556 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011557 if (!(Op.isReg() && Op.isImplicit()))
11558 MIB.addOperand(Op);
11559 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011560 BuildMI(*BB, MI, dl,
11561 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11562 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011563 .addReg(X86::XMM0);
11564
Dan Gohman14152b42010-07-06 20:24:04 +000011565 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011566 return BB;
11567}
11568
11569MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011570X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011571 DebugLoc dl = MI->getDebugLoc();
11572 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011573
Eric Christopher228232b2010-11-30 07:20:12 +000011574 // Address into RAX/EAX, other two args into ECX, EDX.
11575 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11576 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11577 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11578 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011579 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011580
Eric Christopher228232b2010-11-30 07:20:12 +000011581 unsigned ValOps = X86::AddrNumOperands;
11582 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11583 .addReg(MI->getOperand(ValOps).getReg());
11584 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11585 .addReg(MI->getOperand(ValOps+1).getReg());
11586
11587 // The instruction doesn't actually take any operands though.
11588 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011589
Eric Christopher228232b2010-11-30 07:20:12 +000011590 MI->eraseFromParent(); // The pseudo is gone now.
11591 return BB;
11592}
11593
11594MachineBasicBlock *
11595X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011596 DebugLoc dl = MI->getDebugLoc();
11597 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011598
Eric Christopher228232b2010-11-30 07:20:12 +000011599 // First arg in ECX, the second in EAX.
11600 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11601 .addReg(MI->getOperand(0).getReg());
11602 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11603 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011604
Eric Christopher228232b2010-11-30 07:20:12 +000011605 // The instruction doesn't actually take any operands though.
11606 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011607
Eric Christopher228232b2010-11-30 07:20:12 +000011608 MI->eraseFromParent(); // The pseudo is gone now.
11609 return BB;
11610}
11611
11612MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011613X86TargetLowering::EmitVAARG64WithCustomInserter(
11614 MachineInstr *MI,
11615 MachineBasicBlock *MBB) const {
11616 // Emit va_arg instruction on X86-64.
11617
11618 // Operands to this pseudo-instruction:
11619 // 0 ) Output : destination address (reg)
11620 // 1-5) Input : va_list address (addr, i64mem)
11621 // 6 ) ArgSize : Size (in bytes) of vararg type
11622 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11623 // 8 ) Align : Alignment of type
11624 // 9 ) EFLAGS (implicit-def)
11625
11626 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11627 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11628
11629 unsigned DestReg = MI->getOperand(0).getReg();
11630 MachineOperand &Base = MI->getOperand(1);
11631 MachineOperand &Scale = MI->getOperand(2);
11632 MachineOperand &Index = MI->getOperand(3);
11633 MachineOperand &Disp = MI->getOperand(4);
11634 MachineOperand &Segment = MI->getOperand(5);
11635 unsigned ArgSize = MI->getOperand(6).getImm();
11636 unsigned ArgMode = MI->getOperand(7).getImm();
11637 unsigned Align = MI->getOperand(8).getImm();
11638
11639 // Memory Reference
11640 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11641 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11642 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11643
11644 // Machine Information
11645 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11646 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11647 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11648 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11649 DebugLoc DL = MI->getDebugLoc();
11650
11651 // struct va_list {
11652 // i32 gp_offset
11653 // i32 fp_offset
11654 // i64 overflow_area (address)
11655 // i64 reg_save_area (address)
11656 // }
11657 // sizeof(va_list) = 24
11658 // alignment(va_list) = 8
11659
11660 unsigned TotalNumIntRegs = 6;
11661 unsigned TotalNumXMMRegs = 8;
11662 bool UseGPOffset = (ArgMode == 1);
11663 bool UseFPOffset = (ArgMode == 2);
11664 unsigned MaxOffset = TotalNumIntRegs * 8 +
11665 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11666
11667 /* Align ArgSize to a multiple of 8 */
11668 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11669 bool NeedsAlign = (Align > 8);
11670
11671 MachineBasicBlock *thisMBB = MBB;
11672 MachineBasicBlock *overflowMBB;
11673 MachineBasicBlock *offsetMBB;
11674 MachineBasicBlock *endMBB;
11675
11676 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11677 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11678 unsigned OffsetReg = 0;
11679
11680 if (!UseGPOffset && !UseFPOffset) {
11681 // If we only pull from the overflow region, we don't create a branch.
11682 // We don't need to alter control flow.
11683 OffsetDestReg = 0; // unused
11684 OverflowDestReg = DestReg;
11685
11686 offsetMBB = NULL;
11687 overflowMBB = thisMBB;
11688 endMBB = thisMBB;
11689 } else {
11690 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11691 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11692 // If not, pull from overflow_area. (branch to overflowMBB)
11693 //
11694 // thisMBB
11695 // | .
11696 // | .
11697 // offsetMBB overflowMBB
11698 // | .
11699 // | .
11700 // endMBB
11701
11702 // Registers for the PHI in endMBB
11703 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11704 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11705
11706 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11707 MachineFunction *MF = MBB->getParent();
11708 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11709 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11710 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11711
11712 MachineFunction::iterator MBBIter = MBB;
11713 ++MBBIter;
11714
11715 // Insert the new basic blocks
11716 MF->insert(MBBIter, offsetMBB);
11717 MF->insert(MBBIter, overflowMBB);
11718 MF->insert(MBBIter, endMBB);
11719
11720 // Transfer the remainder of MBB and its successor edges to endMBB.
11721 endMBB->splice(endMBB->begin(), thisMBB,
11722 llvm::next(MachineBasicBlock::iterator(MI)),
11723 thisMBB->end());
11724 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11725
11726 // Make offsetMBB and overflowMBB successors of thisMBB
11727 thisMBB->addSuccessor(offsetMBB);
11728 thisMBB->addSuccessor(overflowMBB);
11729
11730 // endMBB is a successor of both offsetMBB and overflowMBB
11731 offsetMBB->addSuccessor(endMBB);
11732 overflowMBB->addSuccessor(endMBB);
11733
11734 // Load the offset value into a register
11735 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11736 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11737 .addOperand(Base)
11738 .addOperand(Scale)
11739 .addOperand(Index)
11740 .addDisp(Disp, UseFPOffset ? 4 : 0)
11741 .addOperand(Segment)
11742 .setMemRefs(MMOBegin, MMOEnd);
11743
11744 // Check if there is enough room left to pull this argument.
11745 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11746 .addReg(OffsetReg)
11747 .addImm(MaxOffset + 8 - ArgSizeA8);
11748
11749 // Branch to "overflowMBB" if offset >= max
11750 // Fall through to "offsetMBB" otherwise
11751 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11752 .addMBB(overflowMBB);
11753 }
11754
11755 // In offsetMBB, emit code to use the reg_save_area.
11756 if (offsetMBB) {
11757 assert(OffsetReg != 0);
11758
11759 // Read the reg_save_area address.
11760 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11761 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11762 .addOperand(Base)
11763 .addOperand(Scale)
11764 .addOperand(Index)
11765 .addDisp(Disp, 16)
11766 .addOperand(Segment)
11767 .setMemRefs(MMOBegin, MMOEnd);
11768
11769 // Zero-extend the offset
11770 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11771 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11772 .addImm(0)
11773 .addReg(OffsetReg)
11774 .addImm(X86::sub_32bit);
11775
11776 // Add the offset to the reg_save_area to get the final address.
11777 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11778 .addReg(OffsetReg64)
11779 .addReg(RegSaveReg);
11780
11781 // Compute the offset for the next argument
11782 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11783 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11784 .addReg(OffsetReg)
11785 .addImm(UseFPOffset ? 16 : 8);
11786
11787 // Store it back into the va_list.
11788 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11789 .addOperand(Base)
11790 .addOperand(Scale)
11791 .addOperand(Index)
11792 .addDisp(Disp, UseFPOffset ? 4 : 0)
11793 .addOperand(Segment)
11794 .addReg(NextOffsetReg)
11795 .setMemRefs(MMOBegin, MMOEnd);
11796
11797 // Jump to endMBB
11798 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11799 .addMBB(endMBB);
11800 }
11801
11802 //
11803 // Emit code to use overflow area
11804 //
11805
11806 // Load the overflow_area address into a register.
11807 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11808 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11809 .addOperand(Base)
11810 .addOperand(Scale)
11811 .addOperand(Index)
11812 .addDisp(Disp, 8)
11813 .addOperand(Segment)
11814 .setMemRefs(MMOBegin, MMOEnd);
11815
11816 // If we need to align it, do so. Otherwise, just copy the address
11817 // to OverflowDestReg.
11818 if (NeedsAlign) {
11819 // Align the overflow address
11820 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11821 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11822
11823 // aligned_addr = (addr + (align-1)) & ~(align-1)
11824 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11825 .addReg(OverflowAddrReg)
11826 .addImm(Align-1);
11827
11828 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11829 .addReg(TmpReg)
11830 .addImm(~(uint64_t)(Align-1));
11831 } else {
11832 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11833 .addReg(OverflowAddrReg);
11834 }
11835
11836 // Compute the next overflow address after this argument.
11837 // (the overflow address should be kept 8-byte aligned)
11838 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11839 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11840 .addReg(OverflowDestReg)
11841 .addImm(ArgSizeA8);
11842
11843 // Store the new overflow address.
11844 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11845 .addOperand(Base)
11846 .addOperand(Scale)
11847 .addOperand(Index)
11848 .addDisp(Disp, 8)
11849 .addOperand(Segment)
11850 .addReg(NextAddrReg)
11851 .setMemRefs(MMOBegin, MMOEnd);
11852
11853 // If we branched, emit the PHI to the front of endMBB.
11854 if (offsetMBB) {
11855 BuildMI(*endMBB, endMBB->begin(), DL,
11856 TII->get(X86::PHI), DestReg)
11857 .addReg(OffsetDestReg).addMBB(offsetMBB)
11858 .addReg(OverflowDestReg).addMBB(overflowMBB);
11859 }
11860
11861 // Erase the pseudo instruction
11862 MI->eraseFromParent();
11863
11864 return endMBB;
11865}
11866
11867MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011868X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11869 MachineInstr *MI,
11870 MachineBasicBlock *MBB) const {
11871 // Emit code to save XMM registers to the stack. The ABI says that the
11872 // number of registers to save is given in %al, so it's theoretically
11873 // possible to do an indirect jump trick to avoid saving all of them,
11874 // however this code takes a simpler approach and just executes all
11875 // of the stores if %al is non-zero. It's less code, and it's probably
11876 // easier on the hardware branch predictor, and stores aren't all that
11877 // expensive anyway.
11878
11879 // Create the new basic blocks. One block contains all the XMM stores,
11880 // and one block is the final destination regardless of whether any
11881 // stores were performed.
11882 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11883 MachineFunction *F = MBB->getParent();
11884 MachineFunction::iterator MBBIter = MBB;
11885 ++MBBIter;
11886 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11887 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11888 F->insert(MBBIter, XMMSaveMBB);
11889 F->insert(MBBIter, EndMBB);
11890
Dan Gohman14152b42010-07-06 20:24:04 +000011891 // Transfer the remainder of MBB and its successor edges to EndMBB.
11892 EndMBB->splice(EndMBB->begin(), MBB,
11893 llvm::next(MachineBasicBlock::iterator(MI)),
11894 MBB->end());
11895 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11896
Dan Gohmand6708ea2009-08-15 01:38:56 +000011897 // The original block will now fall through to the XMM save block.
11898 MBB->addSuccessor(XMMSaveMBB);
11899 // The XMMSaveMBB will fall through to the end block.
11900 XMMSaveMBB->addSuccessor(EndMBB);
11901
11902 // Now add the instructions.
11903 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11904 DebugLoc DL = MI->getDebugLoc();
11905
11906 unsigned CountReg = MI->getOperand(0).getReg();
11907 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11908 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11909
11910 if (!Subtarget->isTargetWin64()) {
11911 // If %al is 0, branch around the XMM save block.
11912 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011913 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011914 MBB->addSuccessor(EndMBB);
11915 }
11916
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011917 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011918 // In the XMM save block, save all the XMM argument registers.
11919 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11920 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011921 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011922 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011923 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011924 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011925 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011926 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011927 .addFrameIndex(RegSaveFrameIndex)
11928 .addImm(/*Scale=*/1)
11929 .addReg(/*IndexReg=*/0)
11930 .addImm(/*Disp=*/Offset)
11931 .addReg(/*Segment=*/0)
11932 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011933 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011934 }
11935
Dan Gohman14152b42010-07-06 20:24:04 +000011936 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011937
11938 return EndMBB;
11939}
Mon P Wang63307c32008-05-05 19:05:59 +000011940
Evan Cheng60c07e12006-07-05 22:17:51 +000011941MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011942X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011943 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011944 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11945 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011946
Chris Lattner52600972009-09-02 05:57:00 +000011947 // To "insert" a SELECT_CC instruction, we actually have to insert the
11948 // diamond control-flow pattern. The incoming instruction knows the
11949 // destination vreg to set, the condition code register to branch on, the
11950 // true/false values to select between, and a branch opcode to use.
11951 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11952 MachineFunction::iterator It = BB;
11953 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011954
Chris Lattner52600972009-09-02 05:57:00 +000011955 // thisMBB:
11956 // ...
11957 // TrueVal = ...
11958 // cmpTY ccX, r1, r2
11959 // bCC copy1MBB
11960 // fallthrough --> copy0MBB
11961 MachineBasicBlock *thisMBB = BB;
11962 MachineFunction *F = BB->getParent();
11963 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11964 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011965 F->insert(It, copy0MBB);
11966 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011967
Bill Wendling730c07e2010-06-25 20:48:10 +000011968 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11969 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011970 if (!MI->killsRegister(X86::EFLAGS)) {
11971 copy0MBB->addLiveIn(X86::EFLAGS);
11972 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011973 }
11974
Dan Gohman14152b42010-07-06 20:24:04 +000011975 // Transfer the remainder of BB and its successor edges to sinkMBB.
11976 sinkMBB->splice(sinkMBB->begin(), BB,
11977 llvm::next(MachineBasicBlock::iterator(MI)),
11978 BB->end());
11979 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11980
11981 // Add the true and fallthrough blocks as its successors.
11982 BB->addSuccessor(copy0MBB);
11983 BB->addSuccessor(sinkMBB);
11984
11985 // Create the conditional branch instruction.
11986 unsigned Opc =
11987 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11988 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
11989
Chris Lattner52600972009-09-02 05:57:00 +000011990 // copy0MBB:
11991 // %FalseValue = ...
11992 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000011993 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000011994
Chris Lattner52600972009-09-02 05:57:00 +000011995 // sinkMBB:
11996 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
11997 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000011998 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
11999 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012000 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12001 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12002
Dan Gohman14152b42010-07-06 20:24:04 +000012003 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012004 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012005}
12006
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012007MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012008X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12009 bool Is64Bit) const {
12010 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12011 DebugLoc DL = MI->getDebugLoc();
12012 MachineFunction *MF = BB->getParent();
12013 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12014
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012015 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012016
12017 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12018 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12019
12020 // BB:
12021 // ... [Till the alloca]
12022 // If stacklet is not large enough, jump to mallocMBB
12023 //
12024 // bumpMBB:
12025 // Allocate by subtracting from RSP
12026 // Jump to continueMBB
12027 //
12028 // mallocMBB:
12029 // Allocate by call to runtime
12030 //
12031 // continueMBB:
12032 // ...
12033 // [rest of original BB]
12034 //
12035
12036 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12037 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12038 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12039
12040 MachineRegisterInfo &MRI = MF->getRegInfo();
12041 const TargetRegisterClass *AddrRegClass =
12042 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12043
12044 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12045 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12046 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012047 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012048 sizeVReg = MI->getOperand(1).getReg(),
12049 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12050
12051 MachineFunction::iterator MBBIter = BB;
12052 ++MBBIter;
12053
12054 MF->insert(MBBIter, bumpMBB);
12055 MF->insert(MBBIter, mallocMBB);
12056 MF->insert(MBBIter, continueMBB);
12057
12058 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12059 (MachineBasicBlock::iterator(MI)), BB->end());
12060 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12061
12062 // Add code to the main basic block to check if the stack limit has been hit,
12063 // and if so, jump to mallocMBB otherwise to bumpMBB.
12064 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012065 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012066 .addReg(tmpSPVReg).addReg(sizeVReg);
12067 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12068 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012069 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012070 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12071
12072 // bumpMBB simply decreases the stack pointer, since we know the current
12073 // stacklet has enough space.
12074 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012075 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012076 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012077 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012078 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12079
12080 // Calls into a routine in libgcc to allocate more space from the heap.
12081 if (Is64Bit) {
12082 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12083 .addReg(sizeVReg);
12084 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12085 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12086 } else {
12087 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12088 .addImm(12);
12089 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12090 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12091 .addExternalSymbol("__morestack_allocate_stack_space");
12092 }
12093
12094 if (!Is64Bit)
12095 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12096 .addImm(16);
12097
12098 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12099 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12100 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12101
12102 // Set up the CFG correctly.
12103 BB->addSuccessor(bumpMBB);
12104 BB->addSuccessor(mallocMBB);
12105 mallocMBB->addSuccessor(continueMBB);
12106 bumpMBB->addSuccessor(continueMBB);
12107
12108 // Take care of the PHI nodes.
12109 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12110 MI->getOperand(0).getReg())
12111 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12112 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12113
12114 // Delete the original pseudo instruction.
12115 MI->eraseFromParent();
12116
12117 // And we're done.
12118 return continueMBB;
12119}
12120
12121MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012122X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012123 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012124 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12125 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012126
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012127 assert(!Subtarget->isTargetEnvMacho());
12128
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012129 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12130 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012131
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012132 if (Subtarget->isTargetWin64()) {
12133 if (Subtarget->isTargetCygMing()) {
12134 // ___chkstk(Mingw64):
12135 // Clobbers R10, R11, RAX and EFLAGS.
12136 // Updates RSP.
12137 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12138 .addExternalSymbol("___chkstk")
12139 .addReg(X86::RAX, RegState::Implicit)
12140 .addReg(X86::RSP, RegState::Implicit)
12141 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12142 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12143 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12144 } else {
12145 // __chkstk(MSVCRT): does not update stack pointer.
12146 // Clobbers R10, R11 and EFLAGS.
12147 // FIXME: RAX(allocated size) might be reused and not killed.
12148 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12149 .addExternalSymbol("__chkstk")
12150 .addReg(X86::RAX, RegState::Implicit)
12151 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12152 // RAX has the offset to subtracted from RSP.
12153 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12154 .addReg(X86::RSP)
12155 .addReg(X86::RAX);
12156 }
12157 } else {
12158 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012159 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12160
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012161 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12162 .addExternalSymbol(StackProbeSymbol)
12163 .addReg(X86::EAX, RegState::Implicit)
12164 .addReg(X86::ESP, RegState::Implicit)
12165 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12166 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12167 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12168 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012169
Dan Gohman14152b42010-07-06 20:24:04 +000012170 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012171 return BB;
12172}
Chris Lattner52600972009-09-02 05:57:00 +000012173
12174MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012175X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12176 MachineBasicBlock *BB) const {
12177 // This is pretty easy. We're taking the value that we received from
12178 // our load from the relocation, sticking it in either RDI (x86-64)
12179 // or EAX and doing an indirect call. The return value will then
12180 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012181 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012182 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012183 DebugLoc DL = MI->getDebugLoc();
12184 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012185
12186 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012187 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012188
Eric Christopher30ef0e52010-06-03 04:07:48 +000012189 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012190 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12191 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012192 .addReg(X86::RIP)
12193 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012194 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012195 MI->getOperand(3).getTargetFlags())
12196 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012197 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012198 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012199 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012200 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12201 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012202 .addReg(0)
12203 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012204 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012205 MI->getOperand(3).getTargetFlags())
12206 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012207 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012208 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012209 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012210 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12211 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012212 .addReg(TII->getGlobalBaseReg(F))
12213 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012214 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012215 MI->getOperand(3).getTargetFlags())
12216 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012217 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012218 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012219 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012220
Dan Gohman14152b42010-07-06 20:24:04 +000012221 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012222 return BB;
12223}
12224
12225MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012226X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012227 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012228 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012229 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012230 case X86::TAILJMPd64:
12231 case X86::TAILJMPr64:
12232 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012233 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012234 case X86::TCRETURNdi64:
12235 case X86::TCRETURNri64:
12236 case X86::TCRETURNmi64:
12237 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12238 // On AMD64, additional defs should be added before register allocation.
12239 if (!Subtarget->isTargetWin64()) {
12240 MI->addRegisterDefined(X86::RSI);
12241 MI->addRegisterDefined(X86::RDI);
12242 MI->addRegisterDefined(X86::XMM6);
12243 MI->addRegisterDefined(X86::XMM7);
12244 MI->addRegisterDefined(X86::XMM8);
12245 MI->addRegisterDefined(X86::XMM9);
12246 MI->addRegisterDefined(X86::XMM10);
12247 MI->addRegisterDefined(X86::XMM11);
12248 MI->addRegisterDefined(X86::XMM12);
12249 MI->addRegisterDefined(X86::XMM13);
12250 MI->addRegisterDefined(X86::XMM14);
12251 MI->addRegisterDefined(X86::XMM15);
12252 }
12253 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012254 case X86::WIN_ALLOCA:
12255 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012256 case X86::SEG_ALLOCA_32:
12257 return EmitLoweredSegAlloca(MI, BB, false);
12258 case X86::SEG_ALLOCA_64:
12259 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012260 case X86::TLSCall_32:
12261 case X86::TLSCall_64:
12262 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012263 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012264 case X86::CMOV_FR32:
12265 case X86::CMOV_FR64:
12266 case X86::CMOV_V4F32:
12267 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012268 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012269 case X86::CMOV_V8F32:
12270 case X86::CMOV_V4F64:
12271 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012272 case X86::CMOV_GR16:
12273 case X86::CMOV_GR32:
12274 case X86::CMOV_RFP32:
12275 case X86::CMOV_RFP64:
12276 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012277 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012278
Dale Johannesen849f2142007-07-03 00:53:03 +000012279 case X86::FP32_TO_INT16_IN_MEM:
12280 case X86::FP32_TO_INT32_IN_MEM:
12281 case X86::FP32_TO_INT64_IN_MEM:
12282 case X86::FP64_TO_INT16_IN_MEM:
12283 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012284 case X86::FP64_TO_INT64_IN_MEM:
12285 case X86::FP80_TO_INT16_IN_MEM:
12286 case X86::FP80_TO_INT32_IN_MEM:
12287 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012288 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12289 DebugLoc DL = MI->getDebugLoc();
12290
Evan Cheng60c07e12006-07-05 22:17:51 +000012291 // Change the floating point control register to use "round towards zero"
12292 // mode when truncating to an integer value.
12293 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012294 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012295 addFrameReference(BuildMI(*BB, MI, DL,
12296 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012297
12298 // Load the old value of the high byte of the control word...
12299 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012300 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012301 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012302 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012303
12304 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012305 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012306 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012307
12308 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012309 addFrameReference(BuildMI(*BB, MI, DL,
12310 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012311
12312 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012313 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012314 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012315
12316 // Get the X86 opcode to use.
12317 unsigned Opc;
12318 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012319 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012320 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12321 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12322 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12323 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12324 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12325 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012326 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12327 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12328 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012329 }
12330
12331 X86AddressMode AM;
12332 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012333 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012334 AM.BaseType = X86AddressMode::RegBase;
12335 AM.Base.Reg = Op.getReg();
12336 } else {
12337 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012338 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012339 }
12340 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012341 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012342 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012343 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012344 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012345 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012346 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012347 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012348 AM.GV = Op.getGlobal();
12349 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012350 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012351 }
Dan Gohman14152b42010-07-06 20:24:04 +000012352 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012353 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012354
12355 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012356 addFrameReference(BuildMI(*BB, MI, DL,
12357 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012358
Dan Gohman14152b42010-07-06 20:24:04 +000012359 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012360 return BB;
12361 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012362 // String/text processing lowering.
12363 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012364 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012365 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12366 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012367 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012368 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12369 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012370 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012371 return EmitPCMP(MI, BB, 5, false /* in mem */);
12372 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012373 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012374 return EmitPCMP(MI, BB, 5, true /* in mem */);
12375
Eric Christopher228232b2010-11-30 07:20:12 +000012376 // Thread synchronization.
12377 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012378 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012379 case X86::MWAIT:
12380 return EmitMwait(MI, BB);
12381
Eric Christopherb120ab42009-08-18 22:50:32 +000012382 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012383 case X86::ATOMAND32:
12384 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012385 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012386 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012387 X86::NOT32r, X86::EAX,
12388 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012389 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012390 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12391 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012392 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012393 X86::NOT32r, X86::EAX,
12394 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012395 case X86::ATOMXOR32:
12396 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012397 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012398 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012399 X86::NOT32r, X86::EAX,
12400 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012401 case X86::ATOMNAND32:
12402 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012403 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012404 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012405 X86::NOT32r, X86::EAX,
12406 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012407 case X86::ATOMMIN32:
12408 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12409 case X86::ATOMMAX32:
12410 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12411 case X86::ATOMUMIN32:
12412 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12413 case X86::ATOMUMAX32:
12414 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012415
12416 case X86::ATOMAND16:
12417 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12418 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012419 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012420 X86::NOT16r, X86::AX,
12421 X86::GR16RegisterClass);
12422 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012423 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012424 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012425 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012426 X86::NOT16r, X86::AX,
12427 X86::GR16RegisterClass);
12428 case X86::ATOMXOR16:
12429 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12430 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012431 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012432 X86::NOT16r, X86::AX,
12433 X86::GR16RegisterClass);
12434 case X86::ATOMNAND16:
12435 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12436 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012437 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012438 X86::NOT16r, X86::AX,
12439 X86::GR16RegisterClass, true);
12440 case X86::ATOMMIN16:
12441 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12442 case X86::ATOMMAX16:
12443 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12444 case X86::ATOMUMIN16:
12445 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12446 case X86::ATOMUMAX16:
12447 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12448
12449 case X86::ATOMAND8:
12450 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12451 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012452 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012453 X86::NOT8r, X86::AL,
12454 X86::GR8RegisterClass);
12455 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012456 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012457 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012458 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012459 X86::NOT8r, X86::AL,
12460 X86::GR8RegisterClass);
12461 case X86::ATOMXOR8:
12462 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12463 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012464 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012465 X86::NOT8r, X86::AL,
12466 X86::GR8RegisterClass);
12467 case X86::ATOMNAND8:
12468 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12469 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012470 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012471 X86::NOT8r, X86::AL,
12472 X86::GR8RegisterClass, true);
12473 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012474 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012475 case X86::ATOMAND64:
12476 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012477 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012478 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012479 X86::NOT64r, X86::RAX,
12480 X86::GR64RegisterClass);
12481 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012482 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12483 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012484 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012485 X86::NOT64r, X86::RAX,
12486 X86::GR64RegisterClass);
12487 case X86::ATOMXOR64:
12488 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012489 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012490 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012491 X86::NOT64r, X86::RAX,
12492 X86::GR64RegisterClass);
12493 case X86::ATOMNAND64:
12494 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12495 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012496 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012497 X86::NOT64r, X86::RAX,
12498 X86::GR64RegisterClass, true);
12499 case X86::ATOMMIN64:
12500 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12501 case X86::ATOMMAX64:
12502 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12503 case X86::ATOMUMIN64:
12504 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12505 case X86::ATOMUMAX64:
12506 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012507
12508 // This group does 64-bit operations on a 32-bit host.
12509 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012510 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012511 X86::AND32rr, X86::AND32rr,
12512 X86::AND32ri, X86::AND32ri,
12513 false);
12514 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012515 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012516 X86::OR32rr, X86::OR32rr,
12517 X86::OR32ri, X86::OR32ri,
12518 false);
12519 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012520 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012521 X86::XOR32rr, X86::XOR32rr,
12522 X86::XOR32ri, X86::XOR32ri,
12523 false);
12524 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012525 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012526 X86::AND32rr, X86::AND32rr,
12527 X86::AND32ri, X86::AND32ri,
12528 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012529 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012530 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012531 X86::ADD32rr, X86::ADC32rr,
12532 X86::ADD32ri, X86::ADC32ri,
12533 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012534 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012535 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012536 X86::SUB32rr, X86::SBB32rr,
12537 X86::SUB32ri, X86::SBB32ri,
12538 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012539 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012540 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012541 X86::MOV32rr, X86::MOV32rr,
12542 X86::MOV32ri, X86::MOV32ri,
12543 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012544 case X86::VASTART_SAVE_XMM_REGS:
12545 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012546
12547 case X86::VAARG_64:
12548 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012549 }
12550}
12551
12552//===----------------------------------------------------------------------===//
12553// X86 Optimization Hooks
12554//===----------------------------------------------------------------------===//
12555
Dan Gohman475871a2008-07-27 21:46:04 +000012556void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012557 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012558 APInt &KnownZero,
12559 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012560 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012561 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012562 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012563 assert((Opc >= ISD::BUILTIN_OP_END ||
12564 Opc == ISD::INTRINSIC_WO_CHAIN ||
12565 Opc == ISD::INTRINSIC_W_CHAIN ||
12566 Opc == ISD::INTRINSIC_VOID) &&
12567 "Should use MaskedValueIsZero if you don't know whether Op"
12568 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012569
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012570 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012571 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012572 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012573 case X86ISD::ADD:
12574 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012575 case X86ISD::ADC:
12576 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012577 case X86ISD::SMUL:
12578 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012579 case X86ISD::INC:
12580 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012581 case X86ISD::OR:
12582 case X86ISD::XOR:
12583 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012584 // These nodes' second result is a boolean.
12585 if (Op.getResNo() == 0)
12586 break;
12587 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012588 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012589 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12590 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012591 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012592 case ISD::INTRINSIC_WO_CHAIN: {
12593 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12594 unsigned NumLoBits = 0;
12595 switch (IntId) {
12596 default: break;
12597 case Intrinsic::x86_sse_movmsk_ps:
12598 case Intrinsic::x86_avx_movmsk_ps_256:
12599 case Intrinsic::x86_sse2_movmsk_pd:
12600 case Intrinsic::x86_avx_movmsk_pd_256:
12601 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012602 case Intrinsic::x86_sse2_pmovmskb_128:
12603 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012604 // High bits of movmskp{s|d}, pmovmskb are known zero.
12605 switch (IntId) {
12606 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12607 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12608 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12609 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12610 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12611 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012612 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012613 }
12614 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12615 Mask.getBitWidth() - NumLoBits);
12616 break;
12617 }
12618 }
12619 break;
12620 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012621 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012622}
Chris Lattner259e97c2006-01-31 19:43:35 +000012623
Owen Andersonbc146b02010-09-21 20:42:50 +000012624unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12625 unsigned Depth) const {
12626 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12627 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12628 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012629
Owen Andersonbc146b02010-09-21 20:42:50 +000012630 // Fallback case.
12631 return 1;
12632}
12633
Evan Cheng206ee9d2006-07-07 08:33:52 +000012634/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012635/// node is a GlobalAddress + offset.
12636bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012637 const GlobalValue* &GA,
12638 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012639 if (N->getOpcode() == X86ISD::Wrapper) {
12640 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012641 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012642 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012643 return true;
12644 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012645 }
Evan Chengad4196b2008-05-12 19:56:52 +000012646 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012647}
12648
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012649/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12650/// same as extracting the high 128-bit part of 256-bit vector and then
12651/// inserting the result into the low part of a new 256-bit vector
12652static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12653 EVT VT = SVOp->getValueType(0);
12654 int NumElems = VT.getVectorNumElements();
12655
12656 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12657 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12658 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12659 SVOp->getMaskElt(j) >= 0)
12660 return false;
12661
12662 return true;
12663}
12664
12665/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12666/// same as extracting the low 128-bit part of 256-bit vector and then
12667/// inserting the result into the high part of a new 256-bit vector
12668static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12669 EVT VT = SVOp->getValueType(0);
12670 int NumElems = VT.getVectorNumElements();
12671
12672 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12673 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12674 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12675 SVOp->getMaskElt(j) >= 0)
12676 return false;
12677
12678 return true;
12679}
12680
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012681/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12682static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12683 TargetLowering::DAGCombinerInfo &DCI) {
12684 DebugLoc dl = N->getDebugLoc();
12685 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12686 SDValue V1 = SVOp->getOperand(0);
12687 SDValue V2 = SVOp->getOperand(1);
12688 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012689 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012690
12691 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12692 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12693 //
12694 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012695 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012696 // V UNDEF BUILD_VECTOR UNDEF
12697 // \ / \ /
12698 // CONCAT_VECTOR CONCAT_VECTOR
12699 // \ /
12700 // \ /
12701 // RESULT: V + zero extended
12702 //
12703 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12704 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12705 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12706 return SDValue();
12707
12708 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12709 return SDValue();
12710
12711 // To match the shuffle mask, the first half of the mask should
12712 // be exactly the first vector, and all the rest a splat with the
12713 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012714 for (int i = 0; i < NumElems/2; ++i)
12715 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12716 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12717 return SDValue();
12718
Chad Rosier3d1161e2012-01-03 21:05:52 +000012719 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12720 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12721 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12722 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12723 SDValue ResNode =
12724 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12725 Ld->getMemoryVT(),
12726 Ld->getPointerInfo(),
12727 Ld->getAlignment(),
12728 false/*isVolatile*/, true/*ReadMem*/,
12729 false/*WriteMem*/);
12730 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12731 }
12732
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012733 // Emit a zeroed vector and insert the desired subvector on its
12734 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012735 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012736 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12737 DAG.getConstant(0, MVT::i32), DAG, dl);
12738 return DCI.CombineTo(N, InsV);
12739 }
12740
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012741 //===--------------------------------------------------------------------===//
12742 // Combine some shuffles into subvector extracts and inserts:
12743 //
12744
12745 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12746 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12747 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12748 DAG, dl);
12749 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12750 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12751 return DCI.CombineTo(N, InsV);
12752 }
12753
12754 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12755 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12756 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12757 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12758 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12759 return DCI.CombineTo(N, InsV);
12760 }
12761
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012762 return SDValue();
12763}
12764
12765/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012766static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012767 TargetLowering::DAGCombinerInfo &DCI,
12768 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012769 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012770 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012771
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012772 // Don't create instructions with illegal types after legalize types has run.
12773 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12774 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12775 return SDValue();
12776
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012777 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12778 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12779 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012780 return PerformShuffleCombine256(N, DAG, DCI);
12781
12782 // Only handle 128 wide vector from here on.
12783 if (VT.getSizeInBits() != 128)
12784 return SDValue();
12785
12786 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12787 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12788 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012789 SmallVector<SDValue, 16> Elts;
12790 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012791 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012792
Nate Begemanfdea31a2010-03-24 20:49:50 +000012793 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012794}
Evan Chengd880b972008-05-09 21:53:03 +000012795
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012796/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12797/// generation and convert it from being a bunch of shuffles and extracts
12798/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012799static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12800 const TargetLowering &TLI) {
12801 SDValue InputVector = N->getOperand(0);
12802
12803 // Only operate on vectors of 4 elements, where the alternative shuffling
12804 // gets to be more expensive.
12805 if (InputVector.getValueType() != MVT::v4i32)
12806 return SDValue();
12807
12808 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12809 // single use which is a sign-extend or zero-extend, and all elements are
12810 // used.
12811 SmallVector<SDNode *, 4> Uses;
12812 unsigned ExtractedElements = 0;
12813 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12814 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12815 if (UI.getUse().getResNo() != InputVector.getResNo())
12816 return SDValue();
12817
12818 SDNode *Extract = *UI;
12819 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12820 return SDValue();
12821
12822 if (Extract->getValueType(0) != MVT::i32)
12823 return SDValue();
12824 if (!Extract->hasOneUse())
12825 return SDValue();
12826 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12827 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12828 return SDValue();
12829 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12830 return SDValue();
12831
12832 // Record which element was extracted.
12833 ExtractedElements |=
12834 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12835
12836 Uses.push_back(Extract);
12837 }
12838
12839 // If not all the elements were used, this may not be worthwhile.
12840 if (ExtractedElements != 15)
12841 return SDValue();
12842
12843 // Ok, we've now decided to do the transformation.
12844 DebugLoc dl = InputVector.getDebugLoc();
12845
12846 // Store the value to a temporary stack slot.
12847 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012848 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12849 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012850
12851 // Replace each use (extract) with a load of the appropriate element.
12852 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12853 UE = Uses.end(); UI != UE; ++UI) {
12854 SDNode *Extract = *UI;
12855
Nadav Rotem86694292011-05-17 08:31:57 +000012856 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012857 SDValue Idx = Extract->getOperand(1);
12858 unsigned EltSize =
12859 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12860 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12861 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12862
Nadav Rotem86694292011-05-17 08:31:57 +000012863 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012864 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012865
12866 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012867 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012868 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012869 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012870
12871 // Replace the exact with the load.
12872 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12873 }
12874
12875 // The replacement was made in place; don't return anything.
12876 return SDValue();
12877}
12878
Duncan Sands6bcd2192011-09-17 16:49:39 +000012879/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12880/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012881static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012882 const X86Subtarget *Subtarget) {
12883 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012884 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012885 // Get the LHS/RHS of the select.
12886 SDValue LHS = N->getOperand(1);
12887 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012888 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012889
Dan Gohman670e5392009-09-21 18:03:22 +000012890 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012891 // instructions match the semantics of the common C idiom x<y?x:y but not
12892 // x<=y?x:y, because of how they handle negative zero (which can be
12893 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012894 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12895 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
12896 (Subtarget->hasXMMInt() ||
Craig Topper6202e452012-01-09 02:28:15 +000012897 (Subtarget->hasXMM() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012898 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012899
Chris Lattner47b4ce82009-03-11 05:48:52 +000012900 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012901 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012902 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12903 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012904 switch (CC) {
12905 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012906 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012907 // Converting this to a min would handle NaNs incorrectly, and swapping
12908 // the operands would cause it to handle comparisons between positive
12909 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012910 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012911 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012912 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12913 break;
12914 std::swap(LHS, RHS);
12915 }
Dan Gohman670e5392009-09-21 18:03:22 +000012916 Opcode = X86ISD::FMIN;
12917 break;
12918 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012919 // Converting this to a min would handle comparisons between positive
12920 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012921 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012922 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12923 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012924 Opcode = X86ISD::FMIN;
12925 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012926 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012927 // Converting this to a min would handle both negative zeros and NaNs
12928 // incorrectly, but we can swap the operands to fix both.
12929 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012930 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012931 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012932 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012933 Opcode = X86ISD::FMIN;
12934 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012935
Dan Gohman670e5392009-09-21 18:03:22 +000012936 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012937 // Converting this to a max would handle comparisons between positive
12938 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012939 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012940 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012941 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012942 Opcode = X86ISD::FMAX;
12943 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012944 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012945 // Converting this to a max would handle NaNs incorrectly, and swapping
12946 // the operands would cause it to handle comparisons between positive
12947 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012948 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012949 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012950 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12951 break;
12952 std::swap(LHS, RHS);
12953 }
Dan Gohman670e5392009-09-21 18:03:22 +000012954 Opcode = X86ISD::FMAX;
12955 break;
12956 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012957 // Converting this to a max would handle both negative zeros and NaNs
12958 // incorrectly, but we can swap the operands to fix both.
12959 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012960 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012961 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012962 case ISD::SETGE:
12963 Opcode = X86ISD::FMAX;
12964 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012965 }
Dan Gohman670e5392009-09-21 18:03:22 +000012966 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012967 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12968 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012969 switch (CC) {
12970 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012971 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012972 // Converting this to a min would handle comparisons between positive
12973 // and negative zero incorrectly, and swapping the operands would
12974 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012975 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012976 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012977 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012978 break;
12979 std::swap(LHS, RHS);
12980 }
Dan Gohman670e5392009-09-21 18:03:22 +000012981 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012982 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012983 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012984 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012985 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012986 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
12987 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012988 Opcode = X86ISD::FMIN;
12989 break;
12990 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012991 // Converting this to a min would handle both negative zeros and NaNs
12992 // incorrectly, but we can swap the operands to fix both.
12993 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012994 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012995 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012996 case ISD::SETGE:
12997 Opcode = X86ISD::FMIN;
12998 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012999
Dan Gohman670e5392009-09-21 18:03:22 +000013000 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013001 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013002 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013003 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013004 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013005 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013006 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013007 // Converting this to a max would handle comparisons between positive
13008 // and negative zero incorrectly, and swapping the operands would
13009 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013010 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013011 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013012 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013013 break;
13014 std::swap(LHS, RHS);
13015 }
Dan Gohman670e5392009-09-21 18:03:22 +000013016 Opcode = X86ISD::FMAX;
13017 break;
13018 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013019 // Converting this to a max would handle both negative zeros and NaNs
13020 // incorrectly, but we can swap the operands to fix both.
13021 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013022 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013023 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013024 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013025 Opcode = X86ISD::FMAX;
13026 break;
13027 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013028 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013029
Chris Lattner47b4ce82009-03-11 05:48:52 +000013030 if (Opcode)
13031 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013032 }
Eric Christopherfd179292009-08-27 18:07:15 +000013033
Chris Lattnerd1980a52009-03-12 06:52:53 +000013034 // If this is a select between two integer constants, try to do some
13035 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013036 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13037 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013038 // Don't do this for crazy integer types.
13039 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13040 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013041 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013042 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013043
Chris Lattnercee56e72009-03-13 05:53:31 +000013044 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013045 // Efficiently invertible.
13046 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13047 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13048 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13049 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013050 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013051 }
Eric Christopherfd179292009-08-27 18:07:15 +000013052
Chris Lattnerd1980a52009-03-12 06:52:53 +000013053 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013054 if (FalseC->getAPIntValue() == 0 &&
13055 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013056 if (NeedsCondInvert) // Invert the condition if needed.
13057 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13058 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013059
Chris Lattnerd1980a52009-03-12 06:52:53 +000013060 // Zero extend the condition if needed.
13061 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013062
Chris Lattnercee56e72009-03-13 05:53:31 +000013063 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013064 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013065 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013066 }
Eric Christopherfd179292009-08-27 18:07:15 +000013067
Chris Lattner97a29a52009-03-13 05:22:11 +000013068 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013069 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013070 if (NeedsCondInvert) // Invert the condition if needed.
13071 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13072 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013073
Chris Lattner97a29a52009-03-13 05:22:11 +000013074 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013075 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13076 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013077 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013078 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013079 }
Eric Christopherfd179292009-08-27 18:07:15 +000013080
Chris Lattnercee56e72009-03-13 05:53:31 +000013081 // Optimize cases that will turn into an LEA instruction. This requires
13082 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013083 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013084 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013085 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013086
Chris Lattnercee56e72009-03-13 05:53:31 +000013087 bool isFastMultiplier = false;
13088 if (Diff < 10) {
13089 switch ((unsigned char)Diff) {
13090 default: break;
13091 case 1: // result = add base, cond
13092 case 2: // result = lea base( , cond*2)
13093 case 3: // result = lea base(cond, cond*2)
13094 case 4: // result = lea base( , cond*4)
13095 case 5: // result = lea base(cond, cond*4)
13096 case 8: // result = lea base( , cond*8)
13097 case 9: // result = lea base(cond, cond*8)
13098 isFastMultiplier = true;
13099 break;
13100 }
13101 }
Eric Christopherfd179292009-08-27 18:07:15 +000013102
Chris Lattnercee56e72009-03-13 05:53:31 +000013103 if (isFastMultiplier) {
13104 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13105 if (NeedsCondInvert) // Invert the condition if needed.
13106 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13107 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013108
Chris Lattnercee56e72009-03-13 05:53:31 +000013109 // Zero extend the condition if needed.
13110 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13111 Cond);
13112 // Scale the condition by the difference.
13113 if (Diff != 1)
13114 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13115 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013116
Chris Lattnercee56e72009-03-13 05:53:31 +000013117 // Add the base if non-zero.
13118 if (FalseC->getAPIntValue() != 0)
13119 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13120 SDValue(FalseC, 0));
13121 return Cond;
13122 }
Eric Christopherfd179292009-08-27 18:07:15 +000013123 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013124 }
13125 }
Eric Christopherfd179292009-08-27 18:07:15 +000013126
Evan Cheng56f582d2012-01-04 01:41:39 +000013127 // Canonicalize max and min:
13128 // (x > y) ? x : y -> (x >= y) ? x : y
13129 // (x < y) ? x : y -> (x <= y) ? x : y
13130 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13131 // the need for an extra compare
13132 // against zero. e.g.
13133 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13134 // subl %esi, %edi
13135 // testl %edi, %edi
13136 // movl $0, %eax
13137 // cmovgl %edi, %eax
13138 // =>
13139 // xorl %eax, %eax
13140 // subl %esi, $edi
13141 // cmovsl %eax, %edi
13142 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13143 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13144 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13145 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13146 switch (CC) {
13147 default: break;
13148 case ISD::SETLT:
13149 case ISD::SETGT: {
13150 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13151 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13152 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13153 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13154 }
13155 }
13156 }
13157
Dan Gohman475871a2008-07-27 21:46:04 +000013158 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013159}
13160
Chris Lattnerd1980a52009-03-12 06:52:53 +000013161/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13162static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13163 TargetLowering::DAGCombinerInfo &DCI) {
13164 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013165
Chris Lattnerd1980a52009-03-12 06:52:53 +000013166 // If the flag operand isn't dead, don't touch this CMOV.
13167 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13168 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013169
Evan Chengb5a55d92011-05-24 01:48:22 +000013170 SDValue FalseOp = N->getOperand(0);
13171 SDValue TrueOp = N->getOperand(1);
13172 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13173 SDValue Cond = N->getOperand(3);
13174 if (CC == X86::COND_E || CC == X86::COND_NE) {
13175 switch (Cond.getOpcode()) {
13176 default: break;
13177 case X86ISD::BSR:
13178 case X86ISD::BSF:
13179 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13180 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13181 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13182 }
13183 }
13184
Chris Lattnerd1980a52009-03-12 06:52:53 +000013185 // If this is a select between two integer constants, try to do some
13186 // optimizations. Note that the operands are ordered the opposite of SELECT
13187 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013188 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13189 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013190 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13191 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013192 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13193 CC = X86::GetOppositeBranchCondition(CC);
13194 std::swap(TrueC, FalseC);
13195 }
Eric Christopherfd179292009-08-27 18:07:15 +000013196
Chris Lattnerd1980a52009-03-12 06:52:53 +000013197 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013198 // This is efficient for any integer data type (including i8/i16) and
13199 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013200 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013201 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13202 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013203
Chris Lattnerd1980a52009-03-12 06:52:53 +000013204 // Zero extend the condition if needed.
13205 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013206
Chris Lattnerd1980a52009-03-12 06:52:53 +000013207 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13208 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013209 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013210 if (N->getNumValues() == 2) // Dead flag value?
13211 return DCI.CombineTo(N, Cond, SDValue());
13212 return Cond;
13213 }
Eric Christopherfd179292009-08-27 18:07:15 +000013214
Chris Lattnercee56e72009-03-13 05:53:31 +000013215 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13216 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013217 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013218 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13219 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013220
Chris Lattner97a29a52009-03-13 05:22:11 +000013221 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013222 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13223 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013224 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13225 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013226
Chris Lattner97a29a52009-03-13 05:22:11 +000013227 if (N->getNumValues() == 2) // Dead flag value?
13228 return DCI.CombineTo(N, Cond, SDValue());
13229 return Cond;
13230 }
Eric Christopherfd179292009-08-27 18:07:15 +000013231
Chris Lattnercee56e72009-03-13 05:53:31 +000013232 // Optimize cases that will turn into an LEA instruction. This requires
13233 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013234 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013235 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013236 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013237
Chris Lattnercee56e72009-03-13 05:53:31 +000013238 bool isFastMultiplier = false;
13239 if (Diff < 10) {
13240 switch ((unsigned char)Diff) {
13241 default: break;
13242 case 1: // result = add base, cond
13243 case 2: // result = lea base( , cond*2)
13244 case 3: // result = lea base(cond, cond*2)
13245 case 4: // result = lea base( , cond*4)
13246 case 5: // result = lea base(cond, cond*4)
13247 case 8: // result = lea base( , cond*8)
13248 case 9: // result = lea base(cond, cond*8)
13249 isFastMultiplier = true;
13250 break;
13251 }
13252 }
Eric Christopherfd179292009-08-27 18:07:15 +000013253
Chris Lattnercee56e72009-03-13 05:53:31 +000013254 if (isFastMultiplier) {
13255 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013256 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13257 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013258 // Zero extend the condition if needed.
13259 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13260 Cond);
13261 // Scale the condition by the difference.
13262 if (Diff != 1)
13263 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13264 DAG.getConstant(Diff, Cond.getValueType()));
13265
13266 // Add the base if non-zero.
13267 if (FalseC->getAPIntValue() != 0)
13268 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13269 SDValue(FalseC, 0));
13270 if (N->getNumValues() == 2) // Dead flag value?
13271 return DCI.CombineTo(N, Cond, SDValue());
13272 return Cond;
13273 }
Eric Christopherfd179292009-08-27 18:07:15 +000013274 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013275 }
13276 }
13277 return SDValue();
13278}
13279
13280
Evan Cheng0b0cd912009-03-28 05:57:29 +000013281/// PerformMulCombine - Optimize a single multiply with constant into two
13282/// in order to implement it with two cheaper instructions, e.g.
13283/// LEA + SHL, LEA + LEA.
13284static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13285 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013286 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13287 return SDValue();
13288
Owen Andersone50ed302009-08-10 22:56:29 +000013289 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013290 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013291 return SDValue();
13292
13293 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13294 if (!C)
13295 return SDValue();
13296 uint64_t MulAmt = C->getZExtValue();
13297 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13298 return SDValue();
13299
13300 uint64_t MulAmt1 = 0;
13301 uint64_t MulAmt2 = 0;
13302 if ((MulAmt % 9) == 0) {
13303 MulAmt1 = 9;
13304 MulAmt2 = MulAmt / 9;
13305 } else if ((MulAmt % 5) == 0) {
13306 MulAmt1 = 5;
13307 MulAmt2 = MulAmt / 5;
13308 } else if ((MulAmt % 3) == 0) {
13309 MulAmt1 = 3;
13310 MulAmt2 = MulAmt / 3;
13311 }
13312 if (MulAmt2 &&
13313 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13314 DebugLoc DL = N->getDebugLoc();
13315
13316 if (isPowerOf2_64(MulAmt2) &&
13317 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13318 // If second multiplifer is pow2, issue it first. We want the multiply by
13319 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13320 // is an add.
13321 std::swap(MulAmt1, MulAmt2);
13322
13323 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013324 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013325 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013326 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013327 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013328 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013329 DAG.getConstant(MulAmt1, VT));
13330
Eric Christopherfd179292009-08-27 18:07:15 +000013331 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013332 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013333 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013334 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013335 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013336 DAG.getConstant(MulAmt2, VT));
13337
13338 // Do not add new nodes to DAG combiner worklist.
13339 DCI.CombineTo(N, NewMul, false);
13340 }
13341 return SDValue();
13342}
13343
Evan Chengad9c0a32009-12-15 00:53:42 +000013344static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13345 SDValue N0 = N->getOperand(0);
13346 SDValue N1 = N->getOperand(1);
13347 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13348 EVT VT = N0.getValueType();
13349
13350 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13351 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013352 if (VT.isInteger() && !VT.isVector() &&
13353 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013354 N0.getOperand(1).getOpcode() == ISD::Constant) {
13355 SDValue N00 = N0.getOperand(0);
13356 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13357 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13358 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13359 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13360 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13361 APInt ShAmt = N1C->getAPIntValue();
13362 Mask = Mask.shl(ShAmt);
13363 if (Mask != 0)
13364 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13365 N00, DAG.getConstant(Mask, VT));
13366 }
13367 }
13368
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013369
13370 // Hardware support for vector shifts is sparse which makes us scalarize the
13371 // vector operations in many cases. Also, on sandybridge ADD is faster than
13372 // shl.
13373 // (shl V, 1) -> add V,V
13374 if (isSplatVector(N1.getNode())) {
13375 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13376 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13377 // We shift all of the values by one. In many cases we do not have
13378 // hardware support for this operation. This is better expressed as an ADD
13379 // of two values.
13380 if (N1C && (1 == N1C->getZExtValue())) {
13381 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13382 }
13383 }
13384
Evan Chengad9c0a32009-12-15 00:53:42 +000013385 return SDValue();
13386}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013387
Nate Begeman740ab032009-01-26 00:52:55 +000013388/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13389/// when possible.
13390static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13391 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013392 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013393 if (N->getOpcode() == ISD::SHL) {
13394 SDValue V = PerformSHLCombine(N, DAG);
13395 if (V.getNode()) return V;
13396 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013397
Nate Begeman740ab032009-01-26 00:52:55 +000013398 // On X86 with SSE2 support, we can transform this to a vector shift if
13399 // all elements are shifted by the same amount. We can't do this in legalize
13400 // because the a constant vector is typically transformed to a constant pool
13401 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013402 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013403 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013404
Craig Topper7be5dfd2011-11-12 09:58:49 +000013405 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13406 (!Subtarget->hasAVX2() ||
13407 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013408 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013409
Mon P Wang3becd092009-01-28 08:12:05 +000013410 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013411 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013412 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013413 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013414 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13415 unsigned NumElts = VT.getVectorNumElements();
13416 unsigned i = 0;
13417 for (; i != NumElts; ++i) {
13418 SDValue Arg = ShAmtOp.getOperand(i);
13419 if (Arg.getOpcode() == ISD::UNDEF) continue;
13420 BaseShAmt = Arg;
13421 break;
13422 }
13423 for (; i != NumElts; ++i) {
13424 SDValue Arg = ShAmtOp.getOperand(i);
13425 if (Arg.getOpcode() == ISD::UNDEF) continue;
13426 if (Arg != BaseShAmt) {
13427 return SDValue();
13428 }
13429 }
13430 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013431 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013432 SDValue InVec = ShAmtOp.getOperand(0);
13433 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13434 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13435 unsigned i = 0;
13436 for (; i != NumElts; ++i) {
13437 SDValue Arg = InVec.getOperand(i);
13438 if (Arg.getOpcode() == ISD::UNDEF) continue;
13439 BaseShAmt = Arg;
13440 break;
13441 }
13442 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13443 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013444 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013445 if (C->getZExtValue() == SplatIdx)
13446 BaseShAmt = InVec.getOperand(1);
13447 }
13448 }
13449 if (BaseShAmt.getNode() == 0)
13450 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13451 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013452 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013453 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013454
Mon P Wangefa42202009-09-03 19:56:25 +000013455 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013456 if (EltVT.bitsGT(MVT::i32))
13457 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13458 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013459 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013460
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013461 // The shift amount is identical so we can do a vector shift.
13462 SDValue ValOp = N->getOperand(0);
13463 switch (N->getOpcode()) {
13464 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013465 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013466 break;
13467 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013468 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013469 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013470 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013471 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013472 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013473 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013474 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013475 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013476 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013477 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013478 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013479 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013480 if (VT == MVT::v4i64)
13481 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13482 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13483 ValOp, BaseShAmt);
13484 if (VT == MVT::v8i32)
13485 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13486 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13487 ValOp, BaseShAmt);
13488 if (VT == MVT::v16i16)
13489 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13490 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13491 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013492 break;
13493 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013494 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013495 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013496 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013497 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013498 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013499 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013500 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013501 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013502 if (VT == MVT::v8i32)
13503 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13504 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13505 ValOp, BaseShAmt);
13506 if (VT == MVT::v16i16)
13507 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13508 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13509 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013510 break;
13511 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013512 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013513 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013514 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013515 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013516 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013517 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013518 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013519 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013520 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013521 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013522 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013523 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013524 if (VT == MVT::v4i64)
13525 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13526 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13527 ValOp, BaseShAmt);
13528 if (VT == MVT::v8i32)
13529 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13530 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13531 ValOp, BaseShAmt);
13532 if (VT == MVT::v16i16)
13533 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13534 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13535 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013536 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013537 }
13538 return SDValue();
13539}
13540
Nate Begemanb65c1752010-12-17 22:55:37 +000013541
Stuart Hastings865f0932011-06-03 23:53:54 +000013542// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13543// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13544// and friends. Likewise for OR -> CMPNEQSS.
13545static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13546 TargetLowering::DAGCombinerInfo &DCI,
13547 const X86Subtarget *Subtarget) {
13548 unsigned opcode;
13549
13550 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13551 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013552 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013553 SDValue N0 = N->getOperand(0);
13554 SDValue N1 = N->getOperand(1);
13555 SDValue CMP0 = N0->getOperand(1);
13556 SDValue CMP1 = N1->getOperand(1);
13557 DebugLoc DL = N->getDebugLoc();
13558
13559 // The SETCCs should both refer to the same CMP.
13560 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13561 return SDValue();
13562
13563 SDValue CMP00 = CMP0->getOperand(0);
13564 SDValue CMP01 = CMP0->getOperand(1);
13565 EVT VT = CMP00.getValueType();
13566
13567 if (VT == MVT::f32 || VT == MVT::f64) {
13568 bool ExpectingFlags = false;
13569 // Check for any users that want flags:
13570 for (SDNode::use_iterator UI = N->use_begin(),
13571 UE = N->use_end();
13572 !ExpectingFlags && UI != UE; ++UI)
13573 switch (UI->getOpcode()) {
13574 default:
13575 case ISD::BR_CC:
13576 case ISD::BRCOND:
13577 case ISD::SELECT:
13578 ExpectingFlags = true;
13579 break;
13580 case ISD::CopyToReg:
13581 case ISD::SIGN_EXTEND:
13582 case ISD::ZERO_EXTEND:
13583 case ISD::ANY_EXTEND:
13584 break;
13585 }
13586
13587 if (!ExpectingFlags) {
13588 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13589 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13590
13591 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13592 X86::CondCode tmp = cc0;
13593 cc0 = cc1;
13594 cc1 = tmp;
13595 }
13596
13597 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13598 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13599 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13600 X86ISD::NodeType NTOperator = is64BitFP ?
13601 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13602 // FIXME: need symbolic constants for these magic numbers.
13603 // See X86ATTInstPrinter.cpp:printSSECC().
13604 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13605 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13606 DAG.getConstant(x86cc, MVT::i8));
13607 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13608 OnesOrZeroesF);
13609 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13610 DAG.getConstant(1, MVT::i32));
13611 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13612 return OneBitOfTruth;
13613 }
13614 }
13615 }
13616 }
13617 return SDValue();
13618}
13619
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013620/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13621/// so it can be folded inside ANDNP.
13622static bool CanFoldXORWithAllOnes(const SDNode *N) {
13623 EVT VT = N->getValueType(0);
13624
13625 // Match direct AllOnes for 128 and 256-bit vectors
13626 if (ISD::isBuildVectorAllOnes(N))
13627 return true;
13628
13629 // Look through a bit convert.
13630 if (N->getOpcode() == ISD::BITCAST)
13631 N = N->getOperand(0).getNode();
13632
13633 // Sometimes the operand may come from a insert_subvector building a 256-bit
13634 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013635 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013636 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13637 SDValue V1 = N->getOperand(0);
13638 SDValue V2 = N->getOperand(1);
13639
13640 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13641 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13642 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13643 ISD::isBuildVectorAllOnes(V2.getNode()))
13644 return true;
13645 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013646
13647 return false;
13648}
13649
Nate Begemanb65c1752010-12-17 22:55:37 +000013650static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13651 TargetLowering::DAGCombinerInfo &DCI,
13652 const X86Subtarget *Subtarget) {
13653 if (DCI.isBeforeLegalizeOps())
13654 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013655
Stuart Hastings865f0932011-06-03 23:53:54 +000013656 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13657 if (R.getNode())
13658 return R;
13659
Craig Topper54a11172011-10-14 07:06:56 +000013660 EVT VT = N->getValueType(0);
13661
Craig Topperb4c94572011-10-21 06:55:01 +000013662 // Create ANDN, BLSI, and BLSR instructions
13663 // BLSI is X & (-X)
13664 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013665 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13666 SDValue N0 = N->getOperand(0);
13667 SDValue N1 = N->getOperand(1);
13668 DebugLoc DL = N->getDebugLoc();
13669
13670 // Check LHS for not
13671 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13672 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13673 // Check RHS for not
13674 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13675 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13676
Craig Topperb4c94572011-10-21 06:55:01 +000013677 // Check LHS for neg
13678 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13679 isZero(N0.getOperand(0)))
13680 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13681
13682 // Check RHS for neg
13683 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13684 isZero(N1.getOperand(0)))
13685 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13686
13687 // Check LHS for X-1
13688 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13689 isAllOnes(N0.getOperand(1)))
13690 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13691
13692 // Check RHS for X-1
13693 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13694 isAllOnes(N1.getOperand(1)))
13695 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13696
Craig Topper54a11172011-10-14 07:06:56 +000013697 return SDValue();
13698 }
13699
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013700 // Want to form ANDNP nodes:
13701 // 1) In the hopes of then easily combining them with OR and AND nodes
13702 // to form PBLEND/PSIGN.
13703 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013704 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013705 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013706
Nate Begemanb65c1752010-12-17 22:55:37 +000013707 SDValue N0 = N->getOperand(0);
13708 SDValue N1 = N->getOperand(1);
13709 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013710
Nate Begemanb65c1752010-12-17 22:55:37 +000013711 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013712 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013713 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13714 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013715 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013716
13717 // Check RHS for vnot
13718 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013719 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13720 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013721 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013722
Nate Begemanb65c1752010-12-17 22:55:37 +000013723 return SDValue();
13724}
13725
Evan Cheng760d1942010-01-04 21:22:48 +000013726static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013727 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013728 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013729 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013730 return SDValue();
13731
Stuart Hastings865f0932011-06-03 23:53:54 +000013732 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13733 if (R.getNode())
13734 return R;
13735
Evan Cheng760d1942010-01-04 21:22:48 +000013736 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013737
Evan Cheng760d1942010-01-04 21:22:48 +000013738 SDValue N0 = N->getOperand(0);
13739 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013740
Nate Begemanb65c1752010-12-17 22:55:37 +000013741 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013742 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013743 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013744 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13745 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013746
Craig Topper1666cb62011-11-19 07:07:26 +000013747 // Canonicalize pandn to RHS
13748 if (N0.getOpcode() == X86ISD::ANDNP)
13749 std::swap(N0, N1);
13750 // or (and (m, x), (pandn m, y))
13751 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13752 SDValue Mask = N1.getOperand(0);
13753 SDValue X = N1.getOperand(1);
13754 SDValue Y;
13755 if (N0.getOperand(0) == Mask)
13756 Y = N0.getOperand(1);
13757 if (N0.getOperand(1) == Mask)
13758 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013759
Craig Topper1666cb62011-11-19 07:07:26 +000013760 // Check to see if the mask appeared in both the AND and ANDNP and
13761 if (!Y.getNode())
13762 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013763
Craig Topper1666cb62011-11-19 07:07:26 +000013764 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13765 if (Mask.getOpcode() != ISD::BITCAST ||
13766 X.getOpcode() != ISD::BITCAST ||
13767 Y.getOpcode() != ISD::BITCAST)
13768 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013769
Craig Topper1666cb62011-11-19 07:07:26 +000013770 // Look through mask bitcast.
13771 Mask = Mask.getOperand(0);
13772 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013773
Craig Topper1666cb62011-11-19 07:07:26 +000013774 // Validate that the Mask operand is a vector sra node. The sra node
13775 // will be an intrinsic.
13776 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13777 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013778
Craig Topper1666cb62011-11-19 07:07:26 +000013779 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13780 // there is no psrai.b
13781 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13782 case Intrinsic::x86_sse2_psrai_w:
13783 case Intrinsic::x86_sse2_psrai_d:
13784 case Intrinsic::x86_avx2_psrai_w:
13785 case Intrinsic::x86_avx2_psrai_d:
13786 break;
13787 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013788 }
Craig Topper1666cb62011-11-19 07:07:26 +000013789
13790 // Check that the SRA is all signbits.
13791 SDValue SraC = Mask.getOperand(2);
13792 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13793 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13794 if ((SraAmt + 1) != EltBits)
13795 return SDValue();
13796
13797 DebugLoc DL = N->getDebugLoc();
13798
13799 // Now we know we at least have a plendvb with the mask val. See if
13800 // we can form a psignb/w/d.
13801 // psign = x.type == y.type == mask.type && y = sub(0, x);
13802 X = X.getOperand(0);
13803 Y = Y.getOperand(0);
13804 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13805 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013806 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13807 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13808 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13809 Mask.getOperand(1));
13810 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013811 }
13812 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013813 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013814 return SDValue();
13815
13816 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13817
13818 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13819 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13820 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013821 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013822 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013823 }
13824 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013825
Craig Topper1666cb62011-11-19 07:07:26 +000013826 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13827 return SDValue();
13828
Nate Begemanb65c1752010-12-17 22:55:37 +000013829 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013830 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13831 std::swap(N0, N1);
13832 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13833 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013834 if (!N0.hasOneUse() || !N1.hasOneUse())
13835 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013836
13837 SDValue ShAmt0 = N0.getOperand(1);
13838 if (ShAmt0.getValueType() != MVT::i8)
13839 return SDValue();
13840 SDValue ShAmt1 = N1.getOperand(1);
13841 if (ShAmt1.getValueType() != MVT::i8)
13842 return SDValue();
13843 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13844 ShAmt0 = ShAmt0.getOperand(0);
13845 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13846 ShAmt1 = ShAmt1.getOperand(0);
13847
13848 DebugLoc DL = N->getDebugLoc();
13849 unsigned Opc = X86ISD::SHLD;
13850 SDValue Op0 = N0.getOperand(0);
13851 SDValue Op1 = N1.getOperand(0);
13852 if (ShAmt0.getOpcode() == ISD::SUB) {
13853 Opc = X86ISD::SHRD;
13854 std::swap(Op0, Op1);
13855 std::swap(ShAmt0, ShAmt1);
13856 }
13857
Evan Cheng8b1190a2010-04-28 01:18:01 +000013858 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013859 if (ShAmt1.getOpcode() == ISD::SUB) {
13860 SDValue Sum = ShAmt1.getOperand(0);
13861 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013862 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13863 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13864 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13865 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013866 return DAG.getNode(Opc, DL, VT,
13867 Op0, Op1,
13868 DAG.getNode(ISD::TRUNCATE, DL,
13869 MVT::i8, ShAmt0));
13870 }
13871 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13872 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13873 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013874 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013875 return DAG.getNode(Opc, DL, VT,
13876 N0.getOperand(0), N1.getOperand(0),
13877 DAG.getNode(ISD::TRUNCATE, DL,
13878 MVT::i8, ShAmt0));
13879 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013880
Evan Cheng760d1942010-01-04 21:22:48 +000013881 return SDValue();
13882}
13883
Craig Topper3738ccd2011-12-27 06:27:23 +000013884// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000013885static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13886 TargetLowering::DAGCombinerInfo &DCI,
13887 const X86Subtarget *Subtarget) {
13888 if (DCI.isBeforeLegalizeOps())
13889 return SDValue();
13890
13891 EVT VT = N->getValueType(0);
13892
13893 if (VT != MVT::i32 && VT != MVT::i64)
13894 return SDValue();
13895
Craig Topper3738ccd2011-12-27 06:27:23 +000013896 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
13897
Craig Topperb4c94572011-10-21 06:55:01 +000013898 // Create BLSMSK instructions by finding X ^ (X-1)
13899 SDValue N0 = N->getOperand(0);
13900 SDValue N1 = N->getOperand(1);
13901 DebugLoc DL = N->getDebugLoc();
13902
13903 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13904 isAllOnes(N0.getOperand(1)))
13905 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13906
13907 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13908 isAllOnes(N1.getOperand(1)))
13909 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13910
13911 return SDValue();
13912}
13913
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013914/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13915static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13916 const X86Subtarget *Subtarget) {
13917 LoadSDNode *Ld = cast<LoadSDNode>(N);
13918 EVT RegVT = Ld->getValueType(0);
13919 EVT MemVT = Ld->getMemoryVT();
13920 DebugLoc dl = Ld->getDebugLoc();
13921 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13922
13923 ISD::LoadExtType Ext = Ld->getExtensionType();
13924
Nadav Rotemca6f2962011-09-18 19:00:23 +000013925 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013926 // shuffle. We need SSE4 for the shuffles.
13927 // TODO: It is possible to support ZExt by zeroing the undef values
13928 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000013929 if (RegVT.isVector() && RegVT.isInteger() &&
13930 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013931 assert(MemVT != RegVT && "Cannot extend to the same type");
13932 assert(MemVT.isVector() && "Must load a vector from memory");
13933
13934 unsigned NumElems = RegVT.getVectorNumElements();
13935 unsigned RegSz = RegVT.getSizeInBits();
13936 unsigned MemSz = MemVT.getSizeInBits();
13937 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000013938 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013939 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
13940
13941 // Attempt to load the original value using a single load op.
13942 // Find a scalar type which is equal to the loaded word size.
13943 MVT SclrLoadTy = MVT::i8;
13944 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13945 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13946 MVT Tp = (MVT::SimpleValueType)tp;
13947 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
13948 SclrLoadTy = Tp;
13949 break;
13950 }
13951 }
13952
13953 // Proceed if a load word is found.
13954 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
13955
13956 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
13957 RegSz/SclrLoadTy.getSizeInBits());
13958
13959 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
13960 RegSz/MemVT.getScalarType().getSizeInBits());
13961 // Can't shuffle using an illegal type.
13962 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13963
13964 // Perform a single load.
13965 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
13966 Ld->getBasePtr(),
13967 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013968 Ld->isNonTemporal(), Ld->isInvariant(),
13969 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013970
13971 // Insert the word loaded into a vector.
13972 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
13973 LoadUnitVecVT, ScalarLoad);
13974
13975 // Bitcast the loaded value to a vector of the original element type, in
13976 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000013977 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
13978 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013979 unsigned SizeRatio = RegSz/MemSz;
13980
13981 // Redistribute the loaded elements into the different locations.
13982 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
13983 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
13984
13985 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
13986 DAG.getUNDEF(SlicedVec.getValueType()),
13987 ShuffleVec.data());
13988
13989 // Bitcast to the requested type.
13990 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
13991 // Replace the original load with the new sequence
13992 // and return the new chain.
13993 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
13994 return SDValue(ScalarLoad.getNode(), 1);
13995 }
13996
13997 return SDValue();
13998}
13999
Chris Lattner149a4e52008-02-22 02:09:43 +000014000/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014001static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014002 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014003 StoreSDNode *St = cast<StoreSDNode>(N);
14004 EVT VT = St->getValue().getValueType();
14005 EVT StVT = St->getMemoryVT();
14006 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014007 SDValue StoredVal = St->getOperand(1);
14008 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14009
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014010 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014011 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14012 // 128-bit ones. If in the future the cost becomes only one memory access the
14013 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014014 if (VT.getSizeInBits() == 256 &&
14015 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14016 StoredVal.getNumOperands() == 2) {
14017
14018 SDValue Value0 = StoredVal.getOperand(0);
14019 SDValue Value1 = StoredVal.getOperand(1);
14020
14021 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14022 SDValue Ptr0 = St->getBasePtr();
14023 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14024
14025 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14026 St->getPointerInfo(), St->isVolatile(),
14027 St->isNonTemporal(), St->getAlignment());
14028 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14029 St->getPointerInfo(), St->isVolatile(),
14030 St->isNonTemporal(), St->getAlignment());
14031 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14032 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014033
14034 // Optimize trunc store (of multiple scalars) to shuffle and store.
14035 // First, pack all of the elements in one place. Next, store to memory
14036 // in fewer chunks.
14037 if (St->isTruncatingStore() && VT.isVector()) {
14038 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14039 unsigned NumElems = VT.getVectorNumElements();
14040 assert(StVT != VT && "Cannot truncate to the same type");
14041 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14042 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14043
14044 // From, To sizes and ElemCount must be pow of two
14045 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014046 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014047 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014048 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014049
Nadav Rotem614061b2011-08-10 19:30:14 +000014050 unsigned SizeRatio = FromSz / ToSz;
14051
14052 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14053
14054 // Create a type on which we perform the shuffle
14055 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14056 StVT.getScalarType(), NumElems*SizeRatio);
14057
14058 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14059
14060 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14061 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14062 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14063
14064 // Can't shuffle using an illegal type
14065 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14066
14067 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14068 DAG.getUNDEF(WideVec.getValueType()),
14069 ShuffleVec.data());
14070 // At this point all of the data is stored at the bottom of the
14071 // register. We now need to save it to mem.
14072
14073 // Find the largest store unit
14074 MVT StoreType = MVT::i8;
14075 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14076 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14077 MVT Tp = (MVT::SimpleValueType)tp;
14078 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14079 StoreType = Tp;
14080 }
14081
14082 // Bitcast the original vector into a vector of store-size units
14083 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14084 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14085 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14086 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14087 SmallVector<SDValue, 8> Chains;
14088 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14089 TLI.getPointerTy());
14090 SDValue Ptr = St->getBasePtr();
14091
14092 // Perform one or more big stores into memory.
14093 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14094 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14095 StoreType, ShuffWide,
14096 DAG.getIntPtrConstant(i));
14097 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14098 St->getPointerInfo(), St->isVolatile(),
14099 St->isNonTemporal(), St->getAlignment());
14100 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14101 Chains.push_back(Ch);
14102 }
14103
14104 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14105 Chains.size());
14106 }
14107
14108
Chris Lattner149a4e52008-02-22 02:09:43 +000014109 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14110 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014111 // A preferable solution to the general problem is to figure out the right
14112 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014113
14114 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014115 if (VT.getSizeInBits() != 64)
14116 return SDValue();
14117
Devang Patel578efa92009-06-05 21:57:13 +000014118 const Function *F = DAG.getMachineFunction().getFunction();
14119 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014120 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014121 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014122 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014123 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014124 isa<LoadSDNode>(St->getValue()) &&
14125 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14126 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014127 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014128 LoadSDNode *Ld = 0;
14129 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014130 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014131 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014132 // Must be a store of a load. We currently handle two cases: the load
14133 // is a direct child, and it's under an intervening TokenFactor. It is
14134 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014135 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014136 Ld = cast<LoadSDNode>(St->getChain());
14137 else if (St->getValue().hasOneUse() &&
14138 ChainVal->getOpcode() == ISD::TokenFactor) {
14139 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014140 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014141 TokenFactorIndex = i;
14142 Ld = cast<LoadSDNode>(St->getValue());
14143 } else
14144 Ops.push_back(ChainVal->getOperand(i));
14145 }
14146 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014147
Evan Cheng536e6672009-03-12 05:59:15 +000014148 if (!Ld || !ISD::isNormalLoad(Ld))
14149 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014150
Evan Cheng536e6672009-03-12 05:59:15 +000014151 // If this is not the MMX case, i.e. we are just turning i64 load/store
14152 // into f64 load/store, avoid the transformation if there are multiple
14153 // uses of the loaded value.
14154 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14155 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014156
Evan Cheng536e6672009-03-12 05:59:15 +000014157 DebugLoc LdDL = Ld->getDebugLoc();
14158 DebugLoc StDL = N->getDebugLoc();
14159 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14160 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14161 // pair instead.
14162 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014163 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014164 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14165 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014166 Ld->isNonTemporal(), Ld->isInvariant(),
14167 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014168 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014169 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014170 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014171 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014172 Ops.size());
14173 }
Evan Cheng536e6672009-03-12 05:59:15 +000014174 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014175 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014176 St->isVolatile(), St->isNonTemporal(),
14177 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014178 }
Evan Cheng536e6672009-03-12 05:59:15 +000014179
14180 // Otherwise, lower to two pairs of 32-bit loads / stores.
14181 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014182 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14183 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014184
Owen Anderson825b72b2009-08-11 20:47:22 +000014185 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014186 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014187 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014188 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014189 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014190 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014191 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014192 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014193 MinAlign(Ld->getAlignment(), 4));
14194
14195 SDValue NewChain = LoLd.getValue(1);
14196 if (TokenFactorIndex != -1) {
14197 Ops.push_back(LoLd);
14198 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014199 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014200 Ops.size());
14201 }
14202
14203 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014204 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14205 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014206
14207 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014208 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014209 St->isVolatile(), St->isNonTemporal(),
14210 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014211 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014212 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014213 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014214 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014215 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014216 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014217 }
Dan Gohman475871a2008-07-27 21:46:04 +000014218 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014219}
14220
Duncan Sands17470be2011-09-22 20:15:48 +000014221/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14222/// and return the operands for the horizontal operation in LHS and RHS. A
14223/// horizontal operation performs the binary operation on successive elements
14224/// of its first operand, then on successive elements of its second operand,
14225/// returning the resulting values in a vector. For example, if
14226/// A = < float a0, float a1, float a2, float a3 >
14227/// and
14228/// B = < float b0, float b1, float b2, float b3 >
14229/// then the result of doing a horizontal operation on A and B is
14230/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14231/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14232/// A horizontal-op B, for some already available A and B, and if so then LHS is
14233/// set to A, RHS to B, and the routine returns 'true'.
14234/// Note that the binary operation should have the property that if one of the
14235/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014236static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014237 // Look for the following pattern: if
14238 // A = < float a0, float a1, float a2, float a3 >
14239 // B = < float b0, float b1, float b2, float b3 >
14240 // and
14241 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14242 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14243 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14244 // which is A horizontal-op B.
14245
14246 // At least one of the operands should be a vector shuffle.
14247 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14248 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14249 return false;
14250
14251 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014252
14253 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14254 "Unsupported vector type for horizontal add/sub");
14255
14256 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14257 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014258 unsigned NumElts = VT.getVectorNumElements();
14259 unsigned NumLanes = VT.getSizeInBits()/128;
14260 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014261 assert((NumLaneElts % 2 == 0) &&
14262 "Vector type should have an even number of elements in each lane");
14263 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014264
14265 // View LHS in the form
14266 // LHS = VECTOR_SHUFFLE A, B, LMask
14267 // If LHS is not a shuffle then pretend it is the shuffle
14268 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14269 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14270 // type VT.
14271 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014272 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014273 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14274 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14275 A = LHS.getOperand(0);
14276 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14277 B = LHS.getOperand(1);
14278 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14279 } else {
14280 if (LHS.getOpcode() != ISD::UNDEF)
14281 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014282 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014283 LMask[i] = i;
14284 }
14285
14286 // Likewise, view RHS in the form
14287 // RHS = VECTOR_SHUFFLE C, D, RMask
14288 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014289 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014290 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14291 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14292 C = RHS.getOperand(0);
14293 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14294 D = RHS.getOperand(1);
14295 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14296 } else {
14297 if (RHS.getOpcode() != ISD::UNDEF)
14298 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014299 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014300 RMask[i] = i;
14301 }
14302
14303 // Check that the shuffles are both shuffling the same vectors.
14304 if (!(A == C && B == D) && !(A == D && B == C))
14305 return false;
14306
14307 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14308 if (!A.getNode() && !B.getNode())
14309 return false;
14310
14311 // If A and B occur in reverse order in RHS, then "swap" them (which means
14312 // rewriting the mask).
14313 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014314 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014315
14316 // At this point LHS and RHS are equivalent to
14317 // LHS = VECTOR_SHUFFLE A, B, LMask
14318 // RHS = VECTOR_SHUFFLE A, B, RMask
14319 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014320 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014321 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014322
Craig Topperf8363302011-12-02 08:18:41 +000014323 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014324 if (LIdx < 0 || RIdx < 0 ||
14325 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14326 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014327 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014328
Craig Topperf8363302011-12-02 08:18:41 +000014329 // Check that successive elements are being operated on. If not, this is
14330 // not a horizontal operation.
14331 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14332 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014333 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014334 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014335 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014336 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014337 }
14338
14339 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14340 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14341 return true;
14342}
14343
14344/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14345static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14346 const X86Subtarget *Subtarget) {
14347 EVT VT = N->getValueType(0);
14348 SDValue LHS = N->getOperand(0);
14349 SDValue RHS = N->getOperand(1);
14350
14351 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014352 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014353 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014354 isHorizontalBinOp(LHS, RHS, true))
14355 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14356 return SDValue();
14357}
14358
14359/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14360static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14361 const X86Subtarget *Subtarget) {
14362 EVT VT = N->getValueType(0);
14363 SDValue LHS = N->getOperand(0);
14364 SDValue RHS = N->getOperand(1);
14365
14366 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014367 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014368 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014369 isHorizontalBinOp(LHS, RHS, false))
14370 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14371 return SDValue();
14372}
14373
Chris Lattner6cf73262008-01-25 06:14:17 +000014374/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14375/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014376static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014377 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14378 // F[X]OR(0.0, x) -> x
14379 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014380 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14381 if (C->getValueAPF().isPosZero())
14382 return N->getOperand(1);
14383 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14384 if (C->getValueAPF().isPosZero())
14385 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014386 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014387}
14388
14389/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014390static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014391 // FAND(0.0, x) -> 0.0
14392 // FAND(x, 0.0) -> 0.0
14393 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14394 if (C->getValueAPF().isPosZero())
14395 return N->getOperand(0);
14396 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14397 if (C->getValueAPF().isPosZero())
14398 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014399 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014400}
14401
Dan Gohmane5af2d32009-01-29 01:59:02 +000014402static SDValue PerformBTCombine(SDNode *N,
14403 SelectionDAG &DAG,
14404 TargetLowering::DAGCombinerInfo &DCI) {
14405 // BT ignores high bits in the bit index operand.
14406 SDValue Op1 = N->getOperand(1);
14407 if (Op1.hasOneUse()) {
14408 unsigned BitWidth = Op1.getValueSizeInBits();
14409 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14410 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014411 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14412 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014413 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014414 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14415 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14416 DCI.CommitTargetLoweringOpt(TLO);
14417 }
14418 return SDValue();
14419}
Chris Lattner83e6c992006-10-04 06:57:07 +000014420
Eli Friedman7a5e5552009-06-07 06:52:44 +000014421static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14422 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014423 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014424 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014425 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014426 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014427 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014428 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014429 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014430 }
14431 return SDValue();
14432}
14433
Evan Cheng2e489c42009-12-16 00:53:11 +000014434static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14435 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14436 // (and (i32 x86isd::setcc_carry), 1)
14437 // This eliminates the zext. This transformation is necessary because
14438 // ISD::SETCC is always legalized to i8.
14439 DebugLoc dl = N->getDebugLoc();
14440 SDValue N0 = N->getOperand(0);
14441 EVT VT = N->getValueType(0);
14442 if (N0.getOpcode() == ISD::AND &&
14443 N0.hasOneUse() &&
14444 N0.getOperand(0).hasOneUse()) {
14445 SDValue N00 = N0.getOperand(0);
14446 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14447 return SDValue();
14448 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14449 if (!C || C->getZExtValue() != 1)
14450 return SDValue();
14451 return DAG.getNode(ISD::AND, dl, VT,
14452 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14453 N00.getOperand(0), N00.getOperand(1)),
14454 DAG.getConstant(1, VT));
14455 }
14456
14457 return SDValue();
14458}
14459
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014460// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14461static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14462 unsigned X86CC = N->getConstantOperandVal(0);
14463 SDValue EFLAG = N->getOperand(1);
14464 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014465
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014466 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14467 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14468 // cases.
14469 if (X86CC == X86::COND_B)
14470 return DAG.getNode(ISD::AND, DL, MVT::i8,
14471 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14472 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14473 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014474
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014475 return SDValue();
14476}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014477
Benjamin Kramer1396c402011-06-18 11:09:41 +000014478static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14479 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014480 SDValue Op0 = N->getOperand(0);
14481 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14482 // a 32-bit target where SSE doesn't support i64->FP operations.
14483 if (Op0.getOpcode() == ISD::LOAD) {
14484 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14485 EVT VT = Ld->getValueType(0);
14486 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14487 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14488 !XTLI->getSubtarget()->is64Bit() &&
14489 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014490 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14491 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014492 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14493 return FILDChain;
14494 }
14495 }
14496 return SDValue();
14497}
14498
Chris Lattner23a01992010-12-20 01:37:09 +000014499// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14500static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14501 X86TargetLowering::DAGCombinerInfo &DCI) {
14502 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14503 // the result is either zero or one (depending on the input carry bit).
14504 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14505 if (X86::isZeroNode(N->getOperand(0)) &&
14506 X86::isZeroNode(N->getOperand(1)) &&
14507 // We don't have a good way to replace an EFLAGS use, so only do this when
14508 // dead right now.
14509 SDValue(N, 1).use_empty()) {
14510 DebugLoc DL = N->getDebugLoc();
14511 EVT VT = N->getValueType(0);
14512 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14513 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14514 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14515 DAG.getConstant(X86::COND_B,MVT::i8),
14516 N->getOperand(2)),
14517 DAG.getConstant(1, VT));
14518 return DCI.CombineTo(N, Res1, CarryOut);
14519 }
14520
14521 return SDValue();
14522}
14523
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014524// fold (add Y, (sete X, 0)) -> adc 0, Y
14525// (add Y, (setne X, 0)) -> sbb -1, Y
14526// (sub (sete X, 0), Y) -> sbb 0, Y
14527// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014528static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014529 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014530
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014531 // Look through ZExts.
14532 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14533 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14534 return SDValue();
14535
14536 SDValue SetCC = Ext.getOperand(0);
14537 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14538 return SDValue();
14539
14540 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14541 if (CC != X86::COND_E && CC != X86::COND_NE)
14542 return SDValue();
14543
14544 SDValue Cmp = SetCC.getOperand(1);
14545 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014546 !X86::isZeroNode(Cmp.getOperand(1)) ||
14547 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014548 return SDValue();
14549
14550 SDValue CmpOp0 = Cmp.getOperand(0);
14551 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14552 DAG.getConstant(1, CmpOp0.getValueType()));
14553
14554 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14555 if (CC == X86::COND_NE)
14556 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14557 DL, OtherVal.getValueType(), OtherVal,
14558 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14559 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14560 DL, OtherVal.getValueType(), OtherVal,
14561 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14562}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014563
Craig Topper54f952a2011-11-19 09:02:40 +000014564/// PerformADDCombine - Do target-specific dag combines on integer adds.
14565static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14566 const X86Subtarget *Subtarget) {
14567 EVT VT = N->getValueType(0);
14568 SDValue Op0 = N->getOperand(0);
14569 SDValue Op1 = N->getOperand(1);
14570
14571 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014572 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014573 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014574 isHorizontalBinOp(Op0, Op1, true))
14575 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14576
14577 return OptimizeConditionalInDecrement(N, DAG);
14578}
14579
14580static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14581 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014582 SDValue Op0 = N->getOperand(0);
14583 SDValue Op1 = N->getOperand(1);
14584
14585 // X86 can't encode an immediate LHS of a sub. See if we can push the
14586 // negation into a preceding instruction.
14587 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014588 // If the RHS of the sub is a XOR with one use and a constant, invert the
14589 // immediate. Then add one to the LHS of the sub so we can turn
14590 // X-Y -> X+~Y+1, saving one register.
14591 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14592 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014593 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014594 EVT VT = Op0.getValueType();
14595 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14596 Op1.getOperand(0),
14597 DAG.getConstant(~XorC, VT));
14598 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014599 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014600 }
14601 }
14602
Craig Topper54f952a2011-11-19 09:02:40 +000014603 // Try to synthesize horizontal adds from adds of shuffles.
14604 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014605 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014606 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14607 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014608 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14609
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014610 return OptimizeConditionalInDecrement(N, DAG);
14611}
14612
Dan Gohman475871a2008-07-27 21:46:04 +000014613SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014614 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014615 SelectionDAG &DAG = DCI.DAG;
14616 switch (N->getOpcode()) {
14617 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014618 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014619 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014620 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014621 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014622 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014623 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14624 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014625 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014626 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014627 case ISD::SHL:
14628 case ISD::SRA:
14629 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014630 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014631 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014632 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014633 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014634 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014635 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014636 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14637 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014638 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014639 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14640 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014641 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014642 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014643 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014644 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014645 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014646 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014647 case X86ISD::UNPCKH:
14648 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014649 case X86ISD::MOVHLPS:
14650 case X86ISD::MOVLHPS:
14651 case X86ISD::PSHUFD:
14652 case X86ISD::PSHUFHW:
14653 case X86ISD::PSHUFLW:
14654 case X86ISD::MOVSS:
14655 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014656 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014657 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014658 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014659 }
14660
Dan Gohman475871a2008-07-27 21:46:04 +000014661 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014662}
14663
Evan Chenge5b51ac2010-04-17 06:13:15 +000014664/// isTypeDesirableForOp - Return true if the target has native support for
14665/// the specified value type and it is 'desirable' to use the type for the
14666/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14667/// instruction encodings are longer and some i16 instructions are slow.
14668bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14669 if (!isTypeLegal(VT))
14670 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014671 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014672 return true;
14673
14674 switch (Opc) {
14675 default:
14676 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014677 case ISD::LOAD:
14678 case ISD::SIGN_EXTEND:
14679 case ISD::ZERO_EXTEND:
14680 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014681 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014682 case ISD::SRL:
14683 case ISD::SUB:
14684 case ISD::ADD:
14685 case ISD::MUL:
14686 case ISD::AND:
14687 case ISD::OR:
14688 case ISD::XOR:
14689 return false;
14690 }
14691}
14692
14693/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014694/// beneficial for dag combiner to promote the specified node. If true, it
14695/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014696bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014697 EVT VT = Op.getValueType();
14698 if (VT != MVT::i16)
14699 return false;
14700
Evan Cheng4c26e932010-04-19 19:29:22 +000014701 bool Promote = false;
14702 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014703 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014704 default: break;
14705 case ISD::LOAD: {
14706 LoadSDNode *LD = cast<LoadSDNode>(Op);
14707 // If the non-extending load has a single use and it's not live out, then it
14708 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014709 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14710 Op.hasOneUse()*/) {
14711 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14712 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14713 // The only case where we'd want to promote LOAD (rather then it being
14714 // promoted as an operand is when it's only use is liveout.
14715 if (UI->getOpcode() != ISD::CopyToReg)
14716 return false;
14717 }
14718 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014719 Promote = true;
14720 break;
14721 }
14722 case ISD::SIGN_EXTEND:
14723 case ISD::ZERO_EXTEND:
14724 case ISD::ANY_EXTEND:
14725 Promote = true;
14726 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014727 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014728 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014729 SDValue N0 = Op.getOperand(0);
14730 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014731 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014732 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014733 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014734 break;
14735 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014736 case ISD::ADD:
14737 case ISD::MUL:
14738 case ISD::AND:
14739 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014740 case ISD::XOR:
14741 Commute = true;
14742 // fallthrough
14743 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014744 SDValue N0 = Op.getOperand(0);
14745 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014746 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014747 return false;
14748 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014749 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014750 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014751 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014752 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014753 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014754 }
14755 }
14756
14757 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014758 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014759}
14760
Evan Cheng60c07e12006-07-05 22:17:51 +000014761//===----------------------------------------------------------------------===//
14762// X86 Inline Assembly Support
14763//===----------------------------------------------------------------------===//
14764
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014765namespace {
14766 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014767 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014768 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014769
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014770 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014771 StringRef piece(*args[i]);
14772 if (!s.startswith(piece)) // Check if the piece matches.
14773 return false;
14774
14775 s = s.substr(piece.size());
14776 StringRef::size_type pos = s.find_first_not_of(" \t");
14777 if (pos == 0) // We matched a prefix.
14778 return false;
14779
14780 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014781 }
14782
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014783 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014784 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014785 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014786}
14787
Chris Lattnerb8105652009-07-20 17:51:36 +000014788bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14789 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014790
14791 std::string AsmStr = IA->getAsmString();
14792
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014793 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
14794 if (!Ty || Ty->getBitWidth() % 16 != 0)
14795 return false;
14796
Chris Lattnerb8105652009-07-20 17:51:36 +000014797 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014798 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014799 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014800
14801 switch (AsmPieces.size()) {
14802 default: return false;
14803 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014804 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014805 // we will turn this bswap into something that will be lowered to logical
14806 // ops instead of emitting the bswap asm. For now, we don't support 486 or
14807 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014808 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014809 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
14810 matchAsm(AsmPieces[0], "bswapl", "$0") ||
14811 matchAsm(AsmPieces[0], "bswapq", "$0") ||
14812 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
14813 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
14814 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000014815 // No need to check constraints, nothing other than the equivalent of
14816 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000014817 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014818 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014819
Chris Lattnerb8105652009-07-20 17:51:36 +000014820 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014821 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014822 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014823 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
14824 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000014825 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014826 const std::string &ConstraintsStr = IA->getConstraintString();
14827 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014828 std::sort(AsmPieces.begin(), AsmPieces.end());
14829 if (AsmPieces.size() == 4 &&
14830 AsmPieces[0] == "~{cc}" &&
14831 AsmPieces[1] == "~{dirflag}" &&
14832 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014833 AsmPieces[3] == "~{fpsr}")
14834 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014835 }
14836 break;
14837 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014838 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014839 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014840 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
14841 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
14842 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014843 AsmPieces.clear();
14844 const std::string &ConstraintsStr = IA->getConstraintString();
14845 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
14846 std::sort(AsmPieces.begin(), AsmPieces.end());
14847 if (AsmPieces.size() == 4 &&
14848 AsmPieces[0] == "~{cc}" &&
14849 AsmPieces[1] == "~{dirflag}" &&
14850 AsmPieces[2] == "~{flags}" &&
14851 AsmPieces[3] == "~{fpsr}")
14852 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014853 }
Evan Cheng55d42002011-01-08 01:24:27 +000014854
14855 if (CI->getType()->isIntegerTy(64)) {
14856 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14857 if (Constraints.size() >= 2 &&
14858 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14859 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14860 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014861 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
14862 matchAsm(AsmPieces[1], "bswap", "%edx") &&
14863 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014864 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014865 }
14866 }
14867 break;
14868 }
14869 return false;
14870}
14871
14872
14873
Chris Lattnerf4dff842006-07-11 02:54:03 +000014874/// getConstraintType - Given a constraint letter, return the type of
14875/// constraint it is for this target.
14876X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014877X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14878 if (Constraint.size() == 1) {
14879 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014880 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014881 case 'q':
14882 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014883 case 'f':
14884 case 't':
14885 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014886 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014887 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014888 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014889 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014890 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014891 case 'a':
14892 case 'b':
14893 case 'c':
14894 case 'd':
14895 case 'S':
14896 case 'D':
14897 case 'A':
14898 return C_Register;
14899 case 'I':
14900 case 'J':
14901 case 'K':
14902 case 'L':
14903 case 'M':
14904 case 'N':
14905 case 'G':
14906 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014907 case 'e':
14908 case 'Z':
14909 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014910 default:
14911 break;
14912 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014913 }
Chris Lattner4234f572007-03-25 02:14:49 +000014914 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014915}
14916
John Thompson44ab89e2010-10-29 17:29:13 +000014917/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014918/// This object must already have been set up with the operand type
14919/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014920TargetLowering::ConstraintWeight
14921 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014922 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014923 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014924 Value *CallOperandVal = info.CallOperandVal;
14925 // If we don't have a value, we can't do a match,
14926 // but allow it at the lowest weight.
14927 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014928 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014929 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014930 // Look at the constraint type.
14931 switch (*constraint) {
14932 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014933 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14934 case 'R':
14935 case 'q':
14936 case 'Q':
14937 case 'a':
14938 case 'b':
14939 case 'c':
14940 case 'd':
14941 case 'S':
14942 case 'D':
14943 case 'A':
14944 if (CallOperandVal->getType()->isIntegerTy())
14945 weight = CW_SpecificReg;
14946 break;
14947 case 'f':
14948 case 't':
14949 case 'u':
14950 if (type->isFloatingPointTy())
14951 weight = CW_SpecificReg;
14952 break;
14953 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014954 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014955 weight = CW_SpecificReg;
14956 break;
14957 case 'x':
14958 case 'Y':
Eric Christopher55487552012-01-07 01:02:09 +000014959 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM()) ||
14960 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000014961 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014962 break;
14963 case 'I':
14964 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
14965 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000014966 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014967 }
14968 break;
John Thompson44ab89e2010-10-29 17:29:13 +000014969 case 'J':
14970 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14971 if (C->getZExtValue() <= 63)
14972 weight = CW_Constant;
14973 }
14974 break;
14975 case 'K':
14976 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14977 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
14978 weight = CW_Constant;
14979 }
14980 break;
14981 case 'L':
14982 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14983 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
14984 weight = CW_Constant;
14985 }
14986 break;
14987 case 'M':
14988 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14989 if (C->getZExtValue() <= 3)
14990 weight = CW_Constant;
14991 }
14992 break;
14993 case 'N':
14994 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14995 if (C->getZExtValue() <= 0xff)
14996 weight = CW_Constant;
14997 }
14998 break;
14999 case 'G':
15000 case 'C':
15001 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15002 weight = CW_Constant;
15003 }
15004 break;
15005 case 'e':
15006 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15007 if ((C->getSExtValue() >= -0x80000000LL) &&
15008 (C->getSExtValue() <= 0x7fffffffLL))
15009 weight = CW_Constant;
15010 }
15011 break;
15012 case 'Z':
15013 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15014 if (C->getZExtValue() <= 0xffffffff)
15015 weight = CW_Constant;
15016 }
15017 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015018 }
15019 return weight;
15020}
15021
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015022/// LowerXConstraint - try to replace an X constraint, which matches anything,
15023/// with another that has more specific requirements based on the type of the
15024/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015025const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015026LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015027 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15028 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015029 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015030 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015031 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015032 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015033 return "x";
15034 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015035
Chris Lattner5e764232008-04-26 23:02:14 +000015036 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015037}
15038
Chris Lattner48884cd2007-08-25 00:47:38 +000015039/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15040/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015041void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015042 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015043 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015044 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015045 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015046
Eric Christopher100c8332011-06-02 23:16:42 +000015047 // Only support length 1 constraints for now.
15048 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015049
Eric Christopher100c8332011-06-02 23:16:42 +000015050 char ConstraintLetter = Constraint[0];
15051 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015052 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015053 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015054 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015055 if (C->getZExtValue() <= 31) {
15056 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015057 break;
15058 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015059 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015060 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015061 case 'J':
15062 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015063 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015064 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15065 break;
15066 }
15067 }
15068 return;
15069 case 'K':
15070 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015071 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015072 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15073 break;
15074 }
15075 }
15076 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015077 case 'N':
15078 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015079 if (C->getZExtValue() <= 255) {
15080 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015081 break;
15082 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015083 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015084 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015085 case 'e': {
15086 // 32-bit signed value
15087 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015088 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15089 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015090 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015091 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015092 break;
15093 }
15094 // FIXME gcc accepts some relocatable values here too, but only in certain
15095 // memory models; it's complicated.
15096 }
15097 return;
15098 }
15099 case 'Z': {
15100 // 32-bit unsigned value
15101 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015102 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15103 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015104 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15105 break;
15106 }
15107 }
15108 // FIXME gcc accepts some relocatable values here too, but only in certain
15109 // memory models; it's complicated.
15110 return;
15111 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015112 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015113 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015114 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015115 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015116 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015117 break;
15118 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015119
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015120 // In any sort of PIC mode addresses need to be computed at runtime by
15121 // adding in a register or some sort of table lookup. These can't
15122 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015123 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015124 return;
15125
Chris Lattnerdc43a882007-05-03 16:52:29 +000015126 // If we are in non-pic codegen mode, we allow the address of a global (with
15127 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015128 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015129 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015130
Chris Lattner49921962009-05-08 18:23:14 +000015131 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15132 while (1) {
15133 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15134 Offset += GA->getOffset();
15135 break;
15136 } else if (Op.getOpcode() == ISD::ADD) {
15137 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15138 Offset += C->getZExtValue();
15139 Op = Op.getOperand(0);
15140 continue;
15141 }
15142 } else if (Op.getOpcode() == ISD::SUB) {
15143 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15144 Offset += -C->getZExtValue();
15145 Op = Op.getOperand(0);
15146 continue;
15147 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015148 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015149
Chris Lattner49921962009-05-08 18:23:14 +000015150 // Otherwise, this isn't something we can handle, reject it.
15151 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015152 }
Eric Christopherfd179292009-08-27 18:07:15 +000015153
Dan Gohman46510a72010-04-15 01:51:59 +000015154 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015155 // If we require an extra load to get this address, as in PIC mode, we
15156 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015157 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15158 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015159 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015160
Devang Patel0d881da2010-07-06 22:08:15 +000015161 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15162 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015163 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015164 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015165 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015166
Gabor Greifba36cb52008-08-28 21:40:38 +000015167 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015168 Ops.push_back(Result);
15169 return;
15170 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015171 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015172}
15173
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015174std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015175X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015176 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015177 // First, see if this is a constraint that directly corresponds to an LLVM
15178 // register class.
15179 if (Constraint.size() == 1) {
15180 // GCC Constraint Letters
15181 switch (Constraint[0]) {
15182 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015183 // TODO: Slight differences here in allocation order and leaving
15184 // RIP in the class. Do they matter any more here than they do
15185 // in the normal allocation?
15186 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15187 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015188 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015189 return std::make_pair(0U, X86::GR32RegisterClass);
15190 else if (VT == MVT::i16)
15191 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015192 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015193 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015194 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015195 return std::make_pair(0U, X86::GR64RegisterClass);
15196 break;
15197 }
15198 // 32-bit fallthrough
15199 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015200 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015201 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15202 else if (VT == MVT::i16)
15203 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015204 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015205 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15206 else if (VT == MVT::i64)
15207 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15208 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015209 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015210 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015211 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015212 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015213 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015214 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015215 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015216 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015217 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015218 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015219 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015220 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15221 if (VT == MVT::i16)
15222 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15223 if (VT == MVT::i32 || !Subtarget->is64Bit())
15224 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15225 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015226 case 'f': // FP Stack registers.
15227 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15228 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015229 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015230 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015231 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015232 return std::make_pair(0U, X86::RFP64RegisterClass);
15233 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015234 case 'y': // MMX_REGS if MMX allowed.
15235 if (!Subtarget->hasMMX()) break;
15236 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015237 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015238 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015239 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015240 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper272cc582012-01-07 18:48:43 +000015241 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015242
Owen Anderson825b72b2009-08-11 20:47:22 +000015243 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015244 default: break;
15245 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015246 case MVT::f32:
15247 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015248 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015249 case MVT::f64:
15250 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015251 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015252 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015253 case MVT::v16i8:
15254 case MVT::v8i16:
15255 case MVT::v4i32:
15256 case MVT::v2i64:
15257 case MVT::v4f32:
15258 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015259 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015260 // AVX types.
15261 case MVT::v32i8:
15262 case MVT::v16i16:
15263 case MVT::v8i32:
15264 case MVT::v4i64:
15265 case MVT::v8f32:
15266 case MVT::v4f64:
15267 return std::make_pair(0U, X86::VR256RegisterClass);
15268
Chris Lattner0f65cad2007-04-09 05:49:22 +000015269 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015270 break;
15271 }
15272 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015273
Chris Lattnerf76d1802006-07-31 23:26:50 +000015274 // Use the default implementation in TargetLowering to convert the register
15275 // constraint into a member of a register class.
15276 std::pair<unsigned, const TargetRegisterClass*> Res;
15277 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015278
15279 // Not found as a standard register?
15280 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015281 // Map st(0) -> st(7) -> ST0
15282 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15283 tolower(Constraint[1]) == 's' &&
15284 tolower(Constraint[2]) == 't' &&
15285 Constraint[3] == '(' &&
15286 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15287 Constraint[5] == ')' &&
15288 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015289
Chris Lattner56d77c72009-09-13 22:41:48 +000015290 Res.first = X86::ST0+Constraint[4]-'0';
15291 Res.second = X86::RFP80RegisterClass;
15292 return Res;
15293 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015294
Chris Lattner56d77c72009-09-13 22:41:48 +000015295 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015296 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015297 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015298 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015299 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015300 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015301
15302 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015303 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015304 Res.first = X86::EFLAGS;
15305 Res.second = X86::CCRRegisterClass;
15306 return Res;
15307 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015308
Dale Johannesen330169f2008-11-13 21:52:36 +000015309 // 'A' means EAX + EDX.
15310 if (Constraint == "A") {
15311 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015312 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015313 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015314 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015315 return Res;
15316 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015317
Chris Lattnerf76d1802006-07-31 23:26:50 +000015318 // Otherwise, check to see if this is a register class of the wrong value
15319 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15320 // turn into {ax},{dx}.
15321 if (Res.second->hasType(VT))
15322 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015323
Chris Lattnerf76d1802006-07-31 23:26:50 +000015324 // All of the single-register GCC register classes map their values onto
15325 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15326 // really want an 8-bit or 32-bit register, map to the appropriate register
15327 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015328 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015329 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015330 unsigned DestReg = 0;
15331 switch (Res.first) {
15332 default: break;
15333 case X86::AX: DestReg = X86::AL; break;
15334 case X86::DX: DestReg = X86::DL; break;
15335 case X86::CX: DestReg = X86::CL; break;
15336 case X86::BX: DestReg = X86::BL; break;
15337 }
15338 if (DestReg) {
15339 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015340 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015341 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015342 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015343 unsigned DestReg = 0;
15344 switch (Res.first) {
15345 default: break;
15346 case X86::AX: DestReg = X86::EAX; break;
15347 case X86::DX: DestReg = X86::EDX; break;
15348 case X86::CX: DestReg = X86::ECX; break;
15349 case X86::BX: DestReg = X86::EBX; break;
15350 case X86::SI: DestReg = X86::ESI; break;
15351 case X86::DI: DestReg = X86::EDI; break;
15352 case X86::BP: DestReg = X86::EBP; break;
15353 case X86::SP: DestReg = X86::ESP; break;
15354 }
15355 if (DestReg) {
15356 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015357 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015358 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015359 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015360 unsigned DestReg = 0;
15361 switch (Res.first) {
15362 default: break;
15363 case X86::AX: DestReg = X86::RAX; break;
15364 case X86::DX: DestReg = X86::RDX; break;
15365 case X86::CX: DestReg = X86::RCX; break;
15366 case X86::BX: DestReg = X86::RBX; break;
15367 case X86::SI: DestReg = X86::RSI; break;
15368 case X86::DI: DestReg = X86::RDI; break;
15369 case X86::BP: DestReg = X86::RBP; break;
15370 case X86::SP: DestReg = X86::RSP; break;
15371 }
15372 if (DestReg) {
15373 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015374 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015375 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015376 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015377 } else if (Res.second == X86::FR32RegisterClass ||
15378 Res.second == X86::FR64RegisterClass ||
15379 Res.second == X86::VR128RegisterClass) {
15380 // Handle references to XMM physical registers that got mapped into the
15381 // wrong class. This can happen with constraints like {xmm0} where the
15382 // target independent register mapper will just pick the first match it can
15383 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015384 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015385 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015386 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015387 Res.second = X86::FR64RegisterClass;
15388 else if (X86::VR128RegisterClass->hasType(VT))
15389 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015390 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015391
Chris Lattnerf76d1802006-07-31 23:26:50 +000015392 return Res;
15393}