blob: eef24c09f34852a9eb654e07e530c5ad8f677c95 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Chris Lattner2ac19022010-11-15 05:19:05 +0000234 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chengc4af4632010-11-17 20:13:28 +0000272// An 'and' node with a single use.
273def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
274 return N->hasOneUse();
275}]>;
276
277// An 'xor' node with a single use.
278def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
279 return N->hasOneUse();
280}]>;
281
Evan Chenga8e29892007-01-19 07:51:42 +0000282//===----------------------------------------------------------------------===//
283// Operand Definitions.
284//
285
286// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000287def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000288 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000289}
Evan Chenga8e29892007-01-19 07:51:42 +0000290
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000291// Call target.
292def bltarget : Operand<i32> {
293 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000294 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000295}
296
Evan Chenga8e29892007-01-19 07:51:42 +0000297// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000298def RegListAsmOperand : AsmOperandClass {
299 let Name = "RegList";
300 let SuperClasses = [];
301}
302
Bill Wendling0f630752010-11-17 04:32:08 +0000303def DPRRegListAsmOperand : AsmOperandClass {
304 let Name = "DPRRegList";
305 let SuperClasses = [];
306}
307
308def SPRRegListAsmOperand : AsmOperandClass {
309 let Name = "SPRRegList";
310 let SuperClasses = [];
311}
312
Bill Wendling04863d02010-11-13 10:40:19 +0000313def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000314 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000315 let ParserMatchClass = RegListAsmOperand;
316 let PrintMethod = "printRegisterList";
317}
318
Bill Wendling0f630752010-11-17 04:32:08 +0000319def dpr_reglist : Operand<i32> {
320 let EncoderMethod = "getRegisterListOpValue";
321 let ParserMatchClass = DPRRegListAsmOperand;
322 let PrintMethod = "printRegisterList";
323}
324
325def spr_reglist : Operand<i32> {
326 let EncoderMethod = "getRegisterListOpValue";
327 let ParserMatchClass = SPRRegListAsmOperand;
328 let PrintMethod = "printRegisterList";
329}
330
Evan Chenga8e29892007-01-19 07:51:42 +0000331// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
332def cpinst_operand : Operand<i32> {
333 let PrintMethod = "printCPInstOperand";
334}
335
336def jtblock_operand : Operand<i32> {
337 let PrintMethod = "printJTBlockOperand";
338}
Evan Cheng66ac5312009-07-25 00:33:29 +0000339def jt2block_operand : Operand<i32> {
340 let PrintMethod = "printJT2BlockOperand";
341}
Evan Chenga8e29892007-01-19 07:51:42 +0000342
343// Local PC labels.
344def pclabel : Operand<i32> {
345 let PrintMethod = "printPCLabel";
346}
347
Owen Anderson498ec202010-10-27 22:49:00 +0000348def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000349 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000350}
351
Jim Grosbachb35ad412010-10-13 19:56:10 +0000352// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
353def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000354 int32_t v = (int32_t)N->getZExtValue();
355 return v == 8 || v == 16 || v == 24; }]> {
356 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000357}
358
Bob Wilson22f5dc72010-08-16 18:27:34 +0000359// shift_imm: An integer that encodes a shift amount and the type of shift
360// (currently either asr or lsl) using the same encoding used for the
361// immediates in so_reg operands.
362def shift_imm : Operand<i32> {
363 let PrintMethod = "printShiftImmOperand";
364}
365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// shifter_operand operands: so_reg and so_imm.
367def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000368 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000369 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000370 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000371 let PrintMethod = "printSORegOperand";
372 let MIOperandInfo = (ops GPR, GPR, i32imm);
373}
Evan Chengf40deed2010-10-27 23:41:30 +0000374def shift_so_reg : Operand<i32>, // reg reg imm
375 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
376 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000377 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000378 let PrintMethod = "printSORegOperand";
379 let MIOperandInfo = (ops GPR, GPR, i32imm);
380}
Evan Chenga8e29892007-01-19 07:51:42 +0000381
382// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
383// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
384// represented in the imm field in the same 12-bit form that they are encoded
385// into so_imm instructions: the 8-bit immediate is the least significant bits
386// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000387def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000388 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000389 let PrintMethod = "printSOImmOperand";
390}
391
Evan Chengc70d1842007-03-20 08:11:30 +0000392// Break so_imm's up into two pieces. This handles immediates with up to 16
393// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
394// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000395def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000396 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000397}]>;
398
399/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
400///
401def arm_i32imm : PatLeaf<(imm), [{
402 if (Subtarget->hasV6T2Ops())
403 return true;
404 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
405}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000406
407def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000408 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000410}]>;
411
412def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000413 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000415}]>;
416
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000417def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
418 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
419 }]> {
420 let PrintMethod = "printSOImm2PartOperand";
421}
422
423def so_neg_imm2part_1 : SDNodeXForm<imm, [{
424 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
425 return CurDAG->getTargetConstant(V, MVT::i32);
426}]>;
427
428def so_neg_imm2part_2 : SDNodeXForm<imm, [{
429 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
430 return CurDAG->getTargetConstant(V, MVT::i32);
431}]>;
432
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000433/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
434def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
435 return (int32_t)N->getZExtValue() < 32;
436}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000437
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000438/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
439def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
440 return (int32_t)N->getZExtValue() < 32;
441}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000442 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000443}
444
Jason W Kim837caa92010-11-18 23:37:15 +0000445// For movt/movw - sets the MC Encoder method.
446// The imm is split into imm{15-12}, imm{11-0}
447//
448def movt_imm : Operand<i32> {
449 let EncoderMethod = "getMovtImmOpValue";
450}
451
Evan Chenga8e29892007-01-19 07:51:42 +0000452// Define ARM specific addressing modes.
453
Jim Grosbach3e556122010-10-26 22:37:02 +0000454
455// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000456//
Jim Grosbach3e556122010-10-26 22:37:02 +0000457def addrmode_imm12 : Operand<i32>,
458 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000459 // 12-bit immediate operand. Note that instructions using this encode
460 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
461 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000462
Chris Lattner2ac19022010-11-15 05:19:05 +0000463 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000464 let PrintMethod = "printAddrModeImm12Operand";
465 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000466}
Jim Grosbach3e556122010-10-26 22:37:02 +0000467// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000468//
Jim Grosbach3e556122010-10-26 22:37:02 +0000469def ldst_so_reg : Operand<i32>,
470 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000471 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000472 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000473 let PrintMethod = "printAddrMode2Operand";
474 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
475}
476
Jim Grosbach3e556122010-10-26 22:37:02 +0000477// addrmode2 := reg +/- imm12
478// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000479//
480def addrmode2 : Operand<i32>,
481 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000482 string EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000483 let PrintMethod = "printAddrMode2Operand";
484 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
485}
486
487def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000488 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
489 [], [SDNPWantRoot]> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000490 string EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000491 let PrintMethod = "printAddrMode2OffsetOperand";
492 let MIOperandInfo = (ops GPR, i32imm);
493}
494
495// addrmode3 := reg +/- reg
496// addrmode3 := reg +/- imm8
497//
498def addrmode3 : Operand<i32>,
499 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000500 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000501 let PrintMethod = "printAddrMode3Operand";
502 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
503}
504
505def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000506 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
507 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000508 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000509 let PrintMethod = "printAddrMode3OffsetOperand";
510 let MIOperandInfo = (ops GPR, i32imm);
511}
512
Jim Grosbache6913602010-11-03 01:01:43 +0000513// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000514//
Jim Grosbache6913602010-11-03 01:01:43 +0000515def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000516 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000517 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000518}
519
Bill Wendling59914872010-11-08 00:39:58 +0000520def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000521 let Name = "MemMode5";
522 let SuperClasses = [];
523}
524
Evan Chenga8e29892007-01-19 07:51:42 +0000525// addrmode5 := reg +/- imm8*4
526//
527def addrmode5 : Operand<i32>,
528 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
529 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000530 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000531 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000532 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000533}
534
Bob Wilson8b024a52009-07-01 23:16:05 +0000535// addrmode6 := reg with optional writeback
536//
537def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000538 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000539 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000540 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000541 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000542}
543
544def am6offset : Operand<i32> {
545 let PrintMethod = "printAddrMode6OffsetOperand";
546 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000547 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000548}
549
Evan Chenga8e29892007-01-19 07:51:42 +0000550// addrmodepc := pc + reg
551//
552def addrmodepc : Operand<i32>,
553 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
554 let PrintMethod = "printAddrModePCOperand";
555 let MIOperandInfo = (ops GPR, i32imm);
556}
557
Bob Wilson4f38b382009-08-21 21:58:55 +0000558def nohash_imm : Operand<i32> {
559 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000560}
561
Evan Chenga8e29892007-01-19 07:51:42 +0000562//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000563
Evan Cheng37f25d92008-08-28 23:39:26 +0000564include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000565
566//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000567// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000568//
569
Evan Cheng3924f782008-08-29 07:36:24 +0000570/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000571/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000572multiclass AsI1_bin_irs<bits<4> opcod, string opc,
573 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
574 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000575 // The register-immediate version is re-materializable. This is useful
576 // in particular for taking the address of a local.
577 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000578 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
579 iii, opc, "\t$Rd, $Rn, $imm",
580 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
581 bits<4> Rd;
582 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000583 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000584 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000585 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000586 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000587 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000588 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000589 }
Jim Grosbach62547262010-10-11 18:51:51 +0000590 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
591 iir, opc, "\t$Rd, $Rn, $Rm",
592 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000593 bits<4> Rd;
594 bits<4> Rn;
595 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000596 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000597 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000598 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000599 let Inst{15-12} = Rd;
600 let Inst{11-4} = 0b00000000;
601 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000602 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000603 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
604 iis, opc, "\t$Rd, $Rn, $shift",
605 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000606 bits<4> Rd;
607 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000608 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000609 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000610 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000611 let Inst{15-12} = Rd;
612 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000613 }
Evan Chenga8e29892007-01-19 07:51:42 +0000614}
615
Evan Cheng1e249e32009-06-25 20:59:23 +0000616/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000617/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000618let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000619multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
620 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
621 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000622 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
623 iii, opc, "\t$Rd, $Rn, $imm",
624 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
625 bits<4> Rd;
626 bits<4> Rn;
627 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000628 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000629 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000630 let Inst{19-16} = Rn;
631 let Inst{15-12} = Rd;
632 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000633 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000634 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
635 iir, opc, "\t$Rd, $Rn, $Rm",
636 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
637 bits<4> Rd;
638 bits<4> Rn;
639 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000640 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000641 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000642 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000643 let Inst{19-16} = Rn;
644 let Inst{15-12} = Rd;
645 let Inst{11-4} = 0b00000000;
646 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000647 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000648 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
649 iis, opc, "\t$Rd, $Rn, $shift",
650 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
651 bits<4> Rd;
652 bits<4> Rn;
653 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000654 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000655 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000656 let Inst{19-16} = Rn;
657 let Inst{15-12} = Rd;
658 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000659 }
Evan Cheng071a2792007-09-11 19:55:27 +0000660}
Evan Chengc85e8322007-07-05 07:13:32 +0000661}
662
663/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000664/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000665/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000666let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000667multiclass AI1_cmp_irs<bits<4> opcod, string opc,
668 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
669 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000670 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
671 opc, "\t$Rn, $imm",
672 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000673 bits<4> Rn;
674 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000675 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000676 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000677 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000678 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000679 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000680 }
681 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
682 opc, "\t$Rn, $Rm",
683 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000684 bits<4> Rn;
685 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000686 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000687 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000688 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000689 let Inst{19-16} = Rn;
690 let Inst{15-12} = 0b0000;
691 let Inst{11-4} = 0b00000000;
692 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000693 }
694 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
695 opc, "\t$Rn, $shift",
696 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000697 bits<4> Rn;
698 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000699 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000700 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000701 let Inst{19-16} = Rn;
702 let Inst{15-12} = 0b0000;
703 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000704 }
Evan Cheng071a2792007-09-11 19:55:27 +0000705}
Evan Chenga8e29892007-01-19 07:51:42 +0000706}
707
Evan Cheng576a3962010-09-25 00:49:35 +0000708/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000709/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000710/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000711multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000712 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
713 IIC_iEXTr, opc, "\t$Rd, $Rm",
714 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000715 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000716 bits<4> Rd;
717 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000718 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000719 let Inst{15-12} = Rd;
720 let Inst{11-10} = 0b00;
721 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000722 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000723 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
724 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
725 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000726 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000727 bits<4> Rd;
728 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000729 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000730 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000731 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000732 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000733 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000734 }
Evan Chenga8e29892007-01-19 07:51:42 +0000735}
736
Evan Cheng576a3962010-09-25 00:49:35 +0000737multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000738 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
739 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000740 [/* For disassembly only; pattern left blank */]>,
741 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000742 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000743 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000744 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000745 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
746 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000747 [/* For disassembly only; pattern left blank */]>,
748 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000749 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000750 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000751 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000752 }
753}
754
Evan Cheng576a3962010-09-25 00:49:35 +0000755/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000756/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000757multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000758 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
759 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
760 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000761 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000762 bits<4> Rd;
763 bits<4> Rm;
764 bits<4> Rn;
765 let Inst{19-16} = Rn;
766 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000767 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000768 let Inst{9-4} = 0b000111;
769 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000770 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000771 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
772 rot_imm:$rot),
773 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
774 [(set GPR:$Rd, (opnode GPR:$Rn,
775 (rotr GPR:$Rm, rot_imm:$rot)))]>,
776 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000777 bits<4> Rd;
778 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000779 bits<4> Rn;
780 bits<2> rot;
781 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000782 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000783 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000784 let Inst{9-4} = 0b000111;
785 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000786 }
Evan Chenga8e29892007-01-19 07:51:42 +0000787}
788
Johnny Chen2ec5e492010-02-22 21:50:40 +0000789// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000790multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000791 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
792 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000793 [/* For disassembly only; pattern left blank */]>,
794 Requires<[IsARM, HasV6]> {
795 let Inst{11-10} = 0b00;
796 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000797 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
798 rot_imm:$rot),
799 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000800 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000801 Requires<[IsARM, HasV6]> {
802 bits<4> Rn;
803 bits<2> rot;
804 let Inst{19-16} = Rn;
805 let Inst{11-10} = rot;
806 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000807}
808
Evan Cheng62674222009-06-25 23:34:10 +0000809/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
810let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000811multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
812 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000813 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
814 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
815 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000816 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000817 bits<4> Rd;
818 bits<4> Rn;
819 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000820 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000821 let Inst{15-12} = Rd;
822 let Inst{19-16} = Rn;
823 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000824 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000825 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
826 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
827 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000828 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000829 bits<4> Rd;
830 bits<4> Rn;
831 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000832 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000833 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000834 let isCommutable = Commutable;
835 let Inst{3-0} = Rm;
836 let Inst{15-12} = Rd;
837 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000838 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000839 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
840 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
841 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000842 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000843 bits<4> Rd;
844 bits<4> Rn;
845 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000846 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000847 let Inst{11-0} = shift;
848 let Inst{15-12} = Rd;
849 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000850 }
Jim Grosbache5165492009-11-09 00:11:35 +0000851}
852// Carry setting variants
853let Defs = [CPSR] in {
854multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
855 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000856 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
857 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
858 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000859 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000860 bits<4> Rd;
861 bits<4> Rn;
862 bits<12> imm;
863 let Inst{15-12} = Rd;
864 let Inst{19-16} = Rn;
865 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000866 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000867 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000868 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000869 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
870 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
871 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000872 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000873 bits<4> Rd;
874 bits<4> Rn;
875 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000876 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000877 let isCommutable = Commutable;
878 let Inst{3-0} = Rm;
879 let Inst{15-12} = Rd;
880 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000881 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000882 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000883 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000884 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
885 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
886 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000887 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000888 bits<4> Rd;
889 bits<4> Rn;
890 bits<12> shift;
891 let Inst{11-0} = shift;
892 let Inst{15-12} = Rd;
893 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000894 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000895 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000896 }
Evan Cheng071a2792007-09-11 19:55:27 +0000897}
Evan Chengc85e8322007-07-05 07:13:32 +0000898}
Jim Grosbache5165492009-11-09 00:11:35 +0000899}
Evan Chengc85e8322007-07-05 07:13:32 +0000900
Jim Grosbach3e556122010-10-26 22:37:02 +0000901let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000902multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000903 InstrItinClass iir, PatFrag opnode> {
904 // Note: We use the complex addrmode_imm12 rather than just an input
905 // GPR and a constrained immediate so that we can use this to match
906 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000907 def i12: AIldst1<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000908 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
909 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000910 bits<4> Rt;
911 bits<17> addr;
912 let Inst{23} = addr{12}; // U (add = ('U' == 1))
913 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000914 let Inst{15-12} = Rt;
915 let Inst{11-0} = addr{11-0}; // imm12
916 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000917 def rs : AIldst1<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000918 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
919 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000920 bits<4> Rt;
921 bits<17> shift;
922 let Inst{23} = shift{12}; // U (add = ('U' == 1))
923 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000924 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000925 let Inst{11-0} = shift{11-0};
926 }
927}
928}
929
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000930multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000931 InstrItinClass iir, PatFrag opnode> {
932 // Note: We use the complex addrmode_imm12 rather than just an input
933 // GPR and a constrained immediate so that we can use this to match
934 // frame index references and avoid matching constant pool references.
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000935 def i12 : AIldst1<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000936 (ins GPR:$Rt, addrmode_imm12:$addr),
937 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
938 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
939 bits<4> Rt;
940 bits<17> addr;
941 let Inst{23} = addr{12}; // U (add = ('U' == 1))
942 let Inst{19-16} = addr{16-13}; // Rn
943 let Inst{15-12} = Rt;
944 let Inst{11-0} = addr{11-0}; // imm12
945 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000946 def rs : AIldst1<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000947 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
948 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
949 bits<4> Rt;
950 bits<17> shift;
951 let Inst{23} = shift{12}; // U (add = ('U' == 1))
952 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000953 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000954 let Inst{11-0} = shift{11-0};
955 }
956}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000957//===----------------------------------------------------------------------===//
958// Instructions
959//===----------------------------------------------------------------------===//
960
Evan Chenga8e29892007-01-19 07:51:42 +0000961//===----------------------------------------------------------------------===//
962// Miscellaneous Instructions.
963//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000964
Evan Chenga8e29892007-01-19 07:51:42 +0000965/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
966/// the function. The first operand is the ID# for this instruction, the second
967/// is the index into the MachineConstantPool that this is, the third is the
968/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000969let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000970def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000971PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000972 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000973
Jim Grosbach4642ad32010-02-22 23:10:38 +0000974// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
975// from removing one half of the matched pairs. That breaks PEI, which assumes
976// these will always be in pairs, and asserts if it finds otherwise. Better way?
977let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000978def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000979PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000980 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000981
Jim Grosbach64171712010-02-16 21:07:46 +0000982def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000983PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000984 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000985}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000986
Johnny Chenf4d81052010-02-12 22:53:19 +0000987def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000988 [/* For disassembly only; pattern left blank */]>,
989 Requires<[IsARM, HasV6T2]> {
990 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000991 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000992 let Inst{7-0} = 0b00000000;
993}
994
Johnny Chenf4d81052010-02-12 22:53:19 +0000995def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
996 [/* For disassembly only; pattern left blank */]>,
997 Requires<[IsARM, HasV6T2]> {
998 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000999 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001000 let Inst{7-0} = 0b00000001;
1001}
1002
1003def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1004 [/* For disassembly only; pattern left blank */]>,
1005 Requires<[IsARM, HasV6T2]> {
1006 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001007 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001008 let Inst{7-0} = 0b00000010;
1009}
1010
1011def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1012 [/* For disassembly only; pattern left blank */]>,
1013 Requires<[IsARM, HasV6T2]> {
1014 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001015 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001016 let Inst{7-0} = 0b00000011;
1017}
1018
Johnny Chen2ec5e492010-02-22 21:50:40 +00001019def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1020 "\t$dst, $a, $b",
1021 [/* For disassembly only; pattern left blank */]>,
1022 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001023 bits<4> Rd;
1024 bits<4> Rn;
1025 bits<4> Rm;
1026 let Inst{3-0} = Rm;
1027 let Inst{15-12} = Rd;
1028 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001029 let Inst{27-20} = 0b01101000;
1030 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001031 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001032}
1033
Johnny Chenf4d81052010-02-12 22:53:19 +00001034def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1035 [/* For disassembly only; pattern left blank */]>,
1036 Requires<[IsARM, HasV6T2]> {
1037 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001038 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001039 let Inst{7-0} = 0b00000100;
1040}
1041
Johnny Chenc6f7b272010-02-11 18:12:29 +00001042// The i32imm operand $val can be used by a debugger to store more information
1043// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001044def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001045 [/* For disassembly only; pattern left blank */]>,
1046 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001047 bits<16> val;
1048 let Inst{3-0} = val{3-0};
1049 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001050 let Inst{27-20} = 0b00010010;
1051 let Inst{7-4} = 0b0111;
1052}
1053
Johnny Chenb98e1602010-02-12 18:55:33 +00001054// Change Processor State is a system instruction -- for disassembly only.
1055// The singleton $opt operand contains the following information:
1056// opt{4-0} = mode from Inst{4-0}
1057// opt{5} = changemode from Inst{17}
1058// opt{8-6} = AIF from Inst{8-6}
1059// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001060// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001061def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001062 [/* For disassembly only; pattern left blank */]>,
1063 Requires<[IsARM]> {
1064 let Inst{31-28} = 0b1111;
1065 let Inst{27-20} = 0b00010000;
1066 let Inst{16} = 0;
1067 let Inst{5} = 0;
1068}
1069
Johnny Chenb92a23f2010-02-21 04:42:01 +00001070// Preload signals the memory system of possible future data/instruction access.
1071// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001072multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001073
Evan Chengdfed19f2010-11-03 06:34:55 +00001074 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001075 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001076 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001077 bits<4> Rt;
1078 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001079 let Inst{31-26} = 0b111101;
1080 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001081 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001082 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001083 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001084 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001085 let Inst{19-16} = addr{16-13}; // Rn
1086 let Inst{15-12} = Rt;
1087 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001088 }
1089
Evan Chengdfed19f2010-11-03 06:34:55 +00001090 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001091 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001092 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001093 bits<4> Rt;
1094 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001095 let Inst{31-26} = 0b111101;
1096 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001097 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001098 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001099 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001100 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001101 let Inst{19-16} = shift{16-13}; // Rn
1102 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001103 }
1104}
1105
Evan Cheng416941d2010-11-04 05:19:35 +00001106defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1107defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1108defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001109
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001110def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1111 "setend\t$end",
1112 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001113 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001114 bits<1> end;
1115 let Inst{31-10} = 0b1111000100000001000000;
1116 let Inst{9} = end;
1117 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001118}
1119
Johnny Chenf4d81052010-02-12 22:53:19 +00001120def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001121 [/* For disassembly only; pattern left blank */]>,
1122 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001123 bits<4> opt;
1124 let Inst{27-4} = 0b001100100000111100001111;
1125 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001126}
1127
Johnny Chenba6e0332010-02-11 17:14:31 +00001128// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001129let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001130def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001131 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001132 Requires<[IsARM]> {
1133 let Inst{27-25} = 0b011;
1134 let Inst{24-20} = 0b11111;
1135 let Inst{7-5} = 0b111;
1136 let Inst{4} = 0b1;
1137}
1138
Evan Cheng12c3a532008-11-06 17:48:05 +00001139// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001140let isNotDuplicable = 1 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001141def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001142 IIC_iALUr,
Jim Grosbach53694262010-11-18 01:15:56 +00001143 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001144
Evan Cheng325474e2008-01-07 23:56:57 +00001145let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001146def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001147 IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001148 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001149
Jim Grosbach53694262010-11-18 01:15:56 +00001150def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001151 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001152 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001153
Jim Grosbach53694262010-11-18 01:15:56 +00001154def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001155 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001156 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001157
Jim Grosbach53694262010-11-18 01:15:56 +00001158def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001159 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001160 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001161
Jim Grosbach53694262010-11-18 01:15:56 +00001162def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001163 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001164 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001165}
Chris Lattner13c63102008-01-06 05:55:01 +00001166let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001167def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001168 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001169 [(store GPR:$src, addrmodepc:$addr)]>;
1170
Evan Chengd87293c2008-11-06 08:47:38 +00001171def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001172 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001173 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1174
Evan Chengd87293c2008-11-06 08:47:38 +00001175def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001176 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001177 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1178}
Evan Cheng12c3a532008-11-06 17:48:05 +00001179} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001180
Evan Chenge07715c2009-06-23 05:25:29 +00001181
1182// LEApcrel - Load a pc-relative address into a register without offending the
1183// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001184let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001185let isReMaterializable = 1 in
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001186// FIXME: We want one cannonical LEApcrel instruction and to express one or
1187// both of these as pseudo-instructions that get expanded to it.
1188def LEApcrel : AXI1<0, (outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1189 MiscFrm, IIC_iALUi,
1190 "adr$p\t$Rd, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001191
Jim Grosbacha967d112010-06-21 21:27:27 +00001192} // neverHasSideEffects
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001193def LEApcrelJT : AXI1<0b0100, (outs GPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001194 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001195 MiscFrm, IIC_iALUi,
1196 "adr$p\t$Rd, #${label}_${id}", []> {
1197 bits<4> p;
1198 bits<4> Rd;
1199 let Inst{31-28} = p;
1200 let Inst{27-25} = 0b001;
1201 let Inst{20} = 0;
1202 let Inst{19-16} = 0b1111;
1203 let Inst{15-12} = Rd;
1204 // FIXME: Add label encoding/fixup
Evan Chengbc8a9452009-07-07 23:40:25 +00001205}
Evan Chenge07715c2009-06-23 05:25:29 +00001206
Evan Chenga8e29892007-01-19 07:51:42 +00001207//===----------------------------------------------------------------------===//
1208// Control Flow Instructions.
1209//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001210
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001211let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1212 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001213 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001214 "bx", "\tlr", [(ARMretflag)]>,
1215 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001216 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001217 }
1218
1219 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001220 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001221 "mov", "\tpc, lr", [(ARMretflag)]>,
1222 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001223 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001224 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001225}
Rafael Espindola27185192006-09-29 21:20:16 +00001226
Bob Wilson04ea6e52009-10-28 00:37:03 +00001227// Indirect branches
1228let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001229 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001230 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001231 [(brind GPR:$dst)]>,
1232 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001233 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001234 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001235 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001236 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001237
1238 // ARMV4 only
1239 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1240 [(brind GPR:$dst)]>,
1241 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001242 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001243 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001244 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001245 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001246}
1247
Bob Wilson54fc1242009-06-22 21:01:46 +00001248// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001249let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001250 Defs = [R0, R1, R2, R3, R12, LR,
1251 D0, D1, D2, D3, D4, D5, D6, D7,
1252 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001253 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001254 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001255 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001256 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001257 Requires<[IsARM, IsNotDarwin]> {
1258 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001259 bits<24> func;
1260 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001261 }
Evan Cheng277f0742007-06-19 21:05:09 +00001262
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001263 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001264 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001265 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001266 Requires<[IsARM, IsNotDarwin]> {
1267 bits<24> func;
1268 let Inst{23-0} = func;
1269 }
Evan Cheng277f0742007-06-19 21:05:09 +00001270
Evan Chenga8e29892007-01-19 07:51:42 +00001271 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001272 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001273 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001274 [(ARMcall GPR:$func)]>,
1275 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001276 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001277 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001278 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001279 }
1280
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001281 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001282 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbach817c1a62010-11-19 00:27:09 +00001283 // FIXME: x2 insn patterns like this need to be pseudo instructions.
Bob Wilson1665b0a2010-02-16 17:24:15 +00001284 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001285 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001286 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001287 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001288 bits<4> func;
1289 let Inst{27-4} = 0b000100101111111111110001;
1290 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001291 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001292
1293 // ARMv4
1294 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1295 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1296 [(ARMcall_nolink tGPR:$func)]>,
1297 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001298 bits<4> func;
1299 let Inst{27-4} = 0b000110100000111100000000;
1300 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001301 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001302}
1303
1304// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001305let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001306 Defs = [R0, R1, R2, R3, R9, R12, LR,
1307 D0, D1, D2, D3, D4, D5, D6, D7,
1308 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001309 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001310 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001311 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001312 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1313 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001314 bits<24> func;
1315 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001316 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001317
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001318 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001319 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001320 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001321 Requires<[IsARM, IsDarwin]> {
1322 bits<24> func;
1323 let Inst{23-0} = func;
1324 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001325
1326 // ARMv5T and above
1327 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001328 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001329 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001330 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001331 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001332 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001333 }
1334
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001335 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001336 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1337 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001338 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001339 [(ARMcall_nolink tGPR:$func)]>,
1340 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001341 bits<4> func;
1342 let Inst{27-4} = 0b000100101111111111110001;
1343 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001344 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001345
1346 // ARMv4
1347 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1348 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1349 [(ARMcall_nolink tGPR:$func)]>,
1350 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001351 bits<4> func;
1352 let Inst{27-4} = 0b000110100000111100000000;
1353 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001354 }
Rafael Espindola35574632006-07-18 17:00:30 +00001355}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001356
Dale Johannesen51e28e62010-06-03 21:09:53 +00001357// Tail calls.
1358
Jim Grosbach832859d2010-10-13 22:09:34 +00001359// FIXME: These should probably be xformed into the non-TC versions of the
1360// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001361let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1362 // Darwin versions.
1363 let Defs = [R0, R1, R2, R3, R9, R12,
1364 D0, D1, D2, D3, D4, D5, D6, D7,
1365 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1366 D27, D28, D29, D30, D31, PC],
1367 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001368 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1369 Pseudo, IIC_Br,
1370 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001371
Evan Cheng6523d2f2010-06-19 00:11:54 +00001372 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1373 Pseudo, IIC_Br,
1374 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001375
Evan Cheng6523d2f2010-06-19 00:11:54 +00001376 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001377 IIC_Br, "b\t$dst @ TAILCALL",
1378 []>, Requires<[IsDarwin]>;
1379
1380 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001381 IIC_Br, "b.w\t$dst @ TAILCALL",
1382 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001383
Evan Cheng6523d2f2010-06-19 00:11:54 +00001384 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1385 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1386 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001387 bits<4> dst;
1388 let Inst{31-4} = 0b1110000100101111111111110001;
1389 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001390 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001391 }
1392
1393 // Non-Darwin versions (the difference is R9).
1394 let Defs = [R0, R1, R2, R3, R12,
1395 D0, D1, D2, D3, D4, D5, D6, D7,
1396 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1397 D27, D28, D29, D30, D31, PC],
1398 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001399 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1400 Pseudo, IIC_Br,
1401 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001402
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001403 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001404 Pseudo, IIC_Br,
1405 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001406
Evan Cheng6523d2f2010-06-19 00:11:54 +00001407 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1408 IIC_Br, "b\t$dst @ TAILCALL",
1409 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001410
Evan Cheng6523d2f2010-06-19 00:11:54 +00001411 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1412 IIC_Br, "b.w\t$dst @ TAILCALL",
1413 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001414
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001415 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001416 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1417 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001418 bits<4> dst;
1419 let Inst{31-4} = 0b1110000100101111111111110001;
1420 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001421 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001422 }
1423}
1424
David Goodwin1a8f36e2009-08-12 18:31:53 +00001425let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001426 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001427 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001428 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001429 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001430 "b\t$target", [(br bb:$target)]> {
1431 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001432 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001433 let Inst{23-0} = target;
1434 }
Evan Cheng44bec522007-05-15 01:29:07 +00001435
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001436 let isNotDuplicable = 1, isIndirectBranch = 1,
1437 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1438 isCodeGenOnly = 1 in {
1439 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1440 IIC_Br, "mov\tpc, $target$jt",
1441 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1442 let Inst{11-4} = 0b00000000;
1443 let Inst{15-12} = 0b1111;
1444 let Inst{20} = 0; // S Bit
1445 let Inst{24-21} = 0b1101;
1446 let Inst{27-25} = 0b000;
1447 }
1448 def BR_JTm : JTI<(outs),
1449 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1450 IIC_Br, "ldr\tpc, $target$jt",
1451 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1452 imm:$id)]> {
1453 let Inst{15-12} = 0b1111;
1454 let Inst{20} = 1; // L bit
1455 let Inst{21} = 0; // W bit
1456 let Inst{22} = 0; // B bit
1457 let Inst{24} = 1; // P bit
1458 let Inst{27-25} = 0b011;
1459 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001460 def BR_JTadd : PseudoInst<(outs),
1461 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001462 IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001463 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1464 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001465 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001466 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001467
Evan Chengc85e8322007-07-05 07:13:32 +00001468 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001469 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001470 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001471 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001472 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1473 bits<24> target;
1474 let Inst{23-0} = target;
1475 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001476}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001477
Johnny Chena1e76212010-02-13 02:51:09 +00001478// Branch and Exchange Jazelle -- for disassembly only
1479def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1480 [/* For disassembly only; pattern left blank */]> {
1481 let Inst{23-20} = 0b0010;
1482 //let Inst{19-8} = 0xfff;
1483 let Inst{7-4} = 0b0010;
1484}
1485
Johnny Chen0296f3e2010-02-16 21:59:54 +00001486// Secure Monitor Call is a system instruction -- for disassembly only
1487def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1488 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001489 bits<4> opt;
1490 let Inst{23-4} = 0b01100000000000000111;
1491 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001492}
1493
Johnny Chen64dfb782010-02-16 20:04:27 +00001494// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001495let isCall = 1 in {
1496def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001497 [/* For disassembly only; pattern left blank */]> {
1498 bits<24> svc;
1499 let Inst{23-0} = svc;
1500}
Johnny Chen85d5a892010-02-10 18:02:25 +00001501}
1502
Johnny Chenfb566792010-02-17 21:39:10 +00001503// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001504let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001505def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1506 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001507 [/* For disassembly only; pattern left blank */]> {
1508 let Inst{31-28} = 0b1111;
1509 let Inst{22-20} = 0b110; // W = 1
1510}
1511
Jim Grosbache6913602010-11-03 01:01:43 +00001512def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1513 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001514 [/* For disassembly only; pattern left blank */]> {
1515 let Inst{31-28} = 0b1111;
1516 let Inst{22-20} = 0b100; // W = 0
1517}
1518
Johnny Chenfb566792010-02-17 21:39:10 +00001519// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001520def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1521 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001522 [/* For disassembly only; pattern left blank */]> {
1523 let Inst{31-28} = 0b1111;
1524 let Inst{22-20} = 0b011; // W = 1
1525}
1526
Jim Grosbache6913602010-11-03 01:01:43 +00001527def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1528 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001529 [/* For disassembly only; pattern left blank */]> {
1530 let Inst{31-28} = 0b1111;
1531 let Inst{22-20} = 0b001; // W = 0
1532}
Chris Lattner39ee0362010-10-31 19:10:56 +00001533} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001534
Evan Chenga8e29892007-01-19 07:51:42 +00001535//===----------------------------------------------------------------------===//
1536// Load / store Instructions.
1537//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001538
Evan Chenga8e29892007-01-19 07:51:42 +00001539// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001540
1541
Evan Cheng7e2fe912010-10-28 06:47:08 +00001542defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001543 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001544defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001545 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001546defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001547 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001548defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001549 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001550
Evan Chengfa775d02007-03-19 07:20:03 +00001551// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001552let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1553 isReMaterializable = 1 in
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001554def LDRcp : AIldst1<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
1555 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1556 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001557 bits<4> Rt;
1558 bits<17> addr;
1559 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1560 let Inst{19-16} = 0b1111;
1561 let Inst{15-12} = Rt;
1562 let Inst{11-0} = addr{11-0}; // imm12
1563}
Evan Chengfa775d02007-03-19 07:20:03 +00001564
Evan Chenga8e29892007-01-19 07:51:42 +00001565// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001566def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001567 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1568 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001569
Evan Chenga8e29892007-01-19 07:51:42 +00001570// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001571def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001572 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1573 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001574
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001575def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001576 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1577 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001578
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001579let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1580 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001581// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1582// how to represent that such that tblgen is happy and we don't
1583// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001584// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001585def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1586 (ins addrmode3:$addr), LdMiscFrm,
1587 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001588 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001589
Evan Chenga8e29892007-01-19 07:51:42 +00001590// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001591multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001592 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1593 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001594 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1595 // {17-14} Rn
1596 // {13} 1 == Rm, 0 == imm12
1597 // {12} isAdd
1598 // {11-0} imm12/Rm
1599 bits<18> addr;
1600 let Inst{25} = addr{13};
1601 let Inst{23} = addr{12};
1602 let Inst{19-16} = addr{17-14};
1603 let Inst{11-0} = addr{11-0};
1604 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001605 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1606 (ins GPR:$Rn, am2offset:$offset),
1607 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001608 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1609 // {13} 1 == Rm, 0 == imm12
1610 // {12} isAdd
1611 // {11-0} imm12/Rm
1612 bits<14> offset;
1613 bits<4> Rn;
1614 let Inst{25} = offset{13};
1615 let Inst{23} = offset{12};
1616 let Inst{19-16} = Rn;
1617 let Inst{11-0} = offset{11-0};
1618 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001619}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001620
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001621defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1622defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001623
Jim Grosbach928f3322010-11-11 01:55:59 +00001624def LDRH_PRE : AI3ldhpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001625 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001626 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001627
Jim Grosbach928f3322010-11-11 01:55:59 +00001628def LDRH_POST : AI3ldhpo<(outs GPR:$Rt, GPR:$Rn_wb),
1629 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1630 "ldrh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001631
Jim Grosbach928f3322010-11-11 01:55:59 +00001632def LDRSH_PRE : AI3ldshpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001633 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001634 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001635
Jim Grosbach928f3322010-11-11 01:55:59 +00001636def LDRSH_POST: AI3ldshpo<(outs GPR:$Rt, GPR:$Rn_wb),
1637 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1638 "ldrsh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001639
Jim Grosbach928f3322010-11-11 01:55:59 +00001640def LDRSB_PRE : AI3ldsbpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001641 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001642 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001643
Jim Grosbach928f3322010-11-11 01:55:59 +00001644def LDRSB_POST: AI3ldsbpo<(outs GPR:$Rt, GPR:$Rn_wb),
1645 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
1646 "ldrsb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001647
1648// For disassembly only
1649def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001650 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001651 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1652 Requires<[IsARM, HasV5TE]>;
1653
1654// For disassembly only
1655def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001656 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001657 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1658 Requires<[IsARM, HasV5TE]>;
1659
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001660} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001661
Johnny Chenadb561d2010-02-18 03:27:42 +00001662// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001663
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001664def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1665 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1666 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001667 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1668 let Inst{21} = 1; // overwrite
1669}
1670
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001671def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1672 (ins GPR:$base,am2offset:$offset), IndexModeNone,
1673 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001674 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1675 let Inst{21} = 1; // overwrite
1676}
1677
1678def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001679 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001680 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1681 let Inst{21} = 1; // overwrite
1682}
1683
1684def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001685 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001686 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1687 let Inst{21} = 1; // overwrite
1688}
1689
1690def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001691 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001692 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001693 let Inst{21} = 1; // overwrite
1694}
1695
Evan Chenga8e29892007-01-19 07:51:42 +00001696// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001697
1698// Stores with truncate
Jim Grosbach570a9222010-11-11 01:09:40 +00001699def STRH : AI3sth<(outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
1700 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1701 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001702
Evan Chenga8e29892007-01-19 07:51:42 +00001703// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001704let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1705 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001706def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001707 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001708 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001709
1710// Indexed stores
Jim Grosbach99f53d12010-11-15 20:47:07 +00001711def STR_PRE : AI2ldstidx<0, 0, 1, (outs GPR:$Rn_wb),
1712 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001713 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001714 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1715 [(set GPR:$Rn_wb,
1716 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]> {
1717 // {13} 1 == Rm, 0 == imm12
1718 // {12} isAdd
1719 // {11-0} imm12/Rm
1720 bits<14> offset;
1721 bits<4> Rn;
1722 let Inst{25} = offset{13};
1723 let Inst{23} = offset{12};
1724 let Inst{19-16} = Rn;
1725 let Inst{11-0} = offset{11-0};
1726}
Evan Chenga8e29892007-01-19 07:51:42 +00001727
Jim Grosbach99f53d12010-11-15 20:47:07 +00001728def STR_POST : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
1729 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001730 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001731 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1732 [(set GPR:$Rn_wb,
1733 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]> {
1734 // {13} 1 == Rm, 0 == imm12
1735 // {12} isAdd
1736 // {11-0} imm12/Rm
1737 bits<14> offset;
1738 bits<4> Rn;
1739 let Inst{25} = offset{13};
1740 let Inst{23} = offset{12};
1741 let Inst{19-16} = Rn;
1742 let Inst{11-0} = offset{11-0};
1743}
Evan Chenga8e29892007-01-19 07:51:42 +00001744
Evan Chengd87293c2008-11-06 08:47:38 +00001745def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001746 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001747 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001748 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001749 [(set GPR:$base_wb,
1750 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1751
Evan Chengd87293c2008-11-06 08:47:38 +00001752def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001753 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001754 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001755 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001756 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1757 GPR:$base, am3offset:$offset))]>;
1758
Jim Grosbach99f53d12010-11-15 20:47:07 +00001759def STRB_PRE : AI2ldstidx<0, 1, 1, (outs GPR:$Rn_wb),
1760 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001761 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001762 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1763 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1764 GPR:$Rn, am2offset:$offset))]> {
1765 // {13} 1 == Rm, 0 == imm12
1766 // {12} isAdd
1767 // {11-0} imm12/Rm
1768 bits<14> offset;
1769 bits<4> Rn;
1770 let Inst{25} = offset{13};
1771 let Inst{23} = offset{12};
1772 let Inst{19-16} = Rn;
1773 let Inst{11-0} = offset{11-0};
1774}
Evan Chenga8e29892007-01-19 07:51:42 +00001775
Jim Grosbach99f53d12010-11-15 20:47:07 +00001776def STRB_POST: AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
1777 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001778 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001779 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1780 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1781 GPR:$Rn, am2offset:$offset))]> {
1782 // {13} 1 == Rm, 0 == imm12
1783 // {12} isAdd
1784 // {11-0} imm12/Rm
1785 bits<14> offset;
1786 bits<4> Rn;
1787 let Inst{25} = offset{13};
1788 let Inst{23} = offset{12};
1789 let Inst{19-16} = Rn;
1790 let Inst{11-0} = offset{11-0};
1791}
Evan Chenga8e29892007-01-19 07:51:42 +00001792
Johnny Chen39a4bb32010-02-18 22:31:18 +00001793// For disassembly only
1794def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1795 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001796 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001797 "strd", "\t$src1, $src2, [$base, $offset]!",
1798 "$base = $base_wb", []>;
1799
1800// For disassembly only
1801def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1802 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001803 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001804 "strd", "\t$src1, $src2, [$base], $offset",
1805 "$base = $base_wb", []>;
1806
Johnny Chenad4df4c2010-03-01 19:22:00 +00001807// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001808
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001809def STRT : AI2ldstidx<0, 0, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001810 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001811 IndexModeNone, StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001812 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1813 [/* For disassembly only; pattern left blank */]> {
1814 let Inst{21} = 1; // overwrite
1815}
1816
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001817def STRBT : AI2ldstidx<0, 1, 0, (outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001818 (ins GPR:$src, GPR:$base,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001819 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001820 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1821 [/* For disassembly only; pattern left blank */]> {
1822 let Inst{21} = 1; // overwrite
1823}
1824
Johnny Chenad4df4c2010-03-01 19:22:00 +00001825def STRHT: AI3sthpo<(outs GPR:$base_wb),
1826 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001827 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001828 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1829 [/* For disassembly only; pattern left blank */]> {
1830 let Inst{21} = 1; // overwrite
1831}
1832
Evan Chenga8e29892007-01-19 07:51:42 +00001833//===----------------------------------------------------------------------===//
1834// Load / store multiple Instructions.
1835//
1836
Bill Wendling6c470b82010-11-13 09:09:38 +00001837multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1838 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001839 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001840 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1841 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001842 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001843 let Inst{24-23} = 0b01; // Increment After
1844 let Inst{21} = 0; // No writeback
1845 let Inst{20} = L_bit;
1846 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001847 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001848 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1849 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001850 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001851 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001852 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001853 let Inst{20} = L_bit;
1854 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001855 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001856 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1857 IndexModeNone, f, itin,
1858 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1859 let Inst{24-23} = 0b00; // Decrement After
1860 let Inst{21} = 0; // No writeback
1861 let Inst{20} = L_bit;
1862 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001863 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001864 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1865 IndexModeUpd, f, itin_upd,
1866 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1867 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001868 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001869 let Inst{20} = L_bit;
1870 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001871 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001872 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1873 IndexModeNone, f, itin,
1874 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1875 let Inst{24-23} = 0b10; // Decrement Before
1876 let Inst{21} = 0; // No writeback
1877 let Inst{20} = L_bit;
1878 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001879 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001880 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1881 IndexModeUpd, f, itin_upd,
1882 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1883 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001884 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001885 let Inst{20} = L_bit;
1886 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001887 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001888 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1889 IndexModeNone, f, itin,
1890 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1891 let Inst{24-23} = 0b11; // Increment Before
1892 let Inst{21} = 0; // No writeback
1893 let Inst{20} = L_bit;
1894 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001895 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001896 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1897 IndexModeUpd, f, itin_upd,
1898 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1899 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001900 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001901 let Inst{20} = L_bit;
1902 }
1903}
1904
Bill Wendlingc93989a2010-11-13 11:20:05 +00001905let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001906
1907let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1908defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1909
1910let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1911defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1912
1913} // neverHasSideEffects
1914
Bill Wendling73fe34a2010-11-16 01:16:36 +00001915// Load / Store Multiple Mnemnoic Aliases
1916def : MnemonicAlias<"ldm", "ldmia">;
1917def : MnemonicAlias<"stm", "stmia">;
1918
1919// FIXME: remove when we have a way to marking a MI with these properties.
1920// FIXME: Should pc be an implicit operand like PICADD, etc?
1921let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1922 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling7b718782010-11-16 02:08:45 +00001923def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001924 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001925 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001926 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001927 "$Rn = $wb", []> {
1928 let Inst{24-23} = 0b01; // Increment After
1929 let Inst{21} = 1; // Writeback
1930 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001931}
Evan Chenga8e29892007-01-19 07:51:42 +00001932
Evan Chenga8e29892007-01-19 07:51:42 +00001933//===----------------------------------------------------------------------===//
1934// Move Instructions.
1935//
1936
Evan Chengcd799b92009-06-12 20:46:18 +00001937let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001938def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1939 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1940 bits<4> Rd;
1941 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001942
Johnny Chen04301522009-11-07 00:54:36 +00001943 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001944 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001945 let Inst{3-0} = Rm;
1946 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001947}
1948
Dale Johannesen38d5f042010-06-15 22:24:08 +00001949// A version for the smaller set of tail call registers.
1950let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001951def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001952 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1953 bits<4> Rd;
1954 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001955
Dale Johannesen38d5f042010-06-15 22:24:08 +00001956 let Inst{11-4} = 0b00000000;
1957 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001958 let Inst{3-0} = Rm;
1959 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001960}
1961
Evan Chengf40deed2010-10-27 23:41:30 +00001962def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001963 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001964 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1965 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001966 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001967 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001968 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001969 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001970 let Inst{25} = 0;
1971}
Evan Chenga2515702007-03-19 07:09:02 +00001972
Evan Chengc4af4632010-11-17 20:13:28 +00001973let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001974def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1975 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001976 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001977 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001978 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001979 let Inst{15-12} = Rd;
1980 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001981 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001982}
1983
Evan Chengc4af4632010-11-17 20:13:28 +00001984let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00001985def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001986 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001987 "movw", "\t$Rd, $imm",
1988 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001989 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001990 bits<4> Rd;
1991 bits<16> imm;
1992 let Inst{15-12} = Rd;
1993 let Inst{11-0} = imm{11-0};
1994 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001995 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001996 let Inst{25} = 1;
1997}
1998
Jim Grosbach1de588d2010-10-14 18:54:27 +00001999let Constraints = "$src = $Rd" in
Jason W Kim837caa92010-11-18 23:37:15 +00002000def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002001 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002002 "movt", "\t$Rd, $imm",
2003 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002004 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002005 lo16AllZero:$imm))]>, UnaryDP,
2006 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002007 bits<4> Rd;
2008 bits<16> imm;
2009 let Inst{15-12} = Rd;
2010 let Inst{11-0} = imm{11-0};
2011 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002012 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002013 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002014}
Evan Cheng13ab0202007-07-10 18:08:01 +00002015
Evan Cheng20956592009-10-21 08:15:52 +00002016def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2017 Requires<[IsARM, HasV6T2]>;
2018
David Goodwinca01a8d2009-09-01 18:32:09 +00002019let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002020def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002021 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2022 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002023
2024// These aren't really mov instructions, but we have to define them this way
2025// due to flag operands.
2026
Evan Cheng071a2792007-09-11 19:55:27 +00002027let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002028def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002029 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2030 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002031def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002032 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2033 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002034}
Evan Chenga8e29892007-01-19 07:51:42 +00002035
Evan Chenga8e29892007-01-19 07:51:42 +00002036//===----------------------------------------------------------------------===//
2037// Extend Instructions.
2038//
2039
2040// Sign extenders
2041
Evan Cheng576a3962010-09-25 00:49:35 +00002042defm SXTB : AI_ext_rrot<0b01101010,
2043 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2044defm SXTH : AI_ext_rrot<0b01101011,
2045 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002046
Evan Cheng576a3962010-09-25 00:49:35 +00002047defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002048 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002049defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002050 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002051
Johnny Chen2ec5e492010-02-22 21:50:40 +00002052// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002053defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002054
2055// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002056defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002057
2058// Zero extenders
2059
2060let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002061defm UXTB : AI_ext_rrot<0b01101110,
2062 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2063defm UXTH : AI_ext_rrot<0b01101111,
2064 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2065defm UXTB16 : AI_ext_rrot<0b01101100,
2066 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002067
Jim Grosbach542f6422010-07-28 23:25:44 +00002068// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2069// The transformation should probably be done as a combiner action
2070// instead so we can include a check for masking back in the upper
2071// eight bits of the source into the lower eight bits of the result.
2072//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2073// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002074def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002075 (UXTB16r_rot GPR:$Src, 8)>;
2076
Evan Cheng576a3962010-09-25 00:49:35 +00002077defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002078 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002079defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002080 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002081}
2082
Evan Chenga8e29892007-01-19 07:51:42 +00002083// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002084// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002085defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002086
Evan Chenga8e29892007-01-19 07:51:42 +00002087
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002088def SBFX : I<(outs GPR:$Rd),
2089 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002090 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002091 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002092 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002093 bits<4> Rd;
2094 bits<4> Rn;
2095 bits<5> lsb;
2096 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002097 let Inst{27-21} = 0b0111101;
2098 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002099 let Inst{20-16} = width;
2100 let Inst{15-12} = Rd;
2101 let Inst{11-7} = lsb;
2102 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002103}
2104
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002105def UBFX : I<(outs GPR:$Rd),
2106 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002107 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002108 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002109 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002110 bits<4> Rd;
2111 bits<4> Rn;
2112 bits<5> lsb;
2113 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002114 let Inst{27-21} = 0b0111111;
2115 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002116 let Inst{20-16} = width;
2117 let Inst{15-12} = Rd;
2118 let Inst{11-7} = lsb;
2119 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002120}
2121
Evan Chenga8e29892007-01-19 07:51:42 +00002122//===----------------------------------------------------------------------===//
2123// Arithmetic Instructions.
2124//
2125
Jim Grosbach26421962008-10-14 20:36:24 +00002126defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002127 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002128 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002129defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002130 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002131 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002132
Evan Chengc85e8322007-07-05 07:13:32 +00002133// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002134defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002135 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002136 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2137defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002138 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002139 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002140
Evan Cheng62674222009-06-25 23:34:10 +00002141defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002142 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002143defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002144 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002145defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002146 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002147defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002148 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002149
Jim Grosbach84760882010-10-15 18:42:41 +00002150def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2151 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2152 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2153 bits<4> Rd;
2154 bits<4> Rn;
2155 bits<12> imm;
2156 let Inst{25} = 1;
2157 let Inst{15-12} = Rd;
2158 let Inst{19-16} = Rn;
2159 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002160}
Evan Cheng13ab0202007-07-10 18:08:01 +00002161
Bob Wilsoncff71782010-08-05 18:23:43 +00002162// The reg/reg form is only defined for the disassembler; for codegen it is
2163// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002164def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2165 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002166 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002167 bits<4> Rd;
2168 bits<4> Rn;
2169 bits<4> Rm;
2170 let Inst{11-4} = 0b00000000;
2171 let Inst{25} = 0;
2172 let Inst{3-0} = Rm;
2173 let Inst{15-12} = Rd;
2174 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002175}
2176
Jim Grosbach84760882010-10-15 18:42:41 +00002177def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2178 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2179 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2180 bits<4> Rd;
2181 bits<4> Rn;
2182 bits<12> shift;
2183 let Inst{25} = 0;
2184 let Inst{11-0} = shift;
2185 let Inst{15-12} = Rd;
2186 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002187}
Evan Chengc85e8322007-07-05 07:13:32 +00002188
2189// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002190let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002191def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2192 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2193 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2194 bits<4> Rd;
2195 bits<4> Rn;
2196 bits<12> imm;
2197 let Inst{25} = 1;
2198 let Inst{20} = 1;
2199 let Inst{15-12} = Rd;
2200 let Inst{19-16} = Rn;
2201 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002202}
Jim Grosbach84760882010-10-15 18:42:41 +00002203def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2204 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2205 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2206 bits<4> Rd;
2207 bits<4> Rn;
2208 bits<12> shift;
2209 let Inst{25} = 0;
2210 let Inst{20} = 1;
2211 let Inst{11-0} = shift;
2212 let Inst{15-12} = Rd;
2213 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002214}
Evan Cheng071a2792007-09-11 19:55:27 +00002215}
Evan Chengc85e8322007-07-05 07:13:32 +00002216
Evan Cheng62674222009-06-25 23:34:10 +00002217let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002218def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2219 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2220 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002221 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002222 bits<4> Rd;
2223 bits<4> Rn;
2224 bits<12> imm;
2225 let Inst{25} = 1;
2226 let Inst{15-12} = Rd;
2227 let Inst{19-16} = Rn;
2228 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002229}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002230// The reg/reg form is only defined for the disassembler; for codegen it is
2231// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002232def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2233 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002234 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002235 bits<4> Rd;
2236 bits<4> Rn;
2237 bits<4> Rm;
2238 let Inst{11-4} = 0b00000000;
2239 let Inst{25} = 0;
2240 let Inst{3-0} = Rm;
2241 let Inst{15-12} = Rd;
2242 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002243}
Jim Grosbach84760882010-10-15 18:42:41 +00002244def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2245 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2246 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002247 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002248 bits<4> Rd;
2249 bits<4> Rn;
2250 bits<12> shift;
2251 let Inst{25} = 0;
2252 let Inst{11-0} = shift;
2253 let Inst{15-12} = Rd;
2254 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002255}
Evan Cheng62674222009-06-25 23:34:10 +00002256}
2257
2258// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002259let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002260def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2261 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2262 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002263 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002264 bits<4> Rd;
2265 bits<4> Rn;
2266 bits<12> imm;
2267 let Inst{25} = 1;
2268 let Inst{20} = 1;
2269 let Inst{15-12} = Rd;
2270 let Inst{19-16} = Rn;
2271 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002272}
Jim Grosbach84760882010-10-15 18:42:41 +00002273def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2274 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2275 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002276 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002277 bits<4> Rd;
2278 bits<4> Rn;
2279 bits<12> shift;
2280 let Inst{25} = 0;
2281 let Inst{20} = 1;
2282 let Inst{11-0} = shift;
2283 let Inst{15-12} = Rd;
2284 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002285}
Evan Cheng071a2792007-09-11 19:55:27 +00002286}
Evan Cheng2c614c52007-06-06 10:17:05 +00002287
Evan Chenga8e29892007-01-19 07:51:42 +00002288// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002289// The assume-no-carry-in form uses the negation of the input since add/sub
2290// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2291// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2292// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002293def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2294 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002295def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2296 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2297// The with-carry-in form matches bitwise not instead of the negation.
2298// Effectively, the inverse interpretation of the carry flag already accounts
2299// for part of the negation.
2300def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2301 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002302
2303// Note: These are implemented in C++ code, because they have to generate
2304// ADD/SUBrs instructions, which use a complex pattern that a xform function
2305// cannot produce.
2306// (mul X, 2^n+1) -> (add (X << n), X)
2307// (mul X, 2^n-1) -> (rsb X, (X << n))
2308
Johnny Chen667d1272010-02-22 18:50:54 +00002309// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002310// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002311class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002312 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002313 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2314 opc, "\t$Rd, $Rn, $Rm", pattern> {
2315 bits<4> Rd;
2316 bits<4> Rn;
2317 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002318 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002319 let Inst{11-4} = op11_4;
2320 let Inst{19-16} = Rn;
2321 let Inst{15-12} = Rd;
2322 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002323}
2324
Johnny Chen667d1272010-02-22 18:50:54 +00002325// Saturating add/subtract -- for disassembly only
2326
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002327def QADD : AAI<0b00010000, 0b00000101, "qadd",
2328 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2329def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2330 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2331def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2332def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2333
2334def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2335def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2336def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2337def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2338def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2339def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2340def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2341def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2342def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2343def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2344def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2345def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002346
2347// Signed/Unsigned add/subtract -- for disassembly only
2348
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002349def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2350def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2351def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2352def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2353def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2354def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2355def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2356def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2357def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2358def USAX : AAI<0b01100101, 0b11110101, "usax">;
2359def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2360def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002361
2362// Signed/Unsigned halving add/subtract -- for disassembly only
2363
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002364def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2365def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2366def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2367def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2368def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2369def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2370def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2371def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2372def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2373def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2374def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2375def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002376
Johnny Chenadc77332010-02-26 22:04:29 +00002377// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002378
Jim Grosbach70987fb2010-10-18 23:35:38 +00002379def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002380 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002381 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002382 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002383 bits<4> Rd;
2384 bits<4> Rn;
2385 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002386 let Inst{27-20} = 0b01111000;
2387 let Inst{15-12} = 0b1111;
2388 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002389 let Inst{19-16} = Rd;
2390 let Inst{11-8} = Rm;
2391 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002392}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002393def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002394 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002395 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002396 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002397 bits<4> Rd;
2398 bits<4> Rn;
2399 bits<4> Rm;
2400 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002401 let Inst{27-20} = 0b01111000;
2402 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002403 let Inst{19-16} = Rd;
2404 let Inst{15-12} = Ra;
2405 let Inst{11-8} = Rm;
2406 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002407}
2408
2409// Signed/Unsigned saturate -- for disassembly only
2410
Jim Grosbach70987fb2010-10-18 23:35:38 +00002411def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2412 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002413 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002414 bits<4> Rd;
2415 bits<5> sat_imm;
2416 bits<4> Rn;
2417 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002418 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002419 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002420 let Inst{20-16} = sat_imm;
2421 let Inst{15-12} = Rd;
2422 let Inst{11-7} = sh{7-3};
2423 let Inst{6} = sh{0};
2424 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002425}
2426
Jim Grosbach70987fb2010-10-18 23:35:38 +00002427def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2428 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002429 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002430 bits<4> Rd;
2431 bits<4> sat_imm;
2432 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002433 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002434 let Inst{11-4} = 0b11110011;
2435 let Inst{15-12} = Rd;
2436 let Inst{19-16} = sat_imm;
2437 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002438}
2439
Jim Grosbach70987fb2010-10-18 23:35:38 +00002440def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2441 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002442 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002443 bits<4> Rd;
2444 bits<5> sat_imm;
2445 bits<4> Rn;
2446 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002447 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002448 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002449 let Inst{15-12} = Rd;
2450 let Inst{11-7} = sh{7-3};
2451 let Inst{6} = sh{0};
2452 let Inst{20-16} = sat_imm;
2453 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002454}
2455
Jim Grosbach70987fb2010-10-18 23:35:38 +00002456def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2457 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002458 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002459 bits<4> Rd;
2460 bits<4> sat_imm;
2461 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002462 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002463 let Inst{11-4} = 0b11110011;
2464 let Inst{15-12} = Rd;
2465 let Inst{19-16} = sat_imm;
2466 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002467}
Evan Chenga8e29892007-01-19 07:51:42 +00002468
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002469def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2470def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002471
Evan Chenga8e29892007-01-19 07:51:42 +00002472//===----------------------------------------------------------------------===//
2473// Bitwise Instructions.
2474//
2475
Jim Grosbach26421962008-10-14 20:36:24 +00002476defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002477 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002478 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002479defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002480 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002481 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002482defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002483 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002484 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002485defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002486 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002487 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002488
Jim Grosbach3fea191052010-10-21 22:03:21 +00002489def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002490 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002491 "bfc", "\t$Rd, $imm", "$src = $Rd",
2492 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002493 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002494 bits<4> Rd;
2495 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002496 let Inst{27-21} = 0b0111110;
2497 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002498 let Inst{15-12} = Rd;
2499 let Inst{11-7} = imm{4-0}; // lsb
2500 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002501}
2502
Johnny Chenb2503c02010-02-17 06:31:48 +00002503// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002504def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002505 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002506 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2507 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002508 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002509 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002510 bits<4> Rd;
2511 bits<4> Rn;
2512 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002513 let Inst{27-21} = 0b0111110;
2514 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002515 let Inst{15-12} = Rd;
2516 let Inst{11-7} = imm{4-0}; // lsb
2517 let Inst{20-16} = imm{9-5}; // width
2518 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002519}
2520
Jim Grosbach36860462010-10-21 22:19:32 +00002521def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2522 "mvn", "\t$Rd, $Rm",
2523 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2524 bits<4> Rd;
2525 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002526 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002527 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002528 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002529 let Inst{15-12} = Rd;
2530 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002531}
Jim Grosbach36860462010-10-21 22:19:32 +00002532def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2533 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2534 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2535 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002536 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002537 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002538 let Inst{19-16} = 0b0000;
2539 let Inst{15-12} = Rd;
2540 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002541}
Evan Chengc4af4632010-11-17 20:13:28 +00002542let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002543def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2544 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2545 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2546 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002547 bits<12> imm;
2548 let Inst{25} = 1;
2549 let Inst{19-16} = 0b0000;
2550 let Inst{15-12} = Rd;
2551 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002552}
Evan Chenga8e29892007-01-19 07:51:42 +00002553
2554def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2555 (BICri GPR:$src, so_imm_not:$imm)>;
2556
2557//===----------------------------------------------------------------------===//
2558// Multiply Instructions.
2559//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002560class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2561 string opc, string asm, list<dag> pattern>
2562 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2563 bits<4> Rd;
2564 bits<4> Rm;
2565 bits<4> Rn;
2566 let Inst{19-16} = Rd;
2567 let Inst{11-8} = Rm;
2568 let Inst{3-0} = Rn;
2569}
2570class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2571 string opc, string asm, list<dag> pattern>
2572 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2573 bits<4> RdLo;
2574 bits<4> RdHi;
2575 bits<4> Rm;
2576 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002577 let Inst{19-16} = RdHi;
2578 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002579 let Inst{11-8} = Rm;
2580 let Inst{3-0} = Rn;
2581}
Evan Chenga8e29892007-01-19 07:51:42 +00002582
Evan Cheng8de898a2009-06-26 00:19:44 +00002583let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002584def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2585 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2586 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002587
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002588def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2589 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2590 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2591 bits<4> Ra;
2592 let Inst{15-12} = Ra;
2593}
Evan Chenga8e29892007-01-19 07:51:42 +00002594
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002595def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002596 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002597 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002598 Requires<[IsARM, HasV6T2]> {
2599 bits<4> Rd;
2600 bits<4> Rm;
2601 bits<4> Rn;
2602 let Inst{19-16} = Rd;
2603 let Inst{11-8} = Rm;
2604 let Inst{3-0} = Rn;
2605}
Evan Chengedcbada2009-07-06 22:05:45 +00002606
Evan Chenga8e29892007-01-19 07:51:42 +00002607// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002608
Evan Chengcd799b92009-06-12 20:46:18 +00002609let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002610let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002611def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2612 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2613 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002614
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002615def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2616 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2617 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002618}
Evan Chenga8e29892007-01-19 07:51:42 +00002619
2620// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002621def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2622 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2623 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002624
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002625def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2626 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2627 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002628
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002629def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2630 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2631 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2632 Requires<[IsARM, HasV6]> {
2633 bits<4> RdLo;
2634 bits<4> RdHi;
2635 bits<4> Rm;
2636 bits<4> Rn;
2637 let Inst{19-16} = RdLo;
2638 let Inst{15-12} = RdHi;
2639 let Inst{11-8} = Rm;
2640 let Inst{3-0} = Rn;
2641}
Evan Chengcd799b92009-06-12 20:46:18 +00002642} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002643
2644// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002645def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2646 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2647 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002648 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002649 let Inst{15-12} = 0b1111;
2650}
Evan Cheng13ab0202007-07-10 18:08:01 +00002651
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002652def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2653 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002654 [/* For disassembly only; pattern left blank */]>,
2655 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002656 let Inst{15-12} = 0b1111;
2657}
2658
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002659def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2660 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2661 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2662 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2663 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002664
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002665def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2666 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2667 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002668 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002669 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002670
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002671def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2672 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2673 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2674 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2675 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002676
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002677def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2678 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2679 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002680 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002681 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002682
Raul Herbster37fb5b12007-08-30 23:25:47 +00002683multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002684 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2685 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2686 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2687 (sext_inreg GPR:$Rm, i16)))]>,
2688 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002689
Jim Grosbach3870b752010-10-22 18:35:16 +00002690 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2691 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2692 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2693 (sra GPR:$Rm, (i32 16))))]>,
2694 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002695
Jim Grosbach3870b752010-10-22 18:35:16 +00002696 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2697 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2698 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2699 (sext_inreg GPR:$Rm, i16)))]>,
2700 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002701
Jim Grosbach3870b752010-10-22 18:35:16 +00002702 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2703 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2704 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2705 (sra GPR:$Rm, (i32 16))))]>,
2706 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002707
Jim Grosbach3870b752010-10-22 18:35:16 +00002708 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2709 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2710 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2711 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2712 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002713
Jim Grosbach3870b752010-10-22 18:35:16 +00002714 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2715 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2716 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2717 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2718 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002719}
2720
Raul Herbster37fb5b12007-08-30 23:25:47 +00002721
2722multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002723 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002724 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2725 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2726 [(set GPR:$Rd, (add GPR:$Ra,
2727 (opnode (sext_inreg GPR:$Rn, i16),
2728 (sext_inreg GPR:$Rm, i16))))]>,
2729 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002730
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002731 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002732 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2733 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2734 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2735 (sra GPR:$Rm, (i32 16)))))]>,
2736 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002737
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002738 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002739 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2740 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2741 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2742 (sext_inreg GPR:$Rm, i16))))]>,
2743 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002744
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002745 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002746 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2747 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2748 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2749 (sra GPR:$Rm, (i32 16)))))]>,
2750 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002751
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002752 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002753 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2754 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2755 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2756 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2757 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002758
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002759 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002760 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2761 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2762 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2763 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2764 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002765}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002766
Raul Herbster37fb5b12007-08-30 23:25:47 +00002767defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2768defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002769
Johnny Chen83498e52010-02-12 21:59:23 +00002770// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002771def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2772 (ins GPR:$Rn, GPR:$Rm),
2773 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002774 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002775 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002776
Jim Grosbach3870b752010-10-22 18:35:16 +00002777def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2778 (ins GPR:$Rn, GPR:$Rm),
2779 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002780 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002781 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002782
Jim Grosbach3870b752010-10-22 18:35:16 +00002783def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2784 (ins GPR:$Rn, GPR:$Rm),
2785 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002786 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002787 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002788
Jim Grosbach3870b752010-10-22 18:35:16 +00002789def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2790 (ins GPR:$Rn, GPR:$Rm),
2791 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002792 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002793 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002794
Johnny Chen667d1272010-02-22 18:50:54 +00002795// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002796class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2797 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002798 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002799 bits<4> Rn;
2800 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002801 let Inst{4} = 1;
2802 let Inst{5} = swap;
2803 let Inst{6} = sub;
2804 let Inst{7} = 0;
2805 let Inst{21-20} = 0b00;
2806 let Inst{22} = long;
2807 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002808 let Inst{11-8} = Rm;
2809 let Inst{3-0} = Rn;
2810}
2811class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2812 InstrItinClass itin, string opc, string asm>
2813 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2814 bits<4> Rd;
2815 let Inst{15-12} = 0b1111;
2816 let Inst{19-16} = Rd;
2817}
2818class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2819 InstrItinClass itin, string opc, string asm>
2820 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2821 bits<4> Ra;
2822 let Inst{15-12} = Ra;
2823}
2824class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2825 InstrItinClass itin, string opc, string asm>
2826 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2827 bits<4> RdLo;
2828 bits<4> RdHi;
2829 let Inst{19-16} = RdHi;
2830 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002831}
2832
2833multiclass AI_smld<bit sub, string opc> {
2834
Jim Grosbach385e1362010-10-22 19:15:30 +00002835 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2836 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002837
Jim Grosbach385e1362010-10-22 19:15:30 +00002838 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2839 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002840
Jim Grosbach385e1362010-10-22 19:15:30 +00002841 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2842 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2843 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002844
Jim Grosbach385e1362010-10-22 19:15:30 +00002845 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2846 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2847 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002848
2849}
2850
2851defm SMLA : AI_smld<0, "smla">;
2852defm SMLS : AI_smld<1, "smls">;
2853
Johnny Chen2ec5e492010-02-22 21:50:40 +00002854multiclass AI_sdml<bit sub, string opc> {
2855
Jim Grosbach385e1362010-10-22 19:15:30 +00002856 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2857 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2858 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2859 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002860}
2861
2862defm SMUA : AI_sdml<0, "smua">;
2863defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002864
Evan Chenga8e29892007-01-19 07:51:42 +00002865//===----------------------------------------------------------------------===//
2866// Misc. Arithmetic Instructions.
2867//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002868
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002869def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2870 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2871 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002872
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002873def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2874 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2875 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2876 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002877
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002878def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2879 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2880 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002881
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002882def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2883 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2884 [(set GPR:$Rd,
2885 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2886 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2887 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2888 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2889 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002890
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002891def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2892 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2893 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002894 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002895 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2896 (shl GPR:$Rm, (i32 8))), i16))]>,
2897 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002898
Bob Wilsonf955f292010-08-17 17:23:19 +00002899def lsl_shift_imm : SDNodeXForm<imm, [{
2900 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2901 return CurDAG->getTargetConstant(Sh, MVT::i32);
2902}]>;
2903
2904def lsl_amt : PatLeaf<(i32 imm), [{
2905 return (N->getZExtValue() < 32);
2906}], lsl_shift_imm>;
2907
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002908def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2909 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2910 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2911 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2912 (and (shl GPR:$Rm, lsl_amt:$sh),
2913 0xFFFF0000)))]>,
2914 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002915
Evan Chenga8e29892007-01-19 07:51:42 +00002916// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002917def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2918 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2919def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2920 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002921
Bob Wilsonf955f292010-08-17 17:23:19 +00002922def asr_shift_imm : SDNodeXForm<imm, [{
2923 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2924 return CurDAG->getTargetConstant(Sh, MVT::i32);
2925}]>;
2926
2927def asr_amt : PatLeaf<(i32 imm), [{
2928 return (N->getZExtValue() <= 32);
2929}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002930
Bob Wilsondc66eda2010-08-16 22:26:55 +00002931// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2932// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002933def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2934 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2935 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2936 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2937 (and (sra GPR:$Rm, asr_amt:$sh),
2938 0xFFFF)))]>,
2939 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002940
Evan Chenga8e29892007-01-19 07:51:42 +00002941// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2942// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002943def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002944 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002945def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002946 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2947 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002948
Evan Chenga8e29892007-01-19 07:51:42 +00002949//===----------------------------------------------------------------------===//
2950// Comparison Instructions...
2951//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002952
Jim Grosbach26421962008-10-14 20:36:24 +00002953defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002954 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002955 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002956
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002957// FIXME: We have to be careful when using the CMN instruction and comparison
2958// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002959// results:
2960//
2961// rsbs r1, r1, 0
2962// cmp r0, r1
2963// mov r0, #0
2964// it ls
2965// mov r0, #1
2966//
2967// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002968//
Bill Wendling6165e872010-08-26 18:33:51 +00002969// cmn r0, r1
2970// mov r0, #0
2971// it ls
2972// mov r0, #1
2973//
2974// However, the CMN gives the *opposite* result when r1 is 0. This is because
2975// the carry flag is set in the CMP case but not in the CMN case. In short, the
2976// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2977// value of r0 and the carry bit (because the "carry bit" parameter to
2978// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2979// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2980// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2981// parameter to AddWithCarry is defined as 0).
2982//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002983// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002984//
2985// x = 0
2986// ~x = 0xFFFF FFFF
2987// ~x + 1 = 0x1 0000 0000
2988// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2989//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002990// Therefore, we should disable CMN when comparing against zero, until we can
2991// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2992// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002993//
2994// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2995//
2996// This is related to <rdar://problem/7569620>.
2997//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002998//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2999// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003000
Evan Chenga8e29892007-01-19 07:51:42 +00003001// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003002defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003003 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003004 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003005defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003006 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003007 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003008
David Goodwinc0309b42009-06-29 15:33:01 +00003009defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003010 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003011 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
3012defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003013 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003014 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003015
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003016//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3017// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003018
David Goodwinc0309b42009-06-29 15:33:01 +00003019def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003020 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003021
Evan Cheng218977b2010-07-13 19:27:42 +00003022// Pseudo i64 compares for some floating point compares.
3023let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3024 Defs = [CPSR] in {
3025def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003026 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003027 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003028 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3029
3030def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003031 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003032 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3033} // usesCustomInserter
3034
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003035
Evan Chenga8e29892007-01-19 07:51:42 +00003036// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003037// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003038// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003039// FIXME: These should all be pseudo-instructions that get expanded to
3040// the normal MOV instructions. That would fix the dependency on
3041// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003042let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003043def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3044 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3045 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3046 RegConstraint<"$false = $Rd">, UnaryDP {
3047 bits<4> Rd;
3048 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003049 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003050 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003051 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003052 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003053 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003054}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003055
Jim Grosbach27e90082010-10-29 19:28:17 +00003056def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3057 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3058 "mov", "\t$Rd, $shift",
3059 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3060 RegConstraint<"$false = $Rd">, UnaryDP {
3061 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003062 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003063 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003064 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003065 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003066 let Inst{15-12} = Rd;
3067 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003068}
3069
Evan Chengc4af4632010-11-17 20:13:28 +00003070let isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00003071def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, movt_imm:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003072 DPFrm, IIC_iMOVi,
3073 "movw", "\t$Rd, $imm",
3074 []>,
3075 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3076 UnaryDP {
3077 bits<4> Rd;
3078 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003079 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003080 let Inst{20} = 0;
3081 let Inst{19-16} = imm{15-12};
3082 let Inst{15-12} = Rd;
3083 let Inst{11-0} = imm{11-0};
3084}
3085
Evan Chengc4af4632010-11-17 20:13:28 +00003086let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003087def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3088 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3089 "mov", "\t$Rd, $imm",
3090 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3091 RegConstraint<"$false = $Rd">, UnaryDP {
3092 bits<4> Rd;
3093 bits<12> imm;
3094 let Inst{25} = 1;
3095 let Inst{20} = 0;
3096 let Inst{19-16} = 0b0000;
3097 let Inst{15-12} = Rd;
3098 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003099}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003100
Evan Cheng63f35442010-11-13 02:25:14 +00003101// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003102let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003103def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3104 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003105 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003106
Evan Chengc4af4632010-11-17 20:13:28 +00003107let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003108def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3109 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3110 "mvn", "\t$Rd, $imm",
3111 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3112 RegConstraint<"$false = $Rd">, UnaryDP {
3113 bits<4> Rd;
3114 bits<12> imm;
3115 let Inst{25} = 1;
3116 let Inst{20} = 0;
3117 let Inst{19-16} = 0b0000;
3118 let Inst{15-12} = Rd;
3119 let Inst{11-0} = imm;
3120}
Owen Andersonf523e472010-09-23 23:45:25 +00003121} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003122
Jim Grosbach3728e962009-12-10 00:11:09 +00003123//===----------------------------------------------------------------------===//
3124// Atomic operations intrinsics
3125//
3126
Bob Wilsonf74a4292010-10-30 00:54:37 +00003127def memb_opt : Operand<i32> {
3128 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003129}
Jim Grosbach3728e962009-12-10 00:11:09 +00003130
Bob Wilsonf74a4292010-10-30 00:54:37 +00003131// memory barriers protect the atomic sequences
3132let hasSideEffects = 1 in {
3133def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3134 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3135 Requires<[IsARM, HasDB]> {
3136 bits<4> opt;
3137 let Inst{31-4} = 0xf57ff05;
3138 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003139}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003140
Johnny Chen7def14f2010-08-11 23:35:12 +00003141def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003142 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003143 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003144 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003145 // FIXME: add encoding
3146}
Jim Grosbach3728e962009-12-10 00:11:09 +00003147}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003148
Bob Wilsonf74a4292010-10-30 00:54:37 +00003149def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3150 "dsb", "\t$opt",
3151 [/* For disassembly only; pattern left blank */]>,
3152 Requires<[IsARM, HasDB]> {
3153 bits<4> opt;
3154 let Inst{31-4} = 0xf57ff04;
3155 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003156}
3157
Johnny Chenfd6037d2010-02-18 00:19:08 +00003158// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003159def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3160 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003161 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003162 let Inst{3-0} = 0b1111;
3163}
3164
Jim Grosbach66869102009-12-11 18:52:41 +00003165let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003166 let Uses = [CPSR] in {
3167 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003168 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003169 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3170 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003171 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003172 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3173 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003174 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003175 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3176 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003177 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003178 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3179 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003180 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003181 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3182 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003183 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003184 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3185 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003186 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003187 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3188 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003189 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003190 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3191 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003192 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003193 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3194 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003195 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003196 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3197 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003198 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003199 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3200 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003201 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003202 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3203 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003204 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003205 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3206 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003207 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003208 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3209 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003210 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003211 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3212 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003213 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003214 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3215 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003216 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003217 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3218 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003219 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003220 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3221
3222 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003223 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003224 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3225 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003226 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003227 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3228 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003229 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003230 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3231
Jim Grosbache801dc42009-12-12 01:40:06 +00003232 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003233 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003234 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3235 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003236 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003237 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3238 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003239 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003240 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3241}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003242}
3243
3244let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003245def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3246 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003247 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003248def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3249 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003250 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003251def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3252 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003253 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003254def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003255 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003256 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003257 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003258}
3259
Jim Grosbach86875a22010-10-29 19:58:57 +00003260let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3261def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003262 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003263 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003264 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003265def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003266 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003267 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003268 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003269def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003270 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003271 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003272 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003273def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3274 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003275 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003276 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003277 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003278}
3279
Johnny Chenb9436272010-02-17 22:37:58 +00003280// Clear-Exclusive is for disassembly only.
3281def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3282 [/* For disassembly only; pattern left blank */]>,
3283 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003284 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003285}
3286
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003287// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3288let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003289def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3290 [/* For disassembly only; pattern left blank */]>;
3291def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3292 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003293}
3294
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003295//===----------------------------------------------------------------------===//
3296// TLS Instructions
3297//
3298
3299// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003300// FIXME: This needs to be a pseudo of some sort so that we can get the
3301// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003302let isCall = 1,
3303 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003304 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003305 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003306 [(set R0, ARMthread_pointer)]>;
3307}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003308
Evan Chenga8e29892007-01-19 07:51:42 +00003309//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003310// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003311// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003312// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003313// Since by its nature we may be coming from some other function to get
3314// here, and we're using the stack frame for the containing function to
3315// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003316// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003317// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003318// except for our own input by listing the relevant registers in Defs. By
3319// doing so, we also cause the prologue/epilogue code to actively preserve
3320// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003321// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003322//
3323// These are pseudo-instructions and are lowered to individual MC-insts, so
3324// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003325let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003326 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3327 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003328 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003329 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003330 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003331 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003332 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003333 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3334 Requires<[IsARM, HasVFP2]>;
3335}
3336
3337let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003338 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3339 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003340 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3341 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003342 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003343 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3344 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003345}
3346
Jim Grosbach5eb19512010-05-22 01:06:18 +00003347// FIXME: Non-Darwin version(s)
3348let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3349 Defs = [ R7, LR, SP ] in {
3350def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3351 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003352 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003353 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3354 Requires<[IsARM, IsDarwin]>;
3355}
3356
Jim Grosbache4ad3872010-10-19 23:27:08 +00003357// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003358// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003359// handled when the pseudo is expanded (which happens before any passes
3360// that need the instruction size).
3361let isBarrier = 1, hasSideEffects = 1 in
3362def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003363 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003364 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3365 Requires<[IsDarwin]>;
3366
Jim Grosbach0e0da732009-05-12 23:59:14 +00003367//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003368// Non-Instruction Patterns
3369//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003370
Evan Chenga8e29892007-01-19 07:51:42 +00003371// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003372
Evan Cheng893d7fe2010-11-12 23:03:38 +00003373// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003374// This is a single pseudo instruction, the benefit is that it can be remat'd
3375// as a single unit instead of having to handle reg inputs.
3376// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003377let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003378def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003379 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003380 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003381
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003382// ConstantPool, GlobalAddress, and JumpTable
3383def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3384 Requires<[IsARM, DontUseMovt]>;
3385def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3386def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3387 Requires<[IsARM, UseMovt]>;
3388def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3389 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3390
Evan Chenga8e29892007-01-19 07:51:42 +00003391// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003392
Dale Johannesen51e28e62010-06-03 21:09:53 +00003393// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003394def : ARMPat<(ARMtcret tcGPR:$dst),
3395 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003396
3397def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3398 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3399
3400def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3401 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3402
Dale Johannesen38d5f042010-06-15 22:24:08 +00003403def : ARMPat<(ARMtcret tcGPR:$dst),
3404 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003405
3406def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3407 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3408
3409def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3410 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003411
Evan Chenga8e29892007-01-19 07:51:42 +00003412// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003413def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003414 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003415def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003416 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003417
Evan Chenga8e29892007-01-19 07:51:42 +00003418// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003419def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3420def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003421
Evan Chenga8e29892007-01-19 07:51:42 +00003422// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003423def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3424def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3425def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3426def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3427
Evan Chenga8e29892007-01-19 07:51:42 +00003428def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003429
Evan Cheng83b5cf02008-11-05 23:22:34 +00003430def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3431def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3432
Evan Cheng34b12d22007-01-19 20:27:35 +00003433// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003434def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3435 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003436 (SMULBB GPR:$a, GPR:$b)>;
3437def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3438 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003439def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3440 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003441 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003442def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003443 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003444def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3445 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003446 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003447def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003448 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003449def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3450 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003451 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003452def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003453 (SMULWB GPR:$a, GPR:$b)>;
3454
3455def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003456 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3457 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003458 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3459def : ARMV5TEPat<(add GPR:$acc,
3460 (mul sext_16_node:$a, sext_16_node:$b)),
3461 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3462def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003463 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3464 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003465 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3466def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003467 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003468 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3469def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003470 (mul (sra GPR:$a, (i32 16)),
3471 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003472 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3473def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003474 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003475 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3476def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003477 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3478 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003479 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3480def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003481 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003482 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3483
Evan Chenga8e29892007-01-19 07:51:42 +00003484//===----------------------------------------------------------------------===//
3485// Thumb Support
3486//
3487
3488include "ARMInstrThumb.td"
3489
3490//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003491// Thumb2 Support
3492//
3493
3494include "ARMInstrThumb2.td"
3495
3496//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003497// Floating Point Support
3498//
3499
3500include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003501
3502//===----------------------------------------------------------------------===//
3503// Advanced SIMD (NEON) Support
3504//
3505
3506include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003507
3508//===----------------------------------------------------------------------===//
3509// Coprocessor Instructions. For disassembly only.
3510//
3511
3512def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3513 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3514 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3515 [/* For disassembly only; pattern left blank */]> {
3516 let Inst{4} = 0;
3517}
3518
3519def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3520 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3521 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3522 [/* For disassembly only; pattern left blank */]> {
3523 let Inst{31-28} = 0b1111;
3524 let Inst{4} = 0;
3525}
3526
Johnny Chen64dfb782010-02-16 20:04:27 +00003527class ACI<dag oops, dag iops, string opc, string asm>
3528 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3529 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3530 let Inst{27-25} = 0b110;
3531}
3532
3533multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3534
3535 def _OFFSET : ACI<(outs),
3536 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3537 opc, "\tp$cop, cr$CRd, $addr"> {
3538 let Inst{31-28} = op31_28;
3539 let Inst{24} = 1; // P = 1
3540 let Inst{21} = 0; // W = 0
3541 let Inst{22} = 0; // D = 0
3542 let Inst{20} = load;
3543 }
3544
3545 def _PRE : ACI<(outs),
3546 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3547 opc, "\tp$cop, cr$CRd, $addr!"> {
3548 let Inst{31-28} = op31_28;
3549 let Inst{24} = 1; // P = 1
3550 let Inst{21} = 1; // W = 1
3551 let Inst{22} = 0; // D = 0
3552 let Inst{20} = load;
3553 }
3554
3555 def _POST : ACI<(outs),
3556 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3557 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3558 let Inst{31-28} = op31_28;
3559 let Inst{24} = 0; // P = 0
3560 let Inst{21} = 1; // W = 1
3561 let Inst{22} = 0; // D = 0
3562 let Inst{20} = load;
3563 }
3564
3565 def _OPTION : ACI<(outs),
3566 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3567 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3568 let Inst{31-28} = op31_28;
3569 let Inst{24} = 0; // P = 0
3570 let Inst{23} = 1; // U = 1
3571 let Inst{21} = 0; // W = 0
3572 let Inst{22} = 0; // D = 0
3573 let Inst{20} = load;
3574 }
3575
3576 def L_OFFSET : ACI<(outs),
3577 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003578 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003579 let Inst{31-28} = op31_28;
3580 let Inst{24} = 1; // P = 1
3581 let Inst{21} = 0; // W = 0
3582 let Inst{22} = 1; // D = 1
3583 let Inst{20} = load;
3584 }
3585
3586 def L_PRE : ACI<(outs),
3587 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003588 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003589 let Inst{31-28} = op31_28;
3590 let Inst{24} = 1; // P = 1
3591 let Inst{21} = 1; // W = 1
3592 let Inst{22} = 1; // D = 1
3593 let Inst{20} = load;
3594 }
3595
3596 def L_POST : ACI<(outs),
3597 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003598 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003599 let Inst{31-28} = op31_28;
3600 let Inst{24} = 0; // P = 0
3601 let Inst{21} = 1; // W = 1
3602 let Inst{22} = 1; // D = 1
3603 let Inst{20} = load;
3604 }
3605
3606 def L_OPTION : ACI<(outs),
3607 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003608 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003609 let Inst{31-28} = op31_28;
3610 let Inst{24} = 0; // P = 0
3611 let Inst{23} = 1; // U = 1
3612 let Inst{21} = 0; // W = 0
3613 let Inst{22} = 1; // D = 1
3614 let Inst{20} = load;
3615 }
3616}
3617
3618defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3619defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3620defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3621defm STC2 : LdStCop<0b1111, 0, "stc2">;
3622
Johnny Chen906d57f2010-02-12 01:44:23 +00003623def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3624 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3625 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3626 [/* For disassembly only; pattern left blank */]> {
3627 let Inst{20} = 0;
3628 let Inst{4} = 1;
3629}
3630
3631def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3632 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3633 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3634 [/* For disassembly only; pattern left blank */]> {
3635 let Inst{31-28} = 0b1111;
3636 let Inst{20} = 0;
3637 let Inst{4} = 1;
3638}
3639
3640def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3641 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3642 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3643 [/* For disassembly only; pattern left blank */]> {
3644 let Inst{20} = 1;
3645 let Inst{4} = 1;
3646}
3647
3648def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3649 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3650 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3651 [/* For disassembly only; pattern left blank */]> {
3652 let Inst{31-28} = 0b1111;
3653 let Inst{20} = 1;
3654 let Inst{4} = 1;
3655}
3656
3657def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3658 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3659 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3660 [/* For disassembly only; pattern left blank */]> {
3661 let Inst{23-20} = 0b0100;
3662}
3663
3664def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3665 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3666 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3667 [/* For disassembly only; pattern left blank */]> {
3668 let Inst{31-28} = 0b1111;
3669 let Inst{23-20} = 0b0100;
3670}
3671
3672def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3673 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3674 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3675 [/* For disassembly only; pattern left blank */]> {
3676 let Inst{23-20} = 0b0101;
3677}
3678
3679def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3680 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3681 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3682 [/* For disassembly only; pattern left blank */]> {
3683 let Inst{31-28} = 0b1111;
3684 let Inst{23-20} = 0b0101;
3685}
3686
Johnny Chenb98e1602010-02-12 18:55:33 +00003687//===----------------------------------------------------------------------===//
3688// Move between special register and ARM core register -- for disassembly only
3689//
3690
3691def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3692 [/* For disassembly only; pattern left blank */]> {
3693 let Inst{23-20} = 0b0000;
3694 let Inst{7-4} = 0b0000;
3695}
3696
3697def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3698 [/* For disassembly only; pattern left blank */]> {
3699 let Inst{23-20} = 0b0100;
3700 let Inst{7-4} = 0b0000;
3701}
3702
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003703def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3704 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003705 [/* For disassembly only; pattern left blank */]> {
3706 let Inst{23-20} = 0b0010;
3707 let Inst{7-4} = 0b0000;
3708}
3709
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003710def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3711 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003712 [/* For disassembly only; pattern left blank */]> {
3713 let Inst{23-20} = 0b0010;
3714 let Inst{7-4} = 0b0000;
3715}
3716
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003717def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3718 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003719 [/* For disassembly only; pattern left blank */]> {
3720 let Inst{23-20} = 0b0110;
3721 let Inst{7-4} = 0b0000;
3722}
3723
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003724def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3725 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003726 [/* For disassembly only; pattern left blank */]> {
3727 let Inst{23-20} = 0b0110;
3728 let Inst{7-4} = 0b0000;
3729}