blob: 25fe1ef32eaacdc2ecda562b6b1fd3f05f760efe [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
Chris Wilsonc76ce032013-08-08 14:41:03 +010055static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
Chris Wilson2c225692013-08-09 12:26:45 +010061static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
Chris Wilson61050802012-04-17 15:31:31 +010069static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010077 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010078 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
Chris Wilson73aa8082010-09-30 11:46:12 +010081/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098}
99
Chris Wilson21dd3732011-01-26 15:55:56 +0000100static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100101i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 int ret;
104
Daniel Vetter7abb6902013-05-24 21:29:32 +0200105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100124#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125
Chris Wilson21dd3732011-01-26 15:55:56 +0000126 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700151 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 struct drm_i915_gem_object *obj;
153 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700154
Chris Wilson6299f992010-11-24 12:23:44 +0000155 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700157 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700159 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700162 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Chris Wilson6a2c4232014-11-04 04:51:40 -0800168static int
169i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100170{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800171 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
172 char *vaddr = obj->phys_handle->vaddr;
173 struct sg_table *st;
174 struct scatterlist *sg;
175 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
178 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100179
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
181 struct page *page;
182 char *src;
183
184 page = shmem_read_mapping_page(mapping, i);
185 if (IS_ERR(page))
186 return PTR_ERR(page);
187
188 src = kmap_atomic(page);
189 memcpy(vaddr, src, PAGE_SIZE);
190 drm_clflush_virt_range(vaddr, PAGE_SIZE);
191 kunmap_atomic(src);
192
193 page_cache_release(page);
194 vaddr += PAGE_SIZE;
195 }
196
197 i915_gem_chipset_flush(obj->base.dev);
198
199 st = kmalloc(sizeof(*st), GFP_KERNEL);
200 if (st == NULL)
201 return -ENOMEM;
202
203 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
204 kfree(st);
205 return -ENOMEM;
206 }
207
208 sg = st->sgl;
209 sg->offset = 0;
210 sg->length = obj->base.size;
211
212 sg_dma_address(sg) = obj->phys_handle->busaddr;
213 sg_dma_len(sg) = obj->base.size;
214
215 obj->pages = st;
216 obj->has_dma_mapping = true;
217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
228 if (ret) {
229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
232 WARN_ON(ret != -EIO);
233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800260 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
268
269 obj->has_dma_mapping = false;
270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
291 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
343 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700353 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100371 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
374 intel_fb_obj_flush(obj, false);
375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700406 if (obj == NULL)
407 return -ENOMEM;
408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
433 */
434int
435i915_gem_create_ioctl(struct drm_device *dev, void *data,
436 struct drm_file *file)
437{
438 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200439
Dave Airlieff72145b2011-02-07 12:16:14 +1000440 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000441 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000442}
443
Daniel Vetter8c599672011-12-14 13:57:31 +0100444static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100445__copy_to_user_swizzled(char __user *cpu_vaddr,
446 const char *gpu_vaddr, int gpu_offset,
447 int length)
448{
449 int ret, cpu_offset = 0;
450
451 while (length > 0) {
452 int cacheline_end = ALIGN(gpu_offset + 1, 64);
453 int this_length = min(cacheline_end - gpu_offset, length);
454 int swizzled_gpu_offset = gpu_offset ^ 64;
455
456 ret = __copy_to_user(cpu_vaddr + cpu_offset,
457 gpu_vaddr + swizzled_gpu_offset,
458 this_length);
459 if (ret)
460 return ret + length;
461
462 cpu_offset += this_length;
463 gpu_offset += this_length;
464 length -= this_length;
465 }
466
467 return 0;
468}
469
470static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700471__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
472 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100473 int length)
474{
475 int ret, cpu_offset = 0;
476
477 while (length > 0) {
478 int cacheline_end = ALIGN(gpu_offset + 1, 64);
479 int this_length = min(cacheline_end - gpu_offset, length);
480 int swizzled_gpu_offset = gpu_offset ^ 64;
481
482 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
483 cpu_vaddr + cpu_offset,
484 this_length);
485 if (ret)
486 return ret + length;
487
488 cpu_offset += this_length;
489 gpu_offset += this_length;
490 length -= this_length;
491 }
492
493 return 0;
494}
495
Brad Volkin4c914c02014-02-18 10:15:45 -0800496/*
497 * Pins the specified object's pages and synchronizes the object with
498 * GPU accesses. Sets needs_clflush to non-zero if the caller should
499 * flush the object from the CPU cache.
500 */
501int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
502 int *needs_clflush)
503{
504 int ret;
505
506 *needs_clflush = 0;
507
508 if (!obj->base.filp)
509 return -EINVAL;
510
511 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
512 /* If we're not in the cpu read domain, set ourself into the gtt
513 * read domain and manually flush cachelines (if required). This
514 * optimizes for the case when the gpu will dirty the data
515 * anyway again before the next pread happens. */
516 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
517 obj->cache_level);
518 ret = i915_gem_object_wait_rendering(obj, true);
519 if (ret)
520 return ret;
521 }
522
523 ret = i915_gem_object_get_pages(obj);
524 if (ret)
525 return ret;
526
527 i915_gem_object_pin_pages(obj);
528
529 return ret;
530}
531
Daniel Vetterd174bd62012-03-25 19:47:40 +0200532/* Per-page copy function for the shmem pread fastpath.
533 * Flushes invalid cachelines before reading the target if
534 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700535static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200536shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
537 char __user *user_data,
538 bool page_do_bit17_swizzling, bool needs_clflush)
539{
540 char *vaddr;
541 int ret;
542
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200543 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200544 return -EINVAL;
545
546 vaddr = kmap_atomic(page);
547 if (needs_clflush)
548 drm_clflush_virt_range(vaddr + shmem_page_offset,
549 page_length);
550 ret = __copy_to_user_inatomic(user_data,
551 vaddr + shmem_page_offset,
552 page_length);
553 kunmap_atomic(vaddr);
554
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100555 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200556}
557
Daniel Vetter23c18c72012-03-25 19:47:42 +0200558static void
559shmem_clflush_swizzled_range(char *addr, unsigned long length,
560 bool swizzled)
561{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200562 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200563 unsigned long start = (unsigned long) addr;
564 unsigned long end = (unsigned long) addr + length;
565
566 /* For swizzling simply ensure that we always flush both
567 * channels. Lame, but simple and it works. Swizzled
568 * pwrite/pread is far from a hotpath - current userspace
569 * doesn't use it at all. */
570 start = round_down(start, 128);
571 end = round_up(end, 128);
572
573 drm_clflush_virt_range((void *)start, end - start);
574 } else {
575 drm_clflush_virt_range(addr, length);
576 }
577
578}
579
Daniel Vetterd174bd62012-03-25 19:47:40 +0200580/* Only difference to the fast-path function is that this can handle bit17
581 * and uses non-atomic copy and kmap functions. */
582static int
583shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
584 char __user *user_data,
585 bool page_do_bit17_swizzling, bool needs_clflush)
586{
587 char *vaddr;
588 int ret;
589
590 vaddr = kmap(page);
591 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200592 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
593 page_length,
594 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200595
596 if (page_do_bit17_swizzling)
597 ret = __copy_to_user_swizzled(user_data,
598 vaddr, shmem_page_offset,
599 page_length);
600 else
601 ret = __copy_to_user(user_data,
602 vaddr + shmem_page_offset,
603 page_length);
604 kunmap(page);
605
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100606 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200607}
608
Eric Anholteb014592009-03-10 11:44:52 -0700609static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200610i915_gem_shmem_pread(struct drm_device *dev,
611 struct drm_i915_gem_object *obj,
612 struct drm_i915_gem_pread *args,
613 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700614{
Daniel Vetter8461d222011-12-14 13:57:32 +0100615 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700616 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100617 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100618 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100619 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200620 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200621 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200622 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700623
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200624 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700625 remain = args->size;
626
Daniel Vetter8461d222011-12-14 13:57:32 +0100627 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700628
Brad Volkin4c914c02014-02-18 10:15:45 -0800629 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100630 if (ret)
631 return ret;
632
Eric Anholteb014592009-03-10 11:44:52 -0700633 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100634
Imre Deak67d5a502013-02-18 19:28:02 +0200635 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
636 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200637 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100638
639 if (remain <= 0)
640 break;
641
Eric Anholteb014592009-03-10 11:44:52 -0700642 /* Operation in this page
643 *
Eric Anholteb014592009-03-10 11:44:52 -0700644 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700645 * page_length = bytes to copy for this page
646 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100647 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700648 page_length = remain;
649 if ((shmem_page_offset + page_length) > PAGE_SIZE)
650 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700651
Daniel Vetter8461d222011-12-14 13:57:32 +0100652 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
653 (page_to_phys(page) & (1 << 17)) != 0;
654
Daniel Vetterd174bd62012-03-25 19:47:40 +0200655 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
656 user_data, page_do_bit17_swizzling,
657 needs_clflush);
658 if (ret == 0)
659 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700660
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200661 mutex_unlock(&dev->struct_mutex);
662
Jani Nikulad330a952014-01-21 11:24:25 +0200663 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200664 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200665 /* Userspace is tricking us, but we've already clobbered
666 * its pages with the prefault and promised to write the
667 * data up to the first fault. Hence ignore any errors
668 * and just continue. */
669 (void)ret;
670 prefaulted = 1;
671 }
672
Daniel Vetterd174bd62012-03-25 19:47:40 +0200673 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
674 user_data, page_do_bit17_swizzling,
675 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700676
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200677 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100678
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100679 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100680 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100681
Chris Wilson17793c92014-03-07 08:30:36 +0000682next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700683 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100684 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700685 offset += page_length;
686 }
687
Chris Wilson4f27b752010-10-14 15:26:45 +0100688out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100689 i915_gem_object_unpin_pages(obj);
690
Eric Anholteb014592009-03-10 11:44:52 -0700691 return ret;
692}
693
Eric Anholt673a3942008-07-30 12:06:12 -0700694/**
695 * Reads data from the object referenced by handle.
696 *
697 * On error, the contents of *data are undefined.
698 */
699int
700i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000701 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700702{
703 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000704 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100705 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700706
Chris Wilson51311d02010-11-17 09:10:42 +0000707 if (args->size == 0)
708 return 0;
709
710 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200711 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000712 args->size))
713 return -EFAULT;
714
Chris Wilson4f27b752010-10-14 15:26:45 +0100715 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100716 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100717 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700718
Chris Wilson05394f32010-11-08 19:18:58 +0000719 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000720 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100721 ret = -ENOENT;
722 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100723 }
Eric Anholt673a3942008-07-30 12:06:12 -0700724
Chris Wilson7dcd2492010-09-26 20:21:44 +0100725 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000726 if (args->offset > obj->base.size ||
727 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100728 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100729 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100730 }
731
Daniel Vetter1286ff72012-05-10 15:25:09 +0200732 /* prime objects have no backing filp to GEM pread/pwrite
733 * pages from.
734 */
735 if (!obj->base.filp) {
736 ret = -EINVAL;
737 goto out;
738 }
739
Chris Wilsondb53a302011-02-03 11:57:46 +0000740 trace_i915_gem_object_pread(obj, args->offset, args->size);
741
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200742 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700743
Chris Wilson35b62a82010-09-26 20:23:38 +0100744out:
Chris Wilson05394f32010-11-08 19:18:58 +0000745 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100746unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100747 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700748 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700749}
750
Keith Packard0839ccb2008-10-30 19:38:48 -0700751/* This is the fast write path which cannot handle
752 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700753 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700754
Keith Packard0839ccb2008-10-30 19:38:48 -0700755static inline int
756fast_user_write(struct io_mapping *mapping,
757 loff_t page_base, int page_offset,
758 char __user *user_data,
759 int length)
760{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700761 void __iomem *vaddr_atomic;
762 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700763 unsigned long unwritten;
764
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700765 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700766 /* We can use the cpu mem copy function because this is X86. */
767 vaddr = (void __force*)vaddr_atomic + page_offset;
768 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700769 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700770 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100771 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700772}
773
Eric Anholt3de09aa2009-03-09 09:42:23 -0700774/**
775 * This is the fast pwrite path, where we copy the data directly from the
776 * user into the GTT, uncached.
777 */
Eric Anholt673a3942008-07-30 12:06:12 -0700778static int
Chris Wilson05394f32010-11-08 19:18:58 +0000779i915_gem_gtt_pwrite_fast(struct drm_device *dev,
780 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700781 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000782 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700783{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300784 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700785 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700786 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700787 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200788 int page_offset, page_length, ret;
789
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100790 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200791 if (ret)
792 goto out;
793
794 ret = i915_gem_object_set_to_gtt_domain(obj, true);
795 if (ret)
796 goto out_unpin;
797
798 ret = i915_gem_object_put_fence(obj);
799 if (ret)
800 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700801
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200802 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700803 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700804
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700805 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700806
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700807 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200808
Eric Anholt673a3942008-07-30 12:06:12 -0700809 while (remain > 0) {
810 /* Operation in this page
811 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700812 * page_base = page offset within aperture
813 * page_offset = offset within page
814 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700815 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100816 page_base = offset & PAGE_MASK;
817 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700818 page_length = remain;
819 if ((page_offset + remain) > PAGE_SIZE)
820 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700821
Keith Packard0839ccb2008-10-30 19:38:48 -0700822 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700823 * source page isn't available. Return the error and we'll
824 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700825 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800826 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200827 page_offset, user_data, page_length)) {
828 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200829 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200830 }
Eric Anholt673a3942008-07-30 12:06:12 -0700831
Keith Packard0839ccb2008-10-30 19:38:48 -0700832 remain -= page_length;
833 user_data += page_length;
834 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700835 }
Eric Anholt673a3942008-07-30 12:06:12 -0700836
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200837out_flush:
838 intel_fb_obj_flush(obj, false);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200839out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800840 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200841out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700842 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700843}
844
Daniel Vetterd174bd62012-03-25 19:47:40 +0200845/* Per-page copy function for the shmem pwrite fastpath.
846 * Flushes invalid cachelines before writing to the target if
847 * needs_clflush_before is set and flushes out any written cachelines after
848 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700849static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200850shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
851 char __user *user_data,
852 bool page_do_bit17_swizzling,
853 bool needs_clflush_before,
854 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700855{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200856 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700857 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200859 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700861
Daniel Vetterd174bd62012-03-25 19:47:40 +0200862 vaddr = kmap_atomic(page);
863 if (needs_clflush_before)
864 drm_clflush_virt_range(vaddr + shmem_page_offset,
865 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000866 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
867 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200868 if (needs_clflush_after)
869 drm_clflush_virt_range(vaddr + shmem_page_offset,
870 page_length);
871 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700872
Chris Wilson755d2212012-09-04 21:02:55 +0100873 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700874}
875
Daniel Vetterd174bd62012-03-25 19:47:40 +0200876/* Only difference to the fast-path function is that this can handle bit17
877 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700878static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200879shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
880 char __user *user_data,
881 bool page_do_bit17_swizzling,
882 bool needs_clflush_before,
883 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700884{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200885 char *vaddr;
886 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700887
Daniel Vetterd174bd62012-03-25 19:47:40 +0200888 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200889 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200890 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
891 page_length,
892 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200893 if (page_do_bit17_swizzling)
894 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100895 user_data,
896 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200897 else
898 ret = __copy_from_user(vaddr + shmem_page_offset,
899 user_data,
900 page_length);
901 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200902 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
903 page_length,
904 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200905 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100906
Chris Wilson755d2212012-09-04 21:02:55 +0100907 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700908}
909
Eric Anholt40123c12009-03-09 13:42:30 -0700910static int
Daniel Vettere244a442012-03-25 19:47:28 +0200911i915_gem_shmem_pwrite(struct drm_device *dev,
912 struct drm_i915_gem_object *obj,
913 struct drm_i915_gem_pwrite *args,
914 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700915{
Eric Anholt40123c12009-03-09 13:42:30 -0700916 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100917 loff_t offset;
918 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100919 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100920 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200921 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200922 int needs_clflush_after = 0;
923 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200924 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700925
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200926 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700927 remain = args->size;
928
Daniel Vetter8c599672011-12-14 13:57:31 +0100929 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
932 /* If we're not in the cpu write domain, set ourself into the gtt
933 * write domain and manually flush cachelines (if required). This
934 * optimizes for the case when the gpu will use the data
935 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100936 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700937 ret = i915_gem_object_wait_rendering(obj, false);
938 if (ret)
939 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200940 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100941 /* Same trick applies to invalidate partially written cachelines read
942 * before writing. */
943 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
944 needs_clflush_before =
945 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200946
Chris Wilson755d2212012-09-04 21:02:55 +0100947 ret = i915_gem_object_get_pages(obj);
948 if (ret)
949 return ret;
950
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700951 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200952
Chris Wilson755d2212012-09-04 21:02:55 +0100953 i915_gem_object_pin_pages(obj);
954
Eric Anholt40123c12009-03-09 13:42:30 -0700955 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000956 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700957
Imre Deak67d5a502013-02-18 19:28:02 +0200958 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
959 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200960 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200961 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100962
Chris Wilson9da3da62012-06-01 15:20:22 +0100963 if (remain <= 0)
964 break;
965
Eric Anholt40123c12009-03-09 13:42:30 -0700966 /* Operation in this page
967 *
Eric Anholt40123c12009-03-09 13:42:30 -0700968 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700969 * page_length = bytes to copy for this page
970 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100971 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700972
973 page_length = remain;
974 if ((shmem_page_offset + page_length) > PAGE_SIZE)
975 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700976
Daniel Vetter58642882012-03-25 19:47:37 +0200977 /* If we don't overwrite a cacheline completely we need to be
978 * careful to have up-to-date data by first clflushing. Don't
979 * overcomplicate things and flush the entire patch. */
980 partial_cacheline_write = needs_clflush_before &&
981 ((shmem_page_offset | page_length)
982 & (boot_cpu_data.x86_clflush_size - 1));
983
Daniel Vetter8c599672011-12-14 13:57:31 +0100984 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
985 (page_to_phys(page) & (1 << 17)) != 0;
986
Daniel Vetterd174bd62012-03-25 19:47:40 +0200987 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
988 user_data, page_do_bit17_swizzling,
989 partial_cacheline_write,
990 needs_clflush_after);
991 if (ret == 0)
992 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700993
Daniel Vettere244a442012-03-25 19:47:28 +0200994 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200995 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200996 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
997 user_data, page_do_bit17_swizzling,
998 partial_cacheline_write,
999 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001000
Daniel Vettere244a442012-03-25 19:47:28 +02001001 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001002
Chris Wilson755d2212012-09-04 21:02:55 +01001003 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001004 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001005
Chris Wilson17793c92014-03-07 08:30:36 +00001006next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001007 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001008 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001009 offset += page_length;
1010 }
1011
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001012out:
Chris Wilson755d2212012-09-04 21:02:55 +01001013 i915_gem_object_unpin_pages(obj);
1014
Daniel Vettere244a442012-03-25 19:47:28 +02001015 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001016 /*
1017 * Fixup: Flush cpu caches in case we didn't flush the dirty
1018 * cachelines in-line while writing and the object moved
1019 * out of the cpu write domain while we've dropped the lock.
1020 */
1021 if (!needs_clflush_after &&
1022 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001023 if (i915_gem_clflush_object(obj, obj->pin_display))
1024 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001025 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001026 }
Eric Anholt40123c12009-03-09 13:42:30 -07001027
Daniel Vetter58642882012-03-25 19:47:37 +02001028 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001029 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001030
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001031 intel_fb_obj_flush(obj, false);
Eric Anholt40123c12009-03-09 13:42:30 -07001032 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001033}
1034
1035/**
1036 * Writes data to the object referenced by handle.
1037 *
1038 * On error, the contents of the buffer that were to be modified are undefined.
1039 */
1040int
1041i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001042 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001043{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001044 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001045 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001046 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001047 int ret;
1048
1049 if (args->size == 0)
1050 return 0;
1051
1052 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001053 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001054 args->size))
1055 return -EFAULT;
1056
Jani Nikulad330a952014-01-21 11:24:25 +02001057 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001058 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1059 args->size);
1060 if (ret)
1061 return -EFAULT;
1062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Imre Deak5d77d9c2014-11-12 16:40:35 +02001064 intel_runtime_pm_get(dev_priv);
1065
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001066 ret = i915_mutex_lock_interruptible(dev);
1067 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001068 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069
Chris Wilson05394f32010-11-08 19:18:58 +00001070 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001071 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001072 ret = -ENOENT;
1073 goto unlock;
1074 }
Eric Anholt673a3942008-07-30 12:06:12 -07001075
Chris Wilson7dcd2492010-09-26 20:21:44 +01001076 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001077 if (args->offset > obj->base.size ||
1078 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001079 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001080 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001081 }
1082
Daniel Vetter1286ff72012-05-10 15:25:09 +02001083 /* prime objects have no backing filp to GEM pread/pwrite
1084 * pages from.
1085 */
1086 if (!obj->base.filp) {
1087 ret = -EINVAL;
1088 goto out;
1089 }
1090
Chris Wilsondb53a302011-02-03 11:57:46 +00001091 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1092
Daniel Vetter935aaa62012-03-25 19:47:35 +02001093 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001094 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1095 * it would end up going through the fenced access, and we'll get
1096 * different detiling behavior between reading and writing.
1097 * pread/pwrite currently are reading and writing from the CPU
1098 * perspective, requiring manual detiling by the client.
1099 */
Chris Wilson2c225692013-08-09 12:26:45 +01001100 if (obj->tiling_mode == I915_TILING_NONE &&
1101 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1102 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001103 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001104 /* Note that the gtt paths might fail with non-page-backed user
1105 * pointers (e.g. gtt mappings when moving data between
1106 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001107 }
Eric Anholt673a3942008-07-30 12:06:12 -07001108
Chris Wilson6a2c4232014-11-04 04:51:40 -08001109 if (ret == -EFAULT || ret == -ENOSPC) {
1110 if (obj->phys_handle)
1111 ret = i915_gem_phys_pwrite(obj, args, file);
1112 else
1113 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1114 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001115
Chris Wilson35b62a82010-09-26 20:23:38 +01001116out:
Chris Wilson05394f32010-11-08 19:18:58 +00001117 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001118unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001119 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001120put_rpm:
1121 intel_runtime_pm_put(dev_priv);
1122
Eric Anholt673a3942008-07-30 12:06:12 -07001123 return ret;
1124}
1125
Chris Wilsonb3612372012-08-24 09:35:08 +01001126int
Daniel Vetter33196de2012-11-14 17:14:05 +01001127i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001128 bool interruptible)
1129{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001130 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001131 /* Non-interruptible callers can't handle -EAGAIN, hence return
1132 * -EIO unconditionally for these. */
1133 if (!interruptible)
1134 return -EIO;
1135
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001136 /* Recovery complete, but the reset failed ... */
1137 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001138 return -EIO;
1139
McAulay, Alistair6689c162014-08-15 18:51:35 +01001140 /*
1141 * Check if GPU Reset is in progress - we need intel_ring_begin
1142 * to work properly to reinit the hw state while the gpu is
1143 * still marked as reset-in-progress. Handle this with a flag.
1144 */
1145 if (!error->reload_in_reset)
1146 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001147 }
1148
1149 return 0;
1150}
1151
1152/*
John Harrisonb6660d52014-11-24 18:49:30 +00001153 * Compare arbitrary request against outstanding lazy request. Emit on match.
Chris Wilsonb3612372012-08-24 09:35:08 +01001154 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301155int
John Harrisonb6660d52014-11-24 18:49:30 +00001156i915_gem_check_olr(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001157{
John Harrisonb6660d52014-11-24 18:49:30 +00001158 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001159
John Harrisonb6660d52014-11-24 18:49:30 +00001160 if (req == req->ring->outstanding_lazy_request)
John Harrison75289872015-05-29 17:43:49 +01001161 i915_add_request(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001162
John Harrisonbf7dc5b2015-05-29 17:43:24 +01001163 return 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001164}
1165
Chris Wilson094f9a52013-09-25 17:34:55 +01001166static void fake_irq(unsigned long data)
1167{
1168 wake_up_process((struct task_struct *)data);
1169}
1170
1171static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001172 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001173{
1174 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1175}
1176
Daniel Vettereed29a52015-05-21 14:21:25 +02001177static int __i915_spin_request(struct drm_i915_gem_request *req)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001178{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001179 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001180
Daniel Vettereed29a52015-05-21 14:21:25 +02001181 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001182 return -EBUSY;
1183
1184 timeout = jiffies + 1;
1185 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001186 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001187 return 0;
1188
1189 if (time_after_eq(jiffies, timeout))
1190 break;
1191
1192 cpu_relax_lowlatency();
1193 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001194 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001195 return 0;
1196
1197 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001198}
1199
Chris Wilsonb3612372012-08-24 09:35:08 +01001200/**
John Harrison9c654812014-11-24 18:49:35 +00001201 * __i915_wait_request - wait until execution of request has finished
1202 * @req: duh!
1203 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001204 * @interruptible: do an interruptible wait (normally yes)
1205 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1206 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001207 * Note: It is of utmost importance that the passed in seqno and reset_counter
1208 * values have been read by the caller in an smp safe manner. Where read-side
1209 * locks are involved, it is sufficient to read the reset_counter before
1210 * unlocking the lock that protects the seqno. For lockless tricks, the
1211 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1212 * inserted.
1213 *
John Harrison9c654812014-11-24 18:49:35 +00001214 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001215 * errno with remaining time filled in timeout argument.
1216 */
John Harrison9c654812014-11-24 18:49:35 +00001217int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001218 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001219 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001220 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001221 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001222{
John Harrison9c654812014-11-24 18:49:35 +00001223 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001224 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001225 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001226 const bool irq_test_in_progress =
1227 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001228 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001229 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001230 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001231 int ret;
1232
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001233 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001234
Chris Wilsonb4716182015-04-27 13:41:17 +01001235 if (list_empty(&req->list))
1236 return 0;
1237
John Harrison1b5a4332014-11-24 18:49:42 +00001238 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001239 return 0;
1240
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001241 timeout_expire = timeout ?
1242 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001243
Chris Wilson2e1b8732015-04-27 13:41:22 +01001244 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001245 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001246
Chris Wilson094f9a52013-09-25 17:34:55 +01001247 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001248 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001249 before = ktime_get_raw_ns();
Chris Wilson2def4ad92015-04-07 16:20:41 +01001250
1251 /* Optimistic spin for the next jiffie before touching IRQs */
1252 ret = __i915_spin_request(req);
1253 if (ret == 0)
1254 goto out;
1255
1256 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1257 ret = -ENODEV;
1258 goto out;
1259 }
1260
Chris Wilson094f9a52013-09-25 17:34:55 +01001261 for (;;) {
1262 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001263
Chris Wilson094f9a52013-09-25 17:34:55 +01001264 prepare_to_wait(&ring->irq_queue, &wait,
1265 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001266
Daniel Vetterf69061b2012-12-06 09:01:42 +01001267 /* We need to check whether any gpu reset happened in between
1268 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001269 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1270 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1271 * is truely gone. */
1272 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1273 if (ret == 0)
1274 ret = -EAGAIN;
1275 break;
1276 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001277
John Harrison1b5a4332014-11-24 18:49:42 +00001278 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001279 ret = 0;
1280 break;
1281 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001282
Chris Wilson094f9a52013-09-25 17:34:55 +01001283 if (interruptible && signal_pending(current)) {
1284 ret = -ERESTARTSYS;
1285 break;
1286 }
1287
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001288 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001289 ret = -ETIME;
1290 break;
1291 }
1292
1293 timer.function = NULL;
1294 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001295 unsigned long expire;
1296
Chris Wilson094f9a52013-09-25 17:34:55 +01001297 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001298 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001299 mod_timer(&timer, expire);
1300 }
1301
Chris Wilson5035c272013-10-04 09:58:46 +01001302 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001303
Chris Wilson094f9a52013-09-25 17:34:55 +01001304 if (timer.function) {
1305 del_singleshot_timer_sync(&timer);
1306 destroy_timer_on_stack(&timer);
1307 }
1308 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001309 if (!irq_test_in_progress)
1310 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001311
1312 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001313
Chris Wilson2def4ad92015-04-07 16:20:41 +01001314out:
1315 now = ktime_get_raw_ns();
1316 trace_i915_gem_request_wait_end(req);
1317
Chris Wilsonb3612372012-08-24 09:35:08 +01001318 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001319 s64 tres = *timeout - (now - before);
1320
1321 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001322
1323 /*
1324 * Apparently ktime isn't accurate enough and occasionally has a
1325 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1326 * things up to make the test happy. We allow up to 1 jiffy.
1327 *
1328 * This is a regrssion from the timespec->ktime conversion.
1329 */
1330 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1331 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001332 }
1333
Chris Wilson094f9a52013-09-25 17:34:55 +01001334 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001335}
1336
Chris Wilsonb4716182015-04-27 13:41:17 +01001337static inline void
1338i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1339{
1340 struct drm_i915_file_private *file_priv = request->file_priv;
1341
1342 if (!file_priv)
1343 return;
1344
1345 spin_lock(&file_priv->mm.lock);
1346 list_del(&request->client_list);
1347 request->file_priv = NULL;
1348 spin_unlock(&file_priv->mm.lock);
1349}
1350
1351static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1352{
1353 trace_i915_gem_request_retire(request);
1354
1355 /* We know the GPU must have read the request to have
1356 * sent us the seqno + interrupt, so use the position
1357 * of tail of the request to update the last known position
1358 * of the GPU head.
1359 *
1360 * Note this requires that we are always called in request
1361 * completion order.
1362 */
1363 request->ringbuf->last_retired_head = request->postfix;
1364
1365 list_del_init(&request->list);
1366 i915_gem_request_remove_from_client(request);
1367
1368 put_pid(request->pid);
1369
1370 i915_gem_request_unreference(request);
1371}
1372
1373static void
1374__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1375{
1376 struct intel_engine_cs *engine = req->ring;
1377 struct drm_i915_gem_request *tmp;
1378
1379 lockdep_assert_held(&engine->dev->struct_mutex);
1380
1381 if (list_empty(&req->list))
1382 return;
1383
1384 do {
1385 tmp = list_first_entry(&engine->request_list,
1386 typeof(*tmp), list);
1387
1388 i915_gem_request_retire(tmp);
1389 } while (tmp != req);
1390
1391 WARN_ON(i915_verify_lists(engine->dev));
1392}
1393
Chris Wilsonb3612372012-08-24 09:35:08 +01001394/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001395 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001396 * request and object lists appropriately for that event.
1397 */
1398int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001399i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001400{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001401 struct drm_device *dev;
1402 struct drm_i915_private *dev_priv;
1403 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001404 int ret;
1405
Daniel Vettera4b3a572014-11-26 14:17:05 +01001406 BUG_ON(req == NULL);
1407
1408 dev = req->ring->dev;
1409 dev_priv = dev->dev_private;
1410 interruptible = dev_priv->mm.interruptible;
1411
Chris Wilsonb3612372012-08-24 09:35:08 +01001412 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001413
Daniel Vetter33196de2012-11-14 17:14:05 +01001414 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001415 if (ret)
1416 return ret;
1417
Daniel Vettera4b3a572014-11-26 14:17:05 +01001418 ret = i915_gem_check_olr(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001419 if (ret)
1420 return ret;
1421
Chris Wilsonb4716182015-04-27 13:41:17 +01001422 ret = __i915_wait_request(req,
1423 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001424 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001425 if (ret)
1426 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001427
Chris Wilsonb4716182015-04-27 13:41:17 +01001428 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001429 return 0;
1430}
1431
Chris Wilsonb3612372012-08-24 09:35:08 +01001432/**
1433 * Ensures that all rendering to the object has completed and the object is
1434 * safe to unbind from the GTT or access from the CPU.
1435 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001436int
Chris Wilsonb3612372012-08-24 09:35:08 +01001437i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1438 bool readonly)
1439{
Chris Wilsonb4716182015-04-27 13:41:17 +01001440 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001441
Chris Wilsonb4716182015-04-27 13:41:17 +01001442 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001443 return 0;
1444
Chris Wilsonb4716182015-04-27 13:41:17 +01001445 if (readonly) {
1446 if (obj->last_write_req != NULL) {
1447 ret = i915_wait_request(obj->last_write_req);
1448 if (ret)
1449 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001450
Chris Wilsonb4716182015-04-27 13:41:17 +01001451 i = obj->last_write_req->ring->id;
1452 if (obj->last_read_req[i] == obj->last_write_req)
1453 i915_gem_object_retire__read(obj, i);
1454 else
1455 i915_gem_object_retire__write(obj);
1456 }
1457 } else {
1458 for (i = 0; i < I915_NUM_RINGS; i++) {
1459 if (obj->last_read_req[i] == NULL)
1460 continue;
1461
1462 ret = i915_wait_request(obj->last_read_req[i]);
1463 if (ret)
1464 return ret;
1465
1466 i915_gem_object_retire__read(obj, i);
1467 }
1468 RQ_BUG_ON(obj->active);
1469 }
1470
1471 return 0;
1472}
1473
1474static void
1475i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1476 struct drm_i915_gem_request *req)
1477{
1478 int ring = req->ring->id;
1479
1480 if (obj->last_read_req[ring] == req)
1481 i915_gem_object_retire__read(obj, ring);
1482 else if (obj->last_write_req == req)
1483 i915_gem_object_retire__write(obj);
1484
1485 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001486}
1487
Chris Wilson3236f572012-08-24 09:35:09 +01001488/* A nonblocking variant of the above wait. This is a highly dangerous routine
1489 * as the object state may change during this call.
1490 */
1491static __must_check int
1492i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001493 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001494 bool readonly)
1495{
1496 struct drm_device *dev = obj->base.dev;
1497 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001498 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001499 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001500 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001501
1502 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1503 BUG_ON(!dev_priv->mm.interruptible);
1504
Chris Wilsonb4716182015-04-27 13:41:17 +01001505 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001506 return 0;
1507
Daniel Vetter33196de2012-11-14 17:14:05 +01001508 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001509 if (ret)
1510 return ret;
1511
Daniel Vetterf69061b2012-12-06 09:01:42 +01001512 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001513
Chris Wilsonb4716182015-04-27 13:41:17 +01001514 if (readonly) {
1515 struct drm_i915_gem_request *req;
1516
1517 req = obj->last_write_req;
1518 if (req == NULL)
1519 return 0;
1520
1521 ret = i915_gem_check_olr(req);
1522 if (ret)
1523 goto err;
1524
1525 requests[n++] = i915_gem_request_reference(req);
1526 } else {
1527 for (i = 0; i < I915_NUM_RINGS; i++) {
1528 struct drm_i915_gem_request *req;
1529
1530 req = obj->last_read_req[i];
1531 if (req == NULL)
1532 continue;
1533
1534 ret = i915_gem_check_olr(req);
1535 if (ret)
1536 goto err;
1537
1538 requests[n++] = i915_gem_request_reference(req);
1539 }
1540 }
1541
1542 mutex_unlock(&dev->struct_mutex);
1543 for (i = 0; ret == 0 && i < n; i++)
1544 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001545 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001546 mutex_lock(&dev->struct_mutex);
1547
1548err:
1549 for (i = 0; i < n; i++) {
1550 if (ret == 0)
1551 i915_gem_object_retire_request(obj, requests[i]);
1552 i915_gem_request_unreference(requests[i]);
1553 }
1554
1555 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001556}
1557
Chris Wilson2e1b8732015-04-27 13:41:22 +01001558static struct intel_rps_client *to_rps_client(struct drm_file *file)
1559{
1560 struct drm_i915_file_private *fpriv = file->driver_priv;
1561 return &fpriv->rps;
1562}
1563
Eric Anholt673a3942008-07-30 12:06:12 -07001564/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001565 * Called when user space prepares to use an object with the CPU, either
1566 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001567 */
1568int
1569i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001570 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001571{
1572 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001573 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001574 uint32_t read_domains = args->read_domains;
1575 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001576 int ret;
1577
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001578 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001579 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001580 return -EINVAL;
1581
Chris Wilson21d509e2009-06-06 09:46:02 +01001582 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001583 return -EINVAL;
1584
1585 /* Having something in the write domain implies it's in the read
1586 * domain, and only that read domain. Enforce that in the request.
1587 */
1588 if (write_domain != 0 && read_domains != write_domain)
1589 return -EINVAL;
1590
Chris Wilson76c1dec2010-09-25 11:22:51 +01001591 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001592 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001593 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001594
Chris Wilson05394f32010-11-08 19:18:58 +00001595 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001596 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001597 ret = -ENOENT;
1598 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001599 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001600
Chris Wilson3236f572012-08-24 09:35:09 +01001601 /* Try to flush the object off the GPU without holding the lock.
1602 * We will repeat the flush holding the lock in the normal manner
1603 * to catch cases where we are gazumped.
1604 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001605 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001606 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001607 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001608 if (ret)
1609 goto unref;
1610
Chris Wilson43566de2015-01-02 16:29:29 +05301611 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001612 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301613 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001614 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001615
Chris Wilson3236f572012-08-24 09:35:09 +01001616unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001617 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001618unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001619 mutex_unlock(&dev->struct_mutex);
1620 return ret;
1621}
1622
1623/**
1624 * Called when user space has done writes to this buffer
1625 */
1626int
1627i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001628 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001629{
1630 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001631 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001632 int ret = 0;
1633
Chris Wilson76c1dec2010-09-25 11:22:51 +01001634 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001635 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001636 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001637
Chris Wilson05394f32010-11-08 19:18:58 +00001638 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001639 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001640 ret = -ENOENT;
1641 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001642 }
1643
Eric Anholt673a3942008-07-30 12:06:12 -07001644 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001645 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001646 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001647
Chris Wilson05394f32010-11-08 19:18:58 +00001648 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001649unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001650 mutex_unlock(&dev->struct_mutex);
1651 return ret;
1652}
1653
1654/**
1655 * Maps the contents of an object, returning the address it is mapped
1656 * into.
1657 *
1658 * While the mapping holds a reference on the contents of the object, it doesn't
1659 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001660 *
1661 * IMPORTANT:
1662 *
1663 * DRM driver writers who look a this function as an example for how to do GEM
1664 * mmap support, please don't implement mmap support like here. The modern way
1665 * to implement DRM mmap support is with an mmap offset ioctl (like
1666 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1667 * That way debug tooling like valgrind will understand what's going on, hiding
1668 * the mmap call in a driver private ioctl will break that. The i915 driver only
1669 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001670 */
1671int
1672i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001673 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001674{
1675 struct drm_i915_gem_mmap *args = data;
1676 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001677 unsigned long addr;
1678
Akash Goel1816f922015-01-02 16:29:30 +05301679 if (args->flags & ~(I915_MMAP_WC))
1680 return -EINVAL;
1681
1682 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1683 return -ENODEV;
1684
Chris Wilson05394f32010-11-08 19:18:58 +00001685 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001686 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001687 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001688
Daniel Vetter1286ff72012-05-10 15:25:09 +02001689 /* prime objects have no backing filp to GEM mmap
1690 * pages from.
1691 */
1692 if (!obj->filp) {
1693 drm_gem_object_unreference_unlocked(obj);
1694 return -EINVAL;
1695 }
1696
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001697 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001698 PROT_READ | PROT_WRITE, MAP_SHARED,
1699 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301700 if (args->flags & I915_MMAP_WC) {
1701 struct mm_struct *mm = current->mm;
1702 struct vm_area_struct *vma;
1703
1704 down_write(&mm->mmap_sem);
1705 vma = find_vma(mm, addr);
1706 if (vma)
1707 vma->vm_page_prot =
1708 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1709 else
1710 addr = -ENOMEM;
1711 up_write(&mm->mmap_sem);
1712 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001713 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001714 if (IS_ERR((void *)addr))
1715 return addr;
1716
1717 args->addr_ptr = (uint64_t) addr;
1718
1719 return 0;
1720}
1721
Jesse Barnesde151cf2008-11-12 10:03:55 -08001722/**
1723 * i915_gem_fault - fault a page into the GTT
1724 * vma: VMA in question
1725 * vmf: fault info
1726 *
1727 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1728 * from userspace. The fault handler takes care of binding the object to
1729 * the GTT (if needed), allocating and programming a fence register (again,
1730 * only if needed based on whether the old reg is still valid or the object
1731 * is tiled) and inserting a new PTE into the faulting process.
1732 *
1733 * Note that the faulting process may involve evicting existing objects
1734 * from the GTT and/or fence registers to make room. So performance may
1735 * suffer if the GTT working set is large or there are few fence registers
1736 * left.
1737 */
1738int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1739{
Chris Wilson05394f32010-11-08 19:18:58 +00001740 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1741 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001742 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001743 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001744 pgoff_t page_offset;
1745 unsigned long pfn;
1746 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001747 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001748
Paulo Zanonif65c9162013-11-27 18:20:34 -02001749 intel_runtime_pm_get(dev_priv);
1750
Jesse Barnesde151cf2008-11-12 10:03:55 -08001751 /* We don't use vmf->pgoff since that has the fake offset */
1752 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1753 PAGE_SHIFT;
1754
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001755 ret = i915_mutex_lock_interruptible(dev);
1756 if (ret)
1757 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001758
Chris Wilsondb53a302011-02-03 11:57:46 +00001759 trace_i915_gem_object_fault(obj, page_offset, true, write);
1760
Chris Wilson6e4930f2014-02-07 18:37:06 -02001761 /* Try to flush the object off the GPU first without holding the lock.
1762 * Upon reacquiring the lock, we will perform our sanity checks and then
1763 * repeat the flush holding the lock in the normal manner to catch cases
1764 * where we are gazumped.
1765 */
1766 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1767 if (ret)
1768 goto unlock;
1769
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001770 /* Access to snoopable pages through the GTT is incoherent. */
1771 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001772 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001773 goto unlock;
1774 }
1775
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001776 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001777 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1778 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001779 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001780
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001781 memset(&view, 0, sizeof(view));
1782 view.type = I915_GGTT_VIEW_PARTIAL;
1783 view.params.partial.offset = rounddown(page_offset, chunk_size);
1784 view.params.partial.size =
1785 min_t(unsigned int,
1786 chunk_size,
1787 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1788 view.params.partial.offset);
1789 }
1790
1791 /* Now pin it into the GTT if needed */
1792 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001793 if (ret)
1794 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001795
Chris Wilsonc9839302012-11-20 10:45:17 +00001796 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1797 if (ret)
1798 goto unpin;
1799
1800 ret = i915_gem_object_get_fence(obj);
1801 if (ret)
1802 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001803
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001804 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001805 pfn = dev_priv->gtt.mappable_base +
1806 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001807 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001808
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001809 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1810 /* Overriding existing pages in partial view does not cause
1811 * us any trouble as TLBs are still valid because the fault
1812 * is due to userspace losing part of the mapping or never
1813 * having accessed it before (at this partials' range).
1814 */
1815 unsigned long base = vma->vm_start +
1816 (view.params.partial.offset << PAGE_SHIFT);
1817 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001818
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001819 for (i = 0; i < view.params.partial.size; i++) {
1820 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001821 if (ret)
1822 break;
1823 }
1824
1825 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001826 } else {
1827 if (!obj->fault_mappable) {
1828 unsigned long size = min_t(unsigned long,
1829 vma->vm_end - vma->vm_start,
1830 obj->base.size);
1831 int i;
1832
1833 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1834 ret = vm_insert_pfn(vma,
1835 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1836 pfn + i);
1837 if (ret)
1838 break;
1839 }
1840
1841 obj->fault_mappable = true;
1842 } else
1843 ret = vm_insert_pfn(vma,
1844 (unsigned long)vmf->virtual_address,
1845 pfn + page_offset);
1846 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001847unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001848 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001849unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001850 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001851out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001852 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001853 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001854 /*
1855 * We eat errors when the gpu is terminally wedged to avoid
1856 * userspace unduly crashing (gl has no provisions for mmaps to
1857 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1858 * and so needs to be reported.
1859 */
1860 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001861 ret = VM_FAULT_SIGBUS;
1862 break;
1863 }
Chris Wilson045e7692010-11-07 09:18:22 +00001864 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001865 /*
1866 * EAGAIN means the gpu is hung and we'll wait for the error
1867 * handler to reset everything when re-faulting in
1868 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001869 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001870 case 0:
1871 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001872 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001873 case -EBUSY:
1874 /*
1875 * EBUSY is ok: this just means that another thread
1876 * already did the job.
1877 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001878 ret = VM_FAULT_NOPAGE;
1879 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001880 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001881 ret = VM_FAULT_OOM;
1882 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001883 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001884 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001885 ret = VM_FAULT_SIGBUS;
1886 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001888 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001889 ret = VM_FAULT_SIGBUS;
1890 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001891 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001892
1893 intel_runtime_pm_put(dev_priv);
1894 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001895}
1896
1897/**
Chris Wilson901782b2009-07-10 08:18:50 +01001898 * i915_gem_release_mmap - remove physical page mappings
1899 * @obj: obj in question
1900 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001901 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001902 * relinquish ownership of the pages back to the system.
1903 *
1904 * It is vital that we remove the page mapping if we have mapped a tiled
1905 * object through the GTT and then lose the fence register due to
1906 * resource pressure. Similarly if the object has been moved out of the
1907 * aperture, than pages mapped into userspace must be revoked. Removing the
1908 * mapping will then trigger a page fault on the next user access, allowing
1909 * fixup by i915_gem_fault().
1910 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001911void
Chris Wilson05394f32010-11-08 19:18:58 +00001912i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001913{
Chris Wilson6299f992010-11-24 12:23:44 +00001914 if (!obj->fault_mappable)
1915 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001916
David Herrmann6796cb12014-01-03 14:24:19 +01001917 drm_vma_node_unmap(&obj->base.vma_node,
1918 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001919 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001920}
1921
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001922void
1923i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1924{
1925 struct drm_i915_gem_object *obj;
1926
1927 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1928 i915_gem_release_mmap(obj);
1929}
1930
Imre Deak0fa87792013-01-07 21:47:35 +02001931uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001932i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001933{
Chris Wilsone28f8712011-07-18 13:11:49 -07001934 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001935
1936 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001937 tiling_mode == I915_TILING_NONE)
1938 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001939
1940 /* Previous chips need a power-of-two fence region when tiling */
1941 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001942 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001943 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001944 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001945
Chris Wilsone28f8712011-07-18 13:11:49 -07001946 while (gtt_size < size)
1947 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001948
Chris Wilsone28f8712011-07-18 13:11:49 -07001949 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001950}
1951
Jesse Barnesde151cf2008-11-12 10:03:55 -08001952/**
1953 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1954 * @obj: object to check
1955 *
1956 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001957 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001958 */
Imre Deakd8651102013-01-07 21:47:33 +02001959uint32_t
1960i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1961 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001962{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001963 /*
1964 * Minimum alignment is 4k (GTT page size), but might be greater
1965 * if a fence register is needed for the object.
1966 */
Imre Deakd8651102013-01-07 21:47:33 +02001967 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001968 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001969 return 4096;
1970
1971 /*
1972 * Previous chips need to be aligned to the size of the smallest
1973 * fence register that can contain the object.
1974 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001975 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001976}
1977
Chris Wilsond8cb5082012-08-11 15:41:03 +01001978static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1979{
1980 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1981 int ret;
1982
David Herrmann0de23972013-07-24 21:07:52 +02001983 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001984 return 0;
1985
Daniel Vetterda494d72012-12-20 15:11:16 +01001986 dev_priv->mm.shrinker_no_lock_stealing = true;
1987
Chris Wilsond8cb5082012-08-11 15:41:03 +01001988 ret = drm_gem_create_mmap_offset(&obj->base);
1989 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001990 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001991
1992 /* Badly fragmented mmap space? The only way we can recover
1993 * space is by destroying unwanted objects. We can't randomly release
1994 * mmap_offsets as userspace expects them to be persistent for the
1995 * lifetime of the objects. The closest we can is to release the
1996 * offsets on purgeable objects by truncating it and marking it purged,
1997 * which prevents userspace from ever using that object again.
1998 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001999 i915_gem_shrink(dev_priv,
2000 obj->base.size >> PAGE_SHIFT,
2001 I915_SHRINK_BOUND |
2002 I915_SHRINK_UNBOUND |
2003 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002004 ret = drm_gem_create_mmap_offset(&obj->base);
2005 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002006 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002007
2008 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002009 ret = drm_gem_create_mmap_offset(&obj->base);
2010out:
2011 dev_priv->mm.shrinker_no_lock_stealing = false;
2012
2013 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002014}
2015
2016static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2017{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002018 drm_gem_free_mmap_offset(&obj->base);
2019}
2020
Dave Airlieda6b51d2014-12-24 13:11:17 +10002021int
Dave Airlieff72145b2011-02-07 12:16:14 +10002022i915_gem_mmap_gtt(struct drm_file *file,
2023 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002024 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002025 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002026{
Chris Wilson05394f32010-11-08 19:18:58 +00002027 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002028 int ret;
2029
Chris Wilson76c1dec2010-09-25 11:22:51 +01002030 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002031 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002032 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002033
Dave Airlieff72145b2011-02-07 12:16:14 +10002034 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002035 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002036 ret = -ENOENT;
2037 goto unlock;
2038 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002039
Chris Wilson05394f32010-11-08 19:18:58 +00002040 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002041 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002042 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002043 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002044 }
2045
Chris Wilsond8cb5082012-08-11 15:41:03 +01002046 ret = i915_gem_object_create_mmap_offset(obj);
2047 if (ret)
2048 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002049
David Herrmann0de23972013-07-24 21:07:52 +02002050 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002051
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002052out:
Chris Wilson05394f32010-11-08 19:18:58 +00002053 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002054unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002055 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002056 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002057}
2058
Dave Airlieff72145b2011-02-07 12:16:14 +10002059/**
2060 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2061 * @dev: DRM device
2062 * @data: GTT mapping ioctl data
2063 * @file: GEM object info
2064 *
2065 * Simply returns the fake offset to userspace so it can mmap it.
2066 * The mmap call will end up in drm_gem_mmap(), which will set things
2067 * up so we can get faults in the handler above.
2068 *
2069 * The fault handler will take care of binding the object into the GTT
2070 * (since it may have been evicted to make room for something), allocating
2071 * a fence register, and mapping the appropriate aperture address into
2072 * userspace.
2073 */
2074int
2075i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2076 struct drm_file *file)
2077{
2078 struct drm_i915_gem_mmap_gtt *args = data;
2079
Dave Airlieda6b51d2014-12-24 13:11:17 +10002080 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002081}
2082
Daniel Vetter225067e2012-08-20 10:23:20 +02002083/* Immediately discard the backing storage */
2084static void
2085i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002086{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002087 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002088
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002089 if (obj->base.filp == NULL)
2090 return;
2091
Daniel Vetter225067e2012-08-20 10:23:20 +02002092 /* Our goal here is to return as much of the memory as
2093 * is possible back to the system as we are called from OOM.
2094 * To do this we must instruct the shmfs to drop all of its
2095 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002096 */
Chris Wilson55372522014-03-25 13:23:06 +00002097 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002098 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002099}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002100
Chris Wilson55372522014-03-25 13:23:06 +00002101/* Try to discard unwanted pages */
2102static void
2103i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002104{
Chris Wilson55372522014-03-25 13:23:06 +00002105 struct address_space *mapping;
2106
2107 switch (obj->madv) {
2108 case I915_MADV_DONTNEED:
2109 i915_gem_object_truncate(obj);
2110 case __I915_MADV_PURGED:
2111 return;
2112 }
2113
2114 if (obj->base.filp == NULL)
2115 return;
2116
2117 mapping = file_inode(obj->base.filp)->i_mapping,
2118 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002119}
2120
Chris Wilson5cdf5882010-09-27 15:51:07 +01002121static void
Chris Wilson05394f32010-11-08 19:18:58 +00002122i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002123{
Imre Deak90797e62013-02-18 19:28:03 +02002124 struct sg_page_iter sg_iter;
2125 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002126
Chris Wilson05394f32010-11-08 19:18:58 +00002127 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002128
Chris Wilson6c085a72012-08-20 11:40:46 +02002129 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2130 if (ret) {
2131 /* In the event of a disaster, abandon all caches and
2132 * hope for the best.
2133 */
2134 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002135 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002136 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2137 }
2138
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002139 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002140 i915_gem_object_save_bit_17_swizzle(obj);
2141
Chris Wilson05394f32010-11-08 19:18:58 +00002142 if (obj->madv == I915_MADV_DONTNEED)
2143 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002144
Imre Deak90797e62013-02-18 19:28:03 +02002145 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002146 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002147
Chris Wilson05394f32010-11-08 19:18:58 +00002148 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002149 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002150
Chris Wilson05394f32010-11-08 19:18:58 +00002151 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002152 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002153
Chris Wilson9da3da62012-06-01 15:20:22 +01002154 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002155 }
Chris Wilson05394f32010-11-08 19:18:58 +00002156 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002157
Chris Wilson9da3da62012-06-01 15:20:22 +01002158 sg_free_table(obj->pages);
2159 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002160}
2161
Chris Wilsondd624af2013-01-15 12:39:35 +00002162int
Chris Wilson37e680a2012-06-07 15:38:42 +01002163i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2164{
2165 const struct drm_i915_gem_object_ops *ops = obj->ops;
2166
Chris Wilson2f745ad2012-09-04 21:02:58 +01002167 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002168 return 0;
2169
Chris Wilsona5570172012-09-04 21:02:54 +01002170 if (obj->pages_pin_count)
2171 return -EBUSY;
2172
Ben Widawsky98438772013-07-31 17:00:12 -07002173 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002174
Chris Wilsona2165e32012-12-03 11:49:00 +00002175 /* ->put_pages might need to allocate memory for the bit17 swizzle
2176 * array, hence protect them from being reaped by removing them from gtt
2177 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002178 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002179
Chris Wilson37e680a2012-06-07 15:38:42 +01002180 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002181 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002182
Chris Wilson55372522014-03-25 13:23:06 +00002183 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002184
2185 return 0;
2186}
2187
Chris Wilson37e680a2012-06-07 15:38:42 +01002188static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002189i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002190{
Chris Wilson6c085a72012-08-20 11:40:46 +02002191 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002192 int page_count, i;
2193 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002194 struct sg_table *st;
2195 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002196 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002197 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002198 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002199 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002200
Chris Wilson6c085a72012-08-20 11:40:46 +02002201 /* Assert that the object is not currently in any GPU domain. As it
2202 * wasn't in the GTT, there shouldn't be any way it could have been in
2203 * a GPU cache
2204 */
2205 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2206 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2207
Chris Wilson9da3da62012-06-01 15:20:22 +01002208 st = kmalloc(sizeof(*st), GFP_KERNEL);
2209 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002210 return -ENOMEM;
2211
Chris Wilson9da3da62012-06-01 15:20:22 +01002212 page_count = obj->base.size / PAGE_SIZE;
2213 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002214 kfree(st);
2215 return -ENOMEM;
2216 }
2217
2218 /* Get the list of pages out of our struct file. They'll be pinned
2219 * at this point until we release them.
2220 *
2221 * Fail silently without starting the shrinker
2222 */
Al Viro496ad9a2013-01-23 17:07:38 -05002223 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002224 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002225 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002226 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002227 sg = st->sgl;
2228 st->nents = 0;
2229 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002230 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2231 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002232 i915_gem_shrink(dev_priv,
2233 page_count,
2234 I915_SHRINK_BOUND |
2235 I915_SHRINK_UNBOUND |
2236 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002237 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2238 }
2239 if (IS_ERR(page)) {
2240 /* We've tried hard to allocate the memory by reaping
2241 * our own buffer, now let the real VM do its job and
2242 * go down in flames if truly OOM.
2243 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002244 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002245 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002246 if (IS_ERR(page))
2247 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002248 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002249#ifdef CONFIG_SWIOTLB
2250 if (swiotlb_nr_tbl()) {
2251 st->nents++;
2252 sg_set_page(sg, page, PAGE_SIZE, 0);
2253 sg = sg_next(sg);
2254 continue;
2255 }
2256#endif
Imre Deak90797e62013-02-18 19:28:03 +02002257 if (!i || page_to_pfn(page) != last_pfn + 1) {
2258 if (i)
2259 sg = sg_next(sg);
2260 st->nents++;
2261 sg_set_page(sg, page, PAGE_SIZE, 0);
2262 } else {
2263 sg->length += PAGE_SIZE;
2264 }
2265 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002266
2267 /* Check that the i965g/gm workaround works. */
2268 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002269 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002270#ifdef CONFIG_SWIOTLB
2271 if (!swiotlb_nr_tbl())
2272#endif
2273 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002274 obj->pages = st;
2275
Eric Anholt673a3942008-07-30 12:06:12 -07002276 if (i915_gem_object_needs_bit17_swizzle(obj))
2277 i915_gem_object_do_bit_17_swizzle(obj);
2278
Daniel Vetter656bfa32014-11-20 09:26:30 +01002279 if (obj->tiling_mode != I915_TILING_NONE &&
2280 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2281 i915_gem_object_pin_pages(obj);
2282
Eric Anholt673a3942008-07-30 12:06:12 -07002283 return 0;
2284
2285err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002286 sg_mark_end(sg);
2287 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002288 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002289 sg_free_table(st);
2290 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002291
2292 /* shmemfs first checks if there is enough memory to allocate the page
2293 * and reports ENOSPC should there be insufficient, along with the usual
2294 * ENOMEM for a genuine allocation failure.
2295 *
2296 * We use ENOSPC in our driver to mean that we have run out of aperture
2297 * space and so want to translate the error from shmemfs back to our
2298 * usual understanding of ENOMEM.
2299 */
2300 if (PTR_ERR(page) == -ENOSPC)
2301 return -ENOMEM;
2302 else
2303 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002304}
2305
Chris Wilson37e680a2012-06-07 15:38:42 +01002306/* Ensure that the associated pages are gathered from the backing storage
2307 * and pinned into our object. i915_gem_object_get_pages() may be called
2308 * multiple times before they are released by a single call to
2309 * i915_gem_object_put_pages() - once the pages are no longer referenced
2310 * either as a result of memory pressure (reaping pages under the shrinker)
2311 * or as the object is itself released.
2312 */
2313int
2314i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2315{
2316 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2317 const struct drm_i915_gem_object_ops *ops = obj->ops;
2318 int ret;
2319
Chris Wilson2f745ad2012-09-04 21:02:58 +01002320 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002321 return 0;
2322
Chris Wilson43e28f02013-01-08 10:53:09 +00002323 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002324 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002325 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002326 }
2327
Chris Wilsona5570172012-09-04 21:02:54 +01002328 BUG_ON(obj->pages_pin_count);
2329
Chris Wilson37e680a2012-06-07 15:38:42 +01002330 ret = ops->get_pages(obj);
2331 if (ret)
2332 return ret;
2333
Ben Widawsky35c20a62013-05-31 11:28:48 -07002334 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002335
2336 obj->get_page.sg = obj->pages->sgl;
2337 obj->get_page.last = 0;
2338
Chris Wilson37e680a2012-06-07 15:38:42 +01002339 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002340}
2341
Ben Widawskye2d05a82013-09-24 09:57:58 -07002342void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002343 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002344{
Chris Wilsonb4716182015-04-27 13:41:17 +01002345 struct drm_i915_gem_object *obj = vma->obj;
John Harrisonb2af0372015-05-29 17:43:50 +01002346 struct intel_engine_cs *ring;
2347
2348 ring = i915_gem_request_get_ring(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002349
2350 /* Add a reference if we're newly entering the active list. */
2351 if (obj->active == 0)
2352 drm_gem_object_reference(&obj->base);
2353 obj->active |= intel_ring_flag(ring);
2354
2355 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
John Harrisonb2af0372015-05-29 17:43:50 +01002356 i915_gem_request_assign(&obj->last_read_req[ring->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002357
Ben Widawskye2d05a82013-09-24 09:57:58 -07002358 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002359}
2360
Chris Wilsoncaea7472010-11-12 13:53:37 +00002361static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002362i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2363{
2364 RQ_BUG_ON(obj->last_write_req == NULL);
2365 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2366
2367 i915_gem_request_assign(&obj->last_write_req, NULL);
2368 intel_fb_obj_flush(obj, true);
2369}
2370
2371static void
2372i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002373{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002374 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002375
Chris Wilsonb4716182015-04-27 13:41:17 +01002376 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2377 RQ_BUG_ON(!(obj->active & (1 << ring)));
2378
2379 list_del_init(&obj->ring_list[ring]);
2380 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2381
2382 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2383 i915_gem_object_retire__write(obj);
2384
2385 obj->active &= ~(1 << ring);
2386 if (obj->active)
2387 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002388
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002389 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2390 if (!list_empty(&vma->mm_list))
2391 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002392 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002393
John Harrison97b2a6a2014-11-24 18:49:26 +00002394 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002395 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002396}
2397
Chris Wilson9d7730912012-11-27 16:22:52 +00002398static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002399i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002400{
Chris Wilson9d7730912012-11-27 16:22:52 +00002401 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002402 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002403 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002404
Chris Wilson107f27a52012-12-10 13:56:17 +02002405 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002406 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002407 ret = intel_ring_idle(ring);
2408 if (ret)
2409 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002410 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002411 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002412
2413 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002414 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002415 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002416
Ben Widawskyebc348b2014-04-29 14:52:28 -07002417 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2418 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002419 }
2420
2421 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002422}
2423
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002424int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2425{
2426 struct drm_i915_private *dev_priv = dev->dev_private;
2427 int ret;
2428
2429 if (seqno == 0)
2430 return -EINVAL;
2431
2432 /* HWS page needs to be set less than what we
2433 * will inject to ring
2434 */
2435 ret = i915_gem_init_seqno(dev, seqno - 1);
2436 if (ret)
2437 return ret;
2438
2439 /* Carefully set the last_seqno value so that wrap
2440 * detection still works
2441 */
2442 dev_priv->next_seqno = seqno;
2443 dev_priv->last_seqno = seqno - 1;
2444 if (dev_priv->last_seqno == 0)
2445 dev_priv->last_seqno--;
2446
2447 return 0;
2448}
2449
Chris Wilson9d7730912012-11-27 16:22:52 +00002450int
2451i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002452{
Chris Wilson9d7730912012-11-27 16:22:52 +00002453 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002454
Chris Wilson9d7730912012-11-27 16:22:52 +00002455 /* reserve 0 for non-seqno */
2456 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002457 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002458 if (ret)
2459 return ret;
2460
2461 dev_priv->next_seqno = 1;
2462 }
2463
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002464 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002465 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002466}
2467
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002468/*
2469 * NB: This function is not allowed to fail. Doing so would mean the the
2470 * request is not being tracked for completion but the work itself is
2471 * going to happen on the hardware. This would be a Bad Thing(tm).
2472 */
John Harrison75289872015-05-29 17:43:49 +01002473void __i915_add_request(struct drm_i915_gem_request *request,
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002474 struct drm_file *file,
John Harrison5b4a60c2015-05-29 17:43:34 +01002475 struct drm_i915_gem_object *obj,
2476 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002477{
John Harrison75289872015-05-29 17:43:49 +01002478 struct intel_engine_cs *ring;
2479 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002480 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002481 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002482 int ret;
2483
Oscar Mateo48e29f52014-07-24 17:04:29 +01002484 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002485 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002486
John Harrison75289872015-05-29 17:43:49 +01002487 ring = request->ring;
2488 dev_priv = ring->dev->dev_private;
2489 ringbuf = request->ringbuf;
2490
2491 WARN_ON(request != ring->outstanding_lazy_request);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002492
John Harrison29b1b412015-06-18 13:10:09 +01002493 /*
2494 * To ensure that this call will not fail, space for its emissions
2495 * should already have been reserved in the ring buffer. Let the ring
2496 * know that it is time to use that space up.
2497 */
2498 intel_ring_reserved_space_use(ringbuf);
2499
Oscar Mateo48e29f52014-07-24 17:04:29 +01002500 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002501 /*
2502 * Emit any outstanding flushes - execbuf can fail to emit the flush
2503 * after having emitted the batchbuffer command. Hence we need to fix
2504 * things up similar to emitting the lazy request. The difference here
2505 * is that the flush _must_ happen before the next request, no matter
2506 * what.
2507 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002508 if (flush_caches) {
2509 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002510 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002511 else
John Harrison4866d722015-05-29 17:43:55 +01002512 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002513 /* Not allowed to fail! */
2514 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2515 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002516
Chris Wilsona71d8d92012-02-15 11:25:36 +00002517 /* Record the position of the start of the request so that
2518 * should we detect the updated seqno part-way through the
2519 * GPU processing the request, we never over-estimate the
2520 * position of the head.
2521 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002522 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002523
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002524 if (i915.enable_execlists)
Nick Hoath72f95af2015-01-15 13:10:37 +00002525 ret = ring->emit_request(ringbuf, request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002526 else {
Oscar Mateo48e29f52014-07-24 17:04:29 +01002527 ret = ring->add_request(ring);
Michel Thierry53292cd2015-04-15 18:11:33 +01002528
2529 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002530 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002531 /* Not allowed to fail! */
2532 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002533
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002534 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002535
2536 /* Whilst this request exists, batch_obj will be on the
2537 * active_list, and so will hold the active reference. Only when this
2538 * request is retired will the the batch_obj be moved onto the
2539 * inactive_list and lose its active reference. Hence we do not need
2540 * to explicitly hold another reference here.
2541 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002542 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002543
Eric Anholt673a3942008-07-30 12:06:12 -07002544 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002545 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002546 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002547
Chris Wilsondb53a302011-02-03 11:57:46 +00002548 if (file) {
2549 struct drm_i915_file_private *file_priv = file->driver_priv;
2550
Chris Wilson1c255952010-09-26 11:03:27 +01002551 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002552 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002553 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002554 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002555 spin_unlock(&file_priv->mm.lock);
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002556
2557 request->pid = get_pid(task_pid(current));
Eric Anholtb9624422009-06-03 07:27:35 +00002558 }
Eric Anholt673a3942008-07-30 12:06:12 -07002559
John Harrison74328ee2014-11-24 18:49:38 +00002560 trace_i915_gem_request_add(request);
John Harrison6259cea2014-11-24 18:49:29 +00002561 ring->outstanding_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002562
Daniel Vetter87255482014-11-19 20:36:48 +01002563 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002564
Daniel Vetter87255482014-11-19 20:36:48 +01002565 queue_delayed_work(dev_priv->wq,
2566 &dev_priv->mm.retire_work,
2567 round_jiffies_up_relative(HZ));
2568 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002569
John Harrison29b1b412015-06-18 13:10:09 +01002570 /* Sanity check that the reserved size was large enough. */
2571 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002572}
2573
Mika Kuoppala939fd762014-01-30 19:04:44 +02002574static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002575 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002576{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002577 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002578
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002579 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2580
2581 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002582 return true;
2583
Chris Wilson676fa572014-12-24 08:13:39 -08002584 if (ctx->hang_stats.ban_period_seconds &&
2585 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002586 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002587 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002588 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002589 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2590 if (i915_stop_ring_allow_warn(dev_priv))
2591 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002592 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002593 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002594 }
2595
2596 return false;
2597}
2598
Mika Kuoppala939fd762014-01-30 19:04:44 +02002599static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002600 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002601 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002602{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002603 struct i915_ctx_hang_stats *hs;
2604
2605 if (WARN_ON(!ctx))
2606 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002607
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002608 hs = &ctx->hang_stats;
2609
2610 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002611 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002612 hs->batch_active++;
2613 hs->guilty_ts = get_seconds();
2614 } else {
2615 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002616 }
2617}
2618
John Harrisonabfe2622014-11-24 18:49:24 +00002619void i915_gem_request_free(struct kref *req_ref)
2620{
2621 struct drm_i915_gem_request *req = container_of(req_ref,
2622 typeof(*req), ref);
2623 struct intel_context *ctx = req->ctx;
2624
Thomas Daniel0794aed2014-11-25 10:39:25 +00002625 if (ctx) {
2626 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002627 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002628
Thomas Daniel0794aed2014-11-25 10:39:25 +00002629 if (ctx != ring->default_context)
2630 intel_lr_context_unpin(ring, ctx);
2631 }
John Harrisonabfe2622014-11-24 18:49:24 +00002632
Oscar Mateodcb4c122014-11-13 10:28:10 +00002633 i915_gem_context_unreference(ctx);
2634 }
John Harrisonabfe2622014-11-24 18:49:24 +00002635
Chris Wilsonefab6d82015-04-07 16:20:57 +01002636 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002637}
2638
John Harrison6689cb22015-03-19 12:30:08 +00002639int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002640 struct intel_context *ctx,
2641 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002642{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002643 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002644 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002645 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002646
John Harrison217e46b2015-05-29 17:43:29 +01002647 if (!req_out)
2648 return -EINVAL;
2649
2650 if ((*req_out = ring->outstanding_lazy_request) != NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002651 return 0;
2652
Daniel Vettereed29a52015-05-21 14:21:25 +02002653 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2654 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002655 return -ENOMEM;
2656
Daniel Vettereed29a52015-05-21 14:21:25 +02002657 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002658 if (ret)
2659 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002660
John Harrison40e895c2015-05-29 17:43:26 +01002661 kref_init(&req->ref);
2662 req->i915 = dev_priv;
Daniel Vettereed29a52015-05-21 14:21:25 +02002663 req->ring = ring;
John Harrison40e895c2015-05-29 17:43:26 +01002664 req->ctx = ctx;
2665 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002666
2667 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002668 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002669 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002670 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002671 if (ret) {
2672 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002673 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002674 }
John Harrison6689cb22015-03-19 12:30:08 +00002675
John Harrison29b1b412015-06-18 13:10:09 +01002676 /*
2677 * Reserve space in the ring buffer for all the commands required to
2678 * eventually emit this request. This is to guarantee that the
2679 * i915_add_request() call can't fail. Note that the reserve may need
2680 * to be redone if the request is not actually submitted straight
2681 * away, e.g. because a GPU scheduler has deferred it.
2682 *
2683 * Note further that this call merely notes the reserve request. A
2684 * subsequent call to *_ring_begin() is required to actually ensure
2685 * that the reservation is available. Without the begin, if the
2686 * request creator immediately submitted the request without adding
2687 * any commands to it then there might not actually be sufficient
2688 * room for the submission commands. Unfortunately, the current
2689 * *_ring_begin() implementations potentially call back here to
2690 * i915_gem_request_alloc(). Thus calling _begin() here would lead to
2691 * infinite recursion! Until that back call path is removed, it is
2692 * necessary to do a manual _begin() outside.
2693 */
2694 intel_ring_reserved_space_reserve(req->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
2695
John Harrison217e46b2015-05-29 17:43:29 +01002696 *req_out = ring->outstanding_lazy_request = req;
John Harrison6689cb22015-03-19 12:30:08 +00002697 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002698
2699err:
2700 kmem_cache_free(dev_priv->requests, req);
2701 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002702}
2703
John Harrison29b1b412015-06-18 13:10:09 +01002704void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2705{
2706 intel_ring_reserved_space_cancel(req->ringbuf);
2707
2708 i915_gem_request_unreference(req);
2709}
2710
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002711struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002712i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002713{
Chris Wilson4db080f2013-12-04 11:37:09 +00002714 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002715
Chris Wilson4db080f2013-12-04 11:37:09 +00002716 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002717 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002718 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002719
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002720 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002721 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002722
2723 return NULL;
2724}
2725
2726static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002727 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002728{
2729 struct drm_i915_gem_request *request;
2730 bool ring_hung;
2731
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002732 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002733
2734 if (request == NULL)
2735 return;
2736
2737 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2738
Mika Kuoppala939fd762014-01-30 19:04:44 +02002739 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002740
2741 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002742 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002743}
2744
2745static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002746 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002747{
Chris Wilsondfaae392010-09-22 10:31:52 +01002748 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002749 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002750
Chris Wilson05394f32010-11-08 19:18:58 +00002751 obj = list_first_entry(&ring->active_list,
2752 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002753 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002754
Chris Wilsonb4716182015-04-27 13:41:17 +01002755 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002756 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002757
2758 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002759 * Clear the execlists queue up before freeing the requests, as those
2760 * are the ones that keep the context and ringbuffer backing objects
2761 * pinned in place.
2762 */
2763 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002764 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002765
2766 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002767 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002768 execlist_link);
2769 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002770
2771 if (submit_req->ctx != ring->default_context)
2772 intel_lr_context_unpin(ring, submit_req->ctx);
2773
Nick Hoathb3a38992015-02-19 16:30:47 +00002774 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002775 }
2776
2777 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002778 * We must free the requests after all the corresponding objects have
2779 * been moved off active lists. Which is the same order as the normal
2780 * retire_requests function does. This is important if object hold
2781 * implicit references on things like e.g. ppgtt address spaces through
2782 * the request.
2783 */
2784 while (!list_empty(&ring->request_list)) {
2785 struct drm_i915_gem_request *request;
2786
2787 request = list_first_entry(&ring->request_list,
2788 struct drm_i915_gem_request,
2789 list);
2790
Chris Wilsonb4716182015-04-27 13:41:17 +01002791 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002792 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002793
John Harrison6259cea2014-11-24 18:49:29 +00002794 /* This may not have been flushed before the reset, so clean it now */
2795 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002796}
2797
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002798void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002799{
2800 struct drm_i915_private *dev_priv = dev->dev_private;
2801 int i;
2802
Daniel Vetter4b9de732011-10-09 21:52:02 +02002803 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002804 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002805
Daniel Vetter94a335d2013-07-17 14:51:28 +02002806 /*
2807 * Commit delayed tiling changes if we have an object still
2808 * attached to the fence, otherwise just clear the fence.
2809 */
2810 if (reg->obj) {
2811 i915_gem_object_update_fence(reg->obj, reg,
2812 reg->obj->tiling_mode);
2813 } else {
2814 i915_gem_write_fence(dev, i, NULL);
2815 }
Chris Wilson312817a2010-11-22 11:50:11 +00002816 }
2817}
2818
Chris Wilson069efc12010-09-30 16:53:18 +01002819void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002820{
Chris Wilsondfaae392010-09-22 10:31:52 +01002821 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002822 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002823 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002824
Chris Wilson4db080f2013-12-04 11:37:09 +00002825 /*
2826 * Before we free the objects from the requests, we need to inspect
2827 * them for finding the guilty party. As the requests only borrow
2828 * their reference to the objects, the inspection must be done first.
2829 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002830 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002831 i915_gem_reset_ring_status(dev_priv, ring);
2832
2833 for_each_ring(ring, dev_priv, i)
2834 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002835
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002836 i915_gem_context_reset(dev);
2837
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002838 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002839
2840 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002841}
2842
2843/**
2844 * This function clears the request list as sequence numbers are passed.
2845 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002846void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002847i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002848{
Chris Wilsondb53a302011-02-03 11:57:46 +00002849 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002850
Chris Wilson832a3aa2015-03-18 18:19:22 +00002851 /* Retire requests first as we use it above for the early return.
2852 * If we retire requests last, we may use a later seqno and so clear
2853 * the requests lists without clearing the active list, leading to
2854 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002855 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002856 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002857 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002858
Zou Nan hai852835f2010-05-21 09:08:56 +08002859 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002860 struct drm_i915_gem_request,
2861 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002862
John Harrison1b5a4332014-11-24 18:49:42 +00002863 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002864 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002865
Chris Wilsonb4716182015-04-27 13:41:17 +01002866 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002867 }
2868
Chris Wilson832a3aa2015-03-18 18:19:22 +00002869 /* Move any buffers on the active list that are no longer referenced
2870 * by the ringbuffer to the flushing/inactive lists as appropriate,
2871 * before we free the context associated with the requests.
2872 */
2873 while (!list_empty(&ring->active_list)) {
2874 struct drm_i915_gem_object *obj;
2875
2876 obj = list_first_entry(&ring->active_list,
2877 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002878 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002879
Chris Wilsonb4716182015-04-27 13:41:17 +01002880 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002881 break;
2882
Chris Wilsonb4716182015-04-27 13:41:17 +01002883 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002884 }
2885
John Harrison581c26e82014-11-24 18:49:39 +00002886 if (unlikely(ring->trace_irq_req &&
2887 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002888 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002889 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002890 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002891
Chris Wilsondb53a302011-02-03 11:57:46 +00002892 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002893}
2894
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002895bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002896i915_gem_retire_requests(struct drm_device *dev)
2897{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002898 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002899 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002900 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002901 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002902
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002903 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002904 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002905 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002906 if (i915.enable_execlists) {
2907 unsigned long flags;
2908
2909 spin_lock_irqsave(&ring->execlist_lock, flags);
2910 idle &= list_empty(&ring->execlist_queue);
2911 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2912
2913 intel_execlists_retire_requests(ring);
2914 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002915 }
2916
2917 if (idle)
2918 mod_delayed_work(dev_priv->wq,
2919 &dev_priv->mm.idle_work,
2920 msecs_to_jiffies(100));
2921
2922 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002923}
2924
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002925static void
Eric Anholt673a3942008-07-30 12:06:12 -07002926i915_gem_retire_work_handler(struct work_struct *work)
2927{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002928 struct drm_i915_private *dev_priv =
2929 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2930 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002931 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002932
Chris Wilson891b48c2010-09-29 12:26:37 +01002933 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002934 idle = false;
2935 if (mutex_trylock(&dev->struct_mutex)) {
2936 idle = i915_gem_retire_requests(dev);
2937 mutex_unlock(&dev->struct_mutex);
2938 }
2939 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002940 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2941 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002942}
Chris Wilson891b48c2010-09-29 12:26:37 +01002943
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002944static void
2945i915_gem_idle_work_handler(struct work_struct *work)
2946{
2947 struct drm_i915_private *dev_priv =
2948 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002949 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002950 struct intel_engine_cs *ring;
2951 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002952
Chris Wilson423795c2015-04-07 16:21:08 +01002953 for_each_ring(ring, dev_priv, i)
2954 if (!list_empty(&ring->request_list))
2955 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002956
Chris Wilson35c94182015-04-07 16:20:37 +01002957 intel_mark_idle(dev);
2958
2959 if (mutex_trylock(&dev->struct_mutex)) {
2960 struct intel_engine_cs *ring;
2961 int i;
2962
2963 for_each_ring(ring, dev_priv, i)
2964 i915_gem_batch_pool_fini(&ring->batch_pool);
2965
2966 mutex_unlock(&dev->struct_mutex);
2967 }
Eric Anholt673a3942008-07-30 12:06:12 -07002968}
2969
Ben Widawsky5816d642012-04-11 11:18:19 -07002970/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002971 * Ensures that an object will eventually get non-busy by flushing any required
2972 * write domains, emitting any outstanding lazy request and retiring and
2973 * completed requests.
2974 */
2975static int
2976i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2977{
Chris Wilsonb4716182015-04-27 13:41:17 +01002978 int ret, i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002979
Chris Wilsonb4716182015-04-27 13:41:17 +01002980 if (!obj->active)
2981 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002982
Chris Wilsonb4716182015-04-27 13:41:17 +01002983 for (i = 0; i < I915_NUM_RINGS; i++) {
2984 struct drm_i915_gem_request *req;
2985
2986 req = obj->last_read_req[i];
2987 if (req == NULL)
2988 continue;
2989
2990 if (list_empty(&req->list))
2991 goto retire;
2992
2993 ret = i915_gem_check_olr(req);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002994 if (ret)
2995 return ret;
2996
Chris Wilsonb4716182015-04-27 13:41:17 +01002997 if (i915_gem_request_completed(req, true)) {
2998 __i915_gem_request_retire__upto(req);
2999retire:
3000 i915_gem_object_retire__read(obj, i);
3001 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003002 }
3003
3004 return 0;
3005}
3006
3007/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003008 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
3009 * @DRM_IOCTL_ARGS: standard ioctl arguments
3010 *
3011 * Returns 0 if successful, else an error is returned with the remaining time in
3012 * the timeout parameter.
3013 * -ETIME: object is still busy after timeout
3014 * -ERESTARTSYS: signal interrupted the wait
3015 * -ENONENT: object doesn't exist
3016 * Also possible, but rare:
3017 * -EAGAIN: GPU wedged
3018 * -ENOMEM: damn
3019 * -ENODEV: Internal IRQ fail
3020 * -E?: The add request failed
3021 *
3022 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3023 * non-zero timeout parameter the wait ioctl will wait for the given number of
3024 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3025 * without holding struct_mutex the object may become re-busied before this
3026 * function completes. A similar but shorter * race condition exists in the busy
3027 * ioctl
3028 */
3029int
3030i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3031{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003032 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003033 struct drm_i915_gem_wait *args = data;
3034 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01003035 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003036 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003037 int i, n = 0;
3038 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003039
Daniel Vetter11b5d512014-09-29 15:31:26 +02003040 if (args->flags != 0)
3041 return -EINVAL;
3042
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003043 ret = i915_mutex_lock_interruptible(dev);
3044 if (ret)
3045 return ret;
3046
3047 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3048 if (&obj->base == NULL) {
3049 mutex_unlock(&dev->struct_mutex);
3050 return -ENOENT;
3051 }
3052
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003053 /* Need to make sure the object gets inactive eventually. */
3054 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003055 if (ret)
3056 goto out;
3057
Chris Wilsonb4716182015-04-27 13:41:17 +01003058 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003059 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003060
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003061 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003062 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003063 */
Chris Wilson762e4582015-03-04 18:09:26 +00003064 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003065 ret = -ETIME;
3066 goto out;
3067 }
3068
3069 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003070 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003071
3072 for (i = 0; i < I915_NUM_RINGS; i++) {
3073 if (obj->last_read_req[i] == NULL)
3074 continue;
3075
3076 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3077 }
3078
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003079 mutex_unlock(&dev->struct_mutex);
3080
Chris Wilsonb4716182015-04-27 13:41:17 +01003081 for (i = 0; i < n; i++) {
3082 if (ret == 0)
3083 ret = __i915_wait_request(req[i], reset_counter, true,
3084 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
3085 file->driver_priv);
3086 i915_gem_request_unreference__unlocked(req[i]);
3087 }
John Harrisonff865882014-11-24 18:49:28 +00003088 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003089
3090out:
3091 drm_gem_object_unreference(&obj->base);
3092 mutex_unlock(&dev->struct_mutex);
3093 return ret;
3094}
3095
Chris Wilsonb4716182015-04-27 13:41:17 +01003096static int
3097__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3098 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003099 struct drm_i915_gem_request *from_req,
3100 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003101{
3102 struct intel_engine_cs *from;
3103 int ret;
3104
John Harrison91af1272015-06-18 13:14:56 +01003105 from = i915_gem_request_get_ring(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003106 if (to == from)
3107 return 0;
3108
John Harrison91af1272015-06-18 13:14:56 +01003109 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003110 return 0;
3111
John Harrison91af1272015-06-18 13:14:56 +01003112 ret = i915_gem_check_olr(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003113 if (ret)
3114 return ret;
3115
3116 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003117 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003118 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003119 atomic_read(&i915->gpu_error.reset_counter),
3120 i915->mm.interruptible,
3121 NULL,
3122 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003123 if (ret)
3124 return ret;
3125
John Harrison91af1272015-06-18 13:14:56 +01003126 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003127 } else {
3128 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003129 u32 seqno = i915_gem_request_get_seqno(from_req);
3130
3131 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003132
3133 if (seqno <= from->semaphore.sync_seqno[idx])
3134 return 0;
3135
John Harrison91af1272015-06-18 13:14:56 +01003136 if (*to_req == NULL) {
3137 ret = i915_gem_request_alloc(to, to->default_context, to_req);
3138 if (ret)
3139 return ret;
3140 }
3141
3142 trace_i915_gem_ring_sync_to(from, to, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003143 ret = to->semaphore.sync_to(to, from, seqno);
3144 if (ret)
3145 return ret;
3146
3147 /* We use last_read_req because sync_to()
3148 * might have just caused seqno wrap under
3149 * the radar.
3150 */
3151 from->semaphore.sync_seqno[idx] =
3152 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3153 }
3154
3155 return 0;
3156}
3157
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003158/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003159 * i915_gem_object_sync - sync an object to a ring.
3160 *
3161 * @obj: object which may be in use on another ring.
3162 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003163 * @to_req: request we wish to use the object for. See below.
3164 * This will be allocated and returned if a request is
3165 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003166 *
3167 * This code is meant to abstract object synchronization with the GPU.
3168 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003169 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003170 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003171 * into a buffer at any time, but multiple readers. To ensure each has
3172 * a coherent view of memory, we must:
3173 *
3174 * - If there is an outstanding write request to the object, the new
3175 * request must wait for it to complete (either CPU or in hw, requests
3176 * on the same ring will be naturally ordered).
3177 *
3178 * - If we are a write request (pending_write_domain is set), the new
3179 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003180 *
John Harrison91af1272015-06-18 13:14:56 +01003181 * For CPU synchronisation (NULL to) no request is required. For syncing with
3182 * rings to_req must be non-NULL. However, a request does not have to be
3183 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3184 * request will be allocated automatically and returned through *to_req. Note
3185 * that it is not guaranteed that commands will be emitted (because the system
3186 * might already be idle). Hence there is no need to create a request that
3187 * might never have any work submitted. Note further that if a request is
3188 * returned in *to_req, it is the responsibility of the caller to submit
3189 * that request (after potentially adding more work to it).
3190 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003191 * Returns 0 if successful, else propagates up the lower layer error.
3192 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003193int
3194i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003195 struct intel_engine_cs *to,
3196 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003197{
Chris Wilsonb4716182015-04-27 13:41:17 +01003198 const bool readonly = obj->base.pending_write_domain == 0;
3199 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3200 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003201
Chris Wilsonb4716182015-04-27 13:41:17 +01003202 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003203 return 0;
3204
Chris Wilsonb4716182015-04-27 13:41:17 +01003205 if (to == NULL)
3206 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003207
Chris Wilsonb4716182015-04-27 13:41:17 +01003208 n = 0;
3209 if (readonly) {
3210 if (obj->last_write_req)
3211 req[n++] = obj->last_write_req;
3212 } else {
3213 for (i = 0; i < I915_NUM_RINGS; i++)
3214 if (obj->last_read_req[i])
3215 req[n++] = obj->last_read_req[i];
3216 }
3217 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003218 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003219 if (ret)
3220 return ret;
3221 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003222
Chris Wilsonb4716182015-04-27 13:41:17 +01003223 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003224}
3225
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003226static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3227{
3228 u32 old_write_domain, old_read_domains;
3229
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003230 /* Force a pagefault for domain tracking on next user access */
3231 i915_gem_release_mmap(obj);
3232
Keith Packardb97c3d92011-06-24 21:02:59 -07003233 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3234 return;
3235
Chris Wilson97c809fd2012-10-09 19:24:38 +01003236 /* Wait for any direct GTT access to complete */
3237 mb();
3238
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003239 old_read_domains = obj->base.read_domains;
3240 old_write_domain = obj->base.write_domain;
3241
3242 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3243 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3244
3245 trace_i915_gem_object_change_domain(obj,
3246 old_read_domains,
3247 old_write_domain);
3248}
3249
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003250int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003251{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003252 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003253 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003254 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003255
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003256 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003257 return 0;
3258
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003259 if (!drm_mm_node_allocated(&vma->node)) {
3260 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003261 return 0;
3262 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003263
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003264 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003265 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003266
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003267 BUG_ON(obj->pages == NULL);
3268
Chris Wilson2e2f3512015-04-27 13:41:14 +01003269 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilson1488fc02012-04-24 15:47:31 +01003270 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003271 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003272 /* Continue on if we fail due to EIO, the GPU is hung so we
3273 * should be safe and we need to cleanup or else we might
3274 * cause memory corruption through use-after-free.
3275 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003276
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003277 if (i915_is_ggtt(vma->vm) &&
3278 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003279 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003280
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003281 /* release the fence reg _after_ flushing */
3282 ret = i915_gem_object_put_fence(obj);
3283 if (ret)
3284 return ret;
3285 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003286
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003287 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003288
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003289 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003290 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003291
Chris Wilson64bf9302014-02-25 14:23:28 +00003292 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003293 if (i915_is_ggtt(vma->vm)) {
3294 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3295 obj->map_and_fenceable = false;
3296 } else if (vma->ggtt_view.pages) {
3297 sg_free_table(vma->ggtt_view.pages);
3298 kfree(vma->ggtt_view.pages);
3299 vma->ggtt_view.pages = NULL;
3300 }
3301 }
Eric Anholt673a3942008-07-30 12:06:12 -07003302
Ben Widawsky2f633152013-07-17 12:19:03 -07003303 drm_mm_remove_node(&vma->node);
3304 i915_gem_vma_destroy(vma);
3305
3306 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003307 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003308 if (list_empty(&obj->vma_list)) {
3309 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003310 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003311 }
Eric Anholt673a3942008-07-30 12:06:12 -07003312
Chris Wilson70903c32013-12-04 09:59:09 +00003313 /* And finally now the object is completely decoupled from this vma,
3314 * we can drop its hold on the backing storage and allow it to be
3315 * reaped by the shrinker.
3316 */
3317 i915_gem_object_unpin_pages(obj);
3318
Chris Wilson88241782011-01-07 17:09:48 +00003319 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003320}
3321
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003322int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003323{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003324 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003325 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003326 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003327
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003328 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003329 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003330 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003331 struct drm_i915_gem_request *req;
3332
3333 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003334 if (ret)
3335 return ret;
John Harrison73cfa862015-05-29 17:43:35 +01003336
John Harrisonba01cc92015-05-29 17:43:41 +01003337 ret = i915_switch_context(req);
John Harrison73cfa862015-05-29 17:43:35 +01003338 if (ret) {
3339 i915_gem_request_cancel(req);
3340 return ret;
3341 }
3342
John Harrison75289872015-05-29 17:43:49 +01003343 i915_add_request_no_flush(req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003344 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003345
John Harrison73cfa862015-05-29 17:43:35 +01003346 WARN_ON(ring->outstanding_lazy_request);
3347
Chris Wilson3e960502012-11-27 16:22:54 +00003348 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003349 if (ret)
3350 return ret;
3351 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003352
Chris Wilsonb4716182015-04-27 13:41:17 +01003353 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003354 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003355}
3356
Chris Wilson9ce079e2012-04-17 15:31:30 +01003357static void i965_write_fence_reg(struct drm_device *dev, int reg,
3358 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003359{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003360 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003361 int fence_reg;
3362 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003363
Imre Deak56c844e2013-01-07 21:47:34 +02003364 if (INTEL_INFO(dev)->gen >= 6) {
3365 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3366 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3367 } else {
3368 fence_reg = FENCE_REG_965_0;
3369 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3370 }
3371
Chris Wilsond18b9612013-07-10 13:36:23 +01003372 fence_reg += reg * 8;
3373
3374 /* To w/a incoherency with non-atomic 64-bit register updates,
3375 * we split the 64-bit update into two 32-bit writes. In order
3376 * for a partial fence not to be evaluated between writes, we
3377 * precede the update with write to turn off the fence register,
3378 * and only enable the fence as the last step.
3379 *
3380 * For extra levels of paranoia, we make sure each step lands
3381 * before applying the next step.
3382 */
3383 I915_WRITE(fence_reg, 0);
3384 POSTING_READ(fence_reg);
3385
Chris Wilson9ce079e2012-04-17 15:31:30 +01003386 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003387 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003388 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003389
Bob Paauweaf1a7302014-12-18 09:51:26 -08003390 /* Adjust fence size to match tiled area */
3391 if (obj->tiling_mode != I915_TILING_NONE) {
3392 uint32_t row_size = obj->stride *
3393 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3394 size = (size / row_size) * row_size;
3395 }
3396
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003397 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003398 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003399 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003400 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003401 if (obj->tiling_mode == I915_TILING_Y)
3402 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3403 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003404
Chris Wilsond18b9612013-07-10 13:36:23 +01003405 I915_WRITE(fence_reg + 4, val >> 32);
3406 POSTING_READ(fence_reg + 4);
3407
3408 I915_WRITE(fence_reg + 0, val);
3409 POSTING_READ(fence_reg);
3410 } else {
3411 I915_WRITE(fence_reg + 4, 0);
3412 POSTING_READ(fence_reg + 4);
3413 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003414}
3415
Chris Wilson9ce079e2012-04-17 15:31:30 +01003416static void i915_write_fence_reg(struct drm_device *dev, int reg,
3417 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003418{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003419 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003420 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003421
Chris Wilson9ce079e2012-04-17 15:31:30 +01003422 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003423 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003424 int pitch_val;
3425 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003426
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003427 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003428 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003429 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3430 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3431 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003432
3433 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3434 tile_width = 128;
3435 else
3436 tile_width = 512;
3437
3438 /* Note: pitch better be a power of two tile widths */
3439 pitch_val = obj->stride / tile_width;
3440 pitch_val = ffs(pitch_val) - 1;
3441
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003442 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003443 if (obj->tiling_mode == I915_TILING_Y)
3444 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3445 val |= I915_FENCE_SIZE_BITS(size);
3446 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3447 val |= I830_FENCE_REG_VALID;
3448 } else
3449 val = 0;
3450
3451 if (reg < 8)
3452 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003453 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003454 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003455
Chris Wilson9ce079e2012-04-17 15:31:30 +01003456 I915_WRITE(reg, val);
3457 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003458}
3459
Chris Wilson9ce079e2012-04-17 15:31:30 +01003460static void i830_write_fence_reg(struct drm_device *dev, int reg,
3461 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003462{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003463 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003464 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003465
Chris Wilson9ce079e2012-04-17 15:31:30 +01003466 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003467 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003468 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003469
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003470 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003471 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003472 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3473 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3474 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003475
Chris Wilson9ce079e2012-04-17 15:31:30 +01003476 pitch_val = obj->stride / 128;
3477 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003478
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003479 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003480 if (obj->tiling_mode == I915_TILING_Y)
3481 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3482 val |= I830_FENCE_SIZE_BITS(size);
3483 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3484 val |= I830_FENCE_REG_VALID;
3485 } else
3486 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003487
Chris Wilson9ce079e2012-04-17 15:31:30 +01003488 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3489 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3490}
3491
Chris Wilsond0a57782012-10-09 19:24:37 +01003492inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3493{
3494 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3495}
3496
Chris Wilson9ce079e2012-04-17 15:31:30 +01003497static void i915_gem_write_fence(struct drm_device *dev, int reg,
3498 struct drm_i915_gem_object *obj)
3499{
Chris Wilsond0a57782012-10-09 19:24:37 +01003500 struct drm_i915_private *dev_priv = dev->dev_private;
3501
3502 /* Ensure that all CPU reads are completed before installing a fence
3503 * and all writes before removing the fence.
3504 */
3505 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3506 mb();
3507
Daniel Vetter94a335d2013-07-17 14:51:28 +02003508 WARN(obj && (!obj->stride || !obj->tiling_mode),
3509 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3510 obj->stride, obj->tiling_mode);
3511
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003512 if (IS_GEN2(dev))
3513 i830_write_fence_reg(dev, reg, obj);
3514 else if (IS_GEN3(dev))
3515 i915_write_fence_reg(dev, reg, obj);
3516 else if (INTEL_INFO(dev)->gen >= 4)
3517 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003518
3519 /* And similarly be paranoid that no direct access to this region
3520 * is reordered to before the fence is installed.
3521 */
3522 if (i915_gem_object_needs_mb(obj))
3523 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003524}
3525
Chris Wilson61050802012-04-17 15:31:31 +01003526static inline int fence_number(struct drm_i915_private *dev_priv,
3527 struct drm_i915_fence_reg *fence)
3528{
3529 return fence - dev_priv->fence_regs;
3530}
3531
3532static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3533 struct drm_i915_fence_reg *fence,
3534 bool enable)
3535{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003536 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003537 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003538
Chris Wilson46a0b632013-07-10 13:36:24 +01003539 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003540
3541 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003542 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003543 fence->obj = obj;
3544 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3545 } else {
3546 obj->fence_reg = I915_FENCE_REG_NONE;
3547 fence->obj = NULL;
3548 list_del_init(&fence->lru_list);
3549 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003550 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003551}
3552
Chris Wilsond9e86c02010-11-10 16:40:20 +00003553static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003554i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003555{
John Harrison97b2a6a2014-11-24 18:49:26 +00003556 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003557 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003558 if (ret)
3559 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003560
John Harrison97b2a6a2014-11-24 18:49:26 +00003561 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003562 }
3563
3564 return 0;
3565}
3566
3567int
3568i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3569{
Chris Wilson61050802012-04-17 15:31:31 +01003570 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003571 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003572 int ret;
3573
Chris Wilsond0a57782012-10-09 19:24:37 +01003574 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003575 if (ret)
3576 return ret;
3577
Chris Wilson61050802012-04-17 15:31:31 +01003578 if (obj->fence_reg == I915_FENCE_REG_NONE)
3579 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003580
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003581 fence = &dev_priv->fence_regs[obj->fence_reg];
3582
Daniel Vetteraff10b302014-02-14 14:06:05 +01003583 if (WARN_ON(fence->pin_count))
3584 return -EBUSY;
3585
Chris Wilson61050802012-04-17 15:31:31 +01003586 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003587 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003588
3589 return 0;
3590}
3591
3592static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003593i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003594{
Daniel Vetterae3db242010-02-19 11:51:58 +01003595 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003596 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003597 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003598
3599 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003600 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003601 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3602 reg = &dev_priv->fence_regs[i];
3603 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003604 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003605
Chris Wilson1690e1e2011-12-14 13:57:08 +01003606 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003607 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003608 }
3609
Chris Wilsond9e86c02010-11-10 16:40:20 +00003610 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003611 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003612
3613 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003614 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003615 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003616 continue;
3617
Chris Wilson8fe301a2012-04-17 15:31:28 +01003618 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003619 }
3620
Chris Wilson5dce5b932014-01-20 10:17:36 +00003621deadlock:
3622 /* Wait for completion of pending flips which consume fences */
3623 if (intel_has_pending_fb_unpin(dev))
3624 return ERR_PTR(-EAGAIN);
3625
3626 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003627}
3628
Jesse Barnesde151cf2008-11-12 10:03:55 -08003629/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003630 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003631 * @obj: object to map through a fence reg
3632 *
3633 * When mapping objects through the GTT, userspace wants to be able to write
3634 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003635 * This function walks the fence regs looking for a free one for @obj,
3636 * stealing one if it can't find any.
3637 *
3638 * It then sets up the reg based on the object's properties: address, pitch
3639 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003640 *
3641 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003642 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003643int
Chris Wilson06d98132012-04-17 15:31:24 +01003644i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003645{
Chris Wilson05394f32010-11-08 19:18:58 +00003646 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003647 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003648 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003649 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003650 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003651
Chris Wilson14415742012-04-17 15:31:33 +01003652 /* Have we updated the tiling parameters upon the object and so
3653 * will need to serialise the write to the associated fence register?
3654 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003655 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003656 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003657 if (ret)
3658 return ret;
3659 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003660
Chris Wilsond9e86c02010-11-10 16:40:20 +00003661 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003662 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3663 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003664 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003665 list_move_tail(&reg->lru_list,
3666 &dev_priv->mm.fence_list);
3667 return 0;
3668 }
3669 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003670 if (WARN_ON(!obj->map_and_fenceable))
3671 return -EINVAL;
3672
Chris Wilson14415742012-04-17 15:31:33 +01003673 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003674 if (IS_ERR(reg))
3675 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003676
Chris Wilson14415742012-04-17 15:31:33 +01003677 if (reg->obj) {
3678 struct drm_i915_gem_object *old = reg->obj;
3679
Chris Wilsond0a57782012-10-09 19:24:37 +01003680 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003681 if (ret)
3682 return ret;
3683
Chris Wilson14415742012-04-17 15:31:33 +01003684 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003685 }
Chris Wilson14415742012-04-17 15:31:33 +01003686 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003687 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003688
Chris Wilson14415742012-04-17 15:31:33 +01003689 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003690
Chris Wilson9ce079e2012-04-17 15:31:30 +01003691 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003692}
3693
Chris Wilson4144f9b2014-09-11 08:43:48 +01003694static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003695 unsigned long cache_level)
3696{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003697 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003698 struct drm_mm_node *other;
3699
Chris Wilson4144f9b2014-09-11 08:43:48 +01003700 /*
3701 * On some machines we have to be careful when putting differing types
3702 * of snoopable memory together to avoid the prefetcher crossing memory
3703 * domains and dying. During vm initialisation, we decide whether or not
3704 * these constraints apply and set the drm_mm.color_adjust
3705 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003706 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003707 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003708 return true;
3709
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003710 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003711 return true;
3712
3713 if (list_empty(&gtt_space->node_list))
3714 return true;
3715
3716 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3717 if (other->allocated && !other->hole_follows && other->color != cache_level)
3718 return false;
3719
3720 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3721 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3722 return false;
3723
3724 return true;
3725}
3726
Jesse Barnesde151cf2008-11-12 10:03:55 -08003727/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003728 * Finds free space in the GTT aperture and binds the object or a view of it
3729 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003730 */
Daniel Vetter262de142014-02-14 14:01:20 +01003731static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003732i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3733 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003734 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003735 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003736 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003737{
Chris Wilson05394f32010-11-08 19:18:58 +00003738 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003739 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003740 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003741 unsigned long start =
3742 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3743 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003744 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003745 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003746 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003747
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003748 if (i915_is_ggtt(vm)) {
3749 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003750
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003751 if (WARN_ON(!ggtt_view))
3752 return ERR_PTR(-EINVAL);
3753
3754 view_size = i915_ggtt_view_size(obj, ggtt_view);
3755
3756 fence_size = i915_gem_get_gtt_size(dev,
3757 view_size,
3758 obj->tiling_mode);
3759 fence_alignment = i915_gem_get_gtt_alignment(dev,
3760 view_size,
3761 obj->tiling_mode,
3762 true);
3763 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3764 view_size,
3765 obj->tiling_mode,
3766 false);
3767 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3768 } else {
3769 fence_size = i915_gem_get_gtt_size(dev,
3770 obj->base.size,
3771 obj->tiling_mode);
3772 fence_alignment = i915_gem_get_gtt_alignment(dev,
3773 obj->base.size,
3774 obj->tiling_mode,
3775 true);
3776 unfenced_alignment =
3777 i915_gem_get_gtt_alignment(dev,
3778 obj->base.size,
3779 obj->tiling_mode,
3780 false);
3781 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3782 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003783
Eric Anholt673a3942008-07-30 12:06:12 -07003784 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003785 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003786 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003787 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003788 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3789 ggtt_view ? ggtt_view->type : 0,
3790 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003791 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003792 }
3793
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003794 /* If binding the object/GGTT view requires more space than the entire
3795 * aperture has, reject it early before evicting everything in a vain
3796 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003797 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003798 if (size > end) {
3799 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%u > %s aperture=%lu\n",
3800 ggtt_view ? ggtt_view->type : 0,
3801 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003802 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003803 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003804 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003805 }
3806
Chris Wilson37e680a2012-06-07 15:38:42 +01003807 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003808 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003809 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003810
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003811 i915_gem_object_pin_pages(obj);
3812
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003813 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3814 i915_gem_obj_lookup_or_create_vma(obj, vm);
3815
Daniel Vetter262de142014-02-14 14:01:20 +01003816 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003817 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003818
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003819search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003820 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003821 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003822 obj->cache_level,
3823 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003824 DRM_MM_SEARCH_DEFAULT,
3825 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003826 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003827 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003828 obj->cache_level,
3829 start, end,
3830 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003831 if (ret == 0)
3832 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003833
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003834 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003835 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003836 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003837 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003838 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003839 }
3840
Daniel Vetter74163902012-02-15 23:50:21 +01003841 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003842 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003843 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003844
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003845 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003846 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003847 if (ret)
3848 goto err_finish_gtt;
3849
Ben Widawsky35c20a62013-05-31 11:28:48 -07003850 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003851 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003852
Daniel Vetter262de142014-02-14 14:01:20 +01003853 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003854
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003855err_finish_gtt:
3856 i915_gem_gtt_finish_object(obj);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003857err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003858 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003859err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003860 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003861 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003862err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003863 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003864 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003865}
3866
Chris Wilson000433b2013-08-08 14:41:09 +01003867bool
Chris Wilson2c225692013-08-09 12:26:45 +01003868i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3869 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003870{
Eric Anholt673a3942008-07-30 12:06:12 -07003871 /* If we don't have a page list set up, then we're not pinned
3872 * to GPU, and we can ignore the cache flush because it'll happen
3873 * again at bind time.
3874 */
Chris Wilson05394f32010-11-08 19:18:58 +00003875 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003876 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003877
Imre Deak769ce462013-02-13 21:56:05 +02003878 /*
3879 * Stolen memory is always coherent with the GPU as it is explicitly
3880 * marked as wc by the system, or the system is cache-coherent.
3881 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003882 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003883 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003884
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003885 /* If the GPU is snooping the contents of the CPU cache,
3886 * we do not need to manually clear the CPU cache lines. However,
3887 * the caches are only snooped when the render cache is
3888 * flushed/invalidated. As we always have to emit invalidations
3889 * and flushes when moving into and out of the RENDER domain, correct
3890 * snooping behaviour occurs naturally as the result of our domain
3891 * tracking.
3892 */
Chris Wilson0f719792015-01-13 13:32:52 +00003893 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3894 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003895 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003896 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003897
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003898 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003899 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003900 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003901
3902 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003903}
3904
3905/** Flushes the GTT write domain for the object if it's dirty. */
3906static void
Chris Wilson05394f32010-11-08 19:18:58 +00003907i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003908{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003909 uint32_t old_write_domain;
3910
Chris Wilson05394f32010-11-08 19:18:58 +00003911 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003912 return;
3913
Chris Wilson63256ec2011-01-04 18:42:07 +00003914 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003915 * to it immediately go to main memory as far as we know, so there's
3916 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003917 *
3918 * However, we do have to enforce the order so that all writes through
3919 * the GTT land before any writes to the device, such as updates to
3920 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003921 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003922 wmb();
3923
Chris Wilson05394f32010-11-08 19:18:58 +00003924 old_write_domain = obj->base.write_domain;
3925 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003926
Daniel Vetterf99d7062014-06-19 16:01:59 +02003927 intel_fb_obj_flush(obj, false);
3928
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003929 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003930 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003931 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003932}
3933
3934/** Flushes the CPU write domain for the object if it's dirty. */
3935static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003936i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003937{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003938 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003939
Chris Wilson05394f32010-11-08 19:18:58 +00003940 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003941 return;
3942
Daniel Vettere62b59e2015-01-21 14:53:48 +01003943 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003944 i915_gem_chipset_flush(obj->base.dev);
3945
Chris Wilson05394f32010-11-08 19:18:58 +00003946 old_write_domain = obj->base.write_domain;
3947 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003948
Daniel Vetterf99d7062014-06-19 16:01:59 +02003949 intel_fb_obj_flush(obj, false);
3950
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003951 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003952 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003953 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003954}
3955
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003956/**
3957 * Moves a single object to the GTT read, and possibly write domain.
3958 *
3959 * This function returns when the move is complete, including waiting on
3960 * flushes to occur.
3961 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003962int
Chris Wilson20217462010-11-23 15:26:33 +00003963i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003964{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003965 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303966 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003967 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003968
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003969 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3970 return 0;
3971
Chris Wilson0201f1e2012-07-20 12:41:01 +01003972 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003973 if (ret)
3974 return ret;
3975
Chris Wilson43566de2015-01-02 16:29:29 +05303976 /* Flush and acquire obj->pages so that we are coherent through
3977 * direct access in memory with previous cached writes through
3978 * shmemfs and that our cache domain tracking remains valid.
3979 * For example, if the obj->filp was moved to swap without us
3980 * being notified and releasing the pages, we would mistakenly
3981 * continue to assume that the obj remained out of the CPU cached
3982 * domain.
3983 */
3984 ret = i915_gem_object_get_pages(obj);
3985 if (ret)
3986 return ret;
3987
Daniel Vettere62b59e2015-01-21 14:53:48 +01003988 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003989
Chris Wilsond0a57782012-10-09 19:24:37 +01003990 /* Serialise direct access to this object with the barriers for
3991 * coherent writes from the GPU, by effectively invalidating the
3992 * GTT domain upon first access.
3993 */
3994 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3995 mb();
3996
Chris Wilson05394f32010-11-08 19:18:58 +00003997 old_write_domain = obj->base.write_domain;
3998 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003999
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004000 /* It should now be out of any other write domains, and we can update
4001 * the domain values for our changes.
4002 */
Chris Wilson05394f32010-11-08 19:18:58 +00004003 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
4004 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08004005 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004006 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
4007 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
4008 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08004009 }
4010
Daniel Vetterf99d7062014-06-19 16:01:59 +02004011 if (write)
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07004012 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004013
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004014 trace_i915_gem_object_change_domain(obj,
4015 old_read_domains,
4016 old_write_domain);
4017
Chris Wilson8325a092012-04-24 15:52:35 +01004018 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05304019 vma = i915_gem_obj_to_ggtt(obj);
4020 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01004021 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05304022 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01004023
Eric Anholte47c68e2008-11-14 13:35:19 -08004024 return 0;
4025}
4026
Chris Wilsone4ffd172011-04-04 09:44:39 +01004027int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
4028 enum i915_cache_level cache_level)
4029{
Daniel Vetter7bddb012012-02-09 17:15:47 +01004030 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00004031 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004032 int ret;
4033
4034 if (obj->cache_level == cache_level)
4035 return 0;
4036
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004037 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01004038 DRM_DEBUG("can not change the cache level of pinned objects\n");
4039 return -EBUSY;
4040 }
4041
Chris Wilsondf6f7832014-03-21 07:40:56 +00004042 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01004043 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004044 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004045 if (ret)
4046 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004047 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01004048 }
4049
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004050 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson2e2f3512015-04-27 13:41:14 +01004051 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004052 if (ret)
4053 return ret;
4054
4055 i915_gem_object_finish_gtt(obj);
4056
4057 /* Before SandyBridge, you could not use tiling or fence
4058 * registers with snooped memory, so relinquish any fences
4059 * currently pointing to our region in the aperture.
4060 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01004061 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01004062 ret = i915_gem_object_put_fence(obj);
4063 if (ret)
4064 return ret;
4065 }
4066
Ben Widawsky6f65e292013-12-06 14:10:56 -08004067 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004068 if (drm_mm_node_allocated(&vma->node)) {
4069 ret = i915_vma_bind(vma, cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -07004070 PIN_UPDATE);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004071 if (ret)
4072 return ret;
4073 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004074 }
4075
Chris Wilson2c225692013-08-09 12:26:45 +01004076 list_for_each_entry(vma, &obj->vma_list, vma_link)
4077 vma->node.color = cache_level;
4078 obj->cache_level = cache_level;
4079
Chris Wilson0f719792015-01-13 13:32:52 +00004080 if (obj->cache_dirty &&
4081 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
4082 cpu_write_needs_clflush(obj)) {
4083 if (i915_gem_clflush_object(obj, true))
4084 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004085 }
4086
Chris Wilsone4ffd172011-04-04 09:44:39 +01004087 return 0;
4088}
4089
Ben Widawsky199adf42012-09-21 17:01:20 -07004090int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4091 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004092{
Ben Widawsky199adf42012-09-21 17:01:20 -07004093 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004094 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004095
4096 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004097 if (&obj->base == NULL)
4098 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004099
Chris Wilson651d7942013-08-08 14:41:10 +01004100 switch (obj->cache_level) {
4101 case I915_CACHE_LLC:
4102 case I915_CACHE_L3_LLC:
4103 args->caching = I915_CACHING_CACHED;
4104 break;
4105
Chris Wilson4257d3b2013-08-08 14:41:11 +01004106 case I915_CACHE_WT:
4107 args->caching = I915_CACHING_DISPLAY;
4108 break;
4109
Chris Wilson651d7942013-08-08 14:41:10 +01004110 default:
4111 args->caching = I915_CACHING_NONE;
4112 break;
4113 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004114
Chris Wilson432be692015-05-07 12:14:55 +01004115 drm_gem_object_unreference_unlocked(&obj->base);
4116 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004117}
4118
Ben Widawsky199adf42012-09-21 17:01:20 -07004119int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4120 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004121{
Ben Widawsky199adf42012-09-21 17:01:20 -07004122 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004123 struct drm_i915_gem_object *obj;
4124 enum i915_cache_level level;
4125 int ret;
4126
Ben Widawsky199adf42012-09-21 17:01:20 -07004127 switch (args->caching) {
4128 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004129 level = I915_CACHE_NONE;
4130 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004131 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004132 level = I915_CACHE_LLC;
4133 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004134 case I915_CACHING_DISPLAY:
4135 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4136 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004137 default:
4138 return -EINVAL;
4139 }
4140
Ben Widawsky3bc29132012-09-26 16:15:20 -07004141 ret = i915_mutex_lock_interruptible(dev);
4142 if (ret)
4143 return ret;
4144
Chris Wilsone6994ae2012-07-10 10:27:08 +01004145 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4146 if (&obj->base == NULL) {
4147 ret = -ENOENT;
4148 goto unlock;
4149 }
4150
4151 ret = i915_gem_object_set_cache_level(obj, level);
4152
4153 drm_gem_object_unreference(&obj->base);
4154unlock:
4155 mutex_unlock(&dev->struct_mutex);
4156 return ret;
4157}
4158
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004159/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004160 * Prepare buffer for display plane (scanout, cursors, etc).
4161 * Can be called from an uninterruptible phase (modesetting) and allows
4162 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004163 */
4164int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004165i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4166 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004167 struct intel_engine_cs *pipelined,
John Harrison91af1272015-06-18 13:14:56 +01004168 struct drm_i915_gem_request **pipelined_request,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004169 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004170{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004171 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004172 int ret;
4173
John Harrison91af1272015-06-18 13:14:56 +01004174 ret = i915_gem_object_sync(obj, pipelined, pipelined_request);
Chris Wilsonb4716182015-04-27 13:41:17 +01004175 if (ret)
4176 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004177
Chris Wilsoncc98b412013-08-09 12:25:09 +01004178 /* Mark the pin_display early so that we account for the
4179 * display coherency whilst setting up the cache domains.
4180 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004181 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004182
Eric Anholta7ef0642011-03-29 16:59:54 -07004183 /* The display engine is not coherent with the LLC cache on gen6. As
4184 * a result, we make sure that the pinning that is about to occur is
4185 * done with uncached PTEs. This is lowest common denominator for all
4186 * chipsets.
4187 *
4188 * However for gen6+, we could do better by using the GFDT bit instead
4189 * of uncaching, which would allow us to flush all the LLC-cached data
4190 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4191 */
Chris Wilson651d7942013-08-08 14:41:10 +01004192 ret = i915_gem_object_set_cache_level(obj,
4193 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004194 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004195 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004196
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004197 /* As the user may map the buffer once pinned in the display plane
4198 * (e.g. libkms for the bootup splash), we have to ensure that we
4199 * always use map_and_fenceable for all scanout buffers.
4200 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004201 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4202 view->type == I915_GGTT_VIEW_NORMAL ?
4203 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004204 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004205 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004206
Daniel Vettere62b59e2015-01-21 14:53:48 +01004207 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004208
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004209 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004210 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004211
4212 /* It should now be out of any other write domains, and we can update
4213 * the domain values for our changes.
4214 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004215 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004216 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004217
4218 trace_i915_gem_object_change_domain(obj,
4219 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004220 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004221
4222 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004223
4224err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004225 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004226 return ret;
4227}
4228
4229void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004230i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4231 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004232{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004233 if (WARN_ON(obj->pin_display == 0))
4234 return;
4235
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004236 i915_gem_object_ggtt_unpin_view(obj, view);
4237
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004238 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004239}
4240
Eric Anholte47c68e2008-11-14 13:35:19 -08004241/**
4242 * Moves a single object to the CPU read, and possibly write domain.
4243 *
4244 * This function returns when the move is complete, including waiting on
4245 * flushes to occur.
4246 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004247int
Chris Wilson919926a2010-11-12 13:42:53 +00004248i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004249{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004250 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004251 int ret;
4252
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004253 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4254 return 0;
4255
Chris Wilson0201f1e2012-07-20 12:41:01 +01004256 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004257 if (ret)
4258 return ret;
4259
Eric Anholte47c68e2008-11-14 13:35:19 -08004260 i915_gem_object_flush_gtt_write_domain(obj);
4261
Chris Wilson05394f32010-11-08 19:18:58 +00004262 old_write_domain = obj->base.write_domain;
4263 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004264
Eric Anholte47c68e2008-11-14 13:35:19 -08004265 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004266 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004267 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004268
Chris Wilson05394f32010-11-08 19:18:58 +00004269 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004270 }
4271
4272 /* It should now be out of any other write domains, and we can update
4273 * the domain values for our changes.
4274 */
Chris Wilson05394f32010-11-08 19:18:58 +00004275 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004276
4277 /* If we're writing through the CPU, then the GPU read domains will
4278 * need to be invalidated at next use.
4279 */
4280 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004281 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4282 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004283 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004284
Daniel Vetterf99d7062014-06-19 16:01:59 +02004285 if (write)
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07004286 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004287
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004288 trace_i915_gem_object_change_domain(obj,
4289 old_read_domains,
4290 old_write_domain);
4291
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004292 return 0;
4293}
4294
Eric Anholt673a3942008-07-30 12:06:12 -07004295/* Throttle our rendering by waiting until the ring has completed our requests
4296 * emitted over 20 msec ago.
4297 *
Eric Anholtb9624422009-06-03 07:27:35 +00004298 * Note that if we were to use the current jiffies each time around the loop,
4299 * we wouldn't escape the function with any frames outstanding if the time to
4300 * render a frame was over 20ms.
4301 *
Eric Anholt673a3942008-07-30 12:06:12 -07004302 * This should get us reasonable parallelism between CPU and GPU but also
4303 * relatively low latency when blocking on a particular request to finish.
4304 */
4305static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004306i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004307{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004308 struct drm_i915_private *dev_priv = dev->dev_private;
4309 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004310 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004311 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004312 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004313 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004314
Daniel Vetter308887a2012-11-14 17:14:06 +01004315 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4316 if (ret)
4317 return ret;
4318
4319 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4320 if (ret)
4321 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004322
Chris Wilson1c255952010-09-26 11:03:27 +01004323 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004324 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004325 if (time_after_eq(request->emitted_jiffies, recent_enough))
4326 break;
4327
John Harrison54fb2412014-11-24 18:49:27 +00004328 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004329 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004330 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004331 if (target)
4332 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004333 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004334
John Harrison54fb2412014-11-24 18:49:27 +00004335 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004336 return 0;
4337
John Harrison9c654812014-11-24 18:49:35 +00004338 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004339 if (ret == 0)
4340 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004341
Chris Wilson41037f92015-03-27 11:01:36 +00004342 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004343
Eric Anholt673a3942008-07-30 12:06:12 -07004344 return ret;
4345}
4346
Chris Wilsond23db882014-05-23 08:48:08 +02004347static bool
4348i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4349{
4350 struct drm_i915_gem_object *obj = vma->obj;
4351
4352 if (alignment &&
4353 vma->node.start & (alignment - 1))
4354 return true;
4355
4356 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4357 return true;
4358
4359 if (flags & PIN_OFFSET_BIAS &&
4360 vma->node.start < (flags & PIN_OFFSET_MASK))
4361 return true;
4362
4363 return false;
4364}
4365
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004366static int
4367i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4368 struct i915_address_space *vm,
4369 const struct i915_ggtt_view *ggtt_view,
4370 uint32_t alignment,
4371 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004372{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004373 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004374 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004375 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004376 int ret;
4377
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004378 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4379 return -ENODEV;
4380
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004381 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004382 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004383
Chris Wilsonc826c442014-10-31 13:53:53 +00004384 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4385 return -EINVAL;
4386
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004387 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4388 return -EINVAL;
4389
4390 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4391 i915_gem_obj_to_vma(obj, vm);
4392
4393 if (IS_ERR(vma))
4394 return PTR_ERR(vma);
4395
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004396 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004397 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4398 return -EBUSY;
4399
Chris Wilsond23db882014-05-23 08:48:08 +02004400 if (i915_vma_misplaced(vma, alignment, flags)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004401 unsigned long offset;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004402 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004403 i915_gem_obj_offset(obj, vm);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004404 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004405 "bo is already pinned in %s with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004406 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004407 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004408 ggtt_view ? "ggtt" : "ppgtt",
4409 offset,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004410 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004411 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004412 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004413 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004414 if (ret)
4415 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004416
4417 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004418 }
4419 }
4420
Chris Wilsonef79e172014-10-31 13:53:52 +00004421 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004422 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004423 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4424 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004425 if (IS_ERR(vma))
4426 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004427 } else {
4428 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004429 if (ret)
4430 return ret;
4431 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004432
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004433 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4434 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004435 bool mappable, fenceable;
4436 u32 fence_size, fence_alignment;
4437
4438 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4439 obj->base.size,
4440 obj->tiling_mode);
4441 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4442 obj->base.size,
4443 obj->tiling_mode,
4444 true);
4445
4446 fenceable = (vma->node.size == fence_size &&
4447 (vma->node.start & (fence_alignment - 1)) == 0);
4448
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004449 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004450 dev_priv->gtt.mappable_end);
4451
4452 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004453
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004454 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4455 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004456
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004457 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004458 return 0;
4459}
4460
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004461int
4462i915_gem_object_pin(struct drm_i915_gem_object *obj,
4463 struct i915_address_space *vm,
4464 uint32_t alignment,
4465 uint64_t flags)
4466{
4467 return i915_gem_object_do_pin(obj, vm,
4468 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4469 alignment, flags);
4470}
4471
4472int
4473i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4474 const struct i915_ggtt_view *view,
4475 uint32_t alignment,
4476 uint64_t flags)
4477{
4478 if (WARN_ONCE(!view, "no view specified"))
4479 return -EINVAL;
4480
4481 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004482 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004483}
4484
Eric Anholt673a3942008-07-30 12:06:12 -07004485void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004486i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4487 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004488{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004489 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004490
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004491 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004492 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004493 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004494
Chris Wilson30154652015-04-07 17:28:24 +01004495 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004496}
4497
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004498bool
4499i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4500{
4501 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4502 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4503 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4504
4505 WARN_ON(!ggtt_vma ||
4506 dev_priv->fence_regs[obj->fence_reg].pin_count >
4507 ggtt_vma->pin_count);
4508 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4509 return true;
4510 } else
4511 return false;
4512}
4513
4514void
4515i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4516{
4517 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4518 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4519 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4520 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4521 }
4522}
4523
Eric Anholt673a3942008-07-30 12:06:12 -07004524int
Eric Anholt673a3942008-07-30 12:06:12 -07004525i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004526 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004527{
4528 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004529 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004530 int ret;
4531
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004532 ret = i915_mutex_lock_interruptible(dev);
4533 if (ret)
4534 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004535
Chris Wilson05394f32010-11-08 19:18:58 +00004536 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004537 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004538 ret = -ENOENT;
4539 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004540 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004541
Chris Wilson0be555b2010-08-04 15:36:30 +01004542 /* Count all active objects as busy, even if they are currently not used
4543 * by the gpu. Users of this interface expect objects to eventually
4544 * become non-busy without any further actions, therefore emit any
4545 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004546 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004547 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004548 if (ret)
4549 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004550
Chris Wilsonb4716182015-04-27 13:41:17 +01004551 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4552 args->busy = obj->active << 16;
4553 if (obj->last_write_req)
4554 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004555
Chris Wilsonb4716182015-04-27 13:41:17 +01004556unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004557 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004558unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004559 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004560 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004561}
4562
4563int
4564i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4565 struct drm_file *file_priv)
4566{
Akshay Joshi0206e352011-08-16 15:34:10 -04004567 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004568}
4569
Chris Wilson3ef94da2009-09-14 16:50:29 +01004570int
4571i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4572 struct drm_file *file_priv)
4573{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004574 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004575 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004576 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004577 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004578
4579 switch (args->madv) {
4580 case I915_MADV_DONTNEED:
4581 case I915_MADV_WILLNEED:
4582 break;
4583 default:
4584 return -EINVAL;
4585 }
4586
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004587 ret = i915_mutex_lock_interruptible(dev);
4588 if (ret)
4589 return ret;
4590
Chris Wilson05394f32010-11-08 19:18:58 +00004591 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004592 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004593 ret = -ENOENT;
4594 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004595 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004596
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004597 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004598 ret = -EINVAL;
4599 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004600 }
4601
Daniel Vetter656bfa32014-11-20 09:26:30 +01004602 if (obj->pages &&
4603 obj->tiling_mode != I915_TILING_NONE &&
4604 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4605 if (obj->madv == I915_MADV_WILLNEED)
4606 i915_gem_object_unpin_pages(obj);
4607 if (args->madv == I915_MADV_WILLNEED)
4608 i915_gem_object_pin_pages(obj);
4609 }
4610
Chris Wilson05394f32010-11-08 19:18:58 +00004611 if (obj->madv != __I915_MADV_PURGED)
4612 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004613
Chris Wilson6c085a72012-08-20 11:40:46 +02004614 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004615 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004616 i915_gem_object_truncate(obj);
4617
Chris Wilson05394f32010-11-08 19:18:58 +00004618 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004619
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004620out:
Chris Wilson05394f32010-11-08 19:18:58 +00004621 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004622unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004623 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004624 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004625}
4626
Chris Wilson37e680a2012-06-07 15:38:42 +01004627void i915_gem_object_init(struct drm_i915_gem_object *obj,
4628 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004629{
Chris Wilsonb4716182015-04-27 13:41:17 +01004630 int i;
4631
Ben Widawsky35c20a62013-05-31 11:28:48 -07004632 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004633 for (i = 0; i < I915_NUM_RINGS; i++)
4634 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004635 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004636 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004637 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004638
Chris Wilson37e680a2012-06-07 15:38:42 +01004639 obj->ops = ops;
4640
Chris Wilson0327d6b2012-08-11 15:41:06 +01004641 obj->fence_reg = I915_FENCE_REG_NONE;
4642 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004643
4644 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4645}
4646
Chris Wilson37e680a2012-06-07 15:38:42 +01004647static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4648 .get_pages = i915_gem_object_get_pages_gtt,
4649 .put_pages = i915_gem_object_put_pages_gtt,
4650};
4651
Chris Wilson05394f32010-11-08 19:18:58 +00004652struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4653 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004654{
Daniel Vetterc397b902010-04-09 19:05:07 +00004655 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004656 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004657 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004658
Chris Wilson42dcedd2012-11-15 11:32:30 +00004659 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004660 if (obj == NULL)
4661 return NULL;
4662
4663 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004664 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004665 return NULL;
4666 }
4667
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004668 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4669 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4670 /* 965gm cannot relocate objects above 4GiB. */
4671 mask &= ~__GFP_HIGHMEM;
4672 mask |= __GFP_DMA32;
4673 }
4674
Al Viro496ad9a2013-01-23 17:07:38 -05004675 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004676 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004677
Chris Wilson37e680a2012-06-07 15:38:42 +01004678 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004679
Daniel Vetterc397b902010-04-09 19:05:07 +00004680 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4681 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4682
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004683 if (HAS_LLC(dev)) {
4684 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004685 * cache) for about a 10% performance improvement
4686 * compared to uncached. Graphics requests other than
4687 * display scanout are coherent with the CPU in
4688 * accessing this cache. This means in this mode we
4689 * don't need to clflush on the CPU side, and on the
4690 * GPU side we only need to flush internal caches to
4691 * get data visible to the CPU.
4692 *
4693 * However, we maintain the display planes as UC, and so
4694 * need to rebind when first used as such.
4695 */
4696 obj->cache_level = I915_CACHE_LLC;
4697 } else
4698 obj->cache_level = I915_CACHE_NONE;
4699
Daniel Vetterd861e332013-07-24 23:25:03 +02004700 trace_i915_gem_object_create(obj);
4701
Chris Wilson05394f32010-11-08 19:18:58 +00004702 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004703}
4704
Chris Wilson340fbd82014-05-22 09:16:52 +01004705static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4706{
4707 /* If we are the last user of the backing storage (be it shmemfs
4708 * pages or stolen etc), we know that the pages are going to be
4709 * immediately released. In this case, we can then skip copying
4710 * back the contents from the GPU.
4711 */
4712
4713 if (obj->madv != I915_MADV_WILLNEED)
4714 return false;
4715
4716 if (obj->base.filp == NULL)
4717 return true;
4718
4719 /* At first glance, this looks racy, but then again so would be
4720 * userspace racing mmap against close. However, the first external
4721 * reference to the filp can only be obtained through the
4722 * i915_gem_mmap_ioctl() which safeguards us against the user
4723 * acquiring such a reference whilst we are in the middle of
4724 * freeing the object.
4725 */
4726 return atomic_long_read(&obj->base.filp->f_count) == 1;
4727}
4728
Chris Wilson1488fc02012-04-24 15:47:31 +01004729void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004730{
Chris Wilson1488fc02012-04-24 15:47:31 +01004731 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004732 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004733 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004734 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004735
Paulo Zanonif65c9162013-11-27 18:20:34 -02004736 intel_runtime_pm_get(dev_priv);
4737
Chris Wilson26e12f892011-03-20 11:20:19 +00004738 trace_i915_gem_object_destroy(obj);
4739
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004740 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004741 int ret;
4742
4743 vma->pin_count = 0;
4744 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004745 if (WARN_ON(ret == -ERESTARTSYS)) {
4746 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004747
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004748 was_interruptible = dev_priv->mm.interruptible;
4749 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004750
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004751 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004752
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004753 dev_priv->mm.interruptible = was_interruptible;
4754 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004755 }
4756
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004757 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4758 * before progressing. */
4759 if (obj->stolen)
4760 i915_gem_object_unpin_pages(obj);
4761
Daniel Vettera071fa02014-06-18 23:28:09 +02004762 WARN_ON(obj->frontbuffer_bits);
4763
Daniel Vetter656bfa32014-11-20 09:26:30 +01004764 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4765 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4766 obj->tiling_mode != I915_TILING_NONE)
4767 i915_gem_object_unpin_pages(obj);
4768
Ben Widawsky401c29f2013-05-31 11:28:47 -07004769 if (WARN_ON(obj->pages_pin_count))
4770 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004771 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004772 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004773 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004774 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004775
Chris Wilson9da3da62012-06-01 15:20:22 +01004776 BUG_ON(obj->pages);
4777
Chris Wilson2f745ad2012-09-04 21:02:58 +01004778 if (obj->base.import_attach)
4779 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004780
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004781 if (obj->ops->release)
4782 obj->ops->release(obj);
4783
Chris Wilson05394f32010-11-08 19:18:58 +00004784 drm_gem_object_release(&obj->base);
4785 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004786
Chris Wilson05394f32010-11-08 19:18:58 +00004787 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004788 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004789
4790 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004791}
4792
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004793struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4794 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004795{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004796 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004797 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4798 if (i915_is_ggtt(vma->vm) &&
4799 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4800 continue;
4801 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004802 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004803 }
4804 return NULL;
4805}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004806
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004807struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4808 const struct i915_ggtt_view *view)
4809{
4810 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4811 struct i915_vma *vma;
4812
4813 if (WARN_ONCE(!view, "no view specified"))
4814 return ERR_PTR(-EINVAL);
4815
4816 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004817 if (vma->vm == ggtt &&
4818 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004819 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004820 return NULL;
4821}
4822
Ben Widawsky2f633152013-07-17 12:19:03 -07004823void i915_gem_vma_destroy(struct i915_vma *vma)
4824{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004825 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004826 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004827
4828 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4829 if (!list_empty(&vma->exec_list))
4830 return;
4831
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004832 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004833
Daniel Vetter841cd772014-08-06 15:04:48 +02004834 if (!i915_is_ggtt(vm))
4835 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004836
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004837 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004838
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004839 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004840}
4841
Chris Wilsone3efda42014-04-09 09:19:41 +01004842static void
4843i915_gem_stop_ringbuffers(struct drm_device *dev)
4844{
4845 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004846 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004847 int i;
4848
4849 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004850 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004851}
4852
Jesse Barnes5669fca2009-02-17 15:13:31 -08004853int
Chris Wilson45c5f202013-10-16 11:50:01 +01004854i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004855{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004856 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004857 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004858
Chris Wilson45c5f202013-10-16 11:50:01 +01004859 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004860 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004861 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004862 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004863
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004864 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004865
Chris Wilsone3efda42014-04-09 09:19:41 +01004866 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004867 mutex_unlock(&dev->struct_mutex);
4868
Chris Wilson737b1502015-01-26 18:03:03 +02004869 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004870 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004871 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004872
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004873 /* Assert that we sucessfully flushed all the work and
4874 * reset the GPU back to its idle, low power state.
4875 */
4876 WARN_ON(dev_priv->mm.busy);
4877
Eric Anholt673a3942008-07-30 12:06:12 -07004878 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004879
4880err:
4881 mutex_unlock(&dev->struct_mutex);
4882 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004883}
4884
John Harrison6909a662015-05-29 17:43:51 +01004885int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004886{
John Harrison6909a662015-05-29 17:43:51 +01004887 struct intel_engine_cs *ring = req->ring;
Ben Widawskyc3787e22013-09-17 21:12:44 -07004888 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004889 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004890 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4891 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004892 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004893
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004894 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004895 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004896
Ben Widawskyc3787e22013-09-17 21:12:44 -07004897 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4898 if (ret)
4899 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004900
Ben Widawskyc3787e22013-09-17 21:12:44 -07004901 /*
4902 * Note: We do not worry about the concurrent register cacheline hang
4903 * here because no other code should access these registers other than
4904 * at initialization time.
4905 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004906 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004907 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4908 intel_ring_emit(ring, reg_base + i);
4909 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004910 }
4911
Ben Widawskyc3787e22013-09-17 21:12:44 -07004912 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004913
Ben Widawskyc3787e22013-09-17 21:12:44 -07004914 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004915}
4916
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004917void i915_gem_init_swizzling(struct drm_device *dev)
4918{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004919 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004920
Daniel Vetter11782b02012-01-31 16:47:55 +01004921 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004922 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4923 return;
4924
4925 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4926 DISP_TILE_SURFACE_SWIZZLING);
4927
Daniel Vetter11782b02012-01-31 16:47:55 +01004928 if (IS_GEN5(dev))
4929 return;
4930
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004931 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4932 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004933 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004934 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004935 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004936 else if (IS_GEN8(dev))
4937 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004938 else
4939 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004940}
Daniel Vettere21af882012-02-09 20:53:27 +01004941
Chris Wilson67b1b572012-07-05 23:49:40 +01004942static bool
4943intel_enable_blt(struct drm_device *dev)
4944{
4945 if (!HAS_BLT(dev))
4946 return false;
4947
4948 /* The blitter was dysfunctional on early prototypes */
4949 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4950 DRM_INFO("BLT not supported on this pre-production hardware;"
4951 " graphics performance will be degraded.\n");
4952 return false;
4953 }
4954
4955 return true;
4956}
4957
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004958static void init_unused_ring(struct drm_device *dev, u32 base)
4959{
4960 struct drm_i915_private *dev_priv = dev->dev_private;
4961
4962 I915_WRITE(RING_CTL(base), 0);
4963 I915_WRITE(RING_HEAD(base), 0);
4964 I915_WRITE(RING_TAIL(base), 0);
4965 I915_WRITE(RING_START(base), 0);
4966}
4967
4968static void init_unused_rings(struct drm_device *dev)
4969{
4970 if (IS_I830(dev)) {
4971 init_unused_ring(dev, PRB1_BASE);
4972 init_unused_ring(dev, SRB0_BASE);
4973 init_unused_ring(dev, SRB1_BASE);
4974 init_unused_ring(dev, SRB2_BASE);
4975 init_unused_ring(dev, SRB3_BASE);
4976 } else if (IS_GEN2(dev)) {
4977 init_unused_ring(dev, SRB0_BASE);
4978 init_unused_ring(dev, SRB1_BASE);
4979 } else if (IS_GEN3(dev)) {
4980 init_unused_ring(dev, PRB1_BASE);
4981 init_unused_ring(dev, PRB2_BASE);
4982 }
4983}
4984
Oscar Mateoa83014d2014-07-24 17:04:21 +01004985int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004986{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004987 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004988 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004989
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004990 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004991 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004992 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004993
4994 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004995 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004996 if (ret)
4997 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004998 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004999
Chris Wilson67b1b572012-07-05 23:49:40 +01005000 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01005001 ret = intel_init_blt_ring_buffer(dev);
5002 if (ret)
5003 goto cleanup_bsd_ring;
5004 }
5005
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005006 if (HAS_VEBOX(dev)) {
5007 ret = intel_init_vebox_ring_buffer(dev);
5008 if (ret)
5009 goto cleanup_blt_ring;
5010 }
5011
Zhao Yakui845f74a2014-04-17 10:37:37 +08005012 if (HAS_BSD2(dev)) {
5013 ret = intel_init_bsd2_ring_buffer(dev);
5014 if (ret)
5015 goto cleanup_vebox_ring;
5016 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005017
Mika Kuoppala99433932013-01-22 14:12:17 +02005018 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
5019 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08005020 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005021
5022 return 0;
5023
Zhao Yakui845f74a2014-04-17 10:37:37 +08005024cleanup_bsd2_ring:
5025 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005026cleanup_vebox_ring:
5027 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005028cleanup_blt_ring:
5029 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
5030cleanup_bsd_ring:
5031 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
5032cleanup_render_ring:
5033 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
5034
5035 return ret;
5036}
5037
5038int
5039i915_gem_init_hw(struct drm_device *dev)
5040{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005041 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005042 struct intel_engine_cs *ring;
John Harrison4ad2fd82015-06-18 13:11:20 +01005043 int ret, i, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005044
5045 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
5046 return -EIO;
5047
Chris Wilson5e4f5182015-02-13 14:35:59 +00005048 /* Double layer security blanket, see i915_gem_init() */
5049 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5050
Ben Widawsky59124502013-07-04 11:02:05 -07005051 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005052 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005053
Ville Syrjälä0bf21342013-11-29 14:56:12 +02005054 if (IS_HASWELL(dev))
5055 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5056 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03005057
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005058 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005059 if (IS_IVYBRIDGE(dev)) {
5060 u32 temp = I915_READ(GEN7_MSG_CTL);
5061 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5062 I915_WRITE(GEN7_MSG_CTL, temp);
5063 } else if (INTEL_INFO(dev)->gen >= 7) {
5064 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5065 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5066 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5067 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005068 }
5069
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005070 i915_gem_init_swizzling(dev);
5071
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005072 /*
5073 * At least 830 can leave some of the unused rings
5074 * "active" (ie. head != tail) after resume which
5075 * will prevent c3 entry. Makes sure all unused rings
5076 * are totally idle.
5077 */
5078 init_unused_rings(dev);
5079
John Harrison90638cc2015-05-29 17:43:37 +01005080 BUG_ON(!dev_priv->ring[RCS].default_context);
5081
John Harrison4ad2fd82015-06-18 13:11:20 +01005082 ret = i915_ppgtt_init_hw(dev);
5083 if (ret) {
5084 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
5085 goto out;
5086 }
5087
5088 /* Need to do basic initialisation of all rings first: */
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005089 for_each_ring(ring, dev_priv, i) {
5090 ret = ring->init_hw(ring);
5091 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005092 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005093 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005094
John Harrison4ad2fd82015-06-18 13:11:20 +01005095 /* Now it is safe to go back round and do everything else: */
5096 for_each_ring(ring, dev_priv, i) {
John Harrisondc4be60712015-05-29 17:43:39 +01005097 struct drm_i915_gem_request *req;
5098
John Harrison90638cc2015-05-29 17:43:37 +01005099 WARN_ON(!ring->default_context);
5100
John Harrisondc4be60712015-05-29 17:43:39 +01005101 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
5102 if (ret) {
5103 i915_gem_cleanup_ringbuffer(dev);
5104 goto out;
5105 }
5106
John Harrison4ad2fd82015-06-18 13:11:20 +01005107 if (ring->id == RCS) {
5108 for (j = 0; j < NUM_L3_SLICES(dev); j++)
John Harrison6909a662015-05-29 17:43:51 +01005109 i915_gem_l3_remap(req, j);
John Harrison4ad2fd82015-06-18 13:11:20 +01005110 }
Ben Widawskyc3787e22013-09-17 21:12:44 -07005111
John Harrisonb3dd6b92015-05-29 17:43:40 +01005112 ret = i915_ppgtt_init_ring(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01005113 if (ret && ret != -EIO) {
5114 DRM_ERROR("PPGTT enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01005115 i915_gem_request_cancel(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01005116 i915_gem_cleanup_ringbuffer(dev);
5117 goto out;
5118 }
David Woodhousef48a0162015-01-20 17:21:42 +00005119
John Harrisonb3dd6b92015-05-29 17:43:40 +01005120 ret = i915_gem_context_enable(req);
John Harrison90638cc2015-05-29 17:43:37 +01005121 if (ret && ret != -EIO) {
5122 DRM_ERROR("Context enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01005123 i915_gem_request_cancel(req);
John Harrison90638cc2015-05-29 17:43:37 +01005124 i915_gem_cleanup_ringbuffer(dev);
5125 goto out;
5126 }
John Harrisondc4be60712015-05-29 17:43:39 +01005127
John Harrison75289872015-05-29 17:43:49 +01005128 i915_add_request_no_flush(req);
Daniel Vetter82460d92014-08-06 20:19:53 +02005129 }
5130
Chris Wilson5e4f5182015-02-13 14:35:59 +00005131out:
5132 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005133 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005134}
5135
Chris Wilson1070a422012-04-24 15:47:41 +01005136int i915_gem_init(struct drm_device *dev)
5137{
5138 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005139 int ret;
5140
Oscar Mateo127f1002014-07-24 17:04:11 +01005141 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
5142 i915.enable_execlists);
5143
Chris Wilson1070a422012-04-24 15:47:41 +01005144 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005145
5146 if (IS_VALLEYVIEW(dev)) {
5147 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03005148 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
5149 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
5150 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08005151 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
5152 }
5153
Oscar Mateoa83014d2014-07-24 17:04:21 +01005154 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005155 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005156 dev_priv->gt.init_rings = i915_gem_init_rings;
5157 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
5158 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005159 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005160 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005161 dev_priv->gt.init_rings = intel_logical_rings_init;
5162 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
5163 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005164 }
5165
Chris Wilson5e4f5182015-02-13 14:35:59 +00005166 /* This is just a security blanket to placate dragons.
5167 * On some systems, we very sporadically observe that the first TLBs
5168 * used by the CS may be stale, despite us poking the TLB reset. If
5169 * we hold the forcewake during initialisation these problems
5170 * just magically go away.
5171 */
5172 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5173
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005174 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005175 if (ret)
5176 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005177
Ben Widawskyd7e50082012-12-18 10:31:25 -08005178 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005179
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005180 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005181 if (ret)
5182 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005183
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005184 ret = dev_priv->gt.init_rings(dev);
5185 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005186 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005187
5188 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005189 if (ret == -EIO) {
5190 /* Allow ring initialisation to fail by marking the GPU as
5191 * wedged. But we only want to do this where the GPU is angry,
5192 * for all other failure, such as an allocation failure, bail.
5193 */
5194 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
5195 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
5196 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005197 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005198
5199out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005200 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005201 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005202
Chris Wilson60990322014-04-09 09:19:42 +01005203 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005204}
5205
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005206void
5207i915_gem_cleanup_ringbuffer(struct drm_device *dev)
5208{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005209 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005210 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005211 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005212
Chris Wilsonb4519512012-05-11 14:29:30 +01005213 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01005214 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005215}
5216
Chris Wilson64193402010-10-24 12:38:05 +01005217static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005218init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01005219{
5220 INIT_LIST_HEAD(&ring->active_list);
5221 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005222}
5223
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005224void i915_init_vm(struct drm_i915_private *dev_priv,
5225 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005226{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005227 if (!i915_is_ggtt(vm))
5228 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005229 vm->dev = dev_priv->dev;
5230 INIT_LIST_HEAD(&vm->active_list);
5231 INIT_LIST_HEAD(&vm->inactive_list);
5232 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00005233 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005234}
5235
Eric Anholt673a3942008-07-30 12:06:12 -07005236void
5237i915_gem_load(struct drm_device *dev)
5238{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005239 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005240 int i;
5241
Chris Wilsonefab6d82015-04-07 16:20:57 +01005242 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005243 kmem_cache_create("i915_gem_object",
5244 sizeof(struct drm_i915_gem_object), 0,
5245 SLAB_HWCACHE_ALIGN,
5246 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005247 dev_priv->vmas =
5248 kmem_cache_create("i915_gem_vma",
5249 sizeof(struct i915_vma), 0,
5250 SLAB_HWCACHE_ALIGN,
5251 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005252 dev_priv->requests =
5253 kmem_cache_create("i915_gem_request",
5254 sizeof(struct drm_i915_gem_request), 0,
5255 SLAB_HWCACHE_ALIGN,
5256 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005257
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005258 INIT_LIST_HEAD(&dev_priv->vm_list);
5259 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5260
Ben Widawskya33afea2013-09-17 21:12:45 -07005261 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005262 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5263 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005264 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005265 for (i = 0; i < I915_NUM_RINGS; i++)
5266 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005267 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005268 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005269 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5270 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005271 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5272 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005273 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005274
Chris Wilson72bfa192010-12-19 11:42:05 +00005275 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5276
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005277 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5278 dev_priv->num_fence_regs = 32;
5279 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005280 dev_priv->num_fence_regs = 16;
5281 else
5282 dev_priv->num_fence_regs = 8;
5283
Yu Zhangeb822892015-02-10 19:05:49 +08005284 if (intel_vgpu_active(dev))
5285 dev_priv->num_fence_regs =
5286 I915_READ(vgtif_reg(avail_rs.fence_num));
5287
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005288 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005289 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5290 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005291
Eric Anholt673a3942008-07-30 12:06:12 -07005292 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005293 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005294
Chris Wilsonce453d82011-02-21 14:43:56 +00005295 dev_priv->mm.interruptible = true;
5296
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005297 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005298
5299 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005300}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005301
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005302void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005303{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005304 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005305
5306 /* Clean up our request list when the client is going away, so that
5307 * later retire_requests won't dereference our soon-to-be-gone
5308 * file_priv.
5309 */
Chris Wilson1c255952010-09-26 11:03:27 +01005310 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005311 while (!list_empty(&file_priv->mm.request_list)) {
5312 struct drm_i915_gem_request *request;
5313
5314 request = list_first_entry(&file_priv->mm.request_list,
5315 struct drm_i915_gem_request,
5316 client_list);
5317 list_del(&request->client_list);
5318 request->file_priv = NULL;
5319 }
Chris Wilson1c255952010-09-26 11:03:27 +01005320 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005321
Chris Wilson2e1b8732015-04-27 13:41:22 +01005322 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005323 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005324 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005325 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005326 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005327}
5328
5329int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5330{
5331 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005332 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005333
5334 DRM_DEBUG_DRIVER("\n");
5335
5336 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5337 if (!file_priv)
5338 return -ENOMEM;
5339
5340 file->driver_priv = file_priv;
5341 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005342 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005343 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005344
5345 spin_lock_init(&file_priv->mm.lock);
5346 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005347
Ben Widawskye422b882013-12-06 14:10:58 -08005348 ret = i915_gem_context_open(dev, file);
5349 if (ret)
5350 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005351
Ben Widawskye422b882013-12-06 14:10:58 -08005352 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005353}
5354
Daniel Vetterb680c372014-09-19 18:27:27 +02005355/**
5356 * i915_gem_track_fb - update frontbuffer tracking
5357 * old: current GEM buffer for the frontbuffer slots
5358 * new: new GEM buffer for the frontbuffer slots
5359 * frontbuffer_bits: bitmask of frontbuffer slots
5360 *
5361 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5362 * from @old and setting them in @new. Both @old and @new can be NULL.
5363 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005364void i915_gem_track_fb(struct drm_i915_gem_object *old,
5365 struct drm_i915_gem_object *new,
5366 unsigned frontbuffer_bits)
5367{
5368 if (old) {
5369 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5370 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5371 old->frontbuffer_bits &= ~frontbuffer_bits;
5372 }
5373
5374 if (new) {
5375 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5376 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5377 new->frontbuffer_bits |= frontbuffer_bits;
5378 }
5379}
5380
Ben Widawskya70a3142013-07-31 16:59:56 -07005381/* All the new VM stuff */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005382unsigned long
5383i915_gem_obj_offset(struct drm_i915_gem_object *o,
5384 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005385{
5386 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5387 struct i915_vma *vma;
5388
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005389 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005390
Ben Widawskya70a3142013-07-31 16:59:56 -07005391 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005392 if (i915_is_ggtt(vma->vm) &&
5393 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5394 continue;
5395 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005396 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005397 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005398
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005399 WARN(1, "%s vma for this object not found.\n",
5400 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005401 return -1;
5402}
5403
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005404unsigned long
5405i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005406 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005407{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005408 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005409 struct i915_vma *vma;
5410
5411 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005412 if (vma->vm == ggtt &&
5413 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005414 return vma->node.start;
5415
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005416 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005417 return -1;
5418}
5419
5420bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5421 struct i915_address_space *vm)
5422{
5423 struct i915_vma *vma;
5424
5425 list_for_each_entry(vma, &o->vma_list, vma_link) {
5426 if (i915_is_ggtt(vma->vm) &&
5427 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5428 continue;
5429 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5430 return true;
5431 }
5432
5433 return false;
5434}
5435
5436bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005437 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005438{
5439 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5440 struct i915_vma *vma;
5441
5442 list_for_each_entry(vma, &o->vma_list, vma_link)
5443 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005444 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005445 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005446 return true;
5447
5448 return false;
5449}
5450
5451bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5452{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005453 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005454
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005455 list_for_each_entry(vma, &o->vma_list, vma_link)
5456 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005457 return true;
5458
5459 return false;
5460}
5461
5462unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5463 struct i915_address_space *vm)
5464{
5465 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5466 struct i915_vma *vma;
5467
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005468 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005469
5470 BUG_ON(list_empty(&o->vma_list));
5471
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005472 list_for_each_entry(vma, &o->vma_list, vma_link) {
5473 if (i915_is_ggtt(vma->vm) &&
5474 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5475 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005476 if (vma->vm == vm)
5477 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005478 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005479 return 0;
5480}
5481
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005482bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005483{
5484 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005485 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005486 if (vma->pin_count > 0)
5487 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005488
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005489 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005490}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005491