blob: 50e49a3d7e51c218afb7582ab62cb247f3d52695 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
Chris Wilsonc76ce032013-08-08 14:41:03 +010055static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
Chris Wilson2c225692013-08-09 12:26:45 +010061static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
Chris Wilson61050802012-04-17 15:31:31 +010069static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010077 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010078 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
Chris Wilson73aa8082010-09-30 11:46:12 +010081/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098}
99
Chris Wilson21dd3732011-01-26 15:55:56 +0000100static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100101i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 int ret;
104
Daniel Vetter7abb6902013-05-24 21:29:32 +0200105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100124#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125
Chris Wilson21dd3732011-01-26 15:55:56 +0000126 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700151 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 struct drm_i915_gem_object *obj;
153 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700154
Chris Wilson6299f992010-11-24 12:23:44 +0000155 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700157 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700159 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700162 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Chris Wilson6a2c4232014-11-04 04:51:40 -0800168static int
169i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100170{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800171 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
172 char *vaddr = obj->phys_handle->vaddr;
173 struct sg_table *st;
174 struct scatterlist *sg;
175 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
178 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100179
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
181 struct page *page;
182 char *src;
183
184 page = shmem_read_mapping_page(mapping, i);
185 if (IS_ERR(page))
186 return PTR_ERR(page);
187
188 src = kmap_atomic(page);
189 memcpy(vaddr, src, PAGE_SIZE);
190 drm_clflush_virt_range(vaddr, PAGE_SIZE);
191 kunmap_atomic(src);
192
193 page_cache_release(page);
194 vaddr += PAGE_SIZE;
195 }
196
197 i915_gem_chipset_flush(obj->base.dev);
198
199 st = kmalloc(sizeof(*st), GFP_KERNEL);
200 if (st == NULL)
201 return -ENOMEM;
202
203 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
204 kfree(st);
205 return -ENOMEM;
206 }
207
208 sg = st->sgl;
209 sg->offset = 0;
210 sg->length = obj->base.size;
211
212 sg_dma_address(sg) = obj->phys_handle->busaddr;
213 sg_dma_len(sg) = obj->base.size;
214
215 obj->pages = st;
216 obj->has_dma_mapping = true;
217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
228 if (ret) {
229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
232 WARN_ON(ret != -EIO);
233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800260 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
268
269 obj->has_dma_mapping = false;
270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
291 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
343 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200353 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100371 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
374 intel_fb_obj_flush(obj, false);
375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700406 if (obj == NULL)
407 return -ENOMEM;
408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
433 */
434int
435i915_gem_create_ioctl(struct drm_device *dev, void *data,
436 struct drm_file *file)
437{
438 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200439
Dave Airlieff72145b2011-02-07 12:16:14 +1000440 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000441 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000442}
443
Daniel Vetter8c599672011-12-14 13:57:31 +0100444static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100445__copy_to_user_swizzled(char __user *cpu_vaddr,
446 const char *gpu_vaddr, int gpu_offset,
447 int length)
448{
449 int ret, cpu_offset = 0;
450
451 while (length > 0) {
452 int cacheline_end = ALIGN(gpu_offset + 1, 64);
453 int this_length = min(cacheline_end - gpu_offset, length);
454 int swizzled_gpu_offset = gpu_offset ^ 64;
455
456 ret = __copy_to_user(cpu_vaddr + cpu_offset,
457 gpu_vaddr + swizzled_gpu_offset,
458 this_length);
459 if (ret)
460 return ret + length;
461
462 cpu_offset += this_length;
463 gpu_offset += this_length;
464 length -= this_length;
465 }
466
467 return 0;
468}
469
470static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700471__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
472 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100473 int length)
474{
475 int ret, cpu_offset = 0;
476
477 while (length > 0) {
478 int cacheline_end = ALIGN(gpu_offset + 1, 64);
479 int this_length = min(cacheline_end - gpu_offset, length);
480 int swizzled_gpu_offset = gpu_offset ^ 64;
481
482 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
483 cpu_vaddr + cpu_offset,
484 this_length);
485 if (ret)
486 return ret + length;
487
488 cpu_offset += this_length;
489 gpu_offset += this_length;
490 length -= this_length;
491 }
492
493 return 0;
494}
495
Brad Volkin4c914c02014-02-18 10:15:45 -0800496/*
497 * Pins the specified object's pages and synchronizes the object with
498 * GPU accesses. Sets needs_clflush to non-zero if the caller should
499 * flush the object from the CPU cache.
500 */
501int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
502 int *needs_clflush)
503{
504 int ret;
505
506 *needs_clflush = 0;
507
508 if (!obj->base.filp)
509 return -EINVAL;
510
511 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
512 /* If we're not in the cpu read domain, set ourself into the gtt
513 * read domain and manually flush cachelines (if required). This
514 * optimizes for the case when the gpu will dirty the data
515 * anyway again before the next pread happens. */
516 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
517 obj->cache_level);
518 ret = i915_gem_object_wait_rendering(obj, true);
519 if (ret)
520 return ret;
521 }
522
523 ret = i915_gem_object_get_pages(obj);
524 if (ret)
525 return ret;
526
527 i915_gem_object_pin_pages(obj);
528
529 return ret;
530}
531
Daniel Vetterd174bd62012-03-25 19:47:40 +0200532/* Per-page copy function for the shmem pread fastpath.
533 * Flushes invalid cachelines before reading the target if
534 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700535static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200536shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
537 char __user *user_data,
538 bool page_do_bit17_swizzling, bool needs_clflush)
539{
540 char *vaddr;
541 int ret;
542
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200543 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200544 return -EINVAL;
545
546 vaddr = kmap_atomic(page);
547 if (needs_clflush)
548 drm_clflush_virt_range(vaddr + shmem_page_offset,
549 page_length);
550 ret = __copy_to_user_inatomic(user_data,
551 vaddr + shmem_page_offset,
552 page_length);
553 kunmap_atomic(vaddr);
554
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100555 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200556}
557
Daniel Vetter23c18c72012-03-25 19:47:42 +0200558static void
559shmem_clflush_swizzled_range(char *addr, unsigned long length,
560 bool swizzled)
561{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200562 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200563 unsigned long start = (unsigned long) addr;
564 unsigned long end = (unsigned long) addr + length;
565
566 /* For swizzling simply ensure that we always flush both
567 * channels. Lame, but simple and it works. Swizzled
568 * pwrite/pread is far from a hotpath - current userspace
569 * doesn't use it at all. */
570 start = round_down(start, 128);
571 end = round_up(end, 128);
572
573 drm_clflush_virt_range((void *)start, end - start);
574 } else {
575 drm_clflush_virt_range(addr, length);
576 }
577
578}
579
Daniel Vetterd174bd62012-03-25 19:47:40 +0200580/* Only difference to the fast-path function is that this can handle bit17
581 * and uses non-atomic copy and kmap functions. */
582static int
583shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
584 char __user *user_data,
585 bool page_do_bit17_swizzling, bool needs_clflush)
586{
587 char *vaddr;
588 int ret;
589
590 vaddr = kmap(page);
591 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200592 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
593 page_length,
594 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200595
596 if (page_do_bit17_swizzling)
597 ret = __copy_to_user_swizzled(user_data,
598 vaddr, shmem_page_offset,
599 page_length);
600 else
601 ret = __copy_to_user(user_data,
602 vaddr + shmem_page_offset,
603 page_length);
604 kunmap(page);
605
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100606 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200607}
608
Eric Anholteb014592009-03-10 11:44:52 -0700609static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200610i915_gem_shmem_pread(struct drm_device *dev,
611 struct drm_i915_gem_object *obj,
612 struct drm_i915_gem_pread *args,
613 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700614{
Daniel Vetter8461d222011-12-14 13:57:32 +0100615 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700616 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100617 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100618 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100619 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200620 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200621 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200622 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700623
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200624 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700625 remain = args->size;
626
Daniel Vetter8461d222011-12-14 13:57:32 +0100627 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700628
Brad Volkin4c914c02014-02-18 10:15:45 -0800629 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100630 if (ret)
631 return ret;
632
Eric Anholteb014592009-03-10 11:44:52 -0700633 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100634
Imre Deak67d5a502013-02-18 19:28:02 +0200635 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
636 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200637 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100638
639 if (remain <= 0)
640 break;
641
Eric Anholteb014592009-03-10 11:44:52 -0700642 /* Operation in this page
643 *
Eric Anholteb014592009-03-10 11:44:52 -0700644 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700645 * page_length = bytes to copy for this page
646 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100647 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700648 page_length = remain;
649 if ((shmem_page_offset + page_length) > PAGE_SIZE)
650 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700651
Daniel Vetter8461d222011-12-14 13:57:32 +0100652 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
653 (page_to_phys(page) & (1 << 17)) != 0;
654
Daniel Vetterd174bd62012-03-25 19:47:40 +0200655 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
656 user_data, page_do_bit17_swizzling,
657 needs_clflush);
658 if (ret == 0)
659 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700660
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200661 mutex_unlock(&dev->struct_mutex);
662
Jani Nikulad330a952014-01-21 11:24:25 +0200663 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200664 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200665 /* Userspace is tricking us, but we've already clobbered
666 * its pages with the prefault and promised to write the
667 * data up to the first fault. Hence ignore any errors
668 * and just continue. */
669 (void)ret;
670 prefaulted = 1;
671 }
672
Daniel Vetterd174bd62012-03-25 19:47:40 +0200673 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
674 user_data, page_do_bit17_swizzling,
675 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700676
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200677 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100678
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100679 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100680 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100681
Chris Wilson17793c92014-03-07 08:30:36 +0000682next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700683 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100684 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700685 offset += page_length;
686 }
687
Chris Wilson4f27b752010-10-14 15:26:45 +0100688out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100689 i915_gem_object_unpin_pages(obj);
690
Eric Anholteb014592009-03-10 11:44:52 -0700691 return ret;
692}
693
Eric Anholt673a3942008-07-30 12:06:12 -0700694/**
695 * Reads data from the object referenced by handle.
696 *
697 * On error, the contents of *data are undefined.
698 */
699int
700i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000701 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700702{
703 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000704 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100705 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700706
Chris Wilson51311d02010-11-17 09:10:42 +0000707 if (args->size == 0)
708 return 0;
709
710 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200711 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000712 args->size))
713 return -EFAULT;
714
Chris Wilson4f27b752010-10-14 15:26:45 +0100715 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100716 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100717 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700718
Chris Wilson05394f32010-11-08 19:18:58 +0000719 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000720 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100721 ret = -ENOENT;
722 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100723 }
Eric Anholt673a3942008-07-30 12:06:12 -0700724
Chris Wilson7dcd2492010-09-26 20:21:44 +0100725 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000726 if (args->offset > obj->base.size ||
727 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100728 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100729 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100730 }
731
Daniel Vetter1286ff72012-05-10 15:25:09 +0200732 /* prime objects have no backing filp to GEM pread/pwrite
733 * pages from.
734 */
735 if (!obj->base.filp) {
736 ret = -EINVAL;
737 goto out;
738 }
739
Chris Wilsondb53a302011-02-03 11:57:46 +0000740 trace_i915_gem_object_pread(obj, args->offset, args->size);
741
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200742 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700743
Chris Wilson35b62a82010-09-26 20:23:38 +0100744out:
Chris Wilson05394f32010-11-08 19:18:58 +0000745 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100746unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100747 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700748 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700749}
750
Keith Packard0839ccb2008-10-30 19:38:48 -0700751/* This is the fast write path which cannot handle
752 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700753 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700754
Keith Packard0839ccb2008-10-30 19:38:48 -0700755static inline int
756fast_user_write(struct io_mapping *mapping,
757 loff_t page_base, int page_offset,
758 char __user *user_data,
759 int length)
760{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700761 void __iomem *vaddr_atomic;
762 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700763 unsigned long unwritten;
764
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700765 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700766 /* We can use the cpu mem copy function because this is X86. */
767 vaddr = (void __force*)vaddr_atomic + page_offset;
768 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700769 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700770 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100771 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700772}
773
Eric Anholt3de09aa2009-03-09 09:42:23 -0700774/**
775 * This is the fast pwrite path, where we copy the data directly from the
776 * user into the GTT, uncached.
777 */
Eric Anholt673a3942008-07-30 12:06:12 -0700778static int
Chris Wilson05394f32010-11-08 19:18:58 +0000779i915_gem_gtt_pwrite_fast(struct drm_device *dev,
780 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700781 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000782 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700783{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300784 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700785 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700786 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700787 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200788 int page_offset, page_length, ret;
789
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100790 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200791 if (ret)
792 goto out;
793
794 ret = i915_gem_object_set_to_gtt_domain(obj, true);
795 if (ret)
796 goto out_unpin;
797
798 ret = i915_gem_object_put_fence(obj);
799 if (ret)
800 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700801
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200802 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700803 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700804
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700805 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700806
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200807 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
808
Eric Anholt673a3942008-07-30 12:06:12 -0700809 while (remain > 0) {
810 /* Operation in this page
811 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700812 * page_base = page offset within aperture
813 * page_offset = offset within page
814 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700815 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100816 page_base = offset & PAGE_MASK;
817 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700818 page_length = remain;
819 if ((page_offset + remain) > PAGE_SIZE)
820 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700821
Keith Packard0839ccb2008-10-30 19:38:48 -0700822 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700823 * source page isn't available. Return the error and we'll
824 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700825 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800826 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200827 page_offset, user_data, page_length)) {
828 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200829 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200830 }
Eric Anholt673a3942008-07-30 12:06:12 -0700831
Keith Packard0839ccb2008-10-30 19:38:48 -0700832 remain -= page_length;
833 user_data += page_length;
834 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700835 }
Eric Anholt673a3942008-07-30 12:06:12 -0700836
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200837out_flush:
838 intel_fb_obj_flush(obj, false);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200839out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800840 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200841out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700842 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700843}
844
Daniel Vetterd174bd62012-03-25 19:47:40 +0200845/* Per-page copy function for the shmem pwrite fastpath.
846 * Flushes invalid cachelines before writing to the target if
847 * needs_clflush_before is set and flushes out any written cachelines after
848 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700849static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200850shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
851 char __user *user_data,
852 bool page_do_bit17_swizzling,
853 bool needs_clflush_before,
854 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700855{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200856 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700857 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200859 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700861
Daniel Vetterd174bd62012-03-25 19:47:40 +0200862 vaddr = kmap_atomic(page);
863 if (needs_clflush_before)
864 drm_clflush_virt_range(vaddr + shmem_page_offset,
865 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000866 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
867 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200868 if (needs_clflush_after)
869 drm_clflush_virt_range(vaddr + shmem_page_offset,
870 page_length);
871 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700872
Chris Wilson755d2212012-09-04 21:02:55 +0100873 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700874}
875
Daniel Vetterd174bd62012-03-25 19:47:40 +0200876/* Only difference to the fast-path function is that this can handle bit17
877 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700878static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200879shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
880 char __user *user_data,
881 bool page_do_bit17_swizzling,
882 bool needs_clflush_before,
883 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700884{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200885 char *vaddr;
886 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700887
Daniel Vetterd174bd62012-03-25 19:47:40 +0200888 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200889 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200890 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
891 page_length,
892 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200893 if (page_do_bit17_swizzling)
894 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100895 user_data,
896 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200897 else
898 ret = __copy_from_user(vaddr + shmem_page_offset,
899 user_data,
900 page_length);
901 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200902 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
903 page_length,
904 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200905 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100906
Chris Wilson755d2212012-09-04 21:02:55 +0100907 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700908}
909
Eric Anholt40123c12009-03-09 13:42:30 -0700910static int
Daniel Vettere244a442012-03-25 19:47:28 +0200911i915_gem_shmem_pwrite(struct drm_device *dev,
912 struct drm_i915_gem_object *obj,
913 struct drm_i915_gem_pwrite *args,
914 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700915{
Eric Anholt40123c12009-03-09 13:42:30 -0700916 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100917 loff_t offset;
918 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100919 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100920 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200921 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200922 int needs_clflush_after = 0;
923 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200924 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700925
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200926 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700927 remain = args->size;
928
Daniel Vetter8c599672011-12-14 13:57:31 +0100929 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
932 /* If we're not in the cpu write domain, set ourself into the gtt
933 * write domain and manually flush cachelines (if required). This
934 * optimizes for the case when the gpu will use the data
935 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100936 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700937 ret = i915_gem_object_wait_rendering(obj, false);
938 if (ret)
939 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200940 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100941 /* Same trick applies to invalidate partially written cachelines read
942 * before writing. */
943 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
944 needs_clflush_before =
945 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200946
Chris Wilson755d2212012-09-04 21:02:55 +0100947 ret = i915_gem_object_get_pages(obj);
948 if (ret)
949 return ret;
950
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200951 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
952
Chris Wilson755d2212012-09-04 21:02:55 +0100953 i915_gem_object_pin_pages(obj);
954
Eric Anholt40123c12009-03-09 13:42:30 -0700955 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000956 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700957
Imre Deak67d5a502013-02-18 19:28:02 +0200958 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
959 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200960 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200961 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100962
Chris Wilson9da3da62012-06-01 15:20:22 +0100963 if (remain <= 0)
964 break;
965
Eric Anholt40123c12009-03-09 13:42:30 -0700966 /* Operation in this page
967 *
Eric Anholt40123c12009-03-09 13:42:30 -0700968 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700969 * page_length = bytes to copy for this page
970 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100971 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700972
973 page_length = remain;
974 if ((shmem_page_offset + page_length) > PAGE_SIZE)
975 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700976
Daniel Vetter58642882012-03-25 19:47:37 +0200977 /* If we don't overwrite a cacheline completely we need to be
978 * careful to have up-to-date data by first clflushing. Don't
979 * overcomplicate things and flush the entire patch. */
980 partial_cacheline_write = needs_clflush_before &&
981 ((shmem_page_offset | page_length)
982 & (boot_cpu_data.x86_clflush_size - 1));
983
Daniel Vetter8c599672011-12-14 13:57:31 +0100984 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
985 (page_to_phys(page) & (1 << 17)) != 0;
986
Daniel Vetterd174bd62012-03-25 19:47:40 +0200987 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
988 user_data, page_do_bit17_swizzling,
989 partial_cacheline_write,
990 needs_clflush_after);
991 if (ret == 0)
992 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700993
Daniel Vettere244a442012-03-25 19:47:28 +0200994 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200995 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200996 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
997 user_data, page_do_bit17_swizzling,
998 partial_cacheline_write,
999 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001000
Daniel Vettere244a442012-03-25 19:47:28 +02001001 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001002
Chris Wilson755d2212012-09-04 21:02:55 +01001003 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001004 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001005
Chris Wilson17793c92014-03-07 08:30:36 +00001006next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001007 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001008 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001009 offset += page_length;
1010 }
1011
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001012out:
Chris Wilson755d2212012-09-04 21:02:55 +01001013 i915_gem_object_unpin_pages(obj);
1014
Daniel Vettere244a442012-03-25 19:47:28 +02001015 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001016 /*
1017 * Fixup: Flush cpu caches in case we didn't flush the dirty
1018 * cachelines in-line while writing and the object moved
1019 * out of the cpu write domain while we've dropped the lock.
1020 */
1021 if (!needs_clflush_after &&
1022 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001023 if (i915_gem_clflush_object(obj, obj->pin_display))
1024 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001025 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001026 }
Eric Anholt40123c12009-03-09 13:42:30 -07001027
Daniel Vetter58642882012-03-25 19:47:37 +02001028 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001029 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001030
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001031 intel_fb_obj_flush(obj, false);
Eric Anholt40123c12009-03-09 13:42:30 -07001032 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001033}
1034
1035/**
1036 * Writes data to the object referenced by handle.
1037 *
1038 * On error, the contents of the buffer that were to be modified are undefined.
1039 */
1040int
1041i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001042 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001043{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001044 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001045 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001046 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001047 int ret;
1048
1049 if (args->size == 0)
1050 return 0;
1051
1052 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001053 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001054 args->size))
1055 return -EFAULT;
1056
Jani Nikulad330a952014-01-21 11:24:25 +02001057 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001058 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1059 args->size);
1060 if (ret)
1061 return -EFAULT;
1062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Imre Deak5d77d9c2014-11-12 16:40:35 +02001064 intel_runtime_pm_get(dev_priv);
1065
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001066 ret = i915_mutex_lock_interruptible(dev);
1067 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001068 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069
Chris Wilson05394f32010-11-08 19:18:58 +00001070 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001071 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001072 ret = -ENOENT;
1073 goto unlock;
1074 }
Eric Anholt673a3942008-07-30 12:06:12 -07001075
Chris Wilson7dcd2492010-09-26 20:21:44 +01001076 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001077 if (args->offset > obj->base.size ||
1078 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001079 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001080 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001081 }
1082
Daniel Vetter1286ff72012-05-10 15:25:09 +02001083 /* prime objects have no backing filp to GEM pread/pwrite
1084 * pages from.
1085 */
1086 if (!obj->base.filp) {
1087 ret = -EINVAL;
1088 goto out;
1089 }
1090
Chris Wilsondb53a302011-02-03 11:57:46 +00001091 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1092
Daniel Vetter935aaa62012-03-25 19:47:35 +02001093 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001094 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1095 * it would end up going through the fenced access, and we'll get
1096 * different detiling behavior between reading and writing.
1097 * pread/pwrite currently are reading and writing from the CPU
1098 * perspective, requiring manual detiling by the client.
1099 */
Chris Wilson2c225692013-08-09 12:26:45 +01001100 if (obj->tiling_mode == I915_TILING_NONE &&
1101 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1102 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001103 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001104 /* Note that the gtt paths might fail with non-page-backed user
1105 * pointers (e.g. gtt mappings when moving data between
1106 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001107 }
Eric Anholt673a3942008-07-30 12:06:12 -07001108
Chris Wilson6a2c4232014-11-04 04:51:40 -08001109 if (ret == -EFAULT || ret == -ENOSPC) {
1110 if (obj->phys_handle)
1111 ret = i915_gem_phys_pwrite(obj, args, file);
1112 else
1113 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1114 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001115
Chris Wilson35b62a82010-09-26 20:23:38 +01001116out:
Chris Wilson05394f32010-11-08 19:18:58 +00001117 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001118unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001119 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001120put_rpm:
1121 intel_runtime_pm_put(dev_priv);
1122
Eric Anholt673a3942008-07-30 12:06:12 -07001123 return ret;
1124}
1125
Chris Wilsonb3612372012-08-24 09:35:08 +01001126int
Daniel Vetter33196de2012-11-14 17:14:05 +01001127i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001128 bool interruptible)
1129{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001130 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001131 /* Non-interruptible callers can't handle -EAGAIN, hence return
1132 * -EIO unconditionally for these. */
1133 if (!interruptible)
1134 return -EIO;
1135
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001136 /* Recovery complete, but the reset failed ... */
1137 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001138 return -EIO;
1139
McAulay, Alistair6689c162014-08-15 18:51:35 +01001140 /*
1141 * Check if GPU Reset is in progress - we need intel_ring_begin
1142 * to work properly to reinit the hw state while the gpu is
1143 * still marked as reset-in-progress. Handle this with a flag.
1144 */
1145 if (!error->reload_in_reset)
1146 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001147 }
1148
1149 return 0;
1150}
1151
1152/*
John Harrisonb6660d52014-11-24 18:49:30 +00001153 * Compare arbitrary request against outstanding lazy request. Emit on match.
Chris Wilsonb3612372012-08-24 09:35:08 +01001154 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301155int
John Harrisonb6660d52014-11-24 18:49:30 +00001156i915_gem_check_olr(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001157{
1158 int ret;
1159
John Harrisonb6660d52014-11-24 18:49:30 +00001160 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001161
1162 ret = 0;
John Harrisonb6660d52014-11-24 18:49:30 +00001163 if (req == req->ring->outstanding_lazy_request)
John Harrison9400ae52014-11-24 18:49:36 +00001164 ret = i915_add_request(req->ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001165
1166 return ret;
1167}
1168
Chris Wilson094f9a52013-09-25 17:34:55 +01001169static void fake_irq(unsigned long data)
1170{
1171 wake_up_process((struct task_struct *)data);
1172}
1173
1174static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001175 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001176{
1177 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1178}
1179
Daniel Vettereed29a52015-05-21 14:21:25 +02001180static int __i915_spin_request(struct drm_i915_gem_request *req)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001181{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001182 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001183
Daniel Vettereed29a52015-05-21 14:21:25 +02001184 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001185 return -EBUSY;
1186
1187 timeout = jiffies + 1;
1188 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001189 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001190 return 0;
1191
1192 if (time_after_eq(jiffies, timeout))
1193 break;
1194
1195 cpu_relax_lowlatency();
1196 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001197 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001198 return 0;
1199
1200 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001201}
1202
Chris Wilsonb3612372012-08-24 09:35:08 +01001203/**
John Harrison9c654812014-11-24 18:49:35 +00001204 * __i915_wait_request - wait until execution of request has finished
1205 * @req: duh!
1206 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001207 * @interruptible: do an interruptible wait (normally yes)
1208 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1209 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001210 * Note: It is of utmost importance that the passed in seqno and reset_counter
1211 * values have been read by the caller in an smp safe manner. Where read-side
1212 * locks are involved, it is sufficient to read the reset_counter before
1213 * unlocking the lock that protects the seqno. For lockless tricks, the
1214 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1215 * inserted.
1216 *
John Harrison9c654812014-11-24 18:49:35 +00001217 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001218 * errno with remaining time filled in timeout argument.
1219 */
John Harrison9c654812014-11-24 18:49:35 +00001220int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001221 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001222 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001223 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001224 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001225{
John Harrison9c654812014-11-24 18:49:35 +00001226 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001227 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001228 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001229 const bool irq_test_in_progress =
1230 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001231 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001232 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001233 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001234 int ret;
1235
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001236 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001237
Chris Wilsonb4716182015-04-27 13:41:17 +01001238 if (list_empty(&req->list))
1239 return 0;
1240
John Harrison1b5a4332014-11-24 18:49:42 +00001241 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001242 return 0;
1243
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001244 timeout_expire = timeout ?
1245 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001246
Chris Wilson2e1b8732015-04-27 13:41:22 +01001247 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001248 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001249
Chris Wilson094f9a52013-09-25 17:34:55 +01001250 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001251 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001252 before = ktime_get_raw_ns();
Chris Wilson2def4ad92015-04-07 16:20:41 +01001253
1254 /* Optimistic spin for the next jiffie before touching IRQs */
1255 ret = __i915_spin_request(req);
1256 if (ret == 0)
1257 goto out;
1258
1259 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1260 ret = -ENODEV;
1261 goto out;
1262 }
1263
Chris Wilson094f9a52013-09-25 17:34:55 +01001264 for (;;) {
1265 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001266
Chris Wilson094f9a52013-09-25 17:34:55 +01001267 prepare_to_wait(&ring->irq_queue, &wait,
1268 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001269
Daniel Vetterf69061b2012-12-06 09:01:42 +01001270 /* We need to check whether any gpu reset happened in between
1271 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001272 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1273 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1274 * is truely gone. */
1275 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1276 if (ret == 0)
1277 ret = -EAGAIN;
1278 break;
1279 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001280
John Harrison1b5a4332014-11-24 18:49:42 +00001281 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001282 ret = 0;
1283 break;
1284 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001285
Chris Wilson094f9a52013-09-25 17:34:55 +01001286 if (interruptible && signal_pending(current)) {
1287 ret = -ERESTARTSYS;
1288 break;
1289 }
1290
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001291 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001292 ret = -ETIME;
1293 break;
1294 }
1295
1296 timer.function = NULL;
1297 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001298 unsigned long expire;
1299
Chris Wilson094f9a52013-09-25 17:34:55 +01001300 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001301 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001302 mod_timer(&timer, expire);
1303 }
1304
Chris Wilson5035c272013-10-04 09:58:46 +01001305 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001306
Chris Wilson094f9a52013-09-25 17:34:55 +01001307 if (timer.function) {
1308 del_singleshot_timer_sync(&timer);
1309 destroy_timer_on_stack(&timer);
1310 }
1311 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001312 if (!irq_test_in_progress)
1313 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001314
1315 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001316
Chris Wilson2def4ad92015-04-07 16:20:41 +01001317out:
1318 now = ktime_get_raw_ns();
1319 trace_i915_gem_request_wait_end(req);
1320
Chris Wilsonb3612372012-08-24 09:35:08 +01001321 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001322 s64 tres = *timeout - (now - before);
1323
1324 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001325
1326 /*
1327 * Apparently ktime isn't accurate enough and occasionally has a
1328 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1329 * things up to make the test happy. We allow up to 1 jiffy.
1330 *
1331 * This is a regrssion from the timespec->ktime conversion.
1332 */
1333 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1334 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001335 }
1336
Chris Wilson094f9a52013-09-25 17:34:55 +01001337 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001338}
1339
Chris Wilsonb4716182015-04-27 13:41:17 +01001340static inline void
1341i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1342{
1343 struct drm_i915_file_private *file_priv = request->file_priv;
1344
1345 if (!file_priv)
1346 return;
1347
1348 spin_lock(&file_priv->mm.lock);
1349 list_del(&request->client_list);
1350 request->file_priv = NULL;
1351 spin_unlock(&file_priv->mm.lock);
1352}
1353
1354static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1355{
1356 trace_i915_gem_request_retire(request);
1357
1358 /* We know the GPU must have read the request to have
1359 * sent us the seqno + interrupt, so use the position
1360 * of tail of the request to update the last known position
1361 * of the GPU head.
1362 *
1363 * Note this requires that we are always called in request
1364 * completion order.
1365 */
1366 request->ringbuf->last_retired_head = request->postfix;
1367
1368 list_del_init(&request->list);
1369 i915_gem_request_remove_from_client(request);
1370
1371 put_pid(request->pid);
1372
1373 i915_gem_request_unreference(request);
1374}
1375
1376static void
1377__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1378{
1379 struct intel_engine_cs *engine = req->ring;
1380 struct drm_i915_gem_request *tmp;
1381
1382 lockdep_assert_held(&engine->dev->struct_mutex);
1383
1384 if (list_empty(&req->list))
1385 return;
1386
1387 do {
1388 tmp = list_first_entry(&engine->request_list,
1389 typeof(*tmp), list);
1390
1391 i915_gem_request_retire(tmp);
1392 } while (tmp != req);
1393
1394 WARN_ON(i915_verify_lists(engine->dev));
1395}
1396
Chris Wilsonb3612372012-08-24 09:35:08 +01001397/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001398 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001399 * request and object lists appropriately for that event.
1400 */
1401int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001402i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001403{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001404 struct drm_device *dev;
1405 struct drm_i915_private *dev_priv;
1406 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001407 int ret;
1408
Daniel Vettera4b3a572014-11-26 14:17:05 +01001409 BUG_ON(req == NULL);
1410
1411 dev = req->ring->dev;
1412 dev_priv = dev->dev_private;
1413 interruptible = dev_priv->mm.interruptible;
1414
Chris Wilsonb3612372012-08-24 09:35:08 +01001415 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001416
Daniel Vetter33196de2012-11-14 17:14:05 +01001417 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001418 if (ret)
1419 return ret;
1420
Daniel Vettera4b3a572014-11-26 14:17:05 +01001421 ret = i915_gem_check_olr(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001422 if (ret)
1423 return ret;
1424
Chris Wilsonb4716182015-04-27 13:41:17 +01001425 ret = __i915_wait_request(req,
1426 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001427 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001428 if (ret)
1429 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001430
Chris Wilsonb4716182015-04-27 13:41:17 +01001431 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001432 return 0;
1433}
1434
Chris Wilsonb3612372012-08-24 09:35:08 +01001435/**
1436 * Ensures that all rendering to the object has completed and the object is
1437 * safe to unbind from the GTT or access from the CPU.
1438 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001439int
Chris Wilsonb3612372012-08-24 09:35:08 +01001440i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1441 bool readonly)
1442{
Chris Wilsonb4716182015-04-27 13:41:17 +01001443 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001444
Chris Wilsonb4716182015-04-27 13:41:17 +01001445 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001446 return 0;
1447
Chris Wilsonb4716182015-04-27 13:41:17 +01001448 if (readonly) {
1449 if (obj->last_write_req != NULL) {
1450 ret = i915_wait_request(obj->last_write_req);
1451 if (ret)
1452 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001453
Chris Wilsonb4716182015-04-27 13:41:17 +01001454 i = obj->last_write_req->ring->id;
1455 if (obj->last_read_req[i] == obj->last_write_req)
1456 i915_gem_object_retire__read(obj, i);
1457 else
1458 i915_gem_object_retire__write(obj);
1459 }
1460 } else {
1461 for (i = 0; i < I915_NUM_RINGS; i++) {
1462 if (obj->last_read_req[i] == NULL)
1463 continue;
1464
1465 ret = i915_wait_request(obj->last_read_req[i]);
1466 if (ret)
1467 return ret;
1468
1469 i915_gem_object_retire__read(obj, i);
1470 }
1471 RQ_BUG_ON(obj->active);
1472 }
1473
1474 return 0;
1475}
1476
1477static void
1478i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1479 struct drm_i915_gem_request *req)
1480{
1481 int ring = req->ring->id;
1482
1483 if (obj->last_read_req[ring] == req)
1484 i915_gem_object_retire__read(obj, ring);
1485 else if (obj->last_write_req == req)
1486 i915_gem_object_retire__write(obj);
1487
1488 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001489}
1490
Chris Wilson3236f572012-08-24 09:35:09 +01001491/* A nonblocking variant of the above wait. This is a highly dangerous routine
1492 * as the object state may change during this call.
1493 */
1494static __must_check int
1495i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001496 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001497 bool readonly)
1498{
1499 struct drm_device *dev = obj->base.dev;
1500 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001501 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001502 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001503 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001504
1505 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1506 BUG_ON(!dev_priv->mm.interruptible);
1507
Chris Wilsonb4716182015-04-27 13:41:17 +01001508 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001509 return 0;
1510
Daniel Vetter33196de2012-11-14 17:14:05 +01001511 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001512 if (ret)
1513 return ret;
1514
Daniel Vetterf69061b2012-12-06 09:01:42 +01001515 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001516
Chris Wilsonb4716182015-04-27 13:41:17 +01001517 if (readonly) {
1518 struct drm_i915_gem_request *req;
1519
1520 req = obj->last_write_req;
1521 if (req == NULL)
1522 return 0;
1523
1524 ret = i915_gem_check_olr(req);
1525 if (ret)
1526 goto err;
1527
1528 requests[n++] = i915_gem_request_reference(req);
1529 } else {
1530 for (i = 0; i < I915_NUM_RINGS; i++) {
1531 struct drm_i915_gem_request *req;
1532
1533 req = obj->last_read_req[i];
1534 if (req == NULL)
1535 continue;
1536
1537 ret = i915_gem_check_olr(req);
1538 if (ret)
1539 goto err;
1540
1541 requests[n++] = i915_gem_request_reference(req);
1542 }
1543 }
1544
1545 mutex_unlock(&dev->struct_mutex);
1546 for (i = 0; ret == 0 && i < n; i++)
1547 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001548 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001549 mutex_lock(&dev->struct_mutex);
1550
1551err:
1552 for (i = 0; i < n; i++) {
1553 if (ret == 0)
1554 i915_gem_object_retire_request(obj, requests[i]);
1555 i915_gem_request_unreference(requests[i]);
1556 }
1557
1558 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001559}
1560
Chris Wilson2e1b8732015-04-27 13:41:22 +01001561static struct intel_rps_client *to_rps_client(struct drm_file *file)
1562{
1563 struct drm_i915_file_private *fpriv = file->driver_priv;
1564 return &fpriv->rps;
1565}
1566
Eric Anholt673a3942008-07-30 12:06:12 -07001567/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001568 * Called when user space prepares to use an object with the CPU, either
1569 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001570 */
1571int
1572i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001573 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001574{
1575 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001576 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001577 uint32_t read_domains = args->read_domains;
1578 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001579 int ret;
1580
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001581 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001582 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001583 return -EINVAL;
1584
Chris Wilson21d509e2009-06-06 09:46:02 +01001585 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001586 return -EINVAL;
1587
1588 /* Having something in the write domain implies it's in the read
1589 * domain, and only that read domain. Enforce that in the request.
1590 */
1591 if (write_domain != 0 && read_domains != write_domain)
1592 return -EINVAL;
1593
Chris Wilson76c1dec2010-09-25 11:22:51 +01001594 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001595 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001596 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001597
Chris Wilson05394f32010-11-08 19:18:58 +00001598 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001599 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001600 ret = -ENOENT;
1601 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001602 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001603
Chris Wilson3236f572012-08-24 09:35:09 +01001604 /* Try to flush the object off the GPU without holding the lock.
1605 * We will repeat the flush holding the lock in the normal manner
1606 * to catch cases where we are gazumped.
1607 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001608 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001609 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001610 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001611 if (ret)
1612 goto unref;
1613
Chris Wilson43566de2015-01-02 16:29:29 +05301614 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001615 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301616 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001617 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001618
Chris Wilson3236f572012-08-24 09:35:09 +01001619unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001620 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001621unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001622 mutex_unlock(&dev->struct_mutex);
1623 return ret;
1624}
1625
1626/**
1627 * Called when user space has done writes to this buffer
1628 */
1629int
1630i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001631 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001632{
1633 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001634 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001635 int ret = 0;
1636
Chris Wilson76c1dec2010-09-25 11:22:51 +01001637 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001638 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001639 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001640
Chris Wilson05394f32010-11-08 19:18:58 +00001641 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001642 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001643 ret = -ENOENT;
1644 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001645 }
1646
Eric Anholt673a3942008-07-30 12:06:12 -07001647 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001648 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001649 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001650
Chris Wilson05394f32010-11-08 19:18:58 +00001651 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001652unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001653 mutex_unlock(&dev->struct_mutex);
1654 return ret;
1655}
1656
1657/**
1658 * Maps the contents of an object, returning the address it is mapped
1659 * into.
1660 *
1661 * While the mapping holds a reference on the contents of the object, it doesn't
1662 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001663 *
1664 * IMPORTANT:
1665 *
1666 * DRM driver writers who look a this function as an example for how to do GEM
1667 * mmap support, please don't implement mmap support like here. The modern way
1668 * to implement DRM mmap support is with an mmap offset ioctl (like
1669 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1670 * That way debug tooling like valgrind will understand what's going on, hiding
1671 * the mmap call in a driver private ioctl will break that. The i915 driver only
1672 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001673 */
1674int
1675i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001676 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001677{
1678 struct drm_i915_gem_mmap *args = data;
1679 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001680 unsigned long addr;
1681
Akash Goel1816f922015-01-02 16:29:30 +05301682 if (args->flags & ~(I915_MMAP_WC))
1683 return -EINVAL;
1684
1685 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1686 return -ENODEV;
1687
Chris Wilson05394f32010-11-08 19:18:58 +00001688 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001689 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001690 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001691
Daniel Vetter1286ff72012-05-10 15:25:09 +02001692 /* prime objects have no backing filp to GEM mmap
1693 * pages from.
1694 */
1695 if (!obj->filp) {
1696 drm_gem_object_unreference_unlocked(obj);
1697 return -EINVAL;
1698 }
1699
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001700 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001701 PROT_READ | PROT_WRITE, MAP_SHARED,
1702 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301703 if (args->flags & I915_MMAP_WC) {
1704 struct mm_struct *mm = current->mm;
1705 struct vm_area_struct *vma;
1706
1707 down_write(&mm->mmap_sem);
1708 vma = find_vma(mm, addr);
1709 if (vma)
1710 vma->vm_page_prot =
1711 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1712 else
1713 addr = -ENOMEM;
1714 up_write(&mm->mmap_sem);
1715 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001716 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001717 if (IS_ERR((void *)addr))
1718 return addr;
1719
1720 args->addr_ptr = (uint64_t) addr;
1721
1722 return 0;
1723}
1724
Jesse Barnesde151cf2008-11-12 10:03:55 -08001725/**
1726 * i915_gem_fault - fault a page into the GTT
1727 * vma: VMA in question
1728 * vmf: fault info
1729 *
1730 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1731 * from userspace. The fault handler takes care of binding the object to
1732 * the GTT (if needed), allocating and programming a fence register (again,
1733 * only if needed based on whether the old reg is still valid or the object
1734 * is tiled) and inserting a new PTE into the faulting process.
1735 *
1736 * Note that the faulting process may involve evicting existing objects
1737 * from the GTT and/or fence registers to make room. So performance may
1738 * suffer if the GTT working set is large or there are few fence registers
1739 * left.
1740 */
1741int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1742{
Chris Wilson05394f32010-11-08 19:18:58 +00001743 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1744 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001745 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001746 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001747 pgoff_t page_offset;
1748 unsigned long pfn;
1749 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001750 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001751
Paulo Zanonif65c9162013-11-27 18:20:34 -02001752 intel_runtime_pm_get(dev_priv);
1753
Jesse Barnesde151cf2008-11-12 10:03:55 -08001754 /* We don't use vmf->pgoff since that has the fake offset */
1755 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1756 PAGE_SHIFT;
1757
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001758 ret = i915_mutex_lock_interruptible(dev);
1759 if (ret)
1760 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001761
Chris Wilsondb53a302011-02-03 11:57:46 +00001762 trace_i915_gem_object_fault(obj, page_offset, true, write);
1763
Chris Wilson6e4930f2014-02-07 18:37:06 -02001764 /* Try to flush the object off the GPU first without holding the lock.
1765 * Upon reacquiring the lock, we will perform our sanity checks and then
1766 * repeat the flush holding the lock in the normal manner to catch cases
1767 * where we are gazumped.
1768 */
1769 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1770 if (ret)
1771 goto unlock;
1772
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001773 /* Access to snoopable pages through the GTT is incoherent. */
1774 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001775 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001776 goto unlock;
1777 }
1778
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001779 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001780 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1781 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001782 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001783
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001784 memset(&view, 0, sizeof(view));
1785 view.type = I915_GGTT_VIEW_PARTIAL;
1786 view.params.partial.offset = rounddown(page_offset, chunk_size);
1787 view.params.partial.size =
1788 min_t(unsigned int,
1789 chunk_size,
1790 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1791 view.params.partial.offset);
1792 }
1793
1794 /* Now pin it into the GTT if needed */
1795 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001796 if (ret)
1797 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001798
Chris Wilsonc9839302012-11-20 10:45:17 +00001799 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1800 if (ret)
1801 goto unpin;
1802
1803 ret = i915_gem_object_get_fence(obj);
1804 if (ret)
1805 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001806
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001807 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001808 pfn = dev_priv->gtt.mappable_base +
1809 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001810 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001811
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001812 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1813 /* Overriding existing pages in partial view does not cause
1814 * us any trouble as TLBs are still valid because the fault
1815 * is due to userspace losing part of the mapping or never
1816 * having accessed it before (at this partials' range).
1817 */
1818 unsigned long base = vma->vm_start +
1819 (view.params.partial.offset << PAGE_SHIFT);
1820 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001821
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001822 for (i = 0; i < view.params.partial.size; i++) {
1823 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001824 if (ret)
1825 break;
1826 }
1827
1828 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001829 } else {
1830 if (!obj->fault_mappable) {
1831 unsigned long size = min_t(unsigned long,
1832 vma->vm_end - vma->vm_start,
1833 obj->base.size);
1834 int i;
1835
1836 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1837 ret = vm_insert_pfn(vma,
1838 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1839 pfn + i);
1840 if (ret)
1841 break;
1842 }
1843
1844 obj->fault_mappable = true;
1845 } else
1846 ret = vm_insert_pfn(vma,
1847 (unsigned long)vmf->virtual_address,
1848 pfn + page_offset);
1849 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001850unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001851 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001852unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001853 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001854out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001855 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001856 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001857 /*
1858 * We eat errors when the gpu is terminally wedged to avoid
1859 * userspace unduly crashing (gl has no provisions for mmaps to
1860 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1861 * and so needs to be reported.
1862 */
1863 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001864 ret = VM_FAULT_SIGBUS;
1865 break;
1866 }
Chris Wilson045e7692010-11-07 09:18:22 +00001867 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001868 /*
1869 * EAGAIN means the gpu is hung and we'll wait for the error
1870 * handler to reset everything when re-faulting in
1871 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001872 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001873 case 0:
1874 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001875 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001876 case -EBUSY:
1877 /*
1878 * EBUSY is ok: this just means that another thread
1879 * already did the job.
1880 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001881 ret = VM_FAULT_NOPAGE;
1882 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001883 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001884 ret = VM_FAULT_OOM;
1885 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001886 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001887 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001888 ret = VM_FAULT_SIGBUS;
1889 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001890 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001891 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001892 ret = VM_FAULT_SIGBUS;
1893 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001894 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001895
1896 intel_runtime_pm_put(dev_priv);
1897 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001898}
1899
1900/**
Chris Wilson901782b2009-07-10 08:18:50 +01001901 * i915_gem_release_mmap - remove physical page mappings
1902 * @obj: obj in question
1903 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001904 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001905 * relinquish ownership of the pages back to the system.
1906 *
1907 * It is vital that we remove the page mapping if we have mapped a tiled
1908 * object through the GTT and then lose the fence register due to
1909 * resource pressure. Similarly if the object has been moved out of the
1910 * aperture, than pages mapped into userspace must be revoked. Removing the
1911 * mapping will then trigger a page fault on the next user access, allowing
1912 * fixup by i915_gem_fault().
1913 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001914void
Chris Wilson05394f32010-11-08 19:18:58 +00001915i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001916{
Chris Wilson6299f992010-11-24 12:23:44 +00001917 if (!obj->fault_mappable)
1918 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001919
David Herrmann6796cb12014-01-03 14:24:19 +01001920 drm_vma_node_unmap(&obj->base.vma_node,
1921 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001922 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001923}
1924
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001925void
1926i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1927{
1928 struct drm_i915_gem_object *obj;
1929
1930 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1931 i915_gem_release_mmap(obj);
1932}
1933
Imre Deak0fa87792013-01-07 21:47:35 +02001934uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001935i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001936{
Chris Wilsone28f8712011-07-18 13:11:49 -07001937 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001938
1939 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001940 tiling_mode == I915_TILING_NONE)
1941 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001942
1943 /* Previous chips need a power-of-two fence region when tiling */
1944 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001945 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001946 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001947 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001948
Chris Wilsone28f8712011-07-18 13:11:49 -07001949 while (gtt_size < size)
1950 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001951
Chris Wilsone28f8712011-07-18 13:11:49 -07001952 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001953}
1954
Jesse Barnesde151cf2008-11-12 10:03:55 -08001955/**
1956 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1957 * @obj: object to check
1958 *
1959 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001960 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001961 */
Imre Deakd8651102013-01-07 21:47:33 +02001962uint32_t
1963i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1964 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001965{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001966 /*
1967 * Minimum alignment is 4k (GTT page size), but might be greater
1968 * if a fence register is needed for the object.
1969 */
Imre Deakd8651102013-01-07 21:47:33 +02001970 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001971 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001972 return 4096;
1973
1974 /*
1975 * Previous chips need to be aligned to the size of the smallest
1976 * fence register that can contain the object.
1977 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001978 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001979}
1980
Chris Wilsond8cb5082012-08-11 15:41:03 +01001981static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1982{
1983 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1984 int ret;
1985
David Herrmann0de23972013-07-24 21:07:52 +02001986 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001987 return 0;
1988
Daniel Vetterda494d72012-12-20 15:11:16 +01001989 dev_priv->mm.shrinker_no_lock_stealing = true;
1990
Chris Wilsond8cb5082012-08-11 15:41:03 +01001991 ret = drm_gem_create_mmap_offset(&obj->base);
1992 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001993 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001994
1995 /* Badly fragmented mmap space? The only way we can recover
1996 * space is by destroying unwanted objects. We can't randomly release
1997 * mmap_offsets as userspace expects them to be persistent for the
1998 * lifetime of the objects. The closest we can is to release the
1999 * offsets on purgeable objects by truncating it and marking it purged,
2000 * which prevents userspace from ever using that object again.
2001 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002002 i915_gem_shrink(dev_priv,
2003 obj->base.size >> PAGE_SHIFT,
2004 I915_SHRINK_BOUND |
2005 I915_SHRINK_UNBOUND |
2006 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002007 ret = drm_gem_create_mmap_offset(&obj->base);
2008 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002009 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002010
2011 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002012 ret = drm_gem_create_mmap_offset(&obj->base);
2013out:
2014 dev_priv->mm.shrinker_no_lock_stealing = false;
2015
2016 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002017}
2018
2019static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2020{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002021 drm_gem_free_mmap_offset(&obj->base);
2022}
2023
Dave Airlieda6b51d2014-12-24 13:11:17 +10002024int
Dave Airlieff72145b2011-02-07 12:16:14 +10002025i915_gem_mmap_gtt(struct drm_file *file,
2026 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002027 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002028 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002029{
Chris Wilson05394f32010-11-08 19:18:58 +00002030 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002031 int ret;
2032
Chris Wilson76c1dec2010-09-25 11:22:51 +01002033 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002034 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002035 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002036
Dave Airlieff72145b2011-02-07 12:16:14 +10002037 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002038 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002039 ret = -ENOENT;
2040 goto unlock;
2041 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002042
Chris Wilson05394f32010-11-08 19:18:58 +00002043 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002044 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002045 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002046 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002047 }
2048
Chris Wilsond8cb5082012-08-11 15:41:03 +01002049 ret = i915_gem_object_create_mmap_offset(obj);
2050 if (ret)
2051 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002052
David Herrmann0de23972013-07-24 21:07:52 +02002053 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002054
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002055out:
Chris Wilson05394f32010-11-08 19:18:58 +00002056 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002057unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002058 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002059 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002060}
2061
Dave Airlieff72145b2011-02-07 12:16:14 +10002062/**
2063 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2064 * @dev: DRM device
2065 * @data: GTT mapping ioctl data
2066 * @file: GEM object info
2067 *
2068 * Simply returns the fake offset to userspace so it can mmap it.
2069 * The mmap call will end up in drm_gem_mmap(), which will set things
2070 * up so we can get faults in the handler above.
2071 *
2072 * The fault handler will take care of binding the object into the GTT
2073 * (since it may have been evicted to make room for something), allocating
2074 * a fence register, and mapping the appropriate aperture address into
2075 * userspace.
2076 */
2077int
2078i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2079 struct drm_file *file)
2080{
2081 struct drm_i915_gem_mmap_gtt *args = data;
2082
Dave Airlieda6b51d2014-12-24 13:11:17 +10002083 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002084}
2085
Daniel Vetter225067e2012-08-20 10:23:20 +02002086/* Immediately discard the backing storage */
2087static void
2088i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002089{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002090 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002091
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002092 if (obj->base.filp == NULL)
2093 return;
2094
Daniel Vetter225067e2012-08-20 10:23:20 +02002095 /* Our goal here is to return as much of the memory as
2096 * is possible back to the system as we are called from OOM.
2097 * To do this we must instruct the shmfs to drop all of its
2098 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002099 */
Chris Wilson55372522014-03-25 13:23:06 +00002100 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002101 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002102}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002103
Chris Wilson55372522014-03-25 13:23:06 +00002104/* Try to discard unwanted pages */
2105static void
2106i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002107{
Chris Wilson55372522014-03-25 13:23:06 +00002108 struct address_space *mapping;
2109
2110 switch (obj->madv) {
2111 case I915_MADV_DONTNEED:
2112 i915_gem_object_truncate(obj);
2113 case __I915_MADV_PURGED:
2114 return;
2115 }
2116
2117 if (obj->base.filp == NULL)
2118 return;
2119
2120 mapping = file_inode(obj->base.filp)->i_mapping,
2121 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002122}
2123
Chris Wilson5cdf5882010-09-27 15:51:07 +01002124static void
Chris Wilson05394f32010-11-08 19:18:58 +00002125i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002126{
Imre Deak90797e62013-02-18 19:28:03 +02002127 struct sg_page_iter sg_iter;
2128 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002129
Chris Wilson05394f32010-11-08 19:18:58 +00002130 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002131
Chris Wilson6c085a72012-08-20 11:40:46 +02002132 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2133 if (ret) {
2134 /* In the event of a disaster, abandon all caches and
2135 * hope for the best.
2136 */
2137 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002138 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002139 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2140 }
2141
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002142 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002143 i915_gem_object_save_bit_17_swizzle(obj);
2144
Chris Wilson05394f32010-11-08 19:18:58 +00002145 if (obj->madv == I915_MADV_DONTNEED)
2146 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002147
Imre Deak90797e62013-02-18 19:28:03 +02002148 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002149 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002150
Chris Wilson05394f32010-11-08 19:18:58 +00002151 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002152 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002153
Chris Wilson05394f32010-11-08 19:18:58 +00002154 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002155 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002156
Chris Wilson9da3da62012-06-01 15:20:22 +01002157 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002158 }
Chris Wilson05394f32010-11-08 19:18:58 +00002159 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002160
Chris Wilson9da3da62012-06-01 15:20:22 +01002161 sg_free_table(obj->pages);
2162 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002163}
2164
Chris Wilsondd624af2013-01-15 12:39:35 +00002165int
Chris Wilson37e680a2012-06-07 15:38:42 +01002166i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2167{
2168 const struct drm_i915_gem_object_ops *ops = obj->ops;
2169
Chris Wilson2f745ad2012-09-04 21:02:58 +01002170 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002171 return 0;
2172
Chris Wilsona5570172012-09-04 21:02:54 +01002173 if (obj->pages_pin_count)
2174 return -EBUSY;
2175
Ben Widawsky98438772013-07-31 17:00:12 -07002176 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002177
Chris Wilsona2165e32012-12-03 11:49:00 +00002178 /* ->put_pages might need to allocate memory for the bit17 swizzle
2179 * array, hence protect them from being reaped by removing them from gtt
2180 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002181 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002182
Chris Wilson37e680a2012-06-07 15:38:42 +01002183 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002184 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002185
Chris Wilson55372522014-03-25 13:23:06 +00002186 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002187
2188 return 0;
2189}
2190
Chris Wilson37e680a2012-06-07 15:38:42 +01002191static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002192i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002193{
Chris Wilson6c085a72012-08-20 11:40:46 +02002194 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002195 int page_count, i;
2196 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002197 struct sg_table *st;
2198 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002199 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002200 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002201 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002202 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002203
Chris Wilson6c085a72012-08-20 11:40:46 +02002204 /* Assert that the object is not currently in any GPU domain. As it
2205 * wasn't in the GTT, there shouldn't be any way it could have been in
2206 * a GPU cache
2207 */
2208 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2209 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2210
Chris Wilson9da3da62012-06-01 15:20:22 +01002211 st = kmalloc(sizeof(*st), GFP_KERNEL);
2212 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002213 return -ENOMEM;
2214
Chris Wilson9da3da62012-06-01 15:20:22 +01002215 page_count = obj->base.size / PAGE_SIZE;
2216 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002217 kfree(st);
2218 return -ENOMEM;
2219 }
2220
2221 /* Get the list of pages out of our struct file. They'll be pinned
2222 * at this point until we release them.
2223 *
2224 * Fail silently without starting the shrinker
2225 */
Al Viro496ad9a2013-01-23 17:07:38 -05002226 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002227 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002228 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002229 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002230 sg = st->sgl;
2231 st->nents = 0;
2232 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002233 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2234 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002235 i915_gem_shrink(dev_priv,
2236 page_count,
2237 I915_SHRINK_BOUND |
2238 I915_SHRINK_UNBOUND |
2239 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002240 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2241 }
2242 if (IS_ERR(page)) {
2243 /* We've tried hard to allocate the memory by reaping
2244 * our own buffer, now let the real VM do its job and
2245 * go down in flames if truly OOM.
2246 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002247 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002248 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002249 if (IS_ERR(page))
2250 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002251 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002252#ifdef CONFIG_SWIOTLB
2253 if (swiotlb_nr_tbl()) {
2254 st->nents++;
2255 sg_set_page(sg, page, PAGE_SIZE, 0);
2256 sg = sg_next(sg);
2257 continue;
2258 }
2259#endif
Imre Deak90797e62013-02-18 19:28:03 +02002260 if (!i || page_to_pfn(page) != last_pfn + 1) {
2261 if (i)
2262 sg = sg_next(sg);
2263 st->nents++;
2264 sg_set_page(sg, page, PAGE_SIZE, 0);
2265 } else {
2266 sg->length += PAGE_SIZE;
2267 }
2268 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002269
2270 /* Check that the i965g/gm workaround works. */
2271 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002272 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002273#ifdef CONFIG_SWIOTLB
2274 if (!swiotlb_nr_tbl())
2275#endif
2276 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002277 obj->pages = st;
2278
Eric Anholt673a3942008-07-30 12:06:12 -07002279 if (i915_gem_object_needs_bit17_swizzle(obj))
2280 i915_gem_object_do_bit_17_swizzle(obj);
2281
Daniel Vetter656bfa32014-11-20 09:26:30 +01002282 if (obj->tiling_mode != I915_TILING_NONE &&
2283 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2284 i915_gem_object_pin_pages(obj);
2285
Eric Anholt673a3942008-07-30 12:06:12 -07002286 return 0;
2287
2288err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002289 sg_mark_end(sg);
2290 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002291 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002292 sg_free_table(st);
2293 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002294
2295 /* shmemfs first checks if there is enough memory to allocate the page
2296 * and reports ENOSPC should there be insufficient, along with the usual
2297 * ENOMEM for a genuine allocation failure.
2298 *
2299 * We use ENOSPC in our driver to mean that we have run out of aperture
2300 * space and so want to translate the error from shmemfs back to our
2301 * usual understanding of ENOMEM.
2302 */
2303 if (PTR_ERR(page) == -ENOSPC)
2304 return -ENOMEM;
2305 else
2306 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002307}
2308
Chris Wilson37e680a2012-06-07 15:38:42 +01002309/* Ensure that the associated pages are gathered from the backing storage
2310 * and pinned into our object. i915_gem_object_get_pages() may be called
2311 * multiple times before they are released by a single call to
2312 * i915_gem_object_put_pages() - once the pages are no longer referenced
2313 * either as a result of memory pressure (reaping pages under the shrinker)
2314 * or as the object is itself released.
2315 */
2316int
2317i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2318{
2319 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2320 const struct drm_i915_gem_object_ops *ops = obj->ops;
2321 int ret;
2322
Chris Wilson2f745ad2012-09-04 21:02:58 +01002323 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002324 return 0;
2325
Chris Wilson43e28f02013-01-08 10:53:09 +00002326 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002327 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002328 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002329 }
2330
Chris Wilsona5570172012-09-04 21:02:54 +01002331 BUG_ON(obj->pages_pin_count);
2332
Chris Wilson37e680a2012-06-07 15:38:42 +01002333 ret = ops->get_pages(obj);
2334 if (ret)
2335 return ret;
2336
Ben Widawsky35c20a62013-05-31 11:28:48 -07002337 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002338
2339 obj->get_page.sg = obj->pages->sgl;
2340 obj->get_page.last = 0;
2341
Chris Wilson37e680a2012-06-07 15:38:42 +01002342 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002343}
2344
Ben Widawskye2d05a82013-09-24 09:57:58 -07002345void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002346 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002347{
Chris Wilsonb4716182015-04-27 13:41:17 +01002348 struct drm_i915_gem_object *obj = vma->obj;
2349
2350 /* Add a reference if we're newly entering the active list. */
2351 if (obj->active == 0)
2352 drm_gem_object_reference(&obj->base);
2353 obj->active |= intel_ring_flag(ring);
2354
2355 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
2356 i915_gem_request_assign(&obj->last_read_req[ring->id],
2357 intel_ring_get_request(ring));
2358
Ben Widawskye2d05a82013-09-24 09:57:58 -07002359 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002360}
2361
Chris Wilsoncaea7472010-11-12 13:53:37 +00002362static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002363i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2364{
2365 RQ_BUG_ON(obj->last_write_req == NULL);
2366 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2367
2368 i915_gem_request_assign(&obj->last_write_req, NULL);
2369 intel_fb_obj_flush(obj, true);
2370}
2371
2372static void
2373i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002374{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002375 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002376
Chris Wilsonb4716182015-04-27 13:41:17 +01002377 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2378 RQ_BUG_ON(!(obj->active & (1 << ring)));
2379
2380 list_del_init(&obj->ring_list[ring]);
2381 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2382
2383 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2384 i915_gem_object_retire__write(obj);
2385
2386 obj->active &= ~(1 << ring);
2387 if (obj->active)
2388 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002389
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002390 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2391 if (!list_empty(&vma->mm_list))
2392 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002393 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002394
John Harrison97b2a6a2014-11-24 18:49:26 +00002395 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002396 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002397}
2398
Chris Wilson9d7730912012-11-27 16:22:52 +00002399static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002400i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002401{
Chris Wilson9d7730912012-11-27 16:22:52 +00002402 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002403 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002404 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002405
Chris Wilson107f27a52012-12-10 13:56:17 +02002406 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002407 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002408 ret = intel_ring_idle(ring);
2409 if (ret)
2410 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002411 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002412 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002413
2414 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002415 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002416 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002417
Ben Widawskyebc348b2014-04-29 14:52:28 -07002418 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2419 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002420 }
2421
2422 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002423}
2424
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002425int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2426{
2427 struct drm_i915_private *dev_priv = dev->dev_private;
2428 int ret;
2429
2430 if (seqno == 0)
2431 return -EINVAL;
2432
2433 /* HWS page needs to be set less than what we
2434 * will inject to ring
2435 */
2436 ret = i915_gem_init_seqno(dev, seqno - 1);
2437 if (ret)
2438 return ret;
2439
2440 /* Carefully set the last_seqno value so that wrap
2441 * detection still works
2442 */
2443 dev_priv->next_seqno = seqno;
2444 dev_priv->last_seqno = seqno - 1;
2445 if (dev_priv->last_seqno == 0)
2446 dev_priv->last_seqno--;
2447
2448 return 0;
2449}
2450
Chris Wilson9d7730912012-11-27 16:22:52 +00002451int
2452i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002453{
Chris Wilson9d7730912012-11-27 16:22:52 +00002454 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002455
Chris Wilson9d7730912012-11-27 16:22:52 +00002456 /* reserve 0 for non-seqno */
2457 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002458 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002459 if (ret)
2460 return ret;
2461
2462 dev_priv->next_seqno = 1;
2463 }
2464
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002465 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002466 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002467}
2468
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002469int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002470 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002471 struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002472{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002473 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002474 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002475 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002476 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002477 int ret;
2478
John Harrison6259cea2014-11-24 18:49:29 +00002479 request = ring->outstanding_lazy_request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002480 if (WARN_ON(request == NULL))
2481 return -ENOMEM;
2482
2483 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002484 ringbuf = request->ctx->engine[ring->id].ringbuf;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002485 } else
2486 ringbuf = ring->buffer;
2487
2488 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002489 /*
2490 * Emit any outstanding flushes - execbuf can fail to emit the flush
2491 * after having emitted the batchbuffer command. Hence we need to fix
2492 * things up similar to emitting the lazy request. The difference here
2493 * is that the flush _must_ happen before the next request, no matter
2494 * what.
2495 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002496 if (i915.enable_execlists) {
Nick Hoath21076372015-01-15 13:10:38 +00002497 ret = logical_ring_flush_all_caches(ringbuf, request->ctx);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002498 if (ret)
2499 return ret;
2500 } else {
2501 ret = intel_ring_flush_all_caches(ring);
2502 if (ret)
2503 return ret;
2504 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002505
Chris Wilsona71d8d92012-02-15 11:25:36 +00002506 /* Record the position of the start of the request so that
2507 * should we detect the updated seqno part-way through the
2508 * GPU processing the request, we never over-estimate the
2509 * position of the head.
2510 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002511 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002512
Oscar Mateo48e29f52014-07-24 17:04:29 +01002513 if (i915.enable_execlists) {
Nick Hoath72f95af2015-01-15 13:10:37 +00002514 ret = ring->emit_request(ringbuf, request);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002515 if (ret)
2516 return ret;
2517 } else {
2518 ret = ring->add_request(ring);
2519 if (ret)
2520 return ret;
Michel Thierry53292cd2015-04-15 18:11:33 +01002521
2522 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002523 }
Eric Anholt673a3942008-07-30 12:06:12 -07002524
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002525 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002526
2527 /* Whilst this request exists, batch_obj will be on the
2528 * active_list, and so will hold the active reference. Only when this
2529 * request is retired will the the batch_obj be moved onto the
2530 * inactive_list and lose its active reference. Hence we do not need
2531 * to explicitly hold another reference here.
2532 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002533 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002534
Oscar Mateo48e29f52014-07-24 17:04:29 +01002535 if (!i915.enable_execlists) {
2536 /* Hold a reference to the current context so that we can inspect
2537 * it later in case a hangcheck error event fires.
2538 */
2539 request->ctx = ring->last_context;
2540 if (request->ctx)
2541 i915_gem_context_reference(request->ctx);
2542 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002543
Eric Anholt673a3942008-07-30 12:06:12 -07002544 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002545 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002546 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002547
Chris Wilsondb53a302011-02-03 11:57:46 +00002548 if (file) {
2549 struct drm_i915_file_private *file_priv = file->driver_priv;
2550
Chris Wilson1c255952010-09-26 11:03:27 +01002551 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002552 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002553 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002554 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002555 spin_unlock(&file_priv->mm.lock);
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002556
2557 request->pid = get_pid(task_pid(current));
Eric Anholtb9624422009-06-03 07:27:35 +00002558 }
Eric Anholt673a3942008-07-30 12:06:12 -07002559
John Harrison74328ee2014-11-24 18:49:38 +00002560 trace_i915_gem_request_add(request);
John Harrison6259cea2014-11-24 18:49:29 +00002561 ring->outstanding_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002562
Daniel Vetter87255482014-11-19 20:36:48 +01002563 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002564
Daniel Vetter87255482014-11-19 20:36:48 +01002565 queue_delayed_work(dev_priv->wq,
2566 &dev_priv->mm.retire_work,
2567 round_jiffies_up_relative(HZ));
2568 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002569
Chris Wilson3cce4692010-10-27 16:11:02 +01002570 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002571}
2572
Mika Kuoppala939fd762014-01-30 19:04:44 +02002573static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002574 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002575{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002576 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002577
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002578 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2579
2580 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002581 return true;
2582
Chris Wilson676fa572014-12-24 08:13:39 -08002583 if (ctx->hang_stats.ban_period_seconds &&
2584 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002585 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002586 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002587 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002588 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2589 if (i915_stop_ring_allow_warn(dev_priv))
2590 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002591 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002592 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002593 }
2594
2595 return false;
2596}
2597
Mika Kuoppala939fd762014-01-30 19:04:44 +02002598static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002599 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002600 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002601{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002602 struct i915_ctx_hang_stats *hs;
2603
2604 if (WARN_ON(!ctx))
2605 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002606
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002607 hs = &ctx->hang_stats;
2608
2609 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002610 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002611 hs->batch_active++;
2612 hs->guilty_ts = get_seconds();
2613 } else {
2614 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002615 }
2616}
2617
John Harrisonabfe2622014-11-24 18:49:24 +00002618void i915_gem_request_free(struct kref *req_ref)
2619{
2620 struct drm_i915_gem_request *req = container_of(req_ref,
2621 typeof(*req), ref);
2622 struct intel_context *ctx = req->ctx;
2623
Thomas Daniel0794aed2014-11-25 10:39:25 +00002624 if (ctx) {
2625 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002626 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002627
Thomas Daniel0794aed2014-11-25 10:39:25 +00002628 if (ctx != ring->default_context)
2629 intel_lr_context_unpin(ring, ctx);
2630 }
John Harrisonabfe2622014-11-24 18:49:24 +00002631
Oscar Mateodcb4c122014-11-13 10:28:10 +00002632 i915_gem_context_unreference(ctx);
2633 }
John Harrisonabfe2622014-11-24 18:49:24 +00002634
Chris Wilsonefab6d82015-04-07 16:20:57 +01002635 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002636}
2637
John Harrison6689cb22015-03-19 12:30:08 +00002638int i915_gem_request_alloc(struct intel_engine_cs *ring,
2639 struct intel_context *ctx)
2640{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002641 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002642 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002643 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002644
2645 if (ring->outstanding_lazy_request)
2646 return 0;
2647
Daniel Vettereed29a52015-05-21 14:21:25 +02002648 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2649 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002650 return -ENOMEM;
2651
Daniel Vettereed29a52015-05-21 14:21:25 +02002652 kref_init(&req->ref);
2653 req->i915 = dev_priv;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002654
Daniel Vettereed29a52015-05-21 14:21:25 +02002655 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
John Harrison6689cb22015-03-19 12:30:08 +00002656 if (ret) {
Daniel Vettereed29a52015-05-21 14:21:25 +02002657 kfree(req);
John Harrison6689cb22015-03-19 12:30:08 +00002658 return ret;
2659 }
2660
Daniel Vettereed29a52015-05-21 14:21:25 +02002661 req->ring = ring;
John Harrison6689cb22015-03-19 12:30:08 +00002662
2663 if (i915.enable_execlists)
Daniel Vettereed29a52015-05-21 14:21:25 +02002664 ret = intel_logical_ring_alloc_request_extras(req, ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002665 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002666 ret = intel_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002667 if (ret) {
Daniel Vettereed29a52015-05-21 14:21:25 +02002668 kfree(req);
John Harrison6689cb22015-03-19 12:30:08 +00002669 return ret;
2670 }
2671
Daniel Vettereed29a52015-05-21 14:21:25 +02002672 ring->outstanding_lazy_request = req;
John Harrison6689cb22015-03-19 12:30:08 +00002673 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002674}
2675
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002676struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002677i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002678{
Chris Wilson4db080f2013-12-04 11:37:09 +00002679 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002680
Chris Wilson4db080f2013-12-04 11:37:09 +00002681 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002682 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002683 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002684
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002685 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002686 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002687
2688 return NULL;
2689}
2690
2691static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002692 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002693{
2694 struct drm_i915_gem_request *request;
2695 bool ring_hung;
2696
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002697 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002698
2699 if (request == NULL)
2700 return;
2701
2702 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2703
Mika Kuoppala939fd762014-01-30 19:04:44 +02002704 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002705
2706 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002707 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002708}
2709
2710static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002711 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002712{
Chris Wilsondfaae392010-09-22 10:31:52 +01002713 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002714 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002715
Chris Wilson05394f32010-11-08 19:18:58 +00002716 obj = list_first_entry(&ring->active_list,
2717 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002718 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002719
Chris Wilsonb4716182015-04-27 13:41:17 +01002720 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002721 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002722
2723 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002724 * Clear the execlists queue up before freeing the requests, as those
2725 * are the ones that keep the context and ringbuffer backing objects
2726 * pinned in place.
2727 */
2728 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002729 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002730
2731 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002732 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002733 execlist_link);
2734 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002735
2736 if (submit_req->ctx != ring->default_context)
2737 intel_lr_context_unpin(ring, submit_req->ctx);
2738
Nick Hoathb3a38992015-02-19 16:30:47 +00002739 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002740 }
2741
2742 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002743 * We must free the requests after all the corresponding objects have
2744 * been moved off active lists. Which is the same order as the normal
2745 * retire_requests function does. This is important if object hold
2746 * implicit references on things like e.g. ppgtt address spaces through
2747 * the request.
2748 */
2749 while (!list_empty(&ring->request_list)) {
2750 struct drm_i915_gem_request *request;
2751
2752 request = list_first_entry(&ring->request_list,
2753 struct drm_i915_gem_request,
2754 list);
2755
Chris Wilsonb4716182015-04-27 13:41:17 +01002756 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002757 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002758
John Harrison6259cea2014-11-24 18:49:29 +00002759 /* This may not have been flushed before the reset, so clean it now */
2760 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002761}
2762
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002763void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002764{
2765 struct drm_i915_private *dev_priv = dev->dev_private;
2766 int i;
2767
Daniel Vetter4b9de732011-10-09 21:52:02 +02002768 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002769 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002770
Daniel Vetter94a335d2013-07-17 14:51:28 +02002771 /*
2772 * Commit delayed tiling changes if we have an object still
2773 * attached to the fence, otherwise just clear the fence.
2774 */
2775 if (reg->obj) {
2776 i915_gem_object_update_fence(reg->obj, reg,
2777 reg->obj->tiling_mode);
2778 } else {
2779 i915_gem_write_fence(dev, i, NULL);
2780 }
Chris Wilson312817a2010-11-22 11:50:11 +00002781 }
2782}
2783
Chris Wilson069efc12010-09-30 16:53:18 +01002784void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002785{
Chris Wilsondfaae392010-09-22 10:31:52 +01002786 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002787 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002788 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002789
Chris Wilson4db080f2013-12-04 11:37:09 +00002790 /*
2791 * Before we free the objects from the requests, we need to inspect
2792 * them for finding the guilty party. As the requests only borrow
2793 * their reference to the objects, the inspection must be done first.
2794 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002795 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002796 i915_gem_reset_ring_status(dev_priv, ring);
2797
2798 for_each_ring(ring, dev_priv, i)
2799 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002800
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002801 i915_gem_context_reset(dev);
2802
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002803 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002804
2805 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002806}
2807
2808/**
2809 * This function clears the request list as sequence numbers are passed.
2810 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002811void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002812i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002813{
Chris Wilsondb53a302011-02-03 11:57:46 +00002814 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002815
Chris Wilsonb4716182015-04-27 13:41:17 +01002816 if (list_empty(&ring->active_list))
2817 return;
2818
Chris Wilson832a3aa2015-03-18 18:19:22 +00002819 /* Retire requests first as we use it above for the early return.
2820 * If we retire requests last, we may use a later seqno and so clear
2821 * the requests lists without clearing the active list, leading to
2822 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002823 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002824 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002825 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002826
Zou Nan hai852835f2010-05-21 09:08:56 +08002827 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002828 struct drm_i915_gem_request,
2829 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002830
John Harrison1b5a4332014-11-24 18:49:42 +00002831 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002832 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002833
Chris Wilsonb4716182015-04-27 13:41:17 +01002834 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002835 }
2836
Chris Wilson832a3aa2015-03-18 18:19:22 +00002837 /* Move any buffers on the active list that are no longer referenced
2838 * by the ringbuffer to the flushing/inactive lists as appropriate,
2839 * before we free the context associated with the requests.
2840 */
2841 while (!list_empty(&ring->active_list)) {
2842 struct drm_i915_gem_object *obj;
2843
2844 obj = list_first_entry(&ring->active_list,
2845 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002846 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002847
Chris Wilsonb4716182015-04-27 13:41:17 +01002848 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002849 break;
2850
Chris Wilsonb4716182015-04-27 13:41:17 +01002851 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002852 }
2853
John Harrison581c26e82014-11-24 18:49:39 +00002854 if (unlikely(ring->trace_irq_req &&
2855 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002856 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002857 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002858 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002859
Chris Wilsondb53a302011-02-03 11:57:46 +00002860 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002861}
2862
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002863bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002864i915_gem_retire_requests(struct drm_device *dev)
2865{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002866 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002867 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002868 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002869 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002870
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002871 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002872 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002873 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002874 if (i915.enable_execlists) {
2875 unsigned long flags;
2876
2877 spin_lock_irqsave(&ring->execlist_lock, flags);
2878 idle &= list_empty(&ring->execlist_queue);
2879 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2880
2881 intel_execlists_retire_requests(ring);
2882 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002883 }
2884
2885 if (idle)
2886 mod_delayed_work(dev_priv->wq,
2887 &dev_priv->mm.idle_work,
2888 msecs_to_jiffies(100));
2889
2890 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002891}
2892
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002893static void
Eric Anholt673a3942008-07-30 12:06:12 -07002894i915_gem_retire_work_handler(struct work_struct *work)
2895{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002896 struct drm_i915_private *dev_priv =
2897 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2898 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002899 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002900
Chris Wilson891b48c2010-09-29 12:26:37 +01002901 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002902 idle = false;
2903 if (mutex_trylock(&dev->struct_mutex)) {
2904 idle = i915_gem_retire_requests(dev);
2905 mutex_unlock(&dev->struct_mutex);
2906 }
2907 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002908 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2909 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002910}
Chris Wilson891b48c2010-09-29 12:26:37 +01002911
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002912static void
2913i915_gem_idle_work_handler(struct work_struct *work)
2914{
2915 struct drm_i915_private *dev_priv =
2916 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002917 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002918 struct intel_engine_cs *ring;
2919 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002920
Chris Wilson423795c2015-04-07 16:21:08 +01002921 for_each_ring(ring, dev_priv, i)
2922 if (!list_empty(&ring->request_list))
2923 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002924
Chris Wilson35c94182015-04-07 16:20:37 +01002925 intel_mark_idle(dev);
2926
2927 if (mutex_trylock(&dev->struct_mutex)) {
2928 struct intel_engine_cs *ring;
2929 int i;
2930
2931 for_each_ring(ring, dev_priv, i)
2932 i915_gem_batch_pool_fini(&ring->batch_pool);
2933
2934 mutex_unlock(&dev->struct_mutex);
2935 }
Eric Anholt673a3942008-07-30 12:06:12 -07002936}
2937
Ben Widawsky5816d642012-04-11 11:18:19 -07002938/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002939 * Ensures that an object will eventually get non-busy by flushing any required
2940 * write domains, emitting any outstanding lazy request and retiring and
2941 * completed requests.
2942 */
2943static int
2944i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2945{
Chris Wilsonb4716182015-04-27 13:41:17 +01002946 int ret, i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002947
Chris Wilsonb4716182015-04-27 13:41:17 +01002948 if (!obj->active)
2949 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002950
Chris Wilsonb4716182015-04-27 13:41:17 +01002951 for (i = 0; i < I915_NUM_RINGS; i++) {
2952 struct drm_i915_gem_request *req;
2953
2954 req = obj->last_read_req[i];
2955 if (req == NULL)
2956 continue;
2957
2958 if (list_empty(&req->list))
2959 goto retire;
2960
2961 ret = i915_gem_check_olr(req);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002962 if (ret)
2963 return ret;
2964
Chris Wilsonb4716182015-04-27 13:41:17 +01002965 if (i915_gem_request_completed(req, true)) {
2966 __i915_gem_request_retire__upto(req);
2967retire:
2968 i915_gem_object_retire__read(obj, i);
2969 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002970 }
2971
2972 return 0;
2973}
2974
2975/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002976 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2977 * @DRM_IOCTL_ARGS: standard ioctl arguments
2978 *
2979 * Returns 0 if successful, else an error is returned with the remaining time in
2980 * the timeout parameter.
2981 * -ETIME: object is still busy after timeout
2982 * -ERESTARTSYS: signal interrupted the wait
2983 * -ENONENT: object doesn't exist
2984 * Also possible, but rare:
2985 * -EAGAIN: GPU wedged
2986 * -ENOMEM: damn
2987 * -ENODEV: Internal IRQ fail
2988 * -E?: The add request failed
2989 *
2990 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2991 * non-zero timeout parameter the wait ioctl will wait for the given number of
2992 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2993 * without holding struct_mutex the object may become re-busied before this
2994 * function completes. A similar but shorter * race condition exists in the busy
2995 * ioctl
2996 */
2997int
2998i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2999{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003000 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003001 struct drm_i915_gem_wait *args = data;
3002 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01003003 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003004 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003005 int i, n = 0;
3006 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003007
Daniel Vetter11b5d512014-09-29 15:31:26 +02003008 if (args->flags != 0)
3009 return -EINVAL;
3010
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003011 ret = i915_mutex_lock_interruptible(dev);
3012 if (ret)
3013 return ret;
3014
3015 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3016 if (&obj->base == NULL) {
3017 mutex_unlock(&dev->struct_mutex);
3018 return -ENOENT;
3019 }
3020
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003021 /* Need to make sure the object gets inactive eventually. */
3022 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003023 if (ret)
3024 goto out;
3025
Chris Wilsonb4716182015-04-27 13:41:17 +01003026 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003027 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003028
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003029 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003030 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003031 */
Chris Wilson762e4582015-03-04 18:09:26 +00003032 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003033 ret = -ETIME;
3034 goto out;
3035 }
3036
3037 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003038 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003039
3040 for (i = 0; i < I915_NUM_RINGS; i++) {
3041 if (obj->last_read_req[i] == NULL)
3042 continue;
3043
3044 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3045 }
3046
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003047 mutex_unlock(&dev->struct_mutex);
3048
Chris Wilsonb4716182015-04-27 13:41:17 +01003049 for (i = 0; i < n; i++) {
3050 if (ret == 0)
3051 ret = __i915_wait_request(req[i], reset_counter, true,
3052 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
3053 file->driver_priv);
3054 i915_gem_request_unreference__unlocked(req[i]);
3055 }
John Harrisonff865882014-11-24 18:49:28 +00003056 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003057
3058out:
3059 drm_gem_object_unreference(&obj->base);
3060 mutex_unlock(&dev->struct_mutex);
3061 return ret;
3062}
3063
Chris Wilsonb4716182015-04-27 13:41:17 +01003064static int
3065__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3066 struct intel_engine_cs *to,
3067 struct drm_i915_gem_request *req)
3068{
3069 struct intel_engine_cs *from;
3070 int ret;
3071
3072 from = i915_gem_request_get_ring(req);
3073 if (to == from)
3074 return 0;
3075
3076 if (i915_gem_request_completed(req, true))
3077 return 0;
3078
3079 ret = i915_gem_check_olr(req);
3080 if (ret)
3081 return ret;
3082
3083 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003084 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01003085 ret = __i915_wait_request(req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003086 atomic_read(&i915->gpu_error.reset_counter),
3087 i915->mm.interruptible,
3088 NULL,
3089 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003090 if (ret)
3091 return ret;
3092
3093 i915_gem_object_retire_request(obj, req);
3094 } else {
3095 int idx = intel_ring_sync_index(from, to);
3096 u32 seqno = i915_gem_request_get_seqno(req);
3097
3098 if (seqno <= from->semaphore.sync_seqno[idx])
3099 return 0;
3100
3101 trace_i915_gem_ring_sync_to(from, to, req);
3102 ret = to->semaphore.sync_to(to, from, seqno);
3103 if (ret)
3104 return ret;
3105
3106 /* We use last_read_req because sync_to()
3107 * might have just caused seqno wrap under
3108 * the radar.
3109 */
3110 from->semaphore.sync_seqno[idx] =
3111 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3112 }
3113
3114 return 0;
3115}
3116
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003117/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003118 * i915_gem_object_sync - sync an object to a ring.
3119 *
3120 * @obj: object which may be in use on another ring.
3121 * @to: ring we wish to use the object on. May be NULL.
3122 *
3123 * This code is meant to abstract object synchronization with the GPU.
3124 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003125 * rather than a particular GPU ring. Conceptually we serialise writes
3126 * between engines inside the GPU. We only allow on engine to write
3127 * into a buffer at any time, but multiple readers. To ensure each has
3128 * a coherent view of memory, we must:
3129 *
3130 * - If there is an outstanding write request to the object, the new
3131 * request must wait for it to complete (either CPU or in hw, requests
3132 * on the same ring will be naturally ordered).
3133 *
3134 * - If we are a write request (pending_write_domain is set), the new
3135 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003136 *
3137 * Returns 0 if successful, else propagates up the lower layer error.
3138 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003139int
3140i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003141 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07003142{
Chris Wilsonb4716182015-04-27 13:41:17 +01003143 const bool readonly = obj->base.pending_write_domain == 0;
3144 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3145 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003146
Chris Wilsonb4716182015-04-27 13:41:17 +01003147 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003148 return 0;
3149
Chris Wilsonb4716182015-04-27 13:41:17 +01003150 if (to == NULL)
3151 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003152
Chris Wilsonb4716182015-04-27 13:41:17 +01003153 n = 0;
3154 if (readonly) {
3155 if (obj->last_write_req)
3156 req[n++] = obj->last_write_req;
3157 } else {
3158 for (i = 0; i < I915_NUM_RINGS; i++)
3159 if (obj->last_read_req[i])
3160 req[n++] = obj->last_read_req[i];
3161 }
3162 for (i = 0; i < n; i++) {
3163 ret = __i915_gem_object_sync(obj, to, req[i]);
3164 if (ret)
3165 return ret;
3166 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003167
Chris Wilsonb4716182015-04-27 13:41:17 +01003168 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003169}
3170
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003171static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3172{
3173 u32 old_write_domain, old_read_domains;
3174
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003175 /* Force a pagefault for domain tracking on next user access */
3176 i915_gem_release_mmap(obj);
3177
Keith Packardb97c3d92011-06-24 21:02:59 -07003178 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3179 return;
3180
Chris Wilson97c809fd2012-10-09 19:24:38 +01003181 /* Wait for any direct GTT access to complete */
3182 mb();
3183
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003184 old_read_domains = obj->base.read_domains;
3185 old_write_domain = obj->base.write_domain;
3186
3187 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3188 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3189
3190 trace_i915_gem_object_change_domain(obj,
3191 old_read_domains,
3192 old_write_domain);
3193}
3194
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003195int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003196{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003197 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003198 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003199 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003200
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003201 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003202 return 0;
3203
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003204 if (!drm_mm_node_allocated(&vma->node)) {
3205 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003206 return 0;
3207 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003208
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003209 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003210 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003211
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003212 BUG_ON(obj->pages == NULL);
3213
Chris Wilson2e2f3512015-04-27 13:41:14 +01003214 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilson1488fc02012-04-24 15:47:31 +01003215 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003216 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003217 /* Continue on if we fail due to EIO, the GPU is hung so we
3218 * should be safe and we need to cleanup or else we might
3219 * cause memory corruption through use-after-free.
3220 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003221
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003222 if (i915_is_ggtt(vma->vm) &&
3223 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003224 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003225
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003226 /* release the fence reg _after_ flushing */
3227 ret = i915_gem_object_put_fence(obj);
3228 if (ret)
3229 return ret;
3230 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003231
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003232 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003233
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003234 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003235 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003236
Chris Wilson64bf9302014-02-25 14:23:28 +00003237 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003238 if (i915_is_ggtt(vma->vm)) {
3239 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3240 obj->map_and_fenceable = false;
3241 } else if (vma->ggtt_view.pages) {
3242 sg_free_table(vma->ggtt_view.pages);
3243 kfree(vma->ggtt_view.pages);
3244 vma->ggtt_view.pages = NULL;
3245 }
3246 }
Eric Anholt673a3942008-07-30 12:06:12 -07003247
Ben Widawsky2f633152013-07-17 12:19:03 -07003248 drm_mm_remove_node(&vma->node);
3249 i915_gem_vma_destroy(vma);
3250
3251 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003252 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003253 if (list_empty(&obj->vma_list)) {
3254 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003255 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003256 }
Eric Anholt673a3942008-07-30 12:06:12 -07003257
Chris Wilson70903c32013-12-04 09:59:09 +00003258 /* And finally now the object is completely decoupled from this vma,
3259 * we can drop its hold on the backing storage and allow it to be
3260 * reaped by the shrinker.
3261 */
3262 i915_gem_object_unpin_pages(obj);
3263
Chris Wilson88241782011-01-07 17:09:48 +00003264 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003265}
3266
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003267int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003268{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003269 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003270 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003271 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003272
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003273 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003274 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003275 if (!i915.enable_execlists) {
3276 ret = i915_switch_context(ring, ring->default_context);
3277 if (ret)
3278 return ret;
3279 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003280
Chris Wilson3e960502012-11-27 16:22:54 +00003281 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003282 if (ret)
3283 return ret;
3284 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003285
Chris Wilsonb4716182015-04-27 13:41:17 +01003286 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003287 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003288}
3289
Chris Wilson9ce079e2012-04-17 15:31:30 +01003290static void i965_write_fence_reg(struct drm_device *dev, int reg,
3291 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003292{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003293 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003294 int fence_reg;
3295 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003296
Imre Deak56c844e2013-01-07 21:47:34 +02003297 if (INTEL_INFO(dev)->gen >= 6) {
3298 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3299 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3300 } else {
3301 fence_reg = FENCE_REG_965_0;
3302 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3303 }
3304
Chris Wilsond18b9612013-07-10 13:36:23 +01003305 fence_reg += reg * 8;
3306
3307 /* To w/a incoherency with non-atomic 64-bit register updates,
3308 * we split the 64-bit update into two 32-bit writes. In order
3309 * for a partial fence not to be evaluated between writes, we
3310 * precede the update with write to turn off the fence register,
3311 * and only enable the fence as the last step.
3312 *
3313 * For extra levels of paranoia, we make sure each step lands
3314 * before applying the next step.
3315 */
3316 I915_WRITE(fence_reg, 0);
3317 POSTING_READ(fence_reg);
3318
Chris Wilson9ce079e2012-04-17 15:31:30 +01003319 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003320 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003321 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003322
Bob Paauweaf1a7302014-12-18 09:51:26 -08003323 /* Adjust fence size to match tiled area */
3324 if (obj->tiling_mode != I915_TILING_NONE) {
3325 uint32_t row_size = obj->stride *
3326 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3327 size = (size / row_size) * row_size;
3328 }
3329
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003330 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003331 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003332 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003333 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003334 if (obj->tiling_mode == I915_TILING_Y)
3335 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3336 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003337
Chris Wilsond18b9612013-07-10 13:36:23 +01003338 I915_WRITE(fence_reg + 4, val >> 32);
3339 POSTING_READ(fence_reg + 4);
3340
3341 I915_WRITE(fence_reg + 0, val);
3342 POSTING_READ(fence_reg);
3343 } else {
3344 I915_WRITE(fence_reg + 4, 0);
3345 POSTING_READ(fence_reg + 4);
3346 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003347}
3348
Chris Wilson9ce079e2012-04-17 15:31:30 +01003349static void i915_write_fence_reg(struct drm_device *dev, int reg,
3350 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003351{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003352 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003353 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003354
Chris Wilson9ce079e2012-04-17 15:31:30 +01003355 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003356 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003357 int pitch_val;
3358 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003359
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003360 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003361 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003362 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3363 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3364 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003365
3366 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3367 tile_width = 128;
3368 else
3369 tile_width = 512;
3370
3371 /* Note: pitch better be a power of two tile widths */
3372 pitch_val = obj->stride / tile_width;
3373 pitch_val = ffs(pitch_val) - 1;
3374
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003375 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003376 if (obj->tiling_mode == I915_TILING_Y)
3377 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3378 val |= I915_FENCE_SIZE_BITS(size);
3379 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3380 val |= I830_FENCE_REG_VALID;
3381 } else
3382 val = 0;
3383
3384 if (reg < 8)
3385 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003386 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003387 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003388
Chris Wilson9ce079e2012-04-17 15:31:30 +01003389 I915_WRITE(reg, val);
3390 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003391}
3392
Chris Wilson9ce079e2012-04-17 15:31:30 +01003393static void i830_write_fence_reg(struct drm_device *dev, int reg,
3394 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003395{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003396 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003397 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003398
Chris Wilson9ce079e2012-04-17 15:31:30 +01003399 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003400 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003401 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003402
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003403 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003404 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003405 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3406 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3407 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003408
Chris Wilson9ce079e2012-04-17 15:31:30 +01003409 pitch_val = obj->stride / 128;
3410 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003411
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003412 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003413 if (obj->tiling_mode == I915_TILING_Y)
3414 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3415 val |= I830_FENCE_SIZE_BITS(size);
3416 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3417 val |= I830_FENCE_REG_VALID;
3418 } else
3419 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003420
Chris Wilson9ce079e2012-04-17 15:31:30 +01003421 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3422 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3423}
3424
Chris Wilsond0a57782012-10-09 19:24:37 +01003425inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3426{
3427 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3428}
3429
Chris Wilson9ce079e2012-04-17 15:31:30 +01003430static void i915_gem_write_fence(struct drm_device *dev, int reg,
3431 struct drm_i915_gem_object *obj)
3432{
Chris Wilsond0a57782012-10-09 19:24:37 +01003433 struct drm_i915_private *dev_priv = dev->dev_private;
3434
3435 /* Ensure that all CPU reads are completed before installing a fence
3436 * and all writes before removing the fence.
3437 */
3438 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3439 mb();
3440
Daniel Vetter94a335d2013-07-17 14:51:28 +02003441 WARN(obj && (!obj->stride || !obj->tiling_mode),
3442 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3443 obj->stride, obj->tiling_mode);
3444
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003445 if (IS_GEN2(dev))
3446 i830_write_fence_reg(dev, reg, obj);
3447 else if (IS_GEN3(dev))
3448 i915_write_fence_reg(dev, reg, obj);
3449 else if (INTEL_INFO(dev)->gen >= 4)
3450 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003451
3452 /* And similarly be paranoid that no direct access to this region
3453 * is reordered to before the fence is installed.
3454 */
3455 if (i915_gem_object_needs_mb(obj))
3456 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003457}
3458
Chris Wilson61050802012-04-17 15:31:31 +01003459static inline int fence_number(struct drm_i915_private *dev_priv,
3460 struct drm_i915_fence_reg *fence)
3461{
3462 return fence - dev_priv->fence_regs;
3463}
3464
3465static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3466 struct drm_i915_fence_reg *fence,
3467 bool enable)
3468{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003469 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003470 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003471
Chris Wilson46a0b632013-07-10 13:36:24 +01003472 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003473
3474 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003475 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003476 fence->obj = obj;
3477 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3478 } else {
3479 obj->fence_reg = I915_FENCE_REG_NONE;
3480 fence->obj = NULL;
3481 list_del_init(&fence->lru_list);
3482 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003483 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003484}
3485
Chris Wilsond9e86c02010-11-10 16:40:20 +00003486static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003487i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003488{
John Harrison97b2a6a2014-11-24 18:49:26 +00003489 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003490 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003491 if (ret)
3492 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003493
John Harrison97b2a6a2014-11-24 18:49:26 +00003494 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003495 }
3496
3497 return 0;
3498}
3499
3500int
3501i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3502{
Chris Wilson61050802012-04-17 15:31:31 +01003503 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003504 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003505 int ret;
3506
Chris Wilsond0a57782012-10-09 19:24:37 +01003507 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003508 if (ret)
3509 return ret;
3510
Chris Wilson61050802012-04-17 15:31:31 +01003511 if (obj->fence_reg == I915_FENCE_REG_NONE)
3512 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003513
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003514 fence = &dev_priv->fence_regs[obj->fence_reg];
3515
Daniel Vetteraff10b302014-02-14 14:06:05 +01003516 if (WARN_ON(fence->pin_count))
3517 return -EBUSY;
3518
Chris Wilson61050802012-04-17 15:31:31 +01003519 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003520 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003521
3522 return 0;
3523}
3524
3525static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003526i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003527{
Daniel Vetterae3db242010-02-19 11:51:58 +01003528 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003529 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003530 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003531
3532 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003533 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003534 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3535 reg = &dev_priv->fence_regs[i];
3536 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003537 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003538
Chris Wilson1690e1e2011-12-14 13:57:08 +01003539 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003540 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003541 }
3542
Chris Wilsond9e86c02010-11-10 16:40:20 +00003543 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003544 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003545
3546 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003547 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003548 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003549 continue;
3550
Chris Wilson8fe301a2012-04-17 15:31:28 +01003551 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003552 }
3553
Chris Wilson5dce5b932014-01-20 10:17:36 +00003554deadlock:
3555 /* Wait for completion of pending flips which consume fences */
3556 if (intel_has_pending_fb_unpin(dev))
3557 return ERR_PTR(-EAGAIN);
3558
3559 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003560}
3561
Jesse Barnesde151cf2008-11-12 10:03:55 -08003562/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003563 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003564 * @obj: object to map through a fence reg
3565 *
3566 * When mapping objects through the GTT, userspace wants to be able to write
3567 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003568 * This function walks the fence regs looking for a free one for @obj,
3569 * stealing one if it can't find any.
3570 *
3571 * It then sets up the reg based on the object's properties: address, pitch
3572 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003573 *
3574 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003575 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003576int
Chris Wilson06d98132012-04-17 15:31:24 +01003577i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003578{
Chris Wilson05394f32010-11-08 19:18:58 +00003579 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003580 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003581 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003582 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003583 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003584
Chris Wilson14415742012-04-17 15:31:33 +01003585 /* Have we updated the tiling parameters upon the object and so
3586 * will need to serialise the write to the associated fence register?
3587 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003588 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003589 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003590 if (ret)
3591 return ret;
3592 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003593
Chris Wilsond9e86c02010-11-10 16:40:20 +00003594 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003595 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3596 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003597 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003598 list_move_tail(&reg->lru_list,
3599 &dev_priv->mm.fence_list);
3600 return 0;
3601 }
3602 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003603 if (WARN_ON(!obj->map_and_fenceable))
3604 return -EINVAL;
3605
Chris Wilson14415742012-04-17 15:31:33 +01003606 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003607 if (IS_ERR(reg))
3608 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003609
Chris Wilson14415742012-04-17 15:31:33 +01003610 if (reg->obj) {
3611 struct drm_i915_gem_object *old = reg->obj;
3612
Chris Wilsond0a57782012-10-09 19:24:37 +01003613 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003614 if (ret)
3615 return ret;
3616
Chris Wilson14415742012-04-17 15:31:33 +01003617 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003618 }
Chris Wilson14415742012-04-17 15:31:33 +01003619 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003620 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003621
Chris Wilson14415742012-04-17 15:31:33 +01003622 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003623
Chris Wilson9ce079e2012-04-17 15:31:30 +01003624 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003625}
3626
Chris Wilson4144f9b2014-09-11 08:43:48 +01003627static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003628 unsigned long cache_level)
3629{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003630 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003631 struct drm_mm_node *other;
3632
Chris Wilson4144f9b2014-09-11 08:43:48 +01003633 /*
3634 * On some machines we have to be careful when putting differing types
3635 * of snoopable memory together to avoid the prefetcher crossing memory
3636 * domains and dying. During vm initialisation, we decide whether or not
3637 * these constraints apply and set the drm_mm.color_adjust
3638 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003639 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003640 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003641 return true;
3642
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003643 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003644 return true;
3645
3646 if (list_empty(&gtt_space->node_list))
3647 return true;
3648
3649 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3650 if (other->allocated && !other->hole_follows && other->color != cache_level)
3651 return false;
3652
3653 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3654 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3655 return false;
3656
3657 return true;
3658}
3659
Jesse Barnesde151cf2008-11-12 10:03:55 -08003660/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003661 * Finds free space in the GTT aperture and binds the object or a view of it
3662 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003663 */
Daniel Vetter262de142014-02-14 14:01:20 +01003664static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003665i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3666 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003667 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003668 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003669 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003670{
Chris Wilson05394f32010-11-08 19:18:58 +00003671 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003672 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003673 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003674 unsigned long start =
3675 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3676 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003677 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003678 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003679 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003680
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003681 if (i915_is_ggtt(vm)) {
3682 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003683
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003684 if (WARN_ON(!ggtt_view))
3685 return ERR_PTR(-EINVAL);
3686
3687 view_size = i915_ggtt_view_size(obj, ggtt_view);
3688
3689 fence_size = i915_gem_get_gtt_size(dev,
3690 view_size,
3691 obj->tiling_mode);
3692 fence_alignment = i915_gem_get_gtt_alignment(dev,
3693 view_size,
3694 obj->tiling_mode,
3695 true);
3696 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3697 view_size,
3698 obj->tiling_mode,
3699 false);
3700 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3701 } else {
3702 fence_size = i915_gem_get_gtt_size(dev,
3703 obj->base.size,
3704 obj->tiling_mode);
3705 fence_alignment = i915_gem_get_gtt_alignment(dev,
3706 obj->base.size,
3707 obj->tiling_mode,
3708 true);
3709 unfenced_alignment =
3710 i915_gem_get_gtt_alignment(dev,
3711 obj->base.size,
3712 obj->tiling_mode,
3713 false);
3714 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3715 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003716
Eric Anholt673a3942008-07-30 12:06:12 -07003717 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003718 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003719 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003720 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003721 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3722 ggtt_view ? ggtt_view->type : 0,
3723 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003724 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003725 }
3726
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003727 /* If binding the object/GGTT view requires more space than the entire
3728 * aperture has, reject it early before evicting everything in a vain
3729 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003730 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003731 if (size > end) {
3732 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%u > %s aperture=%lu\n",
3733 ggtt_view ? ggtt_view->type : 0,
3734 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003735 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003736 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003737 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003738 }
3739
Chris Wilson37e680a2012-06-07 15:38:42 +01003740 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003741 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003742 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003743
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003744 i915_gem_object_pin_pages(obj);
3745
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003746 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3747 i915_gem_obj_lookup_or_create_vma(obj, vm);
3748
Daniel Vetter262de142014-02-14 14:01:20 +01003749 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003750 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003751
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003752search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003753 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003754 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003755 obj->cache_level,
3756 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003757 DRM_MM_SEARCH_DEFAULT,
3758 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003759 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003760 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003761 obj->cache_level,
3762 start, end,
3763 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003764 if (ret == 0)
3765 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003766
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003767 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003768 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003769 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003770 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003771 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003772 }
3773
Daniel Vetter74163902012-02-15 23:50:21 +01003774 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003775 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003776 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003777
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003778 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003779 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003780 if (ret)
3781 goto err_finish_gtt;
3782
Ben Widawsky35c20a62013-05-31 11:28:48 -07003783 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003784 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003785
Daniel Vetter262de142014-02-14 14:01:20 +01003786 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003787
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003788err_finish_gtt:
3789 i915_gem_gtt_finish_object(obj);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003790err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003791 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003792err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003793 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003794 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003795err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003796 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003797 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003798}
3799
Chris Wilson000433b2013-08-08 14:41:09 +01003800bool
Chris Wilson2c225692013-08-09 12:26:45 +01003801i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3802 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003803{
Eric Anholt673a3942008-07-30 12:06:12 -07003804 /* If we don't have a page list set up, then we're not pinned
3805 * to GPU, and we can ignore the cache flush because it'll happen
3806 * again at bind time.
3807 */
Chris Wilson05394f32010-11-08 19:18:58 +00003808 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003809 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003810
Imre Deak769ce462013-02-13 21:56:05 +02003811 /*
3812 * Stolen memory is always coherent with the GPU as it is explicitly
3813 * marked as wc by the system, or the system is cache-coherent.
3814 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003815 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003816 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003817
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003818 /* If the GPU is snooping the contents of the CPU cache,
3819 * we do not need to manually clear the CPU cache lines. However,
3820 * the caches are only snooped when the render cache is
3821 * flushed/invalidated. As we always have to emit invalidations
3822 * and flushes when moving into and out of the RENDER domain, correct
3823 * snooping behaviour occurs naturally as the result of our domain
3824 * tracking.
3825 */
Chris Wilson0f719792015-01-13 13:32:52 +00003826 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3827 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003828 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003829 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003830
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003831 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003832 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003833 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003834
3835 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003836}
3837
3838/** Flushes the GTT write domain for the object if it's dirty. */
3839static void
Chris Wilson05394f32010-11-08 19:18:58 +00003840i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003841{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003842 uint32_t old_write_domain;
3843
Chris Wilson05394f32010-11-08 19:18:58 +00003844 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003845 return;
3846
Chris Wilson63256ec2011-01-04 18:42:07 +00003847 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003848 * to it immediately go to main memory as far as we know, so there's
3849 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003850 *
3851 * However, we do have to enforce the order so that all writes through
3852 * the GTT land before any writes to the device, such as updates to
3853 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003854 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003855 wmb();
3856
Chris Wilson05394f32010-11-08 19:18:58 +00003857 old_write_domain = obj->base.write_domain;
3858 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003859
Daniel Vetterf99d7062014-06-19 16:01:59 +02003860 intel_fb_obj_flush(obj, false);
3861
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003862 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003863 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003864 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003865}
3866
3867/** Flushes the CPU write domain for the object if it's dirty. */
3868static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003869i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003870{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003871 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003872
Chris Wilson05394f32010-11-08 19:18:58 +00003873 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003874 return;
3875
Daniel Vettere62b59e2015-01-21 14:53:48 +01003876 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003877 i915_gem_chipset_flush(obj->base.dev);
3878
Chris Wilson05394f32010-11-08 19:18:58 +00003879 old_write_domain = obj->base.write_domain;
3880 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003881
Daniel Vetterf99d7062014-06-19 16:01:59 +02003882 intel_fb_obj_flush(obj, false);
3883
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003884 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003885 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003886 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003887}
3888
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003889/**
3890 * Moves a single object to the GTT read, and possibly write domain.
3891 *
3892 * This function returns when the move is complete, including waiting on
3893 * flushes to occur.
3894 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003895int
Chris Wilson20217462010-11-23 15:26:33 +00003896i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003897{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003898 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303899 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003900 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003901
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003902 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3903 return 0;
3904
Chris Wilson0201f1e2012-07-20 12:41:01 +01003905 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003906 if (ret)
3907 return ret;
3908
Chris Wilson43566de2015-01-02 16:29:29 +05303909 /* Flush and acquire obj->pages so that we are coherent through
3910 * direct access in memory with previous cached writes through
3911 * shmemfs and that our cache domain tracking remains valid.
3912 * For example, if the obj->filp was moved to swap without us
3913 * being notified and releasing the pages, we would mistakenly
3914 * continue to assume that the obj remained out of the CPU cached
3915 * domain.
3916 */
3917 ret = i915_gem_object_get_pages(obj);
3918 if (ret)
3919 return ret;
3920
Daniel Vettere62b59e2015-01-21 14:53:48 +01003921 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003922
Chris Wilsond0a57782012-10-09 19:24:37 +01003923 /* Serialise direct access to this object with the barriers for
3924 * coherent writes from the GPU, by effectively invalidating the
3925 * GTT domain upon first access.
3926 */
3927 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3928 mb();
3929
Chris Wilson05394f32010-11-08 19:18:58 +00003930 old_write_domain = obj->base.write_domain;
3931 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003932
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003933 /* It should now be out of any other write domains, and we can update
3934 * the domain values for our changes.
3935 */
Chris Wilson05394f32010-11-08 19:18:58 +00003936 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3937 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003938 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003939 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3940 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3941 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003942 }
3943
Daniel Vetterf99d7062014-06-19 16:01:59 +02003944 if (write)
Paulo Zanonia4001f12015-02-13 17:23:44 -02003945 intel_fb_obj_invalidate(obj, NULL, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003946
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003947 trace_i915_gem_object_change_domain(obj,
3948 old_read_domains,
3949 old_write_domain);
3950
Chris Wilson8325a092012-04-24 15:52:35 +01003951 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303952 vma = i915_gem_obj_to_ggtt(obj);
3953 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003954 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303955 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003956
Eric Anholte47c68e2008-11-14 13:35:19 -08003957 return 0;
3958}
3959
Chris Wilsone4ffd172011-04-04 09:44:39 +01003960int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3961 enum i915_cache_level cache_level)
3962{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003963 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003964 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003965 int ret;
3966
3967 if (obj->cache_level == cache_level)
3968 return 0;
3969
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003970 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003971 DRM_DEBUG("can not change the cache level of pinned objects\n");
3972 return -EBUSY;
3973 }
3974
Chris Wilsondf6f7832014-03-21 07:40:56 +00003975 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003976 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003977 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003978 if (ret)
3979 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003980 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003981 }
3982
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003983 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson2e2f3512015-04-27 13:41:14 +01003984 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003985 if (ret)
3986 return ret;
3987
3988 i915_gem_object_finish_gtt(obj);
3989
3990 /* Before SandyBridge, you could not use tiling or fence
3991 * registers with snooped memory, so relinquish any fences
3992 * currently pointing to our region in the aperture.
3993 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003994 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003995 ret = i915_gem_object_put_fence(obj);
3996 if (ret)
3997 return ret;
3998 }
3999
Ben Widawsky6f65e292013-12-06 14:10:56 -08004000 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004001 if (drm_mm_node_allocated(&vma->node)) {
4002 ret = i915_vma_bind(vma, cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -07004003 PIN_UPDATE);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004004 if (ret)
4005 return ret;
4006 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004007 }
4008
Chris Wilson2c225692013-08-09 12:26:45 +01004009 list_for_each_entry(vma, &obj->vma_list, vma_link)
4010 vma->node.color = cache_level;
4011 obj->cache_level = cache_level;
4012
Chris Wilson0f719792015-01-13 13:32:52 +00004013 if (obj->cache_dirty &&
4014 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
4015 cpu_write_needs_clflush(obj)) {
4016 if (i915_gem_clflush_object(obj, true))
4017 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004018 }
4019
Chris Wilsone4ffd172011-04-04 09:44:39 +01004020 return 0;
4021}
4022
Ben Widawsky199adf42012-09-21 17:01:20 -07004023int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4024 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004025{
Ben Widawsky199adf42012-09-21 17:01:20 -07004026 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004027 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004028
4029 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004030 if (&obj->base == NULL)
4031 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004032
Chris Wilson651d7942013-08-08 14:41:10 +01004033 switch (obj->cache_level) {
4034 case I915_CACHE_LLC:
4035 case I915_CACHE_L3_LLC:
4036 args->caching = I915_CACHING_CACHED;
4037 break;
4038
Chris Wilson4257d3b2013-08-08 14:41:11 +01004039 case I915_CACHE_WT:
4040 args->caching = I915_CACHING_DISPLAY;
4041 break;
4042
Chris Wilson651d7942013-08-08 14:41:10 +01004043 default:
4044 args->caching = I915_CACHING_NONE;
4045 break;
4046 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004047
Chris Wilson432be692015-05-07 12:14:55 +01004048 drm_gem_object_unreference_unlocked(&obj->base);
4049 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004050}
4051
Ben Widawsky199adf42012-09-21 17:01:20 -07004052int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4053 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004054{
Ben Widawsky199adf42012-09-21 17:01:20 -07004055 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004056 struct drm_i915_gem_object *obj;
4057 enum i915_cache_level level;
4058 int ret;
4059
Ben Widawsky199adf42012-09-21 17:01:20 -07004060 switch (args->caching) {
4061 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004062 level = I915_CACHE_NONE;
4063 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004064 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004065 level = I915_CACHE_LLC;
4066 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004067 case I915_CACHING_DISPLAY:
4068 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4069 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004070 default:
4071 return -EINVAL;
4072 }
4073
Ben Widawsky3bc29132012-09-26 16:15:20 -07004074 ret = i915_mutex_lock_interruptible(dev);
4075 if (ret)
4076 return ret;
4077
Chris Wilsone6994ae2012-07-10 10:27:08 +01004078 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4079 if (&obj->base == NULL) {
4080 ret = -ENOENT;
4081 goto unlock;
4082 }
4083
4084 ret = i915_gem_object_set_cache_level(obj, level);
4085
4086 drm_gem_object_unreference(&obj->base);
4087unlock:
4088 mutex_unlock(&dev->struct_mutex);
4089 return ret;
4090}
4091
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004092/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004093 * Prepare buffer for display plane (scanout, cursors, etc).
4094 * Can be called from an uninterruptible phase (modesetting) and allows
4095 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004096 */
4097int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004098i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4099 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004100 struct intel_engine_cs *pipelined,
4101 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004102{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004103 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004104 int ret;
4105
Chris Wilsonb4716182015-04-27 13:41:17 +01004106 ret = i915_gem_object_sync(obj, pipelined);
4107 if (ret)
4108 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004109
Chris Wilsoncc98b412013-08-09 12:25:09 +01004110 /* Mark the pin_display early so that we account for the
4111 * display coherency whilst setting up the cache domains.
4112 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004113 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004114
Eric Anholta7ef0642011-03-29 16:59:54 -07004115 /* The display engine is not coherent with the LLC cache on gen6. As
4116 * a result, we make sure that the pinning that is about to occur is
4117 * done with uncached PTEs. This is lowest common denominator for all
4118 * chipsets.
4119 *
4120 * However for gen6+, we could do better by using the GFDT bit instead
4121 * of uncaching, which would allow us to flush all the LLC-cached data
4122 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4123 */
Chris Wilson651d7942013-08-08 14:41:10 +01004124 ret = i915_gem_object_set_cache_level(obj,
4125 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004126 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004127 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004128
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004129 /* As the user may map the buffer once pinned in the display plane
4130 * (e.g. libkms for the bootup splash), we have to ensure that we
4131 * always use map_and_fenceable for all scanout buffers.
4132 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004133 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4134 view->type == I915_GGTT_VIEW_NORMAL ?
4135 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004136 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004137 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004138
Daniel Vettere62b59e2015-01-21 14:53:48 +01004139 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004140
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004141 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004142 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004143
4144 /* It should now be out of any other write domains, and we can update
4145 * the domain values for our changes.
4146 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004147 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004148 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004149
4150 trace_i915_gem_object_change_domain(obj,
4151 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004152 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004153
4154 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004155
4156err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004157 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004158 return ret;
4159}
4160
4161void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004162i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4163 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004164{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004165 if (WARN_ON(obj->pin_display == 0))
4166 return;
4167
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004168 i915_gem_object_ggtt_unpin_view(obj, view);
4169
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004170 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004171}
4172
Eric Anholte47c68e2008-11-14 13:35:19 -08004173/**
4174 * Moves a single object to the CPU read, and possibly write domain.
4175 *
4176 * This function returns when the move is complete, including waiting on
4177 * flushes to occur.
4178 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004179int
Chris Wilson919926a2010-11-12 13:42:53 +00004180i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004181{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004182 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004183 int ret;
4184
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004185 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4186 return 0;
4187
Chris Wilson0201f1e2012-07-20 12:41:01 +01004188 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004189 if (ret)
4190 return ret;
4191
Eric Anholte47c68e2008-11-14 13:35:19 -08004192 i915_gem_object_flush_gtt_write_domain(obj);
4193
Chris Wilson05394f32010-11-08 19:18:58 +00004194 old_write_domain = obj->base.write_domain;
4195 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004196
Eric Anholte47c68e2008-11-14 13:35:19 -08004197 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004198 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004199 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004200
Chris Wilson05394f32010-11-08 19:18:58 +00004201 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004202 }
4203
4204 /* It should now be out of any other write domains, and we can update
4205 * the domain values for our changes.
4206 */
Chris Wilson05394f32010-11-08 19:18:58 +00004207 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004208
4209 /* If we're writing through the CPU, then the GPU read domains will
4210 * need to be invalidated at next use.
4211 */
4212 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004213 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4214 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004215 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004216
Daniel Vetterf99d7062014-06-19 16:01:59 +02004217 if (write)
Paulo Zanonia4001f12015-02-13 17:23:44 -02004218 intel_fb_obj_invalidate(obj, NULL, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004219
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004220 trace_i915_gem_object_change_domain(obj,
4221 old_read_domains,
4222 old_write_domain);
4223
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004224 return 0;
4225}
4226
Eric Anholt673a3942008-07-30 12:06:12 -07004227/* Throttle our rendering by waiting until the ring has completed our requests
4228 * emitted over 20 msec ago.
4229 *
Eric Anholtb9624422009-06-03 07:27:35 +00004230 * Note that if we were to use the current jiffies each time around the loop,
4231 * we wouldn't escape the function with any frames outstanding if the time to
4232 * render a frame was over 20ms.
4233 *
Eric Anholt673a3942008-07-30 12:06:12 -07004234 * This should get us reasonable parallelism between CPU and GPU but also
4235 * relatively low latency when blocking on a particular request to finish.
4236 */
4237static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004238i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004239{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004240 struct drm_i915_private *dev_priv = dev->dev_private;
4241 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004242 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
John Harrison54fb2412014-11-24 18:49:27 +00004243 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004244 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004245 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004246
Daniel Vetter308887a2012-11-14 17:14:06 +01004247 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4248 if (ret)
4249 return ret;
4250
4251 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4252 if (ret)
4253 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004254
Chris Wilson1c255952010-09-26 11:03:27 +01004255 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004256 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004257 if (time_after_eq(request->emitted_jiffies, recent_enough))
4258 break;
4259
John Harrison54fb2412014-11-24 18:49:27 +00004260 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004261 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004262 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004263 if (target)
4264 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004265 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004266
John Harrison54fb2412014-11-24 18:49:27 +00004267 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004268 return 0;
4269
John Harrison9c654812014-11-24 18:49:35 +00004270 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004271 if (ret == 0)
4272 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004273
Chris Wilson41037f92015-03-27 11:01:36 +00004274 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004275
Eric Anholt673a3942008-07-30 12:06:12 -07004276 return ret;
4277}
4278
Chris Wilsond23db882014-05-23 08:48:08 +02004279static bool
4280i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4281{
4282 struct drm_i915_gem_object *obj = vma->obj;
4283
4284 if (alignment &&
4285 vma->node.start & (alignment - 1))
4286 return true;
4287
4288 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4289 return true;
4290
4291 if (flags & PIN_OFFSET_BIAS &&
4292 vma->node.start < (flags & PIN_OFFSET_MASK))
4293 return true;
4294
4295 return false;
4296}
4297
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004298static int
4299i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4300 struct i915_address_space *vm,
4301 const struct i915_ggtt_view *ggtt_view,
4302 uint32_t alignment,
4303 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004304{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004305 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004306 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004307 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004308 int ret;
4309
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004310 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4311 return -ENODEV;
4312
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004313 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004314 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004315
Chris Wilsonc826c442014-10-31 13:53:53 +00004316 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4317 return -EINVAL;
4318
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004319 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4320 return -EINVAL;
4321
4322 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4323 i915_gem_obj_to_vma(obj, vm);
4324
4325 if (IS_ERR(vma))
4326 return PTR_ERR(vma);
4327
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004328 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004329 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4330 return -EBUSY;
4331
Chris Wilsond23db882014-05-23 08:48:08 +02004332 if (i915_vma_misplaced(vma, alignment, flags)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004333 unsigned long offset;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004334 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004335 i915_gem_obj_offset(obj, vm);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004336 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004337 "bo is already pinned in %s with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004338 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004339 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004340 ggtt_view ? "ggtt" : "ppgtt",
4341 offset,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004342 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004343 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004344 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004345 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004346 if (ret)
4347 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004348
4349 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004350 }
4351 }
4352
Chris Wilsonef79e172014-10-31 13:53:52 +00004353 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004354 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004355 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4356 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004357 if (IS_ERR(vma))
4358 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004359 } else {
4360 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004361 if (ret)
4362 return ret;
4363 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004364
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004365 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4366 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004367 bool mappable, fenceable;
4368 u32 fence_size, fence_alignment;
4369
4370 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4371 obj->base.size,
4372 obj->tiling_mode);
4373 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4374 obj->base.size,
4375 obj->tiling_mode,
4376 true);
4377
4378 fenceable = (vma->node.size == fence_size &&
4379 (vma->node.start & (fence_alignment - 1)) == 0);
4380
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004381 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004382 dev_priv->gtt.mappable_end);
4383
4384 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004385
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004386 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4387 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004388
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004389 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004390 return 0;
4391}
4392
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004393int
4394i915_gem_object_pin(struct drm_i915_gem_object *obj,
4395 struct i915_address_space *vm,
4396 uint32_t alignment,
4397 uint64_t flags)
4398{
4399 return i915_gem_object_do_pin(obj, vm,
4400 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4401 alignment, flags);
4402}
4403
4404int
4405i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4406 const struct i915_ggtt_view *view,
4407 uint32_t alignment,
4408 uint64_t flags)
4409{
4410 if (WARN_ONCE(!view, "no view specified"))
4411 return -EINVAL;
4412
4413 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004414 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004415}
4416
Eric Anholt673a3942008-07-30 12:06:12 -07004417void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004418i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4419 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004420{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004421 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004422
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004423 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004424 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004425 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004426
Chris Wilson30154652015-04-07 17:28:24 +01004427 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004428}
4429
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004430bool
4431i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4432{
4433 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4434 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4435 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4436
4437 WARN_ON(!ggtt_vma ||
4438 dev_priv->fence_regs[obj->fence_reg].pin_count >
4439 ggtt_vma->pin_count);
4440 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4441 return true;
4442 } else
4443 return false;
4444}
4445
4446void
4447i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4448{
4449 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4450 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4451 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4452 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4453 }
4454}
4455
Eric Anholt673a3942008-07-30 12:06:12 -07004456int
Eric Anholt673a3942008-07-30 12:06:12 -07004457i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004458 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004459{
4460 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004461 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004462 int ret;
4463
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004464 ret = i915_mutex_lock_interruptible(dev);
4465 if (ret)
4466 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004467
Chris Wilson05394f32010-11-08 19:18:58 +00004468 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004469 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004470 ret = -ENOENT;
4471 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004472 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004473
Chris Wilson0be555b2010-08-04 15:36:30 +01004474 /* Count all active objects as busy, even if they are currently not used
4475 * by the gpu. Users of this interface expect objects to eventually
4476 * become non-busy without any further actions, therefore emit any
4477 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004478 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004479 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004480 if (ret)
4481 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004482
Chris Wilsonb4716182015-04-27 13:41:17 +01004483 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4484 args->busy = obj->active << 16;
4485 if (obj->last_write_req)
4486 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004487
Chris Wilsonb4716182015-04-27 13:41:17 +01004488unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004489 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004490unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004491 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004492 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004493}
4494
4495int
4496i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4497 struct drm_file *file_priv)
4498{
Akshay Joshi0206e352011-08-16 15:34:10 -04004499 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004500}
4501
Chris Wilson3ef94da2009-09-14 16:50:29 +01004502int
4503i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4504 struct drm_file *file_priv)
4505{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004506 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004507 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004508 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004509 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004510
4511 switch (args->madv) {
4512 case I915_MADV_DONTNEED:
4513 case I915_MADV_WILLNEED:
4514 break;
4515 default:
4516 return -EINVAL;
4517 }
4518
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004519 ret = i915_mutex_lock_interruptible(dev);
4520 if (ret)
4521 return ret;
4522
Chris Wilson05394f32010-11-08 19:18:58 +00004523 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004524 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004525 ret = -ENOENT;
4526 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004527 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004528
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004529 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004530 ret = -EINVAL;
4531 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004532 }
4533
Daniel Vetter656bfa32014-11-20 09:26:30 +01004534 if (obj->pages &&
4535 obj->tiling_mode != I915_TILING_NONE &&
4536 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4537 if (obj->madv == I915_MADV_WILLNEED)
4538 i915_gem_object_unpin_pages(obj);
4539 if (args->madv == I915_MADV_WILLNEED)
4540 i915_gem_object_pin_pages(obj);
4541 }
4542
Chris Wilson05394f32010-11-08 19:18:58 +00004543 if (obj->madv != __I915_MADV_PURGED)
4544 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004545
Chris Wilson6c085a72012-08-20 11:40:46 +02004546 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004547 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004548 i915_gem_object_truncate(obj);
4549
Chris Wilson05394f32010-11-08 19:18:58 +00004550 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004551
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004552out:
Chris Wilson05394f32010-11-08 19:18:58 +00004553 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004554unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004555 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004556 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004557}
4558
Chris Wilson37e680a2012-06-07 15:38:42 +01004559void i915_gem_object_init(struct drm_i915_gem_object *obj,
4560 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004561{
Chris Wilsonb4716182015-04-27 13:41:17 +01004562 int i;
4563
Ben Widawsky35c20a62013-05-31 11:28:48 -07004564 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004565 for (i = 0; i < I915_NUM_RINGS; i++)
4566 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004567 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004568 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004569 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004570
Chris Wilson37e680a2012-06-07 15:38:42 +01004571 obj->ops = ops;
4572
Chris Wilson0327d6b2012-08-11 15:41:06 +01004573 obj->fence_reg = I915_FENCE_REG_NONE;
4574 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004575
4576 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4577}
4578
Chris Wilson37e680a2012-06-07 15:38:42 +01004579static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4580 .get_pages = i915_gem_object_get_pages_gtt,
4581 .put_pages = i915_gem_object_put_pages_gtt,
4582};
4583
Chris Wilson05394f32010-11-08 19:18:58 +00004584struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4585 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004586{
Daniel Vetterc397b902010-04-09 19:05:07 +00004587 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004588 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004589 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004590
Chris Wilson42dcedd2012-11-15 11:32:30 +00004591 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004592 if (obj == NULL)
4593 return NULL;
4594
4595 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004596 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004597 return NULL;
4598 }
4599
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004600 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4601 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4602 /* 965gm cannot relocate objects above 4GiB. */
4603 mask &= ~__GFP_HIGHMEM;
4604 mask |= __GFP_DMA32;
4605 }
4606
Al Viro496ad9a2013-01-23 17:07:38 -05004607 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004608 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004609
Chris Wilson37e680a2012-06-07 15:38:42 +01004610 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004611
Daniel Vetterc397b902010-04-09 19:05:07 +00004612 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4613 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4614
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004615 if (HAS_LLC(dev)) {
4616 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004617 * cache) for about a 10% performance improvement
4618 * compared to uncached. Graphics requests other than
4619 * display scanout are coherent with the CPU in
4620 * accessing this cache. This means in this mode we
4621 * don't need to clflush on the CPU side, and on the
4622 * GPU side we only need to flush internal caches to
4623 * get data visible to the CPU.
4624 *
4625 * However, we maintain the display planes as UC, and so
4626 * need to rebind when first used as such.
4627 */
4628 obj->cache_level = I915_CACHE_LLC;
4629 } else
4630 obj->cache_level = I915_CACHE_NONE;
4631
Daniel Vetterd861e332013-07-24 23:25:03 +02004632 trace_i915_gem_object_create(obj);
4633
Chris Wilson05394f32010-11-08 19:18:58 +00004634 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004635}
4636
Chris Wilson340fbd82014-05-22 09:16:52 +01004637static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4638{
4639 /* If we are the last user of the backing storage (be it shmemfs
4640 * pages or stolen etc), we know that the pages are going to be
4641 * immediately released. In this case, we can then skip copying
4642 * back the contents from the GPU.
4643 */
4644
4645 if (obj->madv != I915_MADV_WILLNEED)
4646 return false;
4647
4648 if (obj->base.filp == NULL)
4649 return true;
4650
4651 /* At first glance, this looks racy, but then again so would be
4652 * userspace racing mmap against close. However, the first external
4653 * reference to the filp can only be obtained through the
4654 * i915_gem_mmap_ioctl() which safeguards us against the user
4655 * acquiring such a reference whilst we are in the middle of
4656 * freeing the object.
4657 */
4658 return atomic_long_read(&obj->base.filp->f_count) == 1;
4659}
4660
Chris Wilson1488fc02012-04-24 15:47:31 +01004661void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004662{
Chris Wilson1488fc02012-04-24 15:47:31 +01004663 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004664 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004665 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004666 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004667
Paulo Zanonif65c9162013-11-27 18:20:34 -02004668 intel_runtime_pm_get(dev_priv);
4669
Chris Wilson26e12f892011-03-20 11:20:19 +00004670 trace_i915_gem_object_destroy(obj);
4671
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004672 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004673 int ret;
4674
4675 vma->pin_count = 0;
4676 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004677 if (WARN_ON(ret == -ERESTARTSYS)) {
4678 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004679
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004680 was_interruptible = dev_priv->mm.interruptible;
4681 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004682
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004683 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004684
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004685 dev_priv->mm.interruptible = was_interruptible;
4686 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004687 }
4688
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004689 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4690 * before progressing. */
4691 if (obj->stolen)
4692 i915_gem_object_unpin_pages(obj);
4693
Daniel Vettera071fa02014-06-18 23:28:09 +02004694 WARN_ON(obj->frontbuffer_bits);
4695
Daniel Vetter656bfa32014-11-20 09:26:30 +01004696 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4697 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4698 obj->tiling_mode != I915_TILING_NONE)
4699 i915_gem_object_unpin_pages(obj);
4700
Ben Widawsky401c29f2013-05-31 11:28:47 -07004701 if (WARN_ON(obj->pages_pin_count))
4702 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004703 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004704 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004705 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004706 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004707
Chris Wilson9da3da62012-06-01 15:20:22 +01004708 BUG_ON(obj->pages);
4709
Chris Wilson2f745ad2012-09-04 21:02:58 +01004710 if (obj->base.import_attach)
4711 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004712
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004713 if (obj->ops->release)
4714 obj->ops->release(obj);
4715
Chris Wilson05394f32010-11-08 19:18:58 +00004716 drm_gem_object_release(&obj->base);
4717 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004718
Chris Wilson05394f32010-11-08 19:18:58 +00004719 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004720 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004721
4722 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004723}
4724
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004725struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4726 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004727{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004728 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004729 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4730 if (i915_is_ggtt(vma->vm) &&
4731 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4732 continue;
4733 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004734 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004735 }
4736 return NULL;
4737}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004738
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004739struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4740 const struct i915_ggtt_view *view)
4741{
4742 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4743 struct i915_vma *vma;
4744
4745 if (WARN_ONCE(!view, "no view specified"))
4746 return ERR_PTR(-EINVAL);
4747
4748 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004749 if (vma->vm == ggtt &&
4750 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004751 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004752 return NULL;
4753}
4754
Ben Widawsky2f633152013-07-17 12:19:03 -07004755void i915_gem_vma_destroy(struct i915_vma *vma)
4756{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004757 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004758 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004759
4760 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4761 if (!list_empty(&vma->exec_list))
4762 return;
4763
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004764 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004765
Daniel Vetter841cd772014-08-06 15:04:48 +02004766 if (!i915_is_ggtt(vm))
4767 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004768
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004769 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004770
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004771 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004772}
4773
Chris Wilsone3efda42014-04-09 09:19:41 +01004774static void
4775i915_gem_stop_ringbuffers(struct drm_device *dev)
4776{
4777 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004778 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004779 int i;
4780
4781 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004782 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004783}
4784
Jesse Barnes5669fca2009-02-17 15:13:31 -08004785int
Chris Wilson45c5f202013-10-16 11:50:01 +01004786i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004787{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004788 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004789 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004790
Chris Wilson45c5f202013-10-16 11:50:01 +01004791 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004792 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004793 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004794 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004795
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004796 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004797
Chris Wilsone3efda42014-04-09 09:19:41 +01004798 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004799 mutex_unlock(&dev->struct_mutex);
4800
Chris Wilson737b1502015-01-26 18:03:03 +02004801 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004802 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004803 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004804
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004805 /* Assert that we sucessfully flushed all the work and
4806 * reset the GPU back to its idle, low power state.
4807 */
4808 WARN_ON(dev_priv->mm.busy);
4809
Eric Anholt673a3942008-07-30 12:06:12 -07004810 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004811
4812err:
4813 mutex_unlock(&dev->struct_mutex);
4814 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004815}
4816
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004817int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004818{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004819 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004820 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004821 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4822 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004823 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004824
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004825 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004826 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004827
Ben Widawskyc3787e22013-09-17 21:12:44 -07004828 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4829 if (ret)
4830 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004831
Ben Widawskyc3787e22013-09-17 21:12:44 -07004832 /*
4833 * Note: We do not worry about the concurrent register cacheline hang
4834 * here because no other code should access these registers other than
4835 * at initialization time.
4836 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004837 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004838 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4839 intel_ring_emit(ring, reg_base + i);
4840 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004841 }
4842
Ben Widawskyc3787e22013-09-17 21:12:44 -07004843 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004844
Ben Widawskyc3787e22013-09-17 21:12:44 -07004845 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004846}
4847
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004848void i915_gem_init_swizzling(struct drm_device *dev)
4849{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004850 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004851
Daniel Vetter11782b02012-01-31 16:47:55 +01004852 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004853 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4854 return;
4855
4856 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4857 DISP_TILE_SURFACE_SWIZZLING);
4858
Daniel Vetter11782b02012-01-31 16:47:55 +01004859 if (IS_GEN5(dev))
4860 return;
4861
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004862 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4863 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004864 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004865 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004866 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004867 else if (IS_GEN8(dev))
4868 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004869 else
4870 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004871}
Daniel Vettere21af882012-02-09 20:53:27 +01004872
Chris Wilson67b1b572012-07-05 23:49:40 +01004873static bool
4874intel_enable_blt(struct drm_device *dev)
4875{
4876 if (!HAS_BLT(dev))
4877 return false;
4878
4879 /* The blitter was dysfunctional on early prototypes */
4880 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4881 DRM_INFO("BLT not supported on this pre-production hardware;"
4882 " graphics performance will be degraded.\n");
4883 return false;
4884 }
4885
4886 return true;
4887}
4888
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004889static void init_unused_ring(struct drm_device *dev, u32 base)
4890{
4891 struct drm_i915_private *dev_priv = dev->dev_private;
4892
4893 I915_WRITE(RING_CTL(base), 0);
4894 I915_WRITE(RING_HEAD(base), 0);
4895 I915_WRITE(RING_TAIL(base), 0);
4896 I915_WRITE(RING_START(base), 0);
4897}
4898
4899static void init_unused_rings(struct drm_device *dev)
4900{
4901 if (IS_I830(dev)) {
4902 init_unused_ring(dev, PRB1_BASE);
4903 init_unused_ring(dev, SRB0_BASE);
4904 init_unused_ring(dev, SRB1_BASE);
4905 init_unused_ring(dev, SRB2_BASE);
4906 init_unused_ring(dev, SRB3_BASE);
4907 } else if (IS_GEN2(dev)) {
4908 init_unused_ring(dev, SRB0_BASE);
4909 init_unused_ring(dev, SRB1_BASE);
4910 } else if (IS_GEN3(dev)) {
4911 init_unused_ring(dev, PRB1_BASE);
4912 init_unused_ring(dev, PRB2_BASE);
4913 }
4914}
4915
Oscar Mateoa83014d2014-07-24 17:04:21 +01004916int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004917{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004918 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004919 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004920
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004921 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004922 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004923 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004924
4925 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004926 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004927 if (ret)
4928 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004929 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004930
Chris Wilson67b1b572012-07-05 23:49:40 +01004931 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004932 ret = intel_init_blt_ring_buffer(dev);
4933 if (ret)
4934 goto cleanup_bsd_ring;
4935 }
4936
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004937 if (HAS_VEBOX(dev)) {
4938 ret = intel_init_vebox_ring_buffer(dev);
4939 if (ret)
4940 goto cleanup_blt_ring;
4941 }
4942
Zhao Yakui845f74a2014-04-17 10:37:37 +08004943 if (HAS_BSD2(dev)) {
4944 ret = intel_init_bsd2_ring_buffer(dev);
4945 if (ret)
4946 goto cleanup_vebox_ring;
4947 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004948
Mika Kuoppala99433932013-01-22 14:12:17 +02004949 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4950 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004951 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004952
4953 return 0;
4954
Zhao Yakui845f74a2014-04-17 10:37:37 +08004955cleanup_bsd2_ring:
4956 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004957cleanup_vebox_ring:
4958 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004959cleanup_blt_ring:
4960 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4961cleanup_bsd_ring:
4962 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4963cleanup_render_ring:
4964 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4965
4966 return ret;
4967}
4968
4969int
4970i915_gem_init_hw(struct drm_device *dev)
4971{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004972 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004973 struct intel_engine_cs *ring;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004974 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004975
4976 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4977 return -EIO;
4978
Chris Wilson5e4f5182015-02-13 14:35:59 +00004979 /* Double layer security blanket, see i915_gem_init() */
4980 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4981
Ben Widawsky59124502013-07-04 11:02:05 -07004982 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004983 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004984
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004985 if (IS_HASWELL(dev))
4986 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4987 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004988
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004989 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004990 if (IS_IVYBRIDGE(dev)) {
4991 u32 temp = I915_READ(GEN7_MSG_CTL);
4992 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4993 I915_WRITE(GEN7_MSG_CTL, temp);
4994 } else if (INTEL_INFO(dev)->gen >= 7) {
4995 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4996 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4997 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4998 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004999 }
5000
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005001 i915_gem_init_swizzling(dev);
5002
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005003 /*
5004 * At least 830 can leave some of the unused rings
5005 * "active" (ie. head != tail) after resume which
5006 * will prevent c3 entry. Makes sure all unused rings
5007 * are totally idle.
5008 */
5009 init_unused_rings(dev);
5010
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005011 for_each_ring(ring, dev_priv, i) {
5012 ret = ring->init_hw(ring);
5013 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005014 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005015 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005016
Ben Widawskyc3787e22013-09-17 21:12:44 -07005017 for (i = 0; i < NUM_L3_SLICES(dev); i++)
5018 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
5019
David Woodhousef48a0162015-01-20 17:21:42 +00005020 ret = i915_ppgtt_init_hw(dev);
5021 if (ret && ret != -EIO) {
5022 DRM_ERROR("PPGTT enable failed %d\n", ret);
5023 i915_gem_cleanup_ringbuffer(dev);
5024 }
5025
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005026 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01005027 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005028 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01005029 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02005030
Chris Wilson5e4f5182015-02-13 14:35:59 +00005031 goto out;
Daniel Vetter82460d92014-08-06 20:19:53 +02005032 }
5033
Chris Wilson5e4f5182015-02-13 14:35:59 +00005034out:
5035 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005036 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005037}
5038
Chris Wilson1070a422012-04-24 15:47:41 +01005039int i915_gem_init(struct drm_device *dev)
5040{
5041 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005042 int ret;
5043
Oscar Mateo127f1002014-07-24 17:04:11 +01005044 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
5045 i915.enable_execlists);
5046
Chris Wilson1070a422012-04-24 15:47:41 +01005047 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005048
5049 if (IS_VALLEYVIEW(dev)) {
5050 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03005051 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
5052 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
5053 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08005054 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
5055 }
5056
Oscar Mateoa83014d2014-07-24 17:04:21 +01005057 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005058 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005059 dev_priv->gt.init_rings = i915_gem_init_rings;
5060 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
5061 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005062 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005063 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005064 dev_priv->gt.init_rings = intel_logical_rings_init;
5065 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
5066 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005067 }
5068
Chris Wilson5e4f5182015-02-13 14:35:59 +00005069 /* This is just a security blanket to placate dragons.
5070 * On some systems, we very sporadically observe that the first TLBs
5071 * used by the CS may be stale, despite us poking the TLB reset. If
5072 * we hold the forcewake during initialisation these problems
5073 * just magically go away.
5074 */
5075 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5076
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005077 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005078 if (ret)
5079 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005080
Ben Widawskyd7e50082012-12-18 10:31:25 -08005081 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005082
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005083 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005084 if (ret)
5085 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005086
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005087 ret = dev_priv->gt.init_rings(dev);
5088 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005089 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005090
5091 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005092 if (ret == -EIO) {
5093 /* Allow ring initialisation to fail by marking the GPU as
5094 * wedged. But we only want to do this where the GPU is angry,
5095 * for all other failure, such as an allocation failure, bail.
5096 */
5097 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
5098 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
5099 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005100 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005101
5102out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005103 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005104 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005105
Chris Wilson60990322014-04-09 09:19:42 +01005106 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005107}
5108
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005109void
5110i915_gem_cleanup_ringbuffer(struct drm_device *dev)
5111{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005112 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005113 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005114 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005115
Chris Wilsonb4519512012-05-11 14:29:30 +01005116 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01005117 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005118}
5119
Chris Wilson64193402010-10-24 12:38:05 +01005120static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005121init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01005122{
5123 INIT_LIST_HEAD(&ring->active_list);
5124 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005125}
5126
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005127void i915_init_vm(struct drm_i915_private *dev_priv,
5128 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005129{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005130 if (!i915_is_ggtt(vm))
5131 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005132 vm->dev = dev_priv->dev;
5133 INIT_LIST_HEAD(&vm->active_list);
5134 INIT_LIST_HEAD(&vm->inactive_list);
5135 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00005136 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005137}
5138
Eric Anholt673a3942008-07-30 12:06:12 -07005139void
5140i915_gem_load(struct drm_device *dev)
5141{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005143 int i;
5144
Chris Wilsonefab6d82015-04-07 16:20:57 +01005145 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005146 kmem_cache_create("i915_gem_object",
5147 sizeof(struct drm_i915_gem_object), 0,
5148 SLAB_HWCACHE_ALIGN,
5149 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005150 dev_priv->vmas =
5151 kmem_cache_create("i915_gem_vma",
5152 sizeof(struct i915_vma), 0,
5153 SLAB_HWCACHE_ALIGN,
5154 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005155 dev_priv->requests =
5156 kmem_cache_create("i915_gem_request",
5157 sizeof(struct drm_i915_gem_request), 0,
5158 SLAB_HWCACHE_ALIGN,
5159 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005160
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005161 INIT_LIST_HEAD(&dev_priv->vm_list);
5162 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5163
Ben Widawskya33afea2013-09-17 21:12:45 -07005164 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005165 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5166 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005167 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005168 for (i = 0; i < I915_NUM_RINGS; i++)
5169 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005170 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005171 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005172 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5173 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005174 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5175 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005176 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005177
Chris Wilson72bfa192010-12-19 11:42:05 +00005178 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5179
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005180 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5181 dev_priv->num_fence_regs = 32;
5182 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005183 dev_priv->num_fence_regs = 16;
5184 else
5185 dev_priv->num_fence_regs = 8;
5186
Yu Zhangeb822892015-02-10 19:05:49 +08005187 if (intel_vgpu_active(dev))
5188 dev_priv->num_fence_regs =
5189 I915_READ(vgtif_reg(avail_rs.fence_num));
5190
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005191 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005192 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5193 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005194
Eric Anholt673a3942008-07-30 12:06:12 -07005195 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005196 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005197
Chris Wilsonce453d82011-02-21 14:43:56 +00005198 dev_priv->mm.interruptible = true;
5199
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005200 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005201
5202 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005203}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005204
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005205void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005206{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005207 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005208
5209 /* Clean up our request list when the client is going away, so that
5210 * later retire_requests won't dereference our soon-to-be-gone
5211 * file_priv.
5212 */
Chris Wilson1c255952010-09-26 11:03:27 +01005213 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005214 while (!list_empty(&file_priv->mm.request_list)) {
5215 struct drm_i915_gem_request *request;
5216
5217 request = list_first_entry(&file_priv->mm.request_list,
5218 struct drm_i915_gem_request,
5219 client_list);
5220 list_del(&request->client_list);
5221 request->file_priv = NULL;
5222 }
Chris Wilson1c255952010-09-26 11:03:27 +01005223 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005224
Chris Wilson2e1b8732015-04-27 13:41:22 +01005225 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson1854d5c2015-04-07 16:20:32 +01005226 mutex_lock(&to_i915(dev)->rps.hw_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005227 list_del(&file_priv->rps.link);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005228 mutex_unlock(&to_i915(dev)->rps.hw_lock);
5229 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005230}
5231
5232int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5233{
5234 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005235 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005236
5237 DRM_DEBUG_DRIVER("\n");
5238
5239 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5240 if (!file_priv)
5241 return -ENOMEM;
5242
5243 file->driver_priv = file_priv;
5244 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005245 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005246 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005247
5248 spin_lock_init(&file_priv->mm.lock);
5249 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005250
Ben Widawskye422b882013-12-06 14:10:58 -08005251 ret = i915_gem_context_open(dev, file);
5252 if (ret)
5253 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005254
Ben Widawskye422b882013-12-06 14:10:58 -08005255 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005256}
5257
Daniel Vetterb680c372014-09-19 18:27:27 +02005258/**
5259 * i915_gem_track_fb - update frontbuffer tracking
5260 * old: current GEM buffer for the frontbuffer slots
5261 * new: new GEM buffer for the frontbuffer slots
5262 * frontbuffer_bits: bitmask of frontbuffer slots
5263 *
5264 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5265 * from @old and setting them in @new. Both @old and @new can be NULL.
5266 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005267void i915_gem_track_fb(struct drm_i915_gem_object *old,
5268 struct drm_i915_gem_object *new,
5269 unsigned frontbuffer_bits)
5270{
5271 if (old) {
5272 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5273 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5274 old->frontbuffer_bits &= ~frontbuffer_bits;
5275 }
5276
5277 if (new) {
5278 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5279 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5280 new->frontbuffer_bits |= frontbuffer_bits;
5281 }
5282}
5283
Ben Widawskya70a3142013-07-31 16:59:56 -07005284/* All the new VM stuff */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005285unsigned long
5286i915_gem_obj_offset(struct drm_i915_gem_object *o,
5287 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005288{
5289 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5290 struct i915_vma *vma;
5291
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005292 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005293
Ben Widawskya70a3142013-07-31 16:59:56 -07005294 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005295 if (i915_is_ggtt(vma->vm) &&
5296 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5297 continue;
5298 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005299 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005300 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005301
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005302 WARN(1, "%s vma for this object not found.\n",
5303 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005304 return -1;
5305}
5306
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005307unsigned long
5308i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005309 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005310{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005311 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005312 struct i915_vma *vma;
5313
5314 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005315 if (vma->vm == ggtt &&
5316 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005317 return vma->node.start;
5318
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005319 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005320 return -1;
5321}
5322
5323bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5324 struct i915_address_space *vm)
5325{
5326 struct i915_vma *vma;
5327
5328 list_for_each_entry(vma, &o->vma_list, vma_link) {
5329 if (i915_is_ggtt(vma->vm) &&
5330 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5331 continue;
5332 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5333 return true;
5334 }
5335
5336 return false;
5337}
5338
5339bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005340 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005341{
5342 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5343 struct i915_vma *vma;
5344
5345 list_for_each_entry(vma, &o->vma_list, vma_link)
5346 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005347 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005348 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005349 return true;
5350
5351 return false;
5352}
5353
5354bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5355{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005356 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005357
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005358 list_for_each_entry(vma, &o->vma_list, vma_link)
5359 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005360 return true;
5361
5362 return false;
5363}
5364
5365unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5366 struct i915_address_space *vm)
5367{
5368 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5369 struct i915_vma *vma;
5370
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005371 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005372
5373 BUG_ON(list_empty(&o->vma_list));
5374
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005375 list_for_each_entry(vma, &o->vma_list, vma_link) {
5376 if (i915_is_ggtt(vma->vm) &&
5377 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5378 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005379 if (vma->vm == vm)
5380 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005381 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005382 return 0;
5383}
5384
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005385bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005386{
5387 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005388 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005389 if (vma->pin_count > 0)
5390 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005391
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005392 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005393}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005394