blob: d1193dcb87291f074a249d371cce58288d4f233b [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049static void i915_gem_write_fence(struct drm_device *dev, int reg,
50 struct drm_i915_gem_object *obj);
51static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
52 struct drm_i915_fence_reg *fence,
53 bool enable);
54
Chris Wilsonc76ce032013-08-08 14:41:03 +010055static bool cpu_cache_is_coherent(struct drm_device *dev,
56 enum i915_cache_level level)
57{
58 return HAS_LLC(dev) || level != I915_CACHE_NONE;
59}
60
Chris Wilson2c225692013-08-09 12:26:45 +010061static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
62{
63 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
64 return true;
65
66 return obj->pin_display;
67}
68
Chris Wilson61050802012-04-17 15:31:31 +010069static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
70{
71 if (obj->tiling_mode)
72 i915_gem_release_mmap(obj);
73
74 /* As we do not have an associated fence register, we will force
75 * a tiling change if we ever need to acquire one.
76 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010077 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010078 obj->fence_reg = I915_FENCE_REG_NONE;
79}
80
Chris Wilson73aa8082010-09-30 11:46:12 +010081/* some bookkeeping */
82static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
Daniel Vetterc20e8352013-07-24 22:40:23 +020085 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010086 dev_priv->mm.object_count++;
87 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089}
90
91static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
92 size_t size)
93{
Daniel Vetterc20e8352013-07-24 22:40:23 +020094 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010095 dev_priv->mm.object_count--;
96 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098}
99
Chris Wilson21dd3732011-01-26 15:55:56 +0000100static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100101i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103 int ret;
104
Daniel Vetter7abb6902013-05-24 21:29:32 +0200105#define EXIT_COND (!i915_reset_in_progress(error) || \
106 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
116 EXIT_COND,
117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100124#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125
Chris Wilson21dd3732011-01-26 15:55:56 +0000126 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Chris Wilson73aa8082010-09-30 11:46:12 +0100150 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700151 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 struct drm_i915_gem_object *obj;
153 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700154
Chris Wilson6299f992010-11-24 12:23:44 +0000155 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100156 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700157 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700159 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700161
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700162 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000164
Eric Anholt5a125c32008-10-22 21:40:13 -0700165 return 0;
166}
167
Chris Wilson6a2c4232014-11-04 04:51:40 -0800168static int
169i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100170{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800171 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
172 char *vaddr = obj->phys_handle->vaddr;
173 struct sg_table *st;
174 struct scatterlist *sg;
175 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100176
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
178 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100179
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
181 struct page *page;
182 char *src;
183
184 page = shmem_read_mapping_page(mapping, i);
185 if (IS_ERR(page))
186 return PTR_ERR(page);
187
188 src = kmap_atomic(page);
189 memcpy(vaddr, src, PAGE_SIZE);
190 drm_clflush_virt_range(vaddr, PAGE_SIZE);
191 kunmap_atomic(src);
192
193 page_cache_release(page);
194 vaddr += PAGE_SIZE;
195 }
196
197 i915_gem_chipset_flush(obj->base.dev);
198
199 st = kmalloc(sizeof(*st), GFP_KERNEL);
200 if (st == NULL)
201 return -ENOMEM;
202
203 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
204 kfree(st);
205 return -ENOMEM;
206 }
207
208 sg = st->sgl;
209 sg->offset = 0;
210 sg->length = obj->base.size;
211
212 sg_dma_address(sg) = obj->phys_handle->busaddr;
213 sg_dma_len(sg) = obj->base.size;
214
215 obj->pages = st;
216 obj->has_dma_mapping = true;
217 return 0;
218}
219
220static void
221i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
222{
223 int ret;
224
225 BUG_ON(obj->madv == __I915_MADV_PURGED);
226
227 ret = i915_gem_object_set_to_cpu_domain(obj, true);
228 if (ret) {
229 /* In the event of a disaster, abandon all caches and
230 * hope for the best.
231 */
232 WARN_ON(ret != -EIO);
233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100240 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800260 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
268
269 obj->has_dma_mapping = false;
270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
291 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
343 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700353 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100371 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
374 intel_fb_obj_flush(obj, false);
375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700406 if (obj == NULL)
407 return -ENOMEM;
408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
433 */
434int
435i915_gem_create_ioctl(struct drm_device *dev, void *data,
436 struct drm_file *file)
437{
438 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200439
Dave Airlieff72145b2011-02-07 12:16:14 +1000440 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000441 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000442}
443
Daniel Vetter8c599672011-12-14 13:57:31 +0100444static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100445__copy_to_user_swizzled(char __user *cpu_vaddr,
446 const char *gpu_vaddr, int gpu_offset,
447 int length)
448{
449 int ret, cpu_offset = 0;
450
451 while (length > 0) {
452 int cacheline_end = ALIGN(gpu_offset + 1, 64);
453 int this_length = min(cacheline_end - gpu_offset, length);
454 int swizzled_gpu_offset = gpu_offset ^ 64;
455
456 ret = __copy_to_user(cpu_vaddr + cpu_offset,
457 gpu_vaddr + swizzled_gpu_offset,
458 this_length);
459 if (ret)
460 return ret + length;
461
462 cpu_offset += this_length;
463 gpu_offset += this_length;
464 length -= this_length;
465 }
466
467 return 0;
468}
469
470static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700471__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
472 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100473 int length)
474{
475 int ret, cpu_offset = 0;
476
477 while (length > 0) {
478 int cacheline_end = ALIGN(gpu_offset + 1, 64);
479 int this_length = min(cacheline_end - gpu_offset, length);
480 int swizzled_gpu_offset = gpu_offset ^ 64;
481
482 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
483 cpu_vaddr + cpu_offset,
484 this_length);
485 if (ret)
486 return ret + length;
487
488 cpu_offset += this_length;
489 gpu_offset += this_length;
490 length -= this_length;
491 }
492
493 return 0;
494}
495
Brad Volkin4c914c02014-02-18 10:15:45 -0800496/*
497 * Pins the specified object's pages and synchronizes the object with
498 * GPU accesses. Sets needs_clflush to non-zero if the caller should
499 * flush the object from the CPU cache.
500 */
501int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
502 int *needs_clflush)
503{
504 int ret;
505
506 *needs_clflush = 0;
507
508 if (!obj->base.filp)
509 return -EINVAL;
510
511 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
512 /* If we're not in the cpu read domain, set ourself into the gtt
513 * read domain and manually flush cachelines (if required). This
514 * optimizes for the case when the gpu will dirty the data
515 * anyway again before the next pread happens. */
516 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
517 obj->cache_level);
518 ret = i915_gem_object_wait_rendering(obj, true);
519 if (ret)
520 return ret;
521 }
522
523 ret = i915_gem_object_get_pages(obj);
524 if (ret)
525 return ret;
526
527 i915_gem_object_pin_pages(obj);
528
529 return ret;
530}
531
Daniel Vetterd174bd62012-03-25 19:47:40 +0200532/* Per-page copy function for the shmem pread fastpath.
533 * Flushes invalid cachelines before reading the target if
534 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700535static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200536shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
537 char __user *user_data,
538 bool page_do_bit17_swizzling, bool needs_clflush)
539{
540 char *vaddr;
541 int ret;
542
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200543 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200544 return -EINVAL;
545
546 vaddr = kmap_atomic(page);
547 if (needs_clflush)
548 drm_clflush_virt_range(vaddr + shmem_page_offset,
549 page_length);
550 ret = __copy_to_user_inatomic(user_data,
551 vaddr + shmem_page_offset,
552 page_length);
553 kunmap_atomic(vaddr);
554
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100555 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200556}
557
Daniel Vetter23c18c72012-03-25 19:47:42 +0200558static void
559shmem_clflush_swizzled_range(char *addr, unsigned long length,
560 bool swizzled)
561{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200562 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200563 unsigned long start = (unsigned long) addr;
564 unsigned long end = (unsigned long) addr + length;
565
566 /* For swizzling simply ensure that we always flush both
567 * channels. Lame, but simple and it works. Swizzled
568 * pwrite/pread is far from a hotpath - current userspace
569 * doesn't use it at all. */
570 start = round_down(start, 128);
571 end = round_up(end, 128);
572
573 drm_clflush_virt_range((void *)start, end - start);
574 } else {
575 drm_clflush_virt_range(addr, length);
576 }
577
578}
579
Daniel Vetterd174bd62012-03-25 19:47:40 +0200580/* Only difference to the fast-path function is that this can handle bit17
581 * and uses non-atomic copy and kmap functions. */
582static int
583shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
584 char __user *user_data,
585 bool page_do_bit17_swizzling, bool needs_clflush)
586{
587 char *vaddr;
588 int ret;
589
590 vaddr = kmap(page);
591 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200592 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
593 page_length,
594 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200595
596 if (page_do_bit17_swizzling)
597 ret = __copy_to_user_swizzled(user_data,
598 vaddr, shmem_page_offset,
599 page_length);
600 else
601 ret = __copy_to_user(user_data,
602 vaddr + shmem_page_offset,
603 page_length);
604 kunmap(page);
605
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100606 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200607}
608
Eric Anholteb014592009-03-10 11:44:52 -0700609static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200610i915_gem_shmem_pread(struct drm_device *dev,
611 struct drm_i915_gem_object *obj,
612 struct drm_i915_gem_pread *args,
613 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700614{
Daniel Vetter8461d222011-12-14 13:57:32 +0100615 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700616 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100617 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100618 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100619 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200620 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200621 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200622 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700623
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200624 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700625 remain = args->size;
626
Daniel Vetter8461d222011-12-14 13:57:32 +0100627 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700628
Brad Volkin4c914c02014-02-18 10:15:45 -0800629 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100630 if (ret)
631 return ret;
632
Eric Anholteb014592009-03-10 11:44:52 -0700633 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100634
Imre Deak67d5a502013-02-18 19:28:02 +0200635 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
636 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200637 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100638
639 if (remain <= 0)
640 break;
641
Eric Anholteb014592009-03-10 11:44:52 -0700642 /* Operation in this page
643 *
Eric Anholteb014592009-03-10 11:44:52 -0700644 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700645 * page_length = bytes to copy for this page
646 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100647 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700648 page_length = remain;
649 if ((shmem_page_offset + page_length) > PAGE_SIZE)
650 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700651
Daniel Vetter8461d222011-12-14 13:57:32 +0100652 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
653 (page_to_phys(page) & (1 << 17)) != 0;
654
Daniel Vetterd174bd62012-03-25 19:47:40 +0200655 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
656 user_data, page_do_bit17_swizzling,
657 needs_clflush);
658 if (ret == 0)
659 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700660
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200661 mutex_unlock(&dev->struct_mutex);
662
Jani Nikulad330a952014-01-21 11:24:25 +0200663 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200664 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200665 /* Userspace is tricking us, but we've already clobbered
666 * its pages with the prefault and promised to write the
667 * data up to the first fault. Hence ignore any errors
668 * and just continue. */
669 (void)ret;
670 prefaulted = 1;
671 }
672
Daniel Vetterd174bd62012-03-25 19:47:40 +0200673 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
674 user_data, page_do_bit17_swizzling,
675 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700676
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200677 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100678
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100679 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100680 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100681
Chris Wilson17793c92014-03-07 08:30:36 +0000682next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700683 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100684 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700685 offset += page_length;
686 }
687
Chris Wilson4f27b752010-10-14 15:26:45 +0100688out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100689 i915_gem_object_unpin_pages(obj);
690
Eric Anholteb014592009-03-10 11:44:52 -0700691 return ret;
692}
693
Eric Anholt673a3942008-07-30 12:06:12 -0700694/**
695 * Reads data from the object referenced by handle.
696 *
697 * On error, the contents of *data are undefined.
698 */
699int
700i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000701 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700702{
703 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000704 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100705 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700706
Chris Wilson51311d02010-11-17 09:10:42 +0000707 if (args->size == 0)
708 return 0;
709
710 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200711 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000712 args->size))
713 return -EFAULT;
714
Chris Wilson4f27b752010-10-14 15:26:45 +0100715 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100716 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100717 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700718
Chris Wilson05394f32010-11-08 19:18:58 +0000719 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000720 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100721 ret = -ENOENT;
722 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100723 }
Eric Anholt673a3942008-07-30 12:06:12 -0700724
Chris Wilson7dcd2492010-09-26 20:21:44 +0100725 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000726 if (args->offset > obj->base.size ||
727 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100728 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100729 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100730 }
731
Daniel Vetter1286ff72012-05-10 15:25:09 +0200732 /* prime objects have no backing filp to GEM pread/pwrite
733 * pages from.
734 */
735 if (!obj->base.filp) {
736 ret = -EINVAL;
737 goto out;
738 }
739
Chris Wilsondb53a302011-02-03 11:57:46 +0000740 trace_i915_gem_object_pread(obj, args->offset, args->size);
741
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200742 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700743
Chris Wilson35b62a82010-09-26 20:23:38 +0100744out:
Chris Wilson05394f32010-11-08 19:18:58 +0000745 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100746unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100747 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700748 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700749}
750
Keith Packard0839ccb2008-10-30 19:38:48 -0700751/* This is the fast write path which cannot handle
752 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700753 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700754
Keith Packard0839ccb2008-10-30 19:38:48 -0700755static inline int
756fast_user_write(struct io_mapping *mapping,
757 loff_t page_base, int page_offset,
758 char __user *user_data,
759 int length)
760{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700761 void __iomem *vaddr_atomic;
762 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700763 unsigned long unwritten;
764
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700765 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700766 /* We can use the cpu mem copy function because this is X86. */
767 vaddr = (void __force*)vaddr_atomic + page_offset;
768 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700769 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700770 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100771 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700772}
773
Eric Anholt3de09aa2009-03-09 09:42:23 -0700774/**
775 * This is the fast pwrite path, where we copy the data directly from the
776 * user into the GTT, uncached.
777 */
Eric Anholt673a3942008-07-30 12:06:12 -0700778static int
Chris Wilson05394f32010-11-08 19:18:58 +0000779i915_gem_gtt_pwrite_fast(struct drm_device *dev,
780 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700781 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000782 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700783{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300784 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700785 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700786 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700787 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200788 int page_offset, page_length, ret;
789
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100790 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200791 if (ret)
792 goto out;
793
794 ret = i915_gem_object_set_to_gtt_domain(obj, true);
795 if (ret)
796 goto out_unpin;
797
798 ret = i915_gem_object_put_fence(obj);
799 if (ret)
800 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700801
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200802 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700803 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700804
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700805 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700806
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700807 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200808
Eric Anholt673a3942008-07-30 12:06:12 -0700809 while (remain > 0) {
810 /* Operation in this page
811 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700812 * page_base = page offset within aperture
813 * page_offset = offset within page
814 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700815 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100816 page_base = offset & PAGE_MASK;
817 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700818 page_length = remain;
819 if ((page_offset + remain) > PAGE_SIZE)
820 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700821
Keith Packard0839ccb2008-10-30 19:38:48 -0700822 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700823 * source page isn't available. Return the error and we'll
824 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700825 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800826 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200827 page_offset, user_data, page_length)) {
828 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200829 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200830 }
Eric Anholt673a3942008-07-30 12:06:12 -0700831
Keith Packard0839ccb2008-10-30 19:38:48 -0700832 remain -= page_length;
833 user_data += page_length;
834 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700835 }
Eric Anholt673a3942008-07-30 12:06:12 -0700836
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200837out_flush:
838 intel_fb_obj_flush(obj, false);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200839out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800840 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200841out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700842 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700843}
844
Daniel Vetterd174bd62012-03-25 19:47:40 +0200845/* Per-page copy function for the shmem pwrite fastpath.
846 * Flushes invalid cachelines before writing to the target if
847 * needs_clflush_before is set and flushes out any written cachelines after
848 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700849static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200850shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
851 char __user *user_data,
852 bool page_do_bit17_swizzling,
853 bool needs_clflush_before,
854 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700855{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200856 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700857 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200859 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700861
Daniel Vetterd174bd62012-03-25 19:47:40 +0200862 vaddr = kmap_atomic(page);
863 if (needs_clflush_before)
864 drm_clflush_virt_range(vaddr + shmem_page_offset,
865 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000866 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
867 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200868 if (needs_clflush_after)
869 drm_clflush_virt_range(vaddr + shmem_page_offset,
870 page_length);
871 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700872
Chris Wilson755d2212012-09-04 21:02:55 +0100873 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700874}
875
Daniel Vetterd174bd62012-03-25 19:47:40 +0200876/* Only difference to the fast-path function is that this can handle bit17
877 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700878static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200879shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
880 char __user *user_data,
881 bool page_do_bit17_swizzling,
882 bool needs_clflush_before,
883 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700884{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200885 char *vaddr;
886 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700887
Daniel Vetterd174bd62012-03-25 19:47:40 +0200888 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200889 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200890 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
891 page_length,
892 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200893 if (page_do_bit17_swizzling)
894 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100895 user_data,
896 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200897 else
898 ret = __copy_from_user(vaddr + shmem_page_offset,
899 user_data,
900 page_length);
901 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200902 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
903 page_length,
904 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200905 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100906
Chris Wilson755d2212012-09-04 21:02:55 +0100907 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700908}
909
Eric Anholt40123c12009-03-09 13:42:30 -0700910static int
Daniel Vettere244a442012-03-25 19:47:28 +0200911i915_gem_shmem_pwrite(struct drm_device *dev,
912 struct drm_i915_gem_object *obj,
913 struct drm_i915_gem_pwrite *args,
914 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700915{
Eric Anholt40123c12009-03-09 13:42:30 -0700916 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100917 loff_t offset;
918 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100919 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100920 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200921 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200922 int needs_clflush_after = 0;
923 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200924 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700925
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200926 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700927 remain = args->size;
928
Daniel Vetter8c599672011-12-14 13:57:31 +0100929 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
932 /* If we're not in the cpu write domain, set ourself into the gtt
933 * write domain and manually flush cachelines (if required). This
934 * optimizes for the case when the gpu will use the data
935 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100936 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700937 ret = i915_gem_object_wait_rendering(obj, false);
938 if (ret)
939 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200940 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100941 /* Same trick applies to invalidate partially written cachelines read
942 * before writing. */
943 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
944 needs_clflush_before =
945 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200946
Chris Wilson755d2212012-09-04 21:02:55 +0100947 ret = i915_gem_object_get_pages(obj);
948 if (ret)
949 return ret;
950
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700951 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200952
Chris Wilson755d2212012-09-04 21:02:55 +0100953 i915_gem_object_pin_pages(obj);
954
Eric Anholt40123c12009-03-09 13:42:30 -0700955 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000956 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700957
Imre Deak67d5a502013-02-18 19:28:02 +0200958 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
959 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200960 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200961 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100962
Chris Wilson9da3da62012-06-01 15:20:22 +0100963 if (remain <= 0)
964 break;
965
Eric Anholt40123c12009-03-09 13:42:30 -0700966 /* Operation in this page
967 *
Eric Anholt40123c12009-03-09 13:42:30 -0700968 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700969 * page_length = bytes to copy for this page
970 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100971 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700972
973 page_length = remain;
974 if ((shmem_page_offset + page_length) > PAGE_SIZE)
975 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700976
Daniel Vetter58642882012-03-25 19:47:37 +0200977 /* If we don't overwrite a cacheline completely we need to be
978 * careful to have up-to-date data by first clflushing. Don't
979 * overcomplicate things and flush the entire patch. */
980 partial_cacheline_write = needs_clflush_before &&
981 ((shmem_page_offset | page_length)
982 & (boot_cpu_data.x86_clflush_size - 1));
983
Daniel Vetter8c599672011-12-14 13:57:31 +0100984 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
985 (page_to_phys(page) & (1 << 17)) != 0;
986
Daniel Vetterd174bd62012-03-25 19:47:40 +0200987 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
988 user_data, page_do_bit17_swizzling,
989 partial_cacheline_write,
990 needs_clflush_after);
991 if (ret == 0)
992 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700993
Daniel Vettere244a442012-03-25 19:47:28 +0200994 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200995 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200996 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
997 user_data, page_do_bit17_swizzling,
998 partial_cacheline_write,
999 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001000
Daniel Vettere244a442012-03-25 19:47:28 +02001001 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001002
Chris Wilson755d2212012-09-04 21:02:55 +01001003 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001004 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001005
Chris Wilson17793c92014-03-07 08:30:36 +00001006next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001007 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001008 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001009 offset += page_length;
1010 }
1011
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001012out:
Chris Wilson755d2212012-09-04 21:02:55 +01001013 i915_gem_object_unpin_pages(obj);
1014
Daniel Vettere244a442012-03-25 19:47:28 +02001015 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001016 /*
1017 * Fixup: Flush cpu caches in case we didn't flush the dirty
1018 * cachelines in-line while writing and the object moved
1019 * out of the cpu write domain while we've dropped the lock.
1020 */
1021 if (!needs_clflush_after &&
1022 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001023 if (i915_gem_clflush_object(obj, obj->pin_display))
1024 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001025 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001026 }
Eric Anholt40123c12009-03-09 13:42:30 -07001027
Daniel Vetter58642882012-03-25 19:47:37 +02001028 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001029 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001030
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001031 intel_fb_obj_flush(obj, false);
Eric Anholt40123c12009-03-09 13:42:30 -07001032 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001033}
1034
1035/**
1036 * Writes data to the object referenced by handle.
1037 *
1038 * On error, the contents of the buffer that were to be modified are undefined.
1039 */
1040int
1041i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001042 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001043{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001044 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001045 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001046 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001047 int ret;
1048
1049 if (args->size == 0)
1050 return 0;
1051
1052 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001053 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001054 args->size))
1055 return -EFAULT;
1056
Jani Nikulad330a952014-01-21 11:24:25 +02001057 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001058 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1059 args->size);
1060 if (ret)
1061 return -EFAULT;
1062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Imre Deak5d77d9c2014-11-12 16:40:35 +02001064 intel_runtime_pm_get(dev_priv);
1065
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001066 ret = i915_mutex_lock_interruptible(dev);
1067 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001068 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069
Chris Wilson05394f32010-11-08 19:18:58 +00001070 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001071 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001072 ret = -ENOENT;
1073 goto unlock;
1074 }
Eric Anholt673a3942008-07-30 12:06:12 -07001075
Chris Wilson7dcd2492010-09-26 20:21:44 +01001076 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001077 if (args->offset > obj->base.size ||
1078 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001079 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001080 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001081 }
1082
Daniel Vetter1286ff72012-05-10 15:25:09 +02001083 /* prime objects have no backing filp to GEM pread/pwrite
1084 * pages from.
1085 */
1086 if (!obj->base.filp) {
1087 ret = -EINVAL;
1088 goto out;
1089 }
1090
Chris Wilsondb53a302011-02-03 11:57:46 +00001091 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1092
Daniel Vetter935aaa62012-03-25 19:47:35 +02001093 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001094 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1095 * it would end up going through the fenced access, and we'll get
1096 * different detiling behavior between reading and writing.
1097 * pread/pwrite currently are reading and writing from the CPU
1098 * perspective, requiring manual detiling by the client.
1099 */
Chris Wilson2c225692013-08-09 12:26:45 +01001100 if (obj->tiling_mode == I915_TILING_NONE &&
1101 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1102 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001103 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001104 /* Note that the gtt paths might fail with non-page-backed user
1105 * pointers (e.g. gtt mappings when moving data between
1106 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001107 }
Eric Anholt673a3942008-07-30 12:06:12 -07001108
Chris Wilson6a2c4232014-11-04 04:51:40 -08001109 if (ret == -EFAULT || ret == -ENOSPC) {
1110 if (obj->phys_handle)
1111 ret = i915_gem_phys_pwrite(obj, args, file);
1112 else
1113 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1114 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001115
Chris Wilson35b62a82010-09-26 20:23:38 +01001116out:
Chris Wilson05394f32010-11-08 19:18:58 +00001117 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001118unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001119 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001120put_rpm:
1121 intel_runtime_pm_put(dev_priv);
1122
Eric Anholt673a3942008-07-30 12:06:12 -07001123 return ret;
1124}
1125
Chris Wilsonb3612372012-08-24 09:35:08 +01001126int
Daniel Vetter33196de2012-11-14 17:14:05 +01001127i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001128 bool interruptible)
1129{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001130 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001131 /* Non-interruptible callers can't handle -EAGAIN, hence return
1132 * -EIO unconditionally for these. */
1133 if (!interruptible)
1134 return -EIO;
1135
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001136 /* Recovery complete, but the reset failed ... */
1137 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001138 return -EIO;
1139
McAulay, Alistair6689c162014-08-15 18:51:35 +01001140 /*
1141 * Check if GPU Reset is in progress - we need intel_ring_begin
1142 * to work properly to reinit the hw state while the gpu is
1143 * still marked as reset-in-progress. Handle this with a flag.
1144 */
1145 if (!error->reload_in_reset)
1146 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001147 }
1148
1149 return 0;
1150}
1151
1152/*
John Harrisonb6660d52014-11-24 18:49:30 +00001153 * Compare arbitrary request against outstanding lazy request. Emit on match.
Chris Wilsonb3612372012-08-24 09:35:08 +01001154 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301155int
John Harrisonb6660d52014-11-24 18:49:30 +00001156i915_gem_check_olr(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001157{
John Harrisonb6660d52014-11-24 18:49:30 +00001158 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001159
John Harrisonbf7dc5b2015-05-29 17:43:24 +01001160 return 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001161}
1162
Chris Wilson094f9a52013-09-25 17:34:55 +01001163static void fake_irq(unsigned long data)
1164{
1165 wake_up_process((struct task_struct *)data);
1166}
1167
1168static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001169 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001170{
1171 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1172}
1173
Daniel Vettereed29a52015-05-21 14:21:25 +02001174static int __i915_spin_request(struct drm_i915_gem_request *req)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001175{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001176 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001177
Daniel Vettereed29a52015-05-21 14:21:25 +02001178 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001179 return -EBUSY;
1180
1181 timeout = jiffies + 1;
1182 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001183 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001184 return 0;
1185
1186 if (time_after_eq(jiffies, timeout))
1187 break;
1188
1189 cpu_relax_lowlatency();
1190 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001191 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001192 return 0;
1193
1194 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001195}
1196
Chris Wilsonb3612372012-08-24 09:35:08 +01001197/**
John Harrison9c654812014-11-24 18:49:35 +00001198 * __i915_wait_request - wait until execution of request has finished
1199 * @req: duh!
1200 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001201 * @interruptible: do an interruptible wait (normally yes)
1202 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1203 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001204 * Note: It is of utmost importance that the passed in seqno and reset_counter
1205 * values have been read by the caller in an smp safe manner. Where read-side
1206 * locks are involved, it is sufficient to read the reset_counter before
1207 * unlocking the lock that protects the seqno. For lockless tricks, the
1208 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1209 * inserted.
1210 *
John Harrison9c654812014-11-24 18:49:35 +00001211 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001212 * errno with remaining time filled in timeout argument.
1213 */
John Harrison9c654812014-11-24 18:49:35 +00001214int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001215 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001216 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001217 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001218 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001219{
John Harrison9c654812014-11-24 18:49:35 +00001220 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001221 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001222 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001223 const bool irq_test_in_progress =
1224 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001225 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001226 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001227 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001228 int ret;
1229
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001230 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001231
Chris Wilsonb4716182015-04-27 13:41:17 +01001232 if (list_empty(&req->list))
1233 return 0;
1234
John Harrison1b5a4332014-11-24 18:49:42 +00001235 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001236 return 0;
1237
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001238 timeout_expire = timeout ?
1239 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001240
Chris Wilson2e1b8732015-04-27 13:41:22 +01001241 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001242 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001243
Chris Wilson094f9a52013-09-25 17:34:55 +01001244 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001245 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001246 before = ktime_get_raw_ns();
Chris Wilson2def4ad92015-04-07 16:20:41 +01001247
1248 /* Optimistic spin for the next jiffie before touching IRQs */
1249 ret = __i915_spin_request(req);
1250 if (ret == 0)
1251 goto out;
1252
1253 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1254 ret = -ENODEV;
1255 goto out;
1256 }
1257
Chris Wilson094f9a52013-09-25 17:34:55 +01001258 for (;;) {
1259 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001260
Chris Wilson094f9a52013-09-25 17:34:55 +01001261 prepare_to_wait(&ring->irq_queue, &wait,
1262 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001263
Daniel Vetterf69061b2012-12-06 09:01:42 +01001264 /* We need to check whether any gpu reset happened in between
1265 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001266 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1267 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1268 * is truely gone. */
1269 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1270 if (ret == 0)
1271 ret = -EAGAIN;
1272 break;
1273 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001274
John Harrison1b5a4332014-11-24 18:49:42 +00001275 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001276 ret = 0;
1277 break;
1278 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001279
Chris Wilson094f9a52013-09-25 17:34:55 +01001280 if (interruptible && signal_pending(current)) {
1281 ret = -ERESTARTSYS;
1282 break;
1283 }
1284
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001285 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001286 ret = -ETIME;
1287 break;
1288 }
1289
1290 timer.function = NULL;
1291 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001292 unsigned long expire;
1293
Chris Wilson094f9a52013-09-25 17:34:55 +01001294 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001295 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001296 mod_timer(&timer, expire);
1297 }
1298
Chris Wilson5035c272013-10-04 09:58:46 +01001299 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001300
Chris Wilson094f9a52013-09-25 17:34:55 +01001301 if (timer.function) {
1302 del_singleshot_timer_sync(&timer);
1303 destroy_timer_on_stack(&timer);
1304 }
1305 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001306 if (!irq_test_in_progress)
1307 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001308
1309 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001310
Chris Wilson2def4ad92015-04-07 16:20:41 +01001311out:
1312 now = ktime_get_raw_ns();
1313 trace_i915_gem_request_wait_end(req);
1314
Chris Wilsonb3612372012-08-24 09:35:08 +01001315 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001316 s64 tres = *timeout - (now - before);
1317
1318 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001319
1320 /*
1321 * Apparently ktime isn't accurate enough and occasionally has a
1322 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1323 * things up to make the test happy. We allow up to 1 jiffy.
1324 *
1325 * This is a regrssion from the timespec->ktime conversion.
1326 */
1327 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1328 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001329 }
1330
Chris Wilson094f9a52013-09-25 17:34:55 +01001331 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001332}
1333
Chris Wilsonb4716182015-04-27 13:41:17 +01001334static inline void
1335i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1336{
1337 struct drm_i915_file_private *file_priv = request->file_priv;
1338
1339 if (!file_priv)
1340 return;
1341
1342 spin_lock(&file_priv->mm.lock);
1343 list_del(&request->client_list);
1344 request->file_priv = NULL;
1345 spin_unlock(&file_priv->mm.lock);
1346}
1347
1348static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1349{
1350 trace_i915_gem_request_retire(request);
1351
1352 /* We know the GPU must have read the request to have
1353 * sent us the seqno + interrupt, so use the position
1354 * of tail of the request to update the last known position
1355 * of the GPU head.
1356 *
1357 * Note this requires that we are always called in request
1358 * completion order.
1359 */
1360 request->ringbuf->last_retired_head = request->postfix;
1361
1362 list_del_init(&request->list);
1363 i915_gem_request_remove_from_client(request);
1364
1365 put_pid(request->pid);
1366
1367 i915_gem_request_unreference(request);
1368}
1369
1370static void
1371__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1372{
1373 struct intel_engine_cs *engine = req->ring;
1374 struct drm_i915_gem_request *tmp;
1375
1376 lockdep_assert_held(&engine->dev->struct_mutex);
1377
1378 if (list_empty(&req->list))
1379 return;
1380
1381 do {
1382 tmp = list_first_entry(&engine->request_list,
1383 typeof(*tmp), list);
1384
1385 i915_gem_request_retire(tmp);
1386 } while (tmp != req);
1387
1388 WARN_ON(i915_verify_lists(engine->dev));
1389}
1390
Chris Wilsonb3612372012-08-24 09:35:08 +01001391/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001392 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001393 * request and object lists appropriately for that event.
1394 */
1395int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001396i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001397{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001398 struct drm_device *dev;
1399 struct drm_i915_private *dev_priv;
1400 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001401 int ret;
1402
Daniel Vettera4b3a572014-11-26 14:17:05 +01001403 BUG_ON(req == NULL);
1404
1405 dev = req->ring->dev;
1406 dev_priv = dev->dev_private;
1407 interruptible = dev_priv->mm.interruptible;
1408
Chris Wilsonb3612372012-08-24 09:35:08 +01001409 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001410
Daniel Vetter33196de2012-11-14 17:14:05 +01001411 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001412 if (ret)
1413 return ret;
1414
Daniel Vettera4b3a572014-11-26 14:17:05 +01001415 ret = i915_gem_check_olr(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001416 if (ret)
1417 return ret;
1418
Chris Wilsonb4716182015-04-27 13:41:17 +01001419 ret = __i915_wait_request(req,
1420 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001421 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001422 if (ret)
1423 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001424
Chris Wilsonb4716182015-04-27 13:41:17 +01001425 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001426 return 0;
1427}
1428
Chris Wilsonb3612372012-08-24 09:35:08 +01001429/**
1430 * Ensures that all rendering to the object has completed and the object is
1431 * safe to unbind from the GTT or access from the CPU.
1432 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001433int
Chris Wilsonb3612372012-08-24 09:35:08 +01001434i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1435 bool readonly)
1436{
Chris Wilsonb4716182015-04-27 13:41:17 +01001437 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001438
Chris Wilsonb4716182015-04-27 13:41:17 +01001439 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001440 return 0;
1441
Chris Wilsonb4716182015-04-27 13:41:17 +01001442 if (readonly) {
1443 if (obj->last_write_req != NULL) {
1444 ret = i915_wait_request(obj->last_write_req);
1445 if (ret)
1446 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001447
Chris Wilsonb4716182015-04-27 13:41:17 +01001448 i = obj->last_write_req->ring->id;
1449 if (obj->last_read_req[i] == obj->last_write_req)
1450 i915_gem_object_retire__read(obj, i);
1451 else
1452 i915_gem_object_retire__write(obj);
1453 }
1454 } else {
1455 for (i = 0; i < I915_NUM_RINGS; i++) {
1456 if (obj->last_read_req[i] == NULL)
1457 continue;
1458
1459 ret = i915_wait_request(obj->last_read_req[i]);
1460 if (ret)
1461 return ret;
1462
1463 i915_gem_object_retire__read(obj, i);
1464 }
1465 RQ_BUG_ON(obj->active);
1466 }
1467
1468 return 0;
1469}
1470
1471static void
1472i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1473 struct drm_i915_gem_request *req)
1474{
1475 int ring = req->ring->id;
1476
1477 if (obj->last_read_req[ring] == req)
1478 i915_gem_object_retire__read(obj, ring);
1479 else if (obj->last_write_req == req)
1480 i915_gem_object_retire__write(obj);
1481
1482 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001483}
1484
Chris Wilson3236f572012-08-24 09:35:09 +01001485/* A nonblocking variant of the above wait. This is a highly dangerous routine
1486 * as the object state may change during this call.
1487 */
1488static __must_check int
1489i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001490 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001491 bool readonly)
1492{
1493 struct drm_device *dev = obj->base.dev;
1494 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001495 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001496 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001497 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001498
1499 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1500 BUG_ON(!dev_priv->mm.interruptible);
1501
Chris Wilsonb4716182015-04-27 13:41:17 +01001502 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001503 return 0;
1504
Daniel Vetter33196de2012-11-14 17:14:05 +01001505 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001506 if (ret)
1507 return ret;
1508
Daniel Vetterf69061b2012-12-06 09:01:42 +01001509 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001510
Chris Wilsonb4716182015-04-27 13:41:17 +01001511 if (readonly) {
1512 struct drm_i915_gem_request *req;
1513
1514 req = obj->last_write_req;
1515 if (req == NULL)
1516 return 0;
1517
1518 ret = i915_gem_check_olr(req);
1519 if (ret)
1520 goto err;
1521
1522 requests[n++] = i915_gem_request_reference(req);
1523 } else {
1524 for (i = 0; i < I915_NUM_RINGS; i++) {
1525 struct drm_i915_gem_request *req;
1526
1527 req = obj->last_read_req[i];
1528 if (req == NULL)
1529 continue;
1530
1531 ret = i915_gem_check_olr(req);
1532 if (ret)
1533 goto err;
1534
1535 requests[n++] = i915_gem_request_reference(req);
1536 }
1537 }
1538
1539 mutex_unlock(&dev->struct_mutex);
1540 for (i = 0; ret == 0 && i < n; i++)
1541 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001542 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001543 mutex_lock(&dev->struct_mutex);
1544
1545err:
1546 for (i = 0; i < n; i++) {
1547 if (ret == 0)
1548 i915_gem_object_retire_request(obj, requests[i]);
1549 i915_gem_request_unreference(requests[i]);
1550 }
1551
1552 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001553}
1554
Chris Wilson2e1b8732015-04-27 13:41:22 +01001555static struct intel_rps_client *to_rps_client(struct drm_file *file)
1556{
1557 struct drm_i915_file_private *fpriv = file->driver_priv;
1558 return &fpriv->rps;
1559}
1560
Eric Anholt673a3942008-07-30 12:06:12 -07001561/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001562 * Called when user space prepares to use an object with the CPU, either
1563 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001564 */
1565int
1566i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001567 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001568{
1569 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001570 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001571 uint32_t read_domains = args->read_domains;
1572 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001573 int ret;
1574
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001575 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001576 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001577 return -EINVAL;
1578
Chris Wilson21d509e2009-06-06 09:46:02 +01001579 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001580 return -EINVAL;
1581
1582 /* Having something in the write domain implies it's in the read
1583 * domain, and only that read domain. Enforce that in the request.
1584 */
1585 if (write_domain != 0 && read_domains != write_domain)
1586 return -EINVAL;
1587
Chris Wilson76c1dec2010-09-25 11:22:51 +01001588 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001589 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001590 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001591
Chris Wilson05394f32010-11-08 19:18:58 +00001592 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001593 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001594 ret = -ENOENT;
1595 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001596 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001597
Chris Wilson3236f572012-08-24 09:35:09 +01001598 /* Try to flush the object off the GPU without holding the lock.
1599 * We will repeat the flush holding the lock in the normal manner
1600 * to catch cases where we are gazumped.
1601 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001602 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001603 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001604 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001605 if (ret)
1606 goto unref;
1607
Chris Wilson43566de2015-01-02 16:29:29 +05301608 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001609 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301610 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001611 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001612
Chris Wilson3236f572012-08-24 09:35:09 +01001613unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001614 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001615unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001616 mutex_unlock(&dev->struct_mutex);
1617 return ret;
1618}
1619
1620/**
1621 * Called when user space has done writes to this buffer
1622 */
1623int
1624i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001625 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001626{
1627 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001628 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001629 int ret = 0;
1630
Chris Wilson76c1dec2010-09-25 11:22:51 +01001631 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001632 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001633 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001634
Chris Wilson05394f32010-11-08 19:18:58 +00001635 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001636 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001637 ret = -ENOENT;
1638 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001639 }
1640
Eric Anholt673a3942008-07-30 12:06:12 -07001641 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001642 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001643 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001644
Chris Wilson05394f32010-11-08 19:18:58 +00001645 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001646unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001647 mutex_unlock(&dev->struct_mutex);
1648 return ret;
1649}
1650
1651/**
1652 * Maps the contents of an object, returning the address it is mapped
1653 * into.
1654 *
1655 * While the mapping holds a reference on the contents of the object, it doesn't
1656 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001657 *
1658 * IMPORTANT:
1659 *
1660 * DRM driver writers who look a this function as an example for how to do GEM
1661 * mmap support, please don't implement mmap support like here. The modern way
1662 * to implement DRM mmap support is with an mmap offset ioctl (like
1663 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1664 * That way debug tooling like valgrind will understand what's going on, hiding
1665 * the mmap call in a driver private ioctl will break that. The i915 driver only
1666 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001667 */
1668int
1669i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001670 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001671{
1672 struct drm_i915_gem_mmap *args = data;
1673 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001674 unsigned long addr;
1675
Akash Goel1816f922015-01-02 16:29:30 +05301676 if (args->flags & ~(I915_MMAP_WC))
1677 return -EINVAL;
1678
1679 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1680 return -ENODEV;
1681
Chris Wilson05394f32010-11-08 19:18:58 +00001682 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001683 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001684 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001685
Daniel Vetter1286ff72012-05-10 15:25:09 +02001686 /* prime objects have no backing filp to GEM mmap
1687 * pages from.
1688 */
1689 if (!obj->filp) {
1690 drm_gem_object_unreference_unlocked(obj);
1691 return -EINVAL;
1692 }
1693
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001694 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001695 PROT_READ | PROT_WRITE, MAP_SHARED,
1696 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301697 if (args->flags & I915_MMAP_WC) {
1698 struct mm_struct *mm = current->mm;
1699 struct vm_area_struct *vma;
1700
1701 down_write(&mm->mmap_sem);
1702 vma = find_vma(mm, addr);
1703 if (vma)
1704 vma->vm_page_prot =
1705 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1706 else
1707 addr = -ENOMEM;
1708 up_write(&mm->mmap_sem);
1709 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001710 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001711 if (IS_ERR((void *)addr))
1712 return addr;
1713
1714 args->addr_ptr = (uint64_t) addr;
1715
1716 return 0;
1717}
1718
Jesse Barnesde151cf2008-11-12 10:03:55 -08001719/**
1720 * i915_gem_fault - fault a page into the GTT
1721 * vma: VMA in question
1722 * vmf: fault info
1723 *
1724 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1725 * from userspace. The fault handler takes care of binding the object to
1726 * the GTT (if needed), allocating and programming a fence register (again,
1727 * only if needed based on whether the old reg is still valid or the object
1728 * is tiled) and inserting a new PTE into the faulting process.
1729 *
1730 * Note that the faulting process may involve evicting existing objects
1731 * from the GTT and/or fence registers to make room. So performance may
1732 * suffer if the GTT working set is large or there are few fence registers
1733 * left.
1734 */
1735int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1736{
Chris Wilson05394f32010-11-08 19:18:58 +00001737 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1738 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001739 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001740 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001741 pgoff_t page_offset;
1742 unsigned long pfn;
1743 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001744 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001745
Paulo Zanonif65c9162013-11-27 18:20:34 -02001746 intel_runtime_pm_get(dev_priv);
1747
Jesse Barnesde151cf2008-11-12 10:03:55 -08001748 /* We don't use vmf->pgoff since that has the fake offset */
1749 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1750 PAGE_SHIFT;
1751
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001752 ret = i915_mutex_lock_interruptible(dev);
1753 if (ret)
1754 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001755
Chris Wilsondb53a302011-02-03 11:57:46 +00001756 trace_i915_gem_object_fault(obj, page_offset, true, write);
1757
Chris Wilson6e4930f2014-02-07 18:37:06 -02001758 /* Try to flush the object off the GPU first without holding the lock.
1759 * Upon reacquiring the lock, we will perform our sanity checks and then
1760 * repeat the flush holding the lock in the normal manner to catch cases
1761 * where we are gazumped.
1762 */
1763 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1764 if (ret)
1765 goto unlock;
1766
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001767 /* Access to snoopable pages through the GTT is incoherent. */
1768 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001769 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001770 goto unlock;
1771 }
1772
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001773 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001774 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1775 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001776 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001777
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001778 memset(&view, 0, sizeof(view));
1779 view.type = I915_GGTT_VIEW_PARTIAL;
1780 view.params.partial.offset = rounddown(page_offset, chunk_size);
1781 view.params.partial.size =
1782 min_t(unsigned int,
1783 chunk_size,
1784 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1785 view.params.partial.offset);
1786 }
1787
1788 /* Now pin it into the GTT if needed */
1789 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001790 if (ret)
1791 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001792
Chris Wilsonc9839302012-11-20 10:45:17 +00001793 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1794 if (ret)
1795 goto unpin;
1796
1797 ret = i915_gem_object_get_fence(obj);
1798 if (ret)
1799 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001800
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001801 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001802 pfn = dev_priv->gtt.mappable_base +
1803 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001804 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001805
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001806 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1807 /* Overriding existing pages in partial view does not cause
1808 * us any trouble as TLBs are still valid because the fault
1809 * is due to userspace losing part of the mapping or never
1810 * having accessed it before (at this partials' range).
1811 */
1812 unsigned long base = vma->vm_start +
1813 (view.params.partial.offset << PAGE_SHIFT);
1814 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001815
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001816 for (i = 0; i < view.params.partial.size; i++) {
1817 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001818 if (ret)
1819 break;
1820 }
1821
1822 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001823 } else {
1824 if (!obj->fault_mappable) {
1825 unsigned long size = min_t(unsigned long,
1826 vma->vm_end - vma->vm_start,
1827 obj->base.size);
1828 int i;
1829
1830 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1831 ret = vm_insert_pfn(vma,
1832 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1833 pfn + i);
1834 if (ret)
1835 break;
1836 }
1837
1838 obj->fault_mappable = true;
1839 } else
1840 ret = vm_insert_pfn(vma,
1841 (unsigned long)vmf->virtual_address,
1842 pfn + page_offset);
1843 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001844unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001845 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001846unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001847 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001848out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001849 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001850 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001851 /*
1852 * We eat errors when the gpu is terminally wedged to avoid
1853 * userspace unduly crashing (gl has no provisions for mmaps to
1854 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1855 * and so needs to be reported.
1856 */
1857 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001858 ret = VM_FAULT_SIGBUS;
1859 break;
1860 }
Chris Wilson045e7692010-11-07 09:18:22 +00001861 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001862 /*
1863 * EAGAIN means the gpu is hung and we'll wait for the error
1864 * handler to reset everything when re-faulting in
1865 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001866 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001867 case 0:
1868 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001869 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001870 case -EBUSY:
1871 /*
1872 * EBUSY is ok: this just means that another thread
1873 * already did the job.
1874 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001875 ret = VM_FAULT_NOPAGE;
1876 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001877 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001878 ret = VM_FAULT_OOM;
1879 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001880 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001881 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001882 ret = VM_FAULT_SIGBUS;
1883 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001884 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001885 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001886 ret = VM_FAULT_SIGBUS;
1887 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001888 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001889
1890 intel_runtime_pm_put(dev_priv);
1891 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001892}
1893
1894/**
Chris Wilson901782b2009-07-10 08:18:50 +01001895 * i915_gem_release_mmap - remove physical page mappings
1896 * @obj: obj in question
1897 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001898 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001899 * relinquish ownership of the pages back to the system.
1900 *
1901 * It is vital that we remove the page mapping if we have mapped a tiled
1902 * object through the GTT and then lose the fence register due to
1903 * resource pressure. Similarly if the object has been moved out of the
1904 * aperture, than pages mapped into userspace must be revoked. Removing the
1905 * mapping will then trigger a page fault on the next user access, allowing
1906 * fixup by i915_gem_fault().
1907 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001908void
Chris Wilson05394f32010-11-08 19:18:58 +00001909i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001910{
Chris Wilson6299f992010-11-24 12:23:44 +00001911 if (!obj->fault_mappable)
1912 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001913
David Herrmann6796cb12014-01-03 14:24:19 +01001914 drm_vma_node_unmap(&obj->base.vma_node,
1915 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001916 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001917}
1918
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001919void
1920i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1921{
1922 struct drm_i915_gem_object *obj;
1923
1924 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1925 i915_gem_release_mmap(obj);
1926}
1927
Imre Deak0fa87792013-01-07 21:47:35 +02001928uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001929i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001930{
Chris Wilsone28f8712011-07-18 13:11:49 -07001931 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001932
1933 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001934 tiling_mode == I915_TILING_NONE)
1935 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001936
1937 /* Previous chips need a power-of-two fence region when tiling */
1938 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001939 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001940 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001941 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001942
Chris Wilsone28f8712011-07-18 13:11:49 -07001943 while (gtt_size < size)
1944 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001945
Chris Wilsone28f8712011-07-18 13:11:49 -07001946 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001947}
1948
Jesse Barnesde151cf2008-11-12 10:03:55 -08001949/**
1950 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1951 * @obj: object to check
1952 *
1953 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001954 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001955 */
Imre Deakd8651102013-01-07 21:47:33 +02001956uint32_t
1957i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1958 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001959{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001960 /*
1961 * Minimum alignment is 4k (GTT page size), but might be greater
1962 * if a fence register is needed for the object.
1963 */
Imre Deakd8651102013-01-07 21:47:33 +02001964 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001965 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001966 return 4096;
1967
1968 /*
1969 * Previous chips need to be aligned to the size of the smallest
1970 * fence register that can contain the object.
1971 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001972 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001973}
1974
Chris Wilsond8cb5082012-08-11 15:41:03 +01001975static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1976{
1977 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1978 int ret;
1979
David Herrmann0de23972013-07-24 21:07:52 +02001980 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001981 return 0;
1982
Daniel Vetterda494d72012-12-20 15:11:16 +01001983 dev_priv->mm.shrinker_no_lock_stealing = true;
1984
Chris Wilsond8cb5082012-08-11 15:41:03 +01001985 ret = drm_gem_create_mmap_offset(&obj->base);
1986 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001987 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001988
1989 /* Badly fragmented mmap space? The only way we can recover
1990 * space is by destroying unwanted objects. We can't randomly release
1991 * mmap_offsets as userspace expects them to be persistent for the
1992 * lifetime of the objects. The closest we can is to release the
1993 * offsets on purgeable objects by truncating it and marking it purged,
1994 * which prevents userspace from ever using that object again.
1995 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001996 i915_gem_shrink(dev_priv,
1997 obj->base.size >> PAGE_SHIFT,
1998 I915_SHRINK_BOUND |
1999 I915_SHRINK_UNBOUND |
2000 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002001 ret = drm_gem_create_mmap_offset(&obj->base);
2002 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002003 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002004
2005 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002006 ret = drm_gem_create_mmap_offset(&obj->base);
2007out:
2008 dev_priv->mm.shrinker_no_lock_stealing = false;
2009
2010 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002011}
2012
2013static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2014{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002015 drm_gem_free_mmap_offset(&obj->base);
2016}
2017
Dave Airlieda6b51d2014-12-24 13:11:17 +10002018int
Dave Airlieff72145b2011-02-07 12:16:14 +10002019i915_gem_mmap_gtt(struct drm_file *file,
2020 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002021 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002022 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002023{
Chris Wilson05394f32010-11-08 19:18:58 +00002024 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002025 int ret;
2026
Chris Wilson76c1dec2010-09-25 11:22:51 +01002027 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002028 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002029 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002030
Dave Airlieff72145b2011-02-07 12:16:14 +10002031 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002032 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002033 ret = -ENOENT;
2034 goto unlock;
2035 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002036
Chris Wilson05394f32010-11-08 19:18:58 +00002037 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002038 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002039 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002040 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002041 }
2042
Chris Wilsond8cb5082012-08-11 15:41:03 +01002043 ret = i915_gem_object_create_mmap_offset(obj);
2044 if (ret)
2045 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002046
David Herrmann0de23972013-07-24 21:07:52 +02002047 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002048
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002049out:
Chris Wilson05394f32010-11-08 19:18:58 +00002050 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002051unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002052 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002053 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002054}
2055
Dave Airlieff72145b2011-02-07 12:16:14 +10002056/**
2057 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2058 * @dev: DRM device
2059 * @data: GTT mapping ioctl data
2060 * @file: GEM object info
2061 *
2062 * Simply returns the fake offset to userspace so it can mmap it.
2063 * The mmap call will end up in drm_gem_mmap(), which will set things
2064 * up so we can get faults in the handler above.
2065 *
2066 * The fault handler will take care of binding the object into the GTT
2067 * (since it may have been evicted to make room for something), allocating
2068 * a fence register, and mapping the appropriate aperture address into
2069 * userspace.
2070 */
2071int
2072i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2073 struct drm_file *file)
2074{
2075 struct drm_i915_gem_mmap_gtt *args = data;
2076
Dave Airlieda6b51d2014-12-24 13:11:17 +10002077 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002078}
2079
Daniel Vetter225067e2012-08-20 10:23:20 +02002080/* Immediately discard the backing storage */
2081static void
2082i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002083{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002084 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002085
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002086 if (obj->base.filp == NULL)
2087 return;
2088
Daniel Vetter225067e2012-08-20 10:23:20 +02002089 /* Our goal here is to return as much of the memory as
2090 * is possible back to the system as we are called from OOM.
2091 * To do this we must instruct the shmfs to drop all of its
2092 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002093 */
Chris Wilson55372522014-03-25 13:23:06 +00002094 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002095 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002096}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002097
Chris Wilson55372522014-03-25 13:23:06 +00002098/* Try to discard unwanted pages */
2099static void
2100i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002101{
Chris Wilson55372522014-03-25 13:23:06 +00002102 struct address_space *mapping;
2103
2104 switch (obj->madv) {
2105 case I915_MADV_DONTNEED:
2106 i915_gem_object_truncate(obj);
2107 case __I915_MADV_PURGED:
2108 return;
2109 }
2110
2111 if (obj->base.filp == NULL)
2112 return;
2113
2114 mapping = file_inode(obj->base.filp)->i_mapping,
2115 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002116}
2117
Chris Wilson5cdf5882010-09-27 15:51:07 +01002118static void
Chris Wilson05394f32010-11-08 19:18:58 +00002119i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002120{
Imre Deak90797e62013-02-18 19:28:03 +02002121 struct sg_page_iter sg_iter;
2122 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002123
Chris Wilson05394f32010-11-08 19:18:58 +00002124 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002125
Chris Wilson6c085a72012-08-20 11:40:46 +02002126 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2127 if (ret) {
2128 /* In the event of a disaster, abandon all caches and
2129 * hope for the best.
2130 */
2131 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002132 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002133 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2134 }
2135
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002136 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002137 i915_gem_object_save_bit_17_swizzle(obj);
2138
Chris Wilson05394f32010-11-08 19:18:58 +00002139 if (obj->madv == I915_MADV_DONTNEED)
2140 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002141
Imre Deak90797e62013-02-18 19:28:03 +02002142 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002143 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002144
Chris Wilson05394f32010-11-08 19:18:58 +00002145 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002146 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002147
Chris Wilson05394f32010-11-08 19:18:58 +00002148 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002149 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002150
Chris Wilson9da3da62012-06-01 15:20:22 +01002151 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002152 }
Chris Wilson05394f32010-11-08 19:18:58 +00002153 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002154
Chris Wilson9da3da62012-06-01 15:20:22 +01002155 sg_free_table(obj->pages);
2156 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002157}
2158
Chris Wilsondd624af2013-01-15 12:39:35 +00002159int
Chris Wilson37e680a2012-06-07 15:38:42 +01002160i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2161{
2162 const struct drm_i915_gem_object_ops *ops = obj->ops;
2163
Chris Wilson2f745ad2012-09-04 21:02:58 +01002164 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002165 return 0;
2166
Chris Wilsona5570172012-09-04 21:02:54 +01002167 if (obj->pages_pin_count)
2168 return -EBUSY;
2169
Ben Widawsky98438772013-07-31 17:00:12 -07002170 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002171
Chris Wilsona2165e32012-12-03 11:49:00 +00002172 /* ->put_pages might need to allocate memory for the bit17 swizzle
2173 * array, hence protect them from being reaped by removing them from gtt
2174 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002175 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002176
Chris Wilson37e680a2012-06-07 15:38:42 +01002177 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002178 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002179
Chris Wilson55372522014-03-25 13:23:06 +00002180 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002181
2182 return 0;
2183}
2184
Chris Wilson37e680a2012-06-07 15:38:42 +01002185static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002186i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002187{
Chris Wilson6c085a72012-08-20 11:40:46 +02002188 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002189 int page_count, i;
2190 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002191 struct sg_table *st;
2192 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002193 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002194 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002195 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002196 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002197
Chris Wilson6c085a72012-08-20 11:40:46 +02002198 /* Assert that the object is not currently in any GPU domain. As it
2199 * wasn't in the GTT, there shouldn't be any way it could have been in
2200 * a GPU cache
2201 */
2202 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2203 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2204
Chris Wilson9da3da62012-06-01 15:20:22 +01002205 st = kmalloc(sizeof(*st), GFP_KERNEL);
2206 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002207 return -ENOMEM;
2208
Chris Wilson9da3da62012-06-01 15:20:22 +01002209 page_count = obj->base.size / PAGE_SIZE;
2210 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002211 kfree(st);
2212 return -ENOMEM;
2213 }
2214
2215 /* Get the list of pages out of our struct file. They'll be pinned
2216 * at this point until we release them.
2217 *
2218 * Fail silently without starting the shrinker
2219 */
Al Viro496ad9a2013-01-23 17:07:38 -05002220 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002221 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002222 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002223 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002224 sg = st->sgl;
2225 st->nents = 0;
2226 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002227 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2228 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002229 i915_gem_shrink(dev_priv,
2230 page_count,
2231 I915_SHRINK_BOUND |
2232 I915_SHRINK_UNBOUND |
2233 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002234 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2235 }
2236 if (IS_ERR(page)) {
2237 /* We've tried hard to allocate the memory by reaping
2238 * our own buffer, now let the real VM do its job and
2239 * go down in flames if truly OOM.
2240 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002241 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002242 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002243 if (IS_ERR(page))
2244 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002245 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002246#ifdef CONFIG_SWIOTLB
2247 if (swiotlb_nr_tbl()) {
2248 st->nents++;
2249 sg_set_page(sg, page, PAGE_SIZE, 0);
2250 sg = sg_next(sg);
2251 continue;
2252 }
2253#endif
Imre Deak90797e62013-02-18 19:28:03 +02002254 if (!i || page_to_pfn(page) != last_pfn + 1) {
2255 if (i)
2256 sg = sg_next(sg);
2257 st->nents++;
2258 sg_set_page(sg, page, PAGE_SIZE, 0);
2259 } else {
2260 sg->length += PAGE_SIZE;
2261 }
2262 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002263
2264 /* Check that the i965g/gm workaround works. */
2265 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002266 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002267#ifdef CONFIG_SWIOTLB
2268 if (!swiotlb_nr_tbl())
2269#endif
2270 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002271 obj->pages = st;
2272
Eric Anholt673a3942008-07-30 12:06:12 -07002273 if (i915_gem_object_needs_bit17_swizzle(obj))
2274 i915_gem_object_do_bit_17_swizzle(obj);
2275
Daniel Vetter656bfa32014-11-20 09:26:30 +01002276 if (obj->tiling_mode != I915_TILING_NONE &&
2277 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2278 i915_gem_object_pin_pages(obj);
2279
Eric Anholt673a3942008-07-30 12:06:12 -07002280 return 0;
2281
2282err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002283 sg_mark_end(sg);
2284 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002285 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002286 sg_free_table(st);
2287 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002288
2289 /* shmemfs first checks if there is enough memory to allocate the page
2290 * and reports ENOSPC should there be insufficient, along with the usual
2291 * ENOMEM for a genuine allocation failure.
2292 *
2293 * We use ENOSPC in our driver to mean that we have run out of aperture
2294 * space and so want to translate the error from shmemfs back to our
2295 * usual understanding of ENOMEM.
2296 */
2297 if (PTR_ERR(page) == -ENOSPC)
2298 return -ENOMEM;
2299 else
2300 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002301}
2302
Chris Wilson37e680a2012-06-07 15:38:42 +01002303/* Ensure that the associated pages are gathered from the backing storage
2304 * and pinned into our object. i915_gem_object_get_pages() may be called
2305 * multiple times before they are released by a single call to
2306 * i915_gem_object_put_pages() - once the pages are no longer referenced
2307 * either as a result of memory pressure (reaping pages under the shrinker)
2308 * or as the object is itself released.
2309 */
2310int
2311i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2312{
2313 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2314 const struct drm_i915_gem_object_ops *ops = obj->ops;
2315 int ret;
2316
Chris Wilson2f745ad2012-09-04 21:02:58 +01002317 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002318 return 0;
2319
Chris Wilson43e28f02013-01-08 10:53:09 +00002320 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002321 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002322 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002323 }
2324
Chris Wilsona5570172012-09-04 21:02:54 +01002325 BUG_ON(obj->pages_pin_count);
2326
Chris Wilson37e680a2012-06-07 15:38:42 +01002327 ret = ops->get_pages(obj);
2328 if (ret)
2329 return ret;
2330
Ben Widawsky35c20a62013-05-31 11:28:48 -07002331 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002332
2333 obj->get_page.sg = obj->pages->sgl;
2334 obj->get_page.last = 0;
2335
Chris Wilson37e680a2012-06-07 15:38:42 +01002336 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002337}
2338
Ben Widawskye2d05a82013-09-24 09:57:58 -07002339void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002340 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002341{
Chris Wilsonb4716182015-04-27 13:41:17 +01002342 struct drm_i915_gem_object *obj = vma->obj;
John Harrisonb2af0372015-05-29 17:43:50 +01002343 struct intel_engine_cs *ring;
2344
2345 ring = i915_gem_request_get_ring(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002346
2347 /* Add a reference if we're newly entering the active list. */
2348 if (obj->active == 0)
2349 drm_gem_object_reference(&obj->base);
2350 obj->active |= intel_ring_flag(ring);
2351
2352 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
John Harrisonb2af0372015-05-29 17:43:50 +01002353 i915_gem_request_assign(&obj->last_read_req[ring->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002354
Ben Widawskye2d05a82013-09-24 09:57:58 -07002355 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002356}
2357
Chris Wilsoncaea7472010-11-12 13:53:37 +00002358static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002359i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2360{
2361 RQ_BUG_ON(obj->last_write_req == NULL);
2362 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2363
2364 i915_gem_request_assign(&obj->last_write_req, NULL);
2365 intel_fb_obj_flush(obj, true);
2366}
2367
2368static void
2369i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002370{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002371 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002372
Chris Wilsonb4716182015-04-27 13:41:17 +01002373 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2374 RQ_BUG_ON(!(obj->active & (1 << ring)));
2375
2376 list_del_init(&obj->ring_list[ring]);
2377 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2378
2379 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2380 i915_gem_object_retire__write(obj);
2381
2382 obj->active &= ~(1 << ring);
2383 if (obj->active)
2384 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002385
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002386 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2387 if (!list_empty(&vma->mm_list))
2388 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002389 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002390
John Harrison97b2a6a2014-11-24 18:49:26 +00002391 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002392 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002393}
2394
Chris Wilson9d7730912012-11-27 16:22:52 +00002395static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002396i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002397{
Chris Wilson9d7730912012-11-27 16:22:52 +00002398 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002399 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002400 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002401
Chris Wilson107f27a52012-12-10 13:56:17 +02002402 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002403 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002404 ret = intel_ring_idle(ring);
2405 if (ret)
2406 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002407 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002408 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002409
2410 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002411 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002412 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002413
Ben Widawskyebc348b2014-04-29 14:52:28 -07002414 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2415 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002416 }
2417
2418 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002419}
2420
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002421int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2422{
2423 struct drm_i915_private *dev_priv = dev->dev_private;
2424 int ret;
2425
2426 if (seqno == 0)
2427 return -EINVAL;
2428
2429 /* HWS page needs to be set less than what we
2430 * will inject to ring
2431 */
2432 ret = i915_gem_init_seqno(dev, seqno - 1);
2433 if (ret)
2434 return ret;
2435
2436 /* Carefully set the last_seqno value so that wrap
2437 * detection still works
2438 */
2439 dev_priv->next_seqno = seqno;
2440 dev_priv->last_seqno = seqno - 1;
2441 if (dev_priv->last_seqno == 0)
2442 dev_priv->last_seqno--;
2443
2444 return 0;
2445}
2446
Chris Wilson9d7730912012-11-27 16:22:52 +00002447int
2448i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002449{
Chris Wilson9d7730912012-11-27 16:22:52 +00002450 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002451
Chris Wilson9d7730912012-11-27 16:22:52 +00002452 /* reserve 0 for non-seqno */
2453 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002454 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002455 if (ret)
2456 return ret;
2457
2458 dev_priv->next_seqno = 1;
2459 }
2460
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002461 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002462 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002463}
2464
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002465/*
2466 * NB: This function is not allowed to fail. Doing so would mean the the
2467 * request is not being tracked for completion but the work itself is
2468 * going to happen on the hardware. This would be a Bad Thing(tm).
2469 */
John Harrison75289872015-05-29 17:43:49 +01002470void __i915_add_request(struct drm_i915_gem_request *request,
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002471 struct drm_file *file,
John Harrison5b4a60c2015-05-29 17:43:34 +01002472 struct drm_i915_gem_object *obj,
2473 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002474{
John Harrison75289872015-05-29 17:43:49 +01002475 struct intel_engine_cs *ring;
2476 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002477 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002478 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002479 int ret;
2480
Oscar Mateo48e29f52014-07-24 17:04:29 +01002481 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002482 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002483
John Harrison75289872015-05-29 17:43:49 +01002484 ring = request->ring;
2485 dev_priv = ring->dev->dev_private;
2486 ringbuf = request->ringbuf;
2487
John Harrison29b1b412015-06-18 13:10:09 +01002488 /*
2489 * To ensure that this call will not fail, space for its emissions
2490 * should already have been reserved in the ring buffer. Let the ring
2491 * know that it is time to use that space up.
2492 */
2493 intel_ring_reserved_space_use(ringbuf);
2494
Oscar Mateo48e29f52014-07-24 17:04:29 +01002495 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002496 /*
2497 * Emit any outstanding flushes - execbuf can fail to emit the flush
2498 * after having emitted the batchbuffer command. Hence we need to fix
2499 * things up similar to emitting the lazy request. The difference here
2500 * is that the flush _must_ happen before the next request, no matter
2501 * what.
2502 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002503 if (flush_caches) {
2504 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002505 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002506 else
John Harrison4866d722015-05-29 17:43:55 +01002507 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002508 /* Not allowed to fail! */
2509 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2510 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002511
Chris Wilsona71d8d92012-02-15 11:25:36 +00002512 /* Record the position of the start of the request so that
2513 * should we detect the updated seqno part-way through the
2514 * GPU processing the request, we never over-estimate the
2515 * position of the head.
2516 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002517 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002518
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002519 if (i915.enable_execlists)
John Harrisonc4e76632015-05-29 17:44:01 +01002520 ret = ring->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002521 else {
John Harrisonee044a82015-05-29 17:44:00 +01002522 ret = ring->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002523
2524 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002525 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002526 /* Not allowed to fail! */
2527 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002528
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002529 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002530
2531 /* Whilst this request exists, batch_obj will be on the
2532 * active_list, and so will hold the active reference. Only when this
2533 * request is retired will the the batch_obj be moved onto the
2534 * inactive_list and lose its active reference. Hence we do not need
2535 * to explicitly hold another reference here.
2536 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002537 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002538
Eric Anholt673a3942008-07-30 12:06:12 -07002539 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002540 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002541 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002542
Chris Wilsondb53a302011-02-03 11:57:46 +00002543 if (file) {
2544 struct drm_i915_file_private *file_priv = file->driver_priv;
2545
Chris Wilson1c255952010-09-26 11:03:27 +01002546 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002547 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002548 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002549 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002550 spin_unlock(&file_priv->mm.lock);
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002551
2552 request->pid = get_pid(task_pid(current));
Eric Anholtb9624422009-06-03 07:27:35 +00002553 }
Eric Anholt673a3942008-07-30 12:06:12 -07002554
John Harrison74328ee2014-11-24 18:49:38 +00002555 trace_i915_gem_request_add(request);
Chris Wilsondb53a302011-02-03 11:57:46 +00002556
Daniel Vetter87255482014-11-19 20:36:48 +01002557 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002558
Daniel Vetter87255482014-11-19 20:36:48 +01002559 queue_delayed_work(dev_priv->wq,
2560 &dev_priv->mm.retire_work,
2561 round_jiffies_up_relative(HZ));
2562 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002563
John Harrison29b1b412015-06-18 13:10:09 +01002564 /* Sanity check that the reserved size was large enough. */
2565 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002566}
2567
Mika Kuoppala939fd762014-01-30 19:04:44 +02002568static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002569 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002570{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002571 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002572
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002573 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2574
2575 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002576 return true;
2577
Chris Wilson676fa572014-12-24 08:13:39 -08002578 if (ctx->hang_stats.ban_period_seconds &&
2579 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002580 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002581 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002582 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002583 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2584 if (i915_stop_ring_allow_warn(dev_priv))
2585 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002586 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002587 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002588 }
2589
2590 return false;
2591}
2592
Mika Kuoppala939fd762014-01-30 19:04:44 +02002593static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002594 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002595 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002596{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002597 struct i915_ctx_hang_stats *hs;
2598
2599 if (WARN_ON(!ctx))
2600 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002601
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002602 hs = &ctx->hang_stats;
2603
2604 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002605 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002606 hs->batch_active++;
2607 hs->guilty_ts = get_seconds();
2608 } else {
2609 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002610 }
2611}
2612
John Harrisonabfe2622014-11-24 18:49:24 +00002613void i915_gem_request_free(struct kref *req_ref)
2614{
2615 struct drm_i915_gem_request *req = container_of(req_ref,
2616 typeof(*req), ref);
2617 struct intel_context *ctx = req->ctx;
2618
Thomas Daniel0794aed2014-11-25 10:39:25 +00002619 if (ctx) {
2620 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002621 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002622
Thomas Daniel0794aed2014-11-25 10:39:25 +00002623 if (ctx != ring->default_context)
2624 intel_lr_context_unpin(ring, ctx);
2625 }
John Harrisonabfe2622014-11-24 18:49:24 +00002626
Oscar Mateodcb4c122014-11-13 10:28:10 +00002627 i915_gem_context_unreference(ctx);
2628 }
John Harrisonabfe2622014-11-24 18:49:24 +00002629
Chris Wilsonefab6d82015-04-07 16:20:57 +01002630 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002631}
2632
John Harrison6689cb22015-03-19 12:30:08 +00002633int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002634 struct intel_context *ctx,
2635 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002636{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002637 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002638 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002639 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002640
John Harrison217e46b2015-05-29 17:43:29 +01002641 if (!req_out)
2642 return -EINVAL;
2643
John Harrisonbccca492015-05-29 17:44:11 +01002644 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002645
Daniel Vettereed29a52015-05-21 14:21:25 +02002646 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2647 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002648 return -ENOMEM;
2649
Daniel Vettereed29a52015-05-21 14:21:25 +02002650 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002651 if (ret)
2652 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002653
John Harrison40e895c2015-05-29 17:43:26 +01002654 kref_init(&req->ref);
2655 req->i915 = dev_priv;
Daniel Vettereed29a52015-05-21 14:21:25 +02002656 req->ring = ring;
John Harrison40e895c2015-05-29 17:43:26 +01002657 req->ctx = ctx;
2658 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002659
2660 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002661 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002662 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002663 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002664 if (ret) {
2665 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002666 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002667 }
John Harrison6689cb22015-03-19 12:30:08 +00002668
John Harrison29b1b412015-06-18 13:10:09 +01002669 /*
2670 * Reserve space in the ring buffer for all the commands required to
2671 * eventually emit this request. This is to guarantee that the
2672 * i915_add_request() call can't fail. Note that the reserve may need
2673 * to be redone if the request is not actually submitted straight
2674 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002675 */
John Harrisonccd98fe2015-05-29 17:44:09 +01002676 if (i915.enable_execlists)
2677 ret = intel_logical_ring_reserve_space(req);
2678 else
2679 ret = intel_ring_reserve_space(req);
2680 if (ret) {
2681 /*
2682 * At this point, the request is fully allocated even if not
2683 * fully prepared. Thus it can be cleaned up using the proper
2684 * free code.
2685 */
2686 i915_gem_request_cancel(req);
2687 return ret;
2688 }
John Harrison29b1b412015-06-18 13:10:09 +01002689
John Harrisonbccca492015-05-29 17:44:11 +01002690 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002691 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002692
2693err:
2694 kmem_cache_free(dev_priv->requests, req);
2695 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002696}
2697
John Harrison29b1b412015-06-18 13:10:09 +01002698void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2699{
2700 intel_ring_reserved_space_cancel(req->ringbuf);
2701
2702 i915_gem_request_unreference(req);
2703}
2704
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002705struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002706i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002707{
Chris Wilson4db080f2013-12-04 11:37:09 +00002708 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002709
Chris Wilson4db080f2013-12-04 11:37:09 +00002710 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002711 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002712 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002713
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002714 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002715 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002716
2717 return NULL;
2718}
2719
2720static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002721 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002722{
2723 struct drm_i915_gem_request *request;
2724 bool ring_hung;
2725
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002726 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002727
2728 if (request == NULL)
2729 return;
2730
2731 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2732
Mika Kuoppala939fd762014-01-30 19:04:44 +02002733 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002734
2735 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002736 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002737}
2738
2739static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002740 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002741{
Chris Wilsondfaae392010-09-22 10:31:52 +01002742 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002743 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002744
Chris Wilson05394f32010-11-08 19:18:58 +00002745 obj = list_first_entry(&ring->active_list,
2746 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002747 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002748
Chris Wilsonb4716182015-04-27 13:41:17 +01002749 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002750 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002751
2752 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002753 * Clear the execlists queue up before freeing the requests, as those
2754 * are the ones that keep the context and ringbuffer backing objects
2755 * pinned in place.
2756 */
2757 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002758 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002759
2760 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002761 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002762 execlist_link);
2763 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002764
2765 if (submit_req->ctx != ring->default_context)
2766 intel_lr_context_unpin(ring, submit_req->ctx);
2767
Nick Hoathb3a38992015-02-19 16:30:47 +00002768 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002769 }
2770
2771 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002772 * We must free the requests after all the corresponding objects have
2773 * been moved off active lists. Which is the same order as the normal
2774 * retire_requests function does. This is important if object hold
2775 * implicit references on things like e.g. ppgtt address spaces through
2776 * the request.
2777 */
2778 while (!list_empty(&ring->request_list)) {
2779 struct drm_i915_gem_request *request;
2780
2781 request = list_first_entry(&ring->request_list,
2782 struct drm_i915_gem_request,
2783 list);
2784
Chris Wilsonb4716182015-04-27 13:41:17 +01002785 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002786 }
Eric Anholt673a3942008-07-30 12:06:12 -07002787}
2788
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002789void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002790{
2791 struct drm_i915_private *dev_priv = dev->dev_private;
2792 int i;
2793
Daniel Vetter4b9de732011-10-09 21:52:02 +02002794 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002795 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002796
Daniel Vetter94a335d2013-07-17 14:51:28 +02002797 /*
2798 * Commit delayed tiling changes if we have an object still
2799 * attached to the fence, otherwise just clear the fence.
2800 */
2801 if (reg->obj) {
2802 i915_gem_object_update_fence(reg->obj, reg,
2803 reg->obj->tiling_mode);
2804 } else {
2805 i915_gem_write_fence(dev, i, NULL);
2806 }
Chris Wilson312817a2010-11-22 11:50:11 +00002807 }
2808}
2809
Chris Wilson069efc12010-09-30 16:53:18 +01002810void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002811{
Chris Wilsondfaae392010-09-22 10:31:52 +01002812 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002813 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002814 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002815
Chris Wilson4db080f2013-12-04 11:37:09 +00002816 /*
2817 * Before we free the objects from the requests, we need to inspect
2818 * them for finding the guilty party. As the requests only borrow
2819 * their reference to the objects, the inspection must be done first.
2820 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002821 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002822 i915_gem_reset_ring_status(dev_priv, ring);
2823
2824 for_each_ring(ring, dev_priv, i)
2825 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002826
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002827 i915_gem_context_reset(dev);
2828
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002829 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002830
2831 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002832}
2833
2834/**
2835 * This function clears the request list as sequence numbers are passed.
2836 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002837void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002838i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002839{
Chris Wilsondb53a302011-02-03 11:57:46 +00002840 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002841
Chris Wilson832a3aa2015-03-18 18:19:22 +00002842 /* Retire requests first as we use it above for the early return.
2843 * If we retire requests last, we may use a later seqno and so clear
2844 * the requests lists without clearing the active list, leading to
2845 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002846 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002847 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002848 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002849
Zou Nan hai852835f2010-05-21 09:08:56 +08002850 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002851 struct drm_i915_gem_request,
2852 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002853
John Harrison1b5a4332014-11-24 18:49:42 +00002854 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002855 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002856
Chris Wilsonb4716182015-04-27 13:41:17 +01002857 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002858 }
2859
Chris Wilson832a3aa2015-03-18 18:19:22 +00002860 /* Move any buffers on the active list that are no longer referenced
2861 * by the ringbuffer to the flushing/inactive lists as appropriate,
2862 * before we free the context associated with the requests.
2863 */
2864 while (!list_empty(&ring->active_list)) {
2865 struct drm_i915_gem_object *obj;
2866
2867 obj = list_first_entry(&ring->active_list,
2868 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002869 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002870
Chris Wilsonb4716182015-04-27 13:41:17 +01002871 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002872 break;
2873
Chris Wilsonb4716182015-04-27 13:41:17 +01002874 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002875 }
2876
John Harrison581c26e82014-11-24 18:49:39 +00002877 if (unlikely(ring->trace_irq_req &&
2878 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002879 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002880 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002881 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002882
Chris Wilsondb53a302011-02-03 11:57:46 +00002883 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002884}
2885
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002886bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002887i915_gem_retire_requests(struct drm_device *dev)
2888{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002889 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002890 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002891 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002892 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002893
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002894 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002895 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002896 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002897 if (i915.enable_execlists) {
2898 unsigned long flags;
2899
2900 spin_lock_irqsave(&ring->execlist_lock, flags);
2901 idle &= list_empty(&ring->execlist_queue);
2902 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2903
2904 intel_execlists_retire_requests(ring);
2905 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002906 }
2907
2908 if (idle)
2909 mod_delayed_work(dev_priv->wq,
2910 &dev_priv->mm.idle_work,
2911 msecs_to_jiffies(100));
2912
2913 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002914}
2915
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002916static void
Eric Anholt673a3942008-07-30 12:06:12 -07002917i915_gem_retire_work_handler(struct work_struct *work)
2918{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002919 struct drm_i915_private *dev_priv =
2920 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2921 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002922 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002923
Chris Wilson891b48c2010-09-29 12:26:37 +01002924 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002925 idle = false;
2926 if (mutex_trylock(&dev->struct_mutex)) {
2927 idle = i915_gem_retire_requests(dev);
2928 mutex_unlock(&dev->struct_mutex);
2929 }
2930 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002931 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2932 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002933}
Chris Wilson891b48c2010-09-29 12:26:37 +01002934
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002935static void
2936i915_gem_idle_work_handler(struct work_struct *work)
2937{
2938 struct drm_i915_private *dev_priv =
2939 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002940 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002941 struct intel_engine_cs *ring;
2942 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002943
Chris Wilson423795c2015-04-07 16:21:08 +01002944 for_each_ring(ring, dev_priv, i)
2945 if (!list_empty(&ring->request_list))
2946 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002947
Chris Wilson35c94182015-04-07 16:20:37 +01002948 intel_mark_idle(dev);
2949
2950 if (mutex_trylock(&dev->struct_mutex)) {
2951 struct intel_engine_cs *ring;
2952 int i;
2953
2954 for_each_ring(ring, dev_priv, i)
2955 i915_gem_batch_pool_fini(&ring->batch_pool);
2956
2957 mutex_unlock(&dev->struct_mutex);
2958 }
Eric Anholt673a3942008-07-30 12:06:12 -07002959}
2960
Ben Widawsky5816d642012-04-11 11:18:19 -07002961/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002962 * Ensures that an object will eventually get non-busy by flushing any required
2963 * write domains, emitting any outstanding lazy request and retiring and
2964 * completed requests.
2965 */
2966static int
2967i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2968{
Chris Wilsonb4716182015-04-27 13:41:17 +01002969 int ret, i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002970
Chris Wilsonb4716182015-04-27 13:41:17 +01002971 if (!obj->active)
2972 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002973
Chris Wilsonb4716182015-04-27 13:41:17 +01002974 for (i = 0; i < I915_NUM_RINGS; i++) {
2975 struct drm_i915_gem_request *req;
2976
2977 req = obj->last_read_req[i];
2978 if (req == NULL)
2979 continue;
2980
2981 if (list_empty(&req->list))
2982 goto retire;
2983
2984 ret = i915_gem_check_olr(req);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002985 if (ret)
2986 return ret;
2987
Chris Wilsonb4716182015-04-27 13:41:17 +01002988 if (i915_gem_request_completed(req, true)) {
2989 __i915_gem_request_retire__upto(req);
2990retire:
2991 i915_gem_object_retire__read(obj, i);
2992 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002993 }
2994
2995 return 0;
2996}
2997
2998/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002999 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
3000 * @DRM_IOCTL_ARGS: standard ioctl arguments
3001 *
3002 * Returns 0 if successful, else an error is returned with the remaining time in
3003 * the timeout parameter.
3004 * -ETIME: object is still busy after timeout
3005 * -ERESTARTSYS: signal interrupted the wait
3006 * -ENONENT: object doesn't exist
3007 * Also possible, but rare:
3008 * -EAGAIN: GPU wedged
3009 * -ENOMEM: damn
3010 * -ENODEV: Internal IRQ fail
3011 * -E?: The add request failed
3012 *
3013 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3014 * non-zero timeout parameter the wait ioctl will wait for the given number of
3015 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3016 * without holding struct_mutex the object may become re-busied before this
3017 * function completes. A similar but shorter * race condition exists in the busy
3018 * ioctl
3019 */
3020int
3021i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3022{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003023 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003024 struct drm_i915_gem_wait *args = data;
3025 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01003026 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003027 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003028 int i, n = 0;
3029 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003030
Daniel Vetter11b5d512014-09-29 15:31:26 +02003031 if (args->flags != 0)
3032 return -EINVAL;
3033
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003034 ret = i915_mutex_lock_interruptible(dev);
3035 if (ret)
3036 return ret;
3037
3038 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3039 if (&obj->base == NULL) {
3040 mutex_unlock(&dev->struct_mutex);
3041 return -ENOENT;
3042 }
3043
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003044 /* Need to make sure the object gets inactive eventually. */
3045 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003046 if (ret)
3047 goto out;
3048
Chris Wilsonb4716182015-04-27 13:41:17 +01003049 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003050 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003051
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003052 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003053 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003054 */
Chris Wilson762e4582015-03-04 18:09:26 +00003055 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003056 ret = -ETIME;
3057 goto out;
3058 }
3059
3060 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003061 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003062
3063 for (i = 0; i < I915_NUM_RINGS; i++) {
3064 if (obj->last_read_req[i] == NULL)
3065 continue;
3066
3067 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3068 }
3069
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003070 mutex_unlock(&dev->struct_mutex);
3071
Chris Wilsonb4716182015-04-27 13:41:17 +01003072 for (i = 0; i < n; i++) {
3073 if (ret == 0)
3074 ret = __i915_wait_request(req[i], reset_counter, true,
3075 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
3076 file->driver_priv);
3077 i915_gem_request_unreference__unlocked(req[i]);
3078 }
John Harrisonff865882014-11-24 18:49:28 +00003079 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003080
3081out:
3082 drm_gem_object_unreference(&obj->base);
3083 mutex_unlock(&dev->struct_mutex);
3084 return ret;
3085}
3086
Chris Wilsonb4716182015-04-27 13:41:17 +01003087static int
3088__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3089 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003090 struct drm_i915_gem_request *from_req,
3091 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003092{
3093 struct intel_engine_cs *from;
3094 int ret;
3095
John Harrison91af1272015-06-18 13:14:56 +01003096 from = i915_gem_request_get_ring(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003097 if (to == from)
3098 return 0;
3099
John Harrison91af1272015-06-18 13:14:56 +01003100 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003101 return 0;
3102
John Harrison91af1272015-06-18 13:14:56 +01003103 ret = i915_gem_check_olr(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003104 if (ret)
3105 return ret;
3106
3107 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003108 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003109 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003110 atomic_read(&i915->gpu_error.reset_counter),
3111 i915->mm.interruptible,
3112 NULL,
3113 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003114 if (ret)
3115 return ret;
3116
John Harrison91af1272015-06-18 13:14:56 +01003117 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003118 } else {
3119 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003120 u32 seqno = i915_gem_request_get_seqno(from_req);
3121
3122 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003123
3124 if (seqno <= from->semaphore.sync_seqno[idx])
3125 return 0;
3126
John Harrison91af1272015-06-18 13:14:56 +01003127 if (*to_req == NULL) {
3128 ret = i915_gem_request_alloc(to, to->default_context, to_req);
3129 if (ret)
3130 return ret;
3131 }
3132
John Harrison599d9242015-05-29 17:44:04 +01003133 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3134 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003135 if (ret)
3136 return ret;
3137
3138 /* We use last_read_req because sync_to()
3139 * might have just caused seqno wrap under
3140 * the radar.
3141 */
3142 from->semaphore.sync_seqno[idx] =
3143 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3144 }
3145
3146 return 0;
3147}
3148
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003149/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003150 * i915_gem_object_sync - sync an object to a ring.
3151 *
3152 * @obj: object which may be in use on another ring.
3153 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003154 * @to_req: request we wish to use the object for. See below.
3155 * This will be allocated and returned if a request is
3156 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003157 *
3158 * This code is meant to abstract object synchronization with the GPU.
3159 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003160 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003161 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003162 * into a buffer at any time, but multiple readers. To ensure each has
3163 * a coherent view of memory, we must:
3164 *
3165 * - If there is an outstanding write request to the object, the new
3166 * request must wait for it to complete (either CPU or in hw, requests
3167 * on the same ring will be naturally ordered).
3168 *
3169 * - If we are a write request (pending_write_domain is set), the new
3170 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003171 *
John Harrison91af1272015-06-18 13:14:56 +01003172 * For CPU synchronisation (NULL to) no request is required. For syncing with
3173 * rings to_req must be non-NULL. However, a request does not have to be
3174 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3175 * request will be allocated automatically and returned through *to_req. Note
3176 * that it is not guaranteed that commands will be emitted (because the system
3177 * might already be idle). Hence there is no need to create a request that
3178 * might never have any work submitted. Note further that if a request is
3179 * returned in *to_req, it is the responsibility of the caller to submit
3180 * that request (after potentially adding more work to it).
3181 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003182 * Returns 0 if successful, else propagates up the lower layer error.
3183 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003184int
3185i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003186 struct intel_engine_cs *to,
3187 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003188{
Chris Wilsonb4716182015-04-27 13:41:17 +01003189 const bool readonly = obj->base.pending_write_domain == 0;
3190 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3191 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003192
Chris Wilsonb4716182015-04-27 13:41:17 +01003193 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003194 return 0;
3195
Chris Wilsonb4716182015-04-27 13:41:17 +01003196 if (to == NULL)
3197 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003198
Chris Wilsonb4716182015-04-27 13:41:17 +01003199 n = 0;
3200 if (readonly) {
3201 if (obj->last_write_req)
3202 req[n++] = obj->last_write_req;
3203 } else {
3204 for (i = 0; i < I915_NUM_RINGS; i++)
3205 if (obj->last_read_req[i])
3206 req[n++] = obj->last_read_req[i];
3207 }
3208 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003209 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003210 if (ret)
3211 return ret;
3212 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003213
Chris Wilsonb4716182015-04-27 13:41:17 +01003214 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003215}
3216
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003217static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3218{
3219 u32 old_write_domain, old_read_domains;
3220
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003221 /* Force a pagefault for domain tracking on next user access */
3222 i915_gem_release_mmap(obj);
3223
Keith Packardb97c3d92011-06-24 21:02:59 -07003224 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3225 return;
3226
Chris Wilson97c809fd2012-10-09 19:24:38 +01003227 /* Wait for any direct GTT access to complete */
3228 mb();
3229
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003230 old_read_domains = obj->base.read_domains;
3231 old_write_domain = obj->base.write_domain;
3232
3233 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3234 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3235
3236 trace_i915_gem_object_change_domain(obj,
3237 old_read_domains,
3238 old_write_domain);
3239}
3240
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003241int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003242{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003243 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003244 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003245 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003246
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003247 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003248 return 0;
3249
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003250 if (!drm_mm_node_allocated(&vma->node)) {
3251 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003252 return 0;
3253 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003254
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003255 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003256 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003257
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003258 BUG_ON(obj->pages == NULL);
3259
Chris Wilson2e2f3512015-04-27 13:41:14 +01003260 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilson1488fc02012-04-24 15:47:31 +01003261 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003262 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003263 /* Continue on if we fail due to EIO, the GPU is hung so we
3264 * should be safe and we need to cleanup or else we might
3265 * cause memory corruption through use-after-free.
3266 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003267
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003268 if (i915_is_ggtt(vma->vm) &&
3269 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003270 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003271
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003272 /* release the fence reg _after_ flushing */
3273 ret = i915_gem_object_put_fence(obj);
3274 if (ret)
3275 return ret;
3276 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003277
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003278 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003279
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003280 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003281 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003282
Chris Wilson64bf9302014-02-25 14:23:28 +00003283 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003284 if (i915_is_ggtt(vma->vm)) {
3285 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3286 obj->map_and_fenceable = false;
3287 } else if (vma->ggtt_view.pages) {
3288 sg_free_table(vma->ggtt_view.pages);
3289 kfree(vma->ggtt_view.pages);
3290 vma->ggtt_view.pages = NULL;
3291 }
3292 }
Eric Anholt673a3942008-07-30 12:06:12 -07003293
Ben Widawsky2f633152013-07-17 12:19:03 -07003294 drm_mm_remove_node(&vma->node);
3295 i915_gem_vma_destroy(vma);
3296
3297 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003298 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003299 if (list_empty(&obj->vma_list)) {
3300 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003301 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003302 }
Eric Anholt673a3942008-07-30 12:06:12 -07003303
Chris Wilson70903c32013-12-04 09:59:09 +00003304 /* And finally now the object is completely decoupled from this vma,
3305 * we can drop its hold on the backing storage and allow it to be
3306 * reaped by the shrinker.
3307 */
3308 i915_gem_object_unpin_pages(obj);
3309
Chris Wilson88241782011-01-07 17:09:48 +00003310 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003311}
3312
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003313int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003314{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003315 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003316 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003317 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003318
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003319 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003320 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003321 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003322 struct drm_i915_gem_request *req;
3323
3324 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003325 if (ret)
3326 return ret;
John Harrison73cfa862015-05-29 17:43:35 +01003327
John Harrisonba01cc92015-05-29 17:43:41 +01003328 ret = i915_switch_context(req);
John Harrison73cfa862015-05-29 17:43:35 +01003329 if (ret) {
3330 i915_gem_request_cancel(req);
3331 return ret;
3332 }
3333
John Harrison75289872015-05-29 17:43:49 +01003334 i915_add_request_no_flush(req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003335 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003336
Chris Wilson3e960502012-11-27 16:22:54 +00003337 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003338 if (ret)
3339 return ret;
3340 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003341
Chris Wilsonb4716182015-04-27 13:41:17 +01003342 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003343 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003344}
3345
Chris Wilson9ce079e2012-04-17 15:31:30 +01003346static void i965_write_fence_reg(struct drm_device *dev, int reg,
3347 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003348{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003349 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003350 int fence_reg;
3351 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003352
Imre Deak56c844e2013-01-07 21:47:34 +02003353 if (INTEL_INFO(dev)->gen >= 6) {
3354 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3355 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3356 } else {
3357 fence_reg = FENCE_REG_965_0;
3358 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3359 }
3360
Chris Wilsond18b9612013-07-10 13:36:23 +01003361 fence_reg += reg * 8;
3362
3363 /* To w/a incoherency with non-atomic 64-bit register updates,
3364 * we split the 64-bit update into two 32-bit writes. In order
3365 * for a partial fence not to be evaluated between writes, we
3366 * precede the update with write to turn off the fence register,
3367 * and only enable the fence as the last step.
3368 *
3369 * For extra levels of paranoia, we make sure each step lands
3370 * before applying the next step.
3371 */
3372 I915_WRITE(fence_reg, 0);
3373 POSTING_READ(fence_reg);
3374
Chris Wilson9ce079e2012-04-17 15:31:30 +01003375 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003376 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003377 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003378
Bob Paauweaf1a7302014-12-18 09:51:26 -08003379 /* Adjust fence size to match tiled area */
3380 if (obj->tiling_mode != I915_TILING_NONE) {
3381 uint32_t row_size = obj->stride *
3382 (obj->tiling_mode == I915_TILING_Y ? 32 : 8);
3383 size = (size / row_size) * row_size;
3384 }
3385
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003386 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003387 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003388 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003389 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003390 if (obj->tiling_mode == I915_TILING_Y)
3391 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3392 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003393
Chris Wilsond18b9612013-07-10 13:36:23 +01003394 I915_WRITE(fence_reg + 4, val >> 32);
3395 POSTING_READ(fence_reg + 4);
3396
3397 I915_WRITE(fence_reg + 0, val);
3398 POSTING_READ(fence_reg);
3399 } else {
3400 I915_WRITE(fence_reg + 4, 0);
3401 POSTING_READ(fence_reg + 4);
3402 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003403}
3404
Chris Wilson9ce079e2012-04-17 15:31:30 +01003405static void i915_write_fence_reg(struct drm_device *dev, int reg,
3406 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003407{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003408 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003409 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003410
Chris Wilson9ce079e2012-04-17 15:31:30 +01003411 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003412 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003413 int pitch_val;
3414 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003415
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003416 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003417 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003418 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3419 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3420 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003421
3422 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3423 tile_width = 128;
3424 else
3425 tile_width = 512;
3426
3427 /* Note: pitch better be a power of two tile widths */
3428 pitch_val = obj->stride / tile_width;
3429 pitch_val = ffs(pitch_val) - 1;
3430
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003431 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003432 if (obj->tiling_mode == I915_TILING_Y)
3433 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3434 val |= I915_FENCE_SIZE_BITS(size);
3435 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3436 val |= I830_FENCE_REG_VALID;
3437 } else
3438 val = 0;
3439
3440 if (reg < 8)
3441 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003442 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003443 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003444
Chris Wilson9ce079e2012-04-17 15:31:30 +01003445 I915_WRITE(reg, val);
3446 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003447}
3448
Chris Wilson9ce079e2012-04-17 15:31:30 +01003449static void i830_write_fence_reg(struct drm_device *dev, int reg,
3450 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003451{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003452 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003453 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003454
Chris Wilson9ce079e2012-04-17 15:31:30 +01003455 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003456 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003457 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003458
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003459 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003460 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003461 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3462 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3463 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003464
Chris Wilson9ce079e2012-04-17 15:31:30 +01003465 pitch_val = obj->stride / 128;
3466 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003467
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003468 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003469 if (obj->tiling_mode == I915_TILING_Y)
3470 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3471 val |= I830_FENCE_SIZE_BITS(size);
3472 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3473 val |= I830_FENCE_REG_VALID;
3474 } else
3475 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003476
Chris Wilson9ce079e2012-04-17 15:31:30 +01003477 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3478 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3479}
3480
Chris Wilsond0a57782012-10-09 19:24:37 +01003481inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3482{
3483 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3484}
3485
Chris Wilson9ce079e2012-04-17 15:31:30 +01003486static void i915_gem_write_fence(struct drm_device *dev, int reg,
3487 struct drm_i915_gem_object *obj)
3488{
Chris Wilsond0a57782012-10-09 19:24:37 +01003489 struct drm_i915_private *dev_priv = dev->dev_private;
3490
3491 /* Ensure that all CPU reads are completed before installing a fence
3492 * and all writes before removing the fence.
3493 */
3494 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3495 mb();
3496
Daniel Vetter94a335d2013-07-17 14:51:28 +02003497 WARN(obj && (!obj->stride || !obj->tiling_mode),
3498 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3499 obj->stride, obj->tiling_mode);
3500
Rodrigo Vivice38ab02014-12-04 06:48:10 -08003501 if (IS_GEN2(dev))
3502 i830_write_fence_reg(dev, reg, obj);
3503 else if (IS_GEN3(dev))
3504 i915_write_fence_reg(dev, reg, obj);
3505 else if (INTEL_INFO(dev)->gen >= 4)
3506 i965_write_fence_reg(dev, reg, obj);
Chris Wilsond0a57782012-10-09 19:24:37 +01003507
3508 /* And similarly be paranoid that no direct access to this region
3509 * is reordered to before the fence is installed.
3510 */
3511 if (i915_gem_object_needs_mb(obj))
3512 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003513}
3514
Chris Wilson61050802012-04-17 15:31:31 +01003515static inline int fence_number(struct drm_i915_private *dev_priv,
3516 struct drm_i915_fence_reg *fence)
3517{
3518 return fence - dev_priv->fence_regs;
3519}
3520
3521static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3522 struct drm_i915_fence_reg *fence,
3523 bool enable)
3524{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003525 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003526 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003527
Chris Wilson46a0b632013-07-10 13:36:24 +01003528 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003529
3530 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003531 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003532 fence->obj = obj;
3533 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3534 } else {
3535 obj->fence_reg = I915_FENCE_REG_NONE;
3536 fence->obj = NULL;
3537 list_del_init(&fence->lru_list);
3538 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003539 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003540}
3541
Chris Wilsond9e86c02010-11-10 16:40:20 +00003542static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003543i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003544{
John Harrison97b2a6a2014-11-24 18:49:26 +00003545 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003546 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003547 if (ret)
3548 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003549
John Harrison97b2a6a2014-11-24 18:49:26 +00003550 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003551 }
3552
3553 return 0;
3554}
3555
3556int
3557i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3558{
Chris Wilson61050802012-04-17 15:31:31 +01003559 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003560 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003561 int ret;
3562
Chris Wilsond0a57782012-10-09 19:24:37 +01003563 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003564 if (ret)
3565 return ret;
3566
Chris Wilson61050802012-04-17 15:31:31 +01003567 if (obj->fence_reg == I915_FENCE_REG_NONE)
3568 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003569
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003570 fence = &dev_priv->fence_regs[obj->fence_reg];
3571
Daniel Vetteraff10b302014-02-14 14:06:05 +01003572 if (WARN_ON(fence->pin_count))
3573 return -EBUSY;
3574
Chris Wilson61050802012-04-17 15:31:31 +01003575 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003576 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003577
3578 return 0;
3579}
3580
3581static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003582i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003583{
Daniel Vetterae3db242010-02-19 11:51:58 +01003584 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003585 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003586 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003587
3588 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003589 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003590 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3591 reg = &dev_priv->fence_regs[i];
3592 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003593 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003594
Chris Wilson1690e1e2011-12-14 13:57:08 +01003595 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003596 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003597 }
3598
Chris Wilsond9e86c02010-11-10 16:40:20 +00003599 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003600 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003601
3602 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003603 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003604 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003605 continue;
3606
Chris Wilson8fe301a2012-04-17 15:31:28 +01003607 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003608 }
3609
Chris Wilson5dce5b932014-01-20 10:17:36 +00003610deadlock:
3611 /* Wait for completion of pending flips which consume fences */
3612 if (intel_has_pending_fb_unpin(dev))
3613 return ERR_PTR(-EAGAIN);
3614
3615 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003616}
3617
Jesse Barnesde151cf2008-11-12 10:03:55 -08003618/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003619 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003620 * @obj: object to map through a fence reg
3621 *
3622 * When mapping objects through the GTT, userspace wants to be able to write
3623 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003624 * This function walks the fence regs looking for a free one for @obj,
3625 * stealing one if it can't find any.
3626 *
3627 * It then sets up the reg based on the object's properties: address, pitch
3628 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003629 *
3630 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003631 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003632int
Chris Wilson06d98132012-04-17 15:31:24 +01003633i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003634{
Chris Wilson05394f32010-11-08 19:18:58 +00003635 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003636 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003637 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003638 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003639 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003640
Chris Wilson14415742012-04-17 15:31:33 +01003641 /* Have we updated the tiling parameters upon the object and so
3642 * will need to serialise the write to the associated fence register?
3643 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003644 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003645 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003646 if (ret)
3647 return ret;
3648 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003649
Chris Wilsond9e86c02010-11-10 16:40:20 +00003650 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003651 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3652 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003653 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003654 list_move_tail(&reg->lru_list,
3655 &dev_priv->mm.fence_list);
3656 return 0;
3657 }
3658 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003659 if (WARN_ON(!obj->map_and_fenceable))
3660 return -EINVAL;
3661
Chris Wilson14415742012-04-17 15:31:33 +01003662 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003663 if (IS_ERR(reg))
3664 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003665
Chris Wilson14415742012-04-17 15:31:33 +01003666 if (reg->obj) {
3667 struct drm_i915_gem_object *old = reg->obj;
3668
Chris Wilsond0a57782012-10-09 19:24:37 +01003669 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003670 if (ret)
3671 return ret;
3672
Chris Wilson14415742012-04-17 15:31:33 +01003673 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003674 }
Chris Wilson14415742012-04-17 15:31:33 +01003675 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003676 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003677
Chris Wilson14415742012-04-17 15:31:33 +01003678 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003679
Chris Wilson9ce079e2012-04-17 15:31:30 +01003680 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003681}
3682
Chris Wilson4144f9b2014-09-11 08:43:48 +01003683static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003684 unsigned long cache_level)
3685{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003686 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003687 struct drm_mm_node *other;
3688
Chris Wilson4144f9b2014-09-11 08:43:48 +01003689 /*
3690 * On some machines we have to be careful when putting differing types
3691 * of snoopable memory together to avoid the prefetcher crossing memory
3692 * domains and dying. During vm initialisation, we decide whether or not
3693 * these constraints apply and set the drm_mm.color_adjust
3694 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003695 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003696 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003697 return true;
3698
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003699 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003700 return true;
3701
3702 if (list_empty(&gtt_space->node_list))
3703 return true;
3704
3705 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3706 if (other->allocated && !other->hole_follows && other->color != cache_level)
3707 return false;
3708
3709 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3710 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3711 return false;
3712
3713 return true;
3714}
3715
Jesse Barnesde151cf2008-11-12 10:03:55 -08003716/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003717 * Finds free space in the GTT aperture and binds the object or a view of it
3718 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003719 */
Daniel Vetter262de142014-02-14 14:01:20 +01003720static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003721i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3722 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003723 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003724 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003725 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003726{
Chris Wilson05394f32010-11-08 19:18:58 +00003727 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003728 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003729 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003730 unsigned long start =
3731 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3732 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003733 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003734 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003735 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003736
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003737 if (i915_is_ggtt(vm)) {
3738 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003739
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003740 if (WARN_ON(!ggtt_view))
3741 return ERR_PTR(-EINVAL);
3742
3743 view_size = i915_ggtt_view_size(obj, ggtt_view);
3744
3745 fence_size = i915_gem_get_gtt_size(dev,
3746 view_size,
3747 obj->tiling_mode);
3748 fence_alignment = i915_gem_get_gtt_alignment(dev,
3749 view_size,
3750 obj->tiling_mode,
3751 true);
3752 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3753 view_size,
3754 obj->tiling_mode,
3755 false);
3756 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3757 } else {
3758 fence_size = i915_gem_get_gtt_size(dev,
3759 obj->base.size,
3760 obj->tiling_mode);
3761 fence_alignment = i915_gem_get_gtt_alignment(dev,
3762 obj->base.size,
3763 obj->tiling_mode,
3764 true);
3765 unfenced_alignment =
3766 i915_gem_get_gtt_alignment(dev,
3767 obj->base.size,
3768 obj->tiling_mode,
3769 false);
3770 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3771 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003772
Eric Anholt673a3942008-07-30 12:06:12 -07003773 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003774 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003775 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003776 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003777 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3778 ggtt_view ? ggtt_view->type : 0,
3779 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003780 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003781 }
3782
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003783 /* If binding the object/GGTT view requires more space than the entire
3784 * aperture has, reject it early before evicting everything in a vain
3785 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003786 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003787 if (size > end) {
3788 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%u > %s aperture=%lu\n",
3789 ggtt_view ? ggtt_view->type : 0,
3790 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003791 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003792 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003793 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003794 }
3795
Chris Wilson37e680a2012-06-07 15:38:42 +01003796 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003797 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003798 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003799
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003800 i915_gem_object_pin_pages(obj);
3801
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003802 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3803 i915_gem_obj_lookup_or_create_vma(obj, vm);
3804
Daniel Vetter262de142014-02-14 14:01:20 +01003805 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003806 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003807
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003808search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003809 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003810 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003811 obj->cache_level,
3812 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003813 DRM_MM_SEARCH_DEFAULT,
3814 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003815 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003816 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003817 obj->cache_level,
3818 start, end,
3819 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003820 if (ret == 0)
3821 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003822
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003823 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003824 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003825 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003826 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003827 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003828 }
3829
Daniel Vetter74163902012-02-15 23:50:21 +01003830 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003831 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003832 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003833
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003834 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003835 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003836 if (ret)
3837 goto err_finish_gtt;
3838
Ben Widawsky35c20a62013-05-31 11:28:48 -07003839 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003840 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003841
Daniel Vetter262de142014-02-14 14:01:20 +01003842 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003843
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003844err_finish_gtt:
3845 i915_gem_gtt_finish_object(obj);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003846err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003847 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003848err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003849 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003850 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003851err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003852 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003853 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003854}
3855
Chris Wilson000433b2013-08-08 14:41:09 +01003856bool
Chris Wilson2c225692013-08-09 12:26:45 +01003857i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3858 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003859{
Eric Anholt673a3942008-07-30 12:06:12 -07003860 /* If we don't have a page list set up, then we're not pinned
3861 * to GPU, and we can ignore the cache flush because it'll happen
3862 * again at bind time.
3863 */
Chris Wilson05394f32010-11-08 19:18:58 +00003864 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003865 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003866
Imre Deak769ce462013-02-13 21:56:05 +02003867 /*
3868 * Stolen memory is always coherent with the GPU as it is explicitly
3869 * marked as wc by the system, or the system is cache-coherent.
3870 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003871 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003872 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003873
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003874 /* If the GPU is snooping the contents of the CPU cache,
3875 * we do not need to manually clear the CPU cache lines. However,
3876 * the caches are only snooped when the render cache is
3877 * flushed/invalidated. As we always have to emit invalidations
3878 * and flushes when moving into and out of the RENDER domain, correct
3879 * snooping behaviour occurs naturally as the result of our domain
3880 * tracking.
3881 */
Chris Wilson0f719792015-01-13 13:32:52 +00003882 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3883 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003884 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003885 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003886
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003887 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003888 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003889 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003890
3891 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003892}
3893
3894/** Flushes the GTT write domain for the object if it's dirty. */
3895static void
Chris Wilson05394f32010-11-08 19:18:58 +00003896i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003897{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003898 uint32_t old_write_domain;
3899
Chris Wilson05394f32010-11-08 19:18:58 +00003900 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003901 return;
3902
Chris Wilson63256ec2011-01-04 18:42:07 +00003903 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003904 * to it immediately go to main memory as far as we know, so there's
3905 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003906 *
3907 * However, we do have to enforce the order so that all writes through
3908 * the GTT land before any writes to the device, such as updates to
3909 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003910 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003911 wmb();
3912
Chris Wilson05394f32010-11-08 19:18:58 +00003913 old_write_domain = obj->base.write_domain;
3914 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003915
Daniel Vetterf99d7062014-06-19 16:01:59 +02003916 intel_fb_obj_flush(obj, false);
3917
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003918 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003919 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003920 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003921}
3922
3923/** Flushes the CPU write domain for the object if it's dirty. */
3924static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003925i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003926{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003927 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003928
Chris Wilson05394f32010-11-08 19:18:58 +00003929 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003930 return;
3931
Daniel Vettere62b59e2015-01-21 14:53:48 +01003932 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003933 i915_gem_chipset_flush(obj->base.dev);
3934
Chris Wilson05394f32010-11-08 19:18:58 +00003935 old_write_domain = obj->base.write_domain;
3936 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003937
Daniel Vetterf99d7062014-06-19 16:01:59 +02003938 intel_fb_obj_flush(obj, false);
3939
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003940 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003941 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003942 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003943}
3944
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003945/**
3946 * Moves a single object to the GTT read, and possibly write domain.
3947 *
3948 * This function returns when the move is complete, including waiting on
3949 * flushes to occur.
3950 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003951int
Chris Wilson20217462010-11-23 15:26:33 +00003952i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003953{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003954 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303955 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003956 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003957
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003958 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3959 return 0;
3960
Chris Wilson0201f1e2012-07-20 12:41:01 +01003961 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003962 if (ret)
3963 return ret;
3964
Chris Wilson43566de2015-01-02 16:29:29 +05303965 /* Flush and acquire obj->pages so that we are coherent through
3966 * direct access in memory with previous cached writes through
3967 * shmemfs and that our cache domain tracking remains valid.
3968 * For example, if the obj->filp was moved to swap without us
3969 * being notified and releasing the pages, we would mistakenly
3970 * continue to assume that the obj remained out of the CPU cached
3971 * domain.
3972 */
3973 ret = i915_gem_object_get_pages(obj);
3974 if (ret)
3975 return ret;
3976
Daniel Vettere62b59e2015-01-21 14:53:48 +01003977 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003978
Chris Wilsond0a57782012-10-09 19:24:37 +01003979 /* Serialise direct access to this object with the barriers for
3980 * coherent writes from the GPU, by effectively invalidating the
3981 * GTT domain upon first access.
3982 */
3983 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3984 mb();
3985
Chris Wilson05394f32010-11-08 19:18:58 +00003986 old_write_domain = obj->base.write_domain;
3987 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003988
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003989 /* It should now be out of any other write domains, and we can update
3990 * the domain values for our changes.
3991 */
Chris Wilson05394f32010-11-08 19:18:58 +00003992 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3993 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003994 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003995 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3996 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3997 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003998 }
3999
Daniel Vetterf99d7062014-06-19 16:01:59 +02004000 if (write)
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07004001 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004002
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004003 trace_i915_gem_object_change_domain(obj,
4004 old_read_domains,
4005 old_write_domain);
4006
Chris Wilson8325a092012-04-24 15:52:35 +01004007 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05304008 vma = i915_gem_obj_to_ggtt(obj);
4009 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01004010 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05304011 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01004012
Eric Anholte47c68e2008-11-14 13:35:19 -08004013 return 0;
4014}
4015
Chris Wilsone4ffd172011-04-04 09:44:39 +01004016int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
4017 enum i915_cache_level cache_level)
4018{
Daniel Vetter7bddb012012-02-09 17:15:47 +01004019 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00004020 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004021 int ret;
4022
4023 if (obj->cache_level == cache_level)
4024 return 0;
4025
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004026 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01004027 DRM_DEBUG("can not change the cache level of pinned objects\n");
4028 return -EBUSY;
4029 }
4030
Chris Wilsondf6f7832014-03-21 07:40:56 +00004031 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01004032 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004033 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004034 if (ret)
4035 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004036 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01004037 }
4038
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004039 if (i915_gem_obj_bound_any(obj)) {
Chris Wilson2e2f3512015-04-27 13:41:14 +01004040 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004041 if (ret)
4042 return ret;
4043
4044 i915_gem_object_finish_gtt(obj);
4045
4046 /* Before SandyBridge, you could not use tiling or fence
4047 * registers with snooped memory, so relinquish any fences
4048 * currently pointing to our region in the aperture.
4049 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01004050 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01004051 ret = i915_gem_object_put_fence(obj);
4052 if (ret)
4053 return ret;
4054 }
4055
Ben Widawsky6f65e292013-12-06 14:10:56 -08004056 list_for_each_entry(vma, &obj->vma_list, vma_link)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004057 if (drm_mm_node_allocated(&vma->node)) {
4058 ret = i915_vma_bind(vma, cache_level,
Daniel Vetter08755462015-04-20 09:04:05 -07004059 PIN_UPDATE);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004060 if (ret)
4061 return ret;
4062 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004063 }
4064
Chris Wilson2c225692013-08-09 12:26:45 +01004065 list_for_each_entry(vma, &obj->vma_list, vma_link)
4066 vma->node.color = cache_level;
4067 obj->cache_level = cache_level;
4068
Chris Wilson0f719792015-01-13 13:32:52 +00004069 if (obj->cache_dirty &&
4070 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
4071 cpu_write_needs_clflush(obj)) {
4072 if (i915_gem_clflush_object(obj, true))
4073 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004074 }
4075
Chris Wilsone4ffd172011-04-04 09:44:39 +01004076 return 0;
4077}
4078
Ben Widawsky199adf42012-09-21 17:01:20 -07004079int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4080 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004081{
Ben Widawsky199adf42012-09-21 17:01:20 -07004082 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004083 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004084
4085 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004086 if (&obj->base == NULL)
4087 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004088
Chris Wilson651d7942013-08-08 14:41:10 +01004089 switch (obj->cache_level) {
4090 case I915_CACHE_LLC:
4091 case I915_CACHE_L3_LLC:
4092 args->caching = I915_CACHING_CACHED;
4093 break;
4094
Chris Wilson4257d3b2013-08-08 14:41:11 +01004095 case I915_CACHE_WT:
4096 args->caching = I915_CACHING_DISPLAY;
4097 break;
4098
Chris Wilson651d7942013-08-08 14:41:10 +01004099 default:
4100 args->caching = I915_CACHING_NONE;
4101 break;
4102 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004103
Chris Wilson432be692015-05-07 12:14:55 +01004104 drm_gem_object_unreference_unlocked(&obj->base);
4105 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004106}
4107
Ben Widawsky199adf42012-09-21 17:01:20 -07004108int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4109 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004110{
Ben Widawsky199adf42012-09-21 17:01:20 -07004111 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004112 struct drm_i915_gem_object *obj;
4113 enum i915_cache_level level;
4114 int ret;
4115
Ben Widawsky199adf42012-09-21 17:01:20 -07004116 switch (args->caching) {
4117 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004118 level = I915_CACHE_NONE;
4119 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004120 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004121 level = I915_CACHE_LLC;
4122 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004123 case I915_CACHING_DISPLAY:
4124 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4125 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004126 default:
4127 return -EINVAL;
4128 }
4129
Ben Widawsky3bc29132012-09-26 16:15:20 -07004130 ret = i915_mutex_lock_interruptible(dev);
4131 if (ret)
4132 return ret;
4133
Chris Wilsone6994ae2012-07-10 10:27:08 +01004134 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
4135 if (&obj->base == NULL) {
4136 ret = -ENOENT;
4137 goto unlock;
4138 }
4139
4140 ret = i915_gem_object_set_cache_level(obj, level);
4141
4142 drm_gem_object_unreference(&obj->base);
4143unlock:
4144 mutex_unlock(&dev->struct_mutex);
4145 return ret;
4146}
4147
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004148/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004149 * Prepare buffer for display plane (scanout, cursors, etc).
4150 * Can be called from an uninterruptible phase (modesetting) and allows
4151 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004152 */
4153int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004154i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4155 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004156 struct intel_engine_cs *pipelined,
John Harrison91af1272015-06-18 13:14:56 +01004157 struct drm_i915_gem_request **pipelined_request,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004158 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004159{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004160 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004161 int ret;
4162
John Harrison91af1272015-06-18 13:14:56 +01004163 ret = i915_gem_object_sync(obj, pipelined, pipelined_request);
Chris Wilsonb4716182015-04-27 13:41:17 +01004164 if (ret)
4165 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004166
Chris Wilsoncc98b412013-08-09 12:25:09 +01004167 /* Mark the pin_display early so that we account for the
4168 * display coherency whilst setting up the cache domains.
4169 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004170 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004171
Eric Anholta7ef0642011-03-29 16:59:54 -07004172 /* The display engine is not coherent with the LLC cache on gen6. As
4173 * a result, we make sure that the pinning that is about to occur is
4174 * done with uncached PTEs. This is lowest common denominator for all
4175 * chipsets.
4176 *
4177 * However for gen6+, we could do better by using the GFDT bit instead
4178 * of uncaching, which would allow us to flush all the LLC-cached data
4179 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4180 */
Chris Wilson651d7942013-08-08 14:41:10 +01004181 ret = i915_gem_object_set_cache_level(obj,
4182 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004183 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004184 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004185
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004186 /* As the user may map the buffer once pinned in the display plane
4187 * (e.g. libkms for the bootup splash), we have to ensure that we
4188 * always use map_and_fenceable for all scanout buffers.
4189 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004190 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4191 view->type == I915_GGTT_VIEW_NORMAL ?
4192 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004193 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004194 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004195
Daniel Vettere62b59e2015-01-21 14:53:48 +01004196 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004197
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004198 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004199 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004200
4201 /* It should now be out of any other write domains, and we can update
4202 * the domain values for our changes.
4203 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004204 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004205 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004206
4207 trace_i915_gem_object_change_domain(obj,
4208 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004209 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004210
4211 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004212
4213err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004214 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004215 return ret;
4216}
4217
4218void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004219i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4220 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004221{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004222 if (WARN_ON(obj->pin_display == 0))
4223 return;
4224
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004225 i915_gem_object_ggtt_unpin_view(obj, view);
4226
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004227 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004228}
4229
Eric Anholte47c68e2008-11-14 13:35:19 -08004230/**
4231 * Moves a single object to the CPU read, and possibly write domain.
4232 *
4233 * This function returns when the move is complete, including waiting on
4234 * flushes to occur.
4235 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004236int
Chris Wilson919926a2010-11-12 13:42:53 +00004237i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004238{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004239 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004240 int ret;
4241
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004242 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4243 return 0;
4244
Chris Wilson0201f1e2012-07-20 12:41:01 +01004245 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004246 if (ret)
4247 return ret;
4248
Eric Anholte47c68e2008-11-14 13:35:19 -08004249 i915_gem_object_flush_gtt_write_domain(obj);
4250
Chris Wilson05394f32010-11-08 19:18:58 +00004251 old_write_domain = obj->base.write_domain;
4252 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004253
Eric Anholte47c68e2008-11-14 13:35:19 -08004254 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004255 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004256 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004257
Chris Wilson05394f32010-11-08 19:18:58 +00004258 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004259 }
4260
4261 /* It should now be out of any other write domains, and we can update
4262 * the domain values for our changes.
4263 */
Chris Wilson05394f32010-11-08 19:18:58 +00004264 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004265
4266 /* If we're writing through the CPU, then the GPU read domains will
4267 * need to be invalidated at next use.
4268 */
4269 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004270 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4271 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004272 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004273
Daniel Vetterf99d7062014-06-19 16:01:59 +02004274 if (write)
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07004275 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004276
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004277 trace_i915_gem_object_change_domain(obj,
4278 old_read_domains,
4279 old_write_domain);
4280
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004281 return 0;
4282}
4283
Eric Anholt673a3942008-07-30 12:06:12 -07004284/* Throttle our rendering by waiting until the ring has completed our requests
4285 * emitted over 20 msec ago.
4286 *
Eric Anholtb9624422009-06-03 07:27:35 +00004287 * Note that if we were to use the current jiffies each time around the loop,
4288 * we wouldn't escape the function with any frames outstanding if the time to
4289 * render a frame was over 20ms.
4290 *
Eric Anholt673a3942008-07-30 12:06:12 -07004291 * This should get us reasonable parallelism between CPU and GPU but also
4292 * relatively low latency when blocking on a particular request to finish.
4293 */
4294static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004295i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004296{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004297 struct drm_i915_private *dev_priv = dev->dev_private;
4298 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004299 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004300 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004301 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004302 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004303
Daniel Vetter308887a2012-11-14 17:14:06 +01004304 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4305 if (ret)
4306 return ret;
4307
4308 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4309 if (ret)
4310 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004311
Chris Wilson1c255952010-09-26 11:03:27 +01004312 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004313 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004314 if (time_after_eq(request->emitted_jiffies, recent_enough))
4315 break;
4316
John Harrison54fb2412014-11-24 18:49:27 +00004317 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004318 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004319 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004320 if (target)
4321 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004322 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004323
John Harrison54fb2412014-11-24 18:49:27 +00004324 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004325 return 0;
4326
John Harrison9c654812014-11-24 18:49:35 +00004327 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004328 if (ret == 0)
4329 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004330
Chris Wilson41037f92015-03-27 11:01:36 +00004331 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004332
Eric Anholt673a3942008-07-30 12:06:12 -07004333 return ret;
4334}
4335
Chris Wilsond23db882014-05-23 08:48:08 +02004336static bool
4337i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4338{
4339 struct drm_i915_gem_object *obj = vma->obj;
4340
4341 if (alignment &&
4342 vma->node.start & (alignment - 1))
4343 return true;
4344
4345 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4346 return true;
4347
4348 if (flags & PIN_OFFSET_BIAS &&
4349 vma->node.start < (flags & PIN_OFFSET_MASK))
4350 return true;
4351
4352 return false;
4353}
4354
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004355static int
4356i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4357 struct i915_address_space *vm,
4358 const struct i915_ggtt_view *ggtt_view,
4359 uint32_t alignment,
4360 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004361{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004362 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004363 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004364 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004365 int ret;
4366
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004367 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4368 return -ENODEV;
4369
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004370 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004371 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004372
Chris Wilsonc826c442014-10-31 13:53:53 +00004373 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4374 return -EINVAL;
4375
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004376 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4377 return -EINVAL;
4378
4379 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4380 i915_gem_obj_to_vma(obj, vm);
4381
4382 if (IS_ERR(vma))
4383 return PTR_ERR(vma);
4384
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004385 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004386 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4387 return -EBUSY;
4388
Chris Wilsond23db882014-05-23 08:48:08 +02004389 if (i915_vma_misplaced(vma, alignment, flags)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004390 unsigned long offset;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004391 offset = ggtt_view ? i915_gem_obj_ggtt_offset_view(obj, ggtt_view) :
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004392 i915_gem_obj_offset(obj, vm);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004393 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004394 "bo is already pinned in %s with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004395 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004396 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004397 ggtt_view ? "ggtt" : "ppgtt",
4398 offset,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004399 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004400 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004401 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004402 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004403 if (ret)
4404 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004405
4406 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004407 }
4408 }
4409
Chris Wilsonef79e172014-10-31 13:53:52 +00004410 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004411 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004412 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4413 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004414 if (IS_ERR(vma))
4415 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004416 } else {
4417 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004418 if (ret)
4419 return ret;
4420 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004421
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004422 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4423 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004424 bool mappable, fenceable;
4425 u32 fence_size, fence_alignment;
4426
4427 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4428 obj->base.size,
4429 obj->tiling_mode);
4430 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4431 obj->base.size,
4432 obj->tiling_mode,
4433 true);
4434
4435 fenceable = (vma->node.size == fence_size &&
4436 (vma->node.start & (fence_alignment - 1)) == 0);
4437
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004438 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004439 dev_priv->gtt.mappable_end);
4440
4441 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004442
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004443 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4444 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004445
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004446 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004447 return 0;
4448}
4449
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004450int
4451i915_gem_object_pin(struct drm_i915_gem_object *obj,
4452 struct i915_address_space *vm,
4453 uint32_t alignment,
4454 uint64_t flags)
4455{
4456 return i915_gem_object_do_pin(obj, vm,
4457 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4458 alignment, flags);
4459}
4460
4461int
4462i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4463 const struct i915_ggtt_view *view,
4464 uint32_t alignment,
4465 uint64_t flags)
4466{
4467 if (WARN_ONCE(!view, "no view specified"))
4468 return -EINVAL;
4469
4470 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004471 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004472}
4473
Eric Anholt673a3942008-07-30 12:06:12 -07004474void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004475i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4476 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004477{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004478 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004479
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004480 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004481 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004482 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004483
Chris Wilson30154652015-04-07 17:28:24 +01004484 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004485}
4486
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004487bool
4488i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4489{
4490 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4491 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4492 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4493
4494 WARN_ON(!ggtt_vma ||
4495 dev_priv->fence_regs[obj->fence_reg].pin_count >
4496 ggtt_vma->pin_count);
4497 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4498 return true;
4499 } else
4500 return false;
4501}
4502
4503void
4504i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4505{
4506 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4507 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4508 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4509 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4510 }
4511}
4512
Eric Anholt673a3942008-07-30 12:06:12 -07004513int
Eric Anholt673a3942008-07-30 12:06:12 -07004514i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004515 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004516{
4517 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004518 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004519 int ret;
4520
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004521 ret = i915_mutex_lock_interruptible(dev);
4522 if (ret)
4523 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004524
Chris Wilson05394f32010-11-08 19:18:58 +00004525 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004526 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004527 ret = -ENOENT;
4528 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004529 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004530
Chris Wilson0be555b2010-08-04 15:36:30 +01004531 /* Count all active objects as busy, even if they are currently not used
4532 * by the gpu. Users of this interface expect objects to eventually
4533 * become non-busy without any further actions, therefore emit any
4534 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004535 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004536 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004537 if (ret)
4538 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004539
Chris Wilsonb4716182015-04-27 13:41:17 +01004540 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4541 args->busy = obj->active << 16;
4542 if (obj->last_write_req)
4543 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004544
Chris Wilsonb4716182015-04-27 13:41:17 +01004545unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004546 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004547unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004548 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004549 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004550}
4551
4552int
4553i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4554 struct drm_file *file_priv)
4555{
Akshay Joshi0206e352011-08-16 15:34:10 -04004556 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004557}
4558
Chris Wilson3ef94da2009-09-14 16:50:29 +01004559int
4560i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4561 struct drm_file *file_priv)
4562{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004563 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004564 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004565 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004566 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004567
4568 switch (args->madv) {
4569 case I915_MADV_DONTNEED:
4570 case I915_MADV_WILLNEED:
4571 break;
4572 default:
4573 return -EINVAL;
4574 }
4575
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004576 ret = i915_mutex_lock_interruptible(dev);
4577 if (ret)
4578 return ret;
4579
Chris Wilson05394f32010-11-08 19:18:58 +00004580 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004581 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004582 ret = -ENOENT;
4583 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004584 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004585
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004586 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004587 ret = -EINVAL;
4588 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004589 }
4590
Daniel Vetter656bfa32014-11-20 09:26:30 +01004591 if (obj->pages &&
4592 obj->tiling_mode != I915_TILING_NONE &&
4593 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4594 if (obj->madv == I915_MADV_WILLNEED)
4595 i915_gem_object_unpin_pages(obj);
4596 if (args->madv == I915_MADV_WILLNEED)
4597 i915_gem_object_pin_pages(obj);
4598 }
4599
Chris Wilson05394f32010-11-08 19:18:58 +00004600 if (obj->madv != __I915_MADV_PURGED)
4601 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004602
Chris Wilson6c085a72012-08-20 11:40:46 +02004603 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004604 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004605 i915_gem_object_truncate(obj);
4606
Chris Wilson05394f32010-11-08 19:18:58 +00004607 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004608
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004609out:
Chris Wilson05394f32010-11-08 19:18:58 +00004610 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004611unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004612 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004613 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004614}
4615
Chris Wilson37e680a2012-06-07 15:38:42 +01004616void i915_gem_object_init(struct drm_i915_gem_object *obj,
4617 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004618{
Chris Wilsonb4716182015-04-27 13:41:17 +01004619 int i;
4620
Ben Widawsky35c20a62013-05-31 11:28:48 -07004621 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004622 for (i = 0; i < I915_NUM_RINGS; i++)
4623 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004624 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004625 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004626 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004627
Chris Wilson37e680a2012-06-07 15:38:42 +01004628 obj->ops = ops;
4629
Chris Wilson0327d6b2012-08-11 15:41:06 +01004630 obj->fence_reg = I915_FENCE_REG_NONE;
4631 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004632
4633 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4634}
4635
Chris Wilson37e680a2012-06-07 15:38:42 +01004636static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4637 .get_pages = i915_gem_object_get_pages_gtt,
4638 .put_pages = i915_gem_object_put_pages_gtt,
4639};
4640
Chris Wilson05394f32010-11-08 19:18:58 +00004641struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4642 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004643{
Daniel Vetterc397b902010-04-09 19:05:07 +00004644 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004645 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004646 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004647
Chris Wilson42dcedd2012-11-15 11:32:30 +00004648 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004649 if (obj == NULL)
4650 return NULL;
4651
4652 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004653 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004654 return NULL;
4655 }
4656
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004657 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4658 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4659 /* 965gm cannot relocate objects above 4GiB. */
4660 mask &= ~__GFP_HIGHMEM;
4661 mask |= __GFP_DMA32;
4662 }
4663
Al Viro496ad9a2013-01-23 17:07:38 -05004664 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004665 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004666
Chris Wilson37e680a2012-06-07 15:38:42 +01004667 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004668
Daniel Vetterc397b902010-04-09 19:05:07 +00004669 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4670 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4671
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004672 if (HAS_LLC(dev)) {
4673 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004674 * cache) for about a 10% performance improvement
4675 * compared to uncached. Graphics requests other than
4676 * display scanout are coherent with the CPU in
4677 * accessing this cache. This means in this mode we
4678 * don't need to clflush on the CPU side, and on the
4679 * GPU side we only need to flush internal caches to
4680 * get data visible to the CPU.
4681 *
4682 * However, we maintain the display planes as UC, and so
4683 * need to rebind when first used as such.
4684 */
4685 obj->cache_level = I915_CACHE_LLC;
4686 } else
4687 obj->cache_level = I915_CACHE_NONE;
4688
Daniel Vetterd861e332013-07-24 23:25:03 +02004689 trace_i915_gem_object_create(obj);
4690
Chris Wilson05394f32010-11-08 19:18:58 +00004691 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004692}
4693
Chris Wilson340fbd82014-05-22 09:16:52 +01004694static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4695{
4696 /* If we are the last user of the backing storage (be it shmemfs
4697 * pages or stolen etc), we know that the pages are going to be
4698 * immediately released. In this case, we can then skip copying
4699 * back the contents from the GPU.
4700 */
4701
4702 if (obj->madv != I915_MADV_WILLNEED)
4703 return false;
4704
4705 if (obj->base.filp == NULL)
4706 return true;
4707
4708 /* At first glance, this looks racy, but then again so would be
4709 * userspace racing mmap against close. However, the first external
4710 * reference to the filp can only be obtained through the
4711 * i915_gem_mmap_ioctl() which safeguards us against the user
4712 * acquiring such a reference whilst we are in the middle of
4713 * freeing the object.
4714 */
4715 return atomic_long_read(&obj->base.filp->f_count) == 1;
4716}
4717
Chris Wilson1488fc02012-04-24 15:47:31 +01004718void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004719{
Chris Wilson1488fc02012-04-24 15:47:31 +01004720 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004721 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004722 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004723 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004724
Paulo Zanonif65c9162013-11-27 18:20:34 -02004725 intel_runtime_pm_get(dev_priv);
4726
Chris Wilson26e12f892011-03-20 11:20:19 +00004727 trace_i915_gem_object_destroy(obj);
4728
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004729 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004730 int ret;
4731
4732 vma->pin_count = 0;
4733 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004734 if (WARN_ON(ret == -ERESTARTSYS)) {
4735 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004736
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004737 was_interruptible = dev_priv->mm.interruptible;
4738 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004739
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004740 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004741
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004742 dev_priv->mm.interruptible = was_interruptible;
4743 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004744 }
4745
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004746 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4747 * before progressing. */
4748 if (obj->stolen)
4749 i915_gem_object_unpin_pages(obj);
4750
Daniel Vettera071fa02014-06-18 23:28:09 +02004751 WARN_ON(obj->frontbuffer_bits);
4752
Daniel Vetter656bfa32014-11-20 09:26:30 +01004753 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4754 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4755 obj->tiling_mode != I915_TILING_NONE)
4756 i915_gem_object_unpin_pages(obj);
4757
Ben Widawsky401c29f2013-05-31 11:28:47 -07004758 if (WARN_ON(obj->pages_pin_count))
4759 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004760 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004761 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004762 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004763 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004764
Chris Wilson9da3da62012-06-01 15:20:22 +01004765 BUG_ON(obj->pages);
4766
Chris Wilson2f745ad2012-09-04 21:02:58 +01004767 if (obj->base.import_attach)
4768 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004769
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004770 if (obj->ops->release)
4771 obj->ops->release(obj);
4772
Chris Wilson05394f32010-11-08 19:18:58 +00004773 drm_gem_object_release(&obj->base);
4774 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004775
Chris Wilson05394f32010-11-08 19:18:58 +00004776 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004777 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004778
4779 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004780}
4781
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004782struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4783 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004784{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004785 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004786 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4787 if (i915_is_ggtt(vma->vm) &&
4788 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4789 continue;
4790 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004791 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004792 }
4793 return NULL;
4794}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004795
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004796struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4797 const struct i915_ggtt_view *view)
4798{
4799 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4800 struct i915_vma *vma;
4801
4802 if (WARN_ONCE(!view, "no view specified"))
4803 return ERR_PTR(-EINVAL);
4804
4805 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004806 if (vma->vm == ggtt &&
4807 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004808 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004809 return NULL;
4810}
4811
Ben Widawsky2f633152013-07-17 12:19:03 -07004812void i915_gem_vma_destroy(struct i915_vma *vma)
4813{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004814 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004815 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004816
4817 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4818 if (!list_empty(&vma->exec_list))
4819 return;
4820
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004821 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004822
Daniel Vetter841cd772014-08-06 15:04:48 +02004823 if (!i915_is_ggtt(vm))
4824 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004825
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004826 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004827
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004828 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004829}
4830
Chris Wilsone3efda42014-04-09 09:19:41 +01004831static void
4832i915_gem_stop_ringbuffers(struct drm_device *dev)
4833{
4834 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004835 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004836 int i;
4837
4838 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004839 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004840}
4841
Jesse Barnes5669fca2009-02-17 15:13:31 -08004842int
Chris Wilson45c5f202013-10-16 11:50:01 +01004843i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004844{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004845 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004846 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004847
Chris Wilson45c5f202013-10-16 11:50:01 +01004848 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004849 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004850 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004851 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004852
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004853 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004854
Chris Wilsone3efda42014-04-09 09:19:41 +01004855 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004856 mutex_unlock(&dev->struct_mutex);
4857
Chris Wilson737b1502015-01-26 18:03:03 +02004858 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004859 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004860 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004861
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004862 /* Assert that we sucessfully flushed all the work and
4863 * reset the GPU back to its idle, low power state.
4864 */
4865 WARN_ON(dev_priv->mm.busy);
4866
Eric Anholt673a3942008-07-30 12:06:12 -07004867 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004868
4869err:
4870 mutex_unlock(&dev->struct_mutex);
4871 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004872}
4873
John Harrison6909a662015-05-29 17:43:51 +01004874int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004875{
John Harrison6909a662015-05-29 17:43:51 +01004876 struct intel_engine_cs *ring = req->ring;
Ben Widawskyc3787e22013-09-17 21:12:44 -07004877 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004878 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004879 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4880 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004881 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004882
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004883 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004884 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004885
John Harrison5fb9de12015-05-29 17:44:07 +01004886 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3);
Ben Widawskyc3787e22013-09-17 21:12:44 -07004887 if (ret)
4888 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004889
Ben Widawskyc3787e22013-09-17 21:12:44 -07004890 /*
4891 * Note: We do not worry about the concurrent register cacheline hang
4892 * here because no other code should access these registers other than
4893 * at initialization time.
4894 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004895 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004896 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4897 intel_ring_emit(ring, reg_base + i);
4898 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004899 }
4900
Ben Widawskyc3787e22013-09-17 21:12:44 -07004901 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004902
Ben Widawskyc3787e22013-09-17 21:12:44 -07004903 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004904}
4905
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004906void i915_gem_init_swizzling(struct drm_device *dev)
4907{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004908 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004909
Daniel Vetter11782b02012-01-31 16:47:55 +01004910 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004911 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4912 return;
4913
4914 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4915 DISP_TILE_SURFACE_SWIZZLING);
4916
Daniel Vetter11782b02012-01-31 16:47:55 +01004917 if (IS_GEN5(dev))
4918 return;
4919
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004920 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4921 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004922 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004923 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004924 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004925 else if (IS_GEN8(dev))
4926 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004927 else
4928 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004929}
Daniel Vettere21af882012-02-09 20:53:27 +01004930
Chris Wilson67b1b572012-07-05 23:49:40 +01004931static bool
4932intel_enable_blt(struct drm_device *dev)
4933{
4934 if (!HAS_BLT(dev))
4935 return false;
4936
4937 /* The blitter was dysfunctional on early prototypes */
4938 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4939 DRM_INFO("BLT not supported on this pre-production hardware;"
4940 " graphics performance will be degraded.\n");
4941 return false;
4942 }
4943
4944 return true;
4945}
4946
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004947static void init_unused_ring(struct drm_device *dev, u32 base)
4948{
4949 struct drm_i915_private *dev_priv = dev->dev_private;
4950
4951 I915_WRITE(RING_CTL(base), 0);
4952 I915_WRITE(RING_HEAD(base), 0);
4953 I915_WRITE(RING_TAIL(base), 0);
4954 I915_WRITE(RING_START(base), 0);
4955}
4956
4957static void init_unused_rings(struct drm_device *dev)
4958{
4959 if (IS_I830(dev)) {
4960 init_unused_ring(dev, PRB1_BASE);
4961 init_unused_ring(dev, SRB0_BASE);
4962 init_unused_ring(dev, SRB1_BASE);
4963 init_unused_ring(dev, SRB2_BASE);
4964 init_unused_ring(dev, SRB3_BASE);
4965 } else if (IS_GEN2(dev)) {
4966 init_unused_ring(dev, SRB0_BASE);
4967 init_unused_ring(dev, SRB1_BASE);
4968 } else if (IS_GEN3(dev)) {
4969 init_unused_ring(dev, PRB1_BASE);
4970 init_unused_ring(dev, PRB2_BASE);
4971 }
4972}
4973
Oscar Mateoa83014d2014-07-24 17:04:21 +01004974int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004975{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004976 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004977 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004978
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004979 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004980 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004981 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004982
4983 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004984 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004985 if (ret)
4986 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004987 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004988
Chris Wilson67b1b572012-07-05 23:49:40 +01004989 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004990 ret = intel_init_blt_ring_buffer(dev);
4991 if (ret)
4992 goto cleanup_bsd_ring;
4993 }
4994
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004995 if (HAS_VEBOX(dev)) {
4996 ret = intel_init_vebox_ring_buffer(dev);
4997 if (ret)
4998 goto cleanup_blt_ring;
4999 }
5000
Zhao Yakui845f74a2014-04-17 10:37:37 +08005001 if (HAS_BSD2(dev)) {
5002 ret = intel_init_bsd2_ring_buffer(dev);
5003 if (ret)
5004 goto cleanup_vebox_ring;
5005 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005006
Mika Kuoppala99433932013-01-22 14:12:17 +02005007 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
5008 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08005009 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005010
5011 return 0;
5012
Zhao Yakui845f74a2014-04-17 10:37:37 +08005013cleanup_bsd2_ring:
5014 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005015cleanup_vebox_ring:
5016 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005017cleanup_blt_ring:
5018 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
5019cleanup_bsd_ring:
5020 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
5021cleanup_render_ring:
5022 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
5023
5024 return ret;
5025}
5026
5027int
5028i915_gem_init_hw(struct drm_device *dev)
5029{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005030 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005031 struct intel_engine_cs *ring;
John Harrison4ad2fd82015-06-18 13:11:20 +01005032 int ret, i, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005033
5034 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
5035 return -EIO;
5036
Chris Wilson5e4f5182015-02-13 14:35:59 +00005037 /* Double layer security blanket, see i915_gem_init() */
5038 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5039
Ben Widawsky59124502013-07-04 11:02:05 -07005040 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005041 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005042
Ville Syrjälä0bf21342013-11-29 14:56:12 +02005043 if (IS_HASWELL(dev))
5044 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5045 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03005046
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005047 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005048 if (IS_IVYBRIDGE(dev)) {
5049 u32 temp = I915_READ(GEN7_MSG_CTL);
5050 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5051 I915_WRITE(GEN7_MSG_CTL, temp);
5052 } else if (INTEL_INFO(dev)->gen >= 7) {
5053 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5054 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5055 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5056 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005057 }
5058
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005059 i915_gem_init_swizzling(dev);
5060
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005061 /*
5062 * At least 830 can leave some of the unused rings
5063 * "active" (ie. head != tail) after resume which
5064 * will prevent c3 entry. Makes sure all unused rings
5065 * are totally idle.
5066 */
5067 init_unused_rings(dev);
5068
John Harrison90638cc2015-05-29 17:43:37 +01005069 BUG_ON(!dev_priv->ring[RCS].default_context);
5070
John Harrison4ad2fd82015-06-18 13:11:20 +01005071 ret = i915_ppgtt_init_hw(dev);
5072 if (ret) {
5073 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
5074 goto out;
5075 }
5076
5077 /* Need to do basic initialisation of all rings first: */
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005078 for_each_ring(ring, dev_priv, i) {
5079 ret = ring->init_hw(ring);
5080 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005081 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005082 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005083
John Harrison4ad2fd82015-06-18 13:11:20 +01005084 /* Now it is safe to go back round and do everything else: */
5085 for_each_ring(ring, dev_priv, i) {
John Harrisondc4be60712015-05-29 17:43:39 +01005086 struct drm_i915_gem_request *req;
5087
John Harrison90638cc2015-05-29 17:43:37 +01005088 WARN_ON(!ring->default_context);
5089
John Harrisondc4be60712015-05-29 17:43:39 +01005090 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
5091 if (ret) {
5092 i915_gem_cleanup_ringbuffer(dev);
5093 goto out;
5094 }
5095
John Harrison4ad2fd82015-06-18 13:11:20 +01005096 if (ring->id == RCS) {
5097 for (j = 0; j < NUM_L3_SLICES(dev); j++)
John Harrison6909a662015-05-29 17:43:51 +01005098 i915_gem_l3_remap(req, j);
John Harrison4ad2fd82015-06-18 13:11:20 +01005099 }
Ben Widawskyc3787e22013-09-17 21:12:44 -07005100
John Harrisonb3dd6b92015-05-29 17:43:40 +01005101 ret = i915_ppgtt_init_ring(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01005102 if (ret && ret != -EIO) {
5103 DRM_ERROR("PPGTT enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01005104 i915_gem_request_cancel(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01005105 i915_gem_cleanup_ringbuffer(dev);
5106 goto out;
5107 }
David Woodhousef48a0162015-01-20 17:21:42 +00005108
John Harrisonb3dd6b92015-05-29 17:43:40 +01005109 ret = i915_gem_context_enable(req);
John Harrison90638cc2015-05-29 17:43:37 +01005110 if (ret && ret != -EIO) {
5111 DRM_ERROR("Context enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01005112 i915_gem_request_cancel(req);
John Harrison90638cc2015-05-29 17:43:37 +01005113 i915_gem_cleanup_ringbuffer(dev);
5114 goto out;
5115 }
John Harrisondc4be60712015-05-29 17:43:39 +01005116
John Harrison75289872015-05-29 17:43:49 +01005117 i915_add_request_no_flush(req);
Daniel Vetter82460d92014-08-06 20:19:53 +02005118 }
5119
Chris Wilson5e4f5182015-02-13 14:35:59 +00005120out:
5121 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005122 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005123}
5124
Chris Wilson1070a422012-04-24 15:47:41 +01005125int i915_gem_init(struct drm_device *dev)
5126{
5127 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005128 int ret;
5129
Oscar Mateo127f1002014-07-24 17:04:11 +01005130 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
5131 i915.enable_execlists);
5132
Chris Wilson1070a422012-04-24 15:47:41 +01005133 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005134
5135 if (IS_VALLEYVIEW(dev)) {
5136 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03005137 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
5138 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
5139 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08005140 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
5141 }
5142
Oscar Mateoa83014d2014-07-24 17:04:21 +01005143 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005144 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005145 dev_priv->gt.init_rings = i915_gem_init_rings;
5146 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
5147 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005148 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005149 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005150 dev_priv->gt.init_rings = intel_logical_rings_init;
5151 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
5152 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005153 }
5154
Chris Wilson5e4f5182015-02-13 14:35:59 +00005155 /* This is just a security blanket to placate dragons.
5156 * On some systems, we very sporadically observe that the first TLBs
5157 * used by the CS may be stale, despite us poking the TLB reset. If
5158 * we hold the forcewake during initialisation these problems
5159 * just magically go away.
5160 */
5161 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5162
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005163 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005164 if (ret)
5165 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02005166
Ben Widawskyd7e50082012-12-18 10:31:25 -08005167 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005168
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005169 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005170 if (ret)
5171 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005172
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005173 ret = dev_priv->gt.init_rings(dev);
5174 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005175 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005176
5177 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005178 if (ret == -EIO) {
5179 /* Allow ring initialisation to fail by marking the GPU as
5180 * wedged. But we only want to do this where the GPU is angry,
5181 * for all other failure, such as an allocation failure, bail.
5182 */
5183 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
5184 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
5185 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005186 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005187
5188out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005189 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005190 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005191
Chris Wilson60990322014-04-09 09:19:42 +01005192 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005193}
5194
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005195void
5196i915_gem_cleanup_ringbuffer(struct drm_device *dev)
5197{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005198 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005199 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005200 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005201
Chris Wilsonb4519512012-05-11 14:29:30 +01005202 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01005203 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005204}
5205
Chris Wilson64193402010-10-24 12:38:05 +01005206static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005207init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01005208{
5209 INIT_LIST_HEAD(&ring->active_list);
5210 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005211}
5212
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005213void i915_init_vm(struct drm_i915_private *dev_priv,
5214 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005215{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08005216 if (!i915_is_ggtt(vm))
5217 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005218 vm->dev = dev_priv->dev;
5219 INIT_LIST_HEAD(&vm->active_list);
5220 INIT_LIST_HEAD(&vm->inactive_list);
5221 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00005222 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005223}
5224
Eric Anholt673a3942008-07-30 12:06:12 -07005225void
5226i915_gem_load(struct drm_device *dev)
5227{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005228 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005229 int i;
5230
Chris Wilsonefab6d82015-04-07 16:20:57 +01005231 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005232 kmem_cache_create("i915_gem_object",
5233 sizeof(struct drm_i915_gem_object), 0,
5234 SLAB_HWCACHE_ALIGN,
5235 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005236 dev_priv->vmas =
5237 kmem_cache_create("i915_gem_vma",
5238 sizeof(struct i915_vma), 0,
5239 SLAB_HWCACHE_ALIGN,
5240 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005241 dev_priv->requests =
5242 kmem_cache_create("i915_gem_request",
5243 sizeof(struct drm_i915_gem_request), 0,
5244 SLAB_HWCACHE_ALIGN,
5245 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005246
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005247 INIT_LIST_HEAD(&dev_priv->vm_list);
5248 i915_init_vm(dev_priv, &dev_priv->gtt.base);
5249
Ben Widawskya33afea2013-09-17 21:12:45 -07005250 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005251 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5252 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005253 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005254 for (i = 0; i < I915_NUM_RINGS; i++)
5255 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005256 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005257 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005258 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5259 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005260 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5261 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005262 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005263
Chris Wilson72bfa192010-12-19 11:42:05 +00005264 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5265
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005266 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5267 dev_priv->num_fence_regs = 32;
5268 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005269 dev_priv->num_fence_regs = 16;
5270 else
5271 dev_priv->num_fence_regs = 8;
5272
Yu Zhangeb822892015-02-10 19:05:49 +08005273 if (intel_vgpu_active(dev))
5274 dev_priv->num_fence_regs =
5275 I915_READ(vgtif_reg(avail_rs.fence_num));
5276
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005277 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005278 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5279 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005280
Eric Anholt673a3942008-07-30 12:06:12 -07005281 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005282 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005283
Chris Wilsonce453d82011-02-21 14:43:56 +00005284 dev_priv->mm.interruptible = true;
5285
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005286 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005287
5288 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005289}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005290
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005291void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005292{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005293 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005294
5295 /* Clean up our request list when the client is going away, so that
5296 * later retire_requests won't dereference our soon-to-be-gone
5297 * file_priv.
5298 */
Chris Wilson1c255952010-09-26 11:03:27 +01005299 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005300 while (!list_empty(&file_priv->mm.request_list)) {
5301 struct drm_i915_gem_request *request;
5302
5303 request = list_first_entry(&file_priv->mm.request_list,
5304 struct drm_i915_gem_request,
5305 client_list);
5306 list_del(&request->client_list);
5307 request->file_priv = NULL;
5308 }
Chris Wilson1c255952010-09-26 11:03:27 +01005309 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005310
Chris Wilson2e1b8732015-04-27 13:41:22 +01005311 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005312 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005313 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005314 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005315 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005316}
5317
5318int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5319{
5320 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005321 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005322
5323 DRM_DEBUG_DRIVER("\n");
5324
5325 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5326 if (!file_priv)
5327 return -ENOMEM;
5328
5329 file->driver_priv = file_priv;
5330 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005331 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005332 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005333
5334 spin_lock_init(&file_priv->mm.lock);
5335 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005336
Ben Widawskye422b882013-12-06 14:10:58 -08005337 ret = i915_gem_context_open(dev, file);
5338 if (ret)
5339 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005340
Ben Widawskye422b882013-12-06 14:10:58 -08005341 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005342}
5343
Daniel Vetterb680c372014-09-19 18:27:27 +02005344/**
5345 * i915_gem_track_fb - update frontbuffer tracking
5346 * old: current GEM buffer for the frontbuffer slots
5347 * new: new GEM buffer for the frontbuffer slots
5348 * frontbuffer_bits: bitmask of frontbuffer slots
5349 *
5350 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5351 * from @old and setting them in @new. Both @old and @new can be NULL.
5352 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005353void i915_gem_track_fb(struct drm_i915_gem_object *old,
5354 struct drm_i915_gem_object *new,
5355 unsigned frontbuffer_bits)
5356{
5357 if (old) {
5358 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5359 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5360 old->frontbuffer_bits &= ~frontbuffer_bits;
5361 }
5362
5363 if (new) {
5364 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5365 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5366 new->frontbuffer_bits |= frontbuffer_bits;
5367 }
5368}
5369
Ben Widawskya70a3142013-07-31 16:59:56 -07005370/* All the new VM stuff */
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005371unsigned long
5372i915_gem_obj_offset(struct drm_i915_gem_object *o,
5373 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005374{
5375 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5376 struct i915_vma *vma;
5377
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005378 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005379
Ben Widawskya70a3142013-07-31 16:59:56 -07005380 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005381 if (i915_is_ggtt(vma->vm) &&
5382 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5383 continue;
5384 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005385 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005386 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005387
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005388 WARN(1, "%s vma for this object not found.\n",
5389 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005390 return -1;
5391}
5392
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005393unsigned long
5394i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005395 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005396{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005397 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005398 struct i915_vma *vma;
5399
5400 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005401 if (vma->vm == ggtt &&
5402 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005403 return vma->node.start;
5404
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005405 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005406 return -1;
5407}
5408
5409bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5410 struct i915_address_space *vm)
5411{
5412 struct i915_vma *vma;
5413
5414 list_for_each_entry(vma, &o->vma_list, vma_link) {
5415 if (i915_is_ggtt(vma->vm) &&
5416 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5417 continue;
5418 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5419 return true;
5420 }
5421
5422 return false;
5423}
5424
5425bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005426 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005427{
5428 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5429 struct i915_vma *vma;
5430
5431 list_for_each_entry(vma, &o->vma_list, vma_link)
5432 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005433 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005434 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005435 return true;
5436
5437 return false;
5438}
5439
5440bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5441{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005442 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005443
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005444 list_for_each_entry(vma, &o->vma_list, vma_link)
5445 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005446 return true;
5447
5448 return false;
5449}
5450
5451unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5452 struct i915_address_space *vm)
5453{
5454 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5455 struct i915_vma *vma;
5456
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005457 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005458
5459 BUG_ON(list_empty(&o->vma_list));
5460
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005461 list_for_each_entry(vma, &o->vma_list, vma_link) {
5462 if (i915_is_ggtt(vma->vm) &&
5463 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5464 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005465 if (vma->vm == vm)
5466 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005467 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005468 return 0;
5469}
5470
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005471bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005472{
5473 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005474 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005475 if (vma->pin_count > 0)
5476 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005477
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005478 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005479}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005480