blob: 69eb1536b0618d7c5f44ab533ef5a2a09321168d [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000072 // FP scalar memory operand for intrinsics - ssmem/sdmem.
73 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
74 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000075
76 // Load patterns
77 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
78 // due to load promotion during legalization
79 PatFrag LdFrag = !cast<PatFrag>("load" #
80 !if (!eq (TypeVariantName, "i"),
81 !if (!eq (Size, 128), "v2i64",
82 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000083 !if (!eq (Size, 512), "v8i64",
84 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000085
86 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000087 !if (!eq (TypeVariantName, "i"),
88 !if (!eq (Size, 128), "v2i64",
89 !if (!eq (Size, 256), "v4i64",
90 !if (!eq (Size, 512), "v8i64",
91 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000092
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000094
Craig Topperd9fe6642017-02-21 04:26:10 +000095 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
96 !cast<ComplexPattern>("sse_load_f32"),
97 !if (!eq (EltTypeName, "f64"),
98 !cast<ComplexPattern>("sse_load_f64"),
99 ?));
100
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000102 // Note: For EltSize < 32, FloatVT is illegal and TableGen
103 // fails to compile, so we choose FloatVT = VT
104 ValueType FloatVT = !cast<ValueType>(
105 !if (!eq (!srl(EltSize,5),0),
106 VTName,
107 !if (!eq(TypeVariantName, "i"),
108 "v" # NumElts # "f" # EltSize,
109 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000110
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000111 ValueType IntVT = !cast<ValueType>(
112 !if (!eq (!srl(EltSize,5),0),
113 VTName,
114 !if (!eq(TypeVariantName, "f"),
115 "v" # NumElts # "i" # EltSize,
116 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000117 // The string to specify embedded broadcast in assembly.
118 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000119
Adam Nemet449b3f02014-10-15 23:42:09 +0000120 // 8-bit compressed displacement tuple/subvector format. This is only
121 // defined for NumElts <= 8.
122 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
123 !cast<CD8VForm>("CD8VT" # NumElts), ?);
124
Adam Nemet55536c62014-09-25 23:48:45 +0000125 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
126 !if (!eq (Size, 256), sub_ymm, ?));
127
128 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
129 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
130 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000131
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000132 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
133
Craig Topperabe80cc2016-08-28 06:06:28 +0000134 // A vector tye of the same width with element type i64. This is used to
135 // create patterns for logic ops.
136 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
137
Adam Nemet09377232014-10-08 23:25:31 +0000138 // A vector type of the same width with element type i32. This is used to
139 // create the canonical constant zero node ImmAllZerosV.
140 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
141 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000142
143 string ZSuffix = !if (!eq (Size, 128), "Z128",
144 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145}
146
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000147def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
148def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000149def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
150def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000151def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
152def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000153
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000154// "x" in v32i8x_info means RC = VR256X
155def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
156def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
157def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
158def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000159def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
160def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000161
162def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
163def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
164def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
165def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000166def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
167def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000169// We map scalar types to the smallest (128-bit) vector type
170// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000171def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
172def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000173def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
174def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
175
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000176class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
177 X86VectorVTInfo i128> {
178 X86VectorVTInfo info512 = i512;
179 X86VectorVTInfo info256 = i256;
180 X86VectorVTInfo info128 = i128;
181}
182
183def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
184 v16i8x_info>;
185def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
186 v8i16x_info>;
187def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
188 v4i32x_info>;
189def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
190 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000191def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
192 v4f32x_info>;
193def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
194 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000195
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000196// This multiclass generates the masking variants from the non-masking
197// variant. It only provides the assembly pieces for the masking variants.
198// It assumes custom ISel patterns for masking which can be provided as
199// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000200multiclass AVX512_maskable_custom<bits<8> O, Format F,
201 dag Outs,
202 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
203 string OpcodeStr,
204 string AttSrcAsm, string IntelSrcAsm,
205 list<dag> Pattern,
206 list<dag> MaskingPattern,
207 list<dag> ZeroMaskingPattern,
208 string MaskingConstraint = "",
209 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 bit IsCommutable = 0,
211 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000212 let isCommutable = IsCommutable in
213 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000214 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000215 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000216 Pattern, itin>;
217
218 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000219 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000220 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000221 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
222 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 MaskingPattern, itin>,
224 EVEX_K {
225 // In case of the 3src subclass this is overridden with a let.
226 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000227 }
228
229 // Zero mask does not add any restrictions to commute operands transformation.
230 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000231 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000232 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000233 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
234 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000235 ZeroMaskingPattern,
236 itin>,
237 EVEX_KZ;
238}
239
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000240
Adam Nemet34801422014-10-08 23:25:39 +0000241// Common base class of AVX512_maskable and AVX512_maskable_3src.
242multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
243 dag Outs,
244 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
245 string OpcodeStr,
246 string AttSrcAsm, string IntelSrcAsm,
247 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000248 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000249 string MaskingConstraint = "",
250 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000251 bit IsCommutable = 0,
252 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000253 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
254 AttSrcAsm, IntelSrcAsm,
255 [(set _.RC:$dst, RHS)],
256 [(set _.RC:$dst, MaskingRHS)],
257 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000259 MaskingConstraint, NoItinerary, IsCommutable,
260 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000261
Ayman Musa6e670cf2017-02-23 07:24:21 +0000262// Similar to AVX512_maskable_common, but with scalar types.
263multiclass AVX512_maskable_fp_common<bits<8> O, Format F, X86VectorVTInfo _,
264 dag Outs,
265 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
266 string OpcodeStr,
267 string AttSrcAsm, string IntelSrcAsm,
268 SDNode Select = vselect,
269 string MaskingConstraint = "",
270 InstrItinClass itin = NoItinerary,
271 bit IsCommutable = 0,
272 bit IsKCommutable = 0> :
273 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
274 AttSrcAsm, IntelSrcAsm,
275 [], [], [],
276 MaskingConstraint, NoItinerary, IsCommutable,
277 IsKCommutable>;
278
Adam Nemet2e91ee52014-08-14 17:13:19 +0000279// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000280// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000281// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000282multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
283 dag Outs, dag Ins, string OpcodeStr,
284 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000285 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000286 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000287 bit IsCommutable = 0, bit IsKCommutable = 0,
288 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000289 AVX512_maskable_common<O, F, _, Outs, Ins,
290 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
291 !con((ins _.KRCWM:$mask), Ins),
292 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000293 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000294 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000295
296// This multiclass generates the unconditional/non-masking, the masking and
297// the zero-masking variant of the scalar instruction.
298multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
299 dag Outs, dag Ins, string OpcodeStr,
300 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000301 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000302 InstrItinClass itin = NoItinerary,
303 bit IsCommutable = 0> :
304 AVX512_maskable_common<O, F, _, Outs, Ins,
305 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
306 !con((ins _.KRCWM:$mask), Ins),
307 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000308 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
309 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000310
Ayman Musa6e670cf2017-02-23 07:24:21 +0000311// Similar to AVX512_maskable_scalar, but with scalar types.
312multiclass AVX512_maskable_fp_scalar<bits<8> O, Format F, X86VectorVTInfo _,
313 dag Outs, dag Ins, string OpcodeStr,
314 string AttSrcAsm, string IntelSrcAsm,
315 InstrItinClass itin = NoItinerary,
316 bit IsCommutable = 0> :
317 AVX512_maskable_fp_common<O, F, _, Outs, Ins,
318 !con((ins _.FRC:$src0, _.KRCWM:$mask), Ins),
319 !con((ins _.KRCWM:$mask), Ins),
320 OpcodeStr, AttSrcAsm, IntelSrcAsm,
321 X86selects, "$src0 = $dst", itin, IsCommutable>;
322
Adam Nemet34801422014-10-08 23:25:39 +0000323// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000324// ($src1) is already tied to $dst so we just use that for the preserved
325// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
326// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000327multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
328 dag Outs, dag NonTiedIns, string OpcodeStr,
329 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000330 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000331 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000332 AVX512_maskable_common<O, F, _, Outs,
333 !con((ins _.RC:$src1), NonTiedIns),
334 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
335 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
336 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000337 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
338 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000339
Igor Breger15820b02015-07-01 13:24:28 +0000340multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
341 dag Outs, dag NonTiedIns, string OpcodeStr,
342 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000343 dag RHS, bit IsCommutable = 0,
344 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000345 AVX512_maskable_common<O, F, _, Outs,
346 !con((ins _.RC:$src1), NonTiedIns),
347 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
348 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
349 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000350 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000351 X86selects, "", NoItinerary, IsCommutable,
352 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000353
Adam Nemet34801422014-10-08 23:25:39 +0000354multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
355 dag Outs, dag Ins,
356 string OpcodeStr,
357 string AttSrcAsm, string IntelSrcAsm,
358 list<dag> Pattern> :
359 AVX512_maskable_custom<O, F, Outs, Ins,
360 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
361 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000362 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000363 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000364
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000365
366// Instruction with mask that puts result in mask register,
367// like "compare" and "vptest"
368multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
369 dag Outs,
370 dag Ins, dag MaskingIns,
371 string OpcodeStr,
372 string AttSrcAsm, string IntelSrcAsm,
373 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000374 list<dag> MaskingPattern,
375 bit IsCommutable = 0> {
376 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000377 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000378 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
379 "$dst, "#IntelSrcAsm#"}",
380 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000381
382 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000383 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
384 "$dst {${mask}}, "#IntelSrcAsm#"}",
385 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000386}
387
388multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
389 dag Outs,
390 dag Ins, dag MaskingIns,
391 string OpcodeStr,
392 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000393 dag RHS, dag MaskingRHS,
394 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000395 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
396 AttSrcAsm, IntelSrcAsm,
397 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000398 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000399
400multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
401 dag Outs, dag Ins, string OpcodeStr,
402 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000403 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000404 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
405 !con((ins _.KRCWM:$mask), Ins),
406 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000407 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000408
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000409multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
410 dag Outs, dag Ins, string OpcodeStr,
411 string AttSrcAsm, string IntelSrcAsm> :
412 AVX512_maskable_custom_cmp<O, F, Outs,
413 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000414 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000415
Craig Topperabe80cc2016-08-28 06:06:28 +0000416// This multiclass generates the unconditional/non-masking, the masking and
417// the zero-masking variant of the vector instruction. In the masking case, the
418// perserved vector elements come from a new dummy input operand tied to $dst.
419multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
420 dag Outs, dag Ins, string OpcodeStr,
421 string AttSrcAsm, string IntelSrcAsm,
422 dag RHS, dag MaskedRHS,
423 InstrItinClass itin = NoItinerary,
424 bit IsCommutable = 0, SDNode Select = vselect> :
425 AVX512_maskable_custom<O, F, Outs, Ins,
426 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
427 !con((ins _.KRCWM:$mask), Ins),
428 OpcodeStr, AttSrcAsm, IntelSrcAsm,
429 [(set _.RC:$dst, RHS)],
430 [(set _.RC:$dst,
431 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
432 [(set _.RC:$dst,
433 (Select _.KRCWM:$mask, MaskedRHS,
434 _.ImmAllZerosV))],
435 "$src0 = $dst", itin, IsCommutable>;
436
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000437// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000438// no instruction is needed for the conversion.
439def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
440def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
441def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
442def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
443def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
444def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
445def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
446def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
447def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
448def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
449def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
450def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
451def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
452def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
453def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
454def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
455def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
456def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
457def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
458def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
459def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
460def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
461def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
462def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
463def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
464def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
465def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
466def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
467def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
468def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
469def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470
Craig Topper9d9251b2016-05-08 20:10:20 +0000471// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
472// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
473// swizzled by ExecutionDepsFix to pxor.
474// We set canFoldAsLoad because this can be converted to a constant-pool
475// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000476let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000477 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000478def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000479 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000480def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
481 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000482}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000483
Craig Topper6393afc2017-01-09 02:44:34 +0000484// Alias instructions that allow VPTERNLOG to be used with a mask to create
485// a mix of all ones and all zeros elements. This is done this way to force
486// the same register to be used as input for all three sources.
487let isPseudo = 1, Predicates = [HasAVX512] in {
488def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
489 (ins VK16WM:$mask), "",
490 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
491 (v16i32 immAllOnesV),
492 (v16i32 immAllZerosV)))]>;
493def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
494 (ins VK8WM:$mask), "",
495 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
496 (bc_v8i64 (v16i32 immAllOnesV)),
497 (bc_v8i64 (v16i32 immAllZerosV))))]>;
498}
499
Craig Toppere5ce84a2016-05-08 21:33:53 +0000500let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000501 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000502def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
503 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
504def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
505 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
506}
507
Craig Topperadd9cc62016-12-18 06:23:14 +0000508// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
509// This is expanded by ExpandPostRAPseudos.
510let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000511 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000512 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
513 [(set FR32X:$dst, fp32imm0)]>;
514 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
515 [(set FR64X:$dst, fpimm0)]>;
516}
517
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000518//===----------------------------------------------------------------------===//
519// AVX-512 - VECTOR INSERT
520//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000521multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
522 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000523 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000524 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000525 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 "vinsert" # From.EltTypeName # "x" # From.NumElts,
527 "$src3, $src2, $src1", "$src1, $src2, $src3",
528 (vinsert_insert:$src3 (To.VT To.RC:$src1),
529 (From.VT From.RC:$src2),
530 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000531
Igor Breger0ede3cb2015-09-20 06:52:42 +0000532 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000533 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000534 "vinsert" # From.EltTypeName # "x" # From.NumElts,
535 "$src3, $src2, $src1", "$src1, $src2, $src3",
536 (vinsert_insert:$src3 (To.VT To.RC:$src1),
537 (From.VT (bitconvert (From.LdFrag addr:$src2))),
538 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
539 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000540 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000541}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000542
Igor Breger0ede3cb2015-09-20 06:52:42 +0000543multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
544 X86VectorVTInfo To, PatFrag vinsert_insert,
545 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
546 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000547 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000548 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
549 (To.VT (!cast<Instruction>(InstrStr#"rr")
550 To.RC:$src1, From.RC:$src2,
551 (INSERT_get_vinsert_imm To.RC:$ins)))>;
552
553 def : Pat<(vinsert_insert:$ins
554 (To.VT To.RC:$src1),
555 (From.VT (bitconvert (From.LdFrag addr:$src2))),
556 (iPTR imm)),
557 (To.VT (!cast<Instruction>(InstrStr#"rm")
558 To.RC:$src1, addr:$src2,
559 (INSERT_get_vinsert_imm To.RC:$ins)))>;
560 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000561}
562
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000563multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
564 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000565
566 let Predicates = [HasVLX] in
567 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
568 X86VectorVTInfo< 4, EltVT32, VR128X>,
569 X86VectorVTInfo< 8, EltVT32, VR256X>,
570 vinsert128_insert>, EVEX_V256;
571
572 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000573 X86VectorVTInfo< 4, EltVT32, VR128X>,
574 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000575 vinsert128_insert>, EVEX_V512;
576
577 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000578 X86VectorVTInfo< 4, EltVT64, VR256X>,
579 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000580 vinsert256_insert>, VEX_W, EVEX_V512;
581
582 let Predicates = [HasVLX, HasDQI] in
583 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
584 X86VectorVTInfo< 2, EltVT64, VR128X>,
585 X86VectorVTInfo< 4, EltVT64, VR256X>,
586 vinsert128_insert>, VEX_W, EVEX_V256;
587
588 let Predicates = [HasDQI] in {
589 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
590 X86VectorVTInfo< 2, EltVT64, VR128X>,
591 X86VectorVTInfo< 8, EltVT64, VR512>,
592 vinsert128_insert>, VEX_W, EVEX_V512;
593
594 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
595 X86VectorVTInfo< 8, EltVT32, VR256X>,
596 X86VectorVTInfo<16, EltVT32, VR512>,
597 vinsert256_insert>, EVEX_V512;
598 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000599}
600
Adam Nemet4e2ef472014-10-02 23:18:28 +0000601defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
602defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000603
Igor Breger0ede3cb2015-09-20 06:52:42 +0000604// Codegen pattern with the alternative types,
605// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
606defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
607 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
608defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
609 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
610
611defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
612 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
613defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
614 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
615
616defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
617 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
618defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
619 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
620
621// Codegen pattern with the alternative types insert VEC128 into VEC256
622defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
623 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
624defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
625 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
626// Codegen pattern with the alternative types insert VEC128 into VEC512
627defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
628 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
629defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
630 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
631// Codegen pattern with the alternative types insert VEC256 into VEC512
632defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
633 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
634defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
635 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
636
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000637// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000638let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000639def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000640 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000641 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000642 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000643 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000644def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000645 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000646 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000647 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000648 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
649 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000650}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000651
652//===----------------------------------------------------------------------===//
653// AVX-512 VECTOR EXTRACT
654//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000655
Igor Breger7f69a992015-09-10 12:54:54 +0000656multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000657 X86VectorVTInfo From, X86VectorVTInfo To,
658 PatFrag vextract_extract,
659 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000660
661 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
662 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
663 // vextract_extract), we interesting only in patterns without mask,
664 // intrinsics pattern match generated bellow.
665 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000666 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000667 "vextract" # To.EltTypeName # "x" # To.NumElts,
668 "$idx, $src1", "$src1, $idx",
669 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
670 (iPTR imm)))]>,
671 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000672 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000673 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000674 "vextract" # To.EltTypeName # "x" # To.NumElts #
675 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
676 [(store (To.VT (vextract_extract:$idx
677 (From.VT From.RC:$src1), (iPTR imm))),
678 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000679
Craig Toppere1cac152016-06-07 07:27:54 +0000680 let mayStore = 1, hasSideEffects = 0 in
681 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
682 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000683 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000684 "vextract" # To.EltTypeName # "x" # To.NumElts #
685 "\t{$idx, $src1, $dst {${mask}}|"
686 "$dst {${mask}}, $src1, $idx}",
687 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000688 }
Renato Golindb7ea862015-09-09 19:44:40 +0000689
Craig Topperd4e58072016-10-31 05:55:57 +0000690 def : Pat<(To.VT (vselect To.KRCWM:$mask,
691 (vextract_extract:$ext (From.VT From.RC:$src1),
692 (iPTR imm)),
693 To.RC:$src0)),
694 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
695 From.ZSuffix # "rrk")
696 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
697 (EXTRACT_get_vextract_imm To.RC:$ext))>;
698
699 def : Pat<(To.VT (vselect To.KRCWM:$mask,
700 (vextract_extract:$ext (From.VT From.RC:$src1),
701 (iPTR imm)),
702 To.ImmAllZerosV)),
703 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
704 From.ZSuffix # "rrkz")
705 To.KRCWM:$mask, From.RC:$src1,
706 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000707}
708
Igor Bregerdefab3c2015-10-08 12:55:01 +0000709// Codegen pattern for the alternative types
710multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
711 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000712 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000713 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000714 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
715 (To.VT (!cast<Instruction>(InstrStr#"rr")
716 From.RC:$src1,
717 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000718 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
719 (iPTR imm))), addr:$dst),
720 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
721 (EXTRACT_get_vextract_imm To.RC:$ext))>;
722 }
Igor Breger7f69a992015-09-10 12:54:54 +0000723}
724
725multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000726 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000728 X86VectorVTInfo<16, EltVT32, VR512>,
729 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000730 vextract128_extract,
731 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000732 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000733 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000734 X86VectorVTInfo< 8, EltVT64, VR512>,
735 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000736 vextract256_extract,
737 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000738 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
739 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000740 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000741 X86VectorVTInfo< 8, EltVT32, VR256X>,
742 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000743 vextract128_extract,
744 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000745 EVEX_V256, EVEX_CD8<32, CD8VT4>;
746 let Predicates = [HasVLX, HasDQI] in
747 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
748 X86VectorVTInfo< 4, EltVT64, VR256X>,
749 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000750 vextract128_extract,
751 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000752 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
753 let Predicates = [HasDQI] in {
754 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
755 X86VectorVTInfo< 8, EltVT64, VR512>,
756 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000757 vextract128_extract,
758 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000759 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
760 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
761 X86VectorVTInfo<16, EltVT32, VR512>,
762 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000763 vextract256_extract,
764 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000765 EVEX_V512, EVEX_CD8<32, CD8VT8>;
766 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000767}
768
Adam Nemet55536c62014-09-25 23:48:45 +0000769defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
770defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000771
Igor Bregerdefab3c2015-10-08 12:55:01 +0000772// extract_subvector codegen patterns with the alternative types.
773// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
774defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
775 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
776defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
777 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
778
779defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000780 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000781defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
782 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
783
784defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
785 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
786defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
787 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
788
Craig Topper08a68572016-05-21 22:50:04 +0000789// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000790defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
791 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
792defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
793 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
794
795// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000796defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
797 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
798defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
799 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
800// Codegen pattern with the alternative types extract VEC256 from VEC512
801defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
802 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
803defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
804 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
805
Craig Topper5f3fef82016-05-22 07:40:58 +0000806// A 128-bit subvector extract from the first 256-bit vector position
807// is a subregister copy that needs no instruction.
808def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
809 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
810def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
811 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
812def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
813 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
814def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
815 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
816def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
817 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
818def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
819 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
820
821// A 256-bit subvector extract from the first 256-bit vector position
822// is a subregister copy that needs no instruction.
823def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
824 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
825def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
826 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
827def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
828 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
829def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
830 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
831def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
832 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
833def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
834 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
835
836let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000837// A 128-bit subvector insert to the first 512-bit vector position
838// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000839def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
840 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
841def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
842 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
843def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
844 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
845def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
846 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
847def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
848 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
849def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
850 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851
Craig Topper5f3fef82016-05-22 07:40:58 +0000852// A 256-bit subvector insert to the first 512-bit vector position
853// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000854def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000855 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000856def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000857 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000858def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000859 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000860def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000861 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000862def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000863 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000864def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000865 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000866}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000867
868// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000869def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000870 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000871 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000872 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
873 EVEX;
874
Craig Topper03b849e2016-05-21 22:50:11 +0000875def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000876 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000877 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000878 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000879 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000880
881//===---------------------------------------------------------------------===//
882// AVX-512 BROADCAST
883//---
Igor Breger131008f2016-05-01 08:40:00 +0000884// broadcast with a scalar argument.
885multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
886 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000887 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
888 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
889 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
890 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
891 (X86VBroadcast SrcInfo.FRC:$src),
892 DestInfo.RC:$src0)),
893 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
894 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
895 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
896 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
897 (X86VBroadcast SrcInfo.FRC:$src),
898 DestInfo.ImmAllZerosV)),
899 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
900 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000901}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000902
Igor Breger21296d22015-10-20 11:56:42 +0000903multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
904 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000905 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000906 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
907 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
908 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
909 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000910 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000911 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000912 (DestInfo.VT (X86VBroadcast
913 (SrcInfo.ScalarLdFrag addr:$src)))>,
914 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000915 }
Craig Toppere1cac152016-06-07 07:27:54 +0000916
Craig Topper80934372016-07-16 03:42:59 +0000917 def : Pat<(DestInfo.VT (X86VBroadcast
918 (SrcInfo.VT (scalar_to_vector
919 (SrcInfo.ScalarLdFrag addr:$src))))),
920 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000921 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
922 (X86VBroadcast
923 (SrcInfo.VT (scalar_to_vector
924 (SrcInfo.ScalarLdFrag addr:$src)))),
925 DestInfo.RC:$src0)),
926 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
927 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000928 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
929 (X86VBroadcast
930 (SrcInfo.VT (scalar_to_vector
931 (SrcInfo.ScalarLdFrag addr:$src)))),
932 DestInfo.ImmAllZerosV)),
933 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
934 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000935}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000936
Craig Topper80934372016-07-16 03:42:59 +0000937multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000938 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000939 let Predicates = [HasAVX512] in
940 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
941 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
942 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000943
944 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000945 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000946 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000947 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000948 }
949}
950
Craig Topper80934372016-07-16 03:42:59 +0000951multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
952 AVX512VLVectorVTInfo _> {
953 let Predicates = [HasAVX512] in
954 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
955 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
956 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000957
Craig Topper80934372016-07-16 03:42:59 +0000958 let Predicates = [HasVLX] in {
959 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
960 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
961 EVEX_V256;
962 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
963 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
964 EVEX_V128;
965 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966}
Craig Topper80934372016-07-16 03:42:59 +0000967defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
968 avx512vl_f32_info>;
969defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
970 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000971
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000972def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000973 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000974def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000975 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000976
Robert Khasanovcbc57032014-12-09 16:38:41 +0000977multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
978 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000979 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000980 (ins SrcRC:$src),
981 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000982 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000983}
984
Robert Khasanovcbc57032014-12-09 16:38:41 +0000985multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
986 RegisterClass SrcRC, Predicate prd> {
987 let Predicates = [prd] in
988 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
989 let Predicates = [prd, HasVLX] in {
990 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
991 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
992 }
993}
994
Igor Breger0aeda372016-02-07 08:30:50 +0000995let isCodeGenOnly = 1 in {
996defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000997 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000998defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000999 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +00001000}
1001let isAsmParserOnly = 1 in {
1002 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
1003 GR32, HasBWI>;
1004 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001005 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +00001006}
Robert Khasanovcbc57032014-12-09 16:38:41 +00001007defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
1008 HasAVX512>;
1009defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
1010 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001011
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001012def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001013 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001014def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001015 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001016
Igor Breger21296d22015-10-20 11:56:42 +00001017// Provide aliases for broadcast from the same register class that
1018// automatically does the extract.
1019multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1020 X86VectorVTInfo SrcInfo> {
1021 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1022 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1023 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1024}
1025
1026multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1027 AVX512VLVectorVTInfo _, Predicate prd> {
1028 let Predicates = [prd] in {
1029 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1030 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1031 EVEX_V512;
1032 // Defined separately to avoid redefinition.
1033 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1034 }
1035 let Predicates = [prd, HasVLX] in {
1036 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1037 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1038 EVEX_V256;
1039 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1040 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001041 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001042}
1043
Igor Breger21296d22015-10-20 11:56:42 +00001044defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1045 avx512vl_i8_info, HasBWI>;
1046defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1047 avx512vl_i16_info, HasBWI>;
1048defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1049 avx512vl_i32_info, HasAVX512>;
1050defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1051 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001052
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001053multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1054 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001055 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001056 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1057 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001058 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001059 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001060}
1061
Simon Pilgrim79195582017-02-21 16:41:44 +00001062let Predicates = [HasAVX512] in {
1063 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1064 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1065 (VPBROADCASTQZm addr:$src)>;
1066}
1067
Craig Topperbe351ee2016-10-01 06:01:23 +00001068let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001069 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1070 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1071 (VPBROADCASTQZ128m addr:$src)>;
1072 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1073 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001074 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1075 // This means we'll encounter truncated i32 loads; match that here.
1076 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1077 (VPBROADCASTWZ128m addr:$src)>;
1078 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1079 (VPBROADCASTWZ256m addr:$src)>;
1080 def : Pat<(v8i16 (X86VBroadcast
1081 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1082 (VPBROADCASTWZ128m addr:$src)>;
1083 def : Pat<(v16i16 (X86VBroadcast
1084 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1085 (VPBROADCASTWZ256m addr:$src)>;
1086}
1087
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001088//===----------------------------------------------------------------------===//
1089// AVX-512 BROADCAST SUBVECTORS
1090//
1091
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001092defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1093 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001094 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001095defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1096 v16f32_info, v4f32x_info>,
1097 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1098defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1099 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001100 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001101defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1102 v8f64_info, v4f64x_info>, VEX_W,
1103 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1104
Craig Topper715ad7f2016-10-16 23:29:51 +00001105let Predicates = [HasAVX512] in {
1106def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1107 (VBROADCASTI64X4rm addr:$src)>;
1108def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1109 (VBROADCASTI64X4rm addr:$src)>;
1110
1111// Provide fallback in case the load node that is used in the patterns above
1112// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001113def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1114 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001115 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001116def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1117 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001118 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001119def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1120 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1121 (v16i16 VR256X:$src), 1)>;
1122def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1123 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1124 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001125
1126def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1127 (VBROADCASTI32X4rm addr:$src)>;
1128def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1129 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001130}
1131
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001132let Predicates = [HasVLX] in {
1133defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1134 v8i32x_info, v4i32x_info>,
1135 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1136defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1137 v8f32x_info, v4f32x_info>,
1138 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001139
1140def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1141 (VBROADCASTI32X4Z256rm addr:$src)>;
1142def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1143 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001144
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001145// Provide fallback in case the load node that is used in the patterns above
1146// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001147def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001148 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001149 (v4f32 VR128X:$src), 1)>;
1150def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001151 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001152 (v4i32 VR128X:$src), 1)>;
1153def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001154 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001155 (v8i16 VR128X:$src), 1)>;
1156def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001157 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001158 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001159}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001160
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001161let Predicates = [HasVLX, HasDQI] in {
1162defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1163 v4i64x_info, v2i64x_info>, VEX_W,
1164 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1165defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1166 v4f64x_info, v2f64x_info>, VEX_W,
1167 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001168
1169// Provide fallback in case the load node that is used in the patterns above
1170// is used by additional users, which prevents the pattern selection.
1171def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1172 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1173 (v2f64 VR128X:$src), 1)>;
1174def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1175 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1176 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001177}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001178
1179let Predicates = [HasVLX, NoDQI] in {
1180def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1181 (VBROADCASTF32X4Z256rm addr:$src)>;
1182def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1183 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001184
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001185// Provide fallback in case the load node that is used in the patterns above
1186// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001187def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001188 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001189 (v2f64 VR128X:$src), 1)>;
1190def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001191 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1192 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001193}
1194
Craig Topper715ad7f2016-10-16 23:29:51 +00001195let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001196def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1197 (VBROADCASTF32X4rm addr:$src)>;
1198def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1199 (VBROADCASTI32X4rm addr:$src)>;
1200
Craig Topper715ad7f2016-10-16 23:29:51 +00001201def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1202 (VBROADCASTF64X4rm addr:$src)>;
1203def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1204 (VBROADCASTI64X4rm addr:$src)>;
1205
1206// Provide fallback in case the load node that is used in the patterns above
1207// is used by additional users, which prevents the pattern selection.
1208def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1209 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1210 (v8f32 VR256X:$src), 1)>;
1211def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1212 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1213 (v8i32 VR256X:$src), 1)>;
1214}
1215
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001216let Predicates = [HasDQI] in {
1217defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1218 v8i64_info, v2i64x_info>, VEX_W,
1219 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1220defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1221 v16i32_info, v8i32x_info>,
1222 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1223defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1224 v8f64_info, v2f64x_info>, VEX_W,
1225 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1226defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1227 v16f32_info, v8f32x_info>,
1228 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001229
1230// Provide fallback in case the load node that is used in the patterns above
1231// is used by additional users, which prevents the pattern selection.
1232def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1233 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1234 (v8f32 VR256X:$src), 1)>;
1235def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1236 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1237 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001238}
Adam Nemet73f72e12014-06-27 00:43:38 +00001239
Igor Bregerfa798a92015-11-02 07:39:36 +00001240multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001241 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001242 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001243 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001244 EVEX_V512;
1245 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001246 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001247 EVEX_V256;
1248}
1249
1250multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001251 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1252 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001253
1254 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001255 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1256 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001257}
1258
Craig Topper51e052f2016-10-15 16:26:02 +00001259defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1260 avx512vl_i32_info, avx512vl_i64_info>;
1261defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1262 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001263
Craig Topper52317e82017-01-15 05:47:45 +00001264let Predicates = [HasVLX] in {
1265def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1266 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1267def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1268 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1269}
1270
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001271def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001272 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001273def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1274 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1275
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001276def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001277 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001278def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1279 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001280
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001281//===----------------------------------------------------------------------===//
1282// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1283//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001284multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1285 X86VectorVTInfo _, RegisterClass KRC> {
1286 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001287 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001288 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001289}
1290
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001291multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001292 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1293 let Predicates = [HasCDI] in
1294 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1295 let Predicates = [HasCDI, HasVLX] in {
1296 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1297 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1298 }
1299}
1300
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001301defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001302 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001303defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001304 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001305
1306//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001307// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001308multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001309let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001310 // The index operand in the pattern should really be an integer type. However,
1311 // if we do that and it happens to come from a bitcast, then it becomes
1312 // difficult to find the bitcast needed to convert the index to the
1313 // destination type for the passthru since it will be folded with the bitcast
1314 // of the index operand.
1315 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001316 (ins _.RC:$src2, _.RC:$src3),
1317 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001318 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001319 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001320
Craig Topper4fa3b502016-09-06 06:56:59 +00001321 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001322 (ins _.RC:$src2, _.MemOp:$src3),
1323 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001324 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001325 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001326 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001327 }
1328}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001329multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001330 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001331 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001332 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001333 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1334 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1335 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001336 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001337 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1338 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001339}
1340
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001341multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001342 AVX512VLVectorVTInfo VTInfo> {
1343 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1344 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001345 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001346 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1347 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1348 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1349 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001350 }
1351}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001352
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001353multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001354 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001355 Predicate Prd> {
1356 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001357 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001358 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001359 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1360 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001361 }
1362}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001363
Craig Topperaad5f112015-11-30 00:13:24 +00001364defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001365 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001366defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001367 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001368defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001369 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001370 VEX_W, EVEX_CD8<16, CD8VF>;
1371defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001372 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001373 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001374defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001375 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001376defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001377 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001378
Craig Topperaad5f112015-11-30 00:13:24 +00001379// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001380multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001381 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001382let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001383 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1384 (ins IdxVT.RC:$src2, _.RC:$src3),
1385 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001386 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1387 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001388
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001389 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1390 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1391 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001392 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001393 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001394 EVEX_4V, AVX5128IBase;
1395 }
1396}
1397multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001398 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001399 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001400 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1401 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1402 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1403 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001404 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001405 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1406 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001407}
1408
1409multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001410 AVX512VLVectorVTInfo VTInfo,
1411 AVX512VLVectorVTInfo ShuffleMask> {
1412 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001413 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001414 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001415 ShuffleMask.info512>, EVEX_V512;
1416 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001417 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001418 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001419 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001420 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001421 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001422 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001423 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1424 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001425 }
1426}
1427
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001428multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001429 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001430 AVX512VLVectorVTInfo Idx,
1431 Predicate Prd> {
1432 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001433 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1434 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001435 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001436 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1437 Idx.info128>, EVEX_V128;
1438 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1439 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001440 }
1441}
1442
Craig Toppera47576f2015-11-26 20:21:29 +00001443defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001444 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001445defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001446 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001447defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1448 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1449 VEX_W, EVEX_CD8<16, CD8VF>;
1450defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1451 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1452 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001453defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001454 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001455defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001456 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001457
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001458//===----------------------------------------------------------------------===//
1459// AVX-512 - BLEND using mask
1460//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001461multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001462 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001463 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1464 (ins _.RC:$src1, _.RC:$src2),
1465 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001466 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001467 []>, EVEX_4V;
1468 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1469 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001470 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001471 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001472 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001473 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1474 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1475 !strconcat(OpcodeStr,
1476 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1477 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001478 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001479 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1480 (ins _.RC:$src1, _.MemOp:$src2),
1481 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001482 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001483 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1484 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1485 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001486 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001487 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001488 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001489 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1490 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1491 !strconcat(OpcodeStr,
1492 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1493 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1494 }
Craig Toppera74e3082017-01-07 22:20:34 +00001495 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001496}
1497multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1498
Craig Topper81f20aa2017-01-07 22:20:26 +00001499 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001500 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1501 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1502 !strconcat(OpcodeStr,
1503 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1504 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001505 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001506
1507 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1508 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1509 !strconcat(OpcodeStr,
1510 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1511 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001512 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001513 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001514}
1515
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001516multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1517 AVX512VLVectorVTInfo VTInfo> {
1518 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1519 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001520
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001521 let Predicates = [HasVLX] in {
1522 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1523 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1524 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1525 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1526 }
1527}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001528
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001529multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1530 AVX512VLVectorVTInfo VTInfo> {
1531 let Predicates = [HasBWI] in
1532 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001533
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001534 let Predicates = [HasBWI, HasVLX] in {
1535 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1536 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1537 }
1538}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001539
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001540
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001541defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1542defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1543defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1544defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1545defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1546defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001547
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001548
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001549//===----------------------------------------------------------------------===//
1550// Compare Instructions
1551//===----------------------------------------------------------------------===//
1552
1553// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001554
1555multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1556
1557 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1558 (outs _.KRC:$dst),
1559 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1560 "vcmp${cc}"#_.Suffix,
1561 "$src2, $src1", "$src1, $src2",
1562 (OpNode (_.VT _.RC:$src1),
1563 (_.VT _.RC:$src2),
1564 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001565 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1566 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001567 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001568 "vcmp${cc}"#_.Suffix,
1569 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001570 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001571 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001572
1573 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1574 (outs _.KRC:$dst),
1575 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1576 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001577 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001578 (OpNodeRnd (_.VT _.RC:$src1),
1579 (_.VT _.RC:$src2),
1580 imm:$cc,
1581 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1582 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001583 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001584 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1585 (outs VK1:$dst),
1586 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1587 "vcmp"#_.Suffix,
1588 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1589 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1590 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001591 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001592 "vcmp"#_.Suffix,
1593 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1594 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1595
1596 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1597 (outs _.KRC:$dst),
1598 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1599 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001600 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001601 EVEX_4V, EVEX_B;
1602 }// let isAsmParserOnly = 1, hasSideEffects = 0
1603
1604 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001605 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001606 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1607 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1608 !strconcat("vcmp${cc}", _.Suffix,
1609 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1610 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1611 _.FRC:$src2,
1612 imm:$cc))],
1613 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001614 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1615 (outs _.KRC:$dst),
1616 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1617 !strconcat("vcmp${cc}", _.Suffix,
1618 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1619 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1620 (_.ScalarLdFrag addr:$src2),
1621 imm:$cc))],
1622 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001623 }
1624}
1625
1626let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001627 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001628 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1629 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001630 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001631 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1632 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001633}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001634
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001635multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001636 X86VectorVTInfo _, bit IsCommutable> {
1637 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001638 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001639 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1640 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1641 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001642 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1643 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001644 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1645 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1646 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1647 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001648 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001649 def rrk : AVX512BI<opc, MRMSrcReg,
1650 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1651 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1652 "$dst {${mask}}, $src1, $src2}"),
1653 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1654 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1655 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001656 def rmk : AVX512BI<opc, MRMSrcMem,
1657 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1658 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1659 "$dst {${mask}}, $src1, $src2}"),
1660 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1661 (OpNode (_.VT _.RC:$src1),
1662 (_.VT (bitconvert
1663 (_.LdFrag addr:$src2))))))],
1664 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001665}
1666
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001667multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001668 X86VectorVTInfo _, bit IsCommutable> :
1669 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001670 def rmb : AVX512BI<opc, MRMSrcMem,
1671 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1672 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1673 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1674 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1675 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1676 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1677 def rmbk : AVX512BI<opc, MRMSrcMem,
1678 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1679 _.ScalarMemOp:$src2),
1680 !strconcat(OpcodeStr,
1681 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1682 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1683 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1684 (OpNode (_.VT _.RC:$src1),
1685 (X86VBroadcast
1686 (_.ScalarLdFrag addr:$src2)))))],
1687 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001688}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001689
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001690multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001691 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1692 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001693 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001694 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1695 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001696
1697 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001698 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1699 IsCommutable>, EVEX_V256;
1700 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1701 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001702 }
1703}
1704
1705multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1706 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001707 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001708 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001709 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1710 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001711
1712 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001713 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1714 IsCommutable>, EVEX_V256;
1715 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1716 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001717 }
1718}
1719
1720defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001721 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001722 EVEX_CD8<8, CD8VF>;
1723
1724defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001725 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001726 EVEX_CD8<16, CD8VF>;
1727
Robert Khasanovf70f7982014-09-18 14:06:55 +00001728defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001729 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001730 EVEX_CD8<32, CD8VF>;
1731
Robert Khasanovf70f7982014-09-18 14:06:55 +00001732defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001733 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001734 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1735
1736defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1737 avx512vl_i8_info, HasBWI>,
1738 EVEX_CD8<8, CD8VF>;
1739
1740defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1741 avx512vl_i16_info, HasBWI>,
1742 EVEX_CD8<16, CD8VF>;
1743
Robert Khasanovf70f7982014-09-18 14:06:55 +00001744defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001745 avx512vl_i32_info, HasAVX512>,
1746 EVEX_CD8<32, CD8VF>;
1747
Robert Khasanovf70f7982014-09-18 14:06:55 +00001748defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001749 avx512vl_i64_info, HasAVX512>,
1750 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001751
Craig Topper8b9e6712016-09-02 04:25:30 +00001752let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001753def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001754 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001755 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1756 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001757
1758def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001759 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001760 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1761 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001762}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001763
Robert Khasanov29e3b962014-08-27 09:34:37 +00001764multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1765 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001766 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001767 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001768 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001769 !strconcat("vpcmp${cc}", Suffix,
1770 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001771 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1772 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001773 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1774 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001775 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001776 !strconcat("vpcmp${cc}", Suffix,
1777 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001778 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1779 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001780 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001781 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1782 def rrik : AVX512AIi8<opc, MRMSrcReg,
1783 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001784 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001785 !strconcat("vpcmp${cc}", Suffix,
1786 "\t{$src2, $src1, $dst {${mask}}|",
1787 "$dst {${mask}}, $src1, $src2}"),
1788 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1789 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001790 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001791 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001792 def rmik : AVX512AIi8<opc, MRMSrcMem,
1793 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001794 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001795 !strconcat("vpcmp${cc}", Suffix,
1796 "\t{$src2, $src1, $dst {${mask}}|",
1797 "$dst {${mask}}, $src1, $src2}"),
1798 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1799 (OpNode (_.VT _.RC:$src1),
1800 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001801 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001802 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1803
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001804 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001805 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001806 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001807 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001808 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1809 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001810 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001811 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001813 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001814 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1815 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001816 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001817 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1818 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001819 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001820 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001821 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1822 "$dst {${mask}}, $src1, $src2, $cc}"),
1823 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001824 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001825 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1826 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001827 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001828 !strconcat("vpcmp", Suffix,
1829 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1830 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001831 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001832 }
1833}
1834
Robert Khasanov29e3b962014-08-27 09:34:37 +00001835multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001836 X86VectorVTInfo _> :
1837 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001838 def rmib : AVX512AIi8<opc, MRMSrcMem,
1839 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001840 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001841 !strconcat("vpcmp${cc}", Suffix,
1842 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1843 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1844 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1845 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001846 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001847 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1848 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1849 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001850 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001851 !strconcat("vpcmp${cc}", Suffix,
1852 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1853 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1854 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1855 (OpNode (_.VT _.RC:$src1),
1856 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001857 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001858 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001859
Robert Khasanov29e3b962014-08-27 09:34:37 +00001860 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001861 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001862 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1863 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001864 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001865 !strconcat("vpcmp", Suffix,
1866 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1867 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1868 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1869 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1870 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001871 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001872 !strconcat("vpcmp", Suffix,
1873 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1874 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1875 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1876 }
1877}
1878
1879multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1880 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1881 let Predicates = [prd] in
1882 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1883
1884 let Predicates = [prd, HasVLX] in {
1885 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1886 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1887 }
1888}
1889
1890multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1891 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1892 let Predicates = [prd] in
1893 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1894 EVEX_V512;
1895
1896 let Predicates = [prd, HasVLX] in {
1897 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1898 EVEX_V256;
1899 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1900 EVEX_V128;
1901 }
1902}
1903
1904defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1905 HasBWI>, EVEX_CD8<8, CD8VF>;
1906defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1907 HasBWI>, EVEX_CD8<8, CD8VF>;
1908
1909defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1910 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1911defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1912 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1913
Robert Khasanovf70f7982014-09-18 14:06:55 +00001914defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001915 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001916defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001917 HasAVX512>, EVEX_CD8<32, CD8VF>;
1918
Robert Khasanovf70f7982014-09-18 14:06:55 +00001919defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001920 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001921defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001922 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001923
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001924multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001925
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001926 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1927 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1928 "vcmp${cc}"#_.Suffix,
1929 "$src2, $src1", "$src1, $src2",
1930 (X86cmpm (_.VT _.RC:$src1),
1931 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001932 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001933
Craig Toppere1cac152016-06-07 07:27:54 +00001934 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1935 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1936 "vcmp${cc}"#_.Suffix,
1937 "$src2, $src1", "$src1, $src2",
1938 (X86cmpm (_.VT _.RC:$src1),
1939 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1940 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001941
Craig Toppere1cac152016-06-07 07:27:54 +00001942 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1943 (outs _.KRC:$dst),
1944 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1945 "vcmp${cc}"#_.Suffix,
1946 "${src2}"##_.BroadcastStr##", $src1",
1947 "$src1, ${src2}"##_.BroadcastStr,
1948 (X86cmpm (_.VT _.RC:$src1),
1949 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1950 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001951 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001952 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001953 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1954 (outs _.KRC:$dst),
1955 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1956 "vcmp"#_.Suffix,
1957 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1958
1959 let mayLoad = 1 in {
1960 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1961 (outs _.KRC:$dst),
1962 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1963 "vcmp"#_.Suffix,
1964 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1965
1966 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1967 (outs _.KRC:$dst),
1968 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1969 "vcmp"#_.Suffix,
1970 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1971 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1972 }
1973 }
1974}
1975
1976multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1977 // comparison code form (VCMP[EQ/LT/LE/...]
1978 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1979 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1980 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001981 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001982 (X86cmpmRnd (_.VT _.RC:$src1),
1983 (_.VT _.RC:$src2),
1984 imm:$cc,
1985 (i32 FROUND_NO_EXC))>, EVEX_B;
1986
1987 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1988 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1989 (outs _.KRC:$dst),
1990 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1991 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001992 "$cc, {sae}, $src2, $src1",
1993 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001994 }
1995}
1996
1997multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1998 let Predicates = [HasAVX512] in {
1999 defm Z : avx512_vcmp_common<_.info512>,
2000 avx512_vcmp_sae<_.info512>, EVEX_V512;
2001
2002 }
2003 let Predicates = [HasAVX512,HasVLX] in {
2004 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2005 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002006 }
2007}
2008
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002009defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2010 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2011defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2012 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002013
2014def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2015 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00002016 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2017 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002018 imm:$cc), VK8)>;
2019def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2020 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00002021 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2022 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002023 imm:$cc), VK8)>;
2024def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2025 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00002026 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2027 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002028 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002029
Asaf Badouh572bbce2015-09-20 08:46:07 +00002030// ----------------------------------------------------------------
2031// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002032//handle fpclass instruction mask = op(reg_scalar,imm)
2033// op(mem_scalar,imm)
2034multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2035 X86VectorVTInfo _, Predicate prd> {
2036 let Predicates = [prd] in {
2037 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2038 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002039 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002040 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2041 (i32 imm:$src2)))], NoItinerary>;
2042 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2043 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2044 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002045 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002046 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002047 (OpNode (_.VT _.RC:$src1),
2048 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002049 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2050 (ins _.MemOp:$src1, i32u8imm:$src2),
2051 OpcodeStr##_.Suffix##
2052 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2053 [(set _.KRC:$dst,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002054 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002055 (i32 imm:$src2)))], NoItinerary>;
2056 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2057 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2058 OpcodeStr##_.Suffix##
2059 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2060 [(set _.KRC:$dst,(or _.KRCWM:$mask,
2061 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2062 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002063 }
2064}
2065
Asaf Badouh572bbce2015-09-20 08:46:07 +00002066//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2067// fpclass(reg_vec, mem_vec, imm)
2068// fpclass(reg_vec, broadcast(eltVt), imm)
2069multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2070 X86VectorVTInfo _, string mem, string broadcast>{
2071 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2072 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002073 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002074 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2075 (i32 imm:$src2)))], NoItinerary>;
2076 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2077 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2078 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002079 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002080 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002081 (OpNode (_.VT _.RC:$src1),
2082 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002083 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2084 (ins _.MemOp:$src1, i32u8imm:$src2),
2085 OpcodeStr##_.Suffix##mem#
2086 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002087 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002088 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2089 (i32 imm:$src2)))], NoItinerary>;
2090 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2091 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2092 OpcodeStr##_.Suffix##mem#
2093 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002094 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002095 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2096 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2097 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2098 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2099 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2100 _.BroadcastStr##", $dst|$dst, ${src1}"
2101 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002102 [(set _.KRC:$dst,(OpNode
2103 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002104 (_.ScalarLdFrag addr:$src1))),
2105 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2106 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2107 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2108 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2109 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2110 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002111 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2112 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002113 (_.ScalarLdFrag addr:$src1))),
2114 (i32 imm:$src2))))], NoItinerary>,
2115 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002116}
2117
Asaf Badouh572bbce2015-09-20 08:46:07 +00002118multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002119 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002120 string broadcast>{
2121 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002122 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002123 broadcast>, EVEX_V512;
2124 }
2125 let Predicates = [prd, HasVLX] in {
2126 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2127 broadcast>, EVEX_V128;
2128 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2129 broadcast>, EVEX_V256;
2130 }
2131}
2132
2133multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002134 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002135 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002136 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002137 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002138 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2139 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2140 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2141 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2142 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002143}
2144
Asaf Badouh696e8e02015-10-18 11:04:38 +00002145defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2146 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002147
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002148//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002149// Mask register copy, including
2150// - copy between mask registers
2151// - load/store mask registers
2152// - copy from GPR to mask register and vice versa
2153//
2154multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2155 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002156 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002157 let hasSideEffects = 0 in
2158 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2159 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2160 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2161 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2162 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2163 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2164 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2165 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002166}
2167
2168multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2169 string OpcodeStr,
2170 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002171 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002172 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002173 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002174 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002175 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002176 }
2177}
2178
Robert Khasanov74acbb72014-07-23 14:49:42 +00002179let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002180 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002181 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2182 VEX, PD;
2183
2184let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002185 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002186 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002187 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002188
2189let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002190 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2191 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002192 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2193 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002194 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2195 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002196 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2197 VEX, XD, VEX_W;
2198}
2199
2200// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002201def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2202 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2203def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2204 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2205
2206def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2207 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2208def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2209 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2210
2211def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002212 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002213def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002214 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002215 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2216
2217def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002218 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2219def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2220 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002221def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002222 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002223 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2224
2225def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2226 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2227def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2228 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2229def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2230 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2231def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2232 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002233
Robert Khasanov74acbb72014-07-23 14:49:42 +00002234// Load/store kreg
2235let Predicates = [HasDQI] in {
2236 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2237 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002238 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2239 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002240
2241 def : Pat<(store VK4:$src, addr:$dst),
2242 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2243 def : Pat<(store VK2:$src, addr:$dst),
2244 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002245 def : Pat<(store VK1:$src, addr:$dst),
2246 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002247
2248 def : Pat<(v2i1 (load addr:$src)),
2249 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2250 def : Pat<(v4i1 (load addr:$src)),
2251 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002252}
2253let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002254 def : Pat<(store VK1:$src, addr:$dst),
2255 (MOV8mr addr:$dst,
2256 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2257 sub_8bit))>;
2258 def : Pat<(store VK2:$src, addr:$dst),
2259 (MOV8mr addr:$dst,
2260 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2261 sub_8bit))>;
2262 def : Pat<(store VK4:$src, addr:$dst),
2263 (MOV8mr addr:$dst,
2264 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002265 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002266 def : Pat<(store VK8:$src, addr:$dst),
2267 (MOV8mr addr:$dst,
2268 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2269 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002270
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002271 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002272 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002273 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002274 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002275 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002276 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002277}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002278
Robert Khasanov74acbb72014-07-23 14:49:42 +00002279let Predicates = [HasAVX512] in {
2280 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002281 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002282 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002283 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002284 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2285 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002286}
2287let Predicates = [HasBWI] in {
2288 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2289 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002290 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2291 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002292 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2293 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002294 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2295 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002296}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002297
Robert Khasanov74acbb72014-07-23 14:49:42 +00002298let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002299 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002300 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2301 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002302
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002303 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002304 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002305
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002306 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2307 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2308
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002309 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002310 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002311 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2312 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002313 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002314
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002315 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002316 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002317 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2318 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002319 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002320
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002321 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002322 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002323
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002324 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002325 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002326
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002327 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002328 (EXTRACT_SUBREG
2329 (AND32ri8 (KMOVWrk
2330 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002331
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002332 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002333 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002334
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002335 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002336 (AND64ri8 (SUBREG_TO_REG (i64 0),
2337 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002338
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002339 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002340 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002341 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002342
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002343 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002344 (EXTRACT_SUBREG
2345 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2346 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002347
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002348 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002349 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002350}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002351def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2352 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2353def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2354 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2355def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2356 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2357def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2358 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2359def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2360 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2361def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2362 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002363
Igor Bregerd6c187b2016-01-27 08:43:25 +00002364def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2365def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2366def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2367
Igor Bregera77b14d2016-08-11 12:13:46 +00002368def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2369def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2370def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2371def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2372def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2373def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002374
2375// Mask unary operation
2376// - KNOT
2377multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002378 RegisterClass KRC, SDPatternOperator OpNode,
2379 Predicate prd> {
2380 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002381 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002382 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002383 [(set KRC:$dst, (OpNode KRC:$src))]>;
2384}
2385
Robert Khasanov74acbb72014-07-23 14:49:42 +00002386multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2387 SDPatternOperator OpNode> {
2388 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2389 HasDQI>, VEX, PD;
2390 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2391 HasAVX512>, VEX, PS;
2392 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2393 HasBWI>, VEX, PD, VEX_W;
2394 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2395 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002396}
2397
Craig Topper7b9cc142016-11-03 06:04:28 +00002398defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002399
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002400multiclass avx512_mask_unop_int<string IntName, string InstName> {
2401 let Predicates = [HasAVX512] in
2402 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2403 (i16 GR16:$src)),
2404 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2405 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2406}
2407defm : avx512_mask_unop_int<"knot", "KNOT">;
2408
Robert Khasanov74acbb72014-07-23 14:49:42 +00002409// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002410let Predicates = [HasAVX512, NoDQI] in
2411def : Pat<(vnot VK8:$src),
2412 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2413
2414def : Pat<(vnot VK4:$src),
2415 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2416def : Pat<(vnot VK2:$src),
2417 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002418
2419// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002420// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002421multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002422 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002423 Predicate prd, bit IsCommutable> {
2424 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2426 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002427 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002428 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2429}
2430
Robert Khasanov595683d2014-07-28 13:46:45 +00002431multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002432 SDPatternOperator OpNode, bit IsCommutable,
2433 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002434 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002435 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002436 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002437 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002438 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002439 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002440 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002441 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002442}
2443
2444def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2445def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002446// These nodes use 'vnot' instead of 'not' to support vectors.
2447def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2448def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002449
Craig Topper7b9cc142016-11-03 06:04:28 +00002450defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2451defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2452defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2453defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2454defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2455defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002456
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457multiclass avx512_mask_binop_int<string IntName, string InstName> {
2458 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002459 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2460 (i16 GR16:$src1), (i16 GR16:$src2)),
2461 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2462 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2463 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464}
2465
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002466defm : avx512_mask_binop_int<"kand", "KAND">;
2467defm : avx512_mask_binop_int<"kandn", "KANDN">;
2468defm : avx512_mask_binop_int<"kor", "KOR">;
2469defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2470defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002471
Craig Topper7b9cc142016-11-03 06:04:28 +00002472multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2473 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002474 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2475 // for the DQI set, this type is legal and KxxxB instruction is used
2476 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002477 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002478 (COPY_TO_REGCLASS
2479 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2480 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2481
2482 // All types smaller than 8 bits require conversion anyway
2483 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2484 (COPY_TO_REGCLASS (Inst
2485 (COPY_TO_REGCLASS VK1:$src1, VK16),
2486 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002487 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002488 (COPY_TO_REGCLASS (Inst
2489 (COPY_TO_REGCLASS VK2:$src1, VK16),
2490 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002491 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002492 (COPY_TO_REGCLASS (Inst
2493 (COPY_TO_REGCLASS VK4:$src1, VK16),
2494 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002495}
2496
Craig Topper7b9cc142016-11-03 06:04:28 +00002497defm : avx512_binop_pat<and, and, KANDWrr>;
2498defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2499defm : avx512_binop_pat<or, or, KORWrr>;
2500defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2501defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002502
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002503// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002504multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2505 RegisterClass KRCSrc, Predicate prd> {
2506 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002507 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002508 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2509 (ins KRC:$src1, KRC:$src2),
2510 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2511 VEX_4V, VEX_L;
2512
2513 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2514 (!cast<Instruction>(NAME##rr)
2515 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2516 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2517 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002518}
2519
Igor Bregera54a1a82015-09-08 13:10:00 +00002520defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2521defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2522defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002523
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524// Mask bit testing
2525multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002526 SDNode OpNode, Predicate prd> {
2527 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002528 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002529 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002530 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2531}
2532
Igor Breger5ea0a6812015-08-31 13:30:19 +00002533multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2534 Predicate prdW = HasAVX512> {
2535 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2536 VEX, PD;
2537 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2538 VEX, PS;
2539 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2540 VEX, PS, VEX_W;
2541 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2542 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002543}
2544
2545defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002546defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002547
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002548// Mask shift
2549multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2550 SDNode OpNode> {
2551 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002552 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002553 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002554 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002555 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2556}
2557
2558multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2559 SDNode OpNode> {
2560 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002561 VEX, TAPD, VEX_W;
2562 let Predicates = [HasDQI] in
2563 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2564 VEX, TAPD;
2565 let Predicates = [HasBWI] in {
2566 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2567 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002568 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2569 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002570 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002571}
2572
Craig Topper3b7e8232017-01-30 00:06:01 +00002573defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2574defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002575
2576// Mask setting all 0s or 1s
2577multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2578 let Predicates = [HasAVX512] in
2579 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2580 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2581 [(set KRC:$dst, (VT Val))]>;
2582}
2583
2584multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002585 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002586 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2587 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002588}
2589
2590defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2591defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2592
2593// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2594let Predicates = [HasAVX512] in {
2595 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002596 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2597 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002598 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002599 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2600 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002601 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002602 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2603 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002604}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002605
2606// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2607multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2608 RegisterClass RC, ValueType VT> {
2609 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2610 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002611
Igor Bregerf1bd7612016-03-06 07:46:03 +00002612 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002613 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002614}
2615
2616defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2617defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2618defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2619defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2620defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2621
2622defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2623defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2624defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2625defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2626
2627defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2628defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2629defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2630
2631defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2632defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2633
2634defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002635
Igor Breger999ac752016-03-08 15:21:25 +00002636def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002637 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002638 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2639 VK2))>;
2640def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002641 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002642 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2643 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002644def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2645 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002646def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2647 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002648def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2649 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2650
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002651
Igor Breger86724082016-08-14 05:25:07 +00002652// Patterns for kmask shift
2653multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002654 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002655 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002656 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002657 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002658 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002659 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002660 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002661 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002662 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002663 RC))>;
2664}
2665
2666defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2667defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2668defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002669//===----------------------------------------------------------------------===//
2670// AVX-512 - Aligned and unaligned load and store
2671//
2672
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002673
2674multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002675 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002676 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002677 let hasSideEffects = 0 in {
2678 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002679 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680 _.ExeDomain>, EVEX;
2681 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2682 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002683 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002684 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002685 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002686 (_.VT _.RC:$src),
2687 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002688 EVEX, EVEX_KZ;
2689
Craig Topper4e7b8882016-10-03 02:00:29 +00002690 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002691 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002692 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002693 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002694 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2695 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002696
Craig Topper63e2cd62017-01-14 07:50:52 +00002697 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002698 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2699 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2700 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2701 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002702 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002703 (_.VT _.RC:$src1),
2704 (_.VT _.RC:$src0))))], _.ExeDomain>,
2705 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002706 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002707 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2708 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002709 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2710 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002711 [(set _.RC:$dst, (_.VT
2712 (vselect _.KRCWM:$mask,
2713 (_.VT (bitconvert (ld_frag addr:$src1))),
2714 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002715 }
Craig Toppere1cac152016-06-07 07:27:54 +00002716 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002717 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2718 (ins _.KRCWM:$mask, _.MemOp:$src),
2719 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2720 "${dst} {${mask}} {z}, $src}",
2721 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2722 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2723 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002724 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002725 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2726 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2727
2728 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2729 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2730
2731 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2732 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2733 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002734}
2735
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002736multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2737 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002738 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002739 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002740 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002741 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002742
2743 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002745 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002746 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002747 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002748 }
2749}
2750
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002751multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2752 AVX512VLVectorVTInfo _,
2753 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002754 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002755 let Predicates = [prd] in
2756 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002757 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002758
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002759 let Predicates = [prd, HasVLX] in {
2760 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002761 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002762 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002763 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002764 }
2765}
2766
2767multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002768 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002769
Craig Topper99f6b622016-05-01 01:03:56 +00002770 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002771 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2772 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2773 [], _.ExeDomain>, EVEX;
2774 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2775 (ins _.KRCWM:$mask, _.RC:$src),
2776 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2777 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002778 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002779 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002780 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002781 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002782 "${dst} {${mask}} {z}, $src}",
2783 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002784 }
Igor Breger81b79de2015-11-19 07:43:43 +00002785
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002786 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002787 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002788 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002789 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002790 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2791 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2792 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002793
2794 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2795 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2796 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002797}
2798
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002799
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002800multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2801 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002802 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002803 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2804 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002805
2806 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002807 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2808 masked_store_unaligned>, EVEX_V256;
2809 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2810 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002811 }
2812}
2813
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002814multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2815 AVX512VLVectorVTInfo _, Predicate prd> {
2816 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002817 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2818 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002819
2820 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002821 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2822 masked_store_aligned256>, EVEX_V256;
2823 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2824 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002825 }
2826}
2827
2828defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2829 HasAVX512>,
2830 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2831 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2832
2833defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2834 HasAVX512>,
2835 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2836 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2837
Craig Topperc9293492016-02-26 06:50:29 +00002838defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002839 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002840 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002841 PS, EVEX_CD8<32, CD8VF>;
2842
Craig Topper4e7b8882016-10-03 02:00:29 +00002843defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002844 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002845 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2846 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002847
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002848defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2849 HasAVX512>,
2850 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2851 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002852
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002853defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2854 HasAVX512>,
2855 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2856 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002857
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002858defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2859 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002860 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2861
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002862defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2863 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002864 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2865
Craig Topperc9293492016-02-26 06:50:29 +00002866defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002867 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002868 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002869 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2870
Craig Topperc9293492016-02-26 06:50:29 +00002871defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002872 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002873 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002874 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002875
Craig Topperd875d6b2016-09-29 06:07:09 +00002876// Special instructions to help with spilling when we don't have VLX. We need
2877// to load or store from a ZMM register instead. These are converted in
2878// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002879let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002880 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2881def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2882 "", []>;
2883def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2884 "", []>;
2885def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2886 "", []>;
2887def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2888 "", []>;
2889}
2890
2891let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002892def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002893 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002894def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002895 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002896def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002897 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002898def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002899 "", []>;
2900}
2901
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002902def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002903 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002904 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002905 VK8), VR512:$src)>;
2906
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002907def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002908 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002909 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002910
Craig Topper33c550c2016-05-22 00:39:30 +00002911// These patterns exist to prevent the above patterns from introducing a second
2912// mask inversion when one already exists.
2913def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2914 (bc_v8i64 (v16i32 immAllZerosV)),
2915 (v8i64 VR512:$src))),
2916 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2917def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2918 (v16i32 immAllZerosV),
2919 (v16i32 VR512:$src))),
2920 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2921
Craig Topper96ab6fd2017-01-09 04:19:34 +00002922// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2923// available. Use a 512-bit operation and extract.
2924let Predicates = [HasAVX512, NoVLX] in {
2925def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2926 (v8f32 VR256X:$src0))),
2927 (EXTRACT_SUBREG
2928 (v16f32
2929 (VMOVAPSZrrk
2930 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2931 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2932 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2933 sub_ymm)>;
2934
2935def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2936 (v8i32 VR256X:$src0))),
2937 (EXTRACT_SUBREG
2938 (v16i32
2939 (VMOVDQA32Zrrk
2940 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2941 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2942 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2943 sub_ymm)>;
2944}
2945
Craig Topper14aa2662016-08-11 06:04:04 +00002946let Predicates = [HasVLX, NoBWI] in {
2947 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002948 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2949 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2950 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2951 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2952 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2953 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2954 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2955 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002956
2957 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002958 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2959 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2960 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2961 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2962 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2963 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2964 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2965 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002966}
2967
Craig Topper95bdabd2016-05-22 23:44:33 +00002968let Predicates = [HasVLX] in {
2969 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2970 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2971 def : Pat<(alignedstore (v2f64 (extract_subvector
2972 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2973 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2974 def : Pat<(alignedstore (v4f32 (extract_subvector
2975 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2976 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2977 def : Pat<(alignedstore (v2i64 (extract_subvector
2978 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2979 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2980 def : Pat<(alignedstore (v4i32 (extract_subvector
2981 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2982 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2983 def : Pat<(alignedstore (v8i16 (extract_subvector
2984 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2985 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2986 def : Pat<(alignedstore (v16i8 (extract_subvector
2987 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2988 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2989
2990 def : Pat<(store (v2f64 (extract_subvector
2991 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2992 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2993 def : Pat<(store (v4f32 (extract_subvector
2994 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2995 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2996 def : Pat<(store (v2i64 (extract_subvector
2997 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2998 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2999 def : Pat<(store (v4i32 (extract_subvector
3000 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3001 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3002 def : Pat<(store (v8i16 (extract_subvector
3003 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3004 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3005 def : Pat<(store (v16i8 (extract_subvector
3006 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3007 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3008
3009 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3010 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3011 def : Pat<(alignedstore (v2f64 (extract_subvector
3012 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3013 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3014 def : Pat<(alignedstore (v4f32 (extract_subvector
3015 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3016 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3017 def : Pat<(alignedstore (v2i64 (extract_subvector
3018 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3019 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3020 def : Pat<(alignedstore (v4i32 (extract_subvector
3021 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3022 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3023 def : Pat<(alignedstore (v8i16 (extract_subvector
3024 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3025 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3026 def : Pat<(alignedstore (v16i8 (extract_subvector
3027 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3028 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3029
3030 def : Pat<(store (v2f64 (extract_subvector
3031 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3032 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3033 def : Pat<(store (v4f32 (extract_subvector
3034 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3035 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3036 def : Pat<(store (v2i64 (extract_subvector
3037 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3038 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3039 def : Pat<(store (v4i32 (extract_subvector
3040 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3041 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3042 def : Pat<(store (v8i16 (extract_subvector
3043 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3044 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3045 def : Pat<(store (v16i8 (extract_subvector
3046 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3047 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3048
3049 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3050 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003051 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3052 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003053 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3054 def : Pat<(alignedstore (v8f32 (extract_subvector
3055 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3056 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003057 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3058 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003059 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003060 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3061 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003062 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003063 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3064 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003065 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003066 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3067 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003068 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3069
3070 def : Pat<(store (v4f64 (extract_subvector
3071 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3072 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3073 def : Pat<(store (v8f32 (extract_subvector
3074 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3075 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3076 def : Pat<(store (v4i64 (extract_subvector
3077 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3078 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3079 def : Pat<(store (v8i32 (extract_subvector
3080 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3081 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3082 def : Pat<(store (v16i16 (extract_subvector
3083 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3084 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3085 def : Pat<(store (v32i8 (extract_subvector
3086 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3087 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3088}
3089
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003090
3091// Move Int Doubleword to Packed Double Int
3092//
3093let ExeDomain = SSEPackedInt in {
3094def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3095 "vmovd\t{$src, $dst|$dst, $src}",
3096 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003098 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003099def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003100 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003101 [(set VR128X:$dst,
3102 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003103 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003104def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003105 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106 [(set VR128X:$dst,
3107 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003108 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003109let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3110def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3111 (ins i64mem:$src),
3112 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003113 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003114let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003115def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003116 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003117 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003118 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003119def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3120 "vmovq\t{$src, $dst|$dst, $src}",
3121 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3122 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003123def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003124 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003125 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003126 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003127def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003128 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003129 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003130 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3131 EVEX_CD8<64, CD8VT1>;
3132}
3133} // ExeDomain = SSEPackedInt
3134
3135// Move Int Doubleword to Single Scalar
3136//
3137let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3138def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3139 "vmovd\t{$src, $dst|$dst, $src}",
3140 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003141 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003142
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003143def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003144 "vmovd\t{$src, $dst|$dst, $src}",
3145 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3146 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3147} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3148
3149// Move doubleword from xmm register to r/m32
3150//
3151let ExeDomain = SSEPackedInt in {
3152def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3153 "vmovd\t{$src, $dst|$dst, $src}",
3154 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003155 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003156 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003157def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003158 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003159 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003160 [(store (i32 (extractelt (v4i32 VR128X:$src),
3161 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3162 EVEX, EVEX_CD8<32, CD8VT1>;
3163} // ExeDomain = SSEPackedInt
3164
3165// Move quadword from xmm1 register to r/m64
3166//
3167let ExeDomain = SSEPackedInt in {
3168def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3169 "vmovq\t{$src, $dst|$dst, $src}",
3170 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003171 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003172 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003173 Requires<[HasAVX512, In64BitMode]>;
3174
Craig Topperc648c9b2015-12-28 06:11:42 +00003175let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3176def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3177 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003178 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003179 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003180
Craig Topperc648c9b2015-12-28 06:11:42 +00003181def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3182 (ins i64mem:$dst, VR128X:$src),
3183 "vmovq\t{$src, $dst|$dst, $src}",
3184 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3185 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003186 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003187 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3188
3189let hasSideEffects = 0 in
3190def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003191 (ins VR128X:$src),
3192 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3193 EVEX, VEX_W;
3194} // ExeDomain = SSEPackedInt
3195
3196// Move Scalar Single to Double Int
3197//
3198let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3199def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3200 (ins FR32X:$src),
3201 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003202 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003203 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003204def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003205 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003206 "vmovd\t{$src, $dst|$dst, $src}",
3207 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3208 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3209} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3210
3211// Move Quadword Int to Packed Quadword Int
3212//
3213let ExeDomain = SSEPackedInt in {
3214def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3215 (ins i64mem:$src),
3216 "vmovq\t{$src, $dst|$dst, $src}",
3217 [(set VR128X:$dst,
3218 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3219 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3220} // ExeDomain = SSEPackedInt
3221
3222//===----------------------------------------------------------------------===//
3223// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003224//===----------------------------------------------------------------------===//
3225
Craig Topperc7de3a12016-07-29 02:49:08 +00003226multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003227 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003228 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3229 (ins _.RC:$src1, _.FRC:$src2),
3230 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3231 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3232 (scalar_to_vector _.FRC:$src2))))],
3233 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3234 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3235 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3236 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3237 "$dst {${mask}} {z}, $src1, $src2}"),
3238 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3239 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3240 _.ImmAllZerosV)))],
3241 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3242 let Constraints = "$src0 = $dst" in
3243 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3244 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3245 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3246 "$dst {${mask}}, $src1, $src2}"),
3247 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3248 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3249 (_.VT _.RC:$src0))))],
3250 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003251 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003252 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3253 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3254 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3255 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3256 let mayLoad = 1, hasSideEffects = 0 in {
3257 let Constraints = "$src0 = $dst" in
3258 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3259 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3260 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3261 "$dst {${mask}}, $src}"),
3262 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3263 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3264 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3265 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3266 "$dst {${mask}} {z}, $src}"),
3267 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003268 }
Craig Toppere1cac152016-06-07 07:27:54 +00003269 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3270 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3271 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3272 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003273 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003274 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3275 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3276 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3277 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003278}
3279
Asaf Badouh41ecf462015-12-06 13:26:56 +00003280defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3281 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003282
Asaf Badouh41ecf462015-12-06 13:26:56 +00003283defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3284 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003285
Ayman Musa46af8f92016-11-13 14:29:32 +00003286
3287multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3288 PatLeaf ZeroFP, X86VectorVTInfo _> {
3289
3290def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003291 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003292 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3293 (_.EltVT _.FRC:$src1),
3294 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003295 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003296 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3297 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3298 (_.VT _.RC:$src0),
3299 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3300 _.RC)>;
3301
3302def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003303 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003304 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3305 (_.EltVT _.FRC:$src1),
3306 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003307 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003308 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3309 (_.VT _.RC:$src0),
3310 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3311 _.RC)>;
3312
3313}
3314
3315multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3316 dag Mask, RegisterClass MaskRC> {
3317
3318def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003319 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003320 (_.info256.VT (insert_subvector undef,
3321 (_.info128.VT _.info128.RC:$src),
3322 (i64 0))),
3323 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003324 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003325 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003326 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003327
3328}
3329
3330multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3331 dag Mask, RegisterClass MaskRC> {
3332
3333def : Pat<(_.info128.VT (extract_subvector
3334 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003335 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003336 (v16i32 immAllZerosV))))),
3337 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003338 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003339 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3340 addr:$srcAddr)>;
3341
3342def : Pat<(_.info128.VT (extract_subvector
3343 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3344 (_.info512.VT (insert_subvector undef,
3345 (_.info256.VT (insert_subvector undef,
3346 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3347 (i64 0))),
3348 (i64 0))))),
3349 (i64 0))),
3350 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3351 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3352 addr:$srcAddr)>;
3353
3354}
3355
3356defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3357defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3358
3359defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3360 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3361defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3362 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3363defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3364 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3365
3366defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3367 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3368defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3369 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3370defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3371 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3372
Craig Topper74ed0872016-05-18 06:55:59 +00003373def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003374 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003375 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003376
Craig Topper74ed0872016-05-18 06:55:59 +00003377def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003378 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003379 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003380
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003381def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3382 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3383 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3384
Craig Topper99f6b622016-05-01 01:03:56 +00003385let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003386defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003387 (outs VR128X:$dst), (ins VR128X:$src1, FR32X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003388 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3389 XS, EVEX_4V, VEX_LIG;
3390
Craig Topper99f6b622016-05-01 01:03:56 +00003391let hasSideEffects = 0 in
Craig Toppera9818aa2017-02-11 07:01:38 +00003392defm VMOVSDZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
Ayman Musaf77219e2017-02-13 09:55:48 +00003393 (outs VR128X:$dst), (ins VR128X:$src1, FR64X:$src2),
Igor Breger4424aaa2015-11-19 07:58:33 +00003394 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3395 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003396
3397let Predicates = [HasAVX512] in {
3398 let AddedComplexity = 15 in {
3399 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3400 // MOVS{S,D} to the lower bits.
3401 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003402 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003404 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003405 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003406 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003407 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003408 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003409 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003410
3411 // Move low f32 and clear high bits.
3412 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3413 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003414 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003415 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3416 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3417 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003418 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003419 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003420 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3421 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003422 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003423 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3424 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3425 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003426 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003427 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003428
3429 let AddedComplexity = 20 in {
3430 // MOVSSrm zeros the high parts of the register; represent this
3431 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3432 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3433 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3434 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3435 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3436 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3437 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003438 def : Pat<(v4f32 (X86vzload addr:$src)),
3439 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003440
3441 // MOVSDrm zeros the high parts of the register; represent this
3442 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3443 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3444 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3445 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3446 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3447 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3448 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3449 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3450 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3451 def : Pat<(v2f64 (X86vzload addr:$src)),
3452 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3453
3454 // Represent the same patterns above but in the form they appear for
3455 // 256-bit types
3456 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3457 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003458 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003459 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3460 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3461 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003462 def : Pat<(v8f32 (X86vzload addr:$src)),
3463 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003464 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3465 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3466 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003467 def : Pat<(v4f64 (X86vzload addr:$src)),
3468 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003469
3470 // Represent the same patterns above but in the form they appear for
3471 // 512-bit types
3472 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3473 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3474 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3475 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3476 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3477 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003478 def : Pat<(v16f32 (X86vzload addr:$src)),
3479 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003480 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3481 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3482 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003483 def : Pat<(v8f64 (X86vzload addr:$src)),
3484 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003485 }
3486 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3487 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003488 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003489 FR32X:$src)), sub_xmm)>;
3490 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3491 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003492 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003493 FR64X:$src)), sub_xmm)>;
3494 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3495 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003496 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003497
3498 // Move low f64 and clear high bits.
3499 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3500 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003501 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003502 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003503 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3504 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003505 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003506 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003507
3508 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003509 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003510 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003511 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003512 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003513 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003514
3515 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003516 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003517 addr:$dst),
3518 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003519
3520 // Shuffle with VMOVSS
3521 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3522 (VMOVSSZrr (v4i32 VR128X:$src1),
3523 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3524 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3525 (VMOVSSZrr (v4f32 VR128X:$src1),
3526 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3527
3528 // 256-bit variants
3529 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3530 (SUBREG_TO_REG (i32 0),
3531 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3532 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3533 sub_xmm)>;
3534 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3535 (SUBREG_TO_REG (i32 0),
3536 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3537 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3538 sub_xmm)>;
3539
3540 // Shuffle with VMOVSD
3541 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3542 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3543 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3544 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003545
3546 // 256-bit variants
3547 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3548 (SUBREG_TO_REG (i32 0),
3549 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3550 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3551 sub_xmm)>;
3552 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3553 (SUBREG_TO_REG (i32 0),
3554 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3555 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3556 sub_xmm)>;
3557
3558 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3559 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3560 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3561 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3562 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3563 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3564 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3565 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3566}
3567
3568let AddedComplexity = 15 in
3569def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3570 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003571 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003572 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003573 (v2i64 VR128X:$src))))],
3574 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3575
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003576let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003577 let AddedComplexity = 15 in {
3578 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3579 (VMOVDI2PDIZrr GR32:$src)>;
3580
3581 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3582 (VMOV64toPQIZrr GR64:$src)>;
3583
3584 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3585 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3586 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003587
3588 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3589 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3590 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003591 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003592 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3593 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003594 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3595 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003596 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3597 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003598 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3599 (VMOVDI2PDIZrm addr:$src)>;
3600 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3601 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003602 def : Pat<(v4i32 (X86vzload addr:$src)),
3603 (VMOVDI2PDIZrm addr:$src)>;
3604 def : Pat<(v8i32 (X86vzload addr:$src)),
3605 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003606 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003607 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003608 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003609 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003610 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003611 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003612 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003613 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003614 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003615
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003616 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3617 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3618 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3619 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003620 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3621 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3622 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3623
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003624 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003625 def : Pat<(v16i32 (X86vzload addr:$src)),
3626 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003627 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003628 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003629}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003630//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003631// AVX-512 - Non-temporals
3632//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003633let SchedRW = [WriteLoad] in {
3634 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3635 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3636 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3637 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3638 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003639
Craig Topper2f90c1f2016-06-07 07:27:57 +00003640 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003641 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003642 (ins i256mem:$src),
3643 "vmovntdqa\t{$src, $dst|$dst, $src}",
3644 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3645 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3646 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003647
Robert Khasanoved882972014-08-13 10:46:00 +00003648 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003649 (ins i128mem:$src),
3650 "vmovntdqa\t{$src, $dst|$dst, $src}",
3651 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3652 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3653 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003654 }
Adam Nemetefd07852014-06-18 16:51:10 +00003655}
3656
Igor Bregerd3341f52016-01-20 13:11:47 +00003657multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3658 PatFrag st_frag = alignednontemporalstore,
3659 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003660 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003661 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003662 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003663 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3664 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003665}
3666
Igor Bregerd3341f52016-01-20 13:11:47 +00003667multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3668 AVX512VLVectorVTInfo VTInfo> {
3669 let Predicates = [HasAVX512] in
3670 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003671
Igor Bregerd3341f52016-01-20 13:11:47 +00003672 let Predicates = [HasAVX512, HasVLX] in {
3673 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3674 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003675 }
3676}
3677
Igor Bregerd3341f52016-01-20 13:11:47 +00003678defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3679defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3680defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003681
Craig Topper707c89c2016-05-08 23:43:17 +00003682let Predicates = [HasAVX512], AddedComplexity = 400 in {
3683 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3684 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3685 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3686 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3687 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3688 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003689
3690 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3691 (VMOVNTDQAZrm addr:$src)>;
3692 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3693 (VMOVNTDQAZrm addr:$src)>;
3694 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3695 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003696 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003697 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003698 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003699 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003700 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003701 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003702}
3703
Craig Topperc41320d2016-05-08 23:08:45 +00003704let Predicates = [HasVLX], AddedComplexity = 400 in {
3705 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3706 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3707 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3708 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3709 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3710 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3711
Simon Pilgrim9a896232016-06-07 13:34:24 +00003712 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3713 (VMOVNTDQAZ256rm addr:$src)>;
3714 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3715 (VMOVNTDQAZ256rm addr:$src)>;
3716 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3717 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003718 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003719 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003720 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003721 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003722 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003723 (VMOVNTDQAZ256rm addr:$src)>;
3724
Craig Topperc41320d2016-05-08 23:08:45 +00003725 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3726 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3727 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3728 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3729 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3730 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003731
3732 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3733 (VMOVNTDQAZ128rm addr:$src)>;
3734 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3735 (VMOVNTDQAZ128rm addr:$src)>;
3736 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3737 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003738 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003739 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003740 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003741 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003742 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003743 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003744}
3745
Adam Nemet7f62b232014-06-10 16:39:53 +00003746//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003747// AVX-512 - Integer arithmetic
3748//
3749multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003750 X86VectorVTInfo _, OpndItins itins,
3751 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003752 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003753 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003754 "$src2, $src1", "$src1, $src2",
3755 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003756 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003757 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003758
Craig Toppere1cac152016-06-07 07:27:54 +00003759 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3760 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3761 "$src2, $src1", "$src1, $src2",
3762 (_.VT (OpNode _.RC:$src1,
3763 (bitconvert (_.LdFrag addr:$src2)))),
3764 itins.rm>,
3765 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003766}
3767
3768multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3769 X86VectorVTInfo _, OpndItins itins,
3770 bit IsCommutable = 0> :
3771 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003772 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3773 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3774 "${src2}"##_.BroadcastStr##", $src1",
3775 "$src1, ${src2}"##_.BroadcastStr,
3776 (_.VT (OpNode _.RC:$src1,
3777 (X86VBroadcast
3778 (_.ScalarLdFrag addr:$src2)))),
3779 itins.rm>,
3780 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003781}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003782
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003783multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3784 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3785 Predicate prd, bit IsCommutable = 0> {
3786 let Predicates = [prd] in
3787 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3788 IsCommutable>, EVEX_V512;
3789
3790 let Predicates = [prd, HasVLX] in {
3791 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3792 IsCommutable>, EVEX_V256;
3793 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3794 IsCommutable>, EVEX_V128;
3795 }
3796}
3797
Robert Khasanov545d1b72014-10-14 14:36:19 +00003798multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3799 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3800 Predicate prd, bit IsCommutable = 0> {
3801 let Predicates = [prd] in
3802 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3803 IsCommutable>, EVEX_V512;
3804
3805 let Predicates = [prd, HasVLX] in {
3806 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3807 IsCommutable>, EVEX_V256;
3808 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3809 IsCommutable>, EVEX_V128;
3810 }
3811}
3812
3813multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3814 OpndItins itins, Predicate prd,
3815 bit IsCommutable = 0> {
3816 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3817 itins, prd, IsCommutable>,
3818 VEX_W, EVEX_CD8<64, CD8VF>;
3819}
3820
3821multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3822 OpndItins itins, Predicate prd,
3823 bit IsCommutable = 0> {
3824 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3825 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3826}
3827
3828multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3829 OpndItins itins, Predicate prd,
3830 bit IsCommutable = 0> {
3831 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3832 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3833}
3834
3835multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3836 OpndItins itins, Predicate prd,
3837 bit IsCommutable = 0> {
3838 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3839 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3840}
3841
3842multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3843 SDNode OpNode, OpndItins itins, Predicate prd,
3844 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003845 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003846 IsCommutable>;
3847
Igor Bregerf2460112015-07-26 14:41:44 +00003848 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003849 IsCommutable>;
3850}
3851
3852multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3853 SDNode OpNode, OpndItins itins, Predicate prd,
3854 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003855 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003856 IsCommutable>;
3857
Igor Bregerf2460112015-07-26 14:41:44 +00003858 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003859 IsCommutable>;
3860}
3861
3862multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3863 bits<8> opc_d, bits<8> opc_q,
3864 string OpcodeStr, SDNode OpNode,
3865 OpndItins itins, bit IsCommutable = 0> {
3866 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3867 itins, HasAVX512, IsCommutable>,
3868 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3869 itins, HasBWI, IsCommutable>;
3870}
3871
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003872multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003873 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003874 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3875 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003876 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003877 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003878 "$src2, $src1","$src1, $src2",
3879 (_Dst.VT (OpNode
3880 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003881 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003882 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003883 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003884 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3885 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3886 "$src2, $src1", "$src1, $src2",
3887 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3888 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003889 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003890 AVX512BIBase, EVEX_4V;
3891
3892 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003893 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003894 OpcodeStr,
3895 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003896 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003897 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3898 (_Brdct.VT (X86VBroadcast
3899 (_Brdct.ScalarLdFrag addr:$src2)))))),
3900 itins.rm>,
3901 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003902}
3903
Robert Khasanov545d1b72014-10-14 14:36:19 +00003904defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3905 SSE_INTALU_ITINS_P, 1>;
3906defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3907 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003908defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3909 SSE_INTALU_ITINS_P, HasBWI, 1>;
3910defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3911 SSE_INTALU_ITINS_P, HasBWI, 0>;
3912defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003913 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003914defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003915 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003916defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003917 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003918defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003919 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003920defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003921 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003922defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003923 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003924defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003925 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003926defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003927 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003928defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003929 SSE_INTALU_ITINS_P, HasBWI, 1>;
3930
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003931multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003932 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3933 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3934 let Predicates = [prd] in
3935 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3936 _SrcVTInfo.info512, _DstVTInfo.info512,
3937 v8i64_info, IsCommutable>,
3938 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3939 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003940 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003941 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003942 v4i64x_info, IsCommutable>,
3943 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003944 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003945 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003946 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003947 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3948 }
Michael Liao66233b72015-08-06 09:06:20 +00003949}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003950
3951defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003952 avx512vl_i32_info, avx512vl_i64_info,
3953 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003954defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003955 avx512vl_i32_info, avx512vl_i64_info,
3956 X86pmuludq, HasAVX512, 1>;
3957defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3958 avx512vl_i8_info, avx512vl_i8_info,
3959 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003960
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003961multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3962 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003963 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3964 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3965 OpcodeStr,
3966 "${src2}"##_Src.BroadcastStr##", $src1",
3967 "$src1, ${src2}"##_Src.BroadcastStr,
3968 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3969 (_Src.VT (X86VBroadcast
3970 (_Src.ScalarLdFrag addr:$src2))))))>,
3971 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003972}
3973
Michael Liao66233b72015-08-06 09:06:20 +00003974multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3975 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003976 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003977 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003978 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003979 "$src2, $src1","$src1, $src2",
3980 (_Dst.VT (OpNode
3981 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003982 (_Src.VT _Src.RC:$src2))),
3983 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003984 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003985 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3986 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3987 "$src2, $src1", "$src1, $src2",
3988 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3989 (bitconvert (_Src.LdFrag addr:$src2))))>,
3990 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003991}
3992
3993multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3994 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003995 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003996 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3997 v32i16_info>,
3998 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3999 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004000 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004001 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4002 v16i16x_info>,
4003 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4004 v16i16x_info>, EVEX_V256;
4005 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4006 v8i16x_info>,
4007 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4008 v8i16x_info>, EVEX_V128;
4009 }
4010}
4011multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4012 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004013 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004014 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4015 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004016 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004017 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4018 v32i8x_info>, EVEX_V256;
4019 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4020 v16i8x_info>, EVEX_V128;
4021 }
4022}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004023
4024multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4025 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004026 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004027 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004028 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004029 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004030 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004031 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004032 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004033 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004034 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004035 }
4036}
4037
Craig Topperb6da6542016-05-01 17:38:32 +00004038defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4039defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4040defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4041defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004042
Craig Topper5acb5a12016-05-01 06:24:57 +00004043defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4044 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4045defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004046 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004047
Igor Bregerf2460112015-07-26 14:41:44 +00004048defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004049 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004050defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004051 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004052defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004053 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004054
Igor Bregerf2460112015-07-26 14:41:44 +00004055defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004056 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004057defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004058 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004059defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004060 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004061
Igor Bregerf2460112015-07-26 14:41:44 +00004062defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004063 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004064defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004065 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004066defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004067 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004068
Igor Bregerf2460112015-07-26 14:41:44 +00004069defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004070 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004071defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004072 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004073defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004074 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004075
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004076// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4077let Predicates = [HasDQI, NoVLX] in {
4078 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4079 (EXTRACT_SUBREG
4080 (VPMULLQZrr
4081 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4082 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4083 sub_ymm)>;
4084
4085 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4086 (EXTRACT_SUBREG
4087 (VPMULLQZrr
4088 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4089 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4090 sub_xmm)>;
4091}
4092
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004093//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004094// AVX-512 Logical Instructions
4095//===----------------------------------------------------------------------===//
4096
Craig Topperabe80cc2016-08-28 06:06:28 +00004097multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004098 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004099 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4100 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4101 "$src2, $src1", "$src1, $src2",
4102 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4103 (bitconvert (_.VT _.RC:$src2)))),
4104 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4105 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004106 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004107 AVX512BIBase, EVEX_4V;
4108
4109 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4110 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4111 "$src2, $src1", "$src1, $src2",
4112 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4113 (bitconvert (_.LdFrag addr:$src2)))),
4114 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4115 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004116 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004117 AVX512BIBase, EVEX_4V;
4118}
4119
4120multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004121 X86VectorVTInfo _, bit IsCommutable = 0> :
4122 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004123 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4124 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4125 "${src2}"##_.BroadcastStr##", $src1",
4126 "$src1, ${src2}"##_.BroadcastStr,
4127 (_.i64VT (OpNode _.RC:$src1,
4128 (bitconvert
4129 (_.VT (X86VBroadcast
4130 (_.ScalarLdFrag addr:$src2)))))),
4131 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4132 (bitconvert
4133 (_.VT (X86VBroadcast
4134 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004135 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004136 AVX512BIBase, EVEX_4V, EVEX_B;
4137}
4138
4139multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004140 AVX512VLVectorVTInfo VTInfo,
4141 bit IsCommutable = 0> {
4142 let Predicates = [HasAVX512] in
4143 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004144 IsCommutable>, EVEX_V512;
4145
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004146 let Predicates = [HasAVX512, HasVLX] in {
4147 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004148 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004149 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004150 IsCommutable>, EVEX_V128;
4151 }
4152}
4153
4154multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004155 bit IsCommutable = 0> {
4156 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004157 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004158}
4159
4160multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004161 bit IsCommutable = 0> {
4162 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004163 IsCommutable>,
4164 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004165}
4166
4167multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004168 SDNode OpNode, bit IsCommutable = 0> {
4169 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4170 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004171}
4172
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004173defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4174defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4175defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4176defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004177
4178//===----------------------------------------------------------------------===//
4179// AVX-512 FP arithmetic
4180//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004181multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4182 SDNode OpNode, SDNode VecNode, OpndItins itins,
4183 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004184 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004185 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4186 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4187 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004188 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4189 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004190 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004191
4192 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004193 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004194 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004195 (_.VT (VecNode _.RC:$src1,
4196 _.ScalarIntMemCPat:$src2,
4197 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004198 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004199 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004200 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004201 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004202 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4203 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004204 itins.rr> {
4205 let isCommutable = IsCommutable;
4206 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004207 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004208 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004209 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4210 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004211 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004212 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004213 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004214}
4215
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004216multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004217 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004218 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004219 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4220 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4221 "$rc, $src2, $src1", "$src1, $src2, $rc",
4222 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004223 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004224 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004225}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004226multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004227 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4228 OpndItins itins, bit IsCommutable> {
4229 let ExeDomain = _.ExeDomain in {
4230 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4231 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4232 "$src2, $src1", "$src1, $src2",
4233 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4234 itins.rr>;
4235
4236 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4237 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4238 "$src2, $src1", "$src1, $src2",
4239 (_.VT (VecNode _.RC:$src1,
4240 _.ScalarIntMemCPat:$src2)),
4241 itins.rm>;
4242
4243 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4244 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4245 (ins _.FRC:$src1, _.FRC:$src2),
4246 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4247 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4248 itins.rr> {
4249 let isCommutable = IsCommutable;
4250 }
4251 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4252 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4253 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4254 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4255 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4256 }
4257
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004258 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4259 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004260 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004261 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004262 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004263 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004264}
4265
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004266multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4267 SDNode VecNode,
4268 SizeItins itins, bit IsCommutable> {
4269 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4270 itins.s, IsCommutable>,
4271 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4272 itins.s, IsCommutable>,
4273 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4274 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4275 itins.d, IsCommutable>,
4276 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4277 itins.d, IsCommutable>,
4278 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4279}
4280
4281multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004282 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004283 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004284 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4285 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004286 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004287 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4288 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004289 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4290}
Craig Topper8783bbb2017-02-24 07:21:10 +00004291defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4292defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4293defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4294defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4295defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004296 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004297defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004298 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004299
4300// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4301// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4302multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4303 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004304 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004305 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4306 (ins _.FRC:$src1, _.FRC:$src2),
4307 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4308 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004309 itins.rr> {
4310 let isCommutable = 1;
4311 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004312 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4313 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4314 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4315 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4316 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4317 }
4318}
4319defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4320 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4321 EVEX_CD8<32, CD8VT1>;
4322
4323defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4324 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4325 EVEX_CD8<64, CD8VT1>;
4326
4327defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4328 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4329 EVEX_CD8<32, CD8VT1>;
4330
4331defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4332 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4333 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004334
Craig Topper375aa902016-12-19 00:42:28 +00004335multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004336 X86VectorVTInfo _, OpndItins itins,
4337 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004338 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004339 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4340 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4341 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004342 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4343 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004344 let mayLoad = 1 in {
4345 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4346 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4347 "$src2, $src1", "$src1, $src2",
4348 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4349 EVEX_4V;
4350 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4351 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4352 "${src2}"##_.BroadcastStr##", $src1",
4353 "$src1, ${src2}"##_.BroadcastStr,
4354 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4355 (_.ScalarLdFrag addr:$src2)))),
4356 itins.rm>, EVEX_4V, EVEX_B;
4357 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004358 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004359}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004360
Craig Topper375aa902016-12-19 00:42:28 +00004361multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004362 X86VectorVTInfo _> {
4363 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004364 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4365 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4366 "$rc, $src2, $src1", "$src1, $src2, $rc",
4367 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4368 EVEX_4V, EVEX_B, EVEX_RC;
4369}
4370
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004371
Craig Topper375aa902016-12-19 00:42:28 +00004372multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004373 X86VectorVTInfo _> {
4374 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004375 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4376 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4377 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4378 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4379 EVEX_4V, EVEX_B;
4380}
4381
Craig Topper375aa902016-12-19 00:42:28 +00004382multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004383 Predicate prd, SizeItins itins,
4384 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004385 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004386 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004387 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004388 EVEX_CD8<32, CD8VF>;
4389 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004390 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004391 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004392 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004393
Robert Khasanov595e5982014-10-29 15:43:02 +00004394 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004395 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004396 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004397 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004398 EVEX_CD8<32, CD8VF>;
4399 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004400 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004401 EVEX_CD8<32, CD8VF>;
4402 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004403 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004404 EVEX_CD8<64, CD8VF>;
4405 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004406 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004407 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004408 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004409}
4410
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004411multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004412 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004413 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004414 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004415 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4416}
4417
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004418multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004419 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004420 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004421 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004422 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4423}
4424
Craig Topper9433f972016-08-02 06:16:53 +00004425defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4426 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004427 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004428defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4429 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004430 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004431defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004432 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004433defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004434 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004435defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4436 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004437 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004438defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4439 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004440 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004441let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004442 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4443 SSE_ALU_ITINS_P, 1>;
4444 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4445 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004446}
Craig Topper375aa902016-12-19 00:42:28 +00004447defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004448 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004449defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004450 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004451defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004452 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004453defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004454 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004455
Craig Topper8f6827c2016-08-31 05:37:52 +00004456// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004457multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4458 X86VectorVTInfo _, Predicate prd> {
4459let Predicates = [prd] in {
4460 // Masked register-register logical operations.
4461 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4462 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4463 _.RC:$src0)),
4464 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4465 _.RC:$src1, _.RC:$src2)>;
4466 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4467 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4468 _.ImmAllZerosV)),
4469 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4470 _.RC:$src2)>;
4471 // Masked register-memory logical operations.
4472 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4473 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4474 (load addr:$src2)))),
4475 _.RC:$src0)),
4476 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4477 _.RC:$src1, addr:$src2)>;
4478 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4479 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4480 _.ImmAllZerosV)),
4481 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4482 addr:$src2)>;
4483 // Register-broadcast logical operations.
4484 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4485 (bitconvert (_.VT (X86VBroadcast
4486 (_.ScalarLdFrag addr:$src2)))))),
4487 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4488 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4489 (bitconvert
4490 (_.i64VT (OpNode _.RC:$src1,
4491 (bitconvert (_.VT
4492 (X86VBroadcast
4493 (_.ScalarLdFrag addr:$src2))))))),
4494 _.RC:$src0)),
4495 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4496 _.RC:$src1, addr:$src2)>;
4497 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4498 (bitconvert
4499 (_.i64VT (OpNode _.RC:$src1,
4500 (bitconvert (_.VT
4501 (X86VBroadcast
4502 (_.ScalarLdFrag addr:$src2))))))),
4503 _.ImmAllZerosV)),
4504 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4505 _.RC:$src1, addr:$src2)>;
4506}
Craig Topper8f6827c2016-08-31 05:37:52 +00004507}
4508
Craig Topper45d65032016-09-02 05:29:13 +00004509multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4510 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4511 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4512 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4513 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4514 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4515 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004516}
4517
Craig Topper45d65032016-09-02 05:29:13 +00004518defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4519defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4520defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4521defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4522
Craig Topper2baef8f2016-12-18 04:17:00 +00004523let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004524 // Use packed logical operations for scalar ops.
4525 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4526 (COPY_TO_REGCLASS (VANDPDZ128rr
4527 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4528 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4529 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4530 (COPY_TO_REGCLASS (VORPDZ128rr
4531 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4532 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4533 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4534 (COPY_TO_REGCLASS (VXORPDZ128rr
4535 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4536 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4537 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4538 (COPY_TO_REGCLASS (VANDNPDZ128rr
4539 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4540 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4541
4542 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4543 (COPY_TO_REGCLASS (VANDPSZ128rr
4544 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4545 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4546 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4547 (COPY_TO_REGCLASS (VORPSZ128rr
4548 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4549 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4550 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4551 (COPY_TO_REGCLASS (VXORPSZ128rr
4552 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4553 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4554 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4555 (COPY_TO_REGCLASS (VANDNPSZ128rr
4556 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4557 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4558}
4559
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004560multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4561 X86VectorVTInfo _> {
4562 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4563 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4564 "$src2, $src1", "$src1, $src2",
4565 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004566 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4567 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4568 "$src2, $src1", "$src1, $src2",
4569 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4570 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4571 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4572 "${src2}"##_.BroadcastStr##", $src1",
4573 "$src1, ${src2}"##_.BroadcastStr,
4574 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4575 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4576 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004577}
4578
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004579multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4580 X86VectorVTInfo _> {
4581 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4582 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4583 "$src2, $src1", "$src1, $src2",
4584 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004585 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4586 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4587 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004588 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004589 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4590 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004591}
4592
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004593multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004594 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004595 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4596 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004597 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004598 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4599 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004600 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4601 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004602 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004603 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4604 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004605 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4606
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004607 // Define only if AVX512VL feature is present.
4608 let Predicates = [HasVLX] in {
4609 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4610 EVEX_V128, EVEX_CD8<32, CD8VF>;
4611 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4612 EVEX_V256, EVEX_CD8<32, CD8VF>;
4613 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4614 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4615 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4616 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4617 }
4618}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004619defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004620
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004621//===----------------------------------------------------------------------===//
4622// AVX-512 VPTESTM instructions
4623//===----------------------------------------------------------------------===//
4624
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004625multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4626 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004627 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004628 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4629 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4630 "$src2, $src1", "$src1, $src2",
4631 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4632 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004633 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4634 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4635 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004636 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004637 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4638 EVEX_4V,
4639 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004640}
4641
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004642multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4643 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004644 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4645 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4646 "${src2}"##_.BroadcastStr##", $src1",
4647 "$src1, ${src2}"##_.BroadcastStr,
4648 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4649 (_.ScalarLdFrag addr:$src2))))>,
4650 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004651}
Igor Bregerfca0a342016-01-28 13:19:25 +00004652
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004653// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004654multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4655 X86VectorVTInfo _, string Suffix> {
4656 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4657 (_.KVT (COPY_TO_REGCLASS
4658 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004659 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004660 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004661 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004662 _.RC:$src2, _.SubRegIdx)),
4663 _.KRC))>;
4664}
4665
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004666multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004667 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004668 let Predicates = [HasAVX512] in
4669 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4670 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4671
4672 let Predicates = [HasAVX512, HasVLX] in {
4673 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4674 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4675 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4676 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4677 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004678 let Predicates = [HasAVX512, NoVLX] in {
4679 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4680 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004681 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004682}
4683
4684multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4685 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004686 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004687 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004688 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004689}
4690
4691multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4692 SDNode OpNode> {
4693 let Predicates = [HasBWI] in {
4694 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4695 EVEX_V512, VEX_W;
4696 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4697 EVEX_V512;
4698 }
4699 let Predicates = [HasVLX, HasBWI] in {
4700
4701 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4702 EVEX_V256, VEX_W;
4703 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4704 EVEX_V128, VEX_W;
4705 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4706 EVEX_V256;
4707 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4708 EVEX_V128;
4709 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004710
Igor Bregerfca0a342016-01-28 13:19:25 +00004711 let Predicates = [HasAVX512, NoVLX] in {
4712 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4713 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4714 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4715 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004716 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004717
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004718}
4719
4720multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4721 SDNode OpNode> :
4722 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4723 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4724
4725defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4726defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004727
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004728
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004729//===----------------------------------------------------------------------===//
4730// AVX-512 Shift instructions
4731//===----------------------------------------------------------------------===//
4732multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004733 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004734 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004735 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004736 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004737 "$src2, $src1", "$src1, $src2",
4738 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004739 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004740 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004741 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004742 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004743 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4744 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004745 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004746 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004747}
4748
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004749multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4750 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004751 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004752 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4753 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4754 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4755 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004756 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004757}
4758
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004759multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004760 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004761 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004762 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004763 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4764 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4765 "$src2, $src1", "$src1, $src2",
4766 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004767 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004768 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4769 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4770 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004771 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004772 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004773 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004774 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004775}
4776
Cameron McInally5fb084e2014-12-11 17:13:05 +00004777multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004778 ValueType SrcVT, PatFrag bc_frag,
4779 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4780 let Predicates = [prd] in
4781 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4782 VTInfo.info512>, EVEX_V512,
4783 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4784 let Predicates = [prd, HasVLX] in {
4785 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4786 VTInfo.info256>, EVEX_V256,
4787 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4788 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4789 VTInfo.info128>, EVEX_V128,
4790 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4791 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004792}
4793
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004794multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4795 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004796 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004797 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004798 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004799 avx512vl_i64_info, HasAVX512>, VEX_W;
4800 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4801 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004802}
4803
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004804multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4805 string OpcodeStr, SDNode OpNode,
4806 AVX512VLVectorVTInfo VTInfo> {
4807 let Predicates = [HasAVX512] in
4808 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4809 VTInfo.info512>,
4810 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4811 VTInfo.info512>, EVEX_V512;
4812 let Predicates = [HasAVX512, HasVLX] in {
4813 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4814 VTInfo.info256>,
4815 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4816 VTInfo.info256>, EVEX_V256;
4817 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4818 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004819 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004820 VTInfo.info128>, EVEX_V128;
4821 }
4822}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004823
Michael Liao66233b72015-08-06 09:06:20 +00004824multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004825 Format ImmFormR, Format ImmFormM,
4826 string OpcodeStr, SDNode OpNode> {
4827 let Predicates = [HasBWI] in
4828 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4829 v32i16_info>, EVEX_V512;
4830 let Predicates = [HasVLX, HasBWI] in {
4831 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4832 v16i16x_info>, EVEX_V256;
4833 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4834 v8i16x_info>, EVEX_V128;
4835 }
4836}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004837
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004838multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4839 Format ImmFormR, Format ImmFormM,
4840 string OpcodeStr, SDNode OpNode> {
4841 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4842 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4843 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4844 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4845}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004846
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004847defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004848 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004849
4850defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004851 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004852
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004853defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004854 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004855
Michael Zuckerman298a6802016-01-13 12:39:33 +00004856defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004857defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004858
4859defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4860defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4861defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004862
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00004863// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
4864let Predicates = [HasAVX512, NoVLX] in {
4865 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
4866 (EXTRACT_SUBREG (v8i64
4867 (VPSRAQZrr
4868 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4869 VR128X:$src2)), sub_ymm)>;
4870
4871 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4872 (EXTRACT_SUBREG (v8i64
4873 (VPSRAQZrr
4874 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4875 VR128X:$src2)), sub_xmm)>;
4876
4877 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
4878 (EXTRACT_SUBREG (v8i64
4879 (VPSRAQZri
4880 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4881 imm:$src2)), sub_ymm)>;
4882
4883 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
4884 (EXTRACT_SUBREG (v8i64
4885 (VPSRAQZri
4886 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4887 imm:$src2)), sub_xmm)>;
4888}
4889
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004890//===-------------------------------------------------------------------===//
4891// Variable Bit Shifts
4892//===-------------------------------------------------------------------===//
4893multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004894 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004895 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004896 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4897 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4898 "$src2, $src1", "$src1, $src2",
4899 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004900 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004901 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4902 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4903 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004904 (_.VT (OpNode _.RC:$src1,
4905 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004906 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004907 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004908 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004909}
4910
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004911multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4912 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004913 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004914 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4915 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4916 "${src2}"##_.BroadcastStr##", $src1",
4917 "$src1, ${src2}"##_.BroadcastStr,
4918 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4919 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004920 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004921 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4922}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004923
Cameron McInally5fb084e2014-12-11 17:13:05 +00004924multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4925 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004926 let Predicates = [HasAVX512] in
4927 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4928 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4929
4930 let Predicates = [HasAVX512, HasVLX] in {
4931 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4932 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4933 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4934 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4935 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004936}
4937
4938multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4939 SDNode OpNode> {
4940 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004941 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004942 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004943 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004944}
4945
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004946// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004947multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4948 SDNode OpNode, list<Predicate> p> {
4949 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004950 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004951 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004952 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004953 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004954 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4955 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4956 sub_ymm)>;
4957
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004958 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004959 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004960 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004961 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004962 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4963 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4964 sub_xmm)>;
4965 }
4966}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004967multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4968 SDNode OpNode> {
4969 let Predicates = [HasBWI] in
4970 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4971 EVEX_V512, VEX_W;
4972 let Predicates = [HasVLX, HasBWI] in {
4973
4974 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4975 EVEX_V256, VEX_W;
4976 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4977 EVEX_V128, VEX_W;
4978 }
4979}
4980
4981defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004982 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004983
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004984defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004985 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004986
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004987defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004988 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
4989
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004990defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4991defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004992
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004993defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
4994defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
4995defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
4996defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
4997
Craig Topper05629d02016-07-24 07:32:45 +00004998// Special handing for handling VPSRAV intrinsics.
4999multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5000 list<Predicate> p> {
5001 let Predicates = p in {
5002 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5003 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5004 _.RC:$src2)>;
5005 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5006 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5007 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005008 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5009 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5010 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5011 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5012 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5013 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5014 _.RC:$src0)),
5015 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5016 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005017 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5018 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5019 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5020 _.RC:$src1, _.RC:$src2)>;
5021 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5022 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5023 _.ImmAllZerosV)),
5024 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5025 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005026 }
5027}
5028
5029multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5030 list<Predicate> p> :
5031 avx512_var_shift_int_lowering<InstrStr, _, p> {
5032 let Predicates = p in {
5033 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5034 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5035 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5036 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005037 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5038 (X86vsrav _.RC:$src1,
5039 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5040 _.RC:$src0)),
5041 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5042 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005043 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5044 (X86vsrav _.RC:$src1,
5045 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5046 _.ImmAllZerosV)),
5047 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5048 _.RC:$src1, addr:$src2)>;
5049 }
5050}
5051
5052defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5053defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5054defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5055defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5056defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5057defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5058defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5059defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5060defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5061
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005062//===-------------------------------------------------------------------===//
5063// 1-src variable permutation VPERMW/D/Q
5064//===-------------------------------------------------------------------===//
5065multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5066 AVX512VLVectorVTInfo _> {
5067 let Predicates = [HasAVX512] in
5068 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5069 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5070
5071 let Predicates = [HasAVX512, HasVLX] in
5072 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5073 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5074}
5075
5076multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5077 string OpcodeStr, SDNode OpNode,
5078 AVX512VLVectorVTInfo VTInfo> {
5079 let Predicates = [HasAVX512] in
5080 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5081 VTInfo.info512>,
5082 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5083 VTInfo.info512>, EVEX_V512;
5084 let Predicates = [HasAVX512, HasVLX] in
5085 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5086 VTInfo.info256>,
5087 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5088 VTInfo.info256>, EVEX_V256;
5089}
5090
Michael Zuckermand9cac592016-01-19 17:07:43 +00005091multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5092 Predicate prd, SDNode OpNode,
5093 AVX512VLVectorVTInfo _> {
5094 let Predicates = [prd] in
5095 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5096 EVEX_V512 ;
5097 let Predicates = [HasVLX, prd] in {
5098 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5099 EVEX_V256 ;
5100 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5101 EVEX_V128 ;
5102 }
5103}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005104
Michael Zuckermand9cac592016-01-19 17:07:43 +00005105defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5106 avx512vl_i16_info>, VEX_W;
5107defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5108 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005109
5110defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5111 avx512vl_i32_info>;
5112defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5113 avx512vl_i64_info>, VEX_W;
5114defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5115 avx512vl_f32_info>;
5116defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5117 avx512vl_f64_info>, VEX_W;
5118
5119defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5120 X86VPermi, avx512vl_i64_info>,
5121 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5122defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5123 X86VPermi, avx512vl_f64_info>,
5124 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005125//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005126// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005127//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005128
Igor Breger78741a12015-10-04 07:20:41 +00005129multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5130 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5131 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5132 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5133 "$src2, $src1", "$src1, $src2",
5134 (_.VT (OpNode _.RC:$src1,
5135 (Ctrl.VT Ctrl.RC:$src2)))>,
5136 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005137 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5138 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5139 "$src2, $src1", "$src1, $src2",
5140 (_.VT (OpNode
5141 _.RC:$src1,
5142 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5143 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5144 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5145 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5146 "${src2}"##_.BroadcastStr##", $src1",
5147 "$src1, ${src2}"##_.BroadcastStr,
5148 (_.VT (OpNode
5149 _.RC:$src1,
5150 (Ctrl.VT (X86VBroadcast
5151 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5152 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005153}
5154
5155multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5156 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5157 let Predicates = [HasAVX512] in {
5158 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5159 Ctrl.info512>, EVEX_V512;
5160 }
5161 let Predicates = [HasAVX512, HasVLX] in {
5162 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5163 Ctrl.info128>, EVEX_V128;
5164 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5165 Ctrl.info256>, EVEX_V256;
5166 }
5167}
5168
5169multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5170 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5171
5172 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5173 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5174 X86VPermilpi, _>,
5175 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005176}
5177
Craig Topper05948fb2016-08-02 05:11:15 +00005178let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005179defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5180 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005181let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005182defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5183 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005184//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005185// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5186//===----------------------------------------------------------------------===//
5187
5188defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005189 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005190 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5191defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005192 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005193defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005194 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005195
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005196multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5197 let Predicates = [HasBWI] in
5198 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5199
5200 let Predicates = [HasVLX, HasBWI] in {
5201 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5202 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5203 }
5204}
5205
5206defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5207
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005208//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005209// Move Low to High and High to Low packed FP Instructions
5210//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005211def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5212 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005213 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005214 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5215 IIC_SSE_MOV_LH>, EVEX_4V;
5216def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5217 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005218 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005219 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5220 IIC_SSE_MOV_LH>, EVEX_4V;
5221
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005222let Predicates = [HasAVX512] in {
5223 // MOVLHPS patterns
5224 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5225 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5226 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5227 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005228
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005229 // MOVHLPS patterns
5230 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5231 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5232}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005233
5234//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005235// VMOVHPS/PD VMOVLPS Instructions
5236// All patterns was taken from SSS implementation.
5237//===----------------------------------------------------------------------===//
5238multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5239 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005240 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5241 (ins _.RC:$src1, f64mem:$src2),
5242 !strconcat(OpcodeStr,
5243 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5244 [(set _.RC:$dst,
5245 (OpNode _.RC:$src1,
5246 (_.VT (bitconvert
5247 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5248 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005249}
5250
5251defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5252 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5253defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5254 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5255defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5256 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5257defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5258 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5259
5260let Predicates = [HasAVX512] in {
5261 // VMOVHPS patterns
5262 def : Pat<(X86Movlhps VR128X:$src1,
5263 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5264 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5265 def : Pat<(X86Movlhps VR128X:$src1,
5266 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5267 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5268 // VMOVHPD patterns
5269 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5270 (scalar_to_vector (loadf64 addr:$src2)))),
5271 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5272 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5273 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5274 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5275 // VMOVLPS patterns
5276 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5277 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5278 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5279 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5280 // VMOVLPD patterns
5281 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5282 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5283 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5284 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5285 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5286 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5287 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5288}
5289
Igor Bregerb6b27af2015-11-10 07:09:07 +00005290def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5291 (ins f64mem:$dst, VR128X:$src),
5292 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005293 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005294 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5295 (bc_v2f64 (v4f32 VR128X:$src))),
5296 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5297 EVEX, EVEX_CD8<32, CD8VT2>;
5298def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5299 (ins f64mem:$dst, VR128X:$src),
5300 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005301 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005302 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5303 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5304 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5305def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5306 (ins f64mem:$dst, VR128X:$src),
5307 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005308 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005309 (iPTR 0))), addr:$dst)],
5310 IIC_SSE_MOV_LH>,
5311 EVEX, EVEX_CD8<32, CD8VT2>;
5312def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5313 (ins f64mem:$dst, VR128X:$src),
5314 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005315 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005316 (iPTR 0))), addr:$dst)],
5317 IIC_SSE_MOV_LH>,
5318 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005319
Igor Bregerb6b27af2015-11-10 07:09:07 +00005320let Predicates = [HasAVX512] in {
5321 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005322 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005323 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5324 (iPTR 0))), addr:$dst),
5325 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5326 // VMOVLPS patterns
5327 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5328 addr:$src1),
5329 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5330 def : Pat<(store (v4i32 (X86Movlps
5331 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5332 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5333 // VMOVLPD patterns
5334 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5335 addr:$src1),
5336 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5337 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5338 addr:$src1),
5339 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5340}
5341//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005342// FMA - Fused Multiply Operations
5343//
Adam Nemet26371ce2014-10-24 00:02:55 +00005344
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005345multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005346 X86VectorVTInfo _, string Suff> {
5347 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005348 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005349 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005350 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005351 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005352 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005353
Craig Toppere1cac152016-06-07 07:27:54 +00005354 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5355 (ins _.RC:$src2, _.MemOp:$src3),
5356 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005357 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005358 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005359
Craig Toppere1cac152016-06-07 07:27:54 +00005360 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5361 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5362 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5363 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005364 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005365 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005366 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005367 }
Craig Topper318e40b2016-07-25 07:20:31 +00005368
5369 // Additional pattern for folding broadcast nodes in other orders.
5370 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5371 (OpNode _.RC:$src1, _.RC:$src2,
5372 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5373 _.RC:$src1)),
5374 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5375 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005376}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005377
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005378multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005379 X86VectorVTInfo _, string Suff> {
5380 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005381 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005382 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5383 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005384 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005385 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005386}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005387
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005388multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005389 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5390 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005391 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005392 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5393 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5394 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005395 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005396 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005397 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005398 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005399 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005400 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005401 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005402}
5403
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005404multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005405 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005406 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005407 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005408 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005409 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005410}
5411
5412defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5413defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5414defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5415defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5416defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5417defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5418
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005419
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005420multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005421 X86VectorVTInfo _, string Suff> {
5422 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005423 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5424 (ins _.RC:$src2, _.RC:$src3),
5425 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005426 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005427 AVX512FMA3Base;
5428
Craig Toppere1cac152016-06-07 07:27:54 +00005429 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5430 (ins _.RC:$src2, _.MemOp:$src3),
5431 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005432 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005433 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005434
Craig Toppere1cac152016-06-07 07:27:54 +00005435 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5436 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5437 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5438 "$src2, ${src3}"##_.BroadcastStr,
5439 (_.VT (OpNode _.RC:$src2,
5440 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005441 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005442 }
Craig Topper318e40b2016-07-25 07:20:31 +00005443
5444 // Additional patterns for folding broadcast nodes in other orders.
5445 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5446 _.RC:$src2, _.RC:$src1)),
5447 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5448 _.RC:$src2, addr:$src3)>;
5449 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5450 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5451 _.RC:$src2, _.RC:$src1),
5452 _.RC:$src1)),
5453 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5454 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5455 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5456 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5457 _.RC:$src2, _.RC:$src1),
5458 _.ImmAllZerosV)),
5459 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5460 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005461}
5462
5463multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005464 X86VectorVTInfo _, string Suff> {
5465 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005466 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5467 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5468 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005469 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005470 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005471}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005472
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005473multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005474 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5475 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005476 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005477 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5478 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5479 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005480 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005481 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005482 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005483 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005484 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005485 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005486 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005487}
5488
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005489multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005490 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005491 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005492 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005493 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005494 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005495}
5496
5497defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5498defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5499defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5500defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5501defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5502defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5503
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005504multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005505 X86VectorVTInfo _, string Suff> {
5506 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005507 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005508 (ins _.RC:$src2, _.RC:$src3),
5509 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005510 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005511 AVX512FMA3Base;
5512
Craig Toppere1cac152016-06-07 07:27:54 +00005513 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005514 (ins _.RC:$src2, _.MemOp:$src3),
5515 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005516 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005517 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005518
Craig Toppere1cac152016-06-07 07:27:54 +00005519 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005520 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5521 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5522 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005523 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005524 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005525 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005526 }
Craig Topper318e40b2016-07-25 07:20:31 +00005527
5528 // Additional patterns for folding broadcast nodes in other orders.
5529 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5530 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5531 _.RC:$src1, _.RC:$src2),
5532 _.RC:$src1)),
5533 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5534 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005535}
5536
5537multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005538 X86VectorVTInfo _, string Suff> {
5539 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005540 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005541 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5542 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005543 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005544 AVX512FMA3Base, EVEX_B, EVEX_RC;
5545}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005546
5547multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005548 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5549 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005550 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005551 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5552 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5553 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005554 }
5555 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005556 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005557 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005558 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005559 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5560 }
5561}
5562
5563multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005564 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005565 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005566 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005567 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005568 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005569}
5570
5571defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5572defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5573defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5574defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5575defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5576defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005577
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005578// Scalar FMA
5579let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005580multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5581 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5582 dag RHS_r, dag RHS_m > {
5583 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5584 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005585 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005586
Craig Toppere1cac152016-06-07 07:27:54 +00005587 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005588 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005589 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005590
5591 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5592 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005593 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005594 AVX512FMA3Base, EVEX_B, EVEX_RC;
5595
Craig Toppereafdbec2016-08-13 06:48:41 +00005596 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005597 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5598 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5599 !strconcat(OpcodeStr,
5600 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5601 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005602 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5603 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5604 !strconcat(OpcodeStr,
5605 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5606 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005607 }// isCodeGenOnly = 1
5608}
5609}// Constraints = "$src1 = $dst"
5610
5611multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005612 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5613 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005614
Craig Topper2dca3b22016-07-24 08:26:38 +00005615 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005616 // Operands for intrinsic are in 123 order to preserve passthu
5617 // semantics.
5618 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5619 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00005620 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005621 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005622 (i32 imm:$rc))),
5623 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5624 _.FRC:$src3))),
5625 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5626 (_.ScalarLdFrag addr:$src3))))>;
5627
Craig Topper2dca3b22016-07-24 08:26:38 +00005628 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005629 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005630 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005631 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005632 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005633 (i32 imm:$rc))),
5634 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5635 _.FRC:$src1))),
5636 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5637 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5638
Craig Topper2dca3b22016-07-24 08:26:38 +00005639 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005640 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005641 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005642 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005643 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005644 (i32 imm:$rc))),
5645 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5646 _.FRC:$src2))),
5647 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5648 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5649}
5650
5651multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005652 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5653 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005654 let Predicates = [HasAVX512] in {
5655 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005656 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5657 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005658 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005659 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5660 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005661 }
5662}
5663
Craig Toppera55b4832016-12-09 06:42:28 +00005664defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5665 X86FmaddRnds3>;
5666defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5667 X86FmsubRnds3>;
5668defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5669 X86FnmaddRnds1, X86FnmaddRnds3>;
5670defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5671 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005672
5673//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005674// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5675//===----------------------------------------------------------------------===//
5676let Constraints = "$src1 = $dst" in {
5677multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5678 X86VectorVTInfo _> {
5679 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5680 (ins _.RC:$src2, _.RC:$src3),
5681 OpcodeStr, "$src3, $src2", "$src2, $src3",
5682 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5683 AVX512FMA3Base;
5684
Craig Toppere1cac152016-06-07 07:27:54 +00005685 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5686 (ins _.RC:$src2, _.MemOp:$src3),
5687 OpcodeStr, "$src3, $src2", "$src2, $src3",
5688 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5689 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005690
Craig Toppere1cac152016-06-07 07:27:54 +00005691 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5692 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5693 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5694 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5695 (OpNode _.RC:$src1,
5696 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5697 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005698}
5699} // Constraints = "$src1 = $dst"
5700
5701multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5702 AVX512VLVectorVTInfo _> {
5703 let Predicates = [HasIFMA] in {
5704 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5705 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5706 }
5707 let Predicates = [HasVLX, HasIFMA] in {
5708 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5709 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5710 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5711 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5712 }
5713}
5714
5715defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5716 avx512vl_i64_info>, VEX_W;
5717defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5718 avx512vl_i64_info>, VEX_W;
5719
5720//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005721// AVX-512 Scalar convert from sign integer to float/double
5722//===----------------------------------------------------------------------===//
5723
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005724multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5725 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5726 PatFrag ld_frag, string asm> {
5727 let hasSideEffects = 0 in {
5728 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5729 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005730 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005731 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005732 let mayLoad = 1 in
5733 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5734 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005735 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005736 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005737 } // hasSideEffects = 0
5738 let isCodeGenOnly = 1 in {
5739 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5740 (ins DstVT.RC:$src1, SrcRC:$src2),
5741 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5742 [(set DstVT.RC:$dst,
5743 (OpNode (DstVT.VT DstVT.RC:$src1),
5744 SrcRC:$src2,
5745 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5746
5747 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5748 (ins DstVT.RC:$src1, x86memop:$src2),
5749 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5750 [(set DstVT.RC:$dst,
5751 (OpNode (DstVT.VT DstVT.RC:$src1),
5752 (ld_frag addr:$src2),
5753 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5754 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005755}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005756
Igor Bregerabe4a792015-06-14 12:44:55 +00005757multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005758 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005759 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5760 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005761 !strconcat(asm,
5762 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005763 [(set DstVT.RC:$dst,
5764 (OpNode (DstVT.VT DstVT.RC:$src1),
5765 SrcRC:$src2,
5766 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5767}
5768
5769multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005770 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5771 PatFrag ld_frag, string asm> {
5772 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5773 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5774 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005775}
5776
Andrew Trick15a47742013-10-09 05:11:10 +00005777let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005778defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005779 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5780 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005781defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005782 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5783 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005784defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005785 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5786 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005787defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005788 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5789 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005790
Craig Topper8f85ad12016-11-14 02:46:58 +00005791def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5792 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5793def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5794 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5795
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005796def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5797 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5798def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005799 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005800def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5801 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5802def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005803 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005804
5805def : Pat<(f32 (sint_to_fp GR32:$src)),
5806 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5807def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005808 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005809def : Pat<(f64 (sint_to_fp GR32:$src)),
5810 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5811def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005812 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5813
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005814defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005815 v4f32x_info, i32mem, loadi32,
5816 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005817defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005818 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5819 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005820defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005821 i32mem, loadi32, "cvtusi2sd{l}">,
5822 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005823defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005824 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5825 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005826
Craig Topper8f85ad12016-11-14 02:46:58 +00005827def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5828 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5829def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5830 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5831
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005832def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5833 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5834def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5835 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5836def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5837 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5838def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5839 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5840
5841def : Pat<(f32 (uint_to_fp GR32:$src)),
5842 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5843def : Pat<(f32 (uint_to_fp GR64:$src)),
5844 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5845def : Pat<(f64 (uint_to_fp GR32:$src)),
5846 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5847def : Pat<(f64 (uint_to_fp GR64:$src)),
5848 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005849}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005850
5851//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005852// AVX-512 Scalar convert from float/double to integer
5853//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005854multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5855 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005856 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005857 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005858 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005859 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5860 EVEX, VEX_LIG;
5861 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5862 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005863 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005864 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005865 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5866 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005867 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005868 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005869 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005870 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005871 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005872}
Asaf Badouh2744d212015-09-20 14:31:19 +00005873
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005874// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005875defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005876 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005877 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005878defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005879 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005880 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005881defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005882 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005883 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005884defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005885 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005886 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005887defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005888 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005889 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005890defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005891 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005892 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005893defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005894 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005895 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005896defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005897 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005898 EVEX_CD8<64, CD8VT1>;
5899
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005900// The SSE version of these instructions are disabled for AVX512.
5901// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5902let Predicates = [HasAVX512] in {
5903 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005904 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005905 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5906 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005907 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005908 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005909 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5910 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005911 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005912 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005913 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5914 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005915 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005916 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005917 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5918 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005919} // HasAVX512
5920
Craig Topperac941b92016-09-25 16:33:53 +00005921let Predicates = [HasAVX512] in {
5922 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5923 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5924 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5925 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5926 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5927 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5928 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5929 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5930 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5931 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5932 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5933 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5934 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5935 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5936 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5937 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5938 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5939 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5940 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5941 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5942} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005943
Elad Cohen0c260102017-01-11 09:11:48 +00005944// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5945// which produce unnecessary vmovs{s,d} instructions
5946let Predicates = [HasAVX512] in {
5947def : Pat<(v4f32 (X86Movss
5948 (v4f32 VR128X:$dst),
5949 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5950 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5951
5952def : Pat<(v4f32 (X86Movss
5953 (v4f32 VR128X:$dst),
5954 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5955 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5956
5957def : Pat<(v2f64 (X86Movsd
5958 (v2f64 VR128X:$dst),
5959 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5960 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5961
5962def : Pat<(v2f64 (X86Movsd
5963 (v2f64 VR128X:$dst),
5964 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5965 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5966} // Predicates = [HasAVX512]
5967
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005968// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005969multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5970 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005971 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005972let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005973 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005974 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5975 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005976 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005977 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005978 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5979 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005980 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005981 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005982 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005983 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005984
Igor Bregerc59b3a22016-08-03 10:58:05 +00005985 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5986 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5987 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5988 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5989 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005990 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5991 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005992
Craig Toppere1cac152016-06-07 07:27:54 +00005993 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005994 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5995 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5996 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5997 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5998 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5999 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6000 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6001 (i32 FROUND_NO_EXC)))]>,
6002 EVEX,VEX_LIG , EVEX_B;
6003 let mayLoad = 1, hasSideEffects = 0 in
6004 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006005 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006006 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6007 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006008
Craig Toppere1cac152016-06-07 07:27:54 +00006009 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006010} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006011}
6012
Asaf Badouh2744d212015-09-20 14:31:19 +00006013
Igor Bregerc59b3a22016-08-03 10:58:05 +00006014defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6015 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006016 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006017defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6018 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006019 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006020defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6021 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006022 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006023defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6024 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006025 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6026
Igor Bregerc59b3a22016-08-03 10:58:05 +00006027defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6028 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006029 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006030defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6031 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006032 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006033defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6034 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006035 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006036defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6037 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006038 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6039let Predicates = [HasAVX512] in {
6040 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006041 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006042 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6043 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006044 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006045 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006046 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6047 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006048 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006049 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006050 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6051 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006052 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006053 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006054 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6055 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006056} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006057//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006058// AVX-512 Convert form float to double and back
6059//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006060multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6061 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006062 let isCodeGenOnly = 1 in {
6063 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006064 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006065 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006066 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006067 (_Src.VT _Src.RC:$src2),
6068 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006069 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006070 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6071 (ins _.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006072 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006073 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006074 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006075 (_Src.ScalarLdFrag addr:$src2))),
6076 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006077 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006078 }
6079
6080 defm rr : AVX512_maskable_fp_scalar<opc, MRMSrcReg, _, (outs _.FRC:$dst),
6081 (ins _.FRC:$src1, _Src.FRC:$src2), OpcodeStr,
6082 "$src2, $src1", "$src1, $src2">,
6083 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6084 let mayLoad = 1 in
6085 defm rm : AVX512_maskable_fp_scalar<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6086 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
6087 "$src2, $src1", "$src1, $src2">,
6088 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6089
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006090}
6091
Asaf Badouh2744d212015-09-20 14:31:19 +00006092// Scalar Coversion with SAE - suppress all exceptions
6093multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6094 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006095 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006096 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006097 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006098 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006099 (_Src.VT _Src.RC:$src2),
6100 (i32 FROUND_NO_EXC)))>,
6101 EVEX_4V, VEX_LIG, EVEX_B;
6102}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006103
Asaf Badouh2744d212015-09-20 14:31:19 +00006104// Scalar Conversion with rounding control (RC)
6105multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6106 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006107 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006108 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006109 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006110 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006111 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6112 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6113 EVEX_B, EVEX_RC;
6114}
Craig Toppera02e3942016-09-23 06:24:43 +00006115multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006116 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006117 X86VectorVTInfo _dst> {
6118 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006119 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006120 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006121 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006122 }
6123}
6124
Craig Toppera02e3942016-09-23 06:24:43 +00006125multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006126 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006127 X86VectorVTInfo _dst> {
6128 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006129 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006130 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006131 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006132 }
6133}
Craig Toppera02e3942016-09-23 06:24:43 +00006134defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006135 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006136defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006137 X86fpextRnd,f32x_info, f64x_info >;
6138
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006139def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006140 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006141 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006142def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006143 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006144 Requires<[HasAVX512]>;
6145
6146def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006147 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006148 Requires<[HasAVX512, OptForSize]>;
6149
Asaf Badouh2744d212015-09-20 14:31:19 +00006150def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006151 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006152 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006153
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006154def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006155 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006156 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006157
6158def : Pat<(v4f32 (X86Movss
6159 (v4f32 VR128X:$dst),
6160 (v4f32 (scalar_to_vector
6161 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006162 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006163 Requires<[HasAVX512]>;
6164
6165def : Pat<(v2f64 (X86Movsd
6166 (v2f64 VR128X:$dst),
6167 (v2f64 (scalar_to_vector
6168 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006169 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006170 Requires<[HasAVX512]>;
6171
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006172//===----------------------------------------------------------------------===//
6173// AVX-512 Vector convert from signed/unsigned integer to float/double
6174// and from float/double to signed/unsigned integer
6175//===----------------------------------------------------------------------===//
6176
6177multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6178 X86VectorVTInfo _Src, SDNode OpNode,
6179 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006180 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006181
6182 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6183 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6184 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6185
6186 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006187 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006188 (_.VT (OpNode (_Src.VT
6189 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6190
6191 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006192 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006193 "${src}"##Broadcast, "${src}"##Broadcast,
6194 (_.VT (OpNode (_Src.VT
6195 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6196 ))>, EVEX, EVEX_B;
6197}
6198// Coversion with SAE - suppress all exceptions
6199multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6200 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6201 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6202 (ins _Src.RC:$src), OpcodeStr,
6203 "{sae}, $src", "$src, {sae}",
6204 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6205 (i32 FROUND_NO_EXC)))>,
6206 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006207}
6208
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006209// Conversion with rounding control (RC)
6210multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6211 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6212 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6213 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6214 "$rc, $src", "$src, $rc",
6215 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6216 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006217}
6218
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006219// Extend Float to Double
6220multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6221 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006222 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006223 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6224 X86vfpextRnd>, EVEX_V512;
6225 }
6226 let Predicates = [HasVLX] in {
6227 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006228 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006229 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006230 EVEX_V256;
6231 }
6232}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006233
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006234// Truncate Double to Float
6235multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6236 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006237 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006238 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6239 X86vfproundRnd>, EVEX_V512;
6240 }
6241 let Predicates = [HasVLX] in {
6242 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6243 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006244 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006245 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006246
6247 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6248 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6249 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6250 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6251 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6252 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6253 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6254 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006255 }
6256}
6257
6258defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6259 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6260defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6261 PS, EVEX_CD8<32, CD8VH>;
6262
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006263def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6264 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006265
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006266let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006267 let AddedComplexity = 15 in
6268 def : Pat<(X86vzmovl (v2f64 (bitconvert
6269 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6270 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006271 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6272 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006273 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6274 (VCVTPS2PDZ256rm addr:$src)>;
6275}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006276
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006277// Convert Signed/Unsigned Doubleword to Double
6278multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6279 SDNode OpNode128> {
6280 // No rounding in this op
6281 let Predicates = [HasAVX512] in
6282 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6283 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006284
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006285 let Predicates = [HasVLX] in {
6286 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006287 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006288 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6289 EVEX_V256;
6290 }
6291}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006292
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006293// Convert Signed/Unsigned Doubleword to Float
6294multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6295 SDNode OpNodeRnd> {
6296 let Predicates = [HasAVX512] in
6297 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6298 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6299 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006300
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006301 let Predicates = [HasVLX] in {
6302 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6303 EVEX_V128;
6304 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6305 EVEX_V256;
6306 }
6307}
6308
6309// Convert Float to Signed/Unsigned Doubleword with truncation
6310multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6311 SDNode OpNode, SDNode OpNodeRnd> {
6312 let Predicates = [HasAVX512] in {
6313 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6314 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6315 OpNodeRnd>, EVEX_V512;
6316 }
6317 let Predicates = [HasVLX] in {
6318 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6319 EVEX_V128;
6320 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6321 EVEX_V256;
6322 }
6323}
6324
6325// Convert Float to Signed/Unsigned Doubleword
6326multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6327 SDNode OpNode, SDNode OpNodeRnd> {
6328 let Predicates = [HasAVX512] in {
6329 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6330 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6331 OpNodeRnd>, EVEX_V512;
6332 }
6333 let Predicates = [HasVLX] in {
6334 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6335 EVEX_V128;
6336 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6337 EVEX_V256;
6338 }
6339}
6340
6341// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006342multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6343 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006344 let Predicates = [HasAVX512] in {
6345 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6346 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6347 OpNodeRnd>, EVEX_V512;
6348 }
6349 let Predicates = [HasVLX] in {
6350 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006351 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006352 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6353 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006354 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6355 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006356 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6357 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006358
6359 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6360 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6361 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6362 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6363 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6364 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6365 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6366 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006367 }
6368}
6369
6370// Convert Double to Signed/Unsigned Doubleword
6371multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6372 SDNode OpNode, SDNode OpNodeRnd> {
6373 let Predicates = [HasAVX512] in {
6374 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6375 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6376 OpNodeRnd>, EVEX_V512;
6377 }
6378 let Predicates = [HasVLX] in {
6379 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6380 // memory forms of these instructions in Asm Parcer. They have the same
6381 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6382 // due to the same reason.
6383 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6384 "{1to2}", "{x}">, EVEX_V128;
6385 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6386 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006387
6388 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6389 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6390 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6391 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6392 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6393 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6394 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6395 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006396 }
6397}
6398
6399// Convert Double to Signed/Unsigned Quardword
6400multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6401 SDNode OpNode, SDNode OpNodeRnd> {
6402 let Predicates = [HasDQI] in {
6403 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6404 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6405 OpNodeRnd>, EVEX_V512;
6406 }
6407 let Predicates = [HasDQI, HasVLX] in {
6408 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6409 EVEX_V128;
6410 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6411 EVEX_V256;
6412 }
6413}
6414
6415// Convert Double to Signed/Unsigned Quardword with truncation
6416multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6417 SDNode OpNode, SDNode OpNodeRnd> {
6418 let Predicates = [HasDQI] in {
6419 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6420 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6421 OpNodeRnd>, EVEX_V512;
6422 }
6423 let Predicates = [HasDQI, HasVLX] in {
6424 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6425 EVEX_V128;
6426 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6427 EVEX_V256;
6428 }
6429}
6430
6431// Convert Signed/Unsigned Quardword to Double
6432multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6433 SDNode OpNode, SDNode OpNodeRnd> {
6434 let Predicates = [HasDQI] in {
6435 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6436 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6437 OpNodeRnd>, EVEX_V512;
6438 }
6439 let Predicates = [HasDQI, HasVLX] in {
6440 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6441 EVEX_V128;
6442 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6443 EVEX_V256;
6444 }
6445}
6446
6447// Convert Float to Signed/Unsigned Quardword
6448multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6449 SDNode OpNode, SDNode OpNodeRnd> {
6450 let Predicates = [HasDQI] in {
6451 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6452 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6453 OpNodeRnd>, EVEX_V512;
6454 }
6455 let Predicates = [HasDQI, HasVLX] in {
6456 // Explicitly specified broadcast string, since we take only 2 elements
6457 // from v4f32x_info source
6458 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006459 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006460 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6461 EVEX_V256;
6462 }
6463}
6464
6465// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006466multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6467 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006468 let Predicates = [HasDQI] in {
6469 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6470 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6471 OpNodeRnd>, EVEX_V512;
6472 }
6473 let Predicates = [HasDQI, HasVLX] in {
6474 // Explicitly specified broadcast string, since we take only 2 elements
6475 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006476 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006477 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006478 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6479 EVEX_V256;
6480 }
6481}
6482
6483// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006484multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6485 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006486 let Predicates = [HasDQI] in {
6487 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6488 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6489 OpNodeRnd>, EVEX_V512;
6490 }
6491 let Predicates = [HasDQI, HasVLX] in {
6492 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6493 // memory forms of these instructions in Asm Parcer. They have the same
6494 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6495 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006496 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006497 "{1to2}", "{x}">, EVEX_V128;
6498 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6499 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006500
6501 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6502 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6503 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6504 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6505 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6506 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6507 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6508 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006509 }
6510}
6511
Simon Pilgrima3af7962016-11-24 12:13:46 +00006512defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006513 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006514
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006515defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6516 X86VSintToFpRnd>,
6517 PS, EVEX_CD8<32, CD8VF>;
6518
6519defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006520 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006521 XS, EVEX_CD8<32, CD8VF>;
6522
Simon Pilgrima3af7962016-11-24 12:13:46 +00006523defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006524 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006525 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6526
6527defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006528 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006529 EVEX_CD8<32, CD8VF>;
6530
Craig Topperf334ac192016-11-09 07:48:51 +00006531defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006532 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006533 EVEX_CD8<64, CD8VF>;
6534
Simon Pilgrima3af7962016-11-24 12:13:46 +00006535defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006536 XS, EVEX_CD8<32, CD8VH>;
6537
6538defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6539 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006540 EVEX_CD8<32, CD8VF>;
6541
Craig Topper19e04b62016-05-19 06:13:58 +00006542defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6543 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006544
Craig Topper19e04b62016-05-19 06:13:58 +00006545defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6546 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006547 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006548
Craig Topper19e04b62016-05-19 06:13:58 +00006549defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6550 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006551 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006552defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6553 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006554 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006555
Craig Topper19e04b62016-05-19 06:13:58 +00006556defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6557 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006558 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006559
Craig Topper19e04b62016-05-19 06:13:58 +00006560defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6561 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006562
Craig Topper19e04b62016-05-19 06:13:58 +00006563defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6564 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006565 PD, EVEX_CD8<64, CD8VF>;
6566
Craig Topper19e04b62016-05-19 06:13:58 +00006567defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6568 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006569
6570defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006571 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006572 PD, EVEX_CD8<64, CD8VF>;
6573
Craig Toppera39b6502016-12-10 06:02:48 +00006574defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006575 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006576
6577defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006578 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006579 PD, EVEX_CD8<64, CD8VF>;
6580
Craig Toppera39b6502016-12-10 06:02:48 +00006581defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006582 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006583
6584defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006585 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006586
6587defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006588 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006589
Simon Pilgrima3af7962016-11-24 12:13:46 +00006590defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006591 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006592
Simon Pilgrima3af7962016-11-24 12:13:46 +00006593defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006594 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006595
Craig Toppere38c57a2015-11-27 05:44:02 +00006596let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006597def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006598 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006599 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6600 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006601
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006602def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6603 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006604 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6605 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006606
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006607def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6608 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006609 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6610 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006611
Simon Pilgrima3af7962016-11-24 12:13:46 +00006612def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006613 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6614 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6615 VR128X:$src, sub_xmm)))), sub_xmm)>;
6616
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006617def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6618 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006619 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6620 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006621
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006622def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6623 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006624 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6625 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006626
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006627def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6628 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006629 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6630 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006631
Simon Pilgrima3af7962016-11-24 12:13:46 +00006632def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006633 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6634 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6635 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006636}
6637
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006638let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006639 let AddedComplexity = 15 in {
6640 def : Pat<(X86vzmovl (v2i64 (bitconvert
6641 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006642 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006643 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6644 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006645 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006646 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006647 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006648 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006649 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006650 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006651 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006652 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006653}
6654
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006655let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006656 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006657 (VCVTPD2PSZrm addr:$src)>;
6658 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6659 (VCVTPS2PDZrm addr:$src)>;
6660}
6661
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006662let Predicates = [HasDQI, HasVLX] in {
6663 let AddedComplexity = 15 in {
6664 def : Pat<(X86vzmovl (v2f64 (bitconvert
6665 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006666 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006667 def : Pat<(X86vzmovl (v2f64 (bitconvert
6668 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006669 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006670 }
6671}
6672
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006673let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006674def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6675 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6676 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6677 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6678
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006679def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6680 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6681 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6682 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6683
6684def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6685 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6686 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6687 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6688
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006689def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6690 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6691 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6692 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6693
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006694def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6695 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6696 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6697 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6698
6699def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6700 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6701 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6702 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6703
6704def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6705 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6706 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6707 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6708
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006709def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6710 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6711 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6712 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6713
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006714def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6715 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6716 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6717 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6718
6719def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6720 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6721 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6722 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6723
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006724def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6725 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6726 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6727 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6728
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006729def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6730 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6731 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6732 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6733}
6734
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006735//===----------------------------------------------------------------------===//
6736// Half precision conversion instructions
6737//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006738multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006739 X86MemOperand x86memop, PatFrag ld_frag> {
6740 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6741 "vcvtph2ps", "$src", "$src",
6742 (X86cvtph2ps (_src.VT _src.RC:$src),
6743 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006744 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6745 "vcvtph2ps", "$src", "$src",
6746 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6747 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006748}
6749
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006750multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006751 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6752 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6753 (X86cvtph2ps (_src.VT _src.RC:$src),
6754 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6755
6756}
6757
6758let Predicates = [HasAVX512] in {
6759 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006760 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006761 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6762 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006763 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006764 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6765 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6766 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6767 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006768}
6769
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006770multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006771 X86MemOperand x86memop> {
6772 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006773 (ins _src.RC:$src1, i32u8imm:$src2),
6774 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006775 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006776 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006777 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006778 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6779 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6780 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6781 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006782 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006783 addr:$dst)]>;
6784 let hasSideEffects = 0, mayStore = 1 in
6785 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6786 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6787 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6788 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006789}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006790multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006791 let hasSideEffects = 0 in
6792 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6793 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006794 (ins _src.RC:$src1, i32u8imm:$src2),
6795 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006796 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006797}
6798let Predicates = [HasAVX512] in {
6799 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6800 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6801 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6802 let Predicates = [HasVLX] in {
6803 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6804 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006805 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006806 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6807 }
6808}
Asaf Badouh2489f352015-12-02 08:17:51 +00006809
Craig Topper9820e342016-09-20 05:44:47 +00006810// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006811let Predicates = [HasVLX] in {
6812 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6813 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6814 // configurations we support (the default). However, falling back to MXCSR is
6815 // more consistent with other instructions, which are always controlled by it.
6816 // It's encoded as 0b100.
6817 def : Pat<(fp_to_f16 FR32X:$src),
6818 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6819 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6820
6821 def : Pat<(f16_to_fp GR16:$src),
6822 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6823 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6824
6825 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6826 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6827 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6828}
6829
Craig Topper9820e342016-09-20 05:44:47 +00006830// Patterns for matching float to half-float conversion when AVX512 is supported
6831// but F16C isn't. In that case we have to use 512-bit vectors.
6832let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6833 def : Pat<(fp_to_f16 FR32X:$src),
6834 (i16 (EXTRACT_SUBREG
6835 (VMOVPDI2DIZrr
6836 (v8i16 (EXTRACT_SUBREG
6837 (VCVTPS2PHZrr
6838 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6839 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6840 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6841
6842 def : Pat<(f16_to_fp GR16:$src),
6843 (f32 (COPY_TO_REGCLASS
6844 (v4f32 (EXTRACT_SUBREG
6845 (VCVTPH2PSZrr
6846 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6847 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6848 sub_xmm)), sub_xmm)), FR32X))>;
6849
6850 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6851 (f32 (COPY_TO_REGCLASS
6852 (v4f32 (EXTRACT_SUBREG
6853 (VCVTPH2PSZrr
6854 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6855 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6856 sub_xmm), 4)), sub_xmm)), FR32X))>;
6857}
6858
Asaf Badouh2489f352015-12-02 08:17:51 +00006859// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006860multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006861 string OpcodeStr> {
6862 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6863 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006864 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006865 Sched<[WriteFAdd]>;
6866}
6867
6868let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006869 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006870 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006871 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006872 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006873 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006874 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006875 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006876 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6877}
6878
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006879let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6880 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006881 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006882 EVEX_CD8<32, CD8VT1>;
6883 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006884 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006885 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6886 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006887 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006888 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006889 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006890 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006891 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006892 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6893 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006894 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006895 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6896 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006897 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006898 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6899 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006900 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006901
Ayman Musa02f95332017-01-04 08:21:54 +00006902 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6903 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006904 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006905 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6906 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006907 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6908 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006909}
Michael Liao5bf95782014-12-04 05:20:33 +00006910
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006911/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006912multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6913 X86VectorVTInfo _> {
Craig Topper63801df2017-02-19 21:44:35 +00006914 let Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006915 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6916 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6917 "$src2, $src1", "$src1, $src2",
6918 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006919 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006920 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006921 "$src2, $src1", "$src1, $src2",
6922 (OpNode (_.VT _.RC:$src1),
6923 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006924}
6925}
6926
Asaf Badouheaf2da12015-09-21 10:23:53 +00006927defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6928 EVEX_CD8<32, CD8VT1>, T8PD;
6929defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6930 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6931defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6932 EVEX_CD8<32, CD8VT1>, T8PD;
6933defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6934 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006935
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006936/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6937multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006938 X86VectorVTInfo _> {
6939 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6940 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6941 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006942 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6943 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6944 (OpNode (_.FloatVT
6945 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6946 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6947 (ins _.ScalarMemOp:$src), OpcodeStr,
6948 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6949 (OpNode (_.FloatVT
6950 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6951 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006952}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006953
6954multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6955 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6956 EVEX_V512, EVEX_CD8<32, CD8VF>;
6957 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6958 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6959
6960 // Define only if AVX512VL feature is present.
6961 let Predicates = [HasVLX] in {
6962 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6963 OpNode, v4f32x_info>,
6964 EVEX_V128, EVEX_CD8<32, CD8VF>;
6965 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6966 OpNode, v8f32x_info>,
6967 EVEX_V256, EVEX_CD8<32, CD8VF>;
6968 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6969 OpNode, v2f64x_info>,
6970 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6971 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6972 OpNode, v4f64x_info>,
6973 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6974 }
6975}
6976
6977defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6978defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006979
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006980/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006981multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6982 SDNode OpNode> {
6983
6984 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6985 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6986 "$src2, $src1", "$src1, $src2",
6987 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6988 (i32 FROUND_CURRENT))>;
6989
6990 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6991 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006992 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006993 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006994 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006995
6996 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006997 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006998 "$src2, $src1", "$src1, $src2",
6999 (OpNode (_.VT _.RC:$src1),
7000 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7001 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007002}
7003
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007004multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7005 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7006 EVEX_CD8<32, CD8VT1>;
7007 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7008 EVEX_CD8<64, CD8VT1>, VEX_W;
7009}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007010
Craig Toppere1cac152016-06-07 07:27:54 +00007011let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007012 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7013 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7014}
Igor Breger8352a0d2015-07-28 06:53:28 +00007015
7016defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007017/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007018
7019multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7020 SDNode OpNode> {
7021
7022 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7023 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7024 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7025
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007026 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7027 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7028 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007029 (bitconvert (_.LdFrag addr:$src))),
7030 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007031
7032 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007033 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007034 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007035 (OpNode (_.FloatVT
7036 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7037 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007038}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007039multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7040 SDNode OpNode> {
7041 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7042 (ins _.RC:$src), OpcodeStr,
7043 "{sae}, $src", "$src, {sae}",
7044 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7045}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007046
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007047multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7048 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007049 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7050 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007051 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007052 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7053 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007054}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007055
Asaf Badouh402ebb32015-06-03 13:41:48 +00007056multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7057 SDNode OpNode> {
7058 // Define only if AVX512VL feature is present.
7059 let Predicates = [HasVLX] in {
7060 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7061 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7062 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7063 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7064 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7065 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7066 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7067 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7068 }
7069}
Craig Toppere1cac152016-06-07 07:27:54 +00007070let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007071
Asaf Badouh402ebb32015-06-03 13:41:48 +00007072 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7073 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7074 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7075}
7076defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7077 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7078
7079multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7080 SDNode OpNodeRnd, X86VectorVTInfo _>{
7081 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7082 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7083 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7084 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007085}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007086
Robert Khasanoveb126392014-10-28 18:15:20 +00007087multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7088 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007089 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007090 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7091 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007092 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7093 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7094 (OpNode (_.FloatVT
7095 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007096
Craig Toppere1cac152016-06-07 07:27:54 +00007097 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7098 (ins _.ScalarMemOp:$src), OpcodeStr,
7099 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7100 (OpNode (_.FloatVT
7101 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7102 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007103}
7104
Robert Khasanoveb126392014-10-28 18:15:20 +00007105multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7106 SDNode OpNode> {
7107 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7108 v16f32_info>,
7109 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7110 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7111 v8f64_info>,
7112 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7113 // Define only if AVX512VL feature is present.
7114 let Predicates = [HasVLX] in {
7115 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7116 OpNode, v4f32x_info>,
7117 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7118 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7119 OpNode, v8f32x_info>,
7120 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7121 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7122 OpNode, v2f64x_info>,
7123 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7124 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7125 OpNode, v4f64x_info>,
7126 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7127 }
7128}
7129
Asaf Badouh402ebb32015-06-03 13:41:48 +00007130multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7131 SDNode OpNodeRnd> {
7132 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7133 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7134 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7135 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7136}
7137
Igor Breger4c4cd782015-09-20 09:13:41 +00007138multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7139 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7140
7141 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7142 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7143 "$src2, $src1", "$src1, $src2",
7144 (OpNodeRnd (_.VT _.RC:$src1),
7145 (_.VT _.RC:$src2),
7146 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007147 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7148 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7149 "$src2, $src1", "$src1, $src2",
7150 (OpNodeRnd (_.VT _.RC:$src1),
7151 (_.VT (scalar_to_vector
7152 (_.ScalarLdFrag addr:$src2))),
7153 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007154
7155 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7156 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7157 "$rc, $src2, $src1", "$src1, $src2, $rc",
7158 (OpNodeRnd (_.VT _.RC:$src1),
7159 (_.VT _.RC:$src2),
7160 (i32 imm:$rc))>,
7161 EVEX_B, EVEX_RC;
7162
Craig Toppere1cac152016-06-07 07:27:54 +00007163 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007164 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007165 (ins _.FRC:$src1, _.FRC:$src2),
7166 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7167
7168 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007169 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007170 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7171 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7172 }
7173
7174 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7175 (!cast<Instruction>(NAME#SUFF#Zr)
7176 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7177
7178 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7179 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007180 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007181}
7182
7183multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7184 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7185 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7186 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7187 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7188}
7189
Asaf Badouh402ebb32015-06-03 13:41:48 +00007190defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7191 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007192
Igor Breger4c4cd782015-09-20 09:13:41 +00007193defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007194
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007195let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007196 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007197 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007198 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007199 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007200 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007201 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007202 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007203 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007204 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007205 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007206}
7207
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007208multiclass
7209avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007210
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007211 let ExeDomain = _.ExeDomain in {
7212 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7213 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7214 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007215 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007216 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7217
7218 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7219 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007220 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7221 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007222 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007223
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007224 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007225 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7226 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007227 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007228 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007229 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7230 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7231 }
7232 let Predicates = [HasAVX512] in {
7233 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7234 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7235 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7236 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7237 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7238 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7239 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7240 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7241 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7242 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7243 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7244 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7245 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7246 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7247 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7248
7249 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7250 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7251 addr:$src, (i32 0x1))), _.FRC)>;
7252 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7253 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7254 addr:$src, (i32 0x2))), _.FRC)>;
7255 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7256 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7257 addr:$src, (i32 0x3))), _.FRC)>;
7258 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7259 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7260 addr:$src, (i32 0x4))), _.FRC)>;
7261 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7262 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7263 addr:$src, (i32 0xc))), _.FRC)>;
7264 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007265}
7266
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007267defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7268 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007269
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007270defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7271 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007272
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007273//-------------------------------------------------
7274// Integer truncate and extend operations
7275//-------------------------------------------------
7276
Igor Breger074a64e2015-07-24 17:24:15 +00007277multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7278 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7279 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007280 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007281 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7282 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7283 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7284 EVEX, T8XS;
7285
7286 // for intrinsic patter match
7287 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7288 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7289 undef)),
7290 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7291 SrcInfo.RC:$src1)>;
7292
7293 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7294 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7295 DestInfo.ImmAllZerosV)),
7296 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7297 SrcInfo.RC:$src1)>;
7298
7299 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7300 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7301 DestInfo.RC:$src0)),
7302 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7303 DestInfo.KRCWM:$mask ,
7304 SrcInfo.RC:$src1)>;
7305
Craig Topper52e2e832016-07-22 05:46:44 +00007306 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7307 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007308 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7309 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007310 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007311 []>, EVEX;
7312
Igor Breger074a64e2015-07-24 17:24:15 +00007313 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7314 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007315 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007316 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007317 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007318}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007319
Igor Breger074a64e2015-07-24 17:24:15 +00007320multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7321 X86VectorVTInfo DestInfo,
7322 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007323
Igor Breger074a64e2015-07-24 17:24:15 +00007324 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7325 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7326 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007327
Igor Breger074a64e2015-07-24 17:24:15 +00007328 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7329 (SrcInfo.VT SrcInfo.RC:$src)),
7330 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7331 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7332}
7333
Igor Breger074a64e2015-07-24 17:24:15 +00007334multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7335 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7336 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7337 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7338 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7339 Predicate prd = HasAVX512>{
7340
7341 let Predicates = [HasVLX, prd] in {
7342 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7343 DestInfoZ128, x86memopZ128>,
7344 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7345 truncFrag, mtruncFrag>, EVEX_V128;
7346
7347 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7348 DestInfoZ256, x86memopZ256>,
7349 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7350 truncFrag, mtruncFrag>, EVEX_V256;
7351 }
7352 let Predicates = [prd] in
7353 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7354 DestInfoZ, x86memopZ>,
7355 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7356 truncFrag, mtruncFrag>, EVEX_V512;
7357}
7358
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007359multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7360 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007361 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7362 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007363 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007364}
7365
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007366multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7367 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007368 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7369 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007370 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007371}
7372
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007373multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7374 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007375 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7376 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007377 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007378}
7379
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007380multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7381 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007382 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7383 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007384 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007385}
7386
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007387multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7388 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007389 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7390 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007391 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007392}
7393
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007394multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7395 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007396 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7397 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007398 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007399}
7400
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007401defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7402 truncstorevi8, masked_truncstorevi8>;
7403defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7404 truncstore_s_vi8, masked_truncstore_s_vi8>;
7405defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7406 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007407
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007408defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7409 truncstorevi16, masked_truncstorevi16>;
7410defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7411 truncstore_s_vi16, masked_truncstore_s_vi16>;
7412defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7413 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007414
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007415defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7416 truncstorevi32, masked_truncstorevi32>;
7417defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7418 truncstore_s_vi32, masked_truncstore_s_vi32>;
7419defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7420 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007421
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007422defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7423 truncstorevi8, masked_truncstorevi8>;
7424defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7425 truncstore_s_vi8, masked_truncstore_s_vi8>;
7426defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7427 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007428
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007429defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7430 truncstorevi16, masked_truncstorevi16>;
7431defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7432 truncstore_s_vi16, masked_truncstore_s_vi16>;
7433defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7434 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007435
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007436defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7437 truncstorevi8, masked_truncstorevi8>;
7438defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7439 truncstore_s_vi8, masked_truncstore_s_vi8>;
7440defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7441 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007442
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007443let Predicates = [HasAVX512, NoVLX] in {
7444def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7445 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007446 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007447 VR256X:$src, sub_ymm)))), sub_xmm))>;
7448def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7449 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007450 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007451 VR256X:$src, sub_ymm)))), sub_xmm))>;
7452}
7453
7454let Predicates = [HasBWI, NoVLX] in {
7455def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007456 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007457 VR256X:$src, sub_ymm))), sub_xmm))>;
7458}
7459
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007460multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007461 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007462 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007463 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007464 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7465 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7466 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7467 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007468
Craig Toppere1cac152016-06-07 07:27:54 +00007469 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7470 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7471 (DestInfo.VT (LdFrag addr:$src))>,
7472 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007473 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007474}
7475
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007476multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007477 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007478 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7479 let Predicates = [HasVLX, HasBWI] in {
7480 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007481 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007482 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007483
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007484 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007485 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007486 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7487 }
7488 let Predicates = [HasBWI] in {
7489 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007490 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007491 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7492 }
7493}
7494
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007495multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007496 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007497 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7498 let Predicates = [HasVLX, HasAVX512] in {
7499 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007500 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007501 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7502
7503 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007504 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007505 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7506 }
7507 let Predicates = [HasAVX512] in {
7508 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007509 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007510 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7511 }
7512}
7513
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007514multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007515 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007516 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7517 let Predicates = [HasVLX, HasAVX512] in {
7518 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007519 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007520 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7521
7522 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007523 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007524 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7525 }
7526 let Predicates = [HasAVX512] in {
7527 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007528 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007529 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7530 }
7531}
7532
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007533multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007534 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007535 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7536 let Predicates = [HasVLX, HasAVX512] in {
7537 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007538 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007539 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7540
7541 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007542 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007543 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7544 }
7545 let Predicates = [HasAVX512] in {
7546 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007547 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007548 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7549 }
7550}
7551
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007552multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007553 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007554 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7555 let Predicates = [HasVLX, HasAVX512] in {
7556 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007557 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007558 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7559
7560 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007561 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007562 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7563 }
7564 let Predicates = [HasAVX512] in {
7565 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007566 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007567 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7568 }
7569}
7570
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007571multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007572 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007573 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7574
7575 let Predicates = [HasVLX, HasAVX512] in {
7576 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007577 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007578 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7579
7580 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007581 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007582 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7583 }
7584 let Predicates = [HasAVX512] in {
7585 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007586 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007587 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7588 }
7589}
7590
Craig Topper6840f112016-07-14 06:41:34 +00007591defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7592defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7593defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7594defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7595defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7596defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007597
Craig Topper6840f112016-07-14 06:41:34 +00007598defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7599defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7600defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7601defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7602defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7603defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007604
Igor Breger2ba64ab2016-05-22 10:21:04 +00007605// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007606multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7607 X86VectorVTInfo From, PatFrag LdFrag> {
7608 def : Pat<(To.VT (LdFrag addr:$src)),
7609 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7610 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7611 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7612 To.KRC:$mask, addr:$src)>;
7613 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7614 To.ImmAllZerosV)),
7615 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7616 addr:$src)>;
7617}
7618
7619let Predicates = [HasVLX, HasBWI] in {
7620 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7621 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7622}
7623let Predicates = [HasBWI] in {
7624 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7625}
7626let Predicates = [HasVLX, HasAVX512] in {
7627 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7628 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7629 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7630 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7631 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7632 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7633 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7634 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7635 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7636 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7637}
7638let Predicates = [HasAVX512] in {
7639 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7640 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7641 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7642 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7643 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7644}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007645
Simon Pilgrim893d2112017-01-24 16:16:29 +00007646multiclass AVX512_pmovx_patterns<string OpcPrefix,
Craig Topper64378f42016-10-09 23:08:39 +00007647 SDNode ExtOp, PatFrag ExtLoad16> {
7648 // 128-bit patterns
7649 let Predicates = [HasVLX, HasBWI] in {
7650 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7651 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7652 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7653 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7654 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7655 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7656 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7657 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7658 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7659 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7660 }
7661 let Predicates = [HasVLX] in {
7662 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7663 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7664 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7665 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7666 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7667 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7668 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7669 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7670
7671 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7672 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7673 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7674 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7675 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7676 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7677 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7678 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7679
7680 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7681 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7682 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7683 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7684 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7685 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7686 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7687 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7688 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7689 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7690
7691 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7692 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7693 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7694 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7695 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7696 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7697 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7698 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7699
7700 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7701 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7702 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7703 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7704 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7705 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7706 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7707 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7708 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7709 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7710 }
7711 // 256-bit patterns
7712 let Predicates = [HasVLX, HasBWI] in {
7713 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7714 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7715 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7716 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7717 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7718 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7719 }
7720 let Predicates = [HasVLX] in {
7721 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7722 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7723 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7724 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7725 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7726 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7727 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7728 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7729
7730 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7731 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7732 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7733 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7734 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7735 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7736 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7737 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7738
7739 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7740 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7741 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7742 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7743 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7744 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7745
7746 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7747 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7748 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7749 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7750 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7751 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7752 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7753 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7754
7755 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7756 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7757 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7758 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7759 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7760 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7761 }
7762 // 512-bit patterns
7763 let Predicates = [HasBWI] in {
7764 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7765 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7766 }
7767 let Predicates = [HasAVX512] in {
7768 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7769 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7770
7771 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7772 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007773 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7774 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007775
7776 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7777 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7778
7779 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7780 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7781
7782 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7783 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7784 }
7785}
7786
Simon Pilgrim893d2112017-01-24 16:16:29 +00007787defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, extloadi32i16>;
7788defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00007789
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007790//===----------------------------------------------------------------------===//
7791// GATHER - SCATTER Operations
7792
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007793multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7794 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007795 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7796 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007797 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7798 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007799 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007800 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007801 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7802 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7803 vectoraddr:$src2))]>, EVEX, EVEX_K,
7804 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007805}
Cameron McInally45325962014-03-26 13:50:50 +00007806
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007807multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7808 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7809 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007810 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007811 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007812 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007813let Predicates = [HasVLX] in {
7814 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007815 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007816 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007817 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007818 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007819 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007820 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007821 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007822}
Cameron McInally45325962014-03-26 13:50:50 +00007823}
7824
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007825multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7826 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007827 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007828 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007829 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007830 mgatherv8i64>, EVEX_V512;
7831let Predicates = [HasVLX] in {
7832 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007833 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007834 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007835 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007836 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007837 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007838 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7839 vx64xmem, mgatherv2i64>, EVEX_V128;
7840}
Cameron McInally45325962014-03-26 13:50:50 +00007841}
Michael Liao5bf95782014-12-04 05:20:33 +00007842
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007843
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007844defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7845 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7846
7847defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7848 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007849
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007850multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7851 X86MemOperand memop, PatFrag ScatterNode> {
7852
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007853let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007854
7855 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7856 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007857 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007858 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7859 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7860 _.KRCWM:$mask, vectoraddr:$dst))]>,
7861 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007862}
7863
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007864multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7865 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7866 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007867 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007868 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007869 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007870let Predicates = [HasVLX] in {
7871 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007872 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007873 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007874 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007875 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007876 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007877 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007878 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007879}
Cameron McInally45325962014-03-26 13:50:50 +00007880}
7881
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007882multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7883 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007884 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007885 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007886 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007887 mscatterv8i64>, EVEX_V512;
7888let Predicates = [HasVLX] in {
7889 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007890 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007891 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007892 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007893 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007894 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007895 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7896 vx64xmem, mscatterv2i64>, EVEX_V128;
7897}
Cameron McInally45325962014-03-26 13:50:50 +00007898}
7899
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007900defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7901 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007902
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007903defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7904 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007905
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007906// prefetch
7907multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7908 RegisterClass KRC, X86MemOperand memop> {
7909 let Predicates = [HasPFI], hasSideEffects = 1 in
7910 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007911 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007912 []>, EVEX, EVEX_K;
7913}
7914
7915defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007916 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007917
7918defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007919 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007920
7921defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007922 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007923
7924defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007925 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007926
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007927defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007928 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007929
7930defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007931 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007932
7933defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007934 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007935
7936defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007937 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007938
7939defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007940 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007941
7942defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007943 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007944
7945defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007946 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007947
7948defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007949 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007950
7951defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007952 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007953
7954defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007955 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007956
7957defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007958 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007959
7960defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007961 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007962
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007963// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007964def v64i1sextv64i8 : PatLeaf<(v64i8
7965 (X86vsext
7966 (v64i1 (X86pcmpgtm
7967 (bc_v64i8 (v16i32 immAllZerosV)),
7968 VR512:$src))))>;
7969def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7970def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7971def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007972
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007973multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007974def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007975 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007976 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7977}
Michael Liao5bf95782014-12-04 05:20:33 +00007978
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007979multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7980 string OpcodeStr, Predicate prd> {
7981let Predicates = [prd] in
7982 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7983
7984 let Predicates = [prd, HasVLX] in {
7985 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7986 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7987 }
7988}
7989
7990multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7991 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7992 HasBWI>;
7993 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7994 HasBWI>, VEX_W;
7995 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7996 HasDQI>;
7997 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7998 HasDQI>, VEX_W;
7999}
Michael Liao5bf95782014-12-04 05:20:33 +00008000
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008001defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008002
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008003multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008004 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8005 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8006 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8007}
8008
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008009// Use 512bit version to implement 128/256 bit in case NoVLX.
8010multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008011 X86VectorVTInfo _> {
8012
8013 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8014 (_.KVT (COPY_TO_REGCLASS
8015 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008016 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008017 _.RC:$src, _.SubRegIdx)),
8018 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008019}
8020
8021multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008022 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8023 let Predicates = [prd] in
8024 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8025 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008026
8027 let Predicates = [prd, HasVLX] in {
8028 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008029 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008030 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008031 EVEX_V128;
8032 }
8033 let Predicates = [prd, NoVLX] in {
8034 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8035 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008036 }
8037}
8038
8039defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8040 avx512vl_i8_info, HasBWI>;
8041defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8042 avx512vl_i16_info, HasBWI>, VEX_W;
8043defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8044 avx512vl_i32_info, HasDQI>;
8045defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8046 avx512vl_i64_info, HasDQI>, VEX_W;
8047
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008048//===----------------------------------------------------------------------===//
8049// AVX-512 - COMPRESS and EXPAND
8050//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008051
Ayman Musad7a5ed42016-09-26 06:22:08 +00008052multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008053 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008054 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008055 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008056 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008057
Craig Toppere1cac152016-06-07 07:27:54 +00008058 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008059 def mr : AVX5128I<opc, MRMDestMem, (outs),
8060 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008061 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008062 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8063
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008064 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8065 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008066 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008067 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008068 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008069}
8070
Ayman Musad7a5ed42016-09-26 06:22:08 +00008071multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8072
8073 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8074 (_.VT _.RC:$src)),
8075 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8076 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8077}
8078
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008079multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8080 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008081 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8082 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008083
8084 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008085 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8086 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8087 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8088 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008089 }
8090}
8091
8092defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8093 EVEX;
8094defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8095 EVEX, VEX_W;
8096defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8097 EVEX;
8098defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8099 EVEX, VEX_W;
8100
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008101// expand
8102multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8103 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008104 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008105 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008106 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008107
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008108 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8109 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8110 (_.VT (X86expand (_.VT (bitconvert
8111 (_.LdFrag addr:$src1)))))>,
8112 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008113}
8114
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008115multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8116
8117 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8118 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8119 _.KRCWM:$mask, addr:$src)>;
8120
8121 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8122 (_.VT _.RC:$src0))),
8123 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8124 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8125}
8126
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008127multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8128 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008129 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8130 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008131
8132 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008133 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8134 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8135 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8136 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008137 }
8138}
8139
8140defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8141 EVEX;
8142defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8143 EVEX, VEX_W;
8144defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8145 EVEX;
8146defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8147 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008148
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008149//handle instruction reg_vec1 = op(reg_vec,imm)
8150// op(mem_vec,imm)
8151// op(broadcast(eltVt),imm)
8152//all instruction created with FROUND_CURRENT
8153multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008154 X86VectorVTInfo _>{
8155 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008156 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8157 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008158 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008159 (OpNode (_.VT _.RC:$src1),
8160 (i32 imm:$src2),
8161 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008162 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8163 (ins _.MemOp:$src1, i32u8imm:$src2),
8164 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8165 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8166 (i32 imm:$src2),
8167 (i32 FROUND_CURRENT))>;
8168 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8169 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8170 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8171 "${src1}"##_.BroadcastStr##", $src2",
8172 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8173 (i32 imm:$src2),
8174 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008175 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008176}
8177
8178//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8179multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8180 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008181 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008182 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8183 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008184 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008185 "$src1, {sae}, $src2",
8186 (OpNode (_.VT _.RC:$src1),
8187 (i32 imm:$src2),
8188 (i32 FROUND_NO_EXC))>, EVEX_B;
8189}
8190
8191multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8192 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8193 let Predicates = [prd] in {
8194 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8195 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8196 EVEX_V512;
8197 }
8198 let Predicates = [prd, HasVLX] in {
8199 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8200 EVEX_V128;
8201 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8202 EVEX_V256;
8203 }
8204}
8205
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008206//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8207// op(reg_vec2,mem_vec,imm)
8208// op(reg_vec2,broadcast(eltVt),imm)
8209//all instruction created with FROUND_CURRENT
8210multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008211 X86VectorVTInfo _>{
8212 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008213 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008214 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008215 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8216 (OpNode (_.VT _.RC:$src1),
8217 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008218 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008219 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008220 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8221 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8222 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8223 (OpNode (_.VT _.RC:$src1),
8224 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8225 (i32 imm:$src3),
8226 (i32 FROUND_CURRENT))>;
8227 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8228 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8229 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8230 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8231 (OpNode (_.VT _.RC:$src1),
8232 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8233 (i32 imm:$src3),
8234 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008235 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008236}
8237
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008238//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8239// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008240multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8241 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008242 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008243 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8244 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8245 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8246 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8247 (SrcInfo.VT SrcInfo.RC:$src2),
8248 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008249 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8250 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8251 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8252 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8253 (SrcInfo.VT (bitconvert
8254 (SrcInfo.LdFrag addr:$src2))),
8255 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008256 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008257}
8258
8259//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8260// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008261// op(reg_vec2,broadcast(eltVt),imm)
8262multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008263 X86VectorVTInfo _>:
8264 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8265
Craig Topper05948fb2016-08-02 05:11:15 +00008266 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008267 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8268 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8269 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8270 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8271 (OpNode (_.VT _.RC:$src1),
8272 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8273 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008274}
8275
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008276//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8277// op(reg_vec2,mem_scalar,imm)
8278//all instruction created with FROUND_CURRENT
8279multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008280 X86VectorVTInfo _> {
8281 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008282 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008283 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008284 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8285 (OpNode (_.VT _.RC:$src1),
8286 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008287 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008288 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008289 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008290 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008291 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8292 (OpNode (_.VT _.RC:$src1),
8293 (_.VT (scalar_to_vector
8294 (_.ScalarLdFrag addr:$src2))),
8295 (i32 imm:$src3),
8296 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008297 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008298}
8299
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008300//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8301multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8302 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008303 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008304 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008305 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008306 OpcodeStr, "$src3, {sae}, $src2, $src1",
8307 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008308 (OpNode (_.VT _.RC:$src1),
8309 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008310 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008311 (i32 FROUND_NO_EXC))>, EVEX_B;
8312}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008313//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8314multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8315 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008316 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8317 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008318 OpcodeStr, "$src3, {sae}, $src2, $src1",
8319 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008320 (OpNode (_.VT _.RC:$src1),
8321 (_.VT _.RC:$src2),
8322 (i32 imm:$src3),
8323 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008324}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008325
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008326multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8327 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008328 let Predicates = [prd] in {
8329 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008330 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008331 EVEX_V512;
8332
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008333 }
8334 let Predicates = [prd, HasVLX] in {
8335 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008336 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008337 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008338 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008339 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008340}
8341
Igor Breger2ae0fe32015-08-31 11:14:02 +00008342multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8343 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8344 let Predicates = [HasBWI] in {
8345 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8346 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8347 }
8348 let Predicates = [HasBWI, HasVLX] in {
8349 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8350 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8351 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8352 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8353 }
8354}
8355
Igor Breger00d9f842015-06-08 14:03:17 +00008356multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8357 bits<8> opc, SDNode OpNode>{
8358 let Predicates = [HasAVX512] in {
8359 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8360 }
8361 let Predicates = [HasAVX512, HasVLX] in {
8362 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8363 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8364 }
8365}
8366
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008367multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8368 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8369 let Predicates = [prd] in {
8370 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8371 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008372 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008373}
8374
Igor Breger1e58e8a2015-09-02 11:18:55 +00008375multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8376 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8377 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8378 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8379 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8380 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008381}
8382
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008383
Igor Breger1e58e8a2015-09-02 11:18:55 +00008384defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8385 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8386defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8387 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8388defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8389 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8390
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008391
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008392defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8393 0x50, X86VRange, HasDQI>,
8394 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8395defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8396 0x50, X86VRange, HasDQI>,
8397 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8398
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008399defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8400 0x51, X86VRange, HasDQI>,
8401 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8402defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8403 0x51, X86VRange, HasDQI>,
8404 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8405
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008406defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8407 0x57, X86Reduces, HasDQI>,
8408 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8409defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8410 0x57, X86Reduces, HasDQI>,
8411 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008412
Igor Breger1e58e8a2015-09-02 11:18:55 +00008413defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8414 0x27, X86GetMants, HasAVX512>,
8415 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8416defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8417 0x27, X86GetMants, HasAVX512>,
8418 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8419
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008420multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8421 bits<8> opc, SDNode OpNode = X86Shuf128>{
8422 let Predicates = [HasAVX512] in {
8423 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8424
8425 }
8426 let Predicates = [HasAVX512, HasVLX] in {
8427 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8428 }
8429}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008430let Predicates = [HasAVX512] in {
8431def : Pat<(v16f32 (ffloor VR512:$src)),
8432 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8433def : Pat<(v16f32 (fnearbyint VR512:$src)),
8434 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8435def : Pat<(v16f32 (fceil VR512:$src)),
8436 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8437def : Pat<(v16f32 (frint VR512:$src)),
8438 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8439def : Pat<(v16f32 (ftrunc VR512:$src)),
8440 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8441
8442def : Pat<(v8f64 (ffloor VR512:$src)),
8443 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8444def : Pat<(v8f64 (fnearbyint VR512:$src)),
8445 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8446def : Pat<(v8f64 (fceil VR512:$src)),
8447 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8448def : Pat<(v8f64 (frint VR512:$src)),
8449 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8450def : Pat<(v8f64 (ftrunc VR512:$src)),
8451 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8452}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008453
8454defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8455 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8456defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8457 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8458defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8459 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8460defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8461 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008462
Craig Topperb561e662017-01-19 02:34:29 +00008463let Predicates = [HasAVX512] in {
8464// Provide fallback in case the load node that is used in the broadcast
8465// patterns above is used by additional users, which prevents the pattern
8466// selection.
8467def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8468 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8469 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8470 0)>;
8471def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8472 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8473 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8474 0)>;
8475
8476def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8477 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8478 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8479 0)>;
8480def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8481 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8482 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8483 0)>;
8484
8485def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8486 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8487 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8488 0)>;
8489
8490def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8491 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8492 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8493 0)>;
8494}
8495
Craig Topperc48fa892015-12-27 19:45:21 +00008496multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008497 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8498 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008499}
8500
Craig Topperc48fa892015-12-27 19:45:21 +00008501defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008502 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008503defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008504 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008505
Craig Topper7a299302016-06-09 07:06:38 +00008506multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008507 let Predicates = p in
8508 def NAME#_.VTName#rri:
8509 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8510 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8511 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8512}
8513
Craig Topper7a299302016-06-09 07:06:38 +00008514multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8515 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8516 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8517 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008518
Craig Topper7a299302016-06-09 07:06:38 +00008519defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008520 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008521 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8522 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8523 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8524 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8525 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008526 EVEX_CD8<8, CD8VF>;
8527
Igor Bregerf3ded812015-08-31 13:09:30 +00008528defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8529 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8530
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008531multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8532 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008533 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008534 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008535 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008536 "$src1", "$src1",
8537 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8538
Craig Toppere1cac152016-06-07 07:27:54 +00008539 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8540 (ins _.MemOp:$src1), OpcodeStr,
8541 "$src1", "$src1",
8542 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8543 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008544 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008545}
8546
8547multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8548 X86VectorVTInfo _> :
8549 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008550 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8551 (ins _.ScalarMemOp:$src1), OpcodeStr,
8552 "${src1}"##_.BroadcastStr,
8553 "${src1}"##_.BroadcastStr,
8554 (_.VT (OpNode (X86VBroadcast
8555 (_.ScalarLdFrag addr:$src1))))>,
8556 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008557}
8558
8559multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8560 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8561 let Predicates = [prd] in
8562 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8563
8564 let Predicates = [prd, HasVLX] in {
8565 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8566 EVEX_V256;
8567 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8568 EVEX_V128;
8569 }
8570}
8571
8572multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8573 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8574 let Predicates = [prd] in
8575 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8576 EVEX_V512;
8577
8578 let Predicates = [prd, HasVLX] in {
8579 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8580 EVEX_V256;
8581 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8582 EVEX_V128;
8583 }
8584}
8585
8586multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8587 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008588 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008589 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008590 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8591 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008592}
8593
8594multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8595 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008596 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8597 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008598}
8599
8600multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8601 bits<8> opc_d, bits<8> opc_q,
8602 string OpcodeStr, SDNode OpNode> {
8603 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8604 HasAVX512>,
8605 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8606 HasBWI>;
8607}
8608
8609defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8610
Craig Topper5ef13ba2016-12-26 07:26:07 +00008611def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8612 VR128X:$src))>;
8613def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8614def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8615def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8616 VR256X:$src))>;
8617def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8618def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8619
Craig Topper056c9062016-08-28 22:20:48 +00008620let Predicates = [HasBWI, HasVLX] in {
8621 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008622 (bc_v2i64 (avx512_v16i1sextv16i8)),
8623 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8624 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008625 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008626 (bc_v2i64 (avx512_v8i1sextv8i16)),
8627 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8628 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008629 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008630 (bc_v4i64 (avx512_v32i1sextv32i8)),
8631 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8632 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008633 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008634 (bc_v4i64 (avx512_v16i1sextv16i16)),
8635 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8636 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008637}
8638let Predicates = [HasAVX512, HasVLX] in {
8639 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008640 (bc_v2i64 (avx512_v4i1sextv4i32)),
8641 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8642 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008643 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008644 (bc_v4i64 (avx512_v8i1sextv8i32)),
8645 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8646 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008647}
8648
8649let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008650def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008651 (bc_v8i64 (v16i1sextv16i32)),
8652 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008653 (VPABSDZrr VR512:$src)>;
8654def : Pat<(xor
8655 (bc_v8i64 (v8i1sextv8i64)),
8656 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8657 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008658}
Craig Topper850feaf2016-08-28 22:20:51 +00008659let Predicates = [HasBWI] in {
8660def : Pat<(xor
8661 (bc_v8i64 (v64i1sextv64i8)),
8662 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8663 (VPABSBZrr VR512:$src)>;
8664def : Pat<(xor
8665 (bc_v8i64 (v32i1sextv32i16)),
8666 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8667 (VPABSWZrr VR512:$src)>;
8668}
Igor Bregerf2460112015-07-26 14:41:44 +00008669
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008670multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8671
8672 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008673}
8674
8675defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8676defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8677
Igor Breger24cab0f2015-11-16 07:22:00 +00008678//===---------------------------------------------------------------------===//
8679// Replicate Single FP - MOVSHDUP and MOVSLDUP
8680//===---------------------------------------------------------------------===//
8681multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8682 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8683 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008684}
8685
8686defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8687defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008688
8689//===----------------------------------------------------------------------===//
8690// AVX-512 - MOVDDUP
8691//===----------------------------------------------------------------------===//
8692
8693multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8694 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008695 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00008696 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8697 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8698 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008699 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8700 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8701 (_.VT (OpNode (_.VT (scalar_to_vector
8702 (_.ScalarLdFrag addr:$src)))))>,
8703 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008704 }
Igor Breger1f782962015-11-19 08:26:56 +00008705}
8706
8707multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8708 AVX512VLVectorVTInfo VTInfo> {
8709
8710 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8711
8712 let Predicates = [HasAVX512, HasVLX] in {
8713 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8714 EVEX_V256;
8715 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8716 EVEX_V128;
8717 }
8718}
8719
8720multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8721 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8722 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008723}
8724
8725defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8726
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008727let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008728def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008729 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008730def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008731 (VMOVDDUPZ128rm addr:$src)>;
8732def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8733 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008734
8735def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8736 (v2f64 VR128X:$src0)),
8737 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8738def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8739 (bitconvert (v4i32 immAllZerosV))),
8740 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8741
8742def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8743 (v2f64 VR128X:$src0)),
8744 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8745 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8746def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8747 (bitconvert (v4i32 immAllZerosV))),
8748 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8749
8750def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8751 (v2f64 VR128X:$src0)),
8752 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8753def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8754 (bitconvert (v4i32 immAllZerosV))),
8755 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008756}
Igor Breger1f782962015-11-19 08:26:56 +00008757
Igor Bregerf2460112015-07-26 14:41:44 +00008758//===----------------------------------------------------------------------===//
8759// AVX-512 - Unpack Instructions
8760//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008761defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8762 SSE_ALU_ITINS_S>;
8763defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8764 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008765
8766defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8767 SSE_INTALU_ITINS_P, HasBWI>;
8768defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8769 SSE_INTALU_ITINS_P, HasBWI>;
8770defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8771 SSE_INTALU_ITINS_P, HasBWI>;
8772defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8773 SSE_INTALU_ITINS_P, HasBWI>;
8774
8775defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8776 SSE_INTALU_ITINS_P, HasAVX512>;
8777defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8778 SSE_INTALU_ITINS_P, HasAVX512>;
8779defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8780 SSE_INTALU_ITINS_P, HasAVX512>;
8781defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8782 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008783
8784//===----------------------------------------------------------------------===//
8785// AVX-512 - Extract & Insert Integer Instructions
8786//===----------------------------------------------------------------------===//
8787
8788multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8789 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008790 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8791 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8792 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8793 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8794 imm:$src2)))),
8795 addr:$dst)]>,
8796 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008797}
8798
8799multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8800 let Predicates = [HasBWI] in {
8801 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8802 (ins _.RC:$src1, u8imm:$src2),
8803 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8804 [(set GR32orGR64:$dst,
8805 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8806 EVEX, TAPD;
8807
8808 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8809 }
8810}
8811
8812multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8813 let Predicates = [HasBWI] in {
8814 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8815 (ins _.RC:$src1, u8imm:$src2),
8816 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8817 [(set GR32orGR64:$dst,
8818 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8819 EVEX, PD;
8820
Craig Topper99f6b622016-05-01 01:03:56 +00008821 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008822 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8823 (ins _.RC:$src1, u8imm:$src2),
8824 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8825 EVEX, TAPD;
8826
Igor Bregerdefab3c2015-10-08 12:55:01 +00008827 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8828 }
8829}
8830
8831multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8832 RegisterClass GRC> {
8833 let Predicates = [HasDQI] in {
8834 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8835 (ins _.RC:$src1, u8imm:$src2),
8836 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8837 [(set GRC:$dst,
8838 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8839 EVEX, TAPD;
8840
Craig Toppere1cac152016-06-07 07:27:54 +00008841 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8842 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8843 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8844 [(store (extractelt (_.VT _.RC:$src1),
8845 imm:$src2),addr:$dst)]>,
8846 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008847 }
8848}
8849
8850defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8851defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8852defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8853defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8854
8855multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8856 X86VectorVTInfo _, PatFrag LdFrag> {
8857 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8858 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8859 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8860 [(set _.RC:$dst,
8861 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8862 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8863}
8864
8865multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8866 X86VectorVTInfo _, PatFrag LdFrag> {
8867 let Predicates = [HasBWI] in {
8868 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8869 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8870 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8871 [(set _.RC:$dst,
8872 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8873
8874 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8875 }
8876}
8877
8878multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8879 X86VectorVTInfo _, RegisterClass GRC> {
8880 let Predicates = [HasDQI] in {
8881 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8882 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8883 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8884 [(set _.RC:$dst,
8885 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8886 EVEX_4V, TAPD;
8887
8888 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8889 _.ScalarLdFrag>, TAPD;
8890 }
8891}
8892
8893defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8894 extloadi8>, TAPD;
8895defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8896 extloadi16>, PD;
8897defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8898defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008899//===----------------------------------------------------------------------===//
8900// VSHUFPS - VSHUFPD Operations
8901//===----------------------------------------------------------------------===//
8902multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8903 AVX512VLVectorVTInfo VTInfo_FP>{
8904 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8905 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8906 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008907}
8908
8909defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8910defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008911//===----------------------------------------------------------------------===//
8912// AVX-512 - Byte shift Left/Right
8913//===----------------------------------------------------------------------===//
8914
8915multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8916 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8917 def rr : AVX512<opc, MRMr,
8918 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8919 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8920 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008921 def rm : AVX512<opc, MRMm,
8922 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8923 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8924 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008925 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8926 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008927}
8928
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008929multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008930 Format MRMm, string OpcodeStr, Predicate prd>{
8931 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008932 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008933 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008934 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008935 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008936 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008937 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008938 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008939 }
8940}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008941defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008942 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008943defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008944 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8945
8946
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008947multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008948 string OpcodeStr, X86VectorVTInfo _dst,
8949 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008950 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008951 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008952 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008953 [(set _dst.RC:$dst,(_dst.VT
8954 (OpNode (_src.VT _src.RC:$src1),
8955 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008956 def rm : AVX512BI<opc, MRMSrcMem,
8957 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8958 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8959 [(set _dst.RC:$dst,(_dst.VT
8960 (OpNode (_src.VT _src.RC:$src1),
8961 (_src.VT (bitconvert
8962 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008963}
8964
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008965multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008966 string OpcodeStr, Predicate prd> {
8967 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008968 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8969 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008970 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008971 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8972 v32i8x_info>, EVEX_V256;
8973 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8974 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008975 }
8976}
8977
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008978defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008979 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008980
Craig Topper4e794c72017-02-19 19:36:58 +00008981// Transforms to swizzle an immediate to enable better matching when
8982// memory operand isn't in the right place.
8983def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
8984 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
8985 uint8_t Imm = N->getZExtValue();
8986 // Swap bits 1/4 and 3/6.
8987 uint8_t NewImm = Imm & 0xa5;
8988 if (Imm & 0x02) NewImm |= 0x10;
8989 if (Imm & 0x10) NewImm |= 0x02;
8990 if (Imm & 0x08) NewImm |= 0x40;
8991 if (Imm & 0x40) NewImm |= 0x08;
8992 return getI8Imm(NewImm, SDLoc(N));
8993}]>;
8994def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
8995 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
8996 uint8_t Imm = N->getZExtValue();
8997 // Swap bits 2/4 and 3/5.
8998 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00008999 if (Imm & 0x04) NewImm |= 0x10;
9000 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009001 if (Imm & 0x08) NewImm |= 0x20;
9002 if (Imm & 0x20) NewImm |= 0x08;
9003 return getI8Imm(NewImm, SDLoc(N));
9004}]>;
Craig Topper48905772017-02-19 21:32:15 +00009005def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9006 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9007 uint8_t Imm = N->getZExtValue();
9008 // Swap bits 1/2 and 5/6.
9009 uint8_t NewImm = Imm & 0x99;
9010 if (Imm & 0x02) NewImm |= 0x04;
9011 if (Imm & 0x04) NewImm |= 0x02;
9012 if (Imm & 0x20) NewImm |= 0x40;
9013 if (Imm & 0x40) NewImm |= 0x20;
9014 return getI8Imm(NewImm, SDLoc(N));
9015}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009016def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9017 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9018 uint8_t Imm = N->getZExtValue();
9019 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9020 uint8_t NewImm = Imm & 0x81;
9021 if (Imm & 0x02) NewImm |= 0x04;
9022 if (Imm & 0x04) NewImm |= 0x10;
9023 if (Imm & 0x08) NewImm |= 0x40;
9024 if (Imm & 0x10) NewImm |= 0x02;
9025 if (Imm & 0x20) NewImm |= 0x08;
9026 if (Imm & 0x40) NewImm |= 0x20;
9027 return getI8Imm(NewImm, SDLoc(N));
9028}]>;
9029def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9030 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9031 uint8_t Imm = N->getZExtValue();
9032 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9033 uint8_t NewImm = Imm & 0x81;
9034 if (Imm & 0x02) NewImm |= 0x10;
9035 if (Imm & 0x04) NewImm |= 0x02;
9036 if (Imm & 0x08) NewImm |= 0x20;
9037 if (Imm & 0x10) NewImm |= 0x04;
9038 if (Imm & 0x20) NewImm |= 0x40;
9039 if (Imm & 0x40) NewImm |= 0x08;
9040 return getI8Imm(NewImm, SDLoc(N));
9041}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009042
Igor Bregerb4bb1902015-10-15 12:33:24 +00009043multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009044 X86VectorVTInfo _>{
9045 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009046 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9047 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009048 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009049 (OpNode (_.VT _.RC:$src1),
9050 (_.VT _.RC:$src2),
9051 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009052 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009053 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9054 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9055 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9056 (OpNode (_.VT _.RC:$src1),
9057 (_.VT _.RC:$src2),
9058 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009059 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009060 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9061 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9062 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9063 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9064 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9065 (OpNode (_.VT _.RC:$src1),
9066 (_.VT _.RC:$src2),
9067 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009068 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009069 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009070 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009071
9072 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009073 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9074 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9075 _.RC:$src1)),
9076 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9077 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9078 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9079 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9080 _.RC:$src1)),
9081 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9082 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009083
9084 // Additional patterns for matching loads in other positions.
9085 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9086 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9087 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9088 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9089 def : Pat<(_.VT (OpNode _.RC:$src1,
9090 (bitconvert (_.LdFrag addr:$src3)),
9091 _.RC:$src2, (i8 imm:$src4))),
9092 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9093 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9094
9095 // Additional patterns for matching zero masking with loads in other
9096 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009097 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9098 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9099 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9100 _.ImmAllZerosV)),
9101 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9102 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9103 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9104 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9105 _.RC:$src2, (i8 imm:$src4)),
9106 _.ImmAllZerosV)),
9107 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9108 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009109
9110 // Additional patterns for matching masked loads with different
9111 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009112 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9113 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9114 _.RC:$src2, (i8 imm:$src4)),
9115 _.RC:$src1)),
9116 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9117 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009118 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9119 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9120 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9121 _.RC:$src1)),
9122 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9123 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9124 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9125 (OpNode _.RC:$src2, _.RC:$src1,
9126 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9127 _.RC:$src1)),
9128 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9129 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9130 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9131 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9132 _.RC:$src1, (i8 imm:$src4)),
9133 _.RC:$src1)),
9134 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9135 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9136 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9137 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9138 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9139 _.RC:$src1)),
9140 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9141 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009142
9143 // Additional patterns for matching broadcasts in other positions.
9144 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9145 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9146 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9147 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9148 def : Pat<(_.VT (OpNode _.RC:$src1,
9149 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9150 _.RC:$src2, (i8 imm:$src4))),
9151 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9152 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9153
9154 // Additional patterns for matching zero masking with broadcasts in other
9155 // positions.
9156 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9157 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9158 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9159 _.ImmAllZerosV)),
9160 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9161 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9162 (VPTERNLOG321_imm8 imm:$src4))>;
9163 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9164 (OpNode _.RC:$src1,
9165 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9166 _.RC:$src2, (i8 imm:$src4)),
9167 _.ImmAllZerosV)),
9168 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9169 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9170 (VPTERNLOG132_imm8 imm:$src4))>;
9171
9172 // Additional patterns for matching masked broadcasts with different
9173 // operand orders.
9174 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9175 (OpNode _.RC:$src1,
9176 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9177 _.RC:$src2, (i8 imm:$src4)),
9178 _.RC:$src1)),
9179 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9180 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009181 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9182 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9183 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9184 _.RC:$src1)),
9185 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9186 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9187 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9188 (OpNode _.RC:$src2, _.RC:$src1,
9189 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9190 (i8 imm:$src4)), _.RC:$src1)),
9191 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9192 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9193 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9194 (OpNode _.RC:$src2,
9195 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9196 _.RC:$src1, (i8 imm:$src4)),
9197 _.RC:$src1)),
9198 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9199 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9200 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9201 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9202 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9203 _.RC:$src1)),
9204 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9205 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009206}
9207
9208multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9209 let Predicates = [HasAVX512] in
9210 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9211 let Predicates = [HasAVX512, HasVLX] in {
9212 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9213 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9214 }
9215}
9216
9217defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9218defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9219
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009220//===----------------------------------------------------------------------===//
9221// AVX-512 - FixupImm
9222//===----------------------------------------------------------------------===//
9223
9224multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009225 X86VectorVTInfo _>{
9226 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009227 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9228 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9229 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9230 (OpNode (_.VT _.RC:$src1),
9231 (_.VT _.RC:$src2),
9232 (_.IntVT _.RC:$src3),
9233 (i32 imm:$src4),
9234 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009235 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9236 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9237 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9238 (OpNode (_.VT _.RC:$src1),
9239 (_.VT _.RC:$src2),
9240 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9241 (i32 imm:$src4),
9242 (i32 FROUND_CURRENT))>;
9243 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9244 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9245 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9246 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9247 (OpNode (_.VT _.RC:$src1),
9248 (_.VT _.RC:$src2),
9249 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9250 (i32 imm:$src4),
9251 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009252 } // Constraints = "$src1 = $dst"
9253}
9254
9255multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009256 SDNode OpNode, X86VectorVTInfo _>{
9257let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009258 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9259 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009260 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009261 "$src2, $src3, {sae}, $src4",
9262 (OpNode (_.VT _.RC:$src1),
9263 (_.VT _.RC:$src2),
9264 (_.IntVT _.RC:$src3),
9265 (i32 imm:$src4),
9266 (i32 FROUND_NO_EXC))>, EVEX_B;
9267 }
9268}
9269
9270multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9271 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009272 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9273 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009274 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9275 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9276 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9277 (OpNode (_.VT _.RC:$src1),
9278 (_.VT _.RC:$src2),
9279 (_src3VT.VT _src3VT.RC:$src3),
9280 (i32 imm:$src4),
9281 (i32 FROUND_CURRENT))>;
9282
9283 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9284 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9285 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9286 "$src2, $src3, {sae}, $src4",
9287 (OpNode (_.VT _.RC:$src1),
9288 (_.VT _.RC:$src2),
9289 (_src3VT.VT _src3VT.RC:$src3),
9290 (i32 imm:$src4),
9291 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009292 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9293 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9294 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9295 (OpNode (_.VT _.RC:$src1),
9296 (_.VT _.RC:$src2),
9297 (_src3VT.VT (scalar_to_vector
9298 (_src3VT.ScalarLdFrag addr:$src3))),
9299 (i32 imm:$src4),
9300 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009301 }
9302}
9303
9304multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9305 let Predicates = [HasAVX512] in
9306 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9307 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9308 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9309 let Predicates = [HasAVX512, HasVLX] in {
9310 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9311 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9312 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9313 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9314 }
9315}
9316
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009317defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9318 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009319 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009320defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9321 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009322 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009323defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009324 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009325defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009326 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009327
9328
9329
9330// Patterns used to select SSE scalar fp arithmetic instructions from
9331// either:
9332//
9333// (1) a scalar fp operation followed by a blend
9334//
9335// The effect is that the backend no longer emits unnecessary vector
9336// insert instructions immediately after SSE scalar fp instructions
9337// like addss or mulss.
9338//
9339// For example, given the following code:
9340// __m128 foo(__m128 A, __m128 B) {
9341// A[0] += B[0];
9342// return A;
9343// }
9344//
9345// Previously we generated:
9346// addss %xmm0, %xmm1
9347// movss %xmm1, %xmm0
9348//
9349// We now generate:
9350// addss %xmm1, %xmm0
9351//
9352// (2) a vector packed single/double fp operation followed by a vector insert
9353//
9354// The effect is that the backend converts the packed fp instruction
9355// followed by a vector insert into a single SSE scalar fp instruction.
9356//
9357// For example, given the following code:
9358// __m128 foo(__m128 A, __m128 B) {
9359// __m128 C = A + B;
9360// return (__m128) {c[0], a[1], a[2], a[3]};
9361// }
9362//
9363// Previously we generated:
9364// addps %xmm0, %xmm1
9365// movss %xmm1, %xmm0
9366//
9367// We now generate:
9368// addss %xmm1, %xmm0
9369
9370// TODO: Some canonicalization in lowering would simplify the number of
9371// patterns we have to try to match.
9372multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9373 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009374 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009375 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9376 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9377 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009378 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009379 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009380
Craig Topper5625d242016-07-29 06:06:00 +00009381 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009382 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9383 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9384 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009385 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009386 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009387
9388 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009389 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9390 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009391 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9392
9393 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009394 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9395 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009396 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009397
9398 // extracted masked scalar math op with insert via movss
9399 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9400 (scalar_to_vector
9401 (X86selects VK1WM:$mask,
9402 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9403 FR32X:$src2),
9404 FR32X:$src0))),
9405 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9406 VK1WM:$mask, v4f32:$src1,
9407 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009408 }
9409}
9410
9411defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9412defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9413defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9414defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9415
9416multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9417 let Predicates = [HasAVX512] in {
9418 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009419 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9420 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9421 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009422 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009423 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009424
9425 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009426 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9427 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9428 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009429 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009430 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009431
9432 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009433 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9434 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009435 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9436
9437 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009438 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9439 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009440 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009441
9442 // extracted masked scalar math op with insert via movss
9443 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9444 (scalar_to_vector
9445 (X86selects VK1WM:$mask,
9446 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9447 FR64X:$src2),
9448 FR64X:$src0))),
9449 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9450 VK1WM:$mask, v2f64:$src1,
9451 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009452 }
9453}
9454
9455defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9456defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9457defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9458defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;