blob: b9b1b7e2929c0e327c0b1fae245e96a3628407e6 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Chris Lattner2ac19022010-11-15 05:19:05 +0000234 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chengc4af4632010-11-17 20:13:28 +0000272// An 'and' node with a single use.
273def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
274 return N->hasOneUse();
275}]>;
276
277// An 'xor' node with a single use.
278def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
279 return N->hasOneUse();
280}]>;
281
Evan Chenga8e29892007-01-19 07:51:42 +0000282//===----------------------------------------------------------------------===//
283// Operand Definitions.
284//
285
286// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000287def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000288 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000289}
Evan Chenga8e29892007-01-19 07:51:42 +0000290
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000291// Call target.
292def bltarget : Operand<i32> {
293 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000294 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000295}
296
Evan Chenga8e29892007-01-19 07:51:42 +0000297// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000298def RegListAsmOperand : AsmOperandClass {
299 let Name = "RegList";
300 let SuperClasses = [];
301}
302
Bill Wendling0f630752010-11-17 04:32:08 +0000303def DPRRegListAsmOperand : AsmOperandClass {
304 let Name = "DPRRegList";
305 let SuperClasses = [];
306}
307
308def SPRRegListAsmOperand : AsmOperandClass {
309 let Name = "SPRRegList";
310 let SuperClasses = [];
311}
312
Bill Wendling04863d02010-11-13 10:40:19 +0000313def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000314 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000315 let ParserMatchClass = RegListAsmOperand;
316 let PrintMethod = "printRegisterList";
317}
318
Bill Wendling0f630752010-11-17 04:32:08 +0000319def dpr_reglist : Operand<i32> {
320 let EncoderMethod = "getRegisterListOpValue";
321 let ParserMatchClass = DPRRegListAsmOperand;
322 let PrintMethod = "printRegisterList";
323}
324
325def spr_reglist : Operand<i32> {
326 let EncoderMethod = "getRegisterListOpValue";
327 let ParserMatchClass = SPRRegListAsmOperand;
328 let PrintMethod = "printRegisterList";
329}
330
Evan Chenga8e29892007-01-19 07:51:42 +0000331// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
332def cpinst_operand : Operand<i32> {
333 let PrintMethod = "printCPInstOperand";
334}
335
Evan Chenga8e29892007-01-19 07:51:42 +0000336// Local PC labels.
337def pclabel : Operand<i32> {
338 let PrintMethod = "printPCLabel";
339}
340
Owen Anderson498ec202010-10-27 22:49:00 +0000341def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000342 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000343}
344
Jim Grosbachb35ad412010-10-13 19:56:10 +0000345// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
346def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000347 int32_t v = (int32_t)N->getZExtValue();
348 return v == 8 || v == 16 || v == 24; }]> {
349 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000350}
351
Bob Wilson22f5dc72010-08-16 18:27:34 +0000352// shift_imm: An integer that encodes a shift amount and the type of shift
353// (currently either asr or lsl) using the same encoding used for the
354// immediates in so_reg operands.
355def shift_imm : Operand<i32> {
356 let PrintMethod = "printShiftImmOperand";
357}
358
Evan Chenga8e29892007-01-19 07:51:42 +0000359// shifter_operand operands: so_reg and so_imm.
360def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000361 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000362 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000363 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000364 let PrintMethod = "printSORegOperand";
365 let MIOperandInfo = (ops GPR, GPR, i32imm);
366}
Evan Chengf40deed2010-10-27 23:41:30 +0000367def shift_so_reg : Operand<i32>, // reg reg imm
368 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
369 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000370 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000371 let PrintMethod = "printSORegOperand";
372 let MIOperandInfo = (ops GPR, GPR, i32imm);
373}
Evan Chenga8e29892007-01-19 07:51:42 +0000374
375// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
376// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
377// represented in the imm field in the same 12-bit form that they are encoded
378// into so_imm instructions: the 8-bit immediate is the least significant bits
379// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000380def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000381 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000382 let PrintMethod = "printSOImmOperand";
383}
384
Evan Chengc70d1842007-03-20 08:11:30 +0000385// Break so_imm's up into two pieces. This handles immediates with up to 16
386// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
387// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000388def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000389 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000390}]>;
391
392/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
393///
394def arm_i32imm : PatLeaf<(imm), [{
395 if (Subtarget->hasV6T2Ops())
396 return true;
397 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
398}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000399
400def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000401 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000403}]>;
404
405def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000406 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000408}]>;
409
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000410def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
411 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
412 }]> {
413 let PrintMethod = "printSOImm2PartOperand";
414}
415
416def so_neg_imm2part_1 : SDNodeXForm<imm, [{
417 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
418 return CurDAG->getTargetConstant(V, MVT::i32);
419}]>;
420
421def so_neg_imm2part_2 : SDNodeXForm<imm, [{
422 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
423 return CurDAG->getTargetConstant(V, MVT::i32);
424}]>;
425
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000426/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
427def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
428 return (int32_t)N->getZExtValue() < 32;
429}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000430
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000431/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
432def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
433 return (int32_t)N->getZExtValue() < 32;
434}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000435 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000436}
437
Jason W Kim837caa92010-11-18 23:37:15 +0000438// For movt/movw - sets the MC Encoder method.
439// The imm is split into imm{15-12}, imm{11-0}
440//
441def movt_imm : Operand<i32> {
442 let EncoderMethod = "getMovtImmOpValue";
443}
444
Evan Chenga8e29892007-01-19 07:51:42 +0000445// Define ARM specific addressing modes.
446
Jim Grosbach3e556122010-10-26 22:37:02 +0000447
448// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000449//
Jim Grosbach3e556122010-10-26 22:37:02 +0000450def addrmode_imm12 : Operand<i32>,
451 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000452 // 12-bit immediate operand. Note that instructions using this encode
453 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
454 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000455
Chris Lattner2ac19022010-11-15 05:19:05 +0000456 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000457 let PrintMethod = "printAddrModeImm12Operand";
458 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000459}
Jim Grosbach3e556122010-10-26 22:37:02 +0000460// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000461//
Jim Grosbach3e556122010-10-26 22:37:02 +0000462def ldst_so_reg : Operand<i32>,
463 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000464 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000465 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000466 let PrintMethod = "printAddrMode2Operand";
467 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
468}
469
Jim Grosbach3e556122010-10-26 22:37:02 +0000470// addrmode2 := reg +/- imm12
471// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000472//
473def addrmode2 : Operand<i32>,
474 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000475 string EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000476 let PrintMethod = "printAddrMode2Operand";
477 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
478}
479
480def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000481 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
482 [], [SDNPWantRoot]> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000483 string EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000484 let PrintMethod = "printAddrMode2OffsetOperand";
485 let MIOperandInfo = (ops GPR, i32imm);
486}
487
488// addrmode3 := reg +/- reg
489// addrmode3 := reg +/- imm8
490//
491def addrmode3 : Operand<i32>,
492 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000493 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000494 let PrintMethod = "printAddrMode3Operand";
495 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
496}
497
498def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000499 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
500 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000501 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000502 let PrintMethod = "printAddrMode3OffsetOperand";
503 let MIOperandInfo = (ops GPR, i32imm);
504}
505
Jim Grosbache6913602010-11-03 01:01:43 +0000506// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000507//
Jim Grosbache6913602010-11-03 01:01:43 +0000508def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000509 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000510 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000511}
512
Bill Wendling59914872010-11-08 00:39:58 +0000513def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000514 let Name = "MemMode5";
515 let SuperClasses = [];
516}
517
Evan Chenga8e29892007-01-19 07:51:42 +0000518// addrmode5 := reg +/- imm8*4
519//
520def addrmode5 : Operand<i32>,
521 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
522 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000523 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000524 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000525 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000526}
527
Bob Wilson8b024a52009-07-01 23:16:05 +0000528// addrmode6 := reg with optional writeback
529//
530def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000531 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000532 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000533 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000534 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000535}
536
537def am6offset : Operand<i32> {
538 let PrintMethod = "printAddrMode6OffsetOperand";
539 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000540 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000541}
542
Evan Chenga8e29892007-01-19 07:51:42 +0000543// addrmodepc := pc + reg
544//
545def addrmodepc : Operand<i32>,
546 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
547 let PrintMethod = "printAddrModePCOperand";
548 let MIOperandInfo = (ops GPR, i32imm);
549}
550
Bob Wilson4f38b382009-08-21 21:58:55 +0000551def nohash_imm : Operand<i32> {
552 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000553}
554
Evan Chenga8e29892007-01-19 07:51:42 +0000555//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000556
Evan Cheng37f25d92008-08-28 23:39:26 +0000557include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000558
559//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000560// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000561//
562
Evan Cheng3924f782008-08-29 07:36:24 +0000563/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000564/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000565multiclass AsI1_bin_irs<bits<4> opcod, string opc,
566 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
567 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000568 // The register-immediate version is re-materializable. This is useful
569 // in particular for taking the address of a local.
570 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000571 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
572 iii, opc, "\t$Rd, $Rn, $imm",
573 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
574 bits<4> Rd;
575 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000576 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000577 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000578 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000579 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000580 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000581 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000582 }
Jim Grosbach62547262010-10-11 18:51:51 +0000583 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
584 iir, opc, "\t$Rd, $Rn, $Rm",
585 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000586 bits<4> Rd;
587 bits<4> Rn;
588 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000589 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000590 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000591 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000592 let Inst{15-12} = Rd;
593 let Inst{11-4} = 0b00000000;
594 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000595 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000596 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
597 iis, opc, "\t$Rd, $Rn, $shift",
598 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000599 bits<4> Rd;
600 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000601 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000602 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000603 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000604 let Inst{15-12} = Rd;
605 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000606 }
Evan Chenga8e29892007-01-19 07:51:42 +0000607}
608
Evan Cheng1e249e32009-06-25 20:59:23 +0000609/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000610/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000611let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000612multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
613 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
614 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000615 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
616 iii, opc, "\t$Rd, $Rn, $imm",
617 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
618 bits<4> Rd;
619 bits<4> Rn;
620 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000621 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000622 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000623 let Inst{19-16} = Rn;
624 let Inst{15-12} = Rd;
625 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000626 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000627 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
628 iir, opc, "\t$Rd, $Rn, $Rm",
629 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
630 bits<4> Rd;
631 bits<4> Rn;
632 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000633 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000634 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000635 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000636 let Inst{19-16} = Rn;
637 let Inst{15-12} = Rd;
638 let Inst{11-4} = 0b00000000;
639 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000640 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000641 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
642 iis, opc, "\t$Rd, $Rn, $shift",
643 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
644 bits<4> Rd;
645 bits<4> Rn;
646 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000647 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000648 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000649 let Inst{19-16} = Rn;
650 let Inst{15-12} = Rd;
651 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000652 }
Evan Cheng071a2792007-09-11 19:55:27 +0000653}
Evan Chengc85e8322007-07-05 07:13:32 +0000654}
655
656/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000657/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000658/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000659let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000660multiclass AI1_cmp_irs<bits<4> opcod, string opc,
661 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
662 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000663 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
664 opc, "\t$Rn, $imm",
665 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000666 bits<4> Rn;
667 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000668 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000669 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000670 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000671 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000672 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000673 }
674 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
675 opc, "\t$Rn, $Rm",
676 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000677 bits<4> Rn;
678 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000679 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000680 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000681 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000682 let Inst{19-16} = Rn;
683 let Inst{15-12} = 0b0000;
684 let Inst{11-4} = 0b00000000;
685 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000686 }
687 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
688 opc, "\t$Rn, $shift",
689 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000690 bits<4> Rn;
691 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000692 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000693 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000694 let Inst{19-16} = Rn;
695 let Inst{15-12} = 0b0000;
696 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000697 }
Evan Cheng071a2792007-09-11 19:55:27 +0000698}
Evan Chenga8e29892007-01-19 07:51:42 +0000699}
700
Evan Cheng576a3962010-09-25 00:49:35 +0000701/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000702/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000703/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000704multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000705 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
706 IIC_iEXTr, opc, "\t$Rd, $Rm",
707 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000708 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000709 bits<4> Rd;
710 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000711 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000712 let Inst{15-12} = Rd;
713 let Inst{11-10} = 0b00;
714 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000715 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000716 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
717 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
718 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000719 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000720 bits<4> Rd;
721 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000722 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000723 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000724 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000725 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000726 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000727 }
Evan Chenga8e29892007-01-19 07:51:42 +0000728}
729
Evan Cheng576a3962010-09-25 00:49:35 +0000730multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000731 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
732 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000733 [/* For disassembly only; pattern left blank */]>,
734 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000735 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000736 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000737 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000738 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
739 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000740 [/* For disassembly only; pattern left blank */]>,
741 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000742 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000743 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000744 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000745 }
746}
747
Evan Cheng576a3962010-09-25 00:49:35 +0000748/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000749/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000750multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000751 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
752 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
753 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000754 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000755 bits<4> Rd;
756 bits<4> Rm;
757 bits<4> Rn;
758 let Inst{19-16} = Rn;
759 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000760 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000761 let Inst{9-4} = 0b000111;
762 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000763 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000764 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
765 rot_imm:$rot),
766 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
767 [(set GPR:$Rd, (opnode GPR:$Rn,
768 (rotr GPR:$Rm, rot_imm:$rot)))]>,
769 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000770 bits<4> Rd;
771 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000772 bits<4> Rn;
773 bits<2> rot;
774 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000775 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000776 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000777 let Inst{9-4} = 0b000111;
778 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000779 }
Evan Chenga8e29892007-01-19 07:51:42 +0000780}
781
Johnny Chen2ec5e492010-02-22 21:50:40 +0000782// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000783multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000784 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
785 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000786 [/* For disassembly only; pattern left blank */]>,
787 Requires<[IsARM, HasV6]> {
788 let Inst{11-10} = 0b00;
789 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000790 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
791 rot_imm:$rot),
792 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000793 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000794 Requires<[IsARM, HasV6]> {
795 bits<4> Rn;
796 bits<2> rot;
797 let Inst{19-16} = Rn;
798 let Inst{11-10} = rot;
799 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000800}
801
Evan Cheng62674222009-06-25 23:34:10 +0000802/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
803let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000804multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
805 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000806 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
807 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
808 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000809 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000810 bits<4> Rd;
811 bits<4> Rn;
812 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000813 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000814 let Inst{15-12} = Rd;
815 let Inst{19-16} = Rn;
816 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000817 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000818 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
819 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
820 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000821 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000822 bits<4> Rd;
823 bits<4> Rn;
824 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000825 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000826 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000827 let isCommutable = Commutable;
828 let Inst{3-0} = Rm;
829 let Inst{15-12} = Rd;
830 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000831 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000832 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
833 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
834 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000835 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000836 bits<4> Rd;
837 bits<4> Rn;
838 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000839 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000840 let Inst{11-0} = shift;
841 let Inst{15-12} = Rd;
842 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000843 }
Jim Grosbache5165492009-11-09 00:11:35 +0000844}
845// Carry setting variants
846let Defs = [CPSR] in {
847multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
848 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000849 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
850 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
851 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000852 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000853 bits<4> Rd;
854 bits<4> Rn;
855 bits<12> imm;
856 let Inst{15-12} = Rd;
857 let Inst{19-16} = Rn;
858 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000859 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000860 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000861 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000862 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
863 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
864 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000865 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000866 bits<4> Rd;
867 bits<4> Rn;
868 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000869 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000870 let isCommutable = Commutable;
871 let Inst{3-0} = Rm;
872 let Inst{15-12} = Rd;
873 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000874 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000875 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000876 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000877 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
878 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
879 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000880 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000881 bits<4> Rd;
882 bits<4> Rn;
883 bits<12> shift;
884 let Inst{11-0} = shift;
885 let Inst{15-12} = Rd;
886 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000887 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000888 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000889 }
Evan Cheng071a2792007-09-11 19:55:27 +0000890}
Evan Chengc85e8322007-07-05 07:13:32 +0000891}
Jim Grosbache5165492009-11-09 00:11:35 +0000892}
Evan Chengc85e8322007-07-05 07:13:32 +0000893
Jim Grosbach3e556122010-10-26 22:37:02 +0000894let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000895multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000896 InstrItinClass iir, PatFrag opnode> {
897 // Note: We use the complex addrmode_imm12 rather than just an input
898 // GPR and a constrained immediate so that we can use this to match
899 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000900 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000901 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
902 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000903 bits<4> Rt;
904 bits<17> addr;
905 let Inst{23} = addr{12}; // U (add = ('U' == 1))
906 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000907 let Inst{15-12} = Rt;
908 let Inst{11-0} = addr{11-0}; // imm12
909 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000910 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000911 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
912 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000913 bits<4> Rt;
914 bits<17> shift;
915 let Inst{23} = shift{12}; // U (add = ('U' == 1))
916 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000917 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000918 let Inst{11-0} = shift{11-0};
919 }
920}
921}
922
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000923multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000924 InstrItinClass iir, PatFrag opnode> {
925 // Note: We use the complex addrmode_imm12 rather than just an input
926 // GPR and a constrained immediate so that we can use this to match
927 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000928 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000929 (ins GPR:$Rt, addrmode_imm12:$addr),
930 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
931 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
932 bits<4> Rt;
933 bits<17> addr;
934 let Inst{23} = addr{12}; // U (add = ('U' == 1))
935 let Inst{19-16} = addr{16-13}; // Rn
936 let Inst{15-12} = Rt;
937 let Inst{11-0} = addr{11-0}; // imm12
938 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000939 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000940 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
941 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
942 bits<4> Rt;
943 bits<17> shift;
944 let Inst{23} = shift{12}; // U (add = ('U' == 1))
945 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000946 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000947 let Inst{11-0} = shift{11-0};
948 }
949}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000950//===----------------------------------------------------------------------===//
951// Instructions
952//===----------------------------------------------------------------------===//
953
Evan Chenga8e29892007-01-19 07:51:42 +0000954//===----------------------------------------------------------------------===//
955// Miscellaneous Instructions.
956//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000957
Evan Chenga8e29892007-01-19 07:51:42 +0000958/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
959/// the function. The first operand is the ID# for this instruction, the second
960/// is the index into the MachineConstantPool that this is, the third is the
961/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000962let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000963def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000964PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000965 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000966
Jim Grosbach4642ad32010-02-22 23:10:38 +0000967// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
968// from removing one half of the matched pairs. That breaks PEI, which assumes
969// these will always be in pairs, and asserts if it finds otherwise. Better way?
970let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000971def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000972PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000973 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000974
Jim Grosbach64171712010-02-16 21:07:46 +0000975def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000976PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000977 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000978}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000979
Johnny Chenf4d81052010-02-12 22:53:19 +0000980def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000981 [/* For disassembly only; pattern left blank */]>,
982 Requires<[IsARM, HasV6T2]> {
983 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000984 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000985 let Inst{7-0} = 0b00000000;
986}
987
Johnny Chenf4d81052010-02-12 22:53:19 +0000988def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
989 [/* For disassembly only; pattern left blank */]>,
990 Requires<[IsARM, HasV6T2]> {
991 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000992 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000993 let Inst{7-0} = 0b00000001;
994}
995
996def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
997 [/* For disassembly only; pattern left blank */]>,
998 Requires<[IsARM, HasV6T2]> {
999 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001000 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001001 let Inst{7-0} = 0b00000010;
1002}
1003
1004def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1005 [/* For disassembly only; pattern left blank */]>,
1006 Requires<[IsARM, HasV6T2]> {
1007 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001008 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001009 let Inst{7-0} = 0b00000011;
1010}
1011
Johnny Chen2ec5e492010-02-22 21:50:40 +00001012def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1013 "\t$dst, $a, $b",
1014 [/* For disassembly only; pattern left blank */]>,
1015 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001016 bits<4> Rd;
1017 bits<4> Rn;
1018 bits<4> Rm;
1019 let Inst{3-0} = Rm;
1020 let Inst{15-12} = Rd;
1021 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001022 let Inst{27-20} = 0b01101000;
1023 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001024 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001025}
1026
Johnny Chenf4d81052010-02-12 22:53:19 +00001027def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1028 [/* For disassembly only; pattern left blank */]>,
1029 Requires<[IsARM, HasV6T2]> {
1030 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001031 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001032 let Inst{7-0} = 0b00000100;
1033}
1034
Johnny Chenc6f7b272010-02-11 18:12:29 +00001035// The i32imm operand $val can be used by a debugger to store more information
1036// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001037def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001038 [/* For disassembly only; pattern left blank */]>,
1039 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001040 bits<16> val;
1041 let Inst{3-0} = val{3-0};
1042 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001043 let Inst{27-20} = 0b00010010;
1044 let Inst{7-4} = 0b0111;
1045}
1046
Johnny Chenb98e1602010-02-12 18:55:33 +00001047// Change Processor State is a system instruction -- for disassembly only.
1048// The singleton $opt operand contains the following information:
1049// opt{4-0} = mode from Inst{4-0}
1050// opt{5} = changemode from Inst{17}
1051// opt{8-6} = AIF from Inst{8-6}
1052// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001053// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001054def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001055 [/* For disassembly only; pattern left blank */]>,
1056 Requires<[IsARM]> {
1057 let Inst{31-28} = 0b1111;
1058 let Inst{27-20} = 0b00010000;
1059 let Inst{16} = 0;
1060 let Inst{5} = 0;
1061}
1062
Johnny Chenb92a23f2010-02-21 04:42:01 +00001063// Preload signals the memory system of possible future data/instruction access.
1064// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001065multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001066
Evan Chengdfed19f2010-11-03 06:34:55 +00001067 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001068 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001069 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001070 bits<4> Rt;
1071 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001072 let Inst{31-26} = 0b111101;
1073 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001074 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001075 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001076 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001077 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001078 let Inst{19-16} = addr{16-13}; // Rn
1079 let Inst{15-12} = Rt;
1080 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001081 }
1082
Evan Chengdfed19f2010-11-03 06:34:55 +00001083 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001084 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001085 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001086 bits<4> Rt;
1087 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001088 let Inst{31-26} = 0b111101;
1089 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001090 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001091 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001092 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001093 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001094 let Inst{19-16} = shift{16-13}; // Rn
1095 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001096 }
1097}
1098
Evan Cheng416941d2010-11-04 05:19:35 +00001099defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1100defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1101defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001102
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001103def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1104 "setend\t$end",
1105 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001106 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001107 bits<1> end;
1108 let Inst{31-10} = 0b1111000100000001000000;
1109 let Inst{9} = end;
1110 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001111}
1112
Johnny Chenf4d81052010-02-12 22:53:19 +00001113def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001114 [/* For disassembly only; pattern left blank */]>,
1115 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001116 bits<4> opt;
1117 let Inst{27-4} = 0b001100100000111100001111;
1118 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001119}
1120
Johnny Chenba6e0332010-02-11 17:14:31 +00001121// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001122let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001123def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001124 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001125 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001126 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001127}
1128
Evan Cheng12c3a532008-11-06 17:48:05 +00001129// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001130let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001131def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1132 Size4Bytes, IIC_iALUr,
1133 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001134
Evan Cheng325474e2008-01-07 23:56:57 +00001135let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001136def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001137 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001138 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001139
Jim Grosbach53694262010-11-18 01:15:56 +00001140def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001141 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001142 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001143
Jim Grosbach53694262010-11-18 01:15:56 +00001144def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001145 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001146 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001147
Jim Grosbach53694262010-11-18 01:15:56 +00001148def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001149 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001150 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001151
Jim Grosbach53694262010-11-18 01:15:56 +00001152def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001153 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001154 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001155}
Chris Lattner13c63102008-01-06 05:55:01 +00001156let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001157def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001158 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001159
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001160def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001161 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001162
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001163def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001164 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001165}
Evan Cheng12c3a532008-11-06 17:48:05 +00001166} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001167
Evan Chenge07715c2009-06-23 05:25:29 +00001168
1169// LEApcrel - Load a pc-relative address into a register without offending the
1170// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001171let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001172let isReMaterializable = 1 in
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001173// FIXME: We want one cannonical LEApcrel instruction and to express one or
1174// both of these as pseudo-instructions that get expanded to it.
1175def LEApcrel : AXI1<0, (outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1176 MiscFrm, IIC_iALUi,
1177 "adr$p\t$Rd, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001178
Jim Grosbacha967d112010-06-21 21:27:27 +00001179} // neverHasSideEffects
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001180def LEApcrelJT : AXI1<0b0100, (outs GPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001181 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001182 MiscFrm, IIC_iALUi,
1183 "adr$p\t$Rd, #${label}_${id}", []> {
1184 bits<4> p;
1185 bits<4> Rd;
1186 let Inst{31-28} = p;
1187 let Inst{27-25} = 0b001;
1188 let Inst{20} = 0;
1189 let Inst{19-16} = 0b1111;
1190 let Inst{15-12} = Rd;
1191 // FIXME: Add label encoding/fixup
Evan Chengbc8a9452009-07-07 23:40:25 +00001192}
Evan Chenge07715c2009-06-23 05:25:29 +00001193
Evan Chenga8e29892007-01-19 07:51:42 +00001194//===----------------------------------------------------------------------===//
1195// Control Flow Instructions.
1196//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001197
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001198let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1199 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001200 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001201 "bx", "\tlr", [(ARMretflag)]>,
1202 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001203 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001204 }
1205
1206 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001207 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001208 "mov", "\tpc, lr", [(ARMretflag)]>,
1209 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001210 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001211 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001212}
Rafael Espindola27185192006-09-29 21:20:16 +00001213
Bob Wilson04ea6e52009-10-28 00:37:03 +00001214// Indirect branches
1215let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001216 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001217 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001218 [(brind GPR:$dst)]>,
1219 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001220 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001221 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001222 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001223 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001224
1225 // ARMV4 only
1226 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1227 [(brind GPR:$dst)]>,
1228 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001229 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001230 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001231 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001232 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001233}
1234
Evan Cheng1e0eab12010-11-29 22:43:27 +00001235// All calls clobber the non-callee saved registers. SP is marked as
1236// a use to prevent stack-pointer assignments that appear immediately
1237// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001238let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001239 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001240 Defs = [R0, R1, R2, R3, R12, LR,
1241 D0, D1, D2, D3, D4, D5, D6, D7,
1242 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001243 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1244 Uses = [SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001245 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001246 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001247 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001248 Requires<[IsARM, IsNotDarwin]> {
1249 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001250 bits<24> func;
1251 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001252 }
Evan Cheng277f0742007-06-19 21:05:09 +00001253
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001254 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001255 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001256 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001257 Requires<[IsARM, IsNotDarwin]> {
1258 bits<24> func;
1259 let Inst{23-0} = func;
1260 }
Evan Cheng277f0742007-06-19 21:05:09 +00001261
Evan Chenga8e29892007-01-19 07:51:42 +00001262 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001263 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001264 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001265 [(ARMcall GPR:$func)]>,
1266 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001267 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001268 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001269 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001270 }
1271
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001272 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001273 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbach817c1a62010-11-19 00:27:09 +00001274 // FIXME: x2 insn patterns like this need to be pseudo instructions.
Bob Wilson1665b0a2010-02-16 17:24:15 +00001275 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001276 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001277 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001278 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001279 bits<4> func;
1280 let Inst{27-4} = 0b000100101111111111110001;
1281 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001282 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001283
1284 // ARMv4
1285 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1286 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1287 [(ARMcall_nolink tGPR:$func)]>,
1288 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001289 bits<4> func;
1290 let Inst{27-4} = 0b000110100000111100000000;
1291 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001292 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001293}
1294
David Goodwin1a8f36e2009-08-12 18:31:53 +00001295let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001296 // On Darwin R9 is call-clobbered.
1297 // R7 is marked as a use to prevent frame-pointer assignments from being
1298 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001299 Defs = [R0, R1, R2, R3, R9, R12, LR,
1300 D0, D1, D2, D3, D4, D5, D6, D7,
1301 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001302 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1303 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001304 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001305 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001306 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1307 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001308 bits<24> func;
1309 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001310 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001311
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001312 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001313 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001314 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001315 Requires<[IsARM, IsDarwin]> {
1316 bits<24> func;
1317 let Inst{23-0} = func;
1318 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001319
1320 // ARMv5T and above
1321 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001322 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001323 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001324 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001325 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001326 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001327 }
1328
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001329 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001330 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1331 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001332 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001333 [(ARMcall_nolink tGPR:$func)]>,
1334 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001335 bits<4> func;
1336 let Inst{27-4} = 0b000100101111111111110001;
1337 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001338 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001339
1340 // ARMv4
1341 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1342 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1343 [(ARMcall_nolink tGPR:$func)]>,
1344 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001345 bits<4> func;
1346 let Inst{27-4} = 0b000110100000111100000000;
1347 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001348 }
Rafael Espindola35574632006-07-18 17:00:30 +00001349}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001350
Dale Johannesen51e28e62010-06-03 21:09:53 +00001351// Tail calls.
1352
Jim Grosbach832859d2010-10-13 22:09:34 +00001353// FIXME: These should probably be xformed into the non-TC versions of the
1354// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001355let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1356 // Darwin versions.
1357 let Defs = [R0, R1, R2, R3, R9, R12,
1358 D0, D1, D2, D3, D4, D5, D6, D7,
1359 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1360 D27, D28, D29, D30, D31, PC],
1361 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001362 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1363 Pseudo, IIC_Br,
1364 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001365
Evan Cheng6523d2f2010-06-19 00:11:54 +00001366 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1367 Pseudo, IIC_Br,
1368 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001369
Evan Cheng6523d2f2010-06-19 00:11:54 +00001370 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001371 IIC_Br, "b\t$dst @ TAILCALL",
1372 []>, Requires<[IsDarwin]>;
1373
1374 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001375 IIC_Br, "b.w\t$dst @ TAILCALL",
1376 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001377
Evan Cheng6523d2f2010-06-19 00:11:54 +00001378 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1379 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1380 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001381 bits<4> dst;
1382 let Inst{31-4} = 0b1110000100101111111111110001;
1383 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001384 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001385 }
1386
1387 // Non-Darwin versions (the difference is R9).
1388 let Defs = [R0, R1, R2, R3, R12,
1389 D0, D1, D2, D3, D4, D5, D6, D7,
1390 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1391 D27, D28, D29, D30, D31, PC],
1392 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001393 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1394 Pseudo, IIC_Br,
1395 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001396
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001397 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001398 Pseudo, IIC_Br,
1399 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001400
Evan Cheng6523d2f2010-06-19 00:11:54 +00001401 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1402 IIC_Br, "b\t$dst @ TAILCALL",
1403 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001404
Evan Cheng6523d2f2010-06-19 00:11:54 +00001405 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1406 IIC_Br, "b.w\t$dst @ TAILCALL",
1407 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001408
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001409 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001410 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1411 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001412 bits<4> dst;
1413 let Inst{31-4} = 0b1110000100101111111111110001;
1414 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001415 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001416 }
1417}
1418
David Goodwin1a8f36e2009-08-12 18:31:53 +00001419let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001420 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001421 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001422 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001423 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001424 "b\t$target", [(br bb:$target)]> {
1425 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001426 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001427 let Inst{23-0} = target;
1428 }
Evan Cheng44bec522007-05-15 01:29:07 +00001429
Jim Grosbach2dc77682010-11-29 18:37:44 +00001430 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1431 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001432 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001433 SizeSpecial, IIC_Br,
1434 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001435 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1436 // into i12 and rs suffixed versions.
1437 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001438 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001439 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001440 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001441 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001442 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001443 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001444 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001445 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001446 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001447 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001448 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001449
Evan Chengc85e8322007-07-05 07:13:32 +00001450 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001451 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001452 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001453 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001454 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1455 bits<24> target;
1456 let Inst{23-0} = target;
1457 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001458}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001459
Johnny Chena1e76212010-02-13 02:51:09 +00001460// Branch and Exchange Jazelle -- for disassembly only
1461def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1462 [/* For disassembly only; pattern left blank */]> {
1463 let Inst{23-20} = 0b0010;
1464 //let Inst{19-8} = 0xfff;
1465 let Inst{7-4} = 0b0010;
1466}
1467
Johnny Chen0296f3e2010-02-16 21:59:54 +00001468// Secure Monitor Call is a system instruction -- for disassembly only
1469def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1470 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001471 bits<4> opt;
1472 let Inst{23-4} = 0b01100000000000000111;
1473 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001474}
1475
Johnny Chen64dfb782010-02-16 20:04:27 +00001476// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001477let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001478def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001479 [/* For disassembly only; pattern left blank */]> {
1480 bits<24> svc;
1481 let Inst{23-0} = svc;
1482}
Johnny Chen85d5a892010-02-10 18:02:25 +00001483}
1484
Johnny Chenfb566792010-02-17 21:39:10 +00001485// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001486let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001487def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1488 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001489 [/* For disassembly only; pattern left blank */]> {
1490 let Inst{31-28} = 0b1111;
1491 let Inst{22-20} = 0b110; // W = 1
1492}
1493
Jim Grosbache6913602010-11-03 01:01:43 +00001494def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1495 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001496 [/* For disassembly only; pattern left blank */]> {
1497 let Inst{31-28} = 0b1111;
1498 let Inst{22-20} = 0b100; // W = 0
1499}
1500
Johnny Chenfb566792010-02-17 21:39:10 +00001501// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001502def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1503 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001504 [/* For disassembly only; pattern left blank */]> {
1505 let Inst{31-28} = 0b1111;
1506 let Inst{22-20} = 0b011; // W = 1
1507}
1508
Jim Grosbache6913602010-11-03 01:01:43 +00001509def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1510 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001511 [/* For disassembly only; pattern left blank */]> {
1512 let Inst{31-28} = 0b1111;
1513 let Inst{22-20} = 0b001; // W = 0
1514}
Chris Lattner39ee0362010-10-31 19:10:56 +00001515} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001516
Evan Chenga8e29892007-01-19 07:51:42 +00001517//===----------------------------------------------------------------------===//
1518// Load / store Instructions.
1519//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001520
Evan Chenga8e29892007-01-19 07:51:42 +00001521// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001522
1523
Evan Cheng7e2fe912010-10-28 06:47:08 +00001524defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001525 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001526defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001527 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001528defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001529 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001530defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001531 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001532
Evan Chengfa775d02007-03-19 07:20:03 +00001533// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001534let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1535 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001536def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001537 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1538 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001539 bits<4> Rt;
1540 bits<17> addr;
1541 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1542 let Inst{19-16} = 0b1111;
1543 let Inst{15-12} = Rt;
1544 let Inst{11-0} = addr{11-0}; // imm12
1545}
Evan Chengfa775d02007-03-19 07:20:03 +00001546
Evan Chenga8e29892007-01-19 07:51:42 +00001547// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001548def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001549 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1550 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001551
Evan Chenga8e29892007-01-19 07:51:42 +00001552// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001553def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001554 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1555 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001556
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001557def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001558 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1559 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001560
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001561let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1562 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001563// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1564// how to represent that such that tblgen is happy and we don't
1565// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001566// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001567def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1568 (ins addrmode3:$addr), LdMiscFrm,
1569 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001570 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001571}
Rafael Espindolac391d162006-10-23 20:34:27 +00001572
Evan Chenga8e29892007-01-19 07:51:42 +00001573// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001574multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001575 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1576 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001577 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1578 // {17-14} Rn
1579 // {13} 1 == Rm, 0 == imm12
1580 // {12} isAdd
1581 // {11-0} imm12/Rm
1582 bits<18> addr;
1583 let Inst{25} = addr{13};
1584 let Inst{23} = addr{12};
1585 let Inst{19-16} = addr{17-14};
1586 let Inst{11-0} = addr{11-0};
1587 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001588 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1589 (ins GPR:$Rn, am2offset:$offset),
1590 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001591 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1592 // {13} 1 == Rm, 0 == imm12
1593 // {12} isAdd
1594 // {11-0} imm12/Rm
1595 bits<14> offset;
1596 bits<4> Rn;
1597 let Inst{25} = offset{13};
1598 let Inst{23} = offset{12};
1599 let Inst{19-16} = Rn;
1600 let Inst{11-0} = offset{11-0};
1601 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001602}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001603
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001604let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001605defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1606defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001607}
Rafael Espindola450856d2006-12-12 00:37:38 +00001608
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001609multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1610 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1611 (ins addrmode3:$addr), IndexModePre,
1612 LdMiscFrm, itin,
1613 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1614 bits<14> addr;
1615 let Inst{23} = addr{8}; // U bit
1616 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1617 let Inst{19-16} = addr{12-9}; // Rn
1618 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1619 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1620 }
1621 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1622 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1623 LdMiscFrm, itin,
1624 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001625 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001626 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001627 let Inst{23} = offset{8}; // U bit
1628 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001629 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001630 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1631 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001632 }
1633}
Rafael Espindola4e307642006-09-08 16:59:47 +00001634
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001635let mayLoad = 1, neverHasSideEffects = 1 in {
1636defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1637defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1638defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1639let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1640defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1641} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001642
Johnny Chenadb561d2010-02-18 03:27:42 +00001643// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001644let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001645def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1646 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1647 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001648 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1649 let Inst{21} = 1; // overwrite
1650}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001651def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001652 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001653 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001654 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1655 let Inst{21} = 1; // overwrite
1656}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001657def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1658 (ins GPR:$base, am3offset:$offset), IndexModePost,
1659 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001660 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1661 let Inst{21} = 1; // overwrite
1662}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001663def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1664 (ins GPR:$base, am3offset:$offset), IndexModePost,
1665 LdMiscFrm, IIC_iLoad_bh_ru,
1666 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001667 let Inst{21} = 1; // overwrite
1668}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001669def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1670 (ins GPR:$base, am3offset:$offset), IndexModePost,
1671 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001672 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001673 let Inst{21} = 1; // overwrite
1674}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001675}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001676
Evan Chenga8e29892007-01-19 07:51:42 +00001677// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001678
1679// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001680def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001681 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1682 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001683
Evan Chenga8e29892007-01-19 07:51:42 +00001684// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001685let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1686 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001687def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001688 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001689 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001690
1691// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001692def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001693 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001694 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001695 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1696 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001697 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001698
Jim Grosbach953557f42010-11-19 21:35:06 +00001699def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001700 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001701 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001702 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1703 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001704 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001705
Jim Grosbacha1b41752010-11-19 22:06:57 +00001706def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1707 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1708 IndexModePre, StFrm, IIC_iStore_bh_ru,
1709 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1710 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1711 GPR:$Rn, am2offset:$offset))]>;
1712def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1713 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1714 IndexModePost, StFrm, IIC_iStore_bh_ru,
1715 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1716 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1717 GPR:$Rn, am2offset:$offset))]>;
1718
Jim Grosbach2dc77682010-11-29 18:37:44 +00001719def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1720 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1721 IndexModePre, StMiscFrm, IIC_iStore_ru,
1722 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1723 [(set GPR:$Rn_wb,
1724 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001725
Jim Grosbach2dc77682010-11-29 18:37:44 +00001726def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1727 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1728 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1729 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1730 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1731 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001732
Johnny Chen39a4bb32010-02-18 22:31:18 +00001733// For disassembly only
1734def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1735 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001736 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001737 "strd", "\t$src1, $src2, [$base, $offset]!",
1738 "$base = $base_wb", []>;
1739
1740// For disassembly only
1741def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1742 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001743 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001744 "strd", "\t$src1, $src2, [$base], $offset",
1745 "$base = $base_wb", []>;
1746
Johnny Chenad4df4c2010-03-01 19:22:00 +00001747// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001748
Jim Grosbach953557f42010-11-19 21:35:06 +00001749def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1750 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001751 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001752 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001753 [/* For disassembly only; pattern left blank */]> {
1754 let Inst{21} = 1; // overwrite
1755}
1756
Jim Grosbach953557f42010-11-19 21:35:06 +00001757def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1758 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001759 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001760 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001761 [/* For disassembly only; pattern left blank */]> {
1762 let Inst{21} = 1; // overwrite
1763}
1764
Johnny Chenad4df4c2010-03-01 19:22:00 +00001765def STRHT: AI3sthpo<(outs GPR:$base_wb),
1766 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001767 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001768 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1769 [/* For disassembly only; pattern left blank */]> {
1770 let Inst{21} = 1; // overwrite
1771}
1772
Evan Chenga8e29892007-01-19 07:51:42 +00001773//===----------------------------------------------------------------------===//
1774// Load / store multiple Instructions.
1775//
1776
Bill Wendling6c470b82010-11-13 09:09:38 +00001777multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1778 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001779 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001780 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1781 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001782 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001783 let Inst{24-23} = 0b01; // Increment After
1784 let Inst{21} = 0; // No writeback
1785 let Inst{20} = L_bit;
1786 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001787 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001788 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1789 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001790 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001791 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001792 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001793 let Inst{20} = L_bit;
1794 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001795 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001796 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1797 IndexModeNone, f, itin,
1798 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1799 let Inst{24-23} = 0b00; // Decrement After
1800 let Inst{21} = 0; // No writeback
1801 let Inst{20} = L_bit;
1802 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001803 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001804 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1805 IndexModeUpd, f, itin_upd,
1806 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1807 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001808 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001809 let Inst{20} = L_bit;
1810 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001811 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001812 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1813 IndexModeNone, f, itin,
1814 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1815 let Inst{24-23} = 0b10; // Decrement Before
1816 let Inst{21} = 0; // No writeback
1817 let Inst{20} = L_bit;
1818 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001819 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001820 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1821 IndexModeUpd, f, itin_upd,
1822 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1823 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001824 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001825 let Inst{20} = L_bit;
1826 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001827 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001828 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1829 IndexModeNone, f, itin,
1830 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1831 let Inst{24-23} = 0b11; // Increment Before
1832 let Inst{21} = 0; // No writeback
1833 let Inst{20} = L_bit;
1834 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001835 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001836 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1837 IndexModeUpd, f, itin_upd,
1838 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1839 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001840 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001841 let Inst{20} = L_bit;
1842 }
1843}
1844
Bill Wendlingc93989a2010-11-13 11:20:05 +00001845let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001846
1847let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1848defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1849
1850let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1851defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1852
1853} // neverHasSideEffects
1854
Bill Wendling73fe34a2010-11-16 01:16:36 +00001855// Load / Store Multiple Mnemnoic Aliases
1856def : MnemonicAlias<"ldm", "ldmia">;
1857def : MnemonicAlias<"stm", "stmia">;
1858
1859// FIXME: remove when we have a way to marking a MI with these properties.
1860// FIXME: Should pc be an implicit operand like PICADD, etc?
1861let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1862 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling7b718782010-11-16 02:08:45 +00001863def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001864 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001865 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001866 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001867 "$Rn = $wb", []> {
1868 let Inst{24-23} = 0b01; // Increment After
1869 let Inst{21} = 1; // Writeback
1870 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001871}
Evan Chenga8e29892007-01-19 07:51:42 +00001872
Evan Chenga8e29892007-01-19 07:51:42 +00001873//===----------------------------------------------------------------------===//
1874// Move Instructions.
1875//
1876
Evan Chengcd799b92009-06-12 20:46:18 +00001877let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001878def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1879 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1880 bits<4> Rd;
1881 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001882
Johnny Chen04301522009-11-07 00:54:36 +00001883 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001884 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001885 let Inst{3-0} = Rm;
1886 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001887}
1888
Dale Johannesen38d5f042010-06-15 22:24:08 +00001889// A version for the smaller set of tail call registers.
1890let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001891def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001892 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1893 bits<4> Rd;
1894 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001895
Dale Johannesen38d5f042010-06-15 22:24:08 +00001896 let Inst{11-4} = 0b00000000;
1897 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001898 let Inst{3-0} = Rm;
1899 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001900}
1901
Evan Chengf40deed2010-10-27 23:41:30 +00001902def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001903 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001904 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1905 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001906 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001907 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001908 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001909 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001910 let Inst{25} = 0;
1911}
Evan Chenga2515702007-03-19 07:09:02 +00001912
Evan Chengc4af4632010-11-17 20:13:28 +00001913let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001914def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1915 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001916 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001917 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001918 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001919 let Inst{15-12} = Rd;
1920 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001921 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001922}
1923
Evan Chengc4af4632010-11-17 20:13:28 +00001924let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00001925def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001926 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001927 "movw", "\t$Rd, $imm",
1928 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001929 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001930 bits<4> Rd;
1931 bits<16> imm;
1932 let Inst{15-12} = Rd;
1933 let Inst{11-0} = imm{11-0};
1934 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001935 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001936 let Inst{25} = 1;
1937}
1938
Jim Grosbach1de588d2010-10-14 18:54:27 +00001939let Constraints = "$src = $Rd" in
Jason W Kim837caa92010-11-18 23:37:15 +00001940def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001941 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001942 "movt", "\t$Rd, $imm",
1943 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001944 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001945 lo16AllZero:$imm))]>, UnaryDP,
1946 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001947 bits<4> Rd;
1948 bits<16> imm;
1949 let Inst{15-12} = Rd;
1950 let Inst{11-0} = imm{11-0};
1951 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001952 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001953 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001954}
Evan Cheng13ab0202007-07-10 18:08:01 +00001955
Evan Cheng20956592009-10-21 08:15:52 +00001956def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1957 Requires<[IsARM, HasV6T2]>;
1958
David Goodwinca01a8d2009-09-01 18:32:09 +00001959let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00001960def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001961 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1962 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001963
1964// These aren't really mov instructions, but we have to define them this way
1965// due to flag operands.
1966
Evan Cheng071a2792007-09-11 19:55:27 +00001967let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00001968def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001969 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1970 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00001971def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001972 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1973 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001974}
Evan Chenga8e29892007-01-19 07:51:42 +00001975
Evan Chenga8e29892007-01-19 07:51:42 +00001976//===----------------------------------------------------------------------===//
1977// Extend Instructions.
1978//
1979
1980// Sign extenders
1981
Evan Cheng576a3962010-09-25 00:49:35 +00001982defm SXTB : AI_ext_rrot<0b01101010,
1983 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1984defm SXTH : AI_ext_rrot<0b01101011,
1985 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001986
Evan Cheng576a3962010-09-25 00:49:35 +00001987defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001988 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001989defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001990 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001991
Johnny Chen2ec5e492010-02-22 21:50:40 +00001992// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001993defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001994
1995// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001996defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001997
1998// Zero extenders
1999
2000let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002001defm UXTB : AI_ext_rrot<0b01101110,
2002 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2003defm UXTH : AI_ext_rrot<0b01101111,
2004 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2005defm UXTB16 : AI_ext_rrot<0b01101100,
2006 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002007
Jim Grosbach542f6422010-07-28 23:25:44 +00002008// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2009// The transformation should probably be done as a combiner action
2010// instead so we can include a check for masking back in the upper
2011// eight bits of the source into the lower eight bits of the result.
2012//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2013// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002014def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002015 (UXTB16r_rot GPR:$Src, 8)>;
2016
Evan Cheng576a3962010-09-25 00:49:35 +00002017defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002018 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002019defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002020 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002021}
2022
Evan Chenga8e29892007-01-19 07:51:42 +00002023// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002024// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002025defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002026
Evan Chenga8e29892007-01-19 07:51:42 +00002027
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002028def SBFX : I<(outs GPR:$Rd),
2029 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002030 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002031 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002032 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002033 bits<4> Rd;
2034 bits<4> Rn;
2035 bits<5> lsb;
2036 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002037 let Inst{27-21} = 0b0111101;
2038 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002039 let Inst{20-16} = width;
2040 let Inst{15-12} = Rd;
2041 let Inst{11-7} = lsb;
2042 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002043}
2044
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002045def UBFX : I<(outs GPR:$Rd),
2046 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002047 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002048 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002049 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002050 bits<4> Rd;
2051 bits<4> Rn;
2052 bits<5> lsb;
2053 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002054 let Inst{27-21} = 0b0111111;
2055 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002056 let Inst{20-16} = width;
2057 let Inst{15-12} = Rd;
2058 let Inst{11-7} = lsb;
2059 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002060}
2061
Evan Chenga8e29892007-01-19 07:51:42 +00002062//===----------------------------------------------------------------------===//
2063// Arithmetic Instructions.
2064//
2065
Jim Grosbach26421962008-10-14 20:36:24 +00002066defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002067 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002068 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002069defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002070 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002071 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002072
Evan Chengc85e8322007-07-05 07:13:32 +00002073// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002074defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002075 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002076 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2077defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002078 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002079 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002080
Evan Cheng62674222009-06-25 23:34:10 +00002081defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002082 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002083defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002084 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002085defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002086 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002087defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002088 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002089
Jim Grosbach84760882010-10-15 18:42:41 +00002090def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2091 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2092 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2093 bits<4> Rd;
2094 bits<4> Rn;
2095 bits<12> imm;
2096 let Inst{25} = 1;
2097 let Inst{15-12} = Rd;
2098 let Inst{19-16} = Rn;
2099 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002100}
Evan Cheng13ab0202007-07-10 18:08:01 +00002101
Bob Wilsoncff71782010-08-05 18:23:43 +00002102// The reg/reg form is only defined for the disassembler; for codegen it is
2103// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002104def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2105 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002106 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002107 bits<4> Rd;
2108 bits<4> Rn;
2109 bits<4> Rm;
2110 let Inst{11-4} = 0b00000000;
2111 let Inst{25} = 0;
2112 let Inst{3-0} = Rm;
2113 let Inst{15-12} = Rd;
2114 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002115}
2116
Jim Grosbach84760882010-10-15 18:42:41 +00002117def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2118 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2119 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2120 bits<4> Rd;
2121 bits<4> Rn;
2122 bits<12> shift;
2123 let Inst{25} = 0;
2124 let Inst{11-0} = shift;
2125 let Inst{15-12} = Rd;
2126 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002127}
Evan Chengc85e8322007-07-05 07:13:32 +00002128
2129// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002130let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002131def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2132 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2133 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2134 bits<4> Rd;
2135 bits<4> Rn;
2136 bits<12> imm;
2137 let Inst{25} = 1;
2138 let Inst{20} = 1;
2139 let Inst{15-12} = Rd;
2140 let Inst{19-16} = Rn;
2141 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002142}
Jim Grosbach84760882010-10-15 18:42:41 +00002143def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2144 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2145 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2146 bits<4> Rd;
2147 bits<4> Rn;
2148 bits<12> shift;
2149 let Inst{25} = 0;
2150 let Inst{20} = 1;
2151 let Inst{11-0} = shift;
2152 let Inst{15-12} = Rd;
2153 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002154}
Evan Cheng071a2792007-09-11 19:55:27 +00002155}
Evan Chengc85e8322007-07-05 07:13:32 +00002156
Evan Cheng62674222009-06-25 23:34:10 +00002157let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002158def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2159 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2160 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002161 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002162 bits<4> Rd;
2163 bits<4> Rn;
2164 bits<12> imm;
2165 let Inst{25} = 1;
2166 let Inst{15-12} = Rd;
2167 let Inst{19-16} = Rn;
2168 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002169}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002170// The reg/reg form is only defined for the disassembler; for codegen it is
2171// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002172def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2173 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002174 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002175 bits<4> Rd;
2176 bits<4> Rn;
2177 bits<4> Rm;
2178 let Inst{11-4} = 0b00000000;
2179 let Inst{25} = 0;
2180 let Inst{3-0} = Rm;
2181 let Inst{15-12} = Rd;
2182 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002183}
Jim Grosbach84760882010-10-15 18:42:41 +00002184def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2185 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2186 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002187 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002188 bits<4> Rd;
2189 bits<4> Rn;
2190 bits<12> shift;
2191 let Inst{25} = 0;
2192 let Inst{11-0} = shift;
2193 let Inst{15-12} = Rd;
2194 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002195}
Evan Cheng62674222009-06-25 23:34:10 +00002196}
2197
2198// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002199let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002200def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2201 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2202 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002203 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002204 bits<4> Rd;
2205 bits<4> Rn;
2206 bits<12> imm;
2207 let Inst{25} = 1;
2208 let Inst{20} = 1;
2209 let Inst{15-12} = Rd;
2210 let Inst{19-16} = Rn;
2211 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002212}
Jim Grosbach84760882010-10-15 18:42:41 +00002213def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2214 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2215 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002216 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002217 bits<4> Rd;
2218 bits<4> Rn;
2219 bits<12> shift;
2220 let Inst{25} = 0;
2221 let Inst{20} = 1;
2222 let Inst{11-0} = shift;
2223 let Inst{15-12} = Rd;
2224 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002225}
Evan Cheng071a2792007-09-11 19:55:27 +00002226}
Evan Cheng2c614c52007-06-06 10:17:05 +00002227
Evan Chenga8e29892007-01-19 07:51:42 +00002228// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002229// The assume-no-carry-in form uses the negation of the input since add/sub
2230// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2231// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2232// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002233def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2234 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002235def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2236 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2237// The with-carry-in form matches bitwise not instead of the negation.
2238// Effectively, the inverse interpretation of the carry flag already accounts
2239// for part of the negation.
2240def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2241 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002242
2243// Note: These are implemented in C++ code, because they have to generate
2244// ADD/SUBrs instructions, which use a complex pattern that a xform function
2245// cannot produce.
2246// (mul X, 2^n+1) -> (add (X << n), X)
2247// (mul X, 2^n-1) -> (rsb X, (X << n))
2248
Johnny Chen667d1272010-02-22 18:50:54 +00002249// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002250// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002251class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002252 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002253 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2254 opc, "\t$Rd, $Rn, $Rm", pattern> {
2255 bits<4> Rd;
2256 bits<4> Rn;
2257 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002258 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002259 let Inst{11-4} = op11_4;
2260 let Inst{19-16} = Rn;
2261 let Inst{15-12} = Rd;
2262 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002263}
2264
Johnny Chen667d1272010-02-22 18:50:54 +00002265// Saturating add/subtract -- for disassembly only
2266
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002267def QADD : AAI<0b00010000, 0b00000101, "qadd",
2268 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2269def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2270 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2271def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2272def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2273
2274def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2275def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2276def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2277def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2278def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2279def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2280def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2281def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2282def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2283def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2284def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2285def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002286
2287// Signed/Unsigned add/subtract -- for disassembly only
2288
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002289def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2290def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2291def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2292def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2293def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2294def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2295def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2296def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2297def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2298def USAX : AAI<0b01100101, 0b11110101, "usax">;
2299def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2300def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002301
2302// Signed/Unsigned halving add/subtract -- for disassembly only
2303
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002304def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2305def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2306def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2307def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2308def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2309def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2310def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2311def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2312def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2313def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2314def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2315def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002316
Johnny Chenadc77332010-02-26 22:04:29 +00002317// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002318
Jim Grosbach70987fb2010-10-18 23:35:38 +00002319def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002320 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002321 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002322 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002323 bits<4> Rd;
2324 bits<4> Rn;
2325 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002326 let Inst{27-20} = 0b01111000;
2327 let Inst{15-12} = 0b1111;
2328 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002329 let Inst{19-16} = Rd;
2330 let Inst{11-8} = Rm;
2331 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002332}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002333def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002334 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002335 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002336 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002337 bits<4> Rd;
2338 bits<4> Rn;
2339 bits<4> Rm;
2340 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002341 let Inst{27-20} = 0b01111000;
2342 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002343 let Inst{19-16} = Rd;
2344 let Inst{15-12} = Ra;
2345 let Inst{11-8} = Rm;
2346 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002347}
2348
2349// Signed/Unsigned saturate -- for disassembly only
2350
Jim Grosbach70987fb2010-10-18 23:35:38 +00002351def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2352 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002353 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002354 bits<4> Rd;
2355 bits<5> sat_imm;
2356 bits<4> Rn;
2357 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002358 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002359 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002360 let Inst{20-16} = sat_imm;
2361 let Inst{15-12} = Rd;
2362 let Inst{11-7} = sh{7-3};
2363 let Inst{6} = sh{0};
2364 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002365}
2366
Jim Grosbach70987fb2010-10-18 23:35:38 +00002367def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2368 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002369 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002370 bits<4> Rd;
2371 bits<4> sat_imm;
2372 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002373 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002374 let Inst{11-4} = 0b11110011;
2375 let Inst{15-12} = Rd;
2376 let Inst{19-16} = sat_imm;
2377 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002378}
2379
Jim Grosbach70987fb2010-10-18 23:35:38 +00002380def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2381 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002382 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002383 bits<4> Rd;
2384 bits<5> sat_imm;
2385 bits<4> Rn;
2386 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002387 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002388 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002389 let Inst{15-12} = Rd;
2390 let Inst{11-7} = sh{7-3};
2391 let Inst{6} = sh{0};
2392 let Inst{20-16} = sat_imm;
2393 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002394}
2395
Jim Grosbach70987fb2010-10-18 23:35:38 +00002396def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2397 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002398 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002399 bits<4> Rd;
2400 bits<4> sat_imm;
2401 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002402 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002403 let Inst{11-4} = 0b11110011;
2404 let Inst{15-12} = Rd;
2405 let Inst{19-16} = sat_imm;
2406 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002407}
Evan Chenga8e29892007-01-19 07:51:42 +00002408
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002409def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2410def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002411
Evan Chenga8e29892007-01-19 07:51:42 +00002412//===----------------------------------------------------------------------===//
2413// Bitwise Instructions.
2414//
2415
Jim Grosbach26421962008-10-14 20:36:24 +00002416defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002417 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002418 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002419defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002420 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002421 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002422defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002423 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002424 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002425defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002426 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002427 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002428
Jim Grosbach3fea191052010-10-21 22:03:21 +00002429def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002430 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002431 "bfc", "\t$Rd, $imm", "$src = $Rd",
2432 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002433 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002434 bits<4> Rd;
2435 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002436 let Inst{27-21} = 0b0111110;
2437 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002438 let Inst{15-12} = Rd;
2439 let Inst{11-7} = imm{4-0}; // lsb
2440 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002441}
2442
Johnny Chenb2503c02010-02-17 06:31:48 +00002443// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002444def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002445 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002446 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2447 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002448 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002449 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002450 bits<4> Rd;
2451 bits<4> Rn;
2452 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002453 let Inst{27-21} = 0b0111110;
2454 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002455 let Inst{15-12} = Rd;
2456 let Inst{11-7} = imm{4-0}; // lsb
2457 let Inst{20-16} = imm{9-5}; // width
2458 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002459}
2460
Jim Grosbach36860462010-10-21 22:19:32 +00002461def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2462 "mvn", "\t$Rd, $Rm",
2463 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2464 bits<4> Rd;
2465 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002466 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002467 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002468 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002469 let Inst{15-12} = Rd;
2470 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002471}
Jim Grosbach36860462010-10-21 22:19:32 +00002472def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2473 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2474 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2475 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002476 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002477 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002478 let Inst{19-16} = 0b0000;
2479 let Inst{15-12} = Rd;
2480 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002481}
Evan Chengc4af4632010-11-17 20:13:28 +00002482let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002483def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2484 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2485 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2486 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002487 bits<12> imm;
2488 let Inst{25} = 1;
2489 let Inst{19-16} = 0b0000;
2490 let Inst{15-12} = Rd;
2491 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002492}
Evan Chenga8e29892007-01-19 07:51:42 +00002493
2494def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2495 (BICri GPR:$src, so_imm_not:$imm)>;
2496
2497//===----------------------------------------------------------------------===//
2498// Multiply Instructions.
2499//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002500class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2501 string opc, string asm, list<dag> pattern>
2502 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2503 bits<4> Rd;
2504 bits<4> Rm;
2505 bits<4> Rn;
2506 let Inst{19-16} = Rd;
2507 let Inst{11-8} = Rm;
2508 let Inst{3-0} = Rn;
2509}
2510class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2511 string opc, string asm, list<dag> pattern>
2512 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2513 bits<4> RdLo;
2514 bits<4> RdHi;
2515 bits<4> Rm;
2516 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002517 let Inst{19-16} = RdHi;
2518 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002519 let Inst{11-8} = Rm;
2520 let Inst{3-0} = Rn;
2521}
Evan Chenga8e29892007-01-19 07:51:42 +00002522
Evan Cheng8de898a2009-06-26 00:19:44 +00002523let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002524def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2525 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2526 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002527
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002528def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2529 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2530 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2531 bits<4> Ra;
2532 let Inst{15-12} = Ra;
2533}
Evan Chenga8e29892007-01-19 07:51:42 +00002534
Jim Grosbach65711012010-11-19 22:22:37 +00002535def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2536 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2537 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002538 Requires<[IsARM, HasV6T2]> {
2539 bits<4> Rd;
2540 bits<4> Rm;
2541 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002542 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002543 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002544 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002545 let Inst{11-8} = Rm;
2546 let Inst{3-0} = Rn;
2547}
Evan Chengedcbada2009-07-06 22:05:45 +00002548
Evan Chenga8e29892007-01-19 07:51:42 +00002549// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002550
Evan Chengcd799b92009-06-12 20:46:18 +00002551let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002552let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002553def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2554 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2555 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002556
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002557def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2558 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2559 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002560}
Evan Chenga8e29892007-01-19 07:51:42 +00002561
2562// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002563def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2564 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2565 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002566
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002567def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2568 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2569 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002570
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002571def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2572 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2573 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2574 Requires<[IsARM, HasV6]> {
2575 bits<4> RdLo;
2576 bits<4> RdHi;
2577 bits<4> Rm;
2578 bits<4> Rn;
2579 let Inst{19-16} = RdLo;
2580 let Inst{15-12} = RdHi;
2581 let Inst{11-8} = Rm;
2582 let Inst{3-0} = Rn;
2583}
Evan Chengcd799b92009-06-12 20:46:18 +00002584} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002585
2586// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002587def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2588 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2589 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002590 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002591 let Inst{15-12} = 0b1111;
2592}
Evan Cheng13ab0202007-07-10 18:08:01 +00002593
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002594def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2595 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002596 [/* For disassembly only; pattern left blank */]>,
2597 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002598 let Inst{15-12} = 0b1111;
2599}
2600
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002601def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2602 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2603 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2604 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2605 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002606
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002607def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2608 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2609 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002610 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002611 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002612
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002613def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2614 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2615 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2616 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2617 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002618
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002619def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2620 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2621 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002622 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002623 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002624
Raul Herbster37fb5b12007-08-30 23:25:47 +00002625multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002626 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2627 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2628 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2629 (sext_inreg GPR:$Rm, i16)))]>,
2630 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002631
Jim Grosbach3870b752010-10-22 18:35:16 +00002632 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2633 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2634 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2635 (sra GPR:$Rm, (i32 16))))]>,
2636 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002637
Jim Grosbach3870b752010-10-22 18:35:16 +00002638 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2639 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2640 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2641 (sext_inreg GPR:$Rm, i16)))]>,
2642 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002643
Jim Grosbach3870b752010-10-22 18:35:16 +00002644 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2645 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2646 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2647 (sra GPR:$Rm, (i32 16))))]>,
2648 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002649
Jim Grosbach3870b752010-10-22 18:35:16 +00002650 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2651 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2652 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2653 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2654 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002655
Jim Grosbach3870b752010-10-22 18:35:16 +00002656 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2657 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2658 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2659 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2660 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002661}
2662
Raul Herbster37fb5b12007-08-30 23:25:47 +00002663
2664multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002665 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002666 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2667 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2668 [(set GPR:$Rd, (add GPR:$Ra,
2669 (opnode (sext_inreg GPR:$Rn, i16),
2670 (sext_inreg GPR:$Rm, i16))))]>,
2671 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002672
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002673 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002674 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2675 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2676 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2677 (sra GPR:$Rm, (i32 16)))))]>,
2678 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002679
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002680 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002681 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2682 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2683 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2684 (sext_inreg GPR:$Rm, i16))))]>,
2685 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002686
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002687 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002688 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2689 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2690 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2691 (sra GPR:$Rm, (i32 16)))))]>,
2692 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002693
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002694 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002695 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2696 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2697 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2698 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2699 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002700
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002701 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002702 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2703 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2704 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2705 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2706 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002707}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002708
Raul Herbster37fb5b12007-08-30 23:25:47 +00002709defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2710defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002711
Johnny Chen83498e52010-02-12 21:59:23 +00002712// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002713def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2714 (ins GPR:$Rn, GPR:$Rm),
2715 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002716 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002717 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002718
Jim Grosbach3870b752010-10-22 18:35:16 +00002719def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2720 (ins GPR:$Rn, GPR:$Rm),
2721 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002722 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002723 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002724
Jim Grosbach3870b752010-10-22 18:35:16 +00002725def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2726 (ins GPR:$Rn, GPR:$Rm),
2727 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002728 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002729 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002730
Jim Grosbach3870b752010-10-22 18:35:16 +00002731def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2732 (ins GPR:$Rn, GPR:$Rm),
2733 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002734 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002735 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002736
Johnny Chen667d1272010-02-22 18:50:54 +00002737// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002738class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2739 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002740 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002741 bits<4> Rn;
2742 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002743 let Inst{4} = 1;
2744 let Inst{5} = swap;
2745 let Inst{6} = sub;
2746 let Inst{7} = 0;
2747 let Inst{21-20} = 0b00;
2748 let Inst{22} = long;
2749 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002750 let Inst{11-8} = Rm;
2751 let Inst{3-0} = Rn;
2752}
2753class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2754 InstrItinClass itin, string opc, string asm>
2755 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2756 bits<4> Rd;
2757 let Inst{15-12} = 0b1111;
2758 let Inst{19-16} = Rd;
2759}
2760class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2761 InstrItinClass itin, string opc, string asm>
2762 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2763 bits<4> Ra;
2764 let Inst{15-12} = Ra;
2765}
2766class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2767 InstrItinClass itin, string opc, string asm>
2768 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2769 bits<4> RdLo;
2770 bits<4> RdHi;
2771 let Inst{19-16} = RdHi;
2772 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002773}
2774
2775multiclass AI_smld<bit sub, string opc> {
2776
Jim Grosbach385e1362010-10-22 19:15:30 +00002777 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2778 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002779
Jim Grosbach385e1362010-10-22 19:15:30 +00002780 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2781 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002782
Jim Grosbach385e1362010-10-22 19:15:30 +00002783 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2784 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2785 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002786
Jim Grosbach385e1362010-10-22 19:15:30 +00002787 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2788 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2789 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002790
2791}
2792
2793defm SMLA : AI_smld<0, "smla">;
2794defm SMLS : AI_smld<1, "smls">;
2795
Johnny Chen2ec5e492010-02-22 21:50:40 +00002796multiclass AI_sdml<bit sub, string opc> {
2797
Jim Grosbach385e1362010-10-22 19:15:30 +00002798 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2799 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2800 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2801 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002802}
2803
2804defm SMUA : AI_sdml<0, "smua">;
2805defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002806
Evan Chenga8e29892007-01-19 07:51:42 +00002807//===----------------------------------------------------------------------===//
2808// Misc. Arithmetic Instructions.
2809//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002810
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002811def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2812 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2813 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002814
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002815def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2816 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2817 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2818 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002819
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002820def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2821 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2822 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002823
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002824def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2825 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2826 [(set GPR:$Rd,
2827 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2828 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2829 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2830 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2831 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002832
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002833def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2834 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2835 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002836 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002837 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2838 (shl GPR:$Rm, (i32 8))), i16))]>,
2839 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002840
Bob Wilsonf955f292010-08-17 17:23:19 +00002841def lsl_shift_imm : SDNodeXForm<imm, [{
2842 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2843 return CurDAG->getTargetConstant(Sh, MVT::i32);
2844}]>;
2845
2846def lsl_amt : PatLeaf<(i32 imm), [{
2847 return (N->getZExtValue() < 32);
2848}], lsl_shift_imm>;
2849
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002850def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2851 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2852 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2853 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2854 (and (shl GPR:$Rm, lsl_amt:$sh),
2855 0xFFFF0000)))]>,
2856 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002857
Evan Chenga8e29892007-01-19 07:51:42 +00002858// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002859def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2860 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2861def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2862 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002863
Bob Wilsonf955f292010-08-17 17:23:19 +00002864def asr_shift_imm : SDNodeXForm<imm, [{
2865 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2866 return CurDAG->getTargetConstant(Sh, MVT::i32);
2867}]>;
2868
2869def asr_amt : PatLeaf<(i32 imm), [{
2870 return (N->getZExtValue() <= 32);
2871}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002872
Bob Wilsondc66eda2010-08-16 22:26:55 +00002873// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2874// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002875def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2876 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2877 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2878 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2879 (and (sra GPR:$Rm, asr_amt:$sh),
2880 0xFFFF)))]>,
2881 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002882
Evan Chenga8e29892007-01-19 07:51:42 +00002883// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2884// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002885def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002886 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002887def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002888 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2889 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002890
Evan Chenga8e29892007-01-19 07:51:42 +00002891//===----------------------------------------------------------------------===//
2892// Comparison Instructions...
2893//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002894
Jim Grosbach26421962008-10-14 20:36:24 +00002895defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002896 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002897 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002898
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002899// FIXME: We have to be careful when using the CMN instruction and comparison
2900// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002901// results:
2902//
2903// rsbs r1, r1, 0
2904// cmp r0, r1
2905// mov r0, #0
2906// it ls
2907// mov r0, #1
2908//
2909// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002910//
Bill Wendling6165e872010-08-26 18:33:51 +00002911// cmn r0, r1
2912// mov r0, #0
2913// it ls
2914// mov r0, #1
2915//
2916// However, the CMN gives the *opposite* result when r1 is 0. This is because
2917// the carry flag is set in the CMP case but not in the CMN case. In short, the
2918// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2919// value of r0 and the carry bit (because the "carry bit" parameter to
2920// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2921// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2922// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2923// parameter to AddWithCarry is defined as 0).
2924//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002925// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002926//
2927// x = 0
2928// ~x = 0xFFFF FFFF
2929// ~x + 1 = 0x1 0000 0000
2930// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2931//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002932// Therefore, we should disable CMN when comparing against zero, until we can
2933// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2934// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002935//
2936// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2937//
2938// This is related to <rdar://problem/7569620>.
2939//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002940//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2941// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002942
Evan Chenga8e29892007-01-19 07:51:42 +00002943// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002944defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002945 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002946 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002947defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002948 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002949 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002950
David Goodwinc0309b42009-06-29 15:33:01 +00002951defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002952 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002953 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2954defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002955 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002956 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002957
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002958//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2959// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002960
David Goodwinc0309b42009-06-29 15:33:01 +00002961def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002962 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002963
Evan Cheng218977b2010-07-13 19:27:42 +00002964// Pseudo i64 compares for some floating point compares.
2965let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2966 Defs = [CPSR] in {
2967def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002968 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002969 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002970 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2971
2972def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002973 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002974 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2975} // usesCustomInserter
2976
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002977
Evan Chenga8e29892007-01-19 07:51:42 +00002978// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002979// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002980// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002981// FIXME: These should all be pseudo-instructions that get expanded to
2982// the normal MOV instructions. That would fix the dependency on
2983// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002984let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002985def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2986 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2987 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2988 RegConstraint<"$false = $Rd">, UnaryDP {
2989 bits<4> Rd;
2990 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002991 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002992 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002993 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002994 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002995 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002996}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002997
Jim Grosbach27e90082010-10-29 19:28:17 +00002998def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2999 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3000 "mov", "\t$Rd, $shift",
3001 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3002 RegConstraint<"$false = $Rd">, UnaryDP {
3003 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003004 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003005 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003006 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003007 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003008 let Inst{15-12} = Rd;
3009 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003010}
3011
Evan Chengc4af4632010-11-17 20:13:28 +00003012let isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00003013def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, movt_imm:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003014 DPFrm, IIC_iMOVi,
3015 "movw", "\t$Rd, $imm",
3016 []>,
3017 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3018 UnaryDP {
3019 bits<4> Rd;
3020 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003021 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003022 let Inst{20} = 0;
3023 let Inst{19-16} = imm{15-12};
3024 let Inst{15-12} = Rd;
3025 let Inst{11-0} = imm{11-0};
3026}
3027
Evan Chengc4af4632010-11-17 20:13:28 +00003028let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003029def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3030 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3031 "mov", "\t$Rd, $imm",
3032 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3033 RegConstraint<"$false = $Rd">, UnaryDP {
3034 bits<4> Rd;
3035 bits<12> imm;
3036 let Inst{25} = 1;
3037 let Inst{20} = 0;
3038 let Inst{19-16} = 0b0000;
3039 let Inst{15-12} = Rd;
3040 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003041}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003042
Evan Cheng63f35442010-11-13 02:25:14 +00003043// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003044let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003045def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3046 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003047 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003048
Evan Chengc4af4632010-11-17 20:13:28 +00003049let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003050def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3051 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3052 "mvn", "\t$Rd, $imm",
3053 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3054 RegConstraint<"$false = $Rd">, UnaryDP {
3055 bits<4> Rd;
3056 bits<12> imm;
3057 let Inst{25} = 1;
3058 let Inst{20} = 0;
3059 let Inst{19-16} = 0b0000;
3060 let Inst{15-12} = Rd;
3061 let Inst{11-0} = imm;
3062}
Owen Andersonf523e472010-09-23 23:45:25 +00003063} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003064
Jim Grosbach3728e962009-12-10 00:11:09 +00003065//===----------------------------------------------------------------------===//
3066// Atomic operations intrinsics
3067//
3068
Bob Wilsonf74a4292010-10-30 00:54:37 +00003069def memb_opt : Operand<i32> {
3070 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003071}
Jim Grosbach3728e962009-12-10 00:11:09 +00003072
Bob Wilsonf74a4292010-10-30 00:54:37 +00003073// memory barriers protect the atomic sequences
3074let hasSideEffects = 1 in {
3075def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3076 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3077 Requires<[IsARM, HasDB]> {
3078 bits<4> opt;
3079 let Inst{31-4} = 0xf57ff05;
3080 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003081}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003082
Johnny Chen7def14f2010-08-11 23:35:12 +00003083def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003084 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003085 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003086 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003087 // FIXME: add encoding
3088}
Jim Grosbach3728e962009-12-10 00:11:09 +00003089}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003090
Bob Wilsonf74a4292010-10-30 00:54:37 +00003091def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3092 "dsb", "\t$opt",
3093 [/* For disassembly only; pattern left blank */]>,
3094 Requires<[IsARM, HasDB]> {
3095 bits<4> opt;
3096 let Inst{31-4} = 0xf57ff04;
3097 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003098}
3099
Johnny Chenfd6037d2010-02-18 00:19:08 +00003100// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003101def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3102 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003103 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003104 let Inst{3-0} = 0b1111;
3105}
3106
Jim Grosbach66869102009-12-11 18:52:41 +00003107let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003108 let Uses = [CPSR] in {
3109 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003110 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003111 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3112 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003113 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003114 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3115 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003116 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003117 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3118 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003119 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003120 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3121 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003123 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3124 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003126 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3127 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003129 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3130 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003132 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3133 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003134 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003135 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3136 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003138 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3139 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003141 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3142 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003144 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3145 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003147 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3148 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003150 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3151 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003152 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003153 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3154 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003156 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3157 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003159 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3160 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003162 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3163
3164 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003165 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003166 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3167 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003168 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003169 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3170 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003171 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003172 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3173
Jim Grosbache801dc42009-12-12 01:40:06 +00003174 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003175 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003176 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3177 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003178 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003179 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3180 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003181 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003182 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3183}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003184}
3185
3186let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003187def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3188 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003189 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003190def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3191 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003192 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003193def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3194 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003195 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003196def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003197 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003198 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003199 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003200}
3201
Jim Grosbach86875a22010-10-29 19:58:57 +00003202let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3203def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003204 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003205 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003206 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003207def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003208 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003209 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003210 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003211def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003212 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003213 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003214 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003215def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3216 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003217 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003218 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003219 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003220}
3221
Johnny Chenb9436272010-02-17 22:37:58 +00003222// Clear-Exclusive is for disassembly only.
3223def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3224 [/* For disassembly only; pattern left blank */]>,
3225 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003226 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003227}
3228
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003229// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3230let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003231def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3232 [/* For disassembly only; pattern left blank */]>;
3233def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3234 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003235}
3236
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003237//===----------------------------------------------------------------------===//
3238// TLS Instructions
3239//
3240
3241// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003242// FIXME: This needs to be a pseudo of some sort so that we can get the
3243// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003244let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003245 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003246 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003247 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003248 [(set R0, ARMthread_pointer)]>;
3249}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003250
Evan Chenga8e29892007-01-19 07:51:42 +00003251//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003252// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003253// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003254// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003255// Since by its nature we may be coming from some other function to get
3256// here, and we're using the stack frame for the containing function to
3257// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003258// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003259// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003260// except for our own input by listing the relevant registers in Defs. By
3261// doing so, we also cause the prologue/epilogue code to actively preserve
3262// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003263// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003264//
3265// These are pseudo-instructions and are lowered to individual MC-insts, so
3266// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003267let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003268 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3269 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003270 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003271 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003272 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3273 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003274 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3275 Requires<[IsARM, HasVFP2]>;
3276}
3277
3278let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003279 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3280 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003281 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3282 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003283 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3284 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003285}
3286
Jim Grosbach5eb19512010-05-22 01:06:18 +00003287// FIXME: Non-Darwin version(s)
3288let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3289 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003290def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3291 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003292 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3293 Requires<[IsARM, IsDarwin]>;
3294}
3295
Jim Grosbache4ad3872010-10-19 23:27:08 +00003296// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003297// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003298// handled when the pseudo is expanded (which happens before any passes
3299// that need the instruction size).
3300let isBarrier = 1, hasSideEffects = 1 in
3301def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003302 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003303 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3304 Requires<[IsDarwin]>;
3305
Jim Grosbach0e0da732009-05-12 23:59:14 +00003306//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003307// Non-Instruction Patterns
3308//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003309
Evan Chenga8e29892007-01-19 07:51:42 +00003310// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003311
Evan Cheng893d7fe2010-11-12 23:03:38 +00003312// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003313// This is a single pseudo instruction, the benefit is that it can be remat'd
3314// as a single unit instead of having to handle reg inputs.
3315// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003316let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003317def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003318 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003319 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003320
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003321// ConstantPool, GlobalAddress, and JumpTable
3322def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3323 Requires<[IsARM, DontUseMovt]>;
3324def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3325def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3326 Requires<[IsARM, UseMovt]>;
3327def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3328 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3329
Evan Chenga8e29892007-01-19 07:51:42 +00003330// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003331
Dale Johannesen51e28e62010-06-03 21:09:53 +00003332// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003333def : ARMPat<(ARMtcret tcGPR:$dst),
3334 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003335
3336def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3337 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3338
3339def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3340 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3341
Dale Johannesen38d5f042010-06-15 22:24:08 +00003342def : ARMPat<(ARMtcret tcGPR:$dst),
3343 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003344
3345def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3346 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3347
3348def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3349 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003350
Evan Chenga8e29892007-01-19 07:51:42 +00003351// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003352def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003353 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003354def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003355 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003356
Evan Chenga8e29892007-01-19 07:51:42 +00003357// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003358def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3359def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003360
Evan Chenga8e29892007-01-19 07:51:42 +00003361// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003362def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3363def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3364def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3365def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3366
Evan Chenga8e29892007-01-19 07:51:42 +00003367def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003368
Evan Cheng83b5cf02008-11-05 23:22:34 +00003369def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3370def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3371
Evan Cheng34b12d22007-01-19 20:27:35 +00003372// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003373def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3374 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003375 (SMULBB GPR:$a, GPR:$b)>;
3376def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3377 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003378def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3379 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003380 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003381def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003382 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003383def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3384 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003385 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003386def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003387 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003388def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3389 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003390 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003391def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003392 (SMULWB GPR:$a, GPR:$b)>;
3393
3394def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003395 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3396 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003397 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3398def : ARMV5TEPat<(add GPR:$acc,
3399 (mul sext_16_node:$a, sext_16_node:$b)),
3400 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3401def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003402 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3403 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003404 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3405def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003406 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003407 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3408def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003409 (mul (sra GPR:$a, (i32 16)),
3410 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003411 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3412def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003413 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003414 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3415def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003416 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3417 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003418 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3419def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003420 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003421 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3422
Evan Chenga8e29892007-01-19 07:51:42 +00003423//===----------------------------------------------------------------------===//
3424// Thumb Support
3425//
3426
3427include "ARMInstrThumb.td"
3428
3429//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003430// Thumb2 Support
3431//
3432
3433include "ARMInstrThumb2.td"
3434
3435//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003436// Floating Point Support
3437//
3438
3439include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003440
3441//===----------------------------------------------------------------------===//
3442// Advanced SIMD (NEON) Support
3443//
3444
3445include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003446
3447//===----------------------------------------------------------------------===//
3448// Coprocessor Instructions. For disassembly only.
3449//
3450
3451def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3452 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3453 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3454 [/* For disassembly only; pattern left blank */]> {
3455 let Inst{4} = 0;
3456}
3457
3458def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3459 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3460 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3461 [/* For disassembly only; pattern left blank */]> {
3462 let Inst{31-28} = 0b1111;
3463 let Inst{4} = 0;
3464}
3465
Johnny Chen64dfb782010-02-16 20:04:27 +00003466class ACI<dag oops, dag iops, string opc, string asm>
3467 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3468 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3469 let Inst{27-25} = 0b110;
3470}
3471
3472multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3473
3474 def _OFFSET : ACI<(outs),
3475 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3476 opc, "\tp$cop, cr$CRd, $addr"> {
3477 let Inst{31-28} = op31_28;
3478 let Inst{24} = 1; // P = 1
3479 let Inst{21} = 0; // W = 0
3480 let Inst{22} = 0; // D = 0
3481 let Inst{20} = load;
3482 }
3483
3484 def _PRE : ACI<(outs),
3485 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3486 opc, "\tp$cop, cr$CRd, $addr!"> {
3487 let Inst{31-28} = op31_28;
3488 let Inst{24} = 1; // P = 1
3489 let Inst{21} = 1; // W = 1
3490 let Inst{22} = 0; // D = 0
3491 let Inst{20} = load;
3492 }
3493
3494 def _POST : ACI<(outs),
3495 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3496 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3497 let Inst{31-28} = op31_28;
3498 let Inst{24} = 0; // P = 0
3499 let Inst{21} = 1; // W = 1
3500 let Inst{22} = 0; // D = 0
3501 let Inst{20} = load;
3502 }
3503
3504 def _OPTION : ACI<(outs),
3505 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3506 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3507 let Inst{31-28} = op31_28;
3508 let Inst{24} = 0; // P = 0
3509 let Inst{23} = 1; // U = 1
3510 let Inst{21} = 0; // W = 0
3511 let Inst{22} = 0; // D = 0
3512 let Inst{20} = load;
3513 }
3514
3515 def L_OFFSET : ACI<(outs),
3516 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003517 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003518 let Inst{31-28} = op31_28;
3519 let Inst{24} = 1; // P = 1
3520 let Inst{21} = 0; // W = 0
3521 let Inst{22} = 1; // D = 1
3522 let Inst{20} = load;
3523 }
3524
3525 def L_PRE : ACI<(outs),
3526 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003527 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003528 let Inst{31-28} = op31_28;
3529 let Inst{24} = 1; // P = 1
3530 let Inst{21} = 1; // W = 1
3531 let Inst{22} = 1; // D = 1
3532 let Inst{20} = load;
3533 }
3534
3535 def L_POST : ACI<(outs),
3536 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003537 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003538 let Inst{31-28} = op31_28;
3539 let Inst{24} = 0; // P = 0
3540 let Inst{21} = 1; // W = 1
3541 let Inst{22} = 1; // D = 1
3542 let Inst{20} = load;
3543 }
3544
3545 def L_OPTION : ACI<(outs),
3546 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003547 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003548 let Inst{31-28} = op31_28;
3549 let Inst{24} = 0; // P = 0
3550 let Inst{23} = 1; // U = 1
3551 let Inst{21} = 0; // W = 0
3552 let Inst{22} = 1; // D = 1
3553 let Inst{20} = load;
3554 }
3555}
3556
3557defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3558defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3559defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3560defm STC2 : LdStCop<0b1111, 0, "stc2">;
3561
Johnny Chen906d57f2010-02-12 01:44:23 +00003562def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3563 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3564 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3565 [/* For disassembly only; pattern left blank */]> {
3566 let Inst{20} = 0;
3567 let Inst{4} = 1;
3568}
3569
3570def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3571 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3572 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3573 [/* For disassembly only; pattern left blank */]> {
3574 let Inst{31-28} = 0b1111;
3575 let Inst{20} = 0;
3576 let Inst{4} = 1;
3577}
3578
3579def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3580 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3581 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3582 [/* For disassembly only; pattern left blank */]> {
3583 let Inst{20} = 1;
3584 let Inst{4} = 1;
3585}
3586
3587def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3588 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3589 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3590 [/* For disassembly only; pattern left blank */]> {
3591 let Inst{31-28} = 0b1111;
3592 let Inst{20} = 1;
3593 let Inst{4} = 1;
3594}
3595
3596def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3597 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3598 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3599 [/* For disassembly only; pattern left blank */]> {
3600 let Inst{23-20} = 0b0100;
3601}
3602
3603def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3604 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3605 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3606 [/* For disassembly only; pattern left blank */]> {
3607 let Inst{31-28} = 0b1111;
3608 let Inst{23-20} = 0b0100;
3609}
3610
3611def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3612 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3613 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3614 [/* For disassembly only; pattern left blank */]> {
3615 let Inst{23-20} = 0b0101;
3616}
3617
3618def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3619 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3620 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3621 [/* For disassembly only; pattern left blank */]> {
3622 let Inst{31-28} = 0b1111;
3623 let Inst{23-20} = 0b0101;
3624}
3625
Johnny Chenb98e1602010-02-12 18:55:33 +00003626//===----------------------------------------------------------------------===//
3627// Move between special register and ARM core register -- for disassembly only
3628//
3629
3630def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3631 [/* For disassembly only; pattern left blank */]> {
3632 let Inst{23-20} = 0b0000;
3633 let Inst{7-4} = 0b0000;
3634}
3635
3636def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3637 [/* For disassembly only; pattern left blank */]> {
3638 let Inst{23-20} = 0b0100;
3639 let Inst{7-4} = 0b0000;
3640}
3641
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003642def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3643 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003644 [/* For disassembly only; pattern left blank */]> {
3645 let Inst{23-20} = 0b0010;
3646 let Inst{7-4} = 0b0000;
3647}
3648
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003649def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3650 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003651 [/* For disassembly only; pattern left blank */]> {
3652 let Inst{23-20} = 0b0010;
3653 let Inst{7-4} = 0b0000;
3654}
3655
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003656def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3657 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003658 [/* For disassembly only; pattern left blank */]> {
3659 let Inst{23-20} = 0b0110;
3660 let Inst{7-4} = 0b0000;
3661}
3662
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003663def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3664 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003665 [/* For disassembly only; pattern left blank */]> {
3666 let Inst{23-20} = 0b0110;
3667 let Inst{7-4} = 0b0000;
3668}