blob: 4e4fb2e990d9b3a3b3539607f76c44b3bd51c5f2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000215 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000220 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Chris Lattner2ac19022010-11-15 05:19:05 +0000234 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chengc4af4632010-11-17 20:13:28 +0000272// An 'and' node with a single use.
273def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
274 return N->hasOneUse();
275}]>;
276
277// An 'xor' node with a single use.
278def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
279 return N->hasOneUse();
280}]>;
281
Evan Chenga8e29892007-01-19 07:51:42 +0000282//===----------------------------------------------------------------------===//
283// Operand Definitions.
284//
285
286// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000287def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000288 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000289}
Evan Chenga8e29892007-01-19 07:51:42 +0000290
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000291// Call target.
292def bltarget : Operand<i32> {
293 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000294 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000295}
296
Evan Chenga8e29892007-01-19 07:51:42 +0000297// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000298def RegListAsmOperand : AsmOperandClass {
299 let Name = "RegList";
300 let SuperClasses = [];
301}
302
Bill Wendling0f630752010-11-17 04:32:08 +0000303def DPRRegListAsmOperand : AsmOperandClass {
304 let Name = "DPRRegList";
305 let SuperClasses = [];
306}
307
308def SPRRegListAsmOperand : AsmOperandClass {
309 let Name = "SPRRegList";
310 let SuperClasses = [];
311}
312
Bill Wendling04863d02010-11-13 10:40:19 +0000313def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000314 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000315 let ParserMatchClass = RegListAsmOperand;
316 let PrintMethod = "printRegisterList";
317}
318
Bill Wendling0f630752010-11-17 04:32:08 +0000319def dpr_reglist : Operand<i32> {
320 let EncoderMethod = "getRegisterListOpValue";
321 let ParserMatchClass = DPRRegListAsmOperand;
322 let PrintMethod = "printRegisterList";
323}
324
325def spr_reglist : Operand<i32> {
326 let EncoderMethod = "getRegisterListOpValue";
327 let ParserMatchClass = SPRRegListAsmOperand;
328 let PrintMethod = "printRegisterList";
329}
330
Evan Chenga8e29892007-01-19 07:51:42 +0000331// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
332def cpinst_operand : Operand<i32> {
333 let PrintMethod = "printCPInstOperand";
334}
335
336def jtblock_operand : Operand<i32> {
337 let PrintMethod = "printJTBlockOperand";
338}
Evan Cheng66ac5312009-07-25 00:33:29 +0000339def jt2block_operand : Operand<i32> {
340 let PrintMethod = "printJT2BlockOperand";
341}
Evan Chenga8e29892007-01-19 07:51:42 +0000342
343// Local PC labels.
344def pclabel : Operand<i32> {
345 let PrintMethod = "printPCLabel";
346}
347
Owen Anderson498ec202010-10-27 22:49:00 +0000348def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000349 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000350}
351
Jim Grosbachb35ad412010-10-13 19:56:10 +0000352// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
353def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000354 int32_t v = (int32_t)N->getZExtValue();
355 return v == 8 || v == 16 || v == 24; }]> {
356 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000357}
358
Bob Wilson22f5dc72010-08-16 18:27:34 +0000359// shift_imm: An integer that encodes a shift amount and the type of shift
360// (currently either asr or lsl) using the same encoding used for the
361// immediates in so_reg operands.
362def shift_imm : Operand<i32> {
363 let PrintMethod = "printShiftImmOperand";
364}
365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// shifter_operand operands: so_reg and so_imm.
367def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000368 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000369 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000370 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000371 let PrintMethod = "printSORegOperand";
372 let MIOperandInfo = (ops GPR, GPR, i32imm);
373}
Evan Chengf40deed2010-10-27 23:41:30 +0000374def shift_so_reg : Operand<i32>, // reg reg imm
375 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
376 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000377 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000378 let PrintMethod = "printSORegOperand";
379 let MIOperandInfo = (ops GPR, GPR, i32imm);
380}
Evan Chenga8e29892007-01-19 07:51:42 +0000381
382// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
383// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
384// represented in the imm field in the same 12-bit form that they are encoded
385// into so_imm instructions: the 8-bit immediate is the least significant bits
386// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000387def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000388 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000389 let PrintMethod = "printSOImmOperand";
390}
391
Evan Chengc70d1842007-03-20 08:11:30 +0000392// Break so_imm's up into two pieces. This handles immediates with up to 16
393// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
394// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000395def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000396 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000397}]>;
398
399/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
400///
401def arm_i32imm : PatLeaf<(imm), [{
402 if (Subtarget->hasV6T2Ops())
403 return true;
404 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
405}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000406
407def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000408 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000410}]>;
411
412def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000413 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000415}]>;
416
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000417def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
418 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
419 }]> {
420 let PrintMethod = "printSOImm2PartOperand";
421}
422
423def so_neg_imm2part_1 : SDNodeXForm<imm, [{
424 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
425 return CurDAG->getTargetConstant(V, MVT::i32);
426}]>;
427
428def so_neg_imm2part_2 : SDNodeXForm<imm, [{
429 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
430 return CurDAG->getTargetConstant(V, MVT::i32);
431}]>;
432
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000433/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
434def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
435 return (int32_t)N->getZExtValue() < 32;
436}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000437
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000438/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
439def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
440 return (int32_t)N->getZExtValue() < 32;
441}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000442 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000443}
444
Jason W Kim837caa92010-11-18 23:37:15 +0000445// For movt/movw - sets the MC Encoder method.
446// The imm is split into imm{15-12}, imm{11-0}
447//
448def movt_imm : Operand<i32> {
449 let EncoderMethod = "getMovtImmOpValue";
450}
451
Evan Chenga8e29892007-01-19 07:51:42 +0000452// Define ARM specific addressing modes.
453
Jim Grosbach3e556122010-10-26 22:37:02 +0000454
455// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000456//
Jim Grosbach3e556122010-10-26 22:37:02 +0000457def addrmode_imm12 : Operand<i32>,
458 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000459 // 12-bit immediate operand. Note that instructions using this encode
460 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
461 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000462
Chris Lattner2ac19022010-11-15 05:19:05 +0000463 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000464 let PrintMethod = "printAddrModeImm12Operand";
465 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000466}
Jim Grosbach3e556122010-10-26 22:37:02 +0000467// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000468//
Jim Grosbach3e556122010-10-26 22:37:02 +0000469def ldst_so_reg : Operand<i32>,
470 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000471 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000472 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000473 let PrintMethod = "printAddrMode2Operand";
474 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
475}
476
Jim Grosbach3e556122010-10-26 22:37:02 +0000477// addrmode2 := reg +/- imm12
478// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000479//
480def addrmode2 : Operand<i32>,
481 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000482 string EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000483 let PrintMethod = "printAddrMode2Operand";
484 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
485}
486
487def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000488 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
489 [], [SDNPWantRoot]> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000490 string EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000491 let PrintMethod = "printAddrMode2OffsetOperand";
492 let MIOperandInfo = (ops GPR, i32imm);
493}
494
495// addrmode3 := reg +/- reg
496// addrmode3 := reg +/- imm8
497//
498def addrmode3 : Operand<i32>,
499 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000500 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000501 let PrintMethod = "printAddrMode3Operand";
502 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
503}
504
505def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000506 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
507 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000508 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000509 let PrintMethod = "printAddrMode3OffsetOperand";
510 let MIOperandInfo = (ops GPR, i32imm);
511}
512
Jim Grosbache6913602010-11-03 01:01:43 +0000513// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000514//
Jim Grosbache6913602010-11-03 01:01:43 +0000515def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000516 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000517 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000518}
519
Bill Wendling59914872010-11-08 00:39:58 +0000520def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000521 let Name = "MemMode5";
522 let SuperClasses = [];
523}
524
Evan Chenga8e29892007-01-19 07:51:42 +0000525// addrmode5 := reg +/- imm8*4
526//
527def addrmode5 : Operand<i32>,
528 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
529 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000530 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000531 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000532 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000533}
534
Bob Wilson8b024a52009-07-01 23:16:05 +0000535// addrmode6 := reg with optional writeback
536//
537def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000538 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000539 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000540 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000541 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000542}
543
544def am6offset : Operand<i32> {
545 let PrintMethod = "printAddrMode6OffsetOperand";
546 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000547 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000548}
549
Evan Chenga8e29892007-01-19 07:51:42 +0000550// addrmodepc := pc + reg
551//
552def addrmodepc : Operand<i32>,
553 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
554 let PrintMethod = "printAddrModePCOperand";
555 let MIOperandInfo = (ops GPR, i32imm);
556}
557
Bob Wilson4f38b382009-08-21 21:58:55 +0000558def nohash_imm : Operand<i32> {
559 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000560}
561
Evan Chenga8e29892007-01-19 07:51:42 +0000562//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000563
Evan Cheng37f25d92008-08-28 23:39:26 +0000564include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000565
566//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000567// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000568//
569
Evan Cheng3924f782008-08-29 07:36:24 +0000570/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000571/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000572multiclass AsI1_bin_irs<bits<4> opcod, string opc,
573 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
574 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000575 // The register-immediate version is re-materializable. This is useful
576 // in particular for taking the address of a local.
577 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000578 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
579 iii, opc, "\t$Rd, $Rn, $imm",
580 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
581 bits<4> Rd;
582 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000583 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000584 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000585 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000586 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000587 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000588 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000589 }
Jim Grosbach62547262010-10-11 18:51:51 +0000590 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
591 iir, opc, "\t$Rd, $Rn, $Rm",
592 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000593 bits<4> Rd;
594 bits<4> Rn;
595 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000596 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000597 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000598 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000599 let Inst{15-12} = Rd;
600 let Inst{11-4} = 0b00000000;
601 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000602 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000603 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
604 iis, opc, "\t$Rd, $Rn, $shift",
605 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000606 bits<4> Rd;
607 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000608 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000609 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000610 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000611 let Inst{15-12} = Rd;
612 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000613 }
Evan Chenga8e29892007-01-19 07:51:42 +0000614}
615
Evan Cheng1e249e32009-06-25 20:59:23 +0000616/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000617/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000618let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000619multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
620 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
621 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000622 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
623 iii, opc, "\t$Rd, $Rn, $imm",
624 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
625 bits<4> Rd;
626 bits<4> Rn;
627 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000628 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000629 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000630 let Inst{19-16} = Rn;
631 let Inst{15-12} = Rd;
632 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000633 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000634 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
635 iir, opc, "\t$Rd, $Rn, $Rm",
636 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
637 bits<4> Rd;
638 bits<4> Rn;
639 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000640 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000641 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000642 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000643 let Inst{19-16} = Rn;
644 let Inst{15-12} = Rd;
645 let Inst{11-4} = 0b00000000;
646 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000647 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000648 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
649 iis, opc, "\t$Rd, $Rn, $shift",
650 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
651 bits<4> Rd;
652 bits<4> Rn;
653 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000654 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000655 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000656 let Inst{19-16} = Rn;
657 let Inst{15-12} = Rd;
658 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000659 }
Evan Cheng071a2792007-09-11 19:55:27 +0000660}
Evan Chengc85e8322007-07-05 07:13:32 +0000661}
662
663/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000664/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000665/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000666let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000667multiclass AI1_cmp_irs<bits<4> opcod, string opc,
668 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
669 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000670 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
671 opc, "\t$Rn, $imm",
672 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000673 bits<4> Rn;
674 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000675 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000676 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000677 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000678 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000679 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000680 }
681 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
682 opc, "\t$Rn, $Rm",
683 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000684 bits<4> Rn;
685 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000686 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000687 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000688 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000689 let Inst{19-16} = Rn;
690 let Inst{15-12} = 0b0000;
691 let Inst{11-4} = 0b00000000;
692 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000693 }
694 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
695 opc, "\t$Rn, $shift",
696 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000697 bits<4> Rn;
698 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000699 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000700 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000701 let Inst{19-16} = Rn;
702 let Inst{15-12} = 0b0000;
703 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000704 }
Evan Cheng071a2792007-09-11 19:55:27 +0000705}
Evan Chenga8e29892007-01-19 07:51:42 +0000706}
707
Evan Cheng576a3962010-09-25 00:49:35 +0000708/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000709/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000710/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000711multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000712 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
713 IIC_iEXTr, opc, "\t$Rd, $Rm",
714 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000715 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000716 bits<4> Rd;
717 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000718 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000719 let Inst{15-12} = Rd;
720 let Inst{11-10} = 0b00;
721 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000722 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000723 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
724 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
725 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000726 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000727 bits<4> Rd;
728 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000729 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000730 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000731 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000732 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000733 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000734 }
Evan Chenga8e29892007-01-19 07:51:42 +0000735}
736
Evan Cheng576a3962010-09-25 00:49:35 +0000737multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000738 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
739 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000740 [/* For disassembly only; pattern left blank */]>,
741 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000742 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000743 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000744 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000745 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
746 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000747 [/* For disassembly only; pattern left blank */]>,
748 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000749 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000750 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000751 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000752 }
753}
754
Evan Cheng576a3962010-09-25 00:49:35 +0000755/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000756/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000757multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000758 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
759 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
760 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000761 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000762 bits<4> Rd;
763 bits<4> Rm;
764 bits<4> Rn;
765 let Inst{19-16} = Rn;
766 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000767 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000768 let Inst{9-4} = 0b000111;
769 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000770 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000771 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
772 rot_imm:$rot),
773 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
774 [(set GPR:$Rd, (opnode GPR:$Rn,
775 (rotr GPR:$Rm, rot_imm:$rot)))]>,
776 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000777 bits<4> Rd;
778 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000779 bits<4> Rn;
780 bits<2> rot;
781 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000782 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000783 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000784 let Inst{9-4} = 0b000111;
785 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000786 }
Evan Chenga8e29892007-01-19 07:51:42 +0000787}
788
Johnny Chen2ec5e492010-02-22 21:50:40 +0000789// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000790multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000791 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
792 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000793 [/* For disassembly only; pattern left blank */]>,
794 Requires<[IsARM, HasV6]> {
795 let Inst{11-10} = 0b00;
796 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000797 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
798 rot_imm:$rot),
799 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000800 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000801 Requires<[IsARM, HasV6]> {
802 bits<4> Rn;
803 bits<2> rot;
804 let Inst{19-16} = Rn;
805 let Inst{11-10} = rot;
806 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000807}
808
Evan Cheng62674222009-06-25 23:34:10 +0000809/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
810let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000811multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
812 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000813 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
814 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
815 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000816 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000817 bits<4> Rd;
818 bits<4> Rn;
819 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000820 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000821 let Inst{15-12} = Rd;
822 let Inst{19-16} = Rn;
823 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000824 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000825 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
826 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
827 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000828 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000829 bits<4> Rd;
830 bits<4> Rn;
831 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000832 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000833 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000834 let isCommutable = Commutable;
835 let Inst{3-0} = Rm;
836 let Inst{15-12} = Rd;
837 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000838 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000839 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
840 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
841 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000842 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000843 bits<4> Rd;
844 bits<4> Rn;
845 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000846 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000847 let Inst{11-0} = shift;
848 let Inst{15-12} = Rd;
849 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000850 }
Jim Grosbache5165492009-11-09 00:11:35 +0000851}
852// Carry setting variants
853let Defs = [CPSR] in {
854multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
855 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000856 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
857 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
858 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000859 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000860 bits<4> Rd;
861 bits<4> Rn;
862 bits<12> imm;
863 let Inst{15-12} = Rd;
864 let Inst{19-16} = Rn;
865 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000866 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000867 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000868 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000869 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
870 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
871 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000872 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000873 bits<4> Rd;
874 bits<4> Rn;
875 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000876 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000877 let isCommutable = Commutable;
878 let Inst{3-0} = Rm;
879 let Inst{15-12} = Rd;
880 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000881 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000882 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000883 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000884 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
885 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
886 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000887 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000888 bits<4> Rd;
889 bits<4> Rn;
890 bits<12> shift;
891 let Inst{11-0} = shift;
892 let Inst{15-12} = Rd;
893 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000894 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000895 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000896 }
Evan Cheng071a2792007-09-11 19:55:27 +0000897}
Evan Chengc85e8322007-07-05 07:13:32 +0000898}
Jim Grosbache5165492009-11-09 00:11:35 +0000899}
Evan Chengc85e8322007-07-05 07:13:32 +0000900
Jim Grosbach3e556122010-10-26 22:37:02 +0000901let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000902multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000903 InstrItinClass iir, PatFrag opnode> {
904 // Note: We use the complex addrmode_imm12 rather than just an input
905 // GPR and a constrained immediate so that we can use this to match
906 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000907 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000908 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
909 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000910 bits<4> Rt;
911 bits<17> addr;
912 let Inst{23} = addr{12}; // U (add = ('U' == 1))
913 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000914 let Inst{15-12} = Rt;
915 let Inst{11-0} = addr{11-0}; // imm12
916 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000917 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000918 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
919 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000920 bits<4> Rt;
921 bits<17> shift;
922 let Inst{23} = shift{12}; // U (add = ('U' == 1))
923 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000924 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000925 let Inst{11-0} = shift{11-0};
926 }
927}
928}
929
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000930multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000931 InstrItinClass iir, PatFrag opnode> {
932 // Note: We use the complex addrmode_imm12 rather than just an input
933 // GPR and a constrained immediate so that we can use this to match
934 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000935 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000936 (ins GPR:$Rt, addrmode_imm12:$addr),
937 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
938 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
939 bits<4> Rt;
940 bits<17> addr;
941 let Inst{23} = addr{12}; // U (add = ('U' == 1))
942 let Inst{19-16} = addr{16-13}; // Rn
943 let Inst{15-12} = Rt;
944 let Inst{11-0} = addr{11-0}; // imm12
945 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000946 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000947 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
948 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
949 bits<4> Rt;
950 bits<17> shift;
951 let Inst{23} = shift{12}; // U (add = ('U' == 1))
952 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000953 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000954 let Inst{11-0} = shift{11-0};
955 }
956}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000957//===----------------------------------------------------------------------===//
958// Instructions
959//===----------------------------------------------------------------------===//
960
Evan Chenga8e29892007-01-19 07:51:42 +0000961//===----------------------------------------------------------------------===//
962// Miscellaneous Instructions.
963//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000964
Evan Chenga8e29892007-01-19 07:51:42 +0000965/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
966/// the function. The first operand is the ID# for this instruction, the second
967/// is the index into the MachineConstantPool that this is, the third is the
968/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000969let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000970def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000971PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000972 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000973
Jim Grosbach4642ad32010-02-22 23:10:38 +0000974// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
975// from removing one half of the matched pairs. That breaks PEI, which assumes
976// these will always be in pairs, and asserts if it finds otherwise. Better way?
977let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000978def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000979PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000980 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000981
Jim Grosbach64171712010-02-16 21:07:46 +0000982def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000983PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000984 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000985}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000986
Johnny Chenf4d81052010-02-12 22:53:19 +0000987def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000988 [/* For disassembly only; pattern left blank */]>,
989 Requires<[IsARM, HasV6T2]> {
990 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000991 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000992 let Inst{7-0} = 0b00000000;
993}
994
Johnny Chenf4d81052010-02-12 22:53:19 +0000995def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
996 [/* For disassembly only; pattern left blank */]>,
997 Requires<[IsARM, HasV6T2]> {
998 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000999 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001000 let Inst{7-0} = 0b00000001;
1001}
1002
1003def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1004 [/* For disassembly only; pattern left blank */]>,
1005 Requires<[IsARM, HasV6T2]> {
1006 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001007 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001008 let Inst{7-0} = 0b00000010;
1009}
1010
1011def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1012 [/* For disassembly only; pattern left blank */]>,
1013 Requires<[IsARM, HasV6T2]> {
1014 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001015 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001016 let Inst{7-0} = 0b00000011;
1017}
1018
Johnny Chen2ec5e492010-02-22 21:50:40 +00001019def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1020 "\t$dst, $a, $b",
1021 [/* For disassembly only; pattern left blank */]>,
1022 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001023 bits<4> Rd;
1024 bits<4> Rn;
1025 bits<4> Rm;
1026 let Inst{3-0} = Rm;
1027 let Inst{15-12} = Rd;
1028 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001029 let Inst{27-20} = 0b01101000;
1030 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001031 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001032}
1033
Johnny Chenf4d81052010-02-12 22:53:19 +00001034def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1035 [/* For disassembly only; pattern left blank */]>,
1036 Requires<[IsARM, HasV6T2]> {
1037 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001038 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001039 let Inst{7-0} = 0b00000100;
1040}
1041
Johnny Chenc6f7b272010-02-11 18:12:29 +00001042// The i32imm operand $val can be used by a debugger to store more information
1043// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001044def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001045 [/* For disassembly only; pattern left blank */]>,
1046 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001047 bits<16> val;
1048 let Inst{3-0} = val{3-0};
1049 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001050 let Inst{27-20} = 0b00010010;
1051 let Inst{7-4} = 0b0111;
1052}
1053
Johnny Chenb98e1602010-02-12 18:55:33 +00001054// Change Processor State is a system instruction -- for disassembly only.
1055// The singleton $opt operand contains the following information:
1056// opt{4-0} = mode from Inst{4-0}
1057// opt{5} = changemode from Inst{17}
1058// opt{8-6} = AIF from Inst{8-6}
1059// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001060// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001061def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001062 [/* For disassembly only; pattern left blank */]>,
1063 Requires<[IsARM]> {
1064 let Inst{31-28} = 0b1111;
1065 let Inst{27-20} = 0b00010000;
1066 let Inst{16} = 0;
1067 let Inst{5} = 0;
1068}
1069
Johnny Chenb92a23f2010-02-21 04:42:01 +00001070// Preload signals the memory system of possible future data/instruction access.
1071// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001072multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001073
Evan Chengdfed19f2010-11-03 06:34:55 +00001074 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001075 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001076 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001077 bits<4> Rt;
1078 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001079 let Inst{31-26} = 0b111101;
1080 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001081 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001082 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001083 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001084 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001085 let Inst{19-16} = addr{16-13}; // Rn
1086 let Inst{15-12} = Rt;
1087 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001088 }
1089
Evan Chengdfed19f2010-11-03 06:34:55 +00001090 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001091 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001092 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001093 bits<4> Rt;
1094 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001095 let Inst{31-26} = 0b111101;
1096 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001097 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001098 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001099 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001100 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001101 let Inst{19-16} = shift{16-13}; // Rn
1102 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001103 }
1104}
1105
Evan Cheng416941d2010-11-04 05:19:35 +00001106defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1107defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1108defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001109
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001110def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1111 "setend\t$end",
1112 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001113 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001114 bits<1> end;
1115 let Inst{31-10} = 0b1111000100000001000000;
1116 let Inst{9} = end;
1117 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001118}
1119
Johnny Chenf4d81052010-02-12 22:53:19 +00001120def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001121 [/* For disassembly only; pattern left blank */]>,
1122 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001123 bits<4> opt;
1124 let Inst{27-4} = 0b001100100000111100001111;
1125 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001126}
1127
Johnny Chenba6e0332010-02-11 17:14:31 +00001128// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001129let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001130def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001131 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001132 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001133 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001134}
1135
Evan Cheng12c3a532008-11-06 17:48:05 +00001136// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001137let isNotDuplicable = 1 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001138def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001139 IIC_iALUr,
Jim Grosbach53694262010-11-18 01:15:56 +00001140 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001141
Evan Cheng325474e2008-01-07 23:56:57 +00001142let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001143def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001144 IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001145 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001146
Jim Grosbach53694262010-11-18 01:15:56 +00001147def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001148 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001149 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001150
Jim Grosbach53694262010-11-18 01:15:56 +00001151def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001152 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001153 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001154
Jim Grosbach53694262010-11-18 01:15:56 +00001155def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001156 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001157 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001158
Jim Grosbach53694262010-11-18 01:15:56 +00001159def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001160 IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001161 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001162}
Chris Lattner13c63102008-01-06 05:55:01 +00001163let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001164def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
1165 IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001166
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001167def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
1168 IIC_iStore_bh_r, [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001169
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001170def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
1171 IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001172}
Evan Cheng12c3a532008-11-06 17:48:05 +00001173} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001174
Evan Chenge07715c2009-06-23 05:25:29 +00001175
1176// LEApcrel - Load a pc-relative address into a register without offending the
1177// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001178let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001179let isReMaterializable = 1 in
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001180// FIXME: We want one cannonical LEApcrel instruction and to express one or
1181// both of these as pseudo-instructions that get expanded to it.
1182def LEApcrel : AXI1<0, (outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1183 MiscFrm, IIC_iALUi,
1184 "adr$p\t$Rd, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001185
Jim Grosbacha967d112010-06-21 21:27:27 +00001186} // neverHasSideEffects
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001187def LEApcrelJT : AXI1<0b0100, (outs GPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001188 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001189 MiscFrm, IIC_iALUi,
1190 "adr$p\t$Rd, #${label}_${id}", []> {
1191 bits<4> p;
1192 bits<4> Rd;
1193 let Inst{31-28} = p;
1194 let Inst{27-25} = 0b001;
1195 let Inst{20} = 0;
1196 let Inst{19-16} = 0b1111;
1197 let Inst{15-12} = Rd;
1198 // FIXME: Add label encoding/fixup
Evan Chengbc8a9452009-07-07 23:40:25 +00001199}
Evan Chenge07715c2009-06-23 05:25:29 +00001200
Evan Chenga8e29892007-01-19 07:51:42 +00001201//===----------------------------------------------------------------------===//
1202// Control Flow Instructions.
1203//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001204
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001205let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1206 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001207 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001208 "bx", "\tlr", [(ARMretflag)]>,
1209 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001210 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001211 }
1212
1213 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001214 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001215 "mov", "\tpc, lr", [(ARMretflag)]>,
1216 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001217 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001218 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001219}
Rafael Espindola27185192006-09-29 21:20:16 +00001220
Bob Wilson04ea6e52009-10-28 00:37:03 +00001221// Indirect branches
1222let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001223 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001224 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001225 [(brind GPR:$dst)]>,
1226 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001227 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001228 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001229 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001230 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001231
1232 // ARMV4 only
1233 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1234 [(brind GPR:$dst)]>,
1235 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001236 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001237 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001238 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001239 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001240}
1241
Bob Wilson54fc1242009-06-22 21:01:46 +00001242// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001243let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001244 Defs = [R0, R1, R2, R3, R12, LR,
1245 D0, D1, D2, D3, D4, D5, D6, D7,
1246 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001247 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001248 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001249 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001250 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001251 Requires<[IsARM, IsNotDarwin]> {
1252 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001253 bits<24> func;
1254 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001255 }
Evan Cheng277f0742007-06-19 21:05:09 +00001256
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001257 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001258 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001259 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001260 Requires<[IsARM, IsNotDarwin]> {
1261 bits<24> func;
1262 let Inst{23-0} = func;
1263 }
Evan Cheng277f0742007-06-19 21:05:09 +00001264
Evan Chenga8e29892007-01-19 07:51:42 +00001265 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001266 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001267 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001268 [(ARMcall GPR:$func)]>,
1269 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001270 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001271 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001272 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001273 }
1274
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001275 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001276 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbach817c1a62010-11-19 00:27:09 +00001277 // FIXME: x2 insn patterns like this need to be pseudo instructions.
Bob Wilson1665b0a2010-02-16 17:24:15 +00001278 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001279 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001280 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001281 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001282 bits<4> func;
1283 let Inst{27-4} = 0b000100101111111111110001;
1284 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001285 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001286
1287 // ARMv4
1288 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1289 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1290 [(ARMcall_nolink tGPR:$func)]>,
1291 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001292 bits<4> func;
1293 let Inst{27-4} = 0b000110100000111100000000;
1294 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001295 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001296}
1297
1298// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001299let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001300 Defs = [R0, R1, R2, R3, R9, R12, LR,
1301 D0, D1, D2, D3, D4, D5, D6, D7,
1302 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001303 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001304 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001305 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001306 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1307 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001308 bits<24> func;
1309 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001310 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001311
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001312 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001313 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001314 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001315 Requires<[IsARM, IsDarwin]> {
1316 bits<24> func;
1317 let Inst{23-0} = func;
1318 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001319
1320 // ARMv5T and above
1321 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001322 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001323 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001324 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001325 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001326 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001327 }
1328
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001329 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001330 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1331 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001332 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001333 [(ARMcall_nolink tGPR:$func)]>,
1334 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001335 bits<4> func;
1336 let Inst{27-4} = 0b000100101111111111110001;
1337 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001338 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001339
1340 // ARMv4
1341 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1342 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1343 [(ARMcall_nolink tGPR:$func)]>,
1344 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001345 bits<4> func;
1346 let Inst{27-4} = 0b000110100000111100000000;
1347 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001348 }
Rafael Espindola35574632006-07-18 17:00:30 +00001349}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001350
Dale Johannesen51e28e62010-06-03 21:09:53 +00001351// Tail calls.
1352
Jim Grosbach832859d2010-10-13 22:09:34 +00001353// FIXME: These should probably be xformed into the non-TC versions of the
1354// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001355let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1356 // Darwin versions.
1357 let Defs = [R0, R1, R2, R3, R9, R12,
1358 D0, D1, D2, D3, D4, D5, D6, D7,
1359 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1360 D27, D28, D29, D30, D31, PC],
1361 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001362 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1363 Pseudo, IIC_Br,
1364 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001365
Evan Cheng6523d2f2010-06-19 00:11:54 +00001366 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1367 Pseudo, IIC_Br,
1368 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001369
Evan Cheng6523d2f2010-06-19 00:11:54 +00001370 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001371 IIC_Br, "b\t$dst @ TAILCALL",
1372 []>, Requires<[IsDarwin]>;
1373
1374 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001375 IIC_Br, "b.w\t$dst @ TAILCALL",
1376 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001377
Evan Cheng6523d2f2010-06-19 00:11:54 +00001378 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1379 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1380 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001381 bits<4> dst;
1382 let Inst{31-4} = 0b1110000100101111111111110001;
1383 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001384 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001385 }
1386
1387 // Non-Darwin versions (the difference is R9).
1388 let Defs = [R0, R1, R2, R3, R12,
1389 D0, D1, D2, D3, D4, D5, D6, D7,
1390 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1391 D27, D28, D29, D30, D31, PC],
1392 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001393 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1394 Pseudo, IIC_Br,
1395 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001396
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001397 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001398 Pseudo, IIC_Br,
1399 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001400
Evan Cheng6523d2f2010-06-19 00:11:54 +00001401 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1402 IIC_Br, "b\t$dst @ TAILCALL",
1403 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001404
Evan Cheng6523d2f2010-06-19 00:11:54 +00001405 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1406 IIC_Br, "b.w\t$dst @ TAILCALL",
1407 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001408
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001409 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001410 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1411 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001412 bits<4> dst;
1413 let Inst{31-4} = 0b1110000100101111111111110001;
1414 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001415 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001416 }
1417}
1418
David Goodwin1a8f36e2009-08-12 18:31:53 +00001419let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001420 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001421 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001422 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001423 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001424 "b\t$target", [(br bb:$target)]> {
1425 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001426 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001427 let Inst{23-0} = target;
1428 }
Evan Cheng44bec522007-05-15 01:29:07 +00001429
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001430 let isNotDuplicable = 1, isIndirectBranch = 1,
1431 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1432 isCodeGenOnly = 1 in {
1433 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1434 IIC_Br, "mov\tpc, $target$jt",
1435 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1436 let Inst{11-4} = 0b00000000;
1437 let Inst{15-12} = 0b1111;
1438 let Inst{20} = 0; // S Bit
1439 let Inst{24-21} = 0b1101;
1440 let Inst{27-25} = 0b000;
1441 }
1442 def BR_JTm : JTI<(outs),
1443 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1444 IIC_Br, "ldr\tpc, $target$jt",
1445 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1446 imm:$id)]> {
1447 let Inst{15-12} = 0b1111;
1448 let Inst{20} = 1; // L bit
1449 let Inst{21} = 0; // W bit
1450 let Inst{22} = 0; // B bit
1451 let Inst{24} = 1; // P bit
1452 let Inst{27-25} = 0b011;
1453 }
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001454 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001455 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001456 IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001457 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1458 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001459 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001460 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001461
Evan Chengc85e8322007-07-05 07:13:32 +00001462 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001463 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001464 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001465 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001466 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1467 bits<24> target;
1468 let Inst{23-0} = target;
1469 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001470}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001471
Johnny Chena1e76212010-02-13 02:51:09 +00001472// Branch and Exchange Jazelle -- for disassembly only
1473def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1474 [/* For disassembly only; pattern left blank */]> {
1475 let Inst{23-20} = 0b0010;
1476 //let Inst{19-8} = 0xfff;
1477 let Inst{7-4} = 0b0010;
1478}
1479
Johnny Chen0296f3e2010-02-16 21:59:54 +00001480// Secure Monitor Call is a system instruction -- for disassembly only
1481def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1482 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001483 bits<4> opt;
1484 let Inst{23-4} = 0b01100000000000000111;
1485 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001486}
1487
Johnny Chen64dfb782010-02-16 20:04:27 +00001488// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001489let isCall = 1 in {
1490def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001491 [/* For disassembly only; pattern left blank */]> {
1492 bits<24> svc;
1493 let Inst{23-0} = svc;
1494}
Johnny Chen85d5a892010-02-10 18:02:25 +00001495}
1496
Johnny Chenfb566792010-02-17 21:39:10 +00001497// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001498let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001499def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1500 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001501 [/* For disassembly only; pattern left blank */]> {
1502 let Inst{31-28} = 0b1111;
1503 let Inst{22-20} = 0b110; // W = 1
1504}
1505
Jim Grosbache6913602010-11-03 01:01:43 +00001506def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1507 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001508 [/* For disassembly only; pattern left blank */]> {
1509 let Inst{31-28} = 0b1111;
1510 let Inst{22-20} = 0b100; // W = 0
1511}
1512
Johnny Chenfb566792010-02-17 21:39:10 +00001513// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001514def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1515 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001516 [/* For disassembly only; pattern left blank */]> {
1517 let Inst{31-28} = 0b1111;
1518 let Inst{22-20} = 0b011; // W = 1
1519}
1520
Jim Grosbache6913602010-11-03 01:01:43 +00001521def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1522 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001523 [/* For disassembly only; pattern left blank */]> {
1524 let Inst{31-28} = 0b1111;
1525 let Inst{22-20} = 0b001; // W = 0
1526}
Chris Lattner39ee0362010-10-31 19:10:56 +00001527} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001528
Evan Chenga8e29892007-01-19 07:51:42 +00001529//===----------------------------------------------------------------------===//
1530// Load / store Instructions.
1531//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001532
Evan Chenga8e29892007-01-19 07:51:42 +00001533// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001534
1535
Evan Cheng7e2fe912010-10-28 06:47:08 +00001536defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001537 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001538defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001539 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001540defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001541 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001542defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001543 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001544
Evan Chengfa775d02007-03-19 07:20:03 +00001545// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001546let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1547 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001548def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001549 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1550 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001551 bits<4> Rt;
1552 bits<17> addr;
1553 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1554 let Inst{19-16} = 0b1111;
1555 let Inst{15-12} = Rt;
1556 let Inst{11-0} = addr{11-0}; // imm12
1557}
Evan Chengfa775d02007-03-19 07:20:03 +00001558
Evan Chenga8e29892007-01-19 07:51:42 +00001559// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001560def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001561 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1562 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001563
Evan Chenga8e29892007-01-19 07:51:42 +00001564// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001565def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001566 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1567 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001568
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001569def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001570 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1571 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001572
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001573let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1574 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001575// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1576// how to represent that such that tblgen is happy and we don't
1577// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001578// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001579def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1580 (ins addrmode3:$addr), LdMiscFrm,
1581 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001582 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001583}
Rafael Espindolac391d162006-10-23 20:34:27 +00001584
Evan Chenga8e29892007-01-19 07:51:42 +00001585// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001586multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001587 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1588 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001589 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1590 // {17-14} Rn
1591 // {13} 1 == Rm, 0 == imm12
1592 // {12} isAdd
1593 // {11-0} imm12/Rm
1594 bits<18> addr;
1595 let Inst{25} = addr{13};
1596 let Inst{23} = addr{12};
1597 let Inst{19-16} = addr{17-14};
1598 let Inst{11-0} = addr{11-0};
1599 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001600 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1601 (ins GPR:$Rn, am2offset:$offset),
1602 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001603 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1604 // {13} 1 == Rm, 0 == imm12
1605 // {12} isAdd
1606 // {11-0} imm12/Rm
1607 bits<14> offset;
1608 bits<4> Rn;
1609 let Inst{25} = offset{13};
1610 let Inst{23} = offset{12};
1611 let Inst{19-16} = Rn;
1612 let Inst{11-0} = offset{11-0};
1613 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001614}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001615
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001616let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001617defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1618defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001619}
Rafael Espindola450856d2006-12-12 00:37:38 +00001620
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001621multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1622 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1623 (ins addrmode3:$addr), IndexModePre,
1624 LdMiscFrm, itin,
1625 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1626 bits<14> addr;
1627 let Inst{23} = addr{8}; // U bit
1628 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1629 let Inst{19-16} = addr{12-9}; // Rn
1630 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1631 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1632 }
1633 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1634 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1635 LdMiscFrm, itin,
1636 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001637 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001638 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001639 let Inst{23} = offset{8}; // U bit
1640 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001641 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001642 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1643 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001644 }
1645}
Rafael Espindola4e307642006-09-08 16:59:47 +00001646
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001647let mayLoad = 1, neverHasSideEffects = 1 in {
1648defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1649defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1650defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1651let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1652defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1653} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001654
Johnny Chenadb561d2010-02-18 03:27:42 +00001655// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001656let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001657def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1658 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1659 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001660 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1661 let Inst{21} = 1; // overwrite
1662}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001663def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001664 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001665 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001666 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1667 let Inst{21} = 1; // overwrite
1668}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001669def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1670 (ins GPR:$base, am3offset:$offset), IndexModePost,
1671 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001672 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1673 let Inst{21} = 1; // overwrite
1674}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001675def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1676 (ins GPR:$base, am3offset:$offset), IndexModePost,
1677 LdMiscFrm, IIC_iLoad_bh_ru,
1678 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001679 let Inst{21} = 1; // overwrite
1680}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001681def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1682 (ins GPR:$base, am3offset:$offset), IndexModePost,
1683 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001684 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001685 let Inst{21} = 1; // overwrite
1686}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001687}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001688
Evan Chenga8e29892007-01-19 07:51:42 +00001689// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001690
1691// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001692def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001693 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1694 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001695
Evan Chenga8e29892007-01-19 07:51:42 +00001696// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001697let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1698 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001699def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001700 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001701 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001702
1703// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001704def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001705 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001706 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001707 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1708 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001709 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001710
Jim Grosbach953557f42010-11-19 21:35:06 +00001711def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001712 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001713 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001714 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1715 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001716 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001717
Jim Grosbacha1b41752010-11-19 22:06:57 +00001718def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1719 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1720 IndexModePre, StFrm, IIC_iStore_bh_ru,
1721 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1722 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1723 GPR:$Rn, am2offset:$offset))]>;
1724def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1725 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1726 IndexModePost, StFrm, IIC_iStore_bh_ru,
1727 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1728 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1729 GPR:$Rn, am2offset:$offset))]>;
1730
Evan Chengd87293c2008-11-06 08:47:38 +00001731def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001732 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001733 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001734 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001735 [(set GPR:$base_wb,
Evan Chenga8e29892007-01-19 07:51:42 +00001736 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1737
Evan Chengd87293c2008-11-06 08:47:38 +00001738def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001739 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001740 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001741 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001742 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1743 GPR:$base, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001744
Johnny Chen39a4bb32010-02-18 22:31:18 +00001745// For disassembly only
1746def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1747 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001748 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001749 "strd", "\t$src1, $src2, [$base, $offset]!",
1750 "$base = $base_wb", []>;
1751
1752// For disassembly only
1753def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1754 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001755 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001756 "strd", "\t$src1, $src2, [$base], $offset",
1757 "$base = $base_wb", []>;
1758
Johnny Chenad4df4c2010-03-01 19:22:00 +00001759// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001760
Jim Grosbach953557f42010-11-19 21:35:06 +00001761def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1762 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001763 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001764 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001765 [/* For disassembly only; pattern left blank */]> {
1766 let Inst{21} = 1; // overwrite
1767}
1768
Jim Grosbach953557f42010-11-19 21:35:06 +00001769def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1770 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001771 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001772 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001773 [/* For disassembly only; pattern left blank */]> {
1774 let Inst{21} = 1; // overwrite
1775}
1776
Johnny Chenad4df4c2010-03-01 19:22:00 +00001777def STRHT: AI3sthpo<(outs GPR:$base_wb),
1778 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001779 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001780 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1781 [/* For disassembly only; pattern left blank */]> {
1782 let Inst{21} = 1; // overwrite
1783}
1784
Evan Chenga8e29892007-01-19 07:51:42 +00001785//===----------------------------------------------------------------------===//
1786// Load / store multiple Instructions.
1787//
1788
Bill Wendling6c470b82010-11-13 09:09:38 +00001789multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1790 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001791 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001792 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1793 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001794 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001795 let Inst{24-23} = 0b01; // Increment After
1796 let Inst{21} = 0; // No writeback
1797 let Inst{20} = L_bit;
1798 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001799 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001800 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1801 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001802 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001803 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001804 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001805 let Inst{20} = L_bit;
1806 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001807 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001808 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1809 IndexModeNone, f, itin,
1810 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1811 let Inst{24-23} = 0b00; // Decrement After
1812 let Inst{21} = 0; // No writeback
1813 let Inst{20} = L_bit;
1814 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001815 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001816 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1817 IndexModeUpd, f, itin_upd,
1818 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1819 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001820 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001821 let Inst{20} = L_bit;
1822 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001823 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001824 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1825 IndexModeNone, f, itin,
1826 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1827 let Inst{24-23} = 0b10; // Decrement Before
1828 let Inst{21} = 0; // No writeback
1829 let Inst{20} = L_bit;
1830 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001831 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001832 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1833 IndexModeUpd, f, itin_upd,
1834 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1835 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001836 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001837 let Inst{20} = L_bit;
1838 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001839 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001840 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1841 IndexModeNone, f, itin,
1842 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1843 let Inst{24-23} = 0b11; // Increment Before
1844 let Inst{21} = 0; // No writeback
1845 let Inst{20} = L_bit;
1846 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001847 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001848 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1849 IndexModeUpd, f, itin_upd,
1850 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1851 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001852 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001853 let Inst{20} = L_bit;
1854 }
1855}
1856
Bill Wendlingc93989a2010-11-13 11:20:05 +00001857let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001858
1859let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1860defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1861
1862let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1863defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1864
1865} // neverHasSideEffects
1866
Bill Wendling73fe34a2010-11-16 01:16:36 +00001867// Load / Store Multiple Mnemnoic Aliases
1868def : MnemonicAlias<"ldm", "ldmia">;
1869def : MnemonicAlias<"stm", "stmia">;
1870
1871// FIXME: remove when we have a way to marking a MI with these properties.
1872// FIXME: Should pc be an implicit operand like PICADD, etc?
1873let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1874 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling7b718782010-11-16 02:08:45 +00001875def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001876 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001877 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001878 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001879 "$Rn = $wb", []> {
1880 let Inst{24-23} = 0b01; // Increment After
1881 let Inst{21} = 1; // Writeback
1882 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001883}
Evan Chenga8e29892007-01-19 07:51:42 +00001884
Evan Chenga8e29892007-01-19 07:51:42 +00001885//===----------------------------------------------------------------------===//
1886// Move Instructions.
1887//
1888
Evan Chengcd799b92009-06-12 20:46:18 +00001889let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001890def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1891 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1892 bits<4> Rd;
1893 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001894
Johnny Chen04301522009-11-07 00:54:36 +00001895 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001896 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001897 let Inst{3-0} = Rm;
1898 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001899}
1900
Dale Johannesen38d5f042010-06-15 22:24:08 +00001901// A version for the smaller set of tail call registers.
1902let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001903def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001904 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1905 bits<4> Rd;
1906 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001907
Dale Johannesen38d5f042010-06-15 22:24:08 +00001908 let Inst{11-4} = 0b00000000;
1909 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001910 let Inst{3-0} = Rm;
1911 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001912}
1913
Evan Chengf40deed2010-10-27 23:41:30 +00001914def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001915 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001916 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1917 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001918 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001919 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001920 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001921 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001922 let Inst{25} = 0;
1923}
Evan Chenga2515702007-03-19 07:09:02 +00001924
Evan Chengc4af4632010-11-17 20:13:28 +00001925let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001926def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1927 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001928 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001929 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001930 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001931 let Inst{15-12} = Rd;
1932 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001933 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001934}
1935
Evan Chengc4af4632010-11-17 20:13:28 +00001936let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00001937def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001938 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001939 "movw", "\t$Rd, $imm",
1940 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001941 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001942 bits<4> Rd;
1943 bits<16> imm;
1944 let Inst{15-12} = Rd;
1945 let Inst{11-0} = imm{11-0};
1946 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001947 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001948 let Inst{25} = 1;
1949}
1950
Jim Grosbach1de588d2010-10-14 18:54:27 +00001951let Constraints = "$src = $Rd" in
Jason W Kim837caa92010-11-18 23:37:15 +00001952def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001953 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001954 "movt", "\t$Rd, $imm",
1955 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001956 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001957 lo16AllZero:$imm))]>, UnaryDP,
1958 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001959 bits<4> Rd;
1960 bits<16> imm;
1961 let Inst{15-12} = Rd;
1962 let Inst{11-0} = imm{11-0};
1963 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001964 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001965 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001966}
Evan Cheng13ab0202007-07-10 18:08:01 +00001967
Evan Cheng20956592009-10-21 08:15:52 +00001968def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1969 Requires<[IsARM, HasV6T2]>;
1970
David Goodwinca01a8d2009-09-01 18:32:09 +00001971let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00001972def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001973 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1974 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001975
1976// These aren't really mov instructions, but we have to define them this way
1977// due to flag operands.
1978
Evan Cheng071a2792007-09-11 19:55:27 +00001979let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00001980def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001981 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1982 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00001983def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001984 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1985 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001986}
Evan Chenga8e29892007-01-19 07:51:42 +00001987
Evan Chenga8e29892007-01-19 07:51:42 +00001988//===----------------------------------------------------------------------===//
1989// Extend Instructions.
1990//
1991
1992// Sign extenders
1993
Evan Cheng576a3962010-09-25 00:49:35 +00001994defm SXTB : AI_ext_rrot<0b01101010,
1995 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1996defm SXTH : AI_ext_rrot<0b01101011,
1997 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001998
Evan Cheng576a3962010-09-25 00:49:35 +00001999defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002000 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002001defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002002 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002003
Johnny Chen2ec5e492010-02-22 21:50:40 +00002004// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002005defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002006
2007// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002008defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002009
2010// Zero extenders
2011
2012let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002013defm UXTB : AI_ext_rrot<0b01101110,
2014 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2015defm UXTH : AI_ext_rrot<0b01101111,
2016 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2017defm UXTB16 : AI_ext_rrot<0b01101100,
2018 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002019
Jim Grosbach542f6422010-07-28 23:25:44 +00002020// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2021// The transformation should probably be done as a combiner action
2022// instead so we can include a check for masking back in the upper
2023// eight bits of the source into the lower eight bits of the result.
2024//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2025// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002026def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002027 (UXTB16r_rot GPR:$Src, 8)>;
2028
Evan Cheng576a3962010-09-25 00:49:35 +00002029defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002030 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002031defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002032 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002033}
2034
Evan Chenga8e29892007-01-19 07:51:42 +00002035// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002036// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002037defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002038
Evan Chenga8e29892007-01-19 07:51:42 +00002039
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002040def SBFX : I<(outs GPR:$Rd),
2041 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002042 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002043 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002044 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002045 bits<4> Rd;
2046 bits<4> Rn;
2047 bits<5> lsb;
2048 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002049 let Inst{27-21} = 0b0111101;
2050 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002051 let Inst{20-16} = width;
2052 let Inst{15-12} = Rd;
2053 let Inst{11-7} = lsb;
2054 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002055}
2056
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002057def UBFX : I<(outs GPR:$Rd),
2058 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002059 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002060 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002061 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002062 bits<4> Rd;
2063 bits<4> Rn;
2064 bits<5> lsb;
2065 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002066 let Inst{27-21} = 0b0111111;
2067 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002068 let Inst{20-16} = width;
2069 let Inst{15-12} = Rd;
2070 let Inst{11-7} = lsb;
2071 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002072}
2073
Evan Chenga8e29892007-01-19 07:51:42 +00002074//===----------------------------------------------------------------------===//
2075// Arithmetic Instructions.
2076//
2077
Jim Grosbach26421962008-10-14 20:36:24 +00002078defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002079 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002080 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002081defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002082 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002083 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002084
Evan Chengc85e8322007-07-05 07:13:32 +00002085// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002086defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002087 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002088 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2089defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002090 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002091 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002092
Evan Cheng62674222009-06-25 23:34:10 +00002093defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002094 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002095defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002096 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00002097defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002098 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002099defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002100 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002101
Jim Grosbach84760882010-10-15 18:42:41 +00002102def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2103 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2104 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2105 bits<4> Rd;
2106 bits<4> Rn;
2107 bits<12> imm;
2108 let Inst{25} = 1;
2109 let Inst{15-12} = Rd;
2110 let Inst{19-16} = Rn;
2111 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002112}
Evan Cheng13ab0202007-07-10 18:08:01 +00002113
Bob Wilsoncff71782010-08-05 18:23:43 +00002114// The reg/reg form is only defined for the disassembler; for codegen it is
2115// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002116def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2117 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002118 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002119 bits<4> Rd;
2120 bits<4> Rn;
2121 bits<4> Rm;
2122 let Inst{11-4} = 0b00000000;
2123 let Inst{25} = 0;
2124 let Inst{3-0} = Rm;
2125 let Inst{15-12} = Rd;
2126 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002127}
2128
Jim Grosbach84760882010-10-15 18:42:41 +00002129def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2130 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2131 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2132 bits<4> Rd;
2133 bits<4> Rn;
2134 bits<12> shift;
2135 let Inst{25} = 0;
2136 let Inst{11-0} = shift;
2137 let Inst{15-12} = Rd;
2138 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002139}
Evan Chengc85e8322007-07-05 07:13:32 +00002140
2141// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002142let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002143def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2144 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2145 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2146 bits<4> Rd;
2147 bits<4> Rn;
2148 bits<12> imm;
2149 let Inst{25} = 1;
2150 let Inst{20} = 1;
2151 let Inst{15-12} = Rd;
2152 let Inst{19-16} = Rn;
2153 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002154}
Jim Grosbach84760882010-10-15 18:42:41 +00002155def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2156 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2157 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2158 bits<4> Rd;
2159 bits<4> Rn;
2160 bits<12> shift;
2161 let Inst{25} = 0;
2162 let Inst{20} = 1;
2163 let Inst{11-0} = shift;
2164 let Inst{15-12} = Rd;
2165 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002166}
Evan Cheng071a2792007-09-11 19:55:27 +00002167}
Evan Chengc85e8322007-07-05 07:13:32 +00002168
Evan Cheng62674222009-06-25 23:34:10 +00002169let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002170def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2171 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2172 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002173 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002174 bits<4> Rd;
2175 bits<4> Rn;
2176 bits<12> imm;
2177 let Inst{25} = 1;
2178 let Inst{15-12} = Rd;
2179 let Inst{19-16} = Rn;
2180 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002181}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002182// The reg/reg form is only defined for the disassembler; for codegen it is
2183// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002184def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2185 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002186 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002187 bits<4> Rd;
2188 bits<4> Rn;
2189 bits<4> Rm;
2190 let Inst{11-4} = 0b00000000;
2191 let Inst{25} = 0;
2192 let Inst{3-0} = Rm;
2193 let Inst{15-12} = Rd;
2194 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002195}
Jim Grosbach84760882010-10-15 18:42:41 +00002196def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2197 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2198 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002199 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002200 bits<4> Rd;
2201 bits<4> Rn;
2202 bits<12> shift;
2203 let Inst{25} = 0;
2204 let Inst{11-0} = shift;
2205 let Inst{15-12} = Rd;
2206 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002207}
Evan Cheng62674222009-06-25 23:34:10 +00002208}
2209
2210// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002211let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002212def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2213 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2214 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002215 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002216 bits<4> Rd;
2217 bits<4> Rn;
2218 bits<12> imm;
2219 let Inst{25} = 1;
2220 let Inst{20} = 1;
2221 let Inst{15-12} = Rd;
2222 let Inst{19-16} = Rn;
2223 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002224}
Jim Grosbach84760882010-10-15 18:42:41 +00002225def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2226 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2227 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002228 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002229 bits<4> Rd;
2230 bits<4> Rn;
2231 bits<12> shift;
2232 let Inst{25} = 0;
2233 let Inst{20} = 1;
2234 let Inst{11-0} = shift;
2235 let Inst{15-12} = Rd;
2236 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002237}
Evan Cheng071a2792007-09-11 19:55:27 +00002238}
Evan Cheng2c614c52007-06-06 10:17:05 +00002239
Evan Chenga8e29892007-01-19 07:51:42 +00002240// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002241// The assume-no-carry-in form uses the negation of the input since add/sub
2242// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2243// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2244// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002245def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2246 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002247def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2248 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2249// The with-carry-in form matches bitwise not instead of the negation.
2250// Effectively, the inverse interpretation of the carry flag already accounts
2251// for part of the negation.
2252def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2253 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002254
2255// Note: These are implemented in C++ code, because they have to generate
2256// ADD/SUBrs instructions, which use a complex pattern that a xform function
2257// cannot produce.
2258// (mul X, 2^n+1) -> (add (X << n), X)
2259// (mul X, 2^n-1) -> (rsb X, (X << n))
2260
Johnny Chen667d1272010-02-22 18:50:54 +00002261// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002262// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002263class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002264 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002265 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2266 opc, "\t$Rd, $Rn, $Rm", pattern> {
2267 bits<4> Rd;
2268 bits<4> Rn;
2269 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002270 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002271 let Inst{11-4} = op11_4;
2272 let Inst{19-16} = Rn;
2273 let Inst{15-12} = Rd;
2274 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002275}
2276
Johnny Chen667d1272010-02-22 18:50:54 +00002277// Saturating add/subtract -- for disassembly only
2278
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002279def QADD : AAI<0b00010000, 0b00000101, "qadd",
2280 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2281def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2282 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2283def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2284def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2285
2286def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2287def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2288def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2289def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2290def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2291def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2292def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2293def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2294def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2295def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2296def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2297def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002298
2299// Signed/Unsigned add/subtract -- for disassembly only
2300
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002301def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2302def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2303def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2304def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2305def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2306def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2307def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2308def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2309def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2310def USAX : AAI<0b01100101, 0b11110101, "usax">;
2311def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2312def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002313
2314// Signed/Unsigned halving add/subtract -- for disassembly only
2315
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002316def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2317def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2318def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2319def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2320def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2321def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2322def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2323def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2324def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2325def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2326def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2327def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002328
Johnny Chenadc77332010-02-26 22:04:29 +00002329// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002330
Jim Grosbach70987fb2010-10-18 23:35:38 +00002331def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002332 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002333 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002334 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002335 bits<4> Rd;
2336 bits<4> Rn;
2337 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002338 let Inst{27-20} = 0b01111000;
2339 let Inst{15-12} = 0b1111;
2340 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002341 let Inst{19-16} = Rd;
2342 let Inst{11-8} = Rm;
2343 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002344}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002345def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002346 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002347 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002348 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002349 bits<4> Rd;
2350 bits<4> Rn;
2351 bits<4> Rm;
2352 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002353 let Inst{27-20} = 0b01111000;
2354 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002355 let Inst{19-16} = Rd;
2356 let Inst{15-12} = Ra;
2357 let Inst{11-8} = Rm;
2358 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002359}
2360
2361// Signed/Unsigned saturate -- for disassembly only
2362
Jim Grosbach70987fb2010-10-18 23:35:38 +00002363def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2364 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002365 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002366 bits<4> Rd;
2367 bits<5> sat_imm;
2368 bits<4> Rn;
2369 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002370 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002371 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002372 let Inst{20-16} = sat_imm;
2373 let Inst{15-12} = Rd;
2374 let Inst{11-7} = sh{7-3};
2375 let Inst{6} = sh{0};
2376 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002377}
2378
Jim Grosbach70987fb2010-10-18 23:35:38 +00002379def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2380 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002381 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002382 bits<4> Rd;
2383 bits<4> sat_imm;
2384 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002385 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002386 let Inst{11-4} = 0b11110011;
2387 let Inst{15-12} = Rd;
2388 let Inst{19-16} = sat_imm;
2389 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002390}
2391
Jim Grosbach70987fb2010-10-18 23:35:38 +00002392def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2393 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002394 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002395 bits<4> Rd;
2396 bits<5> sat_imm;
2397 bits<4> Rn;
2398 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002399 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002400 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002401 let Inst{15-12} = Rd;
2402 let Inst{11-7} = sh{7-3};
2403 let Inst{6} = sh{0};
2404 let Inst{20-16} = sat_imm;
2405 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002406}
2407
Jim Grosbach70987fb2010-10-18 23:35:38 +00002408def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2409 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002410 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002411 bits<4> Rd;
2412 bits<4> sat_imm;
2413 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002414 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002415 let Inst{11-4} = 0b11110011;
2416 let Inst{15-12} = Rd;
2417 let Inst{19-16} = sat_imm;
2418 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002419}
Evan Chenga8e29892007-01-19 07:51:42 +00002420
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002421def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2422def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002423
Evan Chenga8e29892007-01-19 07:51:42 +00002424//===----------------------------------------------------------------------===//
2425// Bitwise Instructions.
2426//
2427
Jim Grosbach26421962008-10-14 20:36:24 +00002428defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002429 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002430 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002431defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002432 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002433 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002434defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002435 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002436 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002437defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002438 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002439 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002440
Jim Grosbach3fea191052010-10-21 22:03:21 +00002441def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002442 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002443 "bfc", "\t$Rd, $imm", "$src = $Rd",
2444 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002445 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002446 bits<4> Rd;
2447 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002448 let Inst{27-21} = 0b0111110;
2449 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002450 let Inst{15-12} = Rd;
2451 let Inst{11-7} = imm{4-0}; // lsb
2452 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002453}
2454
Johnny Chenb2503c02010-02-17 06:31:48 +00002455// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002456def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002457 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002458 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2459 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002460 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002461 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002462 bits<4> Rd;
2463 bits<4> Rn;
2464 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002465 let Inst{27-21} = 0b0111110;
2466 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002467 let Inst{15-12} = Rd;
2468 let Inst{11-7} = imm{4-0}; // lsb
2469 let Inst{20-16} = imm{9-5}; // width
2470 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002471}
2472
Jim Grosbach36860462010-10-21 22:19:32 +00002473def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2474 "mvn", "\t$Rd, $Rm",
2475 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2476 bits<4> Rd;
2477 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002478 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002479 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002480 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002481 let Inst{15-12} = Rd;
2482 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002483}
Jim Grosbach36860462010-10-21 22:19:32 +00002484def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2485 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2486 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2487 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002488 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002489 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002490 let Inst{19-16} = 0b0000;
2491 let Inst{15-12} = Rd;
2492 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002493}
Evan Chengc4af4632010-11-17 20:13:28 +00002494let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002495def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2496 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2497 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2498 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002499 bits<12> imm;
2500 let Inst{25} = 1;
2501 let Inst{19-16} = 0b0000;
2502 let Inst{15-12} = Rd;
2503 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002504}
Evan Chenga8e29892007-01-19 07:51:42 +00002505
2506def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2507 (BICri GPR:$src, so_imm_not:$imm)>;
2508
2509//===----------------------------------------------------------------------===//
2510// Multiply Instructions.
2511//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002512class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2513 string opc, string asm, list<dag> pattern>
2514 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2515 bits<4> Rd;
2516 bits<4> Rm;
2517 bits<4> Rn;
2518 let Inst{19-16} = Rd;
2519 let Inst{11-8} = Rm;
2520 let Inst{3-0} = Rn;
2521}
2522class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2523 string opc, string asm, list<dag> pattern>
2524 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2525 bits<4> RdLo;
2526 bits<4> RdHi;
2527 bits<4> Rm;
2528 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002529 let Inst{19-16} = RdHi;
2530 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002531 let Inst{11-8} = Rm;
2532 let Inst{3-0} = Rn;
2533}
Evan Chenga8e29892007-01-19 07:51:42 +00002534
Evan Cheng8de898a2009-06-26 00:19:44 +00002535let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002536def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2537 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2538 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002539
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002540def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2541 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2542 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2543 bits<4> Ra;
2544 let Inst{15-12} = Ra;
2545}
Evan Chenga8e29892007-01-19 07:51:42 +00002546
Jim Grosbach65711012010-11-19 22:22:37 +00002547def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2548 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2549 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002550 Requires<[IsARM, HasV6T2]> {
2551 bits<4> Rd;
2552 bits<4> Rm;
2553 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002554 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002555 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002556 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002557 let Inst{11-8} = Rm;
2558 let Inst{3-0} = Rn;
2559}
Evan Chengedcbada2009-07-06 22:05:45 +00002560
Evan Chenga8e29892007-01-19 07:51:42 +00002561// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002562
Evan Chengcd799b92009-06-12 20:46:18 +00002563let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002564let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002565def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2566 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2567 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002568
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002569def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2570 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2571 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002572}
Evan Chenga8e29892007-01-19 07:51:42 +00002573
2574// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002575def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2576 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2577 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002578
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002579def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2580 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2581 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002582
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002583def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2584 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2585 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2586 Requires<[IsARM, HasV6]> {
2587 bits<4> RdLo;
2588 bits<4> RdHi;
2589 bits<4> Rm;
2590 bits<4> Rn;
2591 let Inst{19-16} = RdLo;
2592 let Inst{15-12} = RdHi;
2593 let Inst{11-8} = Rm;
2594 let Inst{3-0} = Rn;
2595}
Evan Chengcd799b92009-06-12 20:46:18 +00002596} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002597
2598// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002599def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2600 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2601 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002602 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002603 let Inst{15-12} = 0b1111;
2604}
Evan Cheng13ab0202007-07-10 18:08:01 +00002605
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002606def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2607 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002608 [/* For disassembly only; pattern left blank */]>,
2609 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002610 let Inst{15-12} = 0b1111;
2611}
2612
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002613def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2614 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2615 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2616 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2617 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002618
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002619def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2620 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2621 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002622 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002623 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002624
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002625def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2626 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2627 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2628 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2629 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002630
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002631def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2632 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2633 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002634 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002635 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002636
Raul Herbster37fb5b12007-08-30 23:25:47 +00002637multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002638 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2639 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2640 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2641 (sext_inreg GPR:$Rm, i16)))]>,
2642 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002643
Jim Grosbach3870b752010-10-22 18:35:16 +00002644 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2645 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2646 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2647 (sra GPR:$Rm, (i32 16))))]>,
2648 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002649
Jim Grosbach3870b752010-10-22 18:35:16 +00002650 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2651 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2652 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2653 (sext_inreg GPR:$Rm, i16)))]>,
2654 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002655
Jim Grosbach3870b752010-10-22 18:35:16 +00002656 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2657 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2658 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2659 (sra GPR:$Rm, (i32 16))))]>,
2660 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002661
Jim Grosbach3870b752010-10-22 18:35:16 +00002662 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2663 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2664 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2665 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2666 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002667
Jim Grosbach3870b752010-10-22 18:35:16 +00002668 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2669 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2670 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2671 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2672 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002673}
2674
Raul Herbster37fb5b12007-08-30 23:25:47 +00002675
2676multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002677 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002678 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2679 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2680 [(set GPR:$Rd, (add GPR:$Ra,
2681 (opnode (sext_inreg GPR:$Rn, i16),
2682 (sext_inreg GPR:$Rm, i16))))]>,
2683 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002684
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002685 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002686 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2687 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2688 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2689 (sra GPR:$Rm, (i32 16)))))]>,
2690 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002691
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002692 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002693 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2694 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2695 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2696 (sext_inreg GPR:$Rm, i16))))]>,
2697 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002698
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002699 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002700 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2701 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2702 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2703 (sra GPR:$Rm, (i32 16)))))]>,
2704 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002705
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002706 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002707 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2708 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2709 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2710 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2711 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002712
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002713 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002714 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2715 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2716 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2717 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2718 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002719}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002720
Raul Herbster37fb5b12007-08-30 23:25:47 +00002721defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2722defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002723
Johnny Chen83498e52010-02-12 21:59:23 +00002724// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002725def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2726 (ins GPR:$Rn, GPR:$Rm),
2727 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002728 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002729 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002730
Jim Grosbach3870b752010-10-22 18:35:16 +00002731def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2732 (ins GPR:$Rn, GPR:$Rm),
2733 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002734 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002735 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002736
Jim Grosbach3870b752010-10-22 18:35:16 +00002737def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2738 (ins GPR:$Rn, GPR:$Rm),
2739 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002740 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002741 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002742
Jim Grosbach3870b752010-10-22 18:35:16 +00002743def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2744 (ins GPR:$Rn, GPR:$Rm),
2745 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002746 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002747 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002748
Johnny Chen667d1272010-02-22 18:50:54 +00002749// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002750class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2751 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002752 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002753 bits<4> Rn;
2754 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002755 let Inst{4} = 1;
2756 let Inst{5} = swap;
2757 let Inst{6} = sub;
2758 let Inst{7} = 0;
2759 let Inst{21-20} = 0b00;
2760 let Inst{22} = long;
2761 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002762 let Inst{11-8} = Rm;
2763 let Inst{3-0} = Rn;
2764}
2765class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2766 InstrItinClass itin, string opc, string asm>
2767 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2768 bits<4> Rd;
2769 let Inst{15-12} = 0b1111;
2770 let Inst{19-16} = Rd;
2771}
2772class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2773 InstrItinClass itin, string opc, string asm>
2774 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2775 bits<4> Ra;
2776 let Inst{15-12} = Ra;
2777}
2778class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2779 InstrItinClass itin, string opc, string asm>
2780 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2781 bits<4> RdLo;
2782 bits<4> RdHi;
2783 let Inst{19-16} = RdHi;
2784 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002785}
2786
2787multiclass AI_smld<bit sub, string opc> {
2788
Jim Grosbach385e1362010-10-22 19:15:30 +00002789 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2790 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002791
Jim Grosbach385e1362010-10-22 19:15:30 +00002792 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2793 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002794
Jim Grosbach385e1362010-10-22 19:15:30 +00002795 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2796 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2797 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002798
Jim Grosbach385e1362010-10-22 19:15:30 +00002799 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2800 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2801 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002802
2803}
2804
2805defm SMLA : AI_smld<0, "smla">;
2806defm SMLS : AI_smld<1, "smls">;
2807
Johnny Chen2ec5e492010-02-22 21:50:40 +00002808multiclass AI_sdml<bit sub, string opc> {
2809
Jim Grosbach385e1362010-10-22 19:15:30 +00002810 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2811 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2812 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2813 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002814}
2815
2816defm SMUA : AI_sdml<0, "smua">;
2817defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002818
Evan Chenga8e29892007-01-19 07:51:42 +00002819//===----------------------------------------------------------------------===//
2820// Misc. Arithmetic Instructions.
2821//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002822
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002823def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2824 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2825 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002826
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002827def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2828 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2829 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2830 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002831
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002832def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2833 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2834 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002835
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002836def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2837 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2838 [(set GPR:$Rd,
2839 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2840 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2841 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2842 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2843 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002844
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002845def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2846 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2847 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002848 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002849 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2850 (shl GPR:$Rm, (i32 8))), i16))]>,
2851 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002852
Bob Wilsonf955f292010-08-17 17:23:19 +00002853def lsl_shift_imm : SDNodeXForm<imm, [{
2854 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2855 return CurDAG->getTargetConstant(Sh, MVT::i32);
2856}]>;
2857
2858def lsl_amt : PatLeaf<(i32 imm), [{
2859 return (N->getZExtValue() < 32);
2860}], lsl_shift_imm>;
2861
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002862def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2863 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2864 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2865 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2866 (and (shl GPR:$Rm, lsl_amt:$sh),
2867 0xFFFF0000)))]>,
2868 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002869
Evan Chenga8e29892007-01-19 07:51:42 +00002870// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002871def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2872 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2873def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2874 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002875
Bob Wilsonf955f292010-08-17 17:23:19 +00002876def asr_shift_imm : SDNodeXForm<imm, [{
2877 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2878 return CurDAG->getTargetConstant(Sh, MVT::i32);
2879}]>;
2880
2881def asr_amt : PatLeaf<(i32 imm), [{
2882 return (N->getZExtValue() <= 32);
2883}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002884
Bob Wilsondc66eda2010-08-16 22:26:55 +00002885// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2886// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002887def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2888 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2889 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2890 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2891 (and (sra GPR:$Rm, asr_amt:$sh),
2892 0xFFFF)))]>,
2893 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002894
Evan Chenga8e29892007-01-19 07:51:42 +00002895// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2896// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002897def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002898 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002899def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002900 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2901 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002902
Evan Chenga8e29892007-01-19 07:51:42 +00002903//===----------------------------------------------------------------------===//
2904// Comparison Instructions...
2905//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002906
Jim Grosbach26421962008-10-14 20:36:24 +00002907defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002908 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002909 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002910
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002911// FIXME: We have to be careful when using the CMN instruction and comparison
2912// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002913// results:
2914//
2915// rsbs r1, r1, 0
2916// cmp r0, r1
2917// mov r0, #0
2918// it ls
2919// mov r0, #1
2920//
2921// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002922//
Bill Wendling6165e872010-08-26 18:33:51 +00002923// cmn r0, r1
2924// mov r0, #0
2925// it ls
2926// mov r0, #1
2927//
2928// However, the CMN gives the *opposite* result when r1 is 0. This is because
2929// the carry flag is set in the CMP case but not in the CMN case. In short, the
2930// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2931// value of r0 and the carry bit (because the "carry bit" parameter to
2932// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2933// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2934// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2935// parameter to AddWithCarry is defined as 0).
2936//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002937// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002938//
2939// x = 0
2940// ~x = 0xFFFF FFFF
2941// ~x + 1 = 0x1 0000 0000
2942// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2943//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002944// Therefore, we should disable CMN when comparing against zero, until we can
2945// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2946// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002947//
2948// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2949//
2950// This is related to <rdar://problem/7569620>.
2951//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002952//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2953// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002954
Evan Chenga8e29892007-01-19 07:51:42 +00002955// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002956defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002957 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002958 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002959defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002960 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002961 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002962
David Goodwinc0309b42009-06-29 15:33:01 +00002963defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002964 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002965 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2966defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002967 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002968 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002969
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002970//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2971// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002972
David Goodwinc0309b42009-06-29 15:33:01 +00002973def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002974 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002975
Evan Cheng218977b2010-07-13 19:27:42 +00002976// Pseudo i64 compares for some floating point compares.
2977let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2978 Defs = [CPSR] in {
2979def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002980 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002981 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002982 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2983
2984def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002985 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002986 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2987} // usesCustomInserter
2988
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002989
Evan Chenga8e29892007-01-19 07:51:42 +00002990// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002991// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002992// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002993// FIXME: These should all be pseudo-instructions that get expanded to
2994// the normal MOV instructions. That would fix the dependency on
2995// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002996let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002997def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2998 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2999 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3000 RegConstraint<"$false = $Rd">, UnaryDP {
3001 bits<4> Rd;
3002 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003003 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003004 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003005 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003006 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003007 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003008}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003009
Jim Grosbach27e90082010-10-29 19:28:17 +00003010def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3011 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3012 "mov", "\t$Rd, $shift",
3013 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3014 RegConstraint<"$false = $Rd">, UnaryDP {
3015 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003016 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003017 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003018 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003019 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003020 let Inst{15-12} = Rd;
3021 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003022}
3023
Evan Chengc4af4632010-11-17 20:13:28 +00003024let isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00003025def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, movt_imm:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003026 DPFrm, IIC_iMOVi,
3027 "movw", "\t$Rd, $imm",
3028 []>,
3029 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3030 UnaryDP {
3031 bits<4> Rd;
3032 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003033 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003034 let Inst{20} = 0;
3035 let Inst{19-16} = imm{15-12};
3036 let Inst{15-12} = Rd;
3037 let Inst{11-0} = imm{11-0};
3038}
3039
Evan Chengc4af4632010-11-17 20:13:28 +00003040let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003041def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3042 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3043 "mov", "\t$Rd, $imm",
3044 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3045 RegConstraint<"$false = $Rd">, UnaryDP {
3046 bits<4> Rd;
3047 bits<12> imm;
3048 let Inst{25} = 1;
3049 let Inst{20} = 0;
3050 let Inst{19-16} = 0b0000;
3051 let Inst{15-12} = Rd;
3052 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003053}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003054
Evan Cheng63f35442010-11-13 02:25:14 +00003055// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003056let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003057def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3058 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003059 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003060
Evan Chengc4af4632010-11-17 20:13:28 +00003061let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003062def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3063 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3064 "mvn", "\t$Rd, $imm",
3065 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3066 RegConstraint<"$false = $Rd">, UnaryDP {
3067 bits<4> Rd;
3068 bits<12> imm;
3069 let Inst{25} = 1;
3070 let Inst{20} = 0;
3071 let Inst{19-16} = 0b0000;
3072 let Inst{15-12} = Rd;
3073 let Inst{11-0} = imm;
3074}
Owen Andersonf523e472010-09-23 23:45:25 +00003075} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003076
Jim Grosbach3728e962009-12-10 00:11:09 +00003077//===----------------------------------------------------------------------===//
3078// Atomic operations intrinsics
3079//
3080
Bob Wilsonf74a4292010-10-30 00:54:37 +00003081def memb_opt : Operand<i32> {
3082 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003083}
Jim Grosbach3728e962009-12-10 00:11:09 +00003084
Bob Wilsonf74a4292010-10-30 00:54:37 +00003085// memory barriers protect the atomic sequences
3086let hasSideEffects = 1 in {
3087def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3088 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3089 Requires<[IsARM, HasDB]> {
3090 bits<4> opt;
3091 let Inst{31-4} = 0xf57ff05;
3092 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003093}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003094
Johnny Chen7def14f2010-08-11 23:35:12 +00003095def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003096 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003097 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003098 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003099 // FIXME: add encoding
3100}
Jim Grosbach3728e962009-12-10 00:11:09 +00003101}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003102
Bob Wilsonf74a4292010-10-30 00:54:37 +00003103def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3104 "dsb", "\t$opt",
3105 [/* For disassembly only; pattern left blank */]>,
3106 Requires<[IsARM, HasDB]> {
3107 bits<4> opt;
3108 let Inst{31-4} = 0xf57ff04;
3109 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003110}
3111
Johnny Chenfd6037d2010-02-18 00:19:08 +00003112// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003113def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3114 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003115 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003116 let Inst{3-0} = 0b1111;
3117}
3118
Jim Grosbach66869102009-12-11 18:52:41 +00003119let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003120 let Uses = [CPSR] in {
3121 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003123 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3124 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003126 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3127 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003129 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3130 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003132 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3133 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003134 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003135 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3136 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003138 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3139 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003141 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3142 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003144 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3145 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003147 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3148 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003150 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3151 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003152 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003153 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3154 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003156 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3157 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003158 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003159 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3160 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003161 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003162 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3163 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003164 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003165 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3166 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003167 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003168 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3169 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003170 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003171 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3172 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003173 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003174 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3175
3176 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003177 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003178 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3179 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003180 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003181 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3182 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003183 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003184 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3185
Jim Grosbache801dc42009-12-12 01:40:06 +00003186 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003187 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003188 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3189 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003190 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003191 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3192 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003193 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003194 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3195}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003196}
3197
3198let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003199def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3200 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003201 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003202def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3203 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003204 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003205def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3206 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003207 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003208def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003209 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003210 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003211 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003212}
3213
Jim Grosbach86875a22010-10-29 19:58:57 +00003214let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3215def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003216 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003217 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003218 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003219def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003220 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003221 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003222 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003223def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003224 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003225 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003226 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003227def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3228 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003229 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003230 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003231 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003232}
3233
Johnny Chenb9436272010-02-17 22:37:58 +00003234// Clear-Exclusive is for disassembly only.
3235def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3236 [/* For disassembly only; pattern left blank */]>,
3237 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003238 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003239}
3240
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003241// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3242let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003243def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3244 [/* For disassembly only; pattern left blank */]>;
3245def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3246 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003247}
3248
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003249//===----------------------------------------------------------------------===//
3250// TLS Instructions
3251//
3252
3253// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003254// FIXME: This needs to be a pseudo of some sort so that we can get the
3255// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003256let isCall = 1,
3257 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003258 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003259 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003260 [(set R0, ARMthread_pointer)]>;
3261}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003262
Evan Chenga8e29892007-01-19 07:51:42 +00003263//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003264// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003265// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003266// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003267// Since by its nature we may be coming from some other function to get
3268// here, and we're using the stack frame for the containing function to
3269// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003270// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003271// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003272// except for our own input by listing the relevant registers in Defs. By
3273// doing so, we also cause the prologue/epilogue code to actively preserve
3274// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003275// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003276//
3277// These are pseudo-instructions and are lowered to individual MC-insts, so
3278// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003279let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003280 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3281 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003282 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003283 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003284 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003285 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003286 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003287 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3288 Requires<[IsARM, HasVFP2]>;
3289}
3290
3291let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003292 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3293 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003294 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3295 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003296 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003297 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3298 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003299}
3300
Jim Grosbach5eb19512010-05-22 01:06:18 +00003301// FIXME: Non-Darwin version(s)
3302let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3303 Defs = [ R7, LR, SP ] in {
3304def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3305 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003306 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003307 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3308 Requires<[IsARM, IsDarwin]>;
3309}
3310
Jim Grosbache4ad3872010-10-19 23:27:08 +00003311// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003312// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003313// handled when the pseudo is expanded (which happens before any passes
3314// that need the instruction size).
3315let isBarrier = 1, hasSideEffects = 1 in
3316def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003317 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003318 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3319 Requires<[IsDarwin]>;
3320
Jim Grosbach0e0da732009-05-12 23:59:14 +00003321//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003322// Non-Instruction Patterns
3323//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003324
Evan Chenga8e29892007-01-19 07:51:42 +00003325// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003326
Evan Cheng893d7fe2010-11-12 23:03:38 +00003327// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003328// This is a single pseudo instruction, the benefit is that it can be remat'd
3329// as a single unit instead of having to handle reg inputs.
3330// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003331let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003332def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003333 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003334 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003335
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003336// ConstantPool, GlobalAddress, and JumpTable
3337def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3338 Requires<[IsARM, DontUseMovt]>;
3339def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3340def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3341 Requires<[IsARM, UseMovt]>;
3342def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3343 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3344
Evan Chenga8e29892007-01-19 07:51:42 +00003345// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003346
Dale Johannesen51e28e62010-06-03 21:09:53 +00003347// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003348def : ARMPat<(ARMtcret tcGPR:$dst),
3349 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003350
3351def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3352 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3353
3354def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3355 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3356
Dale Johannesen38d5f042010-06-15 22:24:08 +00003357def : ARMPat<(ARMtcret tcGPR:$dst),
3358 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003359
3360def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3361 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3362
3363def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3364 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003365
Evan Chenga8e29892007-01-19 07:51:42 +00003366// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003367def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003368 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003369def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003370 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003371
Evan Chenga8e29892007-01-19 07:51:42 +00003372// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003373def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3374def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003375
Evan Chenga8e29892007-01-19 07:51:42 +00003376// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003377def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3378def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3379def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3380def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3381
Evan Chenga8e29892007-01-19 07:51:42 +00003382def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003383
Evan Cheng83b5cf02008-11-05 23:22:34 +00003384def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3385def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3386
Evan Cheng34b12d22007-01-19 20:27:35 +00003387// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003388def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3389 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003390 (SMULBB GPR:$a, GPR:$b)>;
3391def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3392 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003393def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3394 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003395 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003396def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003397 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003398def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3399 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003400 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003401def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003402 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003403def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3404 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003405 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003406def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003407 (SMULWB GPR:$a, GPR:$b)>;
3408
3409def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003410 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3411 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003412 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3413def : ARMV5TEPat<(add GPR:$acc,
3414 (mul sext_16_node:$a, sext_16_node:$b)),
3415 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3416def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003417 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3418 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003419 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3420def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003421 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003422 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3423def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003424 (mul (sra GPR:$a, (i32 16)),
3425 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003426 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3427def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003428 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003429 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3430def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003431 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3432 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003433 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3434def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003435 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003436 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3437
Evan Chenga8e29892007-01-19 07:51:42 +00003438//===----------------------------------------------------------------------===//
3439// Thumb Support
3440//
3441
3442include "ARMInstrThumb.td"
3443
3444//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003445// Thumb2 Support
3446//
3447
3448include "ARMInstrThumb2.td"
3449
3450//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003451// Floating Point Support
3452//
3453
3454include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003455
3456//===----------------------------------------------------------------------===//
3457// Advanced SIMD (NEON) Support
3458//
3459
3460include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003461
3462//===----------------------------------------------------------------------===//
3463// Coprocessor Instructions. For disassembly only.
3464//
3465
3466def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3467 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3468 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3469 [/* For disassembly only; pattern left blank */]> {
3470 let Inst{4} = 0;
3471}
3472
3473def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3474 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3475 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3476 [/* For disassembly only; pattern left blank */]> {
3477 let Inst{31-28} = 0b1111;
3478 let Inst{4} = 0;
3479}
3480
Johnny Chen64dfb782010-02-16 20:04:27 +00003481class ACI<dag oops, dag iops, string opc, string asm>
3482 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3483 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3484 let Inst{27-25} = 0b110;
3485}
3486
3487multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3488
3489 def _OFFSET : ACI<(outs),
3490 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3491 opc, "\tp$cop, cr$CRd, $addr"> {
3492 let Inst{31-28} = op31_28;
3493 let Inst{24} = 1; // P = 1
3494 let Inst{21} = 0; // W = 0
3495 let Inst{22} = 0; // D = 0
3496 let Inst{20} = load;
3497 }
3498
3499 def _PRE : ACI<(outs),
3500 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3501 opc, "\tp$cop, cr$CRd, $addr!"> {
3502 let Inst{31-28} = op31_28;
3503 let Inst{24} = 1; // P = 1
3504 let Inst{21} = 1; // W = 1
3505 let Inst{22} = 0; // D = 0
3506 let Inst{20} = load;
3507 }
3508
3509 def _POST : ACI<(outs),
3510 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3511 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3512 let Inst{31-28} = op31_28;
3513 let Inst{24} = 0; // P = 0
3514 let Inst{21} = 1; // W = 1
3515 let Inst{22} = 0; // D = 0
3516 let Inst{20} = load;
3517 }
3518
3519 def _OPTION : ACI<(outs),
3520 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3521 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3522 let Inst{31-28} = op31_28;
3523 let Inst{24} = 0; // P = 0
3524 let Inst{23} = 1; // U = 1
3525 let Inst{21} = 0; // W = 0
3526 let Inst{22} = 0; // D = 0
3527 let Inst{20} = load;
3528 }
3529
3530 def L_OFFSET : ACI<(outs),
3531 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003532 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003533 let Inst{31-28} = op31_28;
3534 let Inst{24} = 1; // P = 1
3535 let Inst{21} = 0; // W = 0
3536 let Inst{22} = 1; // D = 1
3537 let Inst{20} = load;
3538 }
3539
3540 def L_PRE : ACI<(outs),
3541 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003542 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003543 let Inst{31-28} = op31_28;
3544 let Inst{24} = 1; // P = 1
3545 let Inst{21} = 1; // W = 1
3546 let Inst{22} = 1; // D = 1
3547 let Inst{20} = load;
3548 }
3549
3550 def L_POST : ACI<(outs),
3551 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003552 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003553 let Inst{31-28} = op31_28;
3554 let Inst{24} = 0; // P = 0
3555 let Inst{21} = 1; // W = 1
3556 let Inst{22} = 1; // D = 1
3557 let Inst{20} = load;
3558 }
3559
3560 def L_OPTION : ACI<(outs),
3561 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003562 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003563 let Inst{31-28} = op31_28;
3564 let Inst{24} = 0; // P = 0
3565 let Inst{23} = 1; // U = 1
3566 let Inst{21} = 0; // W = 0
3567 let Inst{22} = 1; // D = 1
3568 let Inst{20} = load;
3569 }
3570}
3571
3572defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3573defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3574defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3575defm STC2 : LdStCop<0b1111, 0, "stc2">;
3576
Johnny Chen906d57f2010-02-12 01:44:23 +00003577def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3578 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3579 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3580 [/* For disassembly only; pattern left blank */]> {
3581 let Inst{20} = 0;
3582 let Inst{4} = 1;
3583}
3584
3585def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3586 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3587 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3588 [/* For disassembly only; pattern left blank */]> {
3589 let Inst{31-28} = 0b1111;
3590 let Inst{20} = 0;
3591 let Inst{4} = 1;
3592}
3593
3594def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3595 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3596 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3597 [/* For disassembly only; pattern left blank */]> {
3598 let Inst{20} = 1;
3599 let Inst{4} = 1;
3600}
3601
3602def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3603 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3604 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3605 [/* For disassembly only; pattern left blank */]> {
3606 let Inst{31-28} = 0b1111;
3607 let Inst{20} = 1;
3608 let Inst{4} = 1;
3609}
3610
3611def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3612 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3613 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3614 [/* For disassembly only; pattern left blank */]> {
3615 let Inst{23-20} = 0b0100;
3616}
3617
3618def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3619 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3620 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3621 [/* For disassembly only; pattern left blank */]> {
3622 let Inst{31-28} = 0b1111;
3623 let Inst{23-20} = 0b0100;
3624}
3625
3626def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3627 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3628 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3629 [/* For disassembly only; pattern left blank */]> {
3630 let Inst{23-20} = 0b0101;
3631}
3632
3633def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3634 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3635 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3636 [/* For disassembly only; pattern left blank */]> {
3637 let Inst{31-28} = 0b1111;
3638 let Inst{23-20} = 0b0101;
3639}
3640
Johnny Chenb98e1602010-02-12 18:55:33 +00003641//===----------------------------------------------------------------------===//
3642// Move between special register and ARM core register -- for disassembly only
3643//
3644
3645def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3646 [/* For disassembly only; pattern left blank */]> {
3647 let Inst{23-20} = 0b0000;
3648 let Inst{7-4} = 0b0000;
3649}
3650
3651def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3652 [/* For disassembly only; pattern left blank */]> {
3653 let Inst{23-20} = 0b0100;
3654 let Inst{7-4} = 0b0000;
3655}
3656
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003657def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3658 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003659 [/* For disassembly only; pattern left blank */]> {
3660 let Inst{23-20} = 0b0010;
3661 let Inst{7-4} = 0b0000;
3662}
3663
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003664def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3665 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003666 [/* For disassembly only; pattern left blank */]> {
3667 let Inst{23-20} = 0b0010;
3668 let Inst{7-4} = 0b0000;
3669}
3670
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003671def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3672 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003673 [/* For disassembly only; pattern left blank */]> {
3674 let Inst{23-20} = 0b0110;
3675 let Inst{7-4} = 0b0000;
3676}
3677
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003678def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3679 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003680 [/* For disassembly only; pattern left blank */]> {
3681 let Inst{23-20} = 0b0110;
3682 let Inst{7-4} = 0b0000;
3683}