blob: e955499a8ef1b271350f6b7c41da64ea7979fd8e [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilsonc76ce032013-08-08 14:41:03 +010050static bool cpu_cache_is_coherent(struct drm_device *dev,
51 enum i915_cache_level level)
52{
53 return HAS_LLC(dev) || level != I915_CACHE_NONE;
54}
55
Chris Wilson2c225692013-08-09 12:26:45 +010056static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57{
58 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
59 return true;
60
61 return obj->pin_display;
62}
63
Chris Wilson73aa8082010-09-30 11:46:12 +010064/* some bookkeeping */
65static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
66 size_t size)
67{
Daniel Vetterc20e8352013-07-24 22:40:23 +020068 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010069 dev_priv->mm.object_count++;
70 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020071 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010072}
73
74static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
75 size_t size)
76{
Daniel Vetterc20e8352013-07-24 22:40:23 +020077 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010078 dev_priv->mm.object_count--;
79 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020080 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010081}
82
Chris Wilson21dd3732011-01-26 15:55:56 +000083static int
Daniel Vetter33196de2012-11-14 17:14:05 +010084i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010085{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010086 int ret;
87
Daniel Vetter7abb6902013-05-24 21:29:32 +020088#define EXIT_COND (!i915_reset_in_progress(error) || \
89 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010090 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091 return 0;
92
Daniel Vetter0a6759c2012-07-04 22:18:41 +020093 /*
94 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
95 * userspace. If it takes that long something really bad is going on and
96 * we should simply try to bail out and fail as gracefully as possible.
97 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +010098 ret = wait_event_interruptible_timeout(error->reset_queue,
99 EXIT_COND,
100 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200101 if (ret == 0) {
102 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
103 return -EIO;
104 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200106 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108
Chris Wilson21dd3732011-01-26 15:55:56 +0000109 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110}
111
Chris Wilson54cf91d2010-11-25 18:00:26 +0000112int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100113{
Daniel Vetter33196de2012-11-14 17:14:05 +0100114 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100115 int ret;
116
Daniel Vetter33196de2012-11-14 17:14:05 +0100117 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100118 if (ret)
119 return ret;
120
121 ret = mutex_lock_interruptible(&dev->struct_mutex);
122 if (ret)
123 return ret;
124
Chris Wilson23bc5982010-09-29 16:10:57 +0100125 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126 return 0;
127}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100128
Eric Anholt673a3942008-07-30 12:06:12 -0700129int
Eric Anholt5a125c32008-10-22 21:40:13 -0700130i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000131 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700132{
Chris Wilson73aa8082010-09-30 11:46:12 +0100133 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700134 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100135 struct i915_gtt *ggtt = &dev_priv->gtt;
136 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000137 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700138
Chris Wilson6299f992010-11-24 12:23:44 +0000139 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100140 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100141 list_for_each_entry(vma, &ggtt->base.active_list, mm_list)
142 if (vma->pin_count)
143 pinned += vma->node.size;
144 list_for_each_entry(vma, &ggtt->base.inactive_list, mm_list)
145 if (vma->pin_count)
146 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100147 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700148
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700149 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000151
Eric Anholt5a125c32008-10-22 21:40:13 -0700152 return 0;
153}
154
Chris Wilson6a2c4232014-11-04 04:51:40 -0800155static int
156i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100157{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800158 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
159 char *vaddr = obj->phys_handle->vaddr;
160 struct sg_table *st;
161 struct scatterlist *sg;
162 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100163
Chris Wilson6a2c4232014-11-04 04:51:40 -0800164 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
165 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100166
Chris Wilson6a2c4232014-11-04 04:51:40 -0800167 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
168 struct page *page;
169 char *src;
170
171 page = shmem_read_mapping_page(mapping, i);
172 if (IS_ERR(page))
173 return PTR_ERR(page);
174
175 src = kmap_atomic(page);
176 memcpy(vaddr, src, PAGE_SIZE);
177 drm_clflush_virt_range(vaddr, PAGE_SIZE);
178 kunmap_atomic(src);
179
180 page_cache_release(page);
181 vaddr += PAGE_SIZE;
182 }
183
184 i915_gem_chipset_flush(obj->base.dev);
185
186 st = kmalloc(sizeof(*st), GFP_KERNEL);
187 if (st == NULL)
188 return -ENOMEM;
189
190 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
191 kfree(st);
192 return -ENOMEM;
193 }
194
195 sg = st->sgl;
196 sg->offset = 0;
197 sg->length = obj->base.size;
198
199 sg_dma_address(sg) = obj->phys_handle->busaddr;
200 sg_dma_len(sg) = obj->base.size;
201
202 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800203 return 0;
204}
205
206static void
207i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
208{
209 int ret;
210
211 BUG_ON(obj->madv == __I915_MADV_PURGED);
212
213 ret = i915_gem_object_set_to_cpu_domain(obj, true);
214 if (ret) {
215 /* In the event of a disaster, abandon all caches and
216 * hope for the best.
217 */
218 WARN_ON(ret != -EIO);
219 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
220 }
221
222 if (obj->madv == I915_MADV_DONTNEED)
223 obj->dirty = 0;
224
225 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100226 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800227 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100228 int i;
229
230 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800231 struct page *page;
232 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100233
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234 page = shmem_read_mapping_page(mapping, i);
235 if (IS_ERR(page))
236 continue;
237
238 dst = kmap_atomic(page);
239 drm_clflush_virt_range(vaddr, PAGE_SIZE);
240 memcpy(dst, vaddr, PAGE_SIZE);
241 kunmap_atomic(dst);
242
243 set_page_dirty(page);
244 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100245 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800246 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100247 vaddr += PAGE_SIZE;
248 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100250 }
251
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252 sg_free_table(obj->pages);
253 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800254}
255
256static void
257i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
258{
259 drm_pci_free(obj->base.dev, obj->phys_handle);
260}
261
262static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
263 .get_pages = i915_gem_object_get_pages_phys,
264 .put_pages = i915_gem_object_put_pages_phys,
265 .release = i915_gem_object_release_phys,
266};
267
268static int
269drop_pages(struct drm_i915_gem_object *obj)
270{
271 struct i915_vma *vma, *next;
272 int ret;
273
274 drm_gem_object_reference(&obj->base);
275 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
276 if (i915_vma_unbind(vma))
277 break;
278
279 ret = i915_gem_object_put_pages(obj);
280 drm_gem_object_unreference(&obj->base);
281
282 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100283}
284
285int
286i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
287 int align)
288{
289 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800290 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100291
292 if (obj->phys_handle) {
293 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
294 return -EBUSY;
295
296 return 0;
297 }
298
299 if (obj->madv != I915_MADV_WILLNEED)
300 return -EFAULT;
301
302 if (obj->base.filp == NULL)
303 return -EINVAL;
304
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305 ret = drop_pages(obj);
306 if (ret)
307 return ret;
308
Chris Wilson00731152014-05-21 12:42:56 +0100309 /* create a new object */
310 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
311 if (!phys)
312 return -ENOMEM;
313
Chris Wilson00731152014-05-21 12:42:56 +0100314 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800315 obj->ops = &i915_gem_phys_ops;
316
317 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100318}
319
320static int
321i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
322 struct drm_i915_gem_pwrite *args,
323 struct drm_file *file_priv)
324{
325 struct drm_device *dev = obj->base.dev;
326 void *vaddr = obj->phys_handle->vaddr + args->offset;
327 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200328 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800329
330 /* We manually control the domain here and pretend that it
331 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
332 */
333 ret = i915_gem_object_wait_rendering(obj, false);
334 if (ret)
335 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100336
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700337 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100338 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
339 unsigned long unwritten;
340
341 /* The physical object once assigned is fixed for the lifetime
342 * of the obj, so we can safely drop the lock and continue
343 * to access vaddr.
344 */
345 mutex_unlock(&dev->struct_mutex);
346 unwritten = copy_from_user(vaddr, user_data, args->size);
347 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200348 if (unwritten) {
349 ret = -EFAULT;
350 goto out;
351 }
Chris Wilson00731152014-05-21 12:42:56 +0100352 }
353
Chris Wilson6a2c4232014-11-04 04:51:40 -0800354 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100355 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200356
357out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700358 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200359 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100360}
361
Chris Wilson42dcedd2012-11-15 11:32:30 +0000362void *i915_gem_object_alloc(struct drm_device *dev)
363{
364 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100365 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000366}
367
368void i915_gem_object_free(struct drm_i915_gem_object *obj)
369{
370 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100371 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000372}
373
Dave Airlieff72145b2011-02-07 12:16:14 +1000374static int
375i915_gem_create(struct drm_file *file,
376 struct drm_device *dev,
377 uint64_t size,
378 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700379{
Chris Wilson05394f32010-11-08 19:18:58 +0000380 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300381 int ret;
382 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700383
Dave Airlieff72145b2011-02-07 12:16:14 +1000384 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200385 if (size == 0)
386 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700387
388 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000389 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700390 if (obj == NULL)
391 return -ENOMEM;
392
Chris Wilson05394f32010-11-08 19:18:58 +0000393 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100394 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200395 drm_gem_object_unreference_unlocked(&obj->base);
396 if (ret)
397 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100398
Dave Airlieff72145b2011-02-07 12:16:14 +1000399 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700400 return 0;
401}
402
Dave Airlieff72145b2011-02-07 12:16:14 +1000403int
404i915_gem_dumb_create(struct drm_file *file,
405 struct drm_device *dev,
406 struct drm_mode_create_dumb *args)
407{
408 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300409 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000410 args->size = args->pitch * args->height;
411 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000412 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000413}
414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415/**
416 * Creates a new mm object and returns a handle to it.
417 */
418int
419i915_gem_create_ioctl(struct drm_device *dev, void *data,
420 struct drm_file *file)
421{
422 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200423
Dave Airlieff72145b2011-02-07 12:16:14 +1000424 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000425 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426}
427
Daniel Vetter8c599672011-12-14 13:57:31 +0100428static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100429__copy_to_user_swizzled(char __user *cpu_vaddr,
430 const char *gpu_vaddr, int gpu_offset,
431 int length)
432{
433 int ret, cpu_offset = 0;
434
435 while (length > 0) {
436 int cacheline_end = ALIGN(gpu_offset + 1, 64);
437 int this_length = min(cacheline_end - gpu_offset, length);
438 int swizzled_gpu_offset = gpu_offset ^ 64;
439
440 ret = __copy_to_user(cpu_vaddr + cpu_offset,
441 gpu_vaddr + swizzled_gpu_offset,
442 this_length);
443 if (ret)
444 return ret + length;
445
446 cpu_offset += this_length;
447 gpu_offset += this_length;
448 length -= this_length;
449 }
450
451 return 0;
452}
453
454static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700455__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
456 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100457 int length)
458{
459 int ret, cpu_offset = 0;
460
461 while (length > 0) {
462 int cacheline_end = ALIGN(gpu_offset + 1, 64);
463 int this_length = min(cacheline_end - gpu_offset, length);
464 int swizzled_gpu_offset = gpu_offset ^ 64;
465
466 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
467 cpu_vaddr + cpu_offset,
468 this_length);
469 if (ret)
470 return ret + length;
471
472 cpu_offset += this_length;
473 gpu_offset += this_length;
474 length -= this_length;
475 }
476
477 return 0;
478}
479
Brad Volkin4c914c02014-02-18 10:15:45 -0800480/*
481 * Pins the specified object's pages and synchronizes the object with
482 * GPU accesses. Sets needs_clflush to non-zero if the caller should
483 * flush the object from the CPU cache.
484 */
485int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
486 int *needs_clflush)
487{
488 int ret;
489
490 *needs_clflush = 0;
491
492 if (!obj->base.filp)
493 return -EINVAL;
494
495 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
496 /* If we're not in the cpu read domain, set ourself into the gtt
497 * read domain and manually flush cachelines (if required). This
498 * optimizes for the case when the gpu will dirty the data
499 * anyway again before the next pread happens. */
500 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
501 obj->cache_level);
502 ret = i915_gem_object_wait_rendering(obj, true);
503 if (ret)
504 return ret;
505 }
506
507 ret = i915_gem_object_get_pages(obj);
508 if (ret)
509 return ret;
510
511 i915_gem_object_pin_pages(obj);
512
513 return ret;
514}
515
Daniel Vetterd174bd62012-03-25 19:47:40 +0200516/* Per-page copy function for the shmem pread fastpath.
517 * Flushes invalid cachelines before reading the target if
518 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700519static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200520shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
521 char __user *user_data,
522 bool page_do_bit17_swizzling, bool needs_clflush)
523{
524 char *vaddr;
525 int ret;
526
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200527 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200528 return -EINVAL;
529
530 vaddr = kmap_atomic(page);
531 if (needs_clflush)
532 drm_clflush_virt_range(vaddr + shmem_page_offset,
533 page_length);
534 ret = __copy_to_user_inatomic(user_data,
535 vaddr + shmem_page_offset,
536 page_length);
537 kunmap_atomic(vaddr);
538
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100539 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200540}
541
Daniel Vetter23c18c72012-03-25 19:47:42 +0200542static void
543shmem_clflush_swizzled_range(char *addr, unsigned long length,
544 bool swizzled)
545{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200546 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200547 unsigned long start = (unsigned long) addr;
548 unsigned long end = (unsigned long) addr + length;
549
550 /* For swizzling simply ensure that we always flush both
551 * channels. Lame, but simple and it works. Swizzled
552 * pwrite/pread is far from a hotpath - current userspace
553 * doesn't use it at all. */
554 start = round_down(start, 128);
555 end = round_up(end, 128);
556
557 drm_clflush_virt_range((void *)start, end - start);
558 } else {
559 drm_clflush_virt_range(addr, length);
560 }
561
562}
563
Daniel Vetterd174bd62012-03-25 19:47:40 +0200564/* Only difference to the fast-path function is that this can handle bit17
565 * and uses non-atomic copy and kmap functions. */
566static int
567shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
568 char __user *user_data,
569 bool page_do_bit17_swizzling, bool needs_clflush)
570{
571 char *vaddr;
572 int ret;
573
574 vaddr = kmap(page);
575 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200576 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
577 page_length,
578 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200579
580 if (page_do_bit17_swizzling)
581 ret = __copy_to_user_swizzled(user_data,
582 vaddr, shmem_page_offset,
583 page_length);
584 else
585 ret = __copy_to_user(user_data,
586 vaddr + shmem_page_offset,
587 page_length);
588 kunmap(page);
589
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100590 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200591}
592
Eric Anholteb014592009-03-10 11:44:52 -0700593static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200594i915_gem_shmem_pread(struct drm_device *dev,
595 struct drm_i915_gem_object *obj,
596 struct drm_i915_gem_pread *args,
597 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700598{
Daniel Vetter8461d222011-12-14 13:57:32 +0100599 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700600 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100601 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100602 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100603 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200604 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200605 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200606 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700607
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200608 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700609 remain = args->size;
610
Daniel Vetter8461d222011-12-14 13:57:32 +0100611 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700612
Brad Volkin4c914c02014-02-18 10:15:45 -0800613 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100614 if (ret)
615 return ret;
616
Eric Anholteb014592009-03-10 11:44:52 -0700617 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100618
Imre Deak67d5a502013-02-18 19:28:02 +0200619 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
620 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200621 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100622
623 if (remain <= 0)
624 break;
625
Eric Anholteb014592009-03-10 11:44:52 -0700626 /* Operation in this page
627 *
Eric Anholteb014592009-03-10 11:44:52 -0700628 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700629 * page_length = bytes to copy for this page
630 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100631 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700632 page_length = remain;
633 if ((shmem_page_offset + page_length) > PAGE_SIZE)
634 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700635
Daniel Vetter8461d222011-12-14 13:57:32 +0100636 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
637 (page_to_phys(page) & (1 << 17)) != 0;
638
Daniel Vetterd174bd62012-03-25 19:47:40 +0200639 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
640 user_data, page_do_bit17_swizzling,
641 needs_clflush);
642 if (ret == 0)
643 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700644
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200645 mutex_unlock(&dev->struct_mutex);
646
Jani Nikulad330a952014-01-21 11:24:25 +0200647 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200648 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200649 /* Userspace is tricking us, but we've already clobbered
650 * its pages with the prefault and promised to write the
651 * data up to the first fault. Hence ignore any errors
652 * and just continue. */
653 (void)ret;
654 prefaulted = 1;
655 }
656
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
658 user_data, page_do_bit17_swizzling,
659 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700660
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200661 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100662
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100663 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100664 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100665
Chris Wilson17793c92014-03-07 08:30:36 +0000666next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700667 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100668 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700669 offset += page_length;
670 }
671
Chris Wilson4f27b752010-10-14 15:26:45 +0100672out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100673 i915_gem_object_unpin_pages(obj);
674
Eric Anholteb014592009-03-10 11:44:52 -0700675 return ret;
676}
677
Eric Anholt673a3942008-07-30 12:06:12 -0700678/**
679 * Reads data from the object referenced by handle.
680 *
681 * On error, the contents of *data are undefined.
682 */
683int
684i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000685 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700686{
687 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000688 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100689 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700690
Chris Wilson51311d02010-11-17 09:10:42 +0000691 if (args->size == 0)
692 return 0;
693
694 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200695 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000696 args->size))
697 return -EFAULT;
698
Chris Wilson4f27b752010-10-14 15:26:45 +0100699 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100700 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100701 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700702
Chris Wilson05394f32010-11-08 19:18:58 +0000703 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000704 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100705 ret = -ENOENT;
706 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100707 }
Eric Anholt673a3942008-07-30 12:06:12 -0700708
Chris Wilson7dcd2492010-09-26 20:21:44 +0100709 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000710 if (args->offset > obj->base.size ||
711 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100712 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100713 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100714 }
715
Daniel Vetter1286ff72012-05-10 15:25:09 +0200716 /* prime objects have no backing filp to GEM pread/pwrite
717 * pages from.
718 */
719 if (!obj->base.filp) {
720 ret = -EINVAL;
721 goto out;
722 }
723
Chris Wilsondb53a302011-02-03 11:57:46 +0000724 trace_i915_gem_object_pread(obj, args->offset, args->size);
725
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200726 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700727
Chris Wilson35b62a82010-09-26 20:23:38 +0100728out:
Chris Wilson05394f32010-11-08 19:18:58 +0000729 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100730unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100731 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700732 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700733}
734
Keith Packard0839ccb2008-10-30 19:38:48 -0700735/* This is the fast write path which cannot handle
736 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700737 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700738
Keith Packard0839ccb2008-10-30 19:38:48 -0700739static inline int
740fast_user_write(struct io_mapping *mapping,
741 loff_t page_base, int page_offset,
742 char __user *user_data,
743 int length)
744{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700745 void __iomem *vaddr_atomic;
746 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700747 unsigned long unwritten;
748
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700749 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700750 /* We can use the cpu mem copy function because this is X86. */
751 vaddr = (void __force*)vaddr_atomic + page_offset;
752 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700753 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700754 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100755 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700756}
757
Eric Anholt3de09aa2009-03-09 09:42:23 -0700758/**
759 * This is the fast pwrite path, where we copy the data directly from the
760 * user into the GTT, uncached.
761 */
Eric Anholt673a3942008-07-30 12:06:12 -0700762static int
Chris Wilson05394f32010-11-08 19:18:58 +0000763i915_gem_gtt_pwrite_fast(struct drm_device *dev,
764 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700765 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000766 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700767{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300768 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700769 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700770 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700771 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200772 int page_offset, page_length, ret;
773
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100774 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200775 if (ret)
776 goto out;
777
778 ret = i915_gem_object_set_to_gtt_domain(obj, true);
779 if (ret)
780 goto out_unpin;
781
782 ret = i915_gem_object_put_fence(obj);
783 if (ret)
784 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700785
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200786 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700787 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700788
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700789 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700790
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700791 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200792
Eric Anholt673a3942008-07-30 12:06:12 -0700793 while (remain > 0) {
794 /* Operation in this page
795 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700796 * page_base = page offset within aperture
797 * page_offset = offset within page
798 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700799 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100800 page_base = offset & PAGE_MASK;
801 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700802 page_length = remain;
803 if ((page_offset + remain) > PAGE_SIZE)
804 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700805
Keith Packard0839ccb2008-10-30 19:38:48 -0700806 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700807 * source page isn't available. Return the error and we'll
808 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700809 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800810 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200811 page_offset, user_data, page_length)) {
812 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200813 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200814 }
Eric Anholt673a3942008-07-30 12:06:12 -0700815
Keith Packard0839ccb2008-10-30 19:38:48 -0700816 remain -= page_length;
817 user_data += page_length;
818 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700819 }
Eric Anholt673a3942008-07-30 12:06:12 -0700820
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200821out_flush:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700822 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200823out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800824 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200825out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700826 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700827}
828
Daniel Vetterd174bd62012-03-25 19:47:40 +0200829/* Per-page copy function for the shmem pwrite fastpath.
830 * Flushes invalid cachelines before writing to the target if
831 * needs_clflush_before is set and flushes out any written cachelines after
832 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700833static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200834shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
835 char __user *user_data,
836 bool page_do_bit17_swizzling,
837 bool needs_clflush_before,
838 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700839{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200840 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700841 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700842
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200843 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200844 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700845
Daniel Vetterd174bd62012-03-25 19:47:40 +0200846 vaddr = kmap_atomic(page);
847 if (needs_clflush_before)
848 drm_clflush_virt_range(vaddr + shmem_page_offset,
849 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000850 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
851 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200852 if (needs_clflush_after)
853 drm_clflush_virt_range(vaddr + shmem_page_offset,
854 page_length);
855 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700856
Chris Wilson755d2212012-09-04 21:02:55 +0100857 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858}
859
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860/* Only difference to the fast-path function is that this can handle bit17
861 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700862static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200863shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
864 char __user *user_data,
865 bool page_do_bit17_swizzling,
866 bool needs_clflush_before,
867 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700868{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200869 char *vaddr;
870 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700871
Daniel Vetterd174bd62012-03-25 19:47:40 +0200872 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200873 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200874 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
875 page_length,
876 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200877 if (page_do_bit17_swizzling)
878 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100879 user_data,
880 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200881 else
882 ret = __copy_from_user(vaddr + shmem_page_offset,
883 user_data,
884 page_length);
885 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200886 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
887 page_length,
888 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100890
Chris Wilson755d2212012-09-04 21:02:55 +0100891 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700892}
893
Eric Anholt40123c12009-03-09 13:42:30 -0700894static int
Daniel Vettere244a442012-03-25 19:47:28 +0200895i915_gem_shmem_pwrite(struct drm_device *dev,
896 struct drm_i915_gem_object *obj,
897 struct drm_i915_gem_pwrite *args,
898 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700899{
Eric Anholt40123c12009-03-09 13:42:30 -0700900 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100901 loff_t offset;
902 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100903 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100904 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200905 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200906 int needs_clflush_after = 0;
907 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200908 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700909
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200910 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700911 remain = args->size;
912
Daniel Vetter8c599672011-12-14 13:57:31 +0100913 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700914
Daniel Vetter58642882012-03-25 19:47:37 +0200915 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
916 /* If we're not in the cpu write domain, set ourself into the gtt
917 * write domain and manually flush cachelines (if required). This
918 * optimizes for the case when the gpu will use the data
919 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100920 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700921 ret = i915_gem_object_wait_rendering(obj, false);
922 if (ret)
923 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200924 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100925 /* Same trick applies to invalidate partially written cachelines read
926 * before writing. */
927 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
928 needs_clflush_before =
929 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200930
Chris Wilson755d2212012-09-04 21:02:55 +0100931 ret = i915_gem_object_get_pages(obj);
932 if (ret)
933 return ret;
934
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700935 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200936
Chris Wilson755d2212012-09-04 21:02:55 +0100937 i915_gem_object_pin_pages(obj);
938
Eric Anholt40123c12009-03-09 13:42:30 -0700939 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000940 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700941
Imre Deak67d5a502013-02-18 19:28:02 +0200942 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
943 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200944 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200945 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100946
Chris Wilson9da3da62012-06-01 15:20:22 +0100947 if (remain <= 0)
948 break;
949
Eric Anholt40123c12009-03-09 13:42:30 -0700950 /* Operation in this page
951 *
Eric Anholt40123c12009-03-09 13:42:30 -0700952 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700953 * page_length = bytes to copy for this page
954 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100955 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700956
957 page_length = remain;
958 if ((shmem_page_offset + page_length) > PAGE_SIZE)
959 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700960
Daniel Vetter58642882012-03-25 19:47:37 +0200961 /* If we don't overwrite a cacheline completely we need to be
962 * careful to have up-to-date data by first clflushing. Don't
963 * overcomplicate things and flush the entire patch. */
964 partial_cacheline_write = needs_clflush_before &&
965 ((shmem_page_offset | page_length)
966 & (boot_cpu_data.x86_clflush_size - 1));
967
Daniel Vetter8c599672011-12-14 13:57:31 +0100968 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
969 (page_to_phys(page) & (1 << 17)) != 0;
970
Daniel Vetterd174bd62012-03-25 19:47:40 +0200971 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
972 user_data, page_do_bit17_swizzling,
973 partial_cacheline_write,
974 needs_clflush_after);
975 if (ret == 0)
976 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700977
Daniel Vettere244a442012-03-25 19:47:28 +0200978 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200979 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200980 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
981 user_data, page_do_bit17_swizzling,
982 partial_cacheline_write,
983 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700984
Daniel Vettere244a442012-03-25 19:47:28 +0200985 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100986
Chris Wilson755d2212012-09-04 21:02:55 +0100987 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100989
Chris Wilson17793c92014-03-07 08:30:36 +0000990next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700991 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100992 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700993 offset += page_length;
994 }
995
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100996out:
Chris Wilson755d2212012-09-04 21:02:55 +0100997 i915_gem_object_unpin_pages(obj);
998
Daniel Vettere244a442012-03-25 19:47:28 +0200999 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001000 /*
1001 * Fixup: Flush cpu caches in case we didn't flush the dirty
1002 * cachelines in-line while writing and the object moved
1003 * out of the cpu write domain while we've dropped the lock.
1004 */
1005 if (!needs_clflush_after &&
1006 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001007 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001008 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001009 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001010 }
Eric Anholt40123c12009-03-09 13:42:30 -07001011
Daniel Vetter58642882012-03-25 19:47:37 +02001012 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001013 i915_gem_chipset_flush(dev);
Ville Syrjäläed75a552015-08-11 19:47:10 +03001014 else
1015 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001016
Rodrigo Vivide152b62015-07-07 16:28:51 -07001017 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001018 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001019}
1020
1021/**
1022 * Writes data to the object referenced by handle.
1023 *
1024 * On error, the contents of the buffer that were to be modified are undefined.
1025 */
1026int
1027i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001028 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001029{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001030 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001031 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001032 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001033 int ret;
1034
1035 if (args->size == 0)
1036 return 0;
1037
1038 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001039 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001040 args->size))
1041 return -EFAULT;
1042
Jani Nikulad330a952014-01-21 11:24:25 +02001043 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001044 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1045 args->size);
1046 if (ret)
1047 return -EFAULT;
1048 }
Eric Anholt673a3942008-07-30 12:06:12 -07001049
Imre Deak5d77d9c2014-11-12 16:40:35 +02001050 intel_runtime_pm_get(dev_priv);
1051
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001052 ret = i915_mutex_lock_interruptible(dev);
1053 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001054 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001055
Chris Wilson05394f32010-11-08 19:18:58 +00001056 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001057 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001058 ret = -ENOENT;
1059 goto unlock;
1060 }
Eric Anholt673a3942008-07-30 12:06:12 -07001061
Chris Wilson7dcd2492010-09-26 20:21:44 +01001062 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001063 if (args->offset > obj->base.size ||
1064 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001065 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001066 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001067 }
1068
Daniel Vetter1286ff72012-05-10 15:25:09 +02001069 /* prime objects have no backing filp to GEM pread/pwrite
1070 * pages from.
1071 */
1072 if (!obj->base.filp) {
1073 ret = -EINVAL;
1074 goto out;
1075 }
1076
Chris Wilsondb53a302011-02-03 11:57:46 +00001077 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1078
Daniel Vetter935aaa62012-03-25 19:47:35 +02001079 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001080 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1081 * it would end up going through the fenced access, and we'll get
1082 * different detiling behavior between reading and writing.
1083 * pread/pwrite currently are reading and writing from the CPU
1084 * perspective, requiring manual detiling by the client.
1085 */
Chris Wilson2c225692013-08-09 12:26:45 +01001086 if (obj->tiling_mode == I915_TILING_NONE &&
1087 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1088 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001089 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001090 /* Note that the gtt paths might fail with non-page-backed user
1091 * pointers (e.g. gtt mappings when moving data between
1092 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001093 }
Eric Anholt673a3942008-07-30 12:06:12 -07001094
Chris Wilson6a2c4232014-11-04 04:51:40 -08001095 if (ret == -EFAULT || ret == -ENOSPC) {
1096 if (obj->phys_handle)
1097 ret = i915_gem_phys_pwrite(obj, args, file);
1098 else
1099 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1100 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001101
Chris Wilson35b62a82010-09-26 20:23:38 +01001102out:
Chris Wilson05394f32010-11-08 19:18:58 +00001103 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001104unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001105 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001106put_rpm:
1107 intel_runtime_pm_put(dev_priv);
1108
Eric Anholt673a3942008-07-30 12:06:12 -07001109 return ret;
1110}
1111
Chris Wilsonb3612372012-08-24 09:35:08 +01001112int
Daniel Vetter33196de2012-11-14 17:14:05 +01001113i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001114 bool interruptible)
1115{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001116 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001117 /* Non-interruptible callers can't handle -EAGAIN, hence return
1118 * -EIO unconditionally for these. */
1119 if (!interruptible)
1120 return -EIO;
1121
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001122 /* Recovery complete, but the reset failed ... */
1123 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001124 return -EIO;
1125
McAulay, Alistair6689c162014-08-15 18:51:35 +01001126 /*
1127 * Check if GPU Reset is in progress - we need intel_ring_begin
1128 * to work properly to reinit the hw state while the gpu is
1129 * still marked as reset-in-progress. Handle this with a flag.
1130 */
1131 if (!error->reload_in_reset)
1132 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001133 }
1134
1135 return 0;
1136}
1137
Chris Wilson094f9a52013-09-25 17:34:55 +01001138static void fake_irq(unsigned long data)
1139{
1140 wake_up_process((struct task_struct *)data);
1141}
1142
1143static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001144 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001145{
1146 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1147}
1148
Daniel Vettereed29a52015-05-21 14:21:25 +02001149static int __i915_spin_request(struct drm_i915_gem_request *req)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001150{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001151 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001152
Daniel Vettereed29a52015-05-21 14:21:25 +02001153 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001154 return -EBUSY;
1155
1156 timeout = jiffies + 1;
1157 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001158 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001159 return 0;
1160
1161 if (time_after_eq(jiffies, timeout))
1162 break;
1163
1164 cpu_relax_lowlatency();
1165 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001166 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001167 return 0;
1168
1169 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001170}
1171
Chris Wilsonb3612372012-08-24 09:35:08 +01001172/**
John Harrison9c654812014-11-24 18:49:35 +00001173 * __i915_wait_request - wait until execution of request has finished
1174 * @req: duh!
1175 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001176 * @interruptible: do an interruptible wait (normally yes)
1177 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1178 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001179 * Note: It is of utmost importance that the passed in seqno and reset_counter
1180 * values have been read by the caller in an smp safe manner. Where read-side
1181 * locks are involved, it is sufficient to read the reset_counter before
1182 * unlocking the lock that protects the seqno. For lockless tricks, the
1183 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1184 * inserted.
1185 *
John Harrison9c654812014-11-24 18:49:35 +00001186 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001187 * errno with remaining time filled in timeout argument.
1188 */
John Harrison9c654812014-11-24 18:49:35 +00001189int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001190 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001191 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001192 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001193 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001194{
John Harrison9c654812014-11-24 18:49:35 +00001195 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001196 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001197 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001198 const bool irq_test_in_progress =
1199 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001200 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001201 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001202 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001203 int ret;
1204
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001205 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001206
Chris Wilsonb4716182015-04-27 13:41:17 +01001207 if (list_empty(&req->list))
1208 return 0;
1209
John Harrison1b5a4332014-11-24 18:49:42 +00001210 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001211 return 0;
1212
Daniel Vetter7bd0e222014-12-04 11:12:54 +01001213 timeout_expire = timeout ?
1214 jiffies + nsecs_to_jiffies_timeout((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001215
Chris Wilson2e1b8732015-04-27 13:41:22 +01001216 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001217 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001218
Chris Wilson094f9a52013-09-25 17:34:55 +01001219 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001220 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001221 before = ktime_get_raw_ns();
Chris Wilson2def4ad92015-04-07 16:20:41 +01001222
1223 /* Optimistic spin for the next jiffie before touching IRQs */
1224 ret = __i915_spin_request(req);
1225 if (ret == 0)
1226 goto out;
1227
1228 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1229 ret = -ENODEV;
1230 goto out;
1231 }
1232
Chris Wilson094f9a52013-09-25 17:34:55 +01001233 for (;;) {
1234 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001235
Chris Wilson094f9a52013-09-25 17:34:55 +01001236 prepare_to_wait(&ring->irq_queue, &wait,
1237 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001238
Daniel Vetterf69061b2012-12-06 09:01:42 +01001239 /* We need to check whether any gpu reset happened in between
1240 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001241 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1242 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1243 * is truely gone. */
1244 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1245 if (ret == 0)
1246 ret = -EAGAIN;
1247 break;
1248 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001249
John Harrison1b5a4332014-11-24 18:49:42 +00001250 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001251 ret = 0;
1252 break;
1253 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001254
Chris Wilson094f9a52013-09-25 17:34:55 +01001255 if (interruptible && signal_pending(current)) {
1256 ret = -ERESTARTSYS;
1257 break;
1258 }
1259
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001260 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001261 ret = -ETIME;
1262 break;
1263 }
1264
1265 timer.function = NULL;
1266 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001267 unsigned long expire;
1268
Chris Wilson094f9a52013-09-25 17:34:55 +01001269 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001270 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001271 mod_timer(&timer, expire);
1272 }
1273
Chris Wilson5035c272013-10-04 09:58:46 +01001274 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001275
Chris Wilson094f9a52013-09-25 17:34:55 +01001276 if (timer.function) {
1277 del_singleshot_timer_sync(&timer);
1278 destroy_timer_on_stack(&timer);
1279 }
1280 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001281 if (!irq_test_in_progress)
1282 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001283
1284 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001285
Chris Wilson2def4ad92015-04-07 16:20:41 +01001286out:
1287 now = ktime_get_raw_ns();
1288 trace_i915_gem_request_wait_end(req);
1289
Chris Wilsonb3612372012-08-24 09:35:08 +01001290 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001291 s64 tres = *timeout - (now - before);
1292
1293 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001294
1295 /*
1296 * Apparently ktime isn't accurate enough and occasionally has a
1297 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1298 * things up to make the test happy. We allow up to 1 jiffy.
1299 *
1300 * This is a regrssion from the timespec->ktime conversion.
1301 */
1302 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1303 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001304 }
1305
Chris Wilson094f9a52013-09-25 17:34:55 +01001306 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001307}
1308
John Harrisonfcfa423c2015-05-29 17:44:12 +01001309int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1310 struct drm_file *file)
1311{
1312 struct drm_i915_private *dev_private;
1313 struct drm_i915_file_private *file_priv;
1314
1315 WARN_ON(!req || !file || req->file_priv);
1316
1317 if (!req || !file)
1318 return -EINVAL;
1319
1320 if (req->file_priv)
1321 return -EINVAL;
1322
1323 dev_private = req->ring->dev->dev_private;
1324 file_priv = file->driver_priv;
1325
1326 spin_lock(&file_priv->mm.lock);
1327 req->file_priv = file_priv;
1328 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1329 spin_unlock(&file_priv->mm.lock);
1330
1331 req->pid = get_pid(task_pid(current));
1332
1333 return 0;
1334}
1335
Chris Wilsonb4716182015-04-27 13:41:17 +01001336static inline void
1337i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1338{
1339 struct drm_i915_file_private *file_priv = request->file_priv;
1340
1341 if (!file_priv)
1342 return;
1343
1344 spin_lock(&file_priv->mm.lock);
1345 list_del(&request->client_list);
1346 request->file_priv = NULL;
1347 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001348
1349 put_pid(request->pid);
1350 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001351}
1352
1353static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1354{
1355 trace_i915_gem_request_retire(request);
1356
1357 /* We know the GPU must have read the request to have
1358 * sent us the seqno + interrupt, so use the position
1359 * of tail of the request to update the last known position
1360 * of the GPU head.
1361 *
1362 * Note this requires that we are always called in request
1363 * completion order.
1364 */
1365 request->ringbuf->last_retired_head = request->postfix;
1366
1367 list_del_init(&request->list);
1368 i915_gem_request_remove_from_client(request);
1369
Chris Wilsonb4716182015-04-27 13:41:17 +01001370 i915_gem_request_unreference(request);
1371}
1372
1373static void
1374__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1375{
1376 struct intel_engine_cs *engine = req->ring;
1377 struct drm_i915_gem_request *tmp;
1378
1379 lockdep_assert_held(&engine->dev->struct_mutex);
1380
1381 if (list_empty(&req->list))
1382 return;
1383
1384 do {
1385 tmp = list_first_entry(&engine->request_list,
1386 typeof(*tmp), list);
1387
1388 i915_gem_request_retire(tmp);
1389 } while (tmp != req);
1390
1391 WARN_ON(i915_verify_lists(engine->dev));
1392}
1393
Chris Wilsonb3612372012-08-24 09:35:08 +01001394/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001395 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001396 * request and object lists appropriately for that event.
1397 */
1398int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001399i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001400{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001401 struct drm_device *dev;
1402 struct drm_i915_private *dev_priv;
1403 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001404 int ret;
1405
Daniel Vettera4b3a572014-11-26 14:17:05 +01001406 BUG_ON(req == NULL);
1407
1408 dev = req->ring->dev;
1409 dev_priv = dev->dev_private;
1410 interruptible = dev_priv->mm.interruptible;
1411
Chris Wilsonb3612372012-08-24 09:35:08 +01001412 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001413
Daniel Vetter33196de2012-11-14 17:14:05 +01001414 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001415 if (ret)
1416 return ret;
1417
Chris Wilsonb4716182015-04-27 13:41:17 +01001418 ret = __i915_wait_request(req,
1419 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001420 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001421 if (ret)
1422 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001423
Chris Wilsonb4716182015-04-27 13:41:17 +01001424 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001425 return 0;
1426}
1427
Chris Wilsonb3612372012-08-24 09:35:08 +01001428/**
1429 * Ensures that all rendering to the object has completed and the object is
1430 * safe to unbind from the GTT or access from the CPU.
1431 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001432int
Chris Wilsonb3612372012-08-24 09:35:08 +01001433i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1434 bool readonly)
1435{
Chris Wilsonb4716182015-04-27 13:41:17 +01001436 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001437
Chris Wilsonb4716182015-04-27 13:41:17 +01001438 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001439 return 0;
1440
Chris Wilsonb4716182015-04-27 13:41:17 +01001441 if (readonly) {
1442 if (obj->last_write_req != NULL) {
1443 ret = i915_wait_request(obj->last_write_req);
1444 if (ret)
1445 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001446
Chris Wilsonb4716182015-04-27 13:41:17 +01001447 i = obj->last_write_req->ring->id;
1448 if (obj->last_read_req[i] == obj->last_write_req)
1449 i915_gem_object_retire__read(obj, i);
1450 else
1451 i915_gem_object_retire__write(obj);
1452 }
1453 } else {
1454 for (i = 0; i < I915_NUM_RINGS; i++) {
1455 if (obj->last_read_req[i] == NULL)
1456 continue;
1457
1458 ret = i915_wait_request(obj->last_read_req[i]);
1459 if (ret)
1460 return ret;
1461
1462 i915_gem_object_retire__read(obj, i);
1463 }
1464 RQ_BUG_ON(obj->active);
1465 }
1466
1467 return 0;
1468}
1469
1470static void
1471i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1472 struct drm_i915_gem_request *req)
1473{
1474 int ring = req->ring->id;
1475
1476 if (obj->last_read_req[ring] == req)
1477 i915_gem_object_retire__read(obj, ring);
1478 else if (obj->last_write_req == req)
1479 i915_gem_object_retire__write(obj);
1480
1481 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001482}
1483
Chris Wilson3236f572012-08-24 09:35:09 +01001484/* A nonblocking variant of the above wait. This is a highly dangerous routine
1485 * as the object state may change during this call.
1486 */
1487static __must_check int
1488i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001489 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001490 bool readonly)
1491{
1492 struct drm_device *dev = obj->base.dev;
1493 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001494 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001495 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001496 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001497
1498 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1499 BUG_ON(!dev_priv->mm.interruptible);
1500
Chris Wilsonb4716182015-04-27 13:41:17 +01001501 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001502 return 0;
1503
Daniel Vetter33196de2012-11-14 17:14:05 +01001504 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001505 if (ret)
1506 return ret;
1507
Daniel Vetterf69061b2012-12-06 09:01:42 +01001508 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001509
Chris Wilsonb4716182015-04-27 13:41:17 +01001510 if (readonly) {
1511 struct drm_i915_gem_request *req;
1512
1513 req = obj->last_write_req;
1514 if (req == NULL)
1515 return 0;
1516
Chris Wilsonb4716182015-04-27 13:41:17 +01001517 requests[n++] = i915_gem_request_reference(req);
1518 } else {
1519 for (i = 0; i < I915_NUM_RINGS; i++) {
1520 struct drm_i915_gem_request *req;
1521
1522 req = obj->last_read_req[i];
1523 if (req == NULL)
1524 continue;
1525
Chris Wilsonb4716182015-04-27 13:41:17 +01001526 requests[n++] = i915_gem_request_reference(req);
1527 }
1528 }
1529
1530 mutex_unlock(&dev->struct_mutex);
1531 for (i = 0; ret == 0 && i < n; i++)
1532 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001533 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001534 mutex_lock(&dev->struct_mutex);
1535
Chris Wilsonb4716182015-04-27 13:41:17 +01001536 for (i = 0; i < n; i++) {
1537 if (ret == 0)
1538 i915_gem_object_retire_request(obj, requests[i]);
1539 i915_gem_request_unreference(requests[i]);
1540 }
1541
1542 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001543}
1544
Chris Wilson2e1b8732015-04-27 13:41:22 +01001545static struct intel_rps_client *to_rps_client(struct drm_file *file)
1546{
1547 struct drm_i915_file_private *fpriv = file->driver_priv;
1548 return &fpriv->rps;
1549}
1550
Eric Anholt673a3942008-07-30 12:06:12 -07001551/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001552 * Called when user space prepares to use an object with the CPU, either
1553 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001554 */
1555int
1556i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001557 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001558{
1559 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001560 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001561 uint32_t read_domains = args->read_domains;
1562 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001563 int ret;
1564
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001565 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001566 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001567 return -EINVAL;
1568
Chris Wilson21d509e2009-06-06 09:46:02 +01001569 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001570 return -EINVAL;
1571
1572 /* Having something in the write domain implies it's in the read
1573 * domain, and only that read domain. Enforce that in the request.
1574 */
1575 if (write_domain != 0 && read_domains != write_domain)
1576 return -EINVAL;
1577
Chris Wilson76c1dec2010-09-25 11:22:51 +01001578 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001579 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001580 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001581
Chris Wilson05394f32010-11-08 19:18:58 +00001582 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001583 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001584 ret = -ENOENT;
1585 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001586 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001587
Chris Wilson3236f572012-08-24 09:35:09 +01001588 /* Try to flush the object off the GPU without holding the lock.
1589 * We will repeat the flush holding the lock in the normal manner
1590 * to catch cases where we are gazumped.
1591 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001592 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001593 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001594 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001595 if (ret)
1596 goto unref;
1597
Chris Wilson43566de2015-01-02 16:29:29 +05301598 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001599 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301600 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001601 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001602
Daniel Vetter031b6982015-06-26 19:35:16 +02001603 if (write_domain != 0)
1604 intel_fb_obj_invalidate(obj,
1605 write_domain == I915_GEM_DOMAIN_GTT ?
1606 ORIGIN_GTT : ORIGIN_CPU);
1607
Chris Wilson3236f572012-08-24 09:35:09 +01001608unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001609 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001610unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001611 mutex_unlock(&dev->struct_mutex);
1612 return ret;
1613}
1614
1615/**
1616 * Called when user space has done writes to this buffer
1617 */
1618int
1619i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001620 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001621{
1622 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001623 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001624 int ret = 0;
1625
Chris Wilson76c1dec2010-09-25 11:22:51 +01001626 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001627 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001628 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001629
Chris Wilson05394f32010-11-08 19:18:58 +00001630 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001631 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001632 ret = -ENOENT;
1633 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001634 }
1635
Eric Anholt673a3942008-07-30 12:06:12 -07001636 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001637 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001638 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001639
Chris Wilson05394f32010-11-08 19:18:58 +00001640 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001641unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001642 mutex_unlock(&dev->struct_mutex);
1643 return ret;
1644}
1645
1646/**
1647 * Maps the contents of an object, returning the address it is mapped
1648 * into.
1649 *
1650 * While the mapping holds a reference on the contents of the object, it doesn't
1651 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001652 *
1653 * IMPORTANT:
1654 *
1655 * DRM driver writers who look a this function as an example for how to do GEM
1656 * mmap support, please don't implement mmap support like here. The modern way
1657 * to implement DRM mmap support is with an mmap offset ioctl (like
1658 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1659 * That way debug tooling like valgrind will understand what's going on, hiding
1660 * the mmap call in a driver private ioctl will break that. The i915 driver only
1661 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001662 */
1663int
1664i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001665 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001666{
1667 struct drm_i915_gem_mmap *args = data;
1668 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001669 unsigned long addr;
1670
Akash Goel1816f922015-01-02 16:29:30 +05301671 if (args->flags & ~(I915_MMAP_WC))
1672 return -EINVAL;
1673
1674 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1675 return -ENODEV;
1676
Chris Wilson05394f32010-11-08 19:18:58 +00001677 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001678 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001679 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001680
Daniel Vetter1286ff72012-05-10 15:25:09 +02001681 /* prime objects have no backing filp to GEM mmap
1682 * pages from.
1683 */
1684 if (!obj->filp) {
1685 drm_gem_object_unreference_unlocked(obj);
1686 return -EINVAL;
1687 }
1688
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001689 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001690 PROT_READ | PROT_WRITE, MAP_SHARED,
1691 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301692 if (args->flags & I915_MMAP_WC) {
1693 struct mm_struct *mm = current->mm;
1694 struct vm_area_struct *vma;
1695
1696 down_write(&mm->mmap_sem);
1697 vma = find_vma(mm, addr);
1698 if (vma)
1699 vma->vm_page_prot =
1700 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1701 else
1702 addr = -ENOMEM;
1703 up_write(&mm->mmap_sem);
1704 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001705 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001706 if (IS_ERR((void *)addr))
1707 return addr;
1708
1709 args->addr_ptr = (uint64_t) addr;
1710
1711 return 0;
1712}
1713
Jesse Barnesde151cf2008-11-12 10:03:55 -08001714/**
1715 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001716 * @vma: VMA in question
1717 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001718 *
1719 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1720 * from userspace. The fault handler takes care of binding the object to
1721 * the GTT (if needed), allocating and programming a fence register (again,
1722 * only if needed based on whether the old reg is still valid or the object
1723 * is tiled) and inserting a new PTE into the faulting process.
1724 *
1725 * Note that the faulting process may involve evicting existing objects
1726 * from the GTT and/or fence registers to make room. So performance may
1727 * suffer if the GTT working set is large or there are few fence registers
1728 * left.
1729 */
1730int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1731{
Chris Wilson05394f32010-11-08 19:18:58 +00001732 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1733 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001734 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001735 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001736 pgoff_t page_offset;
1737 unsigned long pfn;
1738 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001739 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001740
Paulo Zanonif65c9162013-11-27 18:20:34 -02001741 intel_runtime_pm_get(dev_priv);
1742
Jesse Barnesde151cf2008-11-12 10:03:55 -08001743 /* We don't use vmf->pgoff since that has the fake offset */
1744 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1745 PAGE_SHIFT;
1746
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001747 ret = i915_mutex_lock_interruptible(dev);
1748 if (ret)
1749 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001750
Chris Wilsondb53a302011-02-03 11:57:46 +00001751 trace_i915_gem_object_fault(obj, page_offset, true, write);
1752
Chris Wilson6e4930f2014-02-07 18:37:06 -02001753 /* Try to flush the object off the GPU first without holding the lock.
1754 * Upon reacquiring the lock, we will perform our sanity checks and then
1755 * repeat the flush holding the lock in the normal manner to catch cases
1756 * where we are gazumped.
1757 */
1758 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1759 if (ret)
1760 goto unlock;
1761
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001762 /* Access to snoopable pages through the GTT is incoherent. */
1763 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001764 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001765 goto unlock;
1766 }
1767
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001768 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001769 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1770 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001771 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001772
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001773 memset(&view, 0, sizeof(view));
1774 view.type = I915_GGTT_VIEW_PARTIAL;
1775 view.params.partial.offset = rounddown(page_offset, chunk_size);
1776 view.params.partial.size =
1777 min_t(unsigned int,
1778 chunk_size,
1779 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1780 view.params.partial.offset);
1781 }
1782
1783 /* Now pin it into the GTT if needed */
1784 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001785 if (ret)
1786 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001787
Chris Wilsonc9839302012-11-20 10:45:17 +00001788 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1789 if (ret)
1790 goto unpin;
1791
1792 ret = i915_gem_object_get_fence(obj);
1793 if (ret)
1794 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001795
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001796 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001797 pfn = dev_priv->gtt.mappable_base +
1798 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001799 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001800
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001801 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1802 /* Overriding existing pages in partial view does not cause
1803 * us any trouble as TLBs are still valid because the fault
1804 * is due to userspace losing part of the mapping or never
1805 * having accessed it before (at this partials' range).
1806 */
1807 unsigned long base = vma->vm_start +
1808 (view.params.partial.offset << PAGE_SHIFT);
1809 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001810
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001811 for (i = 0; i < view.params.partial.size; i++) {
1812 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001813 if (ret)
1814 break;
1815 }
1816
1817 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001818 } else {
1819 if (!obj->fault_mappable) {
1820 unsigned long size = min_t(unsigned long,
1821 vma->vm_end - vma->vm_start,
1822 obj->base.size);
1823 int i;
1824
1825 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1826 ret = vm_insert_pfn(vma,
1827 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1828 pfn + i);
1829 if (ret)
1830 break;
1831 }
1832
1833 obj->fault_mappable = true;
1834 } else
1835 ret = vm_insert_pfn(vma,
1836 (unsigned long)vmf->virtual_address,
1837 pfn + page_offset);
1838 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001839unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001840 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001841unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001842 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001843out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001844 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001845 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001846 /*
1847 * We eat errors when the gpu is terminally wedged to avoid
1848 * userspace unduly crashing (gl has no provisions for mmaps to
1849 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1850 * and so needs to be reported.
1851 */
1852 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001853 ret = VM_FAULT_SIGBUS;
1854 break;
1855 }
Chris Wilson045e7692010-11-07 09:18:22 +00001856 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001857 /*
1858 * EAGAIN means the gpu is hung and we'll wait for the error
1859 * handler to reset everything when re-faulting in
1860 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001861 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001862 case 0:
1863 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001864 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001865 case -EBUSY:
1866 /*
1867 * EBUSY is ok: this just means that another thread
1868 * already did the job.
1869 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001870 ret = VM_FAULT_NOPAGE;
1871 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001872 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001873 ret = VM_FAULT_OOM;
1874 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001875 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001876 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001877 ret = VM_FAULT_SIGBUS;
1878 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001879 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001880 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001881 ret = VM_FAULT_SIGBUS;
1882 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001883 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001884
1885 intel_runtime_pm_put(dev_priv);
1886 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887}
1888
1889/**
Chris Wilson901782b2009-07-10 08:18:50 +01001890 * i915_gem_release_mmap - remove physical page mappings
1891 * @obj: obj in question
1892 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001893 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001894 * relinquish ownership of the pages back to the system.
1895 *
1896 * It is vital that we remove the page mapping if we have mapped a tiled
1897 * object through the GTT and then lose the fence register due to
1898 * resource pressure. Similarly if the object has been moved out of the
1899 * aperture, than pages mapped into userspace must be revoked. Removing the
1900 * mapping will then trigger a page fault on the next user access, allowing
1901 * fixup by i915_gem_fault().
1902 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001903void
Chris Wilson05394f32010-11-08 19:18:58 +00001904i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001905{
Chris Wilson6299f992010-11-24 12:23:44 +00001906 if (!obj->fault_mappable)
1907 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001908
David Herrmann6796cb12014-01-03 14:24:19 +01001909 drm_vma_node_unmap(&obj->base.vma_node,
1910 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001911 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001912}
1913
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001914void
1915i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1916{
1917 struct drm_i915_gem_object *obj;
1918
1919 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1920 i915_gem_release_mmap(obj);
1921}
1922
Imre Deak0fa87792013-01-07 21:47:35 +02001923uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001924i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001925{
Chris Wilsone28f8712011-07-18 13:11:49 -07001926 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001927
1928 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001929 tiling_mode == I915_TILING_NONE)
1930 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001931
1932 /* Previous chips need a power-of-two fence region when tiling */
1933 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001934 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001935 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001936 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001937
Chris Wilsone28f8712011-07-18 13:11:49 -07001938 while (gtt_size < size)
1939 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001940
Chris Wilsone28f8712011-07-18 13:11:49 -07001941 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001942}
1943
Jesse Barnesde151cf2008-11-12 10:03:55 -08001944/**
1945 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1946 * @obj: object to check
1947 *
1948 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001949 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001950 */
Imre Deakd8651102013-01-07 21:47:33 +02001951uint32_t
1952i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1953 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001954{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001955 /*
1956 * Minimum alignment is 4k (GTT page size), but might be greater
1957 * if a fence register is needed for the object.
1958 */
Imre Deakd8651102013-01-07 21:47:33 +02001959 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001960 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001961 return 4096;
1962
1963 /*
1964 * Previous chips need to be aligned to the size of the smallest
1965 * fence register that can contain the object.
1966 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001967 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001968}
1969
Chris Wilsond8cb5082012-08-11 15:41:03 +01001970static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1971{
1972 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1973 int ret;
1974
David Herrmann0de23972013-07-24 21:07:52 +02001975 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001976 return 0;
1977
Daniel Vetterda494d72012-12-20 15:11:16 +01001978 dev_priv->mm.shrinker_no_lock_stealing = true;
1979
Chris Wilsond8cb5082012-08-11 15:41:03 +01001980 ret = drm_gem_create_mmap_offset(&obj->base);
1981 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001982 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001983
1984 /* Badly fragmented mmap space? The only way we can recover
1985 * space is by destroying unwanted objects. We can't randomly release
1986 * mmap_offsets as userspace expects them to be persistent for the
1987 * lifetime of the objects. The closest we can is to release the
1988 * offsets on purgeable objects by truncating it and marking it purged,
1989 * which prevents userspace from ever using that object again.
1990 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001991 i915_gem_shrink(dev_priv,
1992 obj->base.size >> PAGE_SHIFT,
1993 I915_SHRINK_BOUND |
1994 I915_SHRINK_UNBOUND |
1995 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001996 ret = drm_gem_create_mmap_offset(&obj->base);
1997 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001998 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001999
2000 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002001 ret = drm_gem_create_mmap_offset(&obj->base);
2002out:
2003 dev_priv->mm.shrinker_no_lock_stealing = false;
2004
2005 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002006}
2007
2008static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2009{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002010 drm_gem_free_mmap_offset(&obj->base);
2011}
2012
Dave Airlieda6b51d2014-12-24 13:11:17 +10002013int
Dave Airlieff72145b2011-02-07 12:16:14 +10002014i915_gem_mmap_gtt(struct drm_file *file,
2015 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002016 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002017 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002018{
Chris Wilson05394f32010-11-08 19:18:58 +00002019 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002020 int ret;
2021
Chris Wilson76c1dec2010-09-25 11:22:51 +01002022 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002023 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002024 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002025
Dave Airlieff72145b2011-02-07 12:16:14 +10002026 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002027 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002028 ret = -ENOENT;
2029 goto unlock;
2030 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002031
Chris Wilson05394f32010-11-08 19:18:58 +00002032 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002033 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002034 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002035 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002036 }
2037
Chris Wilsond8cb5082012-08-11 15:41:03 +01002038 ret = i915_gem_object_create_mmap_offset(obj);
2039 if (ret)
2040 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002041
David Herrmann0de23972013-07-24 21:07:52 +02002042 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002043
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002044out:
Chris Wilson05394f32010-11-08 19:18:58 +00002045 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002046unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002047 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002048 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002049}
2050
Dave Airlieff72145b2011-02-07 12:16:14 +10002051/**
2052 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2053 * @dev: DRM device
2054 * @data: GTT mapping ioctl data
2055 * @file: GEM object info
2056 *
2057 * Simply returns the fake offset to userspace so it can mmap it.
2058 * The mmap call will end up in drm_gem_mmap(), which will set things
2059 * up so we can get faults in the handler above.
2060 *
2061 * The fault handler will take care of binding the object into the GTT
2062 * (since it may have been evicted to make room for something), allocating
2063 * a fence register, and mapping the appropriate aperture address into
2064 * userspace.
2065 */
2066int
2067i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2068 struct drm_file *file)
2069{
2070 struct drm_i915_gem_mmap_gtt *args = data;
2071
Dave Airlieda6b51d2014-12-24 13:11:17 +10002072 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002073}
2074
Daniel Vetter225067e2012-08-20 10:23:20 +02002075/* Immediately discard the backing storage */
2076static void
2077i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002078{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002079 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002080
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002081 if (obj->base.filp == NULL)
2082 return;
2083
Daniel Vetter225067e2012-08-20 10:23:20 +02002084 /* Our goal here is to return as much of the memory as
2085 * is possible back to the system as we are called from OOM.
2086 * To do this we must instruct the shmfs to drop all of its
2087 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002088 */
Chris Wilson55372522014-03-25 13:23:06 +00002089 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002090 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002091}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002092
Chris Wilson55372522014-03-25 13:23:06 +00002093/* Try to discard unwanted pages */
2094static void
2095i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002096{
Chris Wilson55372522014-03-25 13:23:06 +00002097 struct address_space *mapping;
2098
2099 switch (obj->madv) {
2100 case I915_MADV_DONTNEED:
2101 i915_gem_object_truncate(obj);
2102 case __I915_MADV_PURGED:
2103 return;
2104 }
2105
2106 if (obj->base.filp == NULL)
2107 return;
2108
2109 mapping = file_inode(obj->base.filp)->i_mapping,
2110 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002111}
2112
Chris Wilson5cdf5882010-09-27 15:51:07 +01002113static void
Chris Wilson05394f32010-11-08 19:18:58 +00002114i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002115{
Imre Deak90797e62013-02-18 19:28:03 +02002116 struct sg_page_iter sg_iter;
2117 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002118
Chris Wilson05394f32010-11-08 19:18:58 +00002119 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002120
Chris Wilson6c085a72012-08-20 11:40:46 +02002121 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2122 if (ret) {
2123 /* In the event of a disaster, abandon all caches and
2124 * hope for the best.
2125 */
2126 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002127 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002128 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2129 }
2130
Imre Deake2273302015-07-09 12:59:05 +03002131 i915_gem_gtt_finish_object(obj);
2132
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002133 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002134 i915_gem_object_save_bit_17_swizzle(obj);
2135
Chris Wilson05394f32010-11-08 19:18:58 +00002136 if (obj->madv == I915_MADV_DONTNEED)
2137 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002138
Imre Deak90797e62013-02-18 19:28:03 +02002139 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002140 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002141
Chris Wilson05394f32010-11-08 19:18:58 +00002142 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002143 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002144
Chris Wilson05394f32010-11-08 19:18:58 +00002145 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002146 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002147
Chris Wilson9da3da62012-06-01 15:20:22 +01002148 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002149 }
Chris Wilson05394f32010-11-08 19:18:58 +00002150 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002151
Chris Wilson9da3da62012-06-01 15:20:22 +01002152 sg_free_table(obj->pages);
2153 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002154}
2155
Chris Wilsondd624af2013-01-15 12:39:35 +00002156int
Chris Wilson37e680a2012-06-07 15:38:42 +01002157i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2158{
2159 const struct drm_i915_gem_object_ops *ops = obj->ops;
2160
Chris Wilson2f745ad2012-09-04 21:02:58 +01002161 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002162 return 0;
2163
Chris Wilsona5570172012-09-04 21:02:54 +01002164 if (obj->pages_pin_count)
2165 return -EBUSY;
2166
Ben Widawsky98438772013-07-31 17:00:12 -07002167 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002168
Chris Wilsona2165e32012-12-03 11:49:00 +00002169 /* ->put_pages might need to allocate memory for the bit17 swizzle
2170 * array, hence protect them from being reaped by removing them from gtt
2171 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002172 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002173
Chris Wilson37e680a2012-06-07 15:38:42 +01002174 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002175 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002176
Chris Wilson55372522014-03-25 13:23:06 +00002177 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002178
2179 return 0;
2180}
2181
Chris Wilson37e680a2012-06-07 15:38:42 +01002182static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002183i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002184{
Chris Wilson6c085a72012-08-20 11:40:46 +02002185 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002186 int page_count, i;
2187 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002188 struct sg_table *st;
2189 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002190 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002191 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002192 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002193 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002194 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002195
Chris Wilson6c085a72012-08-20 11:40:46 +02002196 /* Assert that the object is not currently in any GPU domain. As it
2197 * wasn't in the GTT, there shouldn't be any way it could have been in
2198 * a GPU cache
2199 */
2200 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2201 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2202
Chris Wilson9da3da62012-06-01 15:20:22 +01002203 st = kmalloc(sizeof(*st), GFP_KERNEL);
2204 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002205 return -ENOMEM;
2206
Chris Wilson9da3da62012-06-01 15:20:22 +01002207 page_count = obj->base.size / PAGE_SIZE;
2208 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002209 kfree(st);
2210 return -ENOMEM;
2211 }
2212
2213 /* Get the list of pages out of our struct file. They'll be pinned
2214 * at this point until we release them.
2215 *
2216 * Fail silently without starting the shrinker
2217 */
Al Viro496ad9a2013-01-23 17:07:38 -05002218 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002219 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002220 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002221 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002222 sg = st->sgl;
2223 st->nents = 0;
2224 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002225 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2226 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002227 i915_gem_shrink(dev_priv,
2228 page_count,
2229 I915_SHRINK_BOUND |
2230 I915_SHRINK_UNBOUND |
2231 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002232 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2233 }
2234 if (IS_ERR(page)) {
2235 /* We've tried hard to allocate the memory by reaping
2236 * our own buffer, now let the real VM do its job and
2237 * go down in flames if truly OOM.
2238 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002239 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002240 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002241 if (IS_ERR(page)) {
2242 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002243 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002244 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002245 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002246#ifdef CONFIG_SWIOTLB
2247 if (swiotlb_nr_tbl()) {
2248 st->nents++;
2249 sg_set_page(sg, page, PAGE_SIZE, 0);
2250 sg = sg_next(sg);
2251 continue;
2252 }
2253#endif
Imre Deak90797e62013-02-18 19:28:03 +02002254 if (!i || page_to_pfn(page) != last_pfn + 1) {
2255 if (i)
2256 sg = sg_next(sg);
2257 st->nents++;
2258 sg_set_page(sg, page, PAGE_SIZE, 0);
2259 } else {
2260 sg->length += PAGE_SIZE;
2261 }
2262 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002263
2264 /* Check that the i965g/gm workaround works. */
2265 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002266 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002267#ifdef CONFIG_SWIOTLB
2268 if (!swiotlb_nr_tbl())
2269#endif
2270 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002271 obj->pages = st;
2272
Imre Deake2273302015-07-09 12:59:05 +03002273 ret = i915_gem_gtt_prepare_object(obj);
2274 if (ret)
2275 goto err_pages;
2276
Eric Anholt673a3942008-07-30 12:06:12 -07002277 if (i915_gem_object_needs_bit17_swizzle(obj))
2278 i915_gem_object_do_bit_17_swizzle(obj);
2279
Daniel Vetter656bfa32014-11-20 09:26:30 +01002280 if (obj->tiling_mode != I915_TILING_NONE &&
2281 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2282 i915_gem_object_pin_pages(obj);
2283
Eric Anholt673a3942008-07-30 12:06:12 -07002284 return 0;
2285
2286err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002287 sg_mark_end(sg);
2288 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002289 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002290 sg_free_table(st);
2291 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002292
2293 /* shmemfs first checks if there is enough memory to allocate the page
2294 * and reports ENOSPC should there be insufficient, along with the usual
2295 * ENOMEM for a genuine allocation failure.
2296 *
2297 * We use ENOSPC in our driver to mean that we have run out of aperture
2298 * space and so want to translate the error from shmemfs back to our
2299 * usual understanding of ENOMEM.
2300 */
Imre Deake2273302015-07-09 12:59:05 +03002301 if (ret == -ENOSPC)
2302 ret = -ENOMEM;
2303
2304 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002305}
2306
Chris Wilson37e680a2012-06-07 15:38:42 +01002307/* Ensure that the associated pages are gathered from the backing storage
2308 * and pinned into our object. i915_gem_object_get_pages() may be called
2309 * multiple times before they are released by a single call to
2310 * i915_gem_object_put_pages() - once the pages are no longer referenced
2311 * either as a result of memory pressure (reaping pages under the shrinker)
2312 * or as the object is itself released.
2313 */
2314int
2315i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2316{
2317 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2318 const struct drm_i915_gem_object_ops *ops = obj->ops;
2319 int ret;
2320
Chris Wilson2f745ad2012-09-04 21:02:58 +01002321 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002322 return 0;
2323
Chris Wilson43e28f02013-01-08 10:53:09 +00002324 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002325 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002326 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002327 }
2328
Chris Wilsona5570172012-09-04 21:02:54 +01002329 BUG_ON(obj->pages_pin_count);
2330
Chris Wilson37e680a2012-06-07 15:38:42 +01002331 ret = ops->get_pages(obj);
2332 if (ret)
2333 return ret;
2334
Ben Widawsky35c20a62013-05-31 11:28:48 -07002335 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002336
2337 obj->get_page.sg = obj->pages->sgl;
2338 obj->get_page.last = 0;
2339
Chris Wilson37e680a2012-06-07 15:38:42 +01002340 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002341}
2342
Ben Widawskye2d05a82013-09-24 09:57:58 -07002343void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002344 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002345{
Chris Wilsonb4716182015-04-27 13:41:17 +01002346 struct drm_i915_gem_object *obj = vma->obj;
John Harrisonb2af0372015-05-29 17:43:50 +01002347 struct intel_engine_cs *ring;
2348
2349 ring = i915_gem_request_get_ring(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002350
2351 /* Add a reference if we're newly entering the active list. */
2352 if (obj->active == 0)
2353 drm_gem_object_reference(&obj->base);
2354 obj->active |= intel_ring_flag(ring);
2355
2356 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
John Harrisonb2af0372015-05-29 17:43:50 +01002357 i915_gem_request_assign(&obj->last_read_req[ring->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002358
Ben Widawskye2d05a82013-09-24 09:57:58 -07002359 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002360}
2361
Chris Wilsoncaea7472010-11-12 13:53:37 +00002362static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002363i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2364{
2365 RQ_BUG_ON(obj->last_write_req == NULL);
2366 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2367
2368 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002369 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002370}
2371
2372static void
2373i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002374{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002375 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002376
Chris Wilsonb4716182015-04-27 13:41:17 +01002377 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2378 RQ_BUG_ON(!(obj->active & (1 << ring)));
2379
2380 list_del_init(&obj->ring_list[ring]);
2381 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2382
2383 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2384 i915_gem_object_retire__write(obj);
2385
2386 obj->active &= ~(1 << ring);
2387 if (obj->active)
2388 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002389
Chris Wilson6c246952015-07-27 10:26:26 +01002390 /* Bump our place on the bound list to keep it roughly in LRU order
2391 * so that we don't steal from recently used but inactive objects
2392 * (unless we are forced to ofc!)
2393 */
2394 list_move_tail(&obj->global_list,
2395 &to_i915(obj->base.dev)->mm.bound_list);
2396
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002397 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2398 if (!list_empty(&vma->mm_list))
2399 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002400 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002401
John Harrison97b2a6a2014-11-24 18:49:26 +00002402 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002403 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002404}
2405
Chris Wilson9d7730912012-11-27 16:22:52 +00002406static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002407i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002408{
Chris Wilson9d7730912012-11-27 16:22:52 +00002409 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002410 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002411 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002412
Chris Wilson107f27a52012-12-10 13:56:17 +02002413 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002414 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002415 ret = intel_ring_idle(ring);
2416 if (ret)
2417 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002418 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002419 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002420
2421 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002422 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002423 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002424
Ben Widawskyebc348b2014-04-29 14:52:28 -07002425 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2426 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002427 }
2428
2429 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002430}
2431
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002432int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2433{
2434 struct drm_i915_private *dev_priv = dev->dev_private;
2435 int ret;
2436
2437 if (seqno == 0)
2438 return -EINVAL;
2439
2440 /* HWS page needs to be set less than what we
2441 * will inject to ring
2442 */
2443 ret = i915_gem_init_seqno(dev, seqno - 1);
2444 if (ret)
2445 return ret;
2446
2447 /* Carefully set the last_seqno value so that wrap
2448 * detection still works
2449 */
2450 dev_priv->next_seqno = seqno;
2451 dev_priv->last_seqno = seqno - 1;
2452 if (dev_priv->last_seqno == 0)
2453 dev_priv->last_seqno--;
2454
2455 return 0;
2456}
2457
Chris Wilson9d7730912012-11-27 16:22:52 +00002458int
2459i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002460{
Chris Wilson9d7730912012-11-27 16:22:52 +00002461 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002462
Chris Wilson9d7730912012-11-27 16:22:52 +00002463 /* reserve 0 for non-seqno */
2464 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002465 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002466 if (ret)
2467 return ret;
2468
2469 dev_priv->next_seqno = 1;
2470 }
2471
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002472 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002473 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002474}
2475
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002476/*
2477 * NB: This function is not allowed to fail. Doing so would mean the the
2478 * request is not being tracked for completion but the work itself is
2479 * going to happen on the hardware. This would be a Bad Thing(tm).
2480 */
John Harrison75289872015-05-29 17:43:49 +01002481void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002482 struct drm_i915_gem_object *obj,
2483 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002484{
John Harrison75289872015-05-29 17:43:49 +01002485 struct intel_engine_cs *ring;
2486 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002487 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002488 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002489 int ret;
2490
Oscar Mateo48e29f52014-07-24 17:04:29 +01002491 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002492 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002493
John Harrison75289872015-05-29 17:43:49 +01002494 ring = request->ring;
2495 dev_priv = ring->dev->dev_private;
2496 ringbuf = request->ringbuf;
2497
John Harrison29b1b412015-06-18 13:10:09 +01002498 /*
2499 * To ensure that this call will not fail, space for its emissions
2500 * should already have been reserved in the ring buffer. Let the ring
2501 * know that it is time to use that space up.
2502 */
2503 intel_ring_reserved_space_use(ringbuf);
2504
Oscar Mateo48e29f52014-07-24 17:04:29 +01002505 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002506 /*
2507 * Emit any outstanding flushes - execbuf can fail to emit the flush
2508 * after having emitted the batchbuffer command. Hence we need to fix
2509 * things up similar to emitting the lazy request. The difference here
2510 * is that the flush _must_ happen before the next request, no matter
2511 * what.
2512 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002513 if (flush_caches) {
2514 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002515 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002516 else
John Harrison4866d722015-05-29 17:43:55 +01002517 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002518 /* Not allowed to fail! */
2519 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2520 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002521
Chris Wilsona71d8d92012-02-15 11:25:36 +00002522 /* Record the position of the start of the request so that
2523 * should we detect the updated seqno part-way through the
2524 * GPU processing the request, we never over-estimate the
2525 * position of the head.
2526 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002527 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002528
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002529 if (i915.enable_execlists)
John Harrisonc4e76632015-05-29 17:44:01 +01002530 ret = ring->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002531 else {
John Harrisonee044a82015-05-29 17:44:00 +01002532 ret = ring->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002533
2534 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002535 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002536 /* Not allowed to fail! */
2537 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002538
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002539 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002540
2541 /* Whilst this request exists, batch_obj will be on the
2542 * active_list, and so will hold the active reference. Only when this
2543 * request is retired will the the batch_obj be moved onto the
2544 * inactive_list and lose its active reference. Hence we do not need
2545 * to explicitly hold another reference here.
2546 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002547 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002548
Eric Anholt673a3942008-07-30 12:06:12 -07002549 request->emitted_jiffies = jiffies;
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002550 ring->last_submitted_seqno = request->seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08002551 list_add_tail(&request->list, &ring->request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002552
John Harrison74328ee2014-11-24 18:49:38 +00002553 trace_i915_gem_request_add(request);
Chris Wilsondb53a302011-02-03 11:57:46 +00002554
Daniel Vetter87255482014-11-19 20:36:48 +01002555 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002556
Daniel Vetter87255482014-11-19 20:36:48 +01002557 queue_delayed_work(dev_priv->wq,
2558 &dev_priv->mm.retire_work,
2559 round_jiffies_up_relative(HZ));
2560 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002561
John Harrison29b1b412015-06-18 13:10:09 +01002562 /* Sanity check that the reserved size was large enough. */
2563 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002564}
2565
Mika Kuoppala939fd762014-01-30 19:04:44 +02002566static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002567 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002568{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002569 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002570
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002571 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2572
2573 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002574 return true;
2575
Chris Wilson676fa572014-12-24 08:13:39 -08002576 if (ctx->hang_stats.ban_period_seconds &&
2577 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002578 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002579 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002580 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002581 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2582 if (i915_stop_ring_allow_warn(dev_priv))
2583 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002584 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002585 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002586 }
2587
2588 return false;
2589}
2590
Mika Kuoppala939fd762014-01-30 19:04:44 +02002591static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002592 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002593 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002594{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002595 struct i915_ctx_hang_stats *hs;
2596
2597 if (WARN_ON(!ctx))
2598 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002599
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002600 hs = &ctx->hang_stats;
2601
2602 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002603 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002604 hs->batch_active++;
2605 hs->guilty_ts = get_seconds();
2606 } else {
2607 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002608 }
2609}
2610
John Harrisonabfe2622014-11-24 18:49:24 +00002611void i915_gem_request_free(struct kref *req_ref)
2612{
2613 struct drm_i915_gem_request *req = container_of(req_ref,
2614 typeof(*req), ref);
2615 struct intel_context *ctx = req->ctx;
2616
John Harrisonfcfa423c2015-05-29 17:44:12 +01002617 if (req->file_priv)
2618 i915_gem_request_remove_from_client(req);
2619
Thomas Daniel0794aed2014-11-25 10:39:25 +00002620 if (ctx) {
2621 if (i915.enable_execlists) {
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03002622 if (ctx != req->ring->default_context)
2623 intel_lr_context_unpin(req);
Thomas Daniel0794aed2014-11-25 10:39:25 +00002624 }
John Harrisonabfe2622014-11-24 18:49:24 +00002625
Oscar Mateodcb4c122014-11-13 10:28:10 +00002626 i915_gem_context_unreference(ctx);
2627 }
John Harrisonabfe2622014-11-24 18:49:24 +00002628
Chris Wilsonefab6d82015-04-07 16:20:57 +01002629 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002630}
2631
John Harrison6689cb22015-03-19 12:30:08 +00002632int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002633 struct intel_context *ctx,
2634 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002635{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002636 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002637 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002638 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002639
John Harrison217e46b2015-05-29 17:43:29 +01002640 if (!req_out)
2641 return -EINVAL;
2642
John Harrisonbccca492015-05-29 17:44:11 +01002643 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002644
Daniel Vettereed29a52015-05-21 14:21:25 +02002645 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2646 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002647 return -ENOMEM;
2648
Daniel Vettereed29a52015-05-21 14:21:25 +02002649 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002650 if (ret)
2651 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002652
John Harrison40e895c2015-05-29 17:43:26 +01002653 kref_init(&req->ref);
2654 req->i915 = dev_priv;
Daniel Vettereed29a52015-05-21 14:21:25 +02002655 req->ring = ring;
John Harrison40e895c2015-05-29 17:43:26 +01002656 req->ctx = ctx;
2657 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002658
2659 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002660 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002661 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002662 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002663 if (ret) {
2664 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002665 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002666 }
John Harrison6689cb22015-03-19 12:30:08 +00002667
John Harrison29b1b412015-06-18 13:10:09 +01002668 /*
2669 * Reserve space in the ring buffer for all the commands required to
2670 * eventually emit this request. This is to guarantee that the
2671 * i915_add_request() call can't fail. Note that the reserve may need
2672 * to be redone if the request is not actually submitted straight
2673 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002674 */
John Harrisonccd98fe2015-05-29 17:44:09 +01002675 if (i915.enable_execlists)
2676 ret = intel_logical_ring_reserve_space(req);
2677 else
2678 ret = intel_ring_reserve_space(req);
2679 if (ret) {
2680 /*
2681 * At this point, the request is fully allocated even if not
2682 * fully prepared. Thus it can be cleaned up using the proper
2683 * free code.
2684 */
2685 i915_gem_request_cancel(req);
2686 return ret;
2687 }
John Harrison29b1b412015-06-18 13:10:09 +01002688
John Harrisonbccca492015-05-29 17:44:11 +01002689 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002690 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002691
2692err:
2693 kmem_cache_free(dev_priv->requests, req);
2694 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002695}
2696
John Harrison29b1b412015-06-18 13:10:09 +01002697void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2698{
2699 intel_ring_reserved_space_cancel(req->ringbuf);
2700
2701 i915_gem_request_unreference(req);
2702}
2703
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002704struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002705i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002706{
Chris Wilson4db080f2013-12-04 11:37:09 +00002707 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002708
Chris Wilson4db080f2013-12-04 11:37:09 +00002709 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002710 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002711 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002712
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002713 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002714 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002715
2716 return NULL;
2717}
2718
2719static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002720 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002721{
2722 struct drm_i915_gem_request *request;
2723 bool ring_hung;
2724
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002725 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002726
2727 if (request == NULL)
2728 return;
2729
2730 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2731
Mika Kuoppala939fd762014-01-30 19:04:44 +02002732 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002733
2734 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002735 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002736}
2737
2738static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002739 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002740{
Chris Wilson608c1a52015-09-03 13:01:40 +01002741 struct intel_ringbuffer *buffer;
2742
Chris Wilsondfaae392010-09-22 10:31:52 +01002743 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002744 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002745
Chris Wilson05394f32010-11-08 19:18:58 +00002746 obj = list_first_entry(&ring->active_list,
2747 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002748 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002749
Chris Wilsonb4716182015-04-27 13:41:17 +01002750 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002751 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002752
2753 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002754 * Clear the execlists queue up before freeing the requests, as those
2755 * are the ones that keep the context and ringbuffer backing objects
2756 * pinned in place.
2757 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002758
Tomas Elf7de16912015-10-19 16:32:32 +01002759 if (i915.enable_execlists) {
2760 spin_lock_irq(&ring->execlist_lock);
2761 while (!list_empty(&ring->execlist_queue)) {
2762 struct drm_i915_gem_request *submit_req;
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002763
Tomas Elf7de16912015-10-19 16:32:32 +01002764 submit_req = list_first_entry(&ring->execlist_queue,
2765 struct drm_i915_gem_request,
2766 execlist_link);
2767 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002768
Tomas Elf7de16912015-10-19 16:32:32 +01002769 if (submit_req->ctx != ring->default_context)
2770 intel_lr_context_unpin(submit_req);
2771
2772 i915_gem_request_unreference(submit_req);
2773 }
2774 spin_unlock_irq(&ring->execlist_lock);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002775 }
2776
2777 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002778 * We must free the requests after all the corresponding objects have
2779 * been moved off active lists. Which is the same order as the normal
2780 * retire_requests function does. This is important if object hold
2781 * implicit references on things like e.g. ppgtt address spaces through
2782 * the request.
2783 */
2784 while (!list_empty(&ring->request_list)) {
2785 struct drm_i915_gem_request *request;
2786
2787 request = list_first_entry(&ring->request_list,
2788 struct drm_i915_gem_request,
2789 list);
2790
Chris Wilsonb4716182015-04-27 13:41:17 +01002791 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002792 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002793
2794 /* Having flushed all requests from all queues, we know that all
2795 * ringbuffers must now be empty. However, since we do not reclaim
2796 * all space when retiring the request (to prevent HEADs colliding
2797 * with rapid ringbuffer wraparound) the amount of available space
2798 * upon reset is less than when we start. Do one more pass over
2799 * all the ringbuffers to reset last_retired_head.
2800 */
2801 list_for_each_entry(buffer, &ring->buffers, link) {
2802 buffer->last_retired_head = buffer->tail;
2803 intel_ring_update_space(buffer);
2804 }
Eric Anholt673a3942008-07-30 12:06:12 -07002805}
2806
Chris Wilson069efc12010-09-30 16:53:18 +01002807void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002808{
Chris Wilsondfaae392010-09-22 10:31:52 +01002809 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002810 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002811 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002812
Chris Wilson4db080f2013-12-04 11:37:09 +00002813 /*
2814 * Before we free the objects from the requests, we need to inspect
2815 * them for finding the guilty party. As the requests only borrow
2816 * their reference to the objects, the inspection must be done first.
2817 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002818 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002819 i915_gem_reset_ring_status(dev_priv, ring);
2820
2821 for_each_ring(ring, dev_priv, i)
2822 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002823
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002824 i915_gem_context_reset(dev);
2825
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002826 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002827
2828 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002829}
2830
2831/**
2832 * This function clears the request list as sequence numbers are passed.
2833 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002834void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002835i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002836{
Chris Wilsondb53a302011-02-03 11:57:46 +00002837 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002838
Chris Wilson832a3aa2015-03-18 18:19:22 +00002839 /* Retire requests first as we use it above for the early return.
2840 * If we retire requests last, we may use a later seqno and so clear
2841 * the requests lists without clearing the active list, leading to
2842 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002843 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002844 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002845 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002846
Zou Nan hai852835f2010-05-21 09:08:56 +08002847 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002848 struct drm_i915_gem_request,
2849 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002850
John Harrison1b5a4332014-11-24 18:49:42 +00002851 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002852 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002853
Chris Wilsonb4716182015-04-27 13:41:17 +01002854 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002855 }
2856
Chris Wilson832a3aa2015-03-18 18:19:22 +00002857 /* Move any buffers on the active list that are no longer referenced
2858 * by the ringbuffer to the flushing/inactive lists as appropriate,
2859 * before we free the context associated with the requests.
2860 */
2861 while (!list_empty(&ring->active_list)) {
2862 struct drm_i915_gem_object *obj;
2863
2864 obj = list_first_entry(&ring->active_list,
2865 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002866 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002867
Chris Wilsonb4716182015-04-27 13:41:17 +01002868 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002869 break;
2870
Chris Wilsonb4716182015-04-27 13:41:17 +01002871 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002872 }
2873
John Harrison581c26e82014-11-24 18:49:39 +00002874 if (unlikely(ring->trace_irq_req &&
2875 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002876 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002877 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002878 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002879
Chris Wilsondb53a302011-02-03 11:57:46 +00002880 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002881}
2882
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002883bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002884i915_gem_retire_requests(struct drm_device *dev)
2885{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002886 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002887 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002888 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002889 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002890
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002891 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002892 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002893 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002894 if (i915.enable_execlists) {
2895 unsigned long flags;
2896
2897 spin_lock_irqsave(&ring->execlist_lock, flags);
2898 idle &= list_empty(&ring->execlist_queue);
2899 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2900
2901 intel_execlists_retire_requests(ring);
2902 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002903 }
2904
2905 if (idle)
2906 mod_delayed_work(dev_priv->wq,
2907 &dev_priv->mm.idle_work,
2908 msecs_to_jiffies(100));
2909
2910 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002911}
2912
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002913static void
Eric Anholt673a3942008-07-30 12:06:12 -07002914i915_gem_retire_work_handler(struct work_struct *work)
2915{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002916 struct drm_i915_private *dev_priv =
2917 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2918 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002919 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002920
Chris Wilson891b48c2010-09-29 12:26:37 +01002921 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002922 idle = false;
2923 if (mutex_trylock(&dev->struct_mutex)) {
2924 idle = i915_gem_retire_requests(dev);
2925 mutex_unlock(&dev->struct_mutex);
2926 }
2927 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002928 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2929 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002930}
Chris Wilson891b48c2010-09-29 12:26:37 +01002931
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002932static void
2933i915_gem_idle_work_handler(struct work_struct *work)
2934{
2935 struct drm_i915_private *dev_priv =
2936 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002937 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002938 struct intel_engine_cs *ring;
2939 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002940
Chris Wilson423795c2015-04-07 16:21:08 +01002941 for_each_ring(ring, dev_priv, i)
2942 if (!list_empty(&ring->request_list))
2943 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002944
Chris Wilson35c94182015-04-07 16:20:37 +01002945 intel_mark_idle(dev);
2946
2947 if (mutex_trylock(&dev->struct_mutex)) {
2948 struct intel_engine_cs *ring;
2949 int i;
2950
2951 for_each_ring(ring, dev_priv, i)
2952 i915_gem_batch_pool_fini(&ring->batch_pool);
2953
2954 mutex_unlock(&dev->struct_mutex);
2955 }
Eric Anholt673a3942008-07-30 12:06:12 -07002956}
2957
Ben Widawsky5816d642012-04-11 11:18:19 -07002958/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002959 * Ensures that an object will eventually get non-busy by flushing any required
2960 * write domains, emitting any outstanding lazy request and retiring and
2961 * completed requests.
2962 */
2963static int
2964i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2965{
John Harrisona5ac0f92015-05-29 17:44:15 +01002966 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002967
Chris Wilsonb4716182015-04-27 13:41:17 +01002968 if (!obj->active)
2969 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002970
Chris Wilsonb4716182015-04-27 13:41:17 +01002971 for (i = 0; i < I915_NUM_RINGS; i++) {
2972 struct drm_i915_gem_request *req;
2973
2974 req = obj->last_read_req[i];
2975 if (req == NULL)
2976 continue;
2977
2978 if (list_empty(&req->list))
2979 goto retire;
2980
Chris Wilsonb4716182015-04-27 13:41:17 +01002981 if (i915_gem_request_completed(req, true)) {
2982 __i915_gem_request_retire__upto(req);
2983retire:
2984 i915_gem_object_retire__read(obj, i);
2985 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002986 }
2987
2988 return 0;
2989}
2990
2991/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002992 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2993 * @DRM_IOCTL_ARGS: standard ioctl arguments
2994 *
2995 * Returns 0 if successful, else an error is returned with the remaining time in
2996 * the timeout parameter.
2997 * -ETIME: object is still busy after timeout
2998 * -ERESTARTSYS: signal interrupted the wait
2999 * -ENONENT: object doesn't exist
3000 * Also possible, but rare:
3001 * -EAGAIN: GPU wedged
3002 * -ENOMEM: damn
3003 * -ENODEV: Internal IRQ fail
3004 * -E?: The add request failed
3005 *
3006 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3007 * non-zero timeout parameter the wait ioctl will wait for the given number of
3008 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3009 * without holding struct_mutex the object may become re-busied before this
3010 * function completes. A similar but shorter * race condition exists in the busy
3011 * ioctl
3012 */
3013int
3014i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3015{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003016 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003017 struct drm_i915_gem_wait *args = data;
3018 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01003019 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003020 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003021 int i, n = 0;
3022 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003023
Daniel Vetter11b5d512014-09-29 15:31:26 +02003024 if (args->flags != 0)
3025 return -EINVAL;
3026
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003027 ret = i915_mutex_lock_interruptible(dev);
3028 if (ret)
3029 return ret;
3030
3031 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3032 if (&obj->base == NULL) {
3033 mutex_unlock(&dev->struct_mutex);
3034 return -ENOENT;
3035 }
3036
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003037 /* Need to make sure the object gets inactive eventually. */
3038 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003039 if (ret)
3040 goto out;
3041
Chris Wilsonb4716182015-04-27 13:41:17 +01003042 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003043 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003044
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003045 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003046 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003047 */
Chris Wilson762e4582015-03-04 18:09:26 +00003048 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003049 ret = -ETIME;
3050 goto out;
3051 }
3052
3053 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003054 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003055
3056 for (i = 0; i < I915_NUM_RINGS; i++) {
3057 if (obj->last_read_req[i] == NULL)
3058 continue;
3059
3060 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3061 }
3062
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003063 mutex_unlock(&dev->struct_mutex);
3064
Chris Wilsonb4716182015-04-27 13:41:17 +01003065 for (i = 0; i < n; i++) {
3066 if (ret == 0)
3067 ret = __i915_wait_request(req[i], reset_counter, true,
3068 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
3069 file->driver_priv);
3070 i915_gem_request_unreference__unlocked(req[i]);
3071 }
John Harrisonff865882014-11-24 18:49:28 +00003072 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003073
3074out:
3075 drm_gem_object_unreference(&obj->base);
3076 mutex_unlock(&dev->struct_mutex);
3077 return ret;
3078}
3079
Chris Wilsonb4716182015-04-27 13:41:17 +01003080static int
3081__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3082 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003083 struct drm_i915_gem_request *from_req,
3084 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003085{
3086 struct intel_engine_cs *from;
3087 int ret;
3088
John Harrison91af1272015-06-18 13:14:56 +01003089 from = i915_gem_request_get_ring(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003090 if (to == from)
3091 return 0;
3092
John Harrison91af1272015-06-18 13:14:56 +01003093 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003094 return 0;
3095
Chris Wilsonb4716182015-04-27 13:41:17 +01003096 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003097 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003098 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003099 atomic_read(&i915->gpu_error.reset_counter),
3100 i915->mm.interruptible,
3101 NULL,
3102 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003103 if (ret)
3104 return ret;
3105
John Harrison91af1272015-06-18 13:14:56 +01003106 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003107 } else {
3108 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003109 u32 seqno = i915_gem_request_get_seqno(from_req);
3110
3111 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003112
3113 if (seqno <= from->semaphore.sync_seqno[idx])
3114 return 0;
3115
John Harrison91af1272015-06-18 13:14:56 +01003116 if (*to_req == NULL) {
3117 ret = i915_gem_request_alloc(to, to->default_context, to_req);
3118 if (ret)
3119 return ret;
3120 }
3121
John Harrison599d9242015-05-29 17:44:04 +01003122 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3123 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003124 if (ret)
3125 return ret;
3126
3127 /* We use last_read_req because sync_to()
3128 * might have just caused seqno wrap under
3129 * the radar.
3130 */
3131 from->semaphore.sync_seqno[idx] =
3132 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3133 }
3134
3135 return 0;
3136}
3137
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003138/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003139 * i915_gem_object_sync - sync an object to a ring.
3140 *
3141 * @obj: object which may be in use on another ring.
3142 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003143 * @to_req: request we wish to use the object for. See below.
3144 * This will be allocated and returned if a request is
3145 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003146 *
3147 * This code is meant to abstract object synchronization with the GPU.
3148 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003149 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003150 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003151 * into a buffer at any time, but multiple readers. To ensure each has
3152 * a coherent view of memory, we must:
3153 *
3154 * - If there is an outstanding write request to the object, the new
3155 * request must wait for it to complete (either CPU or in hw, requests
3156 * on the same ring will be naturally ordered).
3157 *
3158 * - If we are a write request (pending_write_domain is set), the new
3159 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003160 *
John Harrison91af1272015-06-18 13:14:56 +01003161 * For CPU synchronisation (NULL to) no request is required. For syncing with
3162 * rings to_req must be non-NULL. However, a request does not have to be
3163 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3164 * request will be allocated automatically and returned through *to_req. Note
3165 * that it is not guaranteed that commands will be emitted (because the system
3166 * might already be idle). Hence there is no need to create a request that
3167 * might never have any work submitted. Note further that if a request is
3168 * returned in *to_req, it is the responsibility of the caller to submit
3169 * that request (after potentially adding more work to it).
3170 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003171 * Returns 0 if successful, else propagates up the lower layer error.
3172 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003173int
3174i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003175 struct intel_engine_cs *to,
3176 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003177{
Chris Wilsonb4716182015-04-27 13:41:17 +01003178 const bool readonly = obj->base.pending_write_domain == 0;
3179 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3180 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003181
Chris Wilsonb4716182015-04-27 13:41:17 +01003182 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003183 return 0;
3184
Chris Wilsonb4716182015-04-27 13:41:17 +01003185 if (to == NULL)
3186 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003187
Chris Wilsonb4716182015-04-27 13:41:17 +01003188 n = 0;
3189 if (readonly) {
3190 if (obj->last_write_req)
3191 req[n++] = obj->last_write_req;
3192 } else {
3193 for (i = 0; i < I915_NUM_RINGS; i++)
3194 if (obj->last_read_req[i])
3195 req[n++] = obj->last_read_req[i];
3196 }
3197 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003198 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003199 if (ret)
3200 return ret;
3201 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003202
Chris Wilsonb4716182015-04-27 13:41:17 +01003203 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003204}
3205
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003206static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3207{
3208 u32 old_write_domain, old_read_domains;
3209
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003210 /* Force a pagefault for domain tracking on next user access */
3211 i915_gem_release_mmap(obj);
3212
Keith Packardb97c3d92011-06-24 21:02:59 -07003213 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3214 return;
3215
Chris Wilson97c809fd2012-10-09 19:24:38 +01003216 /* Wait for any direct GTT access to complete */
3217 mb();
3218
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003219 old_read_domains = obj->base.read_domains;
3220 old_write_domain = obj->base.write_domain;
3221
3222 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3223 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3224
3225 trace_i915_gem_object_change_domain(obj,
3226 old_read_domains,
3227 old_write_domain);
3228}
3229
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003230static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003231{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003232 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003233 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003234 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003235
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003236 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003237 return 0;
3238
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003239 if (!drm_mm_node_allocated(&vma->node)) {
3240 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003241 return 0;
3242 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003243
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003244 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003245 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003246
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003247 BUG_ON(obj->pages == NULL);
3248
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003249 if (wait) {
3250 ret = i915_gem_object_wait_rendering(obj, false);
3251 if (ret)
3252 return ret;
3253 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003254
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003255 if (i915_is_ggtt(vma->vm) &&
3256 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003257 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003258
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003259 /* release the fence reg _after_ flushing */
3260 ret = i915_gem_object_put_fence(obj);
3261 if (ret)
3262 return ret;
3263 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003264
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003265 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003266
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003267 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003268 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003269
Chris Wilson64bf9302014-02-25 14:23:28 +00003270 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003271 if (i915_is_ggtt(vma->vm)) {
3272 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3273 obj->map_and_fenceable = false;
3274 } else if (vma->ggtt_view.pages) {
3275 sg_free_table(vma->ggtt_view.pages);
3276 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003277 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003278 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003279 }
Eric Anholt673a3942008-07-30 12:06:12 -07003280
Ben Widawsky2f633152013-07-17 12:19:03 -07003281 drm_mm_remove_node(&vma->node);
3282 i915_gem_vma_destroy(vma);
3283
3284 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003285 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003286 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003287 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003288
Chris Wilson70903c32013-12-04 09:59:09 +00003289 /* And finally now the object is completely decoupled from this vma,
3290 * we can drop its hold on the backing storage and allow it to be
3291 * reaped by the shrinker.
3292 */
3293 i915_gem_object_unpin_pages(obj);
3294
Chris Wilson88241782011-01-07 17:09:48 +00003295 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003296}
3297
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003298int i915_vma_unbind(struct i915_vma *vma)
3299{
3300 return __i915_vma_unbind(vma, true);
3301}
3302
3303int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3304{
3305 return __i915_vma_unbind(vma, false);
3306}
3307
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003308int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003309{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003310 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003311 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003312 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003313
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003314 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003315 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003316 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003317 struct drm_i915_gem_request *req;
3318
3319 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003320 if (ret)
3321 return ret;
John Harrison73cfa862015-05-29 17:43:35 +01003322
John Harrisonba01cc92015-05-29 17:43:41 +01003323 ret = i915_switch_context(req);
John Harrison73cfa862015-05-29 17:43:35 +01003324 if (ret) {
3325 i915_gem_request_cancel(req);
3326 return ret;
3327 }
3328
John Harrison75289872015-05-29 17:43:49 +01003329 i915_add_request_no_flush(req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003330 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003331
Chris Wilson3e960502012-11-27 16:22:54 +00003332 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003333 if (ret)
3334 return ret;
3335 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003336
Chris Wilsonb4716182015-04-27 13:41:17 +01003337 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003338 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003339}
3340
Chris Wilson4144f9b2014-09-11 08:43:48 +01003341static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003342 unsigned long cache_level)
3343{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003344 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003345 struct drm_mm_node *other;
3346
Chris Wilson4144f9b2014-09-11 08:43:48 +01003347 /*
3348 * On some machines we have to be careful when putting differing types
3349 * of snoopable memory together to avoid the prefetcher crossing memory
3350 * domains and dying. During vm initialisation, we decide whether or not
3351 * these constraints apply and set the drm_mm.color_adjust
3352 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003353 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003354 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003355 return true;
3356
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003357 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003358 return true;
3359
3360 if (list_empty(&gtt_space->node_list))
3361 return true;
3362
3363 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3364 if (other->allocated && !other->hole_follows && other->color != cache_level)
3365 return false;
3366
3367 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3368 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3369 return false;
3370
3371 return true;
3372}
3373
Jesse Barnesde151cf2008-11-12 10:03:55 -08003374/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003375 * Finds free space in the GTT aperture and binds the object or a view of it
3376 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003377 */
Daniel Vetter262de142014-02-14 14:01:20 +01003378static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003379i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3380 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003381 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003382 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003383 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003384{
Chris Wilson05394f32010-11-08 19:18:58 +00003385 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003386 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierry65bd3422015-07-29 17:23:58 +01003387 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003388 u32 search_flag, alloc_flag;
3389 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003390 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003391 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003392 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003393
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003394 if (i915_is_ggtt(vm)) {
3395 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003396
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003397 if (WARN_ON(!ggtt_view))
3398 return ERR_PTR(-EINVAL);
3399
3400 view_size = i915_ggtt_view_size(obj, ggtt_view);
3401
3402 fence_size = i915_gem_get_gtt_size(dev,
3403 view_size,
3404 obj->tiling_mode);
3405 fence_alignment = i915_gem_get_gtt_alignment(dev,
3406 view_size,
3407 obj->tiling_mode,
3408 true);
3409 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3410 view_size,
3411 obj->tiling_mode,
3412 false);
3413 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3414 } else {
3415 fence_size = i915_gem_get_gtt_size(dev,
3416 obj->base.size,
3417 obj->tiling_mode);
3418 fence_alignment = i915_gem_get_gtt_alignment(dev,
3419 obj->base.size,
3420 obj->tiling_mode,
3421 true);
3422 unfenced_alignment =
3423 i915_gem_get_gtt_alignment(dev,
3424 obj->base.size,
3425 obj->tiling_mode,
3426 false);
3427 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3428 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003429
Michel Thierry101b5062015-10-01 13:33:57 +01003430 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3431 end = vm->total;
3432 if (flags & PIN_MAPPABLE)
3433 end = min_t(u64, end, dev_priv->gtt.mappable_end);
3434 if (flags & PIN_ZONE_4G)
3435 end = min_t(u64, end, (1ULL << 32));
3436
Eric Anholt673a3942008-07-30 12:06:12 -07003437 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003438 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003439 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003440 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003441 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3442 ggtt_view ? ggtt_view->type : 0,
3443 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003444 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003445 }
3446
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003447 /* If binding the object/GGTT view requires more space than the entire
3448 * aperture has, reject it early before evicting everything in a vain
3449 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003450 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003451 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003452 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003453 ggtt_view ? ggtt_view->type : 0,
3454 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003455 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003456 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003457 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003458 }
3459
Chris Wilson37e680a2012-06-07 15:38:42 +01003460 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003461 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003462 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003463
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003464 i915_gem_object_pin_pages(obj);
3465
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003466 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3467 i915_gem_obj_lookup_or_create_vma(obj, vm);
3468
Daniel Vetter262de142014-02-14 14:01:20 +01003469 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003470 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003471
Michel Thierry101b5062015-10-01 13:33:57 +01003472 if (flags & PIN_HIGH) {
3473 search_flag = DRM_MM_SEARCH_BELOW;
3474 alloc_flag = DRM_MM_CREATE_TOP;
3475 } else {
3476 search_flag = DRM_MM_SEARCH_DEFAULT;
3477 alloc_flag = DRM_MM_CREATE_DEFAULT;
3478 }
3479
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003480search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003481 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003482 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003483 obj->cache_level,
3484 start, end,
Michel Thierry101b5062015-10-01 13:33:57 +01003485 search_flag,
3486 alloc_flag);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003487 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003488 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003489 obj->cache_level,
3490 start, end,
3491 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003492 if (ret == 0)
3493 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003494
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003495 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003496 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003497 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003498 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003499 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003500 }
3501
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003502 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003503 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003504 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003505 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003506
Ben Widawsky35c20a62013-05-31 11:28:48 -07003507 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003508 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003509
Daniel Vetter262de142014-02-14 14:01:20 +01003510 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003511
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003512err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003513 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003514err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003515 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003516 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003517err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003518 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003519 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003520}
3521
Chris Wilson000433b2013-08-08 14:41:09 +01003522bool
Chris Wilson2c225692013-08-09 12:26:45 +01003523i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3524 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003525{
Eric Anholt673a3942008-07-30 12:06:12 -07003526 /* If we don't have a page list set up, then we're not pinned
3527 * to GPU, and we can ignore the cache flush because it'll happen
3528 * again at bind time.
3529 */
Chris Wilson05394f32010-11-08 19:18:58 +00003530 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003531 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003532
Imre Deak769ce462013-02-13 21:56:05 +02003533 /*
3534 * Stolen memory is always coherent with the GPU as it is explicitly
3535 * marked as wc by the system, or the system is cache-coherent.
3536 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003537 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003538 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003539
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003540 /* If the GPU is snooping the contents of the CPU cache,
3541 * we do not need to manually clear the CPU cache lines. However,
3542 * the caches are only snooped when the render cache is
3543 * flushed/invalidated. As we always have to emit invalidations
3544 * and flushes when moving into and out of the RENDER domain, correct
3545 * snooping behaviour occurs naturally as the result of our domain
3546 * tracking.
3547 */
Chris Wilson0f719792015-01-13 13:32:52 +00003548 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3549 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003550 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003551 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003552
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003553 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003554 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003555 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003556
3557 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003558}
3559
3560/** Flushes the GTT write domain for the object if it's dirty. */
3561static void
Chris Wilson05394f32010-11-08 19:18:58 +00003562i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003563{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003564 uint32_t old_write_domain;
3565
Chris Wilson05394f32010-11-08 19:18:58 +00003566 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003567 return;
3568
Chris Wilson63256ec2011-01-04 18:42:07 +00003569 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003570 * to it immediately go to main memory as far as we know, so there's
3571 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003572 *
3573 * However, we do have to enforce the order so that all writes through
3574 * the GTT land before any writes to the device, such as updates to
3575 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003576 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003577 wmb();
3578
Chris Wilson05394f32010-11-08 19:18:58 +00003579 old_write_domain = obj->base.write_domain;
3580 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003581
Rodrigo Vivide152b62015-07-07 16:28:51 -07003582 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003583
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003584 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003585 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003586 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003587}
3588
3589/** Flushes the CPU write domain for the object if it's dirty. */
3590static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003591i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003592{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003593 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003594
Chris Wilson05394f32010-11-08 19:18:58 +00003595 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003596 return;
3597
Daniel Vettere62b59e2015-01-21 14:53:48 +01003598 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003599 i915_gem_chipset_flush(obj->base.dev);
3600
Chris Wilson05394f32010-11-08 19:18:58 +00003601 old_write_domain = obj->base.write_domain;
3602 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003603
Rodrigo Vivide152b62015-07-07 16:28:51 -07003604 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003605
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003606 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003607 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003608 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003609}
3610
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003611/**
3612 * Moves a single object to the GTT read, and possibly write domain.
3613 *
3614 * This function returns when the move is complete, including waiting on
3615 * flushes to occur.
3616 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003617int
Chris Wilson20217462010-11-23 15:26:33 +00003618i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003619{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003620 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303621 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003622 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003623
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003624 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3625 return 0;
3626
Chris Wilson0201f1e2012-07-20 12:41:01 +01003627 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003628 if (ret)
3629 return ret;
3630
Chris Wilson43566de2015-01-02 16:29:29 +05303631 /* Flush and acquire obj->pages so that we are coherent through
3632 * direct access in memory with previous cached writes through
3633 * shmemfs and that our cache domain tracking remains valid.
3634 * For example, if the obj->filp was moved to swap without us
3635 * being notified and releasing the pages, we would mistakenly
3636 * continue to assume that the obj remained out of the CPU cached
3637 * domain.
3638 */
3639 ret = i915_gem_object_get_pages(obj);
3640 if (ret)
3641 return ret;
3642
Daniel Vettere62b59e2015-01-21 14:53:48 +01003643 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003644
Chris Wilsond0a57782012-10-09 19:24:37 +01003645 /* Serialise direct access to this object with the barriers for
3646 * coherent writes from the GPU, by effectively invalidating the
3647 * GTT domain upon first access.
3648 */
3649 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3650 mb();
3651
Chris Wilson05394f32010-11-08 19:18:58 +00003652 old_write_domain = obj->base.write_domain;
3653 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003654
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003655 /* It should now be out of any other write domains, and we can update
3656 * the domain values for our changes.
3657 */
Chris Wilson05394f32010-11-08 19:18:58 +00003658 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3659 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003660 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003661 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3662 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3663 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003664 }
3665
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003666 trace_i915_gem_object_change_domain(obj,
3667 old_read_domains,
3668 old_write_domain);
3669
Chris Wilson8325a092012-04-24 15:52:35 +01003670 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303671 vma = i915_gem_obj_to_ggtt(obj);
3672 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003673 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303674 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003675
Eric Anholte47c68e2008-11-14 13:35:19 -08003676 return 0;
3677}
3678
Chris Wilsonef55f922015-10-09 14:11:27 +01003679/**
3680 * Changes the cache-level of an object across all VMA.
3681 *
3682 * After this function returns, the object will be in the new cache-level
3683 * across all GTT and the contents of the backing storage will be coherent,
3684 * with respect to the new cache-level. In order to keep the backing storage
3685 * coherent for all users, we only allow a single cache level to be set
3686 * globally on the object and prevent it from being changed whilst the
3687 * hardware is reading from the object. That is if the object is currently
3688 * on the scanout it will be set to uncached (or equivalent display
3689 * cache coherency) and all non-MOCS GPU access will also be uncached so
3690 * that all direct access to the scanout remains coherent.
3691 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003692int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3693 enum i915_cache_level cache_level)
3694{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003695 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003696 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01003697 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003698 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003699
3700 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003701 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003702
Chris Wilsonef55f922015-10-09 14:11:27 +01003703 /* Inspect the list of currently bound VMA and unbind any that would
3704 * be invalid given the new cache-level. This is principally to
3705 * catch the issue of the CS prefetch crossing page boundaries and
3706 * reading an invalid PTE on older architectures.
3707 */
Chris Wilsondf6f7832014-03-21 07:40:56 +00003708 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003709 if (!drm_mm_node_allocated(&vma->node))
3710 continue;
3711
3712 if (vma->pin_count) {
3713 DRM_DEBUG("can not change the cache level of pinned objects\n");
3714 return -EBUSY;
3715 }
3716
Chris Wilson4144f9b2014-09-11 08:43:48 +01003717 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003718 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003719 if (ret)
3720 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003721 } else
3722 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003723 }
3724
Chris Wilsonef55f922015-10-09 14:11:27 +01003725 /* We can reuse the existing drm_mm nodes but need to change the
3726 * cache-level on the PTE. We could simply unbind them all and
3727 * rebind with the correct cache-level on next use. However since
3728 * we already have a valid slot, dma mapping, pages etc, we may as
3729 * rewrite the PTE in the belief that doing so tramples upon less
3730 * state and so involves less work.
3731 */
3732 if (bound) {
3733 /* Before we change the PTE, the GPU must not be accessing it.
3734 * If we wait upon the object, we know that all the bound
3735 * VMA are no longer active.
3736 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003737 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003738 if (ret)
3739 return ret;
3740
Chris Wilsonef55f922015-10-09 14:11:27 +01003741 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
3742 /* Access to snoopable pages through the GTT is
3743 * incoherent and on some machines causes a hard
3744 * lockup. Relinquish the CPU mmaping to force
3745 * userspace to refault in the pages and we can
3746 * then double check if the GTT mapping is still
3747 * valid for that pointer access.
3748 */
3749 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003750
Chris Wilsonef55f922015-10-09 14:11:27 +01003751 /* As we no longer need a fence for GTT access,
3752 * we can relinquish it now (and so prevent having
3753 * to steal a fence from someone else on the next
3754 * fence request). Note GPU activity would have
3755 * dropped the fence as all snoopable access is
3756 * supposed to be linear.
3757 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003758 ret = i915_gem_object_put_fence(obj);
3759 if (ret)
3760 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003761 } else {
3762 /* We either have incoherent backing store and
3763 * so no GTT access or the architecture is fully
3764 * coherent. In such cases, existing GTT mmaps
3765 * ignore the cache bit in the PTE and we can
3766 * rewrite it without confusing the GPU or having
3767 * to force userspace to fault back in its mmaps.
3768 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003769 }
3770
Chris Wilsonef55f922015-10-09 14:11:27 +01003771 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3772 if (!drm_mm_node_allocated(&vma->node))
3773 continue;
3774
3775 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3776 if (ret)
3777 return ret;
3778 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003779 }
3780
Chris Wilson2c225692013-08-09 12:26:45 +01003781 list_for_each_entry(vma, &obj->vma_list, vma_link)
3782 vma->node.color = cache_level;
3783 obj->cache_level = cache_level;
3784
Ville Syrjäläed75a552015-08-11 19:47:10 +03003785out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003786 /* Flush the dirty CPU caches to the backing storage so that the
3787 * object is now coherent at its new cache level (with respect
3788 * to the access domain).
3789 */
Chris Wilson0f719792015-01-13 13:32:52 +00003790 if (obj->cache_dirty &&
3791 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3792 cpu_write_needs_clflush(obj)) {
3793 if (i915_gem_clflush_object(obj, true))
3794 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003795 }
3796
Chris Wilsone4ffd172011-04-04 09:44:39 +01003797 return 0;
3798}
3799
Ben Widawsky199adf42012-09-21 17:01:20 -07003800int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3801 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003802{
Ben Widawsky199adf42012-09-21 17:01:20 -07003803 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003804 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003805
3806 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01003807 if (&obj->base == NULL)
3808 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003809
Chris Wilson651d7942013-08-08 14:41:10 +01003810 switch (obj->cache_level) {
3811 case I915_CACHE_LLC:
3812 case I915_CACHE_L3_LLC:
3813 args->caching = I915_CACHING_CACHED;
3814 break;
3815
Chris Wilson4257d3b2013-08-08 14:41:11 +01003816 case I915_CACHE_WT:
3817 args->caching = I915_CACHING_DISPLAY;
3818 break;
3819
Chris Wilson651d7942013-08-08 14:41:10 +01003820 default:
3821 args->caching = I915_CACHING_NONE;
3822 break;
3823 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003824
Chris Wilson432be692015-05-07 12:14:55 +01003825 drm_gem_object_unreference_unlocked(&obj->base);
3826 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003827}
3828
Ben Widawsky199adf42012-09-21 17:01:20 -07003829int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3830 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003831{
Ben Widawsky199adf42012-09-21 17:01:20 -07003832 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003833 struct drm_i915_gem_object *obj;
3834 enum i915_cache_level level;
3835 int ret;
3836
Ben Widawsky199adf42012-09-21 17:01:20 -07003837 switch (args->caching) {
3838 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003839 level = I915_CACHE_NONE;
3840 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003841 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003842 /*
3843 * Due to a HW issue on BXT A stepping, GPU stores via a
3844 * snooped mapping may leave stale data in a corresponding CPU
3845 * cacheline, whereas normally such cachelines would get
3846 * invalidated.
3847 */
Jani Nikulae87a0052015-10-20 15:22:02 +03003848 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Imre Deake5756c12015-08-14 18:43:30 +03003849 return -ENODEV;
3850
Chris Wilsone6994ae2012-07-10 10:27:08 +01003851 level = I915_CACHE_LLC;
3852 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003853 case I915_CACHING_DISPLAY:
3854 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3855 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003856 default:
3857 return -EINVAL;
3858 }
3859
Ben Widawsky3bc29132012-09-26 16:15:20 -07003860 ret = i915_mutex_lock_interruptible(dev);
3861 if (ret)
3862 return ret;
3863
Chris Wilsone6994ae2012-07-10 10:27:08 +01003864 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3865 if (&obj->base == NULL) {
3866 ret = -ENOENT;
3867 goto unlock;
3868 }
3869
3870 ret = i915_gem_object_set_cache_level(obj, level);
3871
3872 drm_gem_object_unreference(&obj->base);
3873unlock:
3874 mutex_unlock(&dev->struct_mutex);
3875 return ret;
3876}
3877
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003878/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003879 * Prepare buffer for display plane (scanout, cursors, etc).
3880 * Can be called from an uninterruptible phase (modesetting) and allows
3881 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003882 */
3883int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003884i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3885 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003886 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003887{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003888 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003889 int ret;
3890
Chris Wilsoncc98b412013-08-09 12:25:09 +01003891 /* Mark the pin_display early so that we account for the
3892 * display coherency whilst setting up the cache domains.
3893 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003894 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003895
Eric Anholta7ef0642011-03-29 16:59:54 -07003896 /* The display engine is not coherent with the LLC cache on gen6. As
3897 * a result, we make sure that the pinning that is about to occur is
3898 * done with uncached PTEs. This is lowest common denominator for all
3899 * chipsets.
3900 *
3901 * However for gen6+, we could do better by using the GFDT bit instead
3902 * of uncaching, which would allow us to flush all the LLC-cached data
3903 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3904 */
Chris Wilson651d7942013-08-08 14:41:10 +01003905 ret = i915_gem_object_set_cache_level(obj,
3906 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003907 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003908 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003909
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003910 /* As the user may map the buffer once pinned in the display plane
3911 * (e.g. libkms for the bootup splash), we have to ensure that we
3912 * always use map_and_fenceable for all scanout buffers.
3913 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003914 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
3915 view->type == I915_GGTT_VIEW_NORMAL ?
3916 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003917 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003918 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003919
Daniel Vettere62b59e2015-01-21 14:53:48 +01003920 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003921
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003922 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003923 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003924
3925 /* It should now be out of any other write domains, and we can update
3926 * the domain values for our changes.
3927 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003928 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003929 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003930
3931 trace_i915_gem_object_change_domain(obj,
3932 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003933 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003934
3935 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003936
3937err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003938 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003939 return ret;
3940}
3941
3942void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003943i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3944 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003945{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003946 if (WARN_ON(obj->pin_display == 0))
3947 return;
3948
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003949 i915_gem_object_ggtt_unpin_view(obj, view);
3950
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003951 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003952}
3953
Eric Anholte47c68e2008-11-14 13:35:19 -08003954/**
3955 * Moves a single object to the CPU read, and possibly write domain.
3956 *
3957 * This function returns when the move is complete, including waiting on
3958 * flushes to occur.
3959 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003960int
Chris Wilson919926a2010-11-12 13:42:53 +00003961i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003962{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003963 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003964 int ret;
3965
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003966 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3967 return 0;
3968
Chris Wilson0201f1e2012-07-20 12:41:01 +01003969 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003970 if (ret)
3971 return ret;
3972
Eric Anholte47c68e2008-11-14 13:35:19 -08003973 i915_gem_object_flush_gtt_write_domain(obj);
3974
Chris Wilson05394f32010-11-08 19:18:58 +00003975 old_write_domain = obj->base.write_domain;
3976 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003977
Eric Anholte47c68e2008-11-14 13:35:19 -08003978 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003979 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003980 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003981
Chris Wilson05394f32010-11-08 19:18:58 +00003982 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003983 }
3984
3985 /* It should now be out of any other write domains, and we can update
3986 * the domain values for our changes.
3987 */
Chris Wilson05394f32010-11-08 19:18:58 +00003988 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003989
3990 /* If we're writing through the CPU, then the GPU read domains will
3991 * need to be invalidated at next use.
3992 */
3993 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003994 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3995 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003996 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003997
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003998 trace_i915_gem_object_change_domain(obj,
3999 old_read_domains,
4000 old_write_domain);
4001
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004002 return 0;
4003}
4004
Eric Anholt673a3942008-07-30 12:06:12 -07004005/* Throttle our rendering by waiting until the ring has completed our requests
4006 * emitted over 20 msec ago.
4007 *
Eric Anholtb9624422009-06-03 07:27:35 +00004008 * Note that if we were to use the current jiffies each time around the loop,
4009 * we wouldn't escape the function with any frames outstanding if the time to
4010 * render a frame was over 20ms.
4011 *
Eric Anholt673a3942008-07-30 12:06:12 -07004012 * This should get us reasonable parallelism between CPU and GPU but also
4013 * relatively low latency when blocking on a particular request to finish.
4014 */
4015static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004016i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004017{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004018 struct drm_i915_private *dev_priv = dev->dev_private;
4019 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004020 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004021 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004022 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004023 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004024
Daniel Vetter308887a2012-11-14 17:14:06 +01004025 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4026 if (ret)
4027 return ret;
4028
4029 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4030 if (ret)
4031 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004032
Chris Wilson1c255952010-09-26 11:03:27 +01004033 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004034 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004035 if (time_after_eq(request->emitted_jiffies, recent_enough))
4036 break;
4037
John Harrisonfcfa423c2015-05-29 17:44:12 +01004038 /*
4039 * Note that the request might not have been submitted yet.
4040 * In which case emitted_jiffies will be zero.
4041 */
4042 if (!request->emitted_jiffies)
4043 continue;
4044
John Harrison54fb2412014-11-24 18:49:27 +00004045 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004046 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004047 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004048 if (target)
4049 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004050 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004051
John Harrison54fb2412014-11-24 18:49:27 +00004052 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004053 return 0;
4054
John Harrison9c654812014-11-24 18:49:35 +00004055 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004056 if (ret == 0)
4057 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004058
Chris Wilson41037f92015-03-27 11:01:36 +00004059 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004060
Eric Anholt673a3942008-07-30 12:06:12 -07004061 return ret;
4062}
4063
Chris Wilsond23db882014-05-23 08:48:08 +02004064static bool
4065i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4066{
4067 struct drm_i915_gem_object *obj = vma->obj;
4068
4069 if (alignment &&
4070 vma->node.start & (alignment - 1))
4071 return true;
4072
4073 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4074 return true;
4075
4076 if (flags & PIN_OFFSET_BIAS &&
4077 vma->node.start < (flags & PIN_OFFSET_MASK))
4078 return true;
4079
4080 return false;
4081}
4082
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004083static int
4084i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4085 struct i915_address_space *vm,
4086 const struct i915_ggtt_view *ggtt_view,
4087 uint32_t alignment,
4088 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004089{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004090 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004091 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004092 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004093 int ret;
4094
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004095 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4096 return -ENODEV;
4097
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004098 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004099 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004100
Chris Wilsonc826c442014-10-31 13:53:53 +00004101 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4102 return -EINVAL;
4103
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004104 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4105 return -EINVAL;
4106
4107 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4108 i915_gem_obj_to_vma(obj, vm);
4109
4110 if (IS_ERR(vma))
4111 return PTR_ERR(vma);
4112
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004113 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004114 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4115 return -EBUSY;
4116
Chris Wilsond23db882014-05-23 08:48:08 +02004117 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004118 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004119 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004120 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004121 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004122 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004123 upper_32_bits(vma->node.start),
4124 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004125 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004126 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004127 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004128 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004129 if (ret)
4130 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004131
4132 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004133 }
4134 }
4135
Chris Wilsonef79e172014-10-31 13:53:52 +00004136 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004137 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004138 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4139 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004140 if (IS_ERR(vma))
4141 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004142 } else {
4143 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004144 if (ret)
4145 return ret;
4146 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004147
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004148 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4149 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004150 bool mappable, fenceable;
4151 u32 fence_size, fence_alignment;
4152
4153 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4154 obj->base.size,
4155 obj->tiling_mode);
4156 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4157 obj->base.size,
4158 obj->tiling_mode,
4159 true);
4160
4161 fenceable = (vma->node.size == fence_size &&
4162 (vma->node.start & (fence_alignment - 1)) == 0);
4163
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004164 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004165 dev_priv->gtt.mappable_end);
4166
4167 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004168
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004169 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4170 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004171
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004172 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004173 return 0;
4174}
4175
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004176int
4177i915_gem_object_pin(struct drm_i915_gem_object *obj,
4178 struct i915_address_space *vm,
4179 uint32_t alignment,
4180 uint64_t flags)
4181{
4182 return i915_gem_object_do_pin(obj, vm,
4183 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4184 alignment, flags);
4185}
4186
4187int
4188i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4189 const struct i915_ggtt_view *view,
4190 uint32_t alignment,
4191 uint64_t flags)
4192{
4193 if (WARN_ONCE(!view, "no view specified"))
4194 return -EINVAL;
4195
4196 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004197 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004198}
4199
Eric Anholt673a3942008-07-30 12:06:12 -07004200void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004201i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4202 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004203{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004204 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004205
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004206 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004207 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004208 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004209
Chris Wilson30154652015-04-07 17:28:24 +01004210 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004211}
4212
4213int
Eric Anholt673a3942008-07-30 12:06:12 -07004214i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004215 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004216{
4217 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004218 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004219 int ret;
4220
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004221 ret = i915_mutex_lock_interruptible(dev);
4222 if (ret)
4223 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004224
Chris Wilson05394f32010-11-08 19:18:58 +00004225 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004226 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004227 ret = -ENOENT;
4228 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004229 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004230
Chris Wilson0be555b2010-08-04 15:36:30 +01004231 /* Count all active objects as busy, even if they are currently not used
4232 * by the gpu. Users of this interface expect objects to eventually
4233 * become non-busy without any further actions, therefore emit any
4234 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004235 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004236 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004237 if (ret)
4238 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004239
Chris Wilsonb4716182015-04-27 13:41:17 +01004240 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4241 args->busy = obj->active << 16;
4242 if (obj->last_write_req)
4243 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004244
Chris Wilsonb4716182015-04-27 13:41:17 +01004245unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004246 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004247unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004248 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004249 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004250}
4251
4252int
4253i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4254 struct drm_file *file_priv)
4255{
Akshay Joshi0206e352011-08-16 15:34:10 -04004256 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004257}
4258
Chris Wilson3ef94da2009-09-14 16:50:29 +01004259int
4260i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4261 struct drm_file *file_priv)
4262{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004263 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004264 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004265 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004266 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004267
4268 switch (args->madv) {
4269 case I915_MADV_DONTNEED:
4270 case I915_MADV_WILLNEED:
4271 break;
4272 default:
4273 return -EINVAL;
4274 }
4275
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004276 ret = i915_mutex_lock_interruptible(dev);
4277 if (ret)
4278 return ret;
4279
Chris Wilson05394f32010-11-08 19:18:58 +00004280 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004281 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004282 ret = -ENOENT;
4283 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004284 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004285
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004286 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004287 ret = -EINVAL;
4288 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004289 }
4290
Daniel Vetter656bfa32014-11-20 09:26:30 +01004291 if (obj->pages &&
4292 obj->tiling_mode != I915_TILING_NONE &&
4293 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4294 if (obj->madv == I915_MADV_WILLNEED)
4295 i915_gem_object_unpin_pages(obj);
4296 if (args->madv == I915_MADV_WILLNEED)
4297 i915_gem_object_pin_pages(obj);
4298 }
4299
Chris Wilson05394f32010-11-08 19:18:58 +00004300 if (obj->madv != __I915_MADV_PURGED)
4301 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004302
Chris Wilson6c085a72012-08-20 11:40:46 +02004303 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004304 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004305 i915_gem_object_truncate(obj);
4306
Chris Wilson05394f32010-11-08 19:18:58 +00004307 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004308
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004309out:
Chris Wilson05394f32010-11-08 19:18:58 +00004310 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004311unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004312 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004313 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004314}
4315
Chris Wilson37e680a2012-06-07 15:38:42 +01004316void i915_gem_object_init(struct drm_i915_gem_object *obj,
4317 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004318{
Chris Wilsonb4716182015-04-27 13:41:17 +01004319 int i;
4320
Ben Widawsky35c20a62013-05-31 11:28:48 -07004321 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004322 for (i = 0; i < I915_NUM_RINGS; i++)
4323 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004324 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004325 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004326 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004327
Chris Wilson37e680a2012-06-07 15:38:42 +01004328 obj->ops = ops;
4329
Chris Wilson0327d6b2012-08-11 15:41:06 +01004330 obj->fence_reg = I915_FENCE_REG_NONE;
4331 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004332
4333 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4334}
4335
Chris Wilson37e680a2012-06-07 15:38:42 +01004336static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4337 .get_pages = i915_gem_object_get_pages_gtt,
4338 .put_pages = i915_gem_object_put_pages_gtt,
4339};
4340
Chris Wilson05394f32010-11-08 19:18:58 +00004341struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4342 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004343{
Daniel Vetterc397b902010-04-09 19:05:07 +00004344 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004345 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004346 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004347
Chris Wilson42dcedd2012-11-15 11:32:30 +00004348 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004349 if (obj == NULL)
4350 return NULL;
4351
4352 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004353 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004354 return NULL;
4355 }
4356
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004357 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4358 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4359 /* 965gm cannot relocate objects above 4GiB. */
4360 mask &= ~__GFP_HIGHMEM;
4361 mask |= __GFP_DMA32;
4362 }
4363
Al Viro496ad9a2013-01-23 17:07:38 -05004364 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004365 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004366
Chris Wilson37e680a2012-06-07 15:38:42 +01004367 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004368
Daniel Vetterc397b902010-04-09 19:05:07 +00004369 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4370 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4371
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004372 if (HAS_LLC(dev)) {
4373 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004374 * cache) for about a 10% performance improvement
4375 * compared to uncached. Graphics requests other than
4376 * display scanout are coherent with the CPU in
4377 * accessing this cache. This means in this mode we
4378 * don't need to clflush on the CPU side, and on the
4379 * GPU side we only need to flush internal caches to
4380 * get data visible to the CPU.
4381 *
4382 * However, we maintain the display planes as UC, and so
4383 * need to rebind when first used as such.
4384 */
4385 obj->cache_level = I915_CACHE_LLC;
4386 } else
4387 obj->cache_level = I915_CACHE_NONE;
4388
Daniel Vetterd861e332013-07-24 23:25:03 +02004389 trace_i915_gem_object_create(obj);
4390
Chris Wilson05394f32010-11-08 19:18:58 +00004391 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004392}
4393
Chris Wilson340fbd82014-05-22 09:16:52 +01004394static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4395{
4396 /* If we are the last user of the backing storage (be it shmemfs
4397 * pages or stolen etc), we know that the pages are going to be
4398 * immediately released. In this case, we can then skip copying
4399 * back the contents from the GPU.
4400 */
4401
4402 if (obj->madv != I915_MADV_WILLNEED)
4403 return false;
4404
4405 if (obj->base.filp == NULL)
4406 return true;
4407
4408 /* At first glance, this looks racy, but then again so would be
4409 * userspace racing mmap against close. However, the first external
4410 * reference to the filp can only be obtained through the
4411 * i915_gem_mmap_ioctl() which safeguards us against the user
4412 * acquiring such a reference whilst we are in the middle of
4413 * freeing the object.
4414 */
4415 return atomic_long_read(&obj->base.filp->f_count) == 1;
4416}
4417
Chris Wilson1488fc02012-04-24 15:47:31 +01004418void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004419{
Chris Wilson1488fc02012-04-24 15:47:31 +01004420 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004421 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004422 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004423 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004424
Paulo Zanonif65c9162013-11-27 18:20:34 -02004425 intel_runtime_pm_get(dev_priv);
4426
Chris Wilson26e12f892011-03-20 11:20:19 +00004427 trace_i915_gem_object_destroy(obj);
4428
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004429 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004430 int ret;
4431
4432 vma->pin_count = 0;
4433 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004434 if (WARN_ON(ret == -ERESTARTSYS)) {
4435 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004436
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004437 was_interruptible = dev_priv->mm.interruptible;
4438 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004439
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004440 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004441
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004442 dev_priv->mm.interruptible = was_interruptible;
4443 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004444 }
4445
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004446 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4447 * before progressing. */
4448 if (obj->stolen)
4449 i915_gem_object_unpin_pages(obj);
4450
Daniel Vettera071fa02014-06-18 23:28:09 +02004451 WARN_ON(obj->frontbuffer_bits);
4452
Daniel Vetter656bfa32014-11-20 09:26:30 +01004453 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4454 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4455 obj->tiling_mode != I915_TILING_NONE)
4456 i915_gem_object_unpin_pages(obj);
4457
Ben Widawsky401c29f2013-05-31 11:28:47 -07004458 if (WARN_ON(obj->pages_pin_count))
4459 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004460 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004461 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004462 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004463 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004464
Chris Wilson9da3da62012-06-01 15:20:22 +01004465 BUG_ON(obj->pages);
4466
Chris Wilson2f745ad2012-09-04 21:02:58 +01004467 if (obj->base.import_attach)
4468 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004469
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004470 if (obj->ops->release)
4471 obj->ops->release(obj);
4472
Chris Wilson05394f32010-11-08 19:18:58 +00004473 drm_gem_object_release(&obj->base);
4474 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004475
Chris Wilson05394f32010-11-08 19:18:58 +00004476 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004477 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004478
4479 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004480}
4481
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004482struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4483 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004484{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004485 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004486 list_for_each_entry(vma, &obj->vma_list, vma_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004487 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4488 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004489 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004490 }
4491 return NULL;
4492}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004493
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004494struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4495 const struct i915_ggtt_view *view)
4496{
4497 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4498 struct i915_vma *vma;
4499
4500 if (WARN_ONCE(!view, "no view specified"))
4501 return ERR_PTR(-EINVAL);
4502
4503 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004504 if (vma->vm == ggtt &&
4505 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004506 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004507 return NULL;
4508}
4509
Ben Widawsky2f633152013-07-17 12:19:03 -07004510void i915_gem_vma_destroy(struct i915_vma *vma)
4511{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004512 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004513 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004514
4515 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4516 if (!list_empty(&vma->exec_list))
4517 return;
4518
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004519 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004520
Daniel Vetter841cd772014-08-06 15:04:48 +02004521 if (!i915_is_ggtt(vm))
4522 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004523
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004524 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004525
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004526 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004527}
4528
Chris Wilsone3efda42014-04-09 09:19:41 +01004529static void
4530i915_gem_stop_ringbuffers(struct drm_device *dev)
4531{
4532 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004533 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004534 int i;
4535
4536 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004537 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004538}
4539
Jesse Barnes5669fca2009-02-17 15:13:31 -08004540int
Chris Wilson45c5f202013-10-16 11:50:01 +01004541i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004542{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004543 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004544 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004545
Chris Wilson45c5f202013-10-16 11:50:01 +01004546 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004547 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004548 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004549 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004550
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004551 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004552
Chris Wilsone3efda42014-04-09 09:19:41 +01004553 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004554 mutex_unlock(&dev->struct_mutex);
4555
Chris Wilson737b1502015-01-26 18:03:03 +02004556 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004557 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004558 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004559
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004560 /* Assert that we sucessfully flushed all the work and
4561 * reset the GPU back to its idle, low power state.
4562 */
4563 WARN_ON(dev_priv->mm.busy);
4564
Eric Anholt673a3942008-07-30 12:06:12 -07004565 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004566
4567err:
4568 mutex_unlock(&dev->struct_mutex);
4569 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004570}
4571
John Harrison6909a662015-05-29 17:43:51 +01004572int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004573{
John Harrison6909a662015-05-29 17:43:51 +01004574 struct intel_engine_cs *ring = req->ring;
Ben Widawskyc3787e22013-09-17 21:12:44 -07004575 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004576 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004577 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4578 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004579 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004580
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004581 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004582 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004583
John Harrison5fb9de12015-05-29 17:44:07 +01004584 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3);
Ben Widawskyc3787e22013-09-17 21:12:44 -07004585 if (ret)
4586 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004587
Ben Widawskyc3787e22013-09-17 21:12:44 -07004588 /*
4589 * Note: We do not worry about the concurrent register cacheline hang
4590 * here because no other code should access these registers other than
4591 * at initialization time.
4592 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004593 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004594 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4595 intel_ring_emit(ring, reg_base + i);
4596 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004597 }
4598
Ben Widawskyc3787e22013-09-17 21:12:44 -07004599 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004600
Ben Widawskyc3787e22013-09-17 21:12:44 -07004601 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004602}
4603
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004604void i915_gem_init_swizzling(struct drm_device *dev)
4605{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004606 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004607
Daniel Vetter11782b02012-01-31 16:47:55 +01004608 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004609 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4610 return;
4611
4612 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4613 DISP_TILE_SURFACE_SWIZZLING);
4614
Daniel Vetter11782b02012-01-31 16:47:55 +01004615 if (IS_GEN5(dev))
4616 return;
4617
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004618 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4619 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004620 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004621 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004622 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004623 else if (IS_GEN8(dev))
4624 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004625 else
4626 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004627}
Daniel Vettere21af882012-02-09 20:53:27 +01004628
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004629static void init_unused_ring(struct drm_device *dev, u32 base)
4630{
4631 struct drm_i915_private *dev_priv = dev->dev_private;
4632
4633 I915_WRITE(RING_CTL(base), 0);
4634 I915_WRITE(RING_HEAD(base), 0);
4635 I915_WRITE(RING_TAIL(base), 0);
4636 I915_WRITE(RING_START(base), 0);
4637}
4638
4639static void init_unused_rings(struct drm_device *dev)
4640{
4641 if (IS_I830(dev)) {
4642 init_unused_ring(dev, PRB1_BASE);
4643 init_unused_ring(dev, SRB0_BASE);
4644 init_unused_ring(dev, SRB1_BASE);
4645 init_unused_ring(dev, SRB2_BASE);
4646 init_unused_ring(dev, SRB3_BASE);
4647 } else if (IS_GEN2(dev)) {
4648 init_unused_ring(dev, SRB0_BASE);
4649 init_unused_ring(dev, SRB1_BASE);
4650 } else if (IS_GEN3(dev)) {
4651 init_unused_ring(dev, PRB1_BASE);
4652 init_unused_ring(dev, PRB2_BASE);
4653 }
4654}
4655
Oscar Mateoa83014d2014-07-24 17:04:21 +01004656int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004657{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004658 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004659 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004660
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004661 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004662 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004663 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004664
4665 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004666 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004667 if (ret)
4668 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004669 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004670
Jani Nikulad39398f2015-10-07 11:17:44 +03004671 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004672 ret = intel_init_blt_ring_buffer(dev);
4673 if (ret)
4674 goto cleanup_bsd_ring;
4675 }
4676
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004677 if (HAS_VEBOX(dev)) {
4678 ret = intel_init_vebox_ring_buffer(dev);
4679 if (ret)
4680 goto cleanup_blt_ring;
4681 }
4682
Zhao Yakui845f74a2014-04-17 10:37:37 +08004683 if (HAS_BSD2(dev)) {
4684 ret = intel_init_bsd2_ring_buffer(dev);
4685 if (ret)
4686 goto cleanup_vebox_ring;
4687 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004688
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004689 return 0;
4690
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004691cleanup_vebox_ring:
4692 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004693cleanup_blt_ring:
4694 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4695cleanup_bsd_ring:
4696 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4697cleanup_render_ring:
4698 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4699
4700 return ret;
4701}
4702
4703int
4704i915_gem_init_hw(struct drm_device *dev)
4705{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004706 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004707 struct intel_engine_cs *ring;
John Harrison4ad2fd82015-06-18 13:11:20 +01004708 int ret, i, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004709
4710 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4711 return -EIO;
4712
Chris Wilson5e4f5182015-02-13 14:35:59 +00004713 /* Double layer security blanket, see i915_gem_init() */
4714 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4715
Ben Widawsky59124502013-07-04 11:02:05 -07004716 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004717 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004718
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004719 if (IS_HASWELL(dev))
4720 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4721 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004722
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004723 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004724 if (IS_IVYBRIDGE(dev)) {
4725 u32 temp = I915_READ(GEN7_MSG_CTL);
4726 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4727 I915_WRITE(GEN7_MSG_CTL, temp);
4728 } else if (INTEL_INFO(dev)->gen >= 7) {
4729 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4730 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4731 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4732 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004733 }
4734
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004735 i915_gem_init_swizzling(dev);
4736
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004737 /*
4738 * At least 830 can leave some of the unused rings
4739 * "active" (ie. head != tail) after resume which
4740 * will prevent c3 entry. Makes sure all unused rings
4741 * are totally idle.
4742 */
4743 init_unused_rings(dev);
4744
John Harrison90638cc2015-05-29 17:43:37 +01004745 BUG_ON(!dev_priv->ring[RCS].default_context);
4746
John Harrison4ad2fd82015-06-18 13:11:20 +01004747 ret = i915_ppgtt_init_hw(dev);
4748 if (ret) {
4749 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4750 goto out;
4751 }
4752
4753 /* Need to do basic initialisation of all rings first: */
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004754 for_each_ring(ring, dev_priv, i) {
4755 ret = ring->init_hw(ring);
4756 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004757 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004758 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004759
Alex Dai33a732f2015-08-12 15:43:36 +01004760 /* We can't enable contexts until all firmware is loaded */
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004761 if (HAS_GUC_UCODE(dev)) {
4762 ret = intel_guc_ucode_load(dev);
4763 if (ret) {
Daniel Vetter9f9e5392015-10-23 11:10:59 +02004764 DRM_ERROR("Failed to initialize GuC, error %d\n", ret);
4765 ret = -EIO;
4766 goto out;
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004767 }
Alex Dai33a732f2015-08-12 15:43:36 +01004768 }
4769
Nick Hoathe84fe802015-09-11 12:53:46 +01004770 /*
4771 * Increment the next seqno by 0x100 so we have a visible break
4772 * on re-initialisation
4773 */
4774 ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100);
4775 if (ret)
4776 goto out;
4777
John Harrison4ad2fd82015-06-18 13:11:20 +01004778 /* Now it is safe to go back round and do everything else: */
4779 for_each_ring(ring, dev_priv, i) {
John Harrisondc4be60712015-05-29 17:43:39 +01004780 struct drm_i915_gem_request *req;
4781
John Harrison90638cc2015-05-29 17:43:37 +01004782 WARN_ON(!ring->default_context);
4783
John Harrisondc4be60712015-05-29 17:43:39 +01004784 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
4785 if (ret) {
4786 i915_gem_cleanup_ringbuffer(dev);
4787 goto out;
4788 }
4789
John Harrison4ad2fd82015-06-18 13:11:20 +01004790 if (ring->id == RCS) {
4791 for (j = 0; j < NUM_L3_SLICES(dev); j++)
John Harrison6909a662015-05-29 17:43:51 +01004792 i915_gem_l3_remap(req, j);
John Harrison4ad2fd82015-06-18 13:11:20 +01004793 }
Ben Widawskyc3787e22013-09-17 21:12:44 -07004794
John Harrisonb3dd6b92015-05-29 17:43:40 +01004795 ret = i915_ppgtt_init_ring(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01004796 if (ret && ret != -EIO) {
4797 DRM_ERROR("PPGTT enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004798 i915_gem_request_cancel(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01004799 i915_gem_cleanup_ringbuffer(dev);
4800 goto out;
4801 }
David Woodhousef48a0162015-01-20 17:21:42 +00004802
John Harrisonb3dd6b92015-05-29 17:43:40 +01004803 ret = i915_gem_context_enable(req);
John Harrison90638cc2015-05-29 17:43:37 +01004804 if (ret && ret != -EIO) {
4805 DRM_ERROR("Context enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004806 i915_gem_request_cancel(req);
John Harrison90638cc2015-05-29 17:43:37 +01004807 i915_gem_cleanup_ringbuffer(dev);
4808 goto out;
4809 }
John Harrisondc4be60712015-05-29 17:43:39 +01004810
John Harrison75289872015-05-29 17:43:49 +01004811 i915_add_request_no_flush(req);
Daniel Vetter82460d92014-08-06 20:19:53 +02004812 }
4813
Chris Wilson5e4f5182015-02-13 14:35:59 +00004814out:
4815 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004816 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004817}
4818
Chris Wilson1070a422012-04-24 15:47:41 +01004819int i915_gem_init(struct drm_device *dev)
4820{
4821 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004822 int ret;
4823
Oscar Mateo127f1002014-07-24 17:04:11 +01004824 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4825 i915.enable_execlists);
4826
Chris Wilson1070a422012-04-24 15:47:41 +01004827 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004828
4829 if (IS_VALLEYVIEW(dev)) {
4830 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004831 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4832 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4833 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004834 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4835 }
4836
Oscar Mateoa83014d2014-07-24 17:04:21 +01004837 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004838 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004839 dev_priv->gt.init_rings = i915_gem_init_rings;
4840 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4841 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004842 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004843 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004844 dev_priv->gt.init_rings = intel_logical_rings_init;
4845 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4846 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004847 }
4848
Chris Wilson5e4f5182015-02-13 14:35:59 +00004849 /* This is just a security blanket to placate dragons.
4850 * On some systems, we very sporadically observe that the first TLBs
4851 * used by the CS may be stale, despite us poking the TLB reset. If
4852 * we hold the forcewake during initialisation these problems
4853 * just magically go away.
4854 */
4855 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4856
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004857 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004858 if (ret)
4859 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004860
Ben Widawskyd7e50082012-12-18 10:31:25 -08004861 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004862
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004863 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004864 if (ret)
4865 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004866
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004867 ret = dev_priv->gt.init_rings(dev);
4868 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004869 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004870
4871 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004872 if (ret == -EIO) {
4873 /* Allow ring initialisation to fail by marking the GPU as
4874 * wedged. But we only want to do this where the GPU is angry,
4875 * for all other failure, such as an allocation failure, bail.
4876 */
4877 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004878 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004879 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004880 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004881
4882out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004883 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004884 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004885
Chris Wilson60990322014-04-09 09:19:42 +01004886 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004887}
4888
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004889void
4890i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4891{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004892 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004893 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004894 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004895
Chris Wilsonb4519512012-05-11 14:29:30 +01004896 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004897 dev_priv->gt.cleanup_ring(ring);
Niu,Binga6478282015-07-04 00:27:34 +08004898
4899 if (i915.enable_execlists)
4900 /*
4901 * Neither the BIOS, ourselves or any other kernel
4902 * expects the system to be in execlists mode on startup,
4903 * so we need to reset the GPU back to legacy mode.
4904 */
4905 intel_gpu_reset(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004906}
4907
Chris Wilson64193402010-10-24 12:38:05 +01004908static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004909init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004910{
4911 INIT_LIST_HEAD(&ring->active_list);
4912 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004913}
4914
Eric Anholt673a3942008-07-30 12:06:12 -07004915void
4916i915_gem_load(struct drm_device *dev)
4917{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004918 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004919 int i;
4920
Chris Wilsonefab6d82015-04-07 16:20:57 +01004921 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004922 kmem_cache_create("i915_gem_object",
4923 sizeof(struct drm_i915_gem_object), 0,
4924 SLAB_HWCACHE_ALIGN,
4925 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004926 dev_priv->vmas =
4927 kmem_cache_create("i915_gem_vma",
4928 sizeof(struct i915_vma), 0,
4929 SLAB_HWCACHE_ALIGN,
4930 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004931 dev_priv->requests =
4932 kmem_cache_create("i915_gem_request",
4933 sizeof(struct drm_i915_gem_request), 0,
4934 SLAB_HWCACHE_ALIGN,
4935 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004936
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004937 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07004938 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004939 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4940 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004941 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004942 for (i = 0; i < I915_NUM_RINGS; i++)
4943 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004944 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004945 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004946 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4947 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004948 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4949 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004950 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004951
Chris Wilson72bfa192010-12-19 11:42:05 +00004952 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4953
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004954 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4955 dev_priv->num_fence_regs = 32;
4956 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004957 dev_priv->num_fence_regs = 16;
4958 else
4959 dev_priv->num_fence_regs = 8;
4960
Yu Zhangeb822892015-02-10 19:05:49 +08004961 if (intel_vgpu_active(dev))
4962 dev_priv->num_fence_regs =
4963 I915_READ(vgtif_reg(avail_rs.fence_num));
4964
Nick Hoathe84fe802015-09-11 12:53:46 +01004965 /*
4966 * Set initial sequence number for requests.
4967 * Using this number allows the wraparound to happen early,
4968 * catching any obvious problems.
4969 */
4970 dev_priv->next_seqno = ((u32)~0 - 0x1100);
4971 dev_priv->last_seqno = ((u32)~0 - 0x1101);
4972
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004973 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004974 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4975 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004976
Eric Anholt673a3942008-07-30 12:06:12 -07004977 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004978 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004979
Chris Wilsonce453d82011-02-21 14:43:56 +00004980 dev_priv->mm.interruptible = true;
4981
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004982 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004983
4984 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004985}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004986
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004987void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004988{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004989 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004990
4991 /* Clean up our request list when the client is going away, so that
4992 * later retire_requests won't dereference our soon-to-be-gone
4993 * file_priv.
4994 */
Chris Wilson1c255952010-09-26 11:03:27 +01004995 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004996 while (!list_empty(&file_priv->mm.request_list)) {
4997 struct drm_i915_gem_request *request;
4998
4999 request = list_first_entry(&file_priv->mm.request_list,
5000 struct drm_i915_gem_request,
5001 client_list);
5002 list_del(&request->client_list);
5003 request->file_priv = NULL;
5004 }
Chris Wilson1c255952010-09-26 11:03:27 +01005005 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005006
Chris Wilson2e1b8732015-04-27 13:41:22 +01005007 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005008 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005009 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005010 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005011 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005012}
5013
5014int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5015{
5016 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005017 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005018
5019 DRM_DEBUG_DRIVER("\n");
5020
5021 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5022 if (!file_priv)
5023 return -ENOMEM;
5024
5025 file->driver_priv = file_priv;
5026 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005027 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005028 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005029
5030 spin_lock_init(&file_priv->mm.lock);
5031 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005032
Ben Widawskye422b882013-12-06 14:10:58 -08005033 ret = i915_gem_context_open(dev, file);
5034 if (ret)
5035 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005036
Ben Widawskye422b882013-12-06 14:10:58 -08005037 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005038}
5039
Daniel Vetterb680c372014-09-19 18:27:27 +02005040/**
5041 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005042 * @old: current GEM buffer for the frontbuffer slots
5043 * @new: new GEM buffer for the frontbuffer slots
5044 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005045 *
5046 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5047 * from @old and setting them in @new. Both @old and @new can be NULL.
5048 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005049void i915_gem_track_fb(struct drm_i915_gem_object *old,
5050 struct drm_i915_gem_object *new,
5051 unsigned frontbuffer_bits)
5052{
5053 if (old) {
5054 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5055 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5056 old->frontbuffer_bits &= ~frontbuffer_bits;
5057 }
5058
5059 if (new) {
5060 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5061 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5062 new->frontbuffer_bits |= frontbuffer_bits;
5063 }
5064}
5065
Ben Widawskya70a3142013-07-31 16:59:56 -07005066/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005067u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5068 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005069{
5070 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5071 struct i915_vma *vma;
5072
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005073 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005074
Ben Widawskya70a3142013-07-31 16:59:56 -07005075 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005076 if (i915_is_ggtt(vma->vm) &&
5077 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5078 continue;
5079 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005080 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005081 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005082
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005083 WARN(1, "%s vma for this object not found.\n",
5084 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005085 return -1;
5086}
5087
Michel Thierry088e0df2015-08-07 17:40:17 +01005088u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5089 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005090{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005091 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005092 struct i915_vma *vma;
5093
5094 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005095 if (vma->vm == ggtt &&
5096 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005097 return vma->node.start;
5098
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005099 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005100 return -1;
5101}
5102
5103bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5104 struct i915_address_space *vm)
5105{
5106 struct i915_vma *vma;
5107
5108 list_for_each_entry(vma, &o->vma_list, vma_link) {
5109 if (i915_is_ggtt(vma->vm) &&
5110 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5111 continue;
5112 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5113 return true;
5114 }
5115
5116 return false;
5117}
5118
5119bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005120 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005121{
5122 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5123 struct i915_vma *vma;
5124
5125 list_for_each_entry(vma, &o->vma_list, vma_link)
5126 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005127 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005128 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005129 return true;
5130
5131 return false;
5132}
5133
5134bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5135{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005136 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005137
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005138 list_for_each_entry(vma, &o->vma_list, vma_link)
5139 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005140 return true;
5141
5142 return false;
5143}
5144
5145unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5146 struct i915_address_space *vm)
5147{
5148 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5149 struct i915_vma *vma;
5150
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005151 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005152
5153 BUG_ON(list_empty(&o->vma_list));
5154
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005155 list_for_each_entry(vma, &o->vma_list, vma_link) {
5156 if (i915_is_ggtt(vma->vm) &&
5157 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5158 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005159 if (vma->vm == vm)
5160 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005161 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005162 return 0;
5163}
5164
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005165bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005166{
5167 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005168 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005169 if (vma->pin_count > 0)
5170 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005171
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005172 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005173}
Dave Gordonea702992015-07-09 19:29:02 +01005174
5175/* Allocate a new GEM object and fill it with the supplied data */
5176struct drm_i915_gem_object *
5177i915_gem_object_create_from_data(struct drm_device *dev,
5178 const void *data, size_t size)
5179{
5180 struct drm_i915_gem_object *obj;
5181 struct sg_table *sg;
5182 size_t bytes;
5183 int ret;
5184
5185 obj = i915_gem_alloc_object(dev, round_up(size, PAGE_SIZE));
5186 if (IS_ERR_OR_NULL(obj))
5187 return obj;
5188
5189 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5190 if (ret)
5191 goto fail;
5192
5193 ret = i915_gem_object_get_pages(obj);
5194 if (ret)
5195 goto fail;
5196
5197 i915_gem_object_pin_pages(obj);
5198 sg = obj->pages;
5199 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
5200 i915_gem_object_unpin_pages(obj);
5201
5202 if (WARN_ON(bytes != size)) {
5203 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5204 ret = -EFAULT;
5205 goto fail;
5206 }
5207
5208 return obj;
5209
5210fail:
5211 drm_gem_object_unreference(&obj->base);
5212 return ERR_PTR(ret);
5213}